lpass-cdc-wsa2-macro.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa2-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET 0x40
  44. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET 0x40
  45. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET 0x80
  46. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  47. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  48. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  49. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  50. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  51. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  52. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  53. enum {
  54. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  55. LPASS_CDC_WSA2_MACRO_RX1,
  56. LPASS_CDC_WSA2_MACRO_RX_MIX,
  57. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  58. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  59. LPASS_CDC_WSA2_MACRO_RX4,
  60. LPASS_CDC_WSA2_MACRO_RX5,
  61. LPASS_CDC_WSA2_MACRO_RX_MAX,
  62. };
  63. enum {
  64. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  65. LPASS_CDC_WSA2_MACRO_TX1,
  66. LPASS_CDC_WSA2_MACRO_TX_MAX,
  67. };
  68. enum {
  69. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  70. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  71. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  75. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  76. LPASS_CDC_WSA2_MACRO_COMP_MAX
  77. };
  78. enum {
  79. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  80. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  81. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  82. };
  83. enum {
  84. INTn_1_INP_SEL_ZERO = 0,
  85. INTn_1_INP_SEL_RX0,
  86. INTn_1_INP_SEL_RX1,
  87. INTn_1_INP_SEL_RX2,
  88. INTn_1_INP_SEL_RX3,
  89. INTn_1_INP_SEL_RX4,
  90. INTn_1_INP_SEL_RX5,
  91. INTn_1_INP_SEL_DEC0,
  92. INTn_1_INP_SEL_DEC1,
  93. };
  94. enum {
  95. INTn_2_INP_SEL_ZERO = 0,
  96. INTn_2_INP_SEL_RX0,
  97. INTn_2_INP_SEL_RX1,
  98. INTn_2_INP_SEL_RX2,
  99. INTn_2_INP_SEL_RX3,
  100. INTn_2_INP_SEL_RX4,
  101. INTn_2_INP_SEL_RX5,
  102. };
  103. enum {
  104. WSA2_MODE_21DB,
  105. WSA2_MODE_19P5DB,
  106. WSA2_MODE_18DB,
  107. WSA2_MODE_16P5DB,
  108. WSA2_MODE_15DB,
  109. WSA2_MODE_13P5DB,
  110. WSA2_MODE_12DB,
  111. WSA2_MODE_10P5DB,
  112. WSA2_MODE_9DB,
  113. WSA2_MODE_MAX
  114. };
  115. static struct lpass_cdc_comp_setting comp_setting_table[WSA2_MODE_MAX] =
  116. {
  117. {42, 0, 42},
  118. {39, 0, 42},
  119. {36, 0, 42},
  120. {33, 0, 42},
  121. {30, 0, 42},
  122. {27, 0, 42},
  123. {24, 0, 42},
  124. {21, 0, 42},
  125. {18, 0, 42},
  126. };
  127. struct interp_sample_rate {
  128. int sample_rate;
  129. int rate_val;
  130. };
  131. /*
  132. * Structure used to update codec
  133. * register defaults after reset
  134. */
  135. struct lpass_cdc_wsa2_macro_reg_mask_val {
  136. u16 reg;
  137. u8 mask;
  138. u8 val;
  139. };
  140. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  141. {8000, 0x0}, /* 8K */
  142. {16000, 0x1}, /* 16K */
  143. {24000, -EINVAL},/* 24K */
  144. {32000, 0x3}, /* 32K */
  145. {48000, 0x4}, /* 48K */
  146. {96000, 0x5}, /* 96K */
  147. {192000, 0x6}, /* 192K */
  148. {384000, 0x7}, /* 384K */
  149. {44100, 0x8}, /* 44.1K */
  150. };
  151. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  152. {48000, 0x4}, /* 48K */
  153. {96000, 0x5}, /* 96K */
  154. {192000, 0x6}, /* 192K */
  155. };
  156. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  157. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  158. struct snd_pcm_hw_params *params,
  159. struct snd_soc_dai *dai);
  160. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  161. unsigned int *tx_num, unsigned int *tx_slot,
  162. unsigned int *rx_num, unsigned int *rx_slot);
  163. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  164. /* Hold instance to soundwire platform device */
  165. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  166. struct platform_device *wsa2_swr_pdev;
  167. };
  168. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  169. void *handle; /* holds codec private data */
  170. int (*read)(void *handle, int reg);
  171. int (*write)(void *handle, int reg, int val);
  172. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  173. int (*clk)(void *handle, bool enable);
  174. int (*core_vote)(void *handle, bool enable);
  175. int (*handle_irq)(void *handle,
  176. irqreturn_t (*swrm_irq_handler)(int irq,
  177. void *data),
  178. void *swrm_handle,
  179. int action);
  180. };
  181. enum {
  182. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  183. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  184. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  185. LPASS_CDC_WSA2_MACRO_AIF_VI,
  186. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  187. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  188. };
  189. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  190. /*
  191. * @dev: wsa2 macro device pointer
  192. * @comp_enabled: compander enable mixer value set
  193. * @ec_hq: echo HQ enable mixer value set
  194. * @prim_int_users: Users of interpolator
  195. * @wsa2_mclk_users: WSA2 MCLK users count
  196. * @swr_clk_users: SWR clk users count
  197. * @vi_feed_value: VI sense mask
  198. * @mclk_lock: to lock mclk operations
  199. * @swr_clk_lock: to lock swr master clock operations
  200. * @swr_ctrl_data: SoundWire data structure
  201. * @swr_plat_data: Soundwire platform data
  202. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  203. * @wsa2_swr_gpio_p: used by pinctrl API
  204. * @component: codec handle
  205. * @rx_0_count: RX0 interpolation users
  206. * @rx_1_count: RX1 interpolation users
  207. * @active_ch_mask: channel mask for all AIF DAIs
  208. * @active_ch_cnt: channel count of all AIF DAIs
  209. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  210. * @wsa2_io_base: Base address of WSA2 macro addr space
  211. */
  212. struct lpass_cdc_wsa2_macro_priv {
  213. struct device *dev;
  214. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  215. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  216. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  217. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  218. u16 wsa2_mclk_users;
  219. u16 swr_clk_users;
  220. bool dapm_mclk_enable;
  221. bool reset_swr;
  222. unsigned int vi_feed_value;
  223. struct mutex mclk_lock;
  224. struct mutex swr_clk_lock;
  225. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  226. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  227. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  228. struct device_node *wsa2_swr_gpio_p;
  229. struct snd_soc_component *component;
  230. int rx_0_count;
  231. int rx_1_count;
  232. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  233. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  234. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  235. char __iomem *wsa2_io_base;
  236. struct platform_device *pdev_child_devices
  237. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  238. int child_count;
  239. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  240. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  241. char __iomem *mclk_mode_muxsel;
  242. u16 default_clk_id;
  243. u32 pcm_rate_vi;
  244. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  245. struct thermal_cooling_device *tcdev;
  246. uint32_t thermal_cur_state;
  247. uint32_t thermal_max_state;
  248. };
  249. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  250. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  251. static const char *const rx_text[] = {
  252. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "DEC0", "DEC1"
  253. };
  254. static const char *const rx_mix_text[] = {
  255. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5",
  256. };
  257. static const char *const rx_mix_ec_text[] = {
  258. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  259. };
  260. static const char *const rx_mux_text[] = {
  261. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  262. };
  263. static const char *const rx_sidetone_mix_text[] = {
  264. "ZERO", "SRC0"
  265. };
  266. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  267. "OFF", "ON"
  268. };
  269. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  270. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  271. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  272. };
  273. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  274. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  275. };
  276. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  277. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  278. };
  279. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  280. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  281. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  282. lpass_cdc_wsa2_macro_comp_mode_text);
  283. /* RX INT0 */
  284. static const struct soc_enum rx0_prim_inp0_chain_enum =
  285. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  286. 0, 9, rx_text);
  287. static const struct soc_enum rx0_prim_inp1_chain_enum =
  288. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  289. 3, 9, rx_text);
  290. static const struct soc_enum rx0_prim_inp2_chain_enum =
  291. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  292. 3, 9, rx_text);
  293. static const struct soc_enum rx0_mix_chain_enum =
  294. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  295. 0, 7, rx_mix_text);
  296. static const struct soc_enum rx0_sidetone_mix_enum =
  297. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  298. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  299. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  300. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  301. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  302. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  303. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  304. static const struct snd_kcontrol_new rx0_mix_mux =
  305. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  306. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  307. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  308. /* RX INT1 */
  309. static const struct soc_enum rx1_prim_inp0_chain_enum =
  310. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  311. 0, 9, rx_text);
  312. static const struct soc_enum rx1_prim_inp1_chain_enum =
  313. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  314. 3, 9, rx_text);
  315. static const struct soc_enum rx1_prim_inp2_chain_enum =
  316. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  317. 3, 9, rx_text);
  318. static const struct soc_enum rx1_mix_chain_enum =
  319. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  320. 0, 7, rx_mix_text);
  321. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  322. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  323. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  324. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  325. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  326. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  327. static const struct snd_kcontrol_new rx1_mix_mux =
  328. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  329. static const struct soc_enum rx_mix_ec0_enum =
  330. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  331. 0, 3, rx_mix_ec_text);
  332. static const struct soc_enum rx_mix_ec1_enum =
  333. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  334. 3, 3, rx_mix_ec_text);
  335. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  336. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  337. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  338. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  339. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  340. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  341. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  342. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  343. };
  344. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  345. {
  346. .name = "wsa2_macro_rx1",
  347. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  348. .playback = {
  349. .stream_name = "WSA2_AIF1 Playback",
  350. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  351. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  352. .rate_max = 384000,
  353. .rate_min = 8000,
  354. .channels_min = 1,
  355. .channels_max = 2,
  356. },
  357. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  358. },
  359. {
  360. .name = "wsa2_macro_rx_mix",
  361. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  362. .playback = {
  363. .stream_name = "WSA2_AIF_MIX1 Playback",
  364. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  365. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  366. .rate_max = 192000,
  367. .rate_min = 48000,
  368. .channels_min = 1,
  369. .channels_max = 2,
  370. },
  371. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  372. },
  373. {
  374. .name = "wsa2_macro_vifeedback",
  375. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  376. .capture = {
  377. .stream_name = "WSA2_AIF_VI Capture",
  378. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  379. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  380. .rate_max = 48000,
  381. .rate_min = 8000,
  382. .channels_min = 1,
  383. .channels_max = 4,
  384. },
  385. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  386. },
  387. {
  388. .name = "wsa2_macro_echo",
  389. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  390. .capture = {
  391. .stream_name = "WSA2_AIF_ECHO Capture",
  392. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  393. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  394. .rate_max = 48000,
  395. .rate_min = 8000,
  396. .channels_min = 1,
  397. .channels_max = 2,
  398. },
  399. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  400. },
  401. };
  402. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  403. struct device **wsa2_dev,
  404. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  405. const char *func_name)
  406. {
  407. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  408. WSA2_MACRO);
  409. if (!(*wsa2_dev)) {
  410. dev_err(component->dev,
  411. "%s: null device for macro!\n", func_name);
  412. return false;
  413. }
  414. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  415. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  416. dev_err(component->dev,
  417. "%s: priv is null for macro!\n", func_name);
  418. return false;
  419. }
  420. return true;
  421. }
  422. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  423. u32 usecase, u32 size, void *data)
  424. {
  425. struct device *wsa2_dev = NULL;
  426. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  427. struct swrm_port_config port_cfg;
  428. int ret = 0;
  429. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  430. return -EINVAL;
  431. memset(&port_cfg, 0, sizeof(port_cfg));
  432. port_cfg.uc = usecase;
  433. port_cfg.size = size;
  434. port_cfg.params = data;
  435. if (wsa2_priv->swr_ctrl_data)
  436. ret = swrm_wcd_notify(
  437. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  438. SWR_SET_PORT_MAP, &port_cfg);
  439. return ret;
  440. }
  441. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  442. u8 int_prim_fs_rate_reg_val,
  443. u32 sample_rate)
  444. {
  445. u8 int_1_mix1_inp;
  446. u32 j, port;
  447. u16 int_mux_cfg0, int_mux_cfg1;
  448. u16 int_fs_reg;
  449. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  450. u8 inp0_sel, inp1_sel, inp2_sel;
  451. struct snd_soc_component *component = dai->component;
  452. struct device *wsa2_dev = NULL;
  453. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  454. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  455. return -EINVAL;
  456. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  457. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  458. int_1_mix1_inp = port;
  459. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  460. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  461. dev_err(wsa2_dev,
  462. "%s: Invalid RX port, Dai ID is %d\n",
  463. __func__, dai->id);
  464. return -EINVAL;
  465. }
  466. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  467. /*
  468. * Loop through all interpolator MUX inputs and find out
  469. * to which interpolator input, the cdc_dma rx port
  470. * is connected
  471. */
  472. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  473. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  474. int_mux_cfg0_val = snd_soc_component_read(component,
  475. int_mux_cfg0);
  476. int_mux_cfg1_val = snd_soc_component_read(component,
  477. int_mux_cfg1);
  478. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  479. inp1_sel = (int_mux_cfg0_val >>
  480. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  481. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  482. inp2_sel = (int_mux_cfg1_val >>
  483. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  484. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  485. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  486. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  487. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  488. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  489. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  490. dev_dbg(wsa2_dev,
  491. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  492. __func__, dai->id, j);
  493. dev_dbg(wsa2_dev,
  494. "%s: set INT%u_1 sample rate to %u\n",
  495. __func__, j, sample_rate);
  496. /* sample_rate is in Hz */
  497. snd_soc_component_update_bits(component,
  498. int_fs_reg,
  499. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  500. int_prim_fs_rate_reg_val);
  501. }
  502. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  503. }
  504. }
  505. return 0;
  506. }
  507. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  508. u8 int_mix_fs_rate_reg_val,
  509. u32 sample_rate)
  510. {
  511. u8 int_2_inp;
  512. u32 j, port;
  513. u16 int_mux_cfg1, int_fs_reg;
  514. u8 int_mux_cfg1_val;
  515. struct snd_soc_component *component = dai->component;
  516. struct device *wsa2_dev = NULL;
  517. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  518. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  519. return -EINVAL;
  520. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  521. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  522. int_2_inp = port;
  523. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  524. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  525. dev_err(wsa2_dev,
  526. "%s: Invalid RX port, Dai ID is %d\n",
  527. __func__, dai->id);
  528. return -EINVAL;
  529. }
  530. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  531. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  532. int_mux_cfg1_val = snd_soc_component_read(component,
  533. int_mux_cfg1) &
  534. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  535. if (int_mux_cfg1_val == int_2_inp +
  536. INTn_2_INP_SEL_RX0) {
  537. int_fs_reg =
  538. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  539. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  540. dev_dbg(wsa2_dev,
  541. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  542. __func__, dai->id, j);
  543. dev_dbg(wsa2_dev,
  544. "%s: set INT%u_2 sample rate to %u\n",
  545. __func__, j, sample_rate);
  546. snd_soc_component_update_bits(component,
  547. int_fs_reg,
  548. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  549. int_mix_fs_rate_reg_val);
  550. }
  551. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  552. }
  553. }
  554. return 0;
  555. }
  556. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  557. u32 sample_rate)
  558. {
  559. int rate_val = 0;
  560. int i, ret;
  561. /* set mixing path rate */
  562. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  563. if (sample_rate ==
  564. int_mix_sample_rate_val[i].sample_rate) {
  565. rate_val =
  566. int_mix_sample_rate_val[i].rate_val;
  567. break;
  568. }
  569. }
  570. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  571. (rate_val < 0))
  572. goto prim_rate;
  573. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  574. (u8) rate_val, sample_rate);
  575. prim_rate:
  576. /* set primary path sample rate */
  577. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  578. if (sample_rate ==
  579. int_prim_sample_rate_val[i].sample_rate) {
  580. rate_val =
  581. int_prim_sample_rate_val[i].rate_val;
  582. break;
  583. }
  584. }
  585. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  586. (rate_val < 0))
  587. return -EINVAL;
  588. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  589. (u8) rate_val, sample_rate);
  590. return ret;
  591. }
  592. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  593. struct snd_pcm_hw_params *params,
  594. struct snd_soc_dai *dai)
  595. {
  596. struct snd_soc_component *component = dai->component;
  597. int ret;
  598. struct device *wsa2_dev = NULL;
  599. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  600. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  601. return -EINVAL;
  602. wsa2_priv = dev_get_drvdata(wsa2_dev);
  603. if (!wsa2_priv)
  604. return -EINVAL;
  605. dev_dbg(component->dev,
  606. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  607. dai->name, dai->id, params_rate(params),
  608. params_channels(params));
  609. switch (substream->stream) {
  610. case SNDRV_PCM_STREAM_PLAYBACK:
  611. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  612. if (ret) {
  613. dev_err(component->dev,
  614. "%s: cannot set sample rate: %u\n",
  615. __func__, params_rate(params));
  616. return ret;
  617. }
  618. break;
  619. case SNDRV_PCM_STREAM_CAPTURE:
  620. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  621. wsa2_priv->pcm_rate_vi = params_rate(params);
  622. default:
  623. break;
  624. }
  625. return 0;
  626. }
  627. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  628. unsigned int *tx_num, unsigned int *tx_slot,
  629. unsigned int *rx_num, unsigned int *rx_slot)
  630. {
  631. struct snd_soc_component *component = dai->component;
  632. struct device *wsa2_dev = NULL;
  633. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  634. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  635. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  636. return -EINVAL;
  637. wsa2_priv = dev_get_drvdata(wsa2_dev);
  638. if (!wsa2_priv)
  639. return -EINVAL;
  640. switch (dai->id) {
  641. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  642. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  643. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  644. break;
  645. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  646. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  647. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  648. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  649. mask |= (1 << temp);
  650. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  651. break;
  652. }
  653. if (mask & 0x0C)
  654. mask = mask >> 0x2;
  655. *rx_slot = mask;
  656. *rx_num = cnt;
  657. break;
  658. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  659. val = snd_soc_component_read(component,
  660. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  661. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  662. mask |= 0x2;
  663. cnt++;
  664. }
  665. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  666. mask |= 0x1;
  667. cnt++;
  668. }
  669. *tx_slot = mask;
  670. *tx_num = cnt;
  671. break;
  672. default:
  673. dev_err(wsa2_dev, "%s: Invalid AIF\n", __func__);
  674. break;
  675. }
  676. return 0;
  677. }
  678. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  679. {
  680. struct snd_soc_component *component = dai->component;
  681. struct device *wsa2_dev = NULL;
  682. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  683. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  684. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  685. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  686. bool adie_lb = false;
  687. if (mute)
  688. return 0;
  689. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  690. return -EINVAL;
  691. switch (dai->id) {
  692. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  693. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  694. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  695. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  696. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  697. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  698. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  699. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  700. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  701. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  702. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  703. int_mux_cfg1 = int_mux_cfg0 + 4;
  704. int_mux_cfg0_val = snd_soc_component_read(component,
  705. int_mux_cfg0);
  706. int_mux_cfg1_val = snd_soc_component_read(component,
  707. int_mux_cfg1);
  708. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  709. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  710. snd_soc_component_update_bits(component, reg,
  711. 0x20, 0x20);
  712. if (int_mux_cfg1_val & 0x07) {
  713. snd_soc_component_update_bits(component, reg,
  714. 0x20, 0x20);
  715. snd_soc_component_update_bits(component,
  716. mix_reg, 0x20, 0x20);
  717. }
  718. }
  719. }
  720. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  721. break;
  722. default:
  723. break;
  724. }
  725. return 0;
  726. }
  727. static int lpass_cdc_wsa2_macro_mclk_enable(
  728. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  729. bool mclk_enable, bool dapm)
  730. {
  731. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  732. int ret = 0;
  733. if (regmap == NULL) {
  734. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  735. return -EINVAL;
  736. }
  737. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  738. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  739. mutex_lock(&wsa2_priv->mclk_lock);
  740. if (mclk_enable) {
  741. if (wsa2_priv->wsa2_mclk_users == 0) {
  742. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  743. wsa2_priv->default_clk_id,
  744. wsa2_priv->default_clk_id,
  745. true);
  746. if (ret < 0) {
  747. dev_err_ratelimited(wsa2_priv->dev,
  748. "%s: wsa2 request clock enable failed\n",
  749. __func__);
  750. goto exit;
  751. }
  752. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  753. true);
  754. regcache_mark_dirty(regmap);
  755. regcache_sync_region(regmap,
  756. WSA2_START_OFFSET,
  757. WSA2_MAX_OFFSET);
  758. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  759. regmap_update_bits(regmap,
  760. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  761. regmap_update_bits(regmap,
  762. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  763. 0x01, 0x01);
  764. regmap_update_bits(regmap,
  765. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  766. 0x01, 0x01);
  767. }
  768. wsa2_priv->wsa2_mclk_users++;
  769. } else {
  770. if (wsa2_priv->wsa2_mclk_users <= 0) {
  771. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  772. __func__);
  773. wsa2_priv->wsa2_mclk_users = 0;
  774. goto exit;
  775. }
  776. wsa2_priv->wsa2_mclk_users--;
  777. if (wsa2_priv->wsa2_mclk_users == 0) {
  778. regmap_update_bits(regmap,
  779. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  780. 0x01, 0x00);
  781. regmap_update_bits(regmap,
  782. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  783. 0x01, 0x00);
  784. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  785. false);
  786. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  787. wsa2_priv->default_clk_id,
  788. wsa2_priv->default_clk_id,
  789. false);
  790. }
  791. }
  792. exit:
  793. mutex_unlock(&wsa2_priv->mclk_lock);
  794. return ret;
  795. }
  796. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  797. struct snd_kcontrol *kcontrol, int event)
  798. {
  799. struct snd_soc_component *component =
  800. snd_soc_dapm_to_component(w->dapm);
  801. int ret = 0;
  802. struct device *wsa2_dev = NULL;
  803. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  804. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  805. return -EINVAL;
  806. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  807. switch (event) {
  808. case SND_SOC_DAPM_PRE_PMU:
  809. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  810. if (ret)
  811. wsa2_priv->dapm_mclk_enable = false;
  812. else
  813. wsa2_priv->dapm_mclk_enable = true;
  814. break;
  815. case SND_SOC_DAPM_POST_PMD:
  816. if (wsa2_priv->dapm_mclk_enable)
  817. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  818. break;
  819. default:
  820. dev_err(wsa2_priv->dev,
  821. "%s: invalid DAPM event %d\n", __func__, event);
  822. ret = -EINVAL;
  823. }
  824. return ret;
  825. }
  826. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  827. u16 event, u32 data)
  828. {
  829. struct device *wsa2_dev = NULL;
  830. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  831. int ret = 0;
  832. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  833. return -EINVAL;
  834. switch (event) {
  835. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  836. trace_printk("%s, enter SSR down\n", __func__);
  837. if (wsa2_priv->swr_ctrl_data) {
  838. swrm_wcd_notify(
  839. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  840. SWR_DEVICE_SSR_DOWN, NULL);
  841. }
  842. if ((!pm_runtime_enabled(wsa2_dev) ||
  843. !pm_runtime_suspended(wsa2_dev))) {
  844. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  845. if (!ret) {
  846. pm_runtime_disable(wsa2_dev);
  847. pm_runtime_set_suspended(wsa2_dev);
  848. pm_runtime_enable(wsa2_dev);
  849. }
  850. }
  851. break;
  852. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  853. /* enable&disable WSA_CORE_CLK to reset GFMUX reg */
  854. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  855. wsa2_priv->default_clk_id,
  856. WSA_CORE_CLK, true);
  857. if (ret < 0)
  858. dev_err_ratelimited(wsa2_priv->dev,
  859. "%s, failed to enable clk, ret:%d\n",
  860. __func__, ret);
  861. else
  862. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  863. wsa2_priv->default_clk_id,
  864. WSA_CORE_CLK, false);
  865. break;
  866. case LPASS_CDC_MACRO_EVT_SSR_UP:
  867. trace_printk("%s, enter SSR up\n", __func__);
  868. /* reset swr after ssr/pdr */
  869. wsa2_priv->reset_swr = true;
  870. if (wsa2_priv->swr_ctrl_data)
  871. swrm_wcd_notify(
  872. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  873. SWR_DEVICE_SSR_UP, NULL);
  874. break;
  875. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  876. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA_CORE_CLK);
  877. break;
  878. }
  879. return 0;
  880. }
  881. static int lpass_cdc_wsa2_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  882. struct snd_kcontrol *kcontrol,
  883. int event)
  884. {
  885. struct snd_soc_component *component =
  886. snd_soc_dapm_to_component(w->dapm);
  887. struct device *wsa2_dev = NULL;
  888. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  889. u8 val = 0x0;
  890. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  891. return -EINVAL;
  892. switch (wsa2_priv->pcm_rate_vi) {
  893. case 48000:
  894. val = 0x04;
  895. break;
  896. case 24000:
  897. val = 0x02;
  898. break;
  899. case 8000:
  900. default:
  901. val = 0x00;
  902. break;
  903. }
  904. switch (event) {
  905. case SND_SOC_DAPM_POST_PMU:
  906. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  907. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  908. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  909. /* Enable V&I sensing */
  910. snd_soc_component_update_bits(component,
  911. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  912. 0x20, 0x20);
  913. snd_soc_component_update_bits(component,
  914. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  915. 0x20, 0x20);
  916. snd_soc_component_update_bits(component,
  917. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  918. 0x0F, val);
  919. snd_soc_component_update_bits(component,
  920. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  921. 0x0F, val);
  922. snd_soc_component_update_bits(component,
  923. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  924. 0x10, 0x10);
  925. snd_soc_component_update_bits(component,
  926. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  927. 0x10, 0x10);
  928. snd_soc_component_update_bits(component,
  929. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  930. 0x20, 0x00);
  931. snd_soc_component_update_bits(component,
  932. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  933. 0x20, 0x00);
  934. }
  935. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  936. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  937. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  938. /* Enable V&I sensing */
  939. snd_soc_component_update_bits(component,
  940. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  941. 0x20, 0x20);
  942. snd_soc_component_update_bits(component,
  943. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  944. 0x20, 0x20);
  945. snd_soc_component_update_bits(component,
  946. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  947. 0x0F, val);
  948. snd_soc_component_update_bits(component,
  949. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  950. 0x0F, val);
  951. snd_soc_component_update_bits(component,
  952. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  953. 0x10, 0x10);
  954. snd_soc_component_update_bits(component,
  955. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  956. 0x10, 0x10);
  957. snd_soc_component_update_bits(component,
  958. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  959. 0x20, 0x00);
  960. snd_soc_component_update_bits(component,
  961. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  962. 0x20, 0x00);
  963. }
  964. break;
  965. case SND_SOC_DAPM_POST_PMD:
  966. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  967. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  968. /* Disable V&I sensing */
  969. snd_soc_component_update_bits(component,
  970. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  971. 0x20, 0x20);
  972. snd_soc_component_update_bits(component,
  973. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  974. 0x20, 0x20);
  975. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  976. snd_soc_component_update_bits(component,
  977. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  978. 0x10, 0x00);
  979. snd_soc_component_update_bits(component,
  980. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  981. 0x10, 0x00);
  982. }
  983. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  984. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  985. /* Disable V&I sensing */
  986. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  987. snd_soc_component_update_bits(component,
  988. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  989. 0x20, 0x20);
  990. snd_soc_component_update_bits(component,
  991. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  992. 0x20, 0x20);
  993. snd_soc_component_update_bits(component,
  994. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  995. 0x10, 0x00);
  996. snd_soc_component_update_bits(component,
  997. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  998. 0x10, 0x00);
  999. }
  1000. break;
  1001. }
  1002. return 0;
  1003. }
  1004. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1005. u16 reg, int event)
  1006. {
  1007. u16 hd2_scale_reg;
  1008. u16 hd2_enable_reg = 0;
  1009. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1010. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1011. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1012. }
  1013. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1014. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1015. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1016. }
  1017. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1018. snd_soc_component_update_bits(component, hd2_scale_reg,
  1019. 0x3C, 0x10);
  1020. snd_soc_component_update_bits(component, hd2_scale_reg,
  1021. 0x03, 0x01);
  1022. snd_soc_component_update_bits(component, hd2_enable_reg,
  1023. 0x04, 0x04);
  1024. }
  1025. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1026. snd_soc_component_update_bits(component, hd2_enable_reg,
  1027. 0x04, 0x00);
  1028. snd_soc_component_update_bits(component, hd2_scale_reg,
  1029. 0x03, 0x00);
  1030. snd_soc_component_update_bits(component, hd2_scale_reg,
  1031. 0x3C, 0x00);
  1032. }
  1033. }
  1034. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1035. struct snd_kcontrol *kcontrol, int event)
  1036. {
  1037. struct snd_soc_component *component =
  1038. snd_soc_dapm_to_component(w->dapm);
  1039. int ch_cnt;
  1040. struct device *wsa2_dev = NULL;
  1041. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1042. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1043. return -EINVAL;
  1044. switch (event) {
  1045. case SND_SOC_DAPM_PRE_PMU:
  1046. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1047. !wsa2_priv->rx_0_count)
  1048. wsa2_priv->rx_0_count++;
  1049. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1050. !wsa2_priv->rx_1_count)
  1051. wsa2_priv->rx_1_count++;
  1052. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1053. if (wsa2_priv->swr_ctrl_data) {
  1054. swrm_wcd_notify(
  1055. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1056. SWR_DEVICE_UP, NULL);
  1057. swrm_wcd_notify(
  1058. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1059. SWR_SET_NUM_RX_CH, &ch_cnt);
  1060. }
  1061. break;
  1062. case SND_SOC_DAPM_POST_PMD:
  1063. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1064. wsa2_priv->rx_0_count)
  1065. wsa2_priv->rx_0_count--;
  1066. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1067. wsa2_priv->rx_1_count)
  1068. wsa2_priv->rx_1_count--;
  1069. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1070. if (wsa2_priv->swr_ctrl_data)
  1071. swrm_wcd_notify(
  1072. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1073. SWR_SET_NUM_RX_CH, &ch_cnt);
  1074. break;
  1075. }
  1076. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1077. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1078. return 0;
  1079. }
  1080. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1081. struct snd_kcontrol *kcontrol, int event)
  1082. {
  1083. struct snd_soc_component *component =
  1084. snd_soc_dapm_to_component(w->dapm);
  1085. u16 gain_reg;
  1086. int offset_val = 0;
  1087. int val = 0;
  1088. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1089. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1090. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1091. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1092. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1093. } else {
  1094. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1095. __func__, w->name);
  1096. return 0;
  1097. }
  1098. switch (event) {
  1099. case SND_SOC_DAPM_PRE_PMU:
  1100. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1101. val = snd_soc_component_read(component, gain_reg);
  1102. val += offset_val;
  1103. snd_soc_component_write(component, gain_reg, val);
  1104. break;
  1105. case SND_SOC_DAPM_POST_PMD:
  1106. snd_soc_component_update_bits(component,
  1107. w->reg, 0x20, 0x00);
  1108. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1109. break;
  1110. }
  1111. return 0;
  1112. }
  1113. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1114. int comp, int event)
  1115. {
  1116. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1117. struct device *wsa2_dev = NULL;
  1118. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1119. u16 mode = 0;
  1120. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1121. return -EINVAL;
  1122. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1123. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1124. if (!wsa2_priv->comp_enabled[comp])
  1125. return 0;
  1126. mode = wsa2_priv->comp_mode[comp];
  1127. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1128. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1129. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1130. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1131. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1132. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1133. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1134. lpass_cdc_update_compander_setting(component,
  1135. comp_ctl8_reg,
  1136. &comp_setting_table[mode]);
  1137. /* Enable Compander Clock */
  1138. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1139. 0x01, 0x01);
  1140. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1141. 0x02, 0x02);
  1142. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1143. 0x02, 0x00);
  1144. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1145. 0x02, 0x02);
  1146. }
  1147. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1148. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1149. 0x04, 0x04);
  1150. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1151. 0x02, 0x00);
  1152. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1153. 0x02, 0x02);
  1154. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1155. 0x02, 0x00);
  1156. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1157. 0x01, 0x00);
  1158. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1159. 0x04, 0x00);
  1160. }
  1161. return 0;
  1162. }
  1163. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1164. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1165. int path,
  1166. bool enable)
  1167. {
  1168. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1169. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1170. u8 softclip_mux_mask = (1 << path);
  1171. u8 softclip_mux_value = (1 << path);
  1172. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1173. __func__, path, enable);
  1174. if (enable) {
  1175. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1176. snd_soc_component_update_bits(component,
  1177. softclip_clk_reg, 0x01, 0x01);
  1178. snd_soc_component_update_bits(component,
  1179. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1180. softclip_mux_mask, softclip_mux_value);
  1181. }
  1182. wsa2_priv->softclip_clk_users[path]++;
  1183. } else {
  1184. wsa2_priv->softclip_clk_users[path]--;
  1185. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1186. snd_soc_component_update_bits(component,
  1187. softclip_clk_reg, 0x01, 0x00);
  1188. snd_soc_component_update_bits(component,
  1189. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1190. softclip_mux_mask, 0x00);
  1191. }
  1192. }
  1193. }
  1194. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1195. int path, int event)
  1196. {
  1197. u16 softclip_ctrl_reg = 0;
  1198. struct device *wsa2_dev = NULL;
  1199. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1200. int softclip_path = 0;
  1201. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1202. return -EINVAL;
  1203. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1204. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1205. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1206. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1207. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1208. __func__, event, softclip_path,
  1209. wsa2_priv->is_softclip_on[softclip_path]);
  1210. if (!wsa2_priv->is_softclip_on[softclip_path])
  1211. return 0;
  1212. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1213. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1214. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1215. /* Enable Softclip clock and mux */
  1216. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1217. softclip_path, true);
  1218. /* Enable Softclip control */
  1219. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1220. 0x01, 0x01);
  1221. }
  1222. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1223. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1224. 0x01, 0x00);
  1225. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1226. softclip_path, false);
  1227. }
  1228. return 0;
  1229. }
  1230. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1231. int interp_idx)
  1232. {
  1233. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1234. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1235. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1236. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1237. int_mux_cfg1 = int_mux_cfg0 + 4;
  1238. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1239. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1240. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1241. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1242. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1243. return true;
  1244. int_n_inp1 = int_mux_cfg0_val >> 4;
  1245. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1246. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1247. return true;
  1248. int_n_inp2 = int_mux_cfg1_val >> 4;
  1249. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1250. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1251. return true;
  1252. return false;
  1253. }
  1254. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1255. struct snd_kcontrol *kcontrol,
  1256. int event)
  1257. {
  1258. struct snd_soc_component *component =
  1259. snd_soc_dapm_to_component(w->dapm);
  1260. u16 reg = 0;
  1261. struct device *wsa2_dev = NULL;
  1262. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1263. bool adie_lb = false;
  1264. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1265. return -EINVAL;
  1266. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1267. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1268. switch (event) {
  1269. case SND_SOC_DAPM_PRE_PMU:
  1270. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1271. adie_lb = true;
  1272. snd_soc_component_update_bits(component,
  1273. reg, 0x20, 0x20);
  1274. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1275. }
  1276. break;
  1277. default:
  1278. break;
  1279. }
  1280. return 0;
  1281. }
  1282. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1283. {
  1284. u16 prim_int_reg = 0;
  1285. switch (reg) {
  1286. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1287. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1288. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1289. *ind = 0;
  1290. break;
  1291. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1292. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1293. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1294. *ind = 1;
  1295. break;
  1296. }
  1297. return prim_int_reg;
  1298. }
  1299. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1300. struct snd_soc_component *component,
  1301. u16 reg, int event)
  1302. {
  1303. u16 prim_int_reg;
  1304. u16 ind = 0;
  1305. struct device *wsa2_dev = NULL;
  1306. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1307. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1308. return -EINVAL;
  1309. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1310. switch (event) {
  1311. case SND_SOC_DAPM_PRE_PMU:
  1312. wsa2_priv->prim_int_users[ind]++;
  1313. if (wsa2_priv->prim_int_users[ind] == 1) {
  1314. snd_soc_component_update_bits(component,
  1315. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1316. 0x03, 0x03);
  1317. snd_soc_component_update_bits(component, prim_int_reg,
  1318. 0x10, 0x10);
  1319. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1320. snd_soc_component_update_bits(component,
  1321. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1322. 0x1, 0x1);
  1323. }
  1324. if ((reg != prim_int_reg) &&
  1325. ((snd_soc_component_read(
  1326. component, prim_int_reg)) & 0x10))
  1327. snd_soc_component_update_bits(component, reg,
  1328. 0x10, 0x10);
  1329. break;
  1330. case SND_SOC_DAPM_POST_PMD:
  1331. wsa2_priv->prim_int_users[ind]--;
  1332. if (wsa2_priv->prim_int_users[ind] == 0) {
  1333. snd_soc_component_update_bits(component, prim_int_reg,
  1334. 1 << 0x5, 0 << 0x5);
  1335. snd_soc_component_update_bits(component,
  1336. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1337. 0x1, 0x0);
  1338. snd_soc_component_update_bits(component, prim_int_reg,
  1339. 0x40, 0x40);
  1340. snd_soc_component_update_bits(component, prim_int_reg,
  1341. 0x40, 0x00);
  1342. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1343. }
  1344. break;
  1345. }
  1346. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1347. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1348. return 0;
  1349. }
  1350. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1351. struct snd_kcontrol *kcontrol,
  1352. int event)
  1353. {
  1354. struct snd_soc_component *component =
  1355. snd_soc_dapm_to_component(w->dapm);
  1356. u16 reg = 0;
  1357. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1358. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1359. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1360. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1361. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1362. } else {
  1363. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1364. __func__);
  1365. return -EINVAL;
  1366. }
  1367. switch (event) {
  1368. case SND_SOC_DAPM_PRE_PMU:
  1369. /* Reset if needed */
  1370. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1371. break;
  1372. case SND_SOC_DAPM_POST_PMU:
  1373. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1374. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1375. break;
  1376. case SND_SOC_DAPM_POST_PMD:
  1377. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1378. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1379. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1380. break;
  1381. }
  1382. return 0;
  1383. }
  1384. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1385. struct snd_kcontrol *kcontrol,
  1386. int event)
  1387. {
  1388. struct snd_soc_component *component =
  1389. snd_soc_dapm_to_component(w->dapm);
  1390. u16 boost_path_ctl, boost_path_cfg1;
  1391. u16 reg, reg_mix;
  1392. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1393. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1394. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1395. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1396. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1397. reg_mix = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL;
  1398. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1399. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1400. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1401. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1402. reg_mix = LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL;
  1403. } else {
  1404. dev_err(component->dev, "%s: unknown widget: %s\n",
  1405. __func__, w->name);
  1406. return -EINVAL;
  1407. }
  1408. switch (event) {
  1409. case SND_SOC_DAPM_PRE_PMU:
  1410. snd_soc_component_update_bits(component, boost_path_cfg1,
  1411. 0x01, 0x01);
  1412. snd_soc_component_update_bits(component, boost_path_ctl,
  1413. 0x10, 0x10);
  1414. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1415. snd_soc_component_update_bits(component, reg_mix,
  1416. 0x10, 0x00);
  1417. break;
  1418. case SND_SOC_DAPM_POST_PMU:
  1419. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1420. break;
  1421. case SND_SOC_DAPM_POST_PMD:
  1422. snd_soc_component_update_bits(component, boost_path_ctl,
  1423. 0x10, 0x00);
  1424. snd_soc_component_update_bits(component, boost_path_cfg1,
  1425. 0x01, 0x00);
  1426. break;
  1427. }
  1428. return 0;
  1429. }
  1430. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1431. struct snd_kcontrol *kcontrol,
  1432. int event)
  1433. {
  1434. struct snd_soc_component *component =
  1435. snd_soc_dapm_to_component(w->dapm);
  1436. struct device *wsa2_dev = NULL;
  1437. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1438. u16 vbat_path_cfg = 0;
  1439. int softclip_path = 0;
  1440. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1441. return -EINVAL;
  1442. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1443. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1444. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1445. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1446. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1447. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1448. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1449. }
  1450. switch (event) {
  1451. case SND_SOC_DAPM_PRE_PMU:
  1452. /* Enable clock for VBAT block */
  1453. snd_soc_component_update_bits(component,
  1454. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1455. /* Enable VBAT block */
  1456. snd_soc_component_update_bits(component,
  1457. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1458. /* Update interpolator with 384K path */
  1459. snd_soc_component_update_bits(component, vbat_path_cfg,
  1460. 0x80, 0x80);
  1461. /* Use attenuation mode */
  1462. snd_soc_component_update_bits(component,
  1463. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1464. /*
  1465. * BCL block needs softclip clock and mux config to be enabled
  1466. */
  1467. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1468. softclip_path, true);
  1469. /* Enable VBAT at channel level */
  1470. snd_soc_component_update_bits(component, vbat_path_cfg,
  1471. 0x02, 0x02);
  1472. /* Set the ATTK1 gain */
  1473. snd_soc_component_update_bits(component,
  1474. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1475. 0xFF, 0xFF);
  1476. snd_soc_component_update_bits(component,
  1477. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1478. 0xFF, 0x03);
  1479. snd_soc_component_update_bits(component,
  1480. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1481. 0xFF, 0x00);
  1482. /* Set the ATTK2 gain */
  1483. snd_soc_component_update_bits(component,
  1484. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1485. 0xFF, 0xFF);
  1486. snd_soc_component_update_bits(component,
  1487. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1488. 0xFF, 0x03);
  1489. snd_soc_component_update_bits(component,
  1490. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1491. 0xFF, 0x00);
  1492. /* Set the ATTK3 gain */
  1493. snd_soc_component_update_bits(component,
  1494. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1495. 0xFF, 0xFF);
  1496. snd_soc_component_update_bits(component,
  1497. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1498. 0xFF, 0x03);
  1499. snd_soc_component_update_bits(component,
  1500. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1501. 0xFF, 0x00);
  1502. /* Enable CB decode block clock */
  1503. snd_soc_component_update_bits(component,
  1504. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1505. /* Enable BCL path */
  1506. snd_soc_component_update_bits(component,
  1507. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1508. /* Request for BCL data */
  1509. snd_soc_component_update_bits(component,
  1510. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1511. break;
  1512. case SND_SOC_DAPM_POST_PMD:
  1513. snd_soc_component_update_bits(component,
  1514. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1515. snd_soc_component_update_bits(component,
  1516. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1517. snd_soc_component_update_bits(component,
  1518. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1519. snd_soc_component_update_bits(component, vbat_path_cfg,
  1520. 0x80, 0x00);
  1521. snd_soc_component_update_bits(component,
  1522. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1523. 0x02, 0x02);
  1524. snd_soc_component_update_bits(component, vbat_path_cfg,
  1525. 0x02, 0x00);
  1526. snd_soc_component_update_bits(component,
  1527. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1528. 0xFF, 0x00);
  1529. snd_soc_component_update_bits(component,
  1530. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1531. 0xFF, 0x00);
  1532. snd_soc_component_update_bits(component,
  1533. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1534. 0xFF, 0x00);
  1535. snd_soc_component_update_bits(component,
  1536. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1537. 0xFF, 0x00);
  1538. snd_soc_component_update_bits(component,
  1539. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1540. 0xFF, 0x00);
  1541. snd_soc_component_update_bits(component,
  1542. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1543. 0xFF, 0x00);
  1544. snd_soc_component_update_bits(component,
  1545. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1546. 0xFF, 0x00);
  1547. snd_soc_component_update_bits(component,
  1548. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1549. 0xFF, 0x00);
  1550. snd_soc_component_update_bits(component,
  1551. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1552. 0xFF, 0x00);
  1553. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1554. softclip_path, false);
  1555. snd_soc_component_update_bits(component,
  1556. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1557. snd_soc_component_update_bits(component,
  1558. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1559. break;
  1560. default:
  1561. dev_err(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1562. break;
  1563. }
  1564. return 0;
  1565. }
  1566. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1567. struct snd_kcontrol *kcontrol,
  1568. int event)
  1569. {
  1570. struct snd_soc_component *component =
  1571. snd_soc_dapm_to_component(w->dapm);
  1572. struct device *wsa2_dev = NULL;
  1573. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1574. u16 val, ec_tx = 0, ec_hq_reg;
  1575. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1576. return -EINVAL;
  1577. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1578. val = snd_soc_component_read(component,
  1579. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1580. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1581. ec_tx = (val & 0x07) - 1;
  1582. else
  1583. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1584. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1585. dev_err(wsa2_dev, "%s: EC mix control not set correctly\n",
  1586. __func__);
  1587. return -EINVAL;
  1588. }
  1589. if (wsa2_priv->ec_hq[ec_tx]) {
  1590. snd_soc_component_update_bits(component,
  1591. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1592. 0x1 << ec_tx, 0x1 << ec_tx);
  1593. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1594. 0x40 * ec_tx;
  1595. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1596. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1597. 0x40 * ec_tx;
  1598. /* default set to 48k */
  1599. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1600. }
  1601. return 0;
  1602. }
  1603. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1604. struct snd_ctl_elem_value *ucontrol)
  1605. {
  1606. struct snd_soc_component *component =
  1607. snd_soc_kcontrol_component(kcontrol);
  1608. int ec_tx = ((struct soc_multi_mixer_control *)
  1609. kcontrol->private_value)->shift;
  1610. struct device *wsa2_dev = NULL;
  1611. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1612. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1613. return -EINVAL;
  1614. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1615. return 0;
  1616. }
  1617. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1618. struct snd_ctl_elem_value *ucontrol)
  1619. {
  1620. struct snd_soc_component *component =
  1621. snd_soc_kcontrol_component(kcontrol);
  1622. int ec_tx = ((struct soc_multi_mixer_control *)
  1623. kcontrol->private_value)->shift;
  1624. int value = ucontrol->value.integer.value[0];
  1625. struct device *wsa2_dev = NULL;
  1626. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1627. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1628. return -EINVAL;
  1629. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1630. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1631. wsa2_priv->ec_hq[ec_tx] = value;
  1632. return 0;
  1633. }
  1634. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1635. struct snd_ctl_elem_value *ucontrol)
  1636. {
  1637. struct snd_soc_component *component =
  1638. snd_soc_kcontrol_component(kcontrol);
  1639. struct device *wsa2_dev = NULL;
  1640. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1641. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1642. kcontrol->private_value)->shift;
  1643. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1644. return -EINVAL;
  1645. ucontrol->value.integer.value[0] =
  1646. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1647. return 0;
  1648. }
  1649. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct snd_soc_component *component =
  1653. snd_soc_kcontrol_component(kcontrol);
  1654. struct device *wsa2_dev = NULL;
  1655. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1656. int value = ucontrol->value.integer.value[0];
  1657. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1658. kcontrol->private_value)->shift;
  1659. int ret = 0;
  1660. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1661. return -EINVAL;
  1662. pm_runtime_get_sync(wsa2_priv->dev);
  1663. switch (wsa2_rx_shift) {
  1664. case 0:
  1665. snd_soc_component_update_bits(component,
  1666. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1667. 0x10, value << 4);
  1668. break;
  1669. case 1:
  1670. snd_soc_component_update_bits(component,
  1671. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1672. 0x10, value << 4);
  1673. break;
  1674. case 2:
  1675. snd_soc_component_update_bits(component,
  1676. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1677. 0x10, value << 4);
  1678. break;
  1679. case 3:
  1680. snd_soc_component_update_bits(component,
  1681. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1682. 0x10, value << 4);
  1683. break;
  1684. default:
  1685. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1686. wsa2_rx_shift);
  1687. ret = -EINVAL;
  1688. }
  1689. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1690. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1691. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1692. __func__, wsa2_rx_shift, value);
  1693. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1694. return ret;
  1695. }
  1696. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  1697. struct snd_ctl_elem_value *ucontrol)
  1698. {
  1699. struct snd_soc_component *component =
  1700. snd_soc_kcontrol_component(kcontrol);
  1701. int comp = ((struct soc_multi_mixer_control *)
  1702. kcontrol->private_value)->shift;
  1703. struct device *wsa2_dev = NULL;
  1704. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1705. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1706. return -EINVAL;
  1707. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  1708. return 0;
  1709. }
  1710. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  1711. struct snd_ctl_elem_value *ucontrol)
  1712. {
  1713. struct snd_soc_component *component =
  1714. snd_soc_kcontrol_component(kcontrol);
  1715. int comp = ((struct soc_multi_mixer_control *)
  1716. kcontrol->private_value)->shift;
  1717. int value = ucontrol->value.integer.value[0];
  1718. struct device *wsa2_dev = NULL;
  1719. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1720. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1721. return -EINVAL;
  1722. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1723. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  1724. wsa2_priv->comp_enabled[comp] = value;
  1725. return 0;
  1726. }
  1727. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1728. struct snd_ctl_elem_value *ucontrol)
  1729. {
  1730. struct snd_soc_component *component =
  1731. snd_soc_kcontrol_component(kcontrol);
  1732. struct device *wsa2_dev = NULL;
  1733. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1734. u16 idx = 0;
  1735. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1736. return -EINVAL;
  1737. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1738. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1739. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1740. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1741. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  1742. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1743. __func__, ucontrol->value.integer.value[0]);
  1744. return 0;
  1745. }
  1746. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1747. struct snd_ctl_elem_value *ucontrol)
  1748. {
  1749. struct snd_soc_component *component =
  1750. snd_soc_kcontrol_component(kcontrol);
  1751. struct device *wsa2_dev = NULL;
  1752. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1753. u16 idx = 0;
  1754. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1755. return -EINVAL;
  1756. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1757. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1758. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1759. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1760. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1761. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1762. wsa2_priv->comp_mode[idx]);
  1763. return 0;
  1764. }
  1765. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1766. struct snd_ctl_elem_value *ucontrol)
  1767. {
  1768. struct snd_soc_dapm_widget *widget =
  1769. snd_soc_dapm_kcontrol_widget(kcontrol);
  1770. struct snd_soc_component *component =
  1771. snd_soc_dapm_to_component(widget->dapm);
  1772. struct device *wsa2_dev = NULL;
  1773. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1774. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1775. return -EINVAL;
  1776. ucontrol->value.integer.value[0] =
  1777. wsa2_priv->rx_port_value[widget->shift];
  1778. return 0;
  1779. }
  1780. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1781. struct snd_ctl_elem_value *ucontrol)
  1782. {
  1783. struct snd_soc_dapm_widget *widget =
  1784. snd_soc_dapm_kcontrol_widget(kcontrol);
  1785. struct snd_soc_component *component =
  1786. snd_soc_dapm_to_component(widget->dapm);
  1787. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1788. struct snd_soc_dapm_update *update = NULL;
  1789. u32 rx_port_value = ucontrol->value.integer.value[0];
  1790. u32 bit_input = 0;
  1791. u32 aif_rst;
  1792. struct device *wsa2_dev = NULL;
  1793. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1794. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1795. return -EINVAL;
  1796. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  1797. if (!rx_port_value) {
  1798. if (aif_rst == 0) {
  1799. dev_err(wsa2_dev, "%s: AIF reset already\n", __func__);
  1800. return 0;
  1801. }
  1802. if (aif_rst >= LPASS_CDC_WSA2_MACRO_RX_MAX) {
  1803. dev_err(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  1804. return 0;
  1805. }
  1806. }
  1807. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  1808. bit_input = widget->shift;
  1809. dev_dbg(wsa2_dev,
  1810. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1811. __func__, rx_port_value, widget->shift, bit_input);
  1812. switch (rx_port_value) {
  1813. case 0:
  1814. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  1815. clear_bit(bit_input,
  1816. &wsa2_priv->active_ch_mask[aif_rst]);
  1817. wsa2_priv->active_ch_cnt[aif_rst]--;
  1818. }
  1819. break;
  1820. case 1:
  1821. case 2:
  1822. set_bit(bit_input,
  1823. &wsa2_priv->active_ch_mask[rx_port_value]);
  1824. wsa2_priv->active_ch_cnt[rx_port_value]++;
  1825. break;
  1826. default:
  1827. dev_err(wsa2_dev,
  1828. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  1829. __func__, rx_port_value);
  1830. return -EINVAL;
  1831. }
  1832. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1833. rx_port_value, e, update);
  1834. return 0;
  1835. }
  1836. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1837. struct snd_ctl_elem_value *ucontrol)
  1838. {
  1839. struct snd_soc_component *component =
  1840. snd_soc_kcontrol_component(kcontrol);
  1841. ucontrol->value.integer.value[0] =
  1842. ((snd_soc_component_read(
  1843. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1844. 1 : 0);
  1845. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1846. ucontrol->value.integer.value[0]);
  1847. return 0;
  1848. }
  1849. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1850. struct snd_ctl_elem_value *ucontrol)
  1851. {
  1852. struct snd_soc_component *component =
  1853. snd_soc_kcontrol_component(kcontrol);
  1854. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1855. ucontrol->value.integer.value[0]);
  1856. /* Set Vbat register configuration for GSM mode bit based on value */
  1857. if (ucontrol->value.integer.value[0])
  1858. snd_soc_component_update_bits(component,
  1859. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1860. 0x04, 0x04);
  1861. else
  1862. snd_soc_component_update_bits(component,
  1863. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1864. 0x04, 0x00);
  1865. return 0;
  1866. }
  1867. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1868. struct snd_ctl_elem_value *ucontrol)
  1869. {
  1870. struct snd_soc_component *component =
  1871. snd_soc_kcontrol_component(kcontrol);
  1872. struct device *wsa2_dev = NULL;
  1873. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1874. int path = ((struct soc_multi_mixer_control *)
  1875. kcontrol->private_value)->shift;
  1876. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1877. return -EINVAL;
  1878. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  1879. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1880. __func__, ucontrol->value.integer.value[0]);
  1881. return 0;
  1882. }
  1883. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1884. struct snd_ctl_elem_value *ucontrol)
  1885. {
  1886. struct snd_soc_component *component =
  1887. snd_soc_kcontrol_component(kcontrol);
  1888. struct device *wsa2_dev = NULL;
  1889. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1890. int path = ((struct soc_multi_mixer_control *)
  1891. kcontrol->private_value)->shift;
  1892. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1893. return -EINVAL;
  1894. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1895. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1896. path, wsa2_priv->is_softclip_on[path]);
  1897. return 0;
  1898. }
  1899. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  1900. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  1901. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  1902. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  1903. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1904. lpass_cdc_wsa2_macro_comp_mode_get,
  1905. lpass_cdc_wsa2_macro_comp_mode_put),
  1906. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1907. lpass_cdc_wsa2_macro_comp_mode_get,
  1908. lpass_cdc_wsa2_macro_comp_mode_put),
  1909. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  1910. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  1911. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1912. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1913. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  1914. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  1915. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1916. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1917. SOC_SINGLE_S8_TLV("WSA2_RX0 Digital Volume",
  1918. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  1919. -84, 40, digital_gain),
  1920. SOC_SINGLE_S8_TLV("WSA2_RX1 Digital Volume",
  1921. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  1922. -84, 40, digital_gain),
  1923. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  1924. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1925. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1926. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  1927. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1928. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1929. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1930. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1931. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1932. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1933. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1934. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1935. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  1936. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1937. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  1938. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1939. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  1940. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1941. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  1942. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1943. };
  1944. static const struct soc_enum rx_mux_enum =
  1945. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1946. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  1947. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  1948. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1949. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  1950. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1951. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  1952. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1953. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  1954. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1955. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  1956. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1957. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  1958. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1959. };
  1960. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1961. struct snd_ctl_elem_value *ucontrol)
  1962. {
  1963. struct snd_soc_dapm_widget *widget =
  1964. snd_soc_dapm_kcontrol_widget(kcontrol);
  1965. struct snd_soc_component *component =
  1966. snd_soc_dapm_to_component(widget->dapm);
  1967. struct soc_multi_mixer_control *mixer =
  1968. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1969. u32 dai_id = widget->shift;
  1970. u32 spk_tx_id = mixer->shift;
  1971. struct device *wsa2_dev = NULL;
  1972. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1973. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1974. return -EINVAL;
  1975. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  1976. ucontrol->value.integer.value[0] = 1;
  1977. else
  1978. ucontrol->value.integer.value[0] = 0;
  1979. return 0;
  1980. }
  1981. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1982. struct snd_ctl_elem_value *ucontrol)
  1983. {
  1984. struct snd_soc_dapm_widget *widget =
  1985. snd_soc_dapm_kcontrol_widget(kcontrol);
  1986. struct snd_soc_component *component =
  1987. snd_soc_dapm_to_component(widget->dapm);
  1988. struct soc_multi_mixer_control *mixer =
  1989. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1990. u32 spk_tx_id = mixer->shift;
  1991. u32 enable = ucontrol->value.integer.value[0];
  1992. struct device *wsa2_dev = NULL;
  1993. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1994. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1995. return -EINVAL;
  1996. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1997. if (enable) {
  1998. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  1999. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2000. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2001. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2002. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2003. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2004. }
  2005. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2006. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2007. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2008. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2009. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2010. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2011. }
  2012. } else {
  2013. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2014. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2015. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2016. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2017. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2018. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2019. }
  2020. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2021. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2022. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2023. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2024. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2025. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2026. }
  2027. }
  2028. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2029. return 0;
  2030. }
  2031. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2032. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2033. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2034. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2035. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2036. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2037. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2038. };
  2039. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2040. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2041. SND_SOC_NOPM, 0, 0),
  2042. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2043. SND_SOC_NOPM, 0, 0),
  2044. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2045. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2046. lpass_cdc_wsa2_macro_enable_vi_feedback,
  2047. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2048. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2049. SND_SOC_NOPM, 0, 0),
  2050. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2051. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2052. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2053. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2054. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2055. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2056. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2057. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2058. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2059. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2060. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2061. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2062. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2063. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2064. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2065. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2066. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2067. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2068. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2069. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2070. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2071. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2072. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2073. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2074. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2075. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2076. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2077. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2078. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2079. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2080. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2081. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2082. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2084. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2085. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2086. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2087. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2088. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2090. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2091. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2092. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2093. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2094. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2096. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2097. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2099. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2100. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2102. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2103. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2104. SND_SOC_DAPM_PRE_PMU),
  2105. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2106. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2107. SND_SOC_DAPM_PRE_PMU),
  2108. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2109. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2110. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2111. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2112. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2114. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2115. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2116. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2117. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2118. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2119. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2120. SND_SOC_DAPM_POST_PMD),
  2121. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2122. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2123. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2124. SND_SOC_DAPM_POST_PMD),
  2125. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2126. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2127. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2128. SND_SOC_DAPM_POST_PMD),
  2129. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2130. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2131. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2132. SND_SOC_DAPM_POST_PMD),
  2133. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2134. 0, 0, wsa2_int0_vbat_mix_switch,
  2135. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2136. lpass_cdc_wsa2_macro_enable_vbat,
  2137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2138. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2139. 0, 0, wsa2_int1_vbat_mix_switch,
  2140. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2141. lpass_cdc_wsa2_macro_enable_vbat,
  2142. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2143. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2144. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2145. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2146. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2147. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2148. };
  2149. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2150. /* VI Feedback */
  2151. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2152. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2153. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2154. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2155. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2156. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2157. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2158. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2159. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2160. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2161. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2162. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2163. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2164. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2165. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2166. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2167. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2168. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2169. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2170. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2171. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2172. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2173. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2174. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2175. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2176. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2177. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2178. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2179. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2180. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2181. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2182. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2183. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2184. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2185. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2186. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2187. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2188. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2189. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2190. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2191. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2192. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2193. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2194. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2195. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2196. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2197. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2198. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2199. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2200. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2201. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2202. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2203. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2204. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2205. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2206. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2207. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2208. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2209. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2210. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2211. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2212. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2213. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2214. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2215. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2216. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2217. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2218. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2219. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2220. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2221. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2222. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2223. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2224. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2225. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2226. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2227. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2228. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2229. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2230. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2231. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2232. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2233. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2234. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2235. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2236. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2237. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2238. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2239. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2240. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2241. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2242. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2243. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2244. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2245. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2246. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2247. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2248. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2249. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2250. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2251. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2252. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2253. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2254. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2255. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2256. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2257. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2258. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2259. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2260. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2261. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2262. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2263. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2264. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2265. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2266. };
  2267. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2268. lpass_cdc_wsa2_macro_reg_init[] = {
  2269. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2270. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2271. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x1E, 0x0C},
  2272. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2273. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2274. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x1E, 0x0C},
  2275. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2276. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2277. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2278. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2279. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2280. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2281. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2282. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2283. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2284. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2285. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x01, 0x01},
  2286. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x01, 0x01},
  2287. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2288. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2289. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2290. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2291. };
  2292. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2293. {
  2294. int i;
  2295. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2296. snd_soc_component_update_bits(component,
  2297. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2298. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2299. lpass_cdc_wsa2_macro_reg_init[i].val);
  2300. }
  2301. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2302. {
  2303. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2304. if (wsa2_priv == NULL) {
  2305. pr_err("%s: wsa2 priv data is NULL\n", __func__);
  2306. return -EINVAL;
  2307. }
  2308. if (enable) {
  2309. pm_runtime_get_sync(wsa2_priv->dev);
  2310. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2311. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2312. }
  2313. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2314. return 0;
  2315. else
  2316. return -EINVAL;
  2317. }
  2318. static int wsa2_swrm_clock(void *handle, bool enable)
  2319. {
  2320. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2321. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  2322. int ret = 0;
  2323. if (regmap == NULL) {
  2324. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  2325. return -EINVAL;
  2326. }
  2327. mutex_lock(&wsa2_priv->swr_clk_lock);
  2328. trace_printk("%s: %s swrm clock %s\n",
  2329. dev_name(wsa2_priv->dev), __func__,
  2330. (enable ? "enable" : "disable"));
  2331. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  2332. __func__, (enable ? "enable" : "disable"));
  2333. if (enable) {
  2334. pm_runtime_get_sync(wsa2_priv->dev);
  2335. if (wsa2_priv->swr_clk_users == 0) {
  2336. ret = msm_cdc_pinctrl_select_active_state(
  2337. wsa2_priv->wsa2_swr_gpio_p);
  2338. if (ret < 0) {
  2339. dev_err_ratelimited(wsa2_priv->dev,
  2340. "%s: wsa2 swr pinctrl enable failed\n",
  2341. __func__);
  2342. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2343. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2344. goto exit;
  2345. }
  2346. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  2347. if (ret < 0) {
  2348. msm_cdc_pinctrl_select_sleep_state(
  2349. wsa2_priv->wsa2_swr_gpio_p);
  2350. dev_err_ratelimited(wsa2_priv->dev,
  2351. "%s: wsa2 request clock enable failed\n",
  2352. __func__);
  2353. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2354. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2355. goto exit;
  2356. }
  2357. if (wsa2_priv->reset_swr)
  2358. regmap_update_bits(regmap,
  2359. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2360. 0x02, 0x02);
  2361. regmap_update_bits(regmap,
  2362. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2363. 0x01, 0x01);
  2364. if (wsa2_priv->reset_swr)
  2365. regmap_update_bits(regmap,
  2366. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2367. 0x02, 0x00);
  2368. regmap_update_bits(regmap,
  2369. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2370. 0x1C, 0x0C);
  2371. wsa2_priv->reset_swr = false;
  2372. }
  2373. wsa2_priv->swr_clk_users++;
  2374. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2375. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2376. } else {
  2377. if (wsa2_priv->swr_clk_users <= 0) {
  2378. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  2379. __func__);
  2380. wsa2_priv->swr_clk_users = 0;
  2381. goto exit;
  2382. }
  2383. wsa2_priv->swr_clk_users--;
  2384. if (wsa2_priv->swr_clk_users == 0) {
  2385. regmap_update_bits(regmap,
  2386. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2387. 0x01, 0x00);
  2388. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  2389. ret = msm_cdc_pinctrl_select_sleep_state(
  2390. wsa2_priv->wsa2_swr_gpio_p);
  2391. if (ret < 0) {
  2392. dev_err_ratelimited(wsa2_priv->dev,
  2393. "%s: wsa2 swr pinctrl disable failed\n",
  2394. __func__);
  2395. goto exit;
  2396. }
  2397. }
  2398. }
  2399. trace_printk("%s: %s swrm clock users: %d\n",
  2400. dev_name(wsa2_priv->dev), __func__,
  2401. wsa2_priv->swr_clk_users);
  2402. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  2403. __func__, wsa2_priv->swr_clk_users);
  2404. exit:
  2405. mutex_unlock(&wsa2_priv->swr_clk_lock);
  2406. return ret;
  2407. }
  2408. /* Thermal Functions */
  2409. static int lpass_cdc_wsa2_macro_get_max_state(
  2410. struct thermal_cooling_device *cdev,
  2411. unsigned long *state)
  2412. {
  2413. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2414. if (!wsa2_priv) {
  2415. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2416. return -EINVAL;
  2417. }
  2418. *state = wsa2_priv->thermal_max_state;
  2419. return 0;
  2420. }
  2421. static int lpass_cdc_wsa2_macro_get_cur_state(
  2422. struct thermal_cooling_device *cdev,
  2423. unsigned long *state)
  2424. {
  2425. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2426. if (!wsa2_priv) {
  2427. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2428. return -EINVAL;
  2429. }
  2430. *state = wsa2_priv->thermal_cur_state;
  2431. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2432. return 0;
  2433. }
  2434. static int lpass_cdc_wsa2_macro_set_cur_state(
  2435. struct thermal_cooling_device *cdev,
  2436. unsigned long state)
  2437. {
  2438. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2439. u8 gain = 0;
  2440. if (!wsa2_priv) {
  2441. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2442. return -EINVAL;
  2443. }
  2444. if (state < wsa2_priv->thermal_max_state)
  2445. wsa2_priv->thermal_cur_state = state;
  2446. else
  2447. wsa2_priv->thermal_cur_state = wsa2_priv->thermal_max_state;
  2448. gain = (u8)(gain - wsa2_priv->thermal_cur_state);
  2449. dev_dbg(wsa2_priv->dev,
  2450. "%s: requested state:%d, actual state: %d, gain: %#x\n",
  2451. __func__, state, wsa2_priv->thermal_cur_state, gain);
  2452. snd_soc_component_update_bits(wsa2_priv->component,
  2453. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  2454. snd_soc_component_update_bits(wsa2_priv->component,
  2455. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  2456. return 0;
  2457. }
  2458. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  2459. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  2460. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  2461. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  2462. };
  2463. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  2464. {
  2465. struct snd_soc_dapm_context *dapm =
  2466. snd_soc_component_get_dapm(component);
  2467. int ret;
  2468. struct device *wsa2_dev = NULL;
  2469. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2470. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  2471. if (!wsa2_dev) {
  2472. dev_err(component->dev,
  2473. "%s: null device for macro!\n", __func__);
  2474. return -EINVAL;
  2475. }
  2476. wsa2_priv = dev_get_drvdata(wsa2_dev);
  2477. if (!wsa2_priv) {
  2478. dev_err(component->dev,
  2479. "%s: priv is null for macro!\n", __func__);
  2480. return -EINVAL;
  2481. }
  2482. ret = snd_soc_dapm_new_controls(dapm,
  2483. lpass_cdc_wsa2_macro_dapm_widgets,
  2484. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  2485. if (ret < 0) {
  2486. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  2487. return ret;
  2488. }
  2489. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  2490. ARRAY_SIZE(wsa2_audio_map));
  2491. if (ret < 0) {
  2492. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  2493. return ret;
  2494. }
  2495. ret = snd_soc_dapm_new_widgets(dapm->card);
  2496. if (ret < 0) {
  2497. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  2498. return ret;
  2499. }
  2500. ret = snd_soc_add_component_controls(component,
  2501. lpass_cdc_wsa2_macro_snd_controls,
  2502. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  2503. if (ret < 0) {
  2504. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  2505. return ret;
  2506. }
  2507. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  2508. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  2509. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  2510. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  2511. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  2512. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  2513. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  2514. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  2515. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  2516. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  2517. snd_soc_dapm_sync(dapm);
  2518. wsa2_priv->component = component;
  2519. lpass_cdc_wsa2_macro_init_reg(component);
  2520. return 0;
  2521. }
  2522. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  2523. {
  2524. struct device *wsa2_dev = NULL;
  2525. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2526. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2527. return -EINVAL;
  2528. wsa2_priv->component = NULL;
  2529. return 0;
  2530. }
  2531. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  2532. {
  2533. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2534. struct platform_device *pdev;
  2535. struct device_node *node;
  2536. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2537. int ret;
  2538. u16 count = 0, ctrl_num = 0;
  2539. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  2540. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  2541. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2542. lpass_cdc_wsa2_macro_add_child_devices_work);
  2543. if (!wsa2_priv) {
  2544. pr_err("%s: Memory for wsa2_priv does not exist\n",
  2545. __func__);
  2546. return;
  2547. }
  2548. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2549. dev_err(wsa2_priv->dev,
  2550. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2551. return;
  2552. }
  2553. platdata = &wsa2_priv->swr_plat_data;
  2554. wsa2_priv->child_count = 0;
  2555. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  2556. if (strnstr(node->name, "wsa2_swr_master",
  2557. strlen("wsa2_swr_master")) != NULL)
  2558. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  2559. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2560. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2561. strlen("msm_cdc_pinctrl")) != NULL)
  2562. strlcpy(plat_dev_name, node->name,
  2563. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2564. else
  2565. continue;
  2566. pdev = platform_device_alloc(plat_dev_name, -1);
  2567. if (!pdev) {
  2568. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  2569. __func__);
  2570. ret = -ENOMEM;
  2571. goto err;
  2572. }
  2573. pdev->dev.parent = wsa2_priv->dev;
  2574. pdev->dev.of_node = node;
  2575. if (strnstr(node->name, "wsa2_swr_master",
  2576. strlen("wsa2_swr_master")) != NULL) {
  2577. ret = platform_device_add_data(pdev, platdata,
  2578. sizeof(*platdata));
  2579. if (ret) {
  2580. dev_err(&pdev->dev,
  2581. "%s: cannot add plat data ctrl:%d\n",
  2582. __func__, ctrl_num);
  2583. goto fail_pdev_add;
  2584. }
  2585. }
  2586. ret = platform_device_add(pdev);
  2587. if (ret) {
  2588. dev_err(&pdev->dev,
  2589. "%s: Cannot add platform device\n",
  2590. __func__);
  2591. goto fail_pdev_add;
  2592. }
  2593. if (!strcmp(node->name, "wsa2_swr_master")) {
  2594. temp = krealloc(swr_ctrl_data,
  2595. (ctrl_num + 1) * sizeof(
  2596. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  2597. GFP_KERNEL);
  2598. if (!temp) {
  2599. dev_err(&pdev->dev, "out of memory\n");
  2600. ret = -ENOMEM;
  2601. goto err;
  2602. }
  2603. swr_ctrl_data = temp;
  2604. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  2605. ctrl_num++;
  2606. dev_dbg(&pdev->dev,
  2607. "%s: Added soundwire ctrl device(s)\n",
  2608. __func__);
  2609. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  2610. }
  2611. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  2612. wsa2_priv->pdev_child_devices[
  2613. wsa2_priv->child_count++] = pdev;
  2614. else
  2615. goto err;
  2616. }
  2617. return;
  2618. fail_pdev_add:
  2619. for (count = 0; count < wsa2_priv->child_count; count++)
  2620. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  2621. err:
  2622. return;
  2623. }
  2624. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  2625. char __iomem *wsa2_io_base)
  2626. {
  2627. memset(ops, 0, sizeof(struct macro_ops));
  2628. ops->init = lpass_cdc_wsa2_macro_init;
  2629. ops->exit = lpass_cdc_wsa2_macro_deinit;
  2630. ops->io_base = wsa2_io_base;
  2631. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  2632. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  2633. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  2634. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  2635. }
  2636. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  2637. {
  2638. struct macro_ops ops;
  2639. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2640. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  2641. char __iomem *wsa2_io_base;
  2642. int ret = 0;
  2643. u32 is_used_wsa2_swr_gpio = 1;
  2644. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2645. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2646. dev_err(&pdev->dev,
  2647. "%s: va-macro not registered yet, defer\n", __func__);
  2648. return -EPROBE_DEFER;
  2649. }
  2650. wsa2_priv = devm_kzalloc(&pdev->dev,
  2651. sizeof(struct lpass_cdc_wsa2_macro_priv),
  2652. GFP_KERNEL);
  2653. if (!wsa2_priv)
  2654. return -ENOMEM;
  2655. wsa2_priv->dev = &pdev->dev;
  2656. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2657. &wsa2_base_addr);
  2658. if (ret) {
  2659. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2660. __func__, "reg");
  2661. return ret;
  2662. }
  2663. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  2664. NULL)) {
  2665. ret = of_property_read_u32(pdev->dev.of_node,
  2666. is_used_wsa2_swr_gpio_dt,
  2667. &is_used_wsa2_swr_gpio);
  2668. if (ret) {
  2669. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2670. __func__, is_used_wsa2_swr_gpio_dt);
  2671. is_used_wsa2_swr_gpio = 1;
  2672. }
  2673. }
  2674. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2675. "qcom,wsa2-swr-gpios", 0);
  2676. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  2677. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2678. __func__);
  2679. return -EINVAL;
  2680. }
  2681. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  2682. is_used_wsa2_swr_gpio) {
  2683. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2684. __func__);
  2685. return -EPROBE_DEFER;
  2686. }
  2687. msm_cdc_pinctrl_set_wakeup_capable(
  2688. wsa2_priv->wsa2_swr_gpio_p, false);
  2689. wsa2_io_base = devm_ioremap(&pdev->dev,
  2690. wsa2_base_addr,
  2691. LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  2692. if (!wsa2_io_base) {
  2693. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2694. return -EINVAL;
  2695. }
  2696. wsa2_priv->wsa2_io_base = wsa2_io_base;
  2697. wsa2_priv->reset_swr = true;
  2698. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  2699. lpass_cdc_wsa2_macro_add_child_devices);
  2700. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  2701. wsa2_priv->swr_plat_data.read = NULL;
  2702. wsa2_priv->swr_plat_data.write = NULL;
  2703. wsa2_priv->swr_plat_data.bulk_write = NULL;
  2704. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  2705. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  2706. wsa2_priv->swr_plat_data.handle_irq = NULL;
  2707. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2708. &default_clk_id);
  2709. if (ret) {
  2710. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2711. __func__, "qcom,mux0-clk-id");
  2712. default_clk_id = WSA_CORE_CLK;
  2713. }
  2714. wsa2_priv->default_clk_id = default_clk_id;
  2715. dev_set_drvdata(&pdev->dev, wsa2_priv);
  2716. mutex_init(&wsa2_priv->mclk_lock);
  2717. mutex_init(&wsa2_priv->swr_clk_lock);
  2718. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  2719. ops.clk_id_req = wsa2_priv->default_clk_id;
  2720. ops.default_clk_id = wsa2_priv->default_clk_id;
  2721. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  2722. if (ret < 0) {
  2723. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2724. goto reg_macro_fail;
  2725. }
  2726. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  2727. ret = of_property_read_u32(pdev->dev.of_node,
  2728. "qcom,thermal-max-state",
  2729. &thermal_max_state);
  2730. if (ret) {
  2731. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2732. __func__, "qcom,thermal-max-state");
  2733. wsa2_priv->thermal_max_state =
  2734. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  2735. } else {
  2736. wsa2_priv->thermal_max_state = thermal_max_state;
  2737. }
  2738. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  2739. &pdev->dev,
  2740. wsa2_priv->dev->of_node,
  2741. "wsa2", wsa2_priv,
  2742. &wsa2_cooling_ops);
  2743. if (IS_ERR(wsa2_priv->tcdev)) {
  2744. dev_err(&pdev->dev,
  2745. "%s: failed to register wsa2 macro as cooling device\n",
  2746. __func__);
  2747. wsa2_priv->tcdev = NULL;
  2748. }
  2749. }
  2750. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2751. pm_runtime_use_autosuspend(&pdev->dev);
  2752. pm_runtime_set_suspended(&pdev->dev);
  2753. pm_suspend_ignore_children(&pdev->dev, true);
  2754. pm_runtime_enable(&pdev->dev);
  2755. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  2756. return ret;
  2757. reg_macro_fail:
  2758. mutex_destroy(&wsa2_priv->mclk_lock);
  2759. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2760. return ret;
  2761. }
  2762. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  2763. {
  2764. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2765. u16 count = 0;
  2766. wsa2_priv = dev_get_drvdata(&pdev->dev);
  2767. if (!wsa2_priv)
  2768. return -EINVAL;
  2769. if (wsa2_priv->tcdev)
  2770. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  2771. for (count = 0; count < wsa2_priv->child_count &&
  2772. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  2773. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  2774. pm_runtime_disable(&pdev->dev);
  2775. pm_runtime_set_suspended(&pdev->dev);
  2776. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  2777. mutex_destroy(&wsa2_priv->mclk_lock);
  2778. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2779. return 0;
  2780. }
  2781. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  2782. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  2783. {}
  2784. };
  2785. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2786. SET_SYSTEM_SLEEP_PM_OPS(
  2787. pm_runtime_force_suspend,
  2788. pm_runtime_force_resume
  2789. )
  2790. SET_RUNTIME_PM_OPS(
  2791. lpass_cdc_runtime_suspend,
  2792. lpass_cdc_runtime_resume,
  2793. NULL
  2794. )
  2795. };
  2796. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  2797. .driver = {
  2798. .name = "lpass_cdc_wsa2_macro",
  2799. .owner = THIS_MODULE,
  2800. .pm = &lpass_cdc_dev_pm_ops,
  2801. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  2802. .suppress_bind_attrs = true,
  2803. },
  2804. .probe = lpass_cdc_wsa2_macro_probe,
  2805. .remove = lpass_cdc_wsa2_macro_remove,
  2806. };
  2807. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  2808. MODULE_DESCRIPTION("WSA2 macro driver");
  2809. MODULE_LICENSE("GPL v2");