hal_8074v2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  63. STATUS_HEADER_REO_STATUS_NUMBER
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  65. STATUS_HEADER_TIMESTAMP
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  75. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  102. #include "hal_8074v2_tx.h"
  103. #include "hal_8074v2_rx.h"
  104. #include <hal_generic_api.h>
  105. #include <hal_wbm.h>
  106. struct hal_hw_txrx_ops qca8074v2_hal_hw_txrx_ops = {
  107. /* init and setup */
  108. hal_srng_dst_hw_init_generic,
  109. hal_srng_src_hw_init_generic,
  110. hal_get_hw_hptp_generic,
  111. hal_reo_setup_generic,
  112. hal_setup_link_idle_list_generic,
  113. /* tx */
  114. hal_tx_desc_set_dscp_tid_table_id_8074v2,
  115. hal_tx_set_dscp_tid_map_8074v2,
  116. hal_tx_update_dscp_tid_8074v2,
  117. hal_tx_desc_set_lmac_id_8074v2,
  118. hal_tx_desc_set_buf_addr_generic,
  119. hal_tx_desc_set_search_type_generic,
  120. hal_tx_desc_set_search_index_generic,
  121. hal_tx_comp_get_status_generic,
  122. hal_tx_comp_get_release_reason_generic,
  123. /* rx */
  124. hal_rx_msdu_start_nss_get_8074v2,
  125. hal_rx_mon_hw_desc_get_mpdu_status_8074v2,
  126. hal_rx_get_tlv_8074v2,
  127. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2,
  128. hal_rx_dump_msdu_start_tlv_8074v2,
  129. hal_rx_dump_msdu_end_tlv_8074v2,
  130. hal_get_link_desc_size_8074v2,
  131. hal_rx_mpdu_start_tid_get_8074v2,
  132. hal_rx_msdu_start_reception_type_get_8074v2,
  133. hal_rx_msdu_end_da_idx_get_8074v2,
  134. hal_rx_msdu_desc_info_get_ptr_generic,
  135. hal_rx_link_desc_msdu0_ptr_generic,
  136. hal_reo_status_get_header_generic,
  137. hal_rx_status_get_tlv_info_generic,
  138. hal_rx_wbm_err_info_get_generic,
  139. hal_rx_dump_mpdu_start_tlv_generic,
  140. hal_tx_set_pcp_tid_map_generic,
  141. hal_tx_update_pcp_tid_generic,
  142. hal_tx_update_tidmap_prty_generic,
  143. };
  144. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  145. /* TODO: max_rings can populated by querying HW capabilities */
  146. { /* REO_DST */
  147. .start_ring_id = HAL_SRNG_REO2SW1,
  148. .max_rings = 4,
  149. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  150. .lmac_ring = FALSE,
  151. .ring_dir = HAL_SRNG_DST_RING,
  152. .reg_start = {
  153. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  154. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  155. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  156. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  157. },
  158. .reg_size = {
  159. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  160. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  161. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  162. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  163. },
  164. .max_size =
  165. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  166. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  167. },
  168. { /* REO_EXCEPTION */
  169. /* Designating REO2TCL ring as exception ring. This ring is
  170. * similar to other REO2SW rings though it is named as REO2TCL.
  171. * Any of theREO2SW rings can be used as exception ring.
  172. */
  173. .start_ring_id = HAL_SRNG_REO2TCL,
  174. .max_rings = 1,
  175. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  176. .lmac_ring = FALSE,
  177. .ring_dir = HAL_SRNG_DST_RING,
  178. .reg_start = {
  179. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  180. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  181. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  182. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  183. },
  184. /* Single ring - provide ring size if multiple rings of this
  185. * type are supported
  186. */
  187. .reg_size = {},
  188. .max_size =
  189. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  190. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  191. },
  192. { /* REO_REINJECT */
  193. .start_ring_id = HAL_SRNG_SW2REO,
  194. .max_rings = 1,
  195. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  196. .lmac_ring = FALSE,
  197. .ring_dir = HAL_SRNG_SRC_RING,
  198. .reg_start = {
  199. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  200. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  201. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  202. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  203. },
  204. /* Single ring - provide ring size if multiple rings of this
  205. * type are supported
  206. */
  207. .reg_size = {},
  208. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  209. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  210. },
  211. { /* REO_CMD */
  212. .start_ring_id = HAL_SRNG_REO_CMD,
  213. .max_rings = 1,
  214. .entry_size = (sizeof(struct tlv_32_hdr) +
  215. sizeof(struct reo_get_queue_stats)) >> 2,
  216. .lmac_ring = FALSE,
  217. .ring_dir = HAL_SRNG_SRC_RING,
  218. .reg_start = {
  219. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  220. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  221. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  222. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  223. },
  224. /* Single ring - provide ring size if multiple rings of this
  225. * type are supported
  226. */
  227. .reg_size = {},
  228. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  229. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  230. },
  231. { /* REO_STATUS */
  232. .start_ring_id = HAL_SRNG_REO_STATUS,
  233. .max_rings = 1,
  234. .entry_size = (sizeof(struct tlv_32_hdr) +
  235. sizeof(struct reo_get_queue_stats_status)) >> 2,
  236. .lmac_ring = FALSE,
  237. .ring_dir = HAL_SRNG_DST_RING,
  238. .reg_start = {
  239. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  240. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  241. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  242. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  243. },
  244. /* Single ring - provide ring size if multiple rings of this
  245. * type are supported
  246. */
  247. .reg_size = {},
  248. .max_size =
  249. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  250. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  251. },
  252. { /* TCL_DATA */
  253. .start_ring_id = HAL_SRNG_SW2TCL1,
  254. .max_rings = 3,
  255. .entry_size = (sizeof(struct tlv_32_hdr) +
  256. sizeof(struct tcl_data_cmd)) >> 2,
  257. .lmac_ring = FALSE,
  258. .ring_dir = HAL_SRNG_SRC_RING,
  259. .reg_start = {
  260. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  261. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  262. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  263. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  264. },
  265. .reg_size = {
  266. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  267. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  268. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  269. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  270. },
  271. .max_size =
  272. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  273. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  274. },
  275. { /* TCL_CMD */
  276. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  277. .max_rings = 1,
  278. .entry_size = (sizeof(struct tlv_32_hdr) +
  279. sizeof(struct tcl_gse_cmd)) >> 2,
  280. .lmac_ring = FALSE,
  281. .ring_dir = HAL_SRNG_SRC_RING,
  282. .reg_start = {
  283. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  284. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  285. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  286. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  287. },
  288. /* Single ring - provide ring size if multiple rings of this
  289. * type are supported
  290. */
  291. .reg_size = {},
  292. .max_size =
  293. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  294. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  295. },
  296. { /* TCL_STATUS */
  297. .start_ring_id = HAL_SRNG_TCL_STATUS,
  298. .max_rings = 1,
  299. .entry_size = (sizeof(struct tlv_32_hdr) +
  300. sizeof(struct tcl_status_ring)) >> 2,
  301. .lmac_ring = FALSE,
  302. .ring_dir = HAL_SRNG_DST_RING,
  303. .reg_start = {
  304. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  305. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  306. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  307. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  308. },
  309. /* Single ring - provide ring size if multiple rings of this
  310. * type are supported
  311. */
  312. .reg_size = {},
  313. .max_size =
  314. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  315. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  316. },
  317. { /* CE_SRC */
  318. .start_ring_id = HAL_SRNG_CE_0_SRC,
  319. .max_rings = 12,
  320. .entry_size = sizeof(struct ce_src_desc) >> 2,
  321. .lmac_ring = FALSE,
  322. .ring_dir = HAL_SRNG_SRC_RING,
  323. .reg_start = {
  324. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  325. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  326. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  327. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  328. },
  329. .reg_size = {
  330. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  331. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  332. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  333. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  334. },
  335. .max_size =
  336. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  337. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  338. },
  339. { /* CE_DST */
  340. .start_ring_id = HAL_SRNG_CE_0_DST,
  341. .max_rings = 12,
  342. .entry_size = 8 >> 2,
  343. /*TODO: entry_size above should actually be
  344. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  345. * of struct ce_dst_desc in HW header files
  346. */
  347. .lmac_ring = FALSE,
  348. .ring_dir = HAL_SRNG_SRC_RING,
  349. .reg_start = {
  350. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  351. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  352. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  353. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  354. },
  355. .reg_size = {
  356. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  357. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  358. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  359. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  360. },
  361. .max_size =
  362. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  363. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  364. },
  365. { /* CE_DST_STATUS */
  366. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  367. .max_rings = 12,
  368. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  369. .lmac_ring = FALSE,
  370. .ring_dir = HAL_SRNG_DST_RING,
  371. .reg_start = {
  372. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  373. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  374. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  375. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  376. },
  377. /* TODO: check destination status ring registers */
  378. .reg_size = {
  379. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  380. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  381. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  382. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  383. },
  384. .max_size =
  385. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  386. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  387. },
  388. { /* WBM_IDLE_LINK */
  389. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  390. .max_rings = 1,
  391. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  392. .lmac_ring = FALSE,
  393. .ring_dir = HAL_SRNG_SRC_RING,
  394. .reg_start = {
  395. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  396. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  397. },
  398. /* Single ring - provide ring size if multiple rings of this
  399. * type are supported
  400. */
  401. .reg_size = {},
  402. .max_size =
  403. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  404. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  405. },
  406. { /* SW2WBM_RELEASE */
  407. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  408. .max_rings = 1,
  409. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  410. .lmac_ring = FALSE,
  411. .ring_dir = HAL_SRNG_SRC_RING,
  412. .reg_start = {
  413. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  414. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  415. },
  416. /* Single ring - provide ring size if multiple rings of this
  417. * type are supported
  418. */
  419. .reg_size = {},
  420. .max_size =
  421. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  422. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  423. },
  424. { /* WBM2SW_RELEASE */
  425. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  426. .max_rings = 4,
  427. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  428. .lmac_ring = FALSE,
  429. .ring_dir = HAL_SRNG_DST_RING,
  430. .reg_start = {
  431. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  432. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  433. },
  434. .reg_size = {
  435. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  436. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  437. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  438. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  439. },
  440. .max_size =
  441. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  442. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  443. },
  444. { /* RXDMA_BUF */
  445. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  446. #ifdef IPA_OFFLOAD
  447. .max_rings = 3,
  448. #else
  449. .max_rings = 2,
  450. #endif
  451. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  452. .lmac_ring = TRUE,
  453. .ring_dir = HAL_SRNG_SRC_RING,
  454. /* reg_start is not set because LMAC rings are not accessed
  455. * from host
  456. */
  457. .reg_start = {},
  458. .reg_size = {},
  459. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  460. },
  461. { /* RXDMA_DST */
  462. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  463. .max_rings = 1,
  464. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  465. .lmac_ring = TRUE,
  466. .ring_dir = HAL_SRNG_DST_RING,
  467. /* reg_start is not set because LMAC rings are not accessed
  468. * from host
  469. */
  470. .reg_start = {},
  471. .reg_size = {},
  472. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  473. },
  474. { /* RXDMA_MONITOR_BUF */
  475. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  476. .max_rings = 1,
  477. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  478. .lmac_ring = TRUE,
  479. .ring_dir = HAL_SRNG_SRC_RING,
  480. /* reg_start is not set because LMAC rings are not accessed
  481. * from host
  482. */
  483. .reg_start = {},
  484. .reg_size = {},
  485. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  486. },
  487. { /* RXDMA_MONITOR_STATUS */
  488. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  489. .max_rings = 1,
  490. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  491. .lmac_ring = TRUE,
  492. .ring_dir = HAL_SRNG_SRC_RING,
  493. /* reg_start is not set because LMAC rings are not accessed
  494. * from host
  495. */
  496. .reg_start = {},
  497. .reg_size = {},
  498. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  499. },
  500. { /* RXDMA_MONITOR_DST */
  501. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  502. .max_rings = 1,
  503. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  504. .lmac_ring = TRUE,
  505. .ring_dir = HAL_SRNG_DST_RING,
  506. /* reg_start is not set because LMAC rings are not accessed
  507. * from host
  508. */
  509. .reg_start = {},
  510. .reg_size = {},
  511. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  512. },
  513. { /* RXDMA_MONITOR_DESC */
  514. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  515. .max_rings = 1,
  516. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  517. .lmac_ring = TRUE,
  518. .ring_dir = HAL_SRNG_SRC_RING,
  519. /* reg_start is not set because LMAC rings are not accessed
  520. * from host
  521. */
  522. .reg_start = {},
  523. .reg_size = {},
  524. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  525. },
  526. { /* DIR_BUF_RX_DMA_SRC */
  527. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  528. /* one ring for spectral and one ring for cfr */
  529. .max_rings = 2,
  530. .entry_size = 2,
  531. .lmac_ring = TRUE,
  532. .ring_dir = HAL_SRNG_SRC_RING,
  533. /* reg_start is not set because LMAC rings are not accessed
  534. * from host
  535. */
  536. .reg_start = {},
  537. .reg_size = {},
  538. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  539. },
  540. #ifdef WLAN_FEATURE_CIF_CFR
  541. { /* WIFI_POS_SRC */
  542. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  543. .max_rings = 1,
  544. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  545. .lmac_ring = TRUE,
  546. .ring_dir = HAL_SRNG_SRC_RING,
  547. /* reg_start is not set because LMAC rings are not accessed
  548. * from host
  549. */
  550. .reg_start = {},
  551. .reg_size = {},
  552. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  553. },
  554. #endif
  555. };
  556. int32_t hal_hw_reg_offset_qca8074v2[] = {
  557. /* dst */
  558. REG_OFFSET(DST, HP),
  559. REG_OFFSET(DST, TP),
  560. REG_OFFSET(DST, ID),
  561. REG_OFFSET(DST, MISC),
  562. REG_OFFSET(DST, HP_ADDR_LSB),
  563. REG_OFFSET(DST, HP_ADDR_MSB),
  564. REG_OFFSET(DST, MSI1_BASE_LSB),
  565. REG_OFFSET(DST, MSI1_BASE_MSB),
  566. REG_OFFSET(DST, MSI1_DATA),
  567. REG_OFFSET(DST, BASE_LSB),
  568. REG_OFFSET(DST, BASE_MSB),
  569. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  570. /* src */
  571. REG_OFFSET(SRC, HP),
  572. REG_OFFSET(SRC, TP),
  573. REG_OFFSET(SRC, ID),
  574. REG_OFFSET(SRC, MISC),
  575. REG_OFFSET(SRC, TP_ADDR_LSB),
  576. REG_OFFSET(SRC, TP_ADDR_MSB),
  577. REG_OFFSET(SRC, MSI1_BASE_LSB),
  578. REG_OFFSET(SRC, MSI1_BASE_MSB),
  579. REG_OFFSET(SRC, MSI1_DATA),
  580. REG_OFFSET(SRC, BASE_LSB),
  581. REG_OFFSET(SRC, BASE_MSB),
  582. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  583. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  584. };
  585. /**
  586. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  587. * offset and srng table
  588. */
  589. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  590. {
  591. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  592. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074v2;
  593. hal_soc->ops = &qca8074v2_hal_hw_txrx_ops;
  594. }