hal_srng.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_api.h"
  21. #include "hal_reo.h"
  22. #include "target_type.h"
  23. #include "qdf_module.h"
  24. #include "wcss_version.h"
  25. #include <qdf_tracepoint.h>
  26. struct tcl_data_cmd gtcl_data_symbol __attribute__((used));
  27. #ifdef QCA_WIFI_QCA8074
  28. void hal_qca6290_attach(struct hal_soc *hal);
  29. #endif
  30. #ifdef QCA_WIFI_QCA8074
  31. void hal_qca8074_attach(struct hal_soc *hal);
  32. #endif
  33. #if defined(QCA_WIFI_QCA8074V2) || defined(QCA_WIFI_QCA6018) || \
  34. defined(QCA_WIFI_QCA9574)
  35. void hal_qca8074v2_attach(struct hal_soc *hal);
  36. #endif
  37. #ifdef QCA_WIFI_QCA6390
  38. void hal_qca6390_attach(struct hal_soc *hal);
  39. #endif
  40. #ifdef QCA_WIFI_QCA6490
  41. void hal_qca6490_attach(struct hal_soc *hal);
  42. #endif
  43. #ifdef QCA_WIFI_QCN9000
  44. void hal_qcn9000_attach(struct hal_soc *hal);
  45. #endif
  46. #ifdef QCA_WIFI_QCN9224
  47. void hal_qcn9224v1_attach(struct hal_soc *hal);
  48. void hal_qcn9224v2_attach(struct hal_soc *hal);
  49. #endif
  50. #ifdef QCA_WIFI_QCN6122
  51. void hal_qcn6122_attach(struct hal_soc *hal);
  52. #endif
  53. #ifdef QCA_WIFI_QCA6750
  54. void hal_qca6750_attach(struct hal_soc *hal);
  55. #endif
  56. #ifdef QCA_WIFI_QCA5018
  57. void hal_qca5018_attach(struct hal_soc *hal);
  58. #endif
  59. #ifdef QCA_WIFI_QCA5332
  60. void hal_qca5332_attach(struct hal_soc *hal);
  61. #endif
  62. #ifdef QCA_WIFI_KIWI
  63. void hal_kiwi_attach(struct hal_soc *hal);
  64. #endif
  65. #ifdef ENABLE_VERBOSE_DEBUG
  66. bool is_hal_verbose_debug_enabled;
  67. #endif
  68. #define HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(x) ((x) + 0x4)
  69. #define HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(x) ((x) + 0x8)
  70. #define HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(x) ((x) + 0xc)
  71. #define HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(x) ((x) + 0x10)
  72. #ifdef ENABLE_HAL_REG_WR_HISTORY
  73. struct hal_reg_write_fail_history hal_reg_wr_hist;
  74. void hal_reg_wr_fail_history_add(struct hal_soc *hal_soc,
  75. uint32_t offset,
  76. uint32_t wr_val, uint32_t rd_val)
  77. {
  78. struct hal_reg_write_fail_entry *record;
  79. int idx;
  80. idx = hal_history_get_next_index(&hal_soc->reg_wr_fail_hist->index,
  81. HAL_REG_WRITE_HIST_SIZE);
  82. record = &hal_soc->reg_wr_fail_hist->record[idx];
  83. record->timestamp = qdf_get_log_timestamp();
  84. record->reg_offset = offset;
  85. record->write_val = wr_val;
  86. record->read_val = rd_val;
  87. }
  88. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  89. {
  90. hal->reg_wr_fail_hist = &hal_reg_wr_hist;
  91. qdf_atomic_set(&hal->reg_wr_fail_hist->index, -1);
  92. }
  93. #else
  94. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  95. {
  96. }
  97. #endif
  98. /**
  99. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  100. * @hal: hal_soc data structure
  101. * @ring_type: type enum describing the ring
  102. * @ring_num: which ring of the ring type
  103. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  104. *
  105. * Return: the ring id or -EINVAL if the ring does not exist.
  106. */
  107. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  108. int ring_num, int mac_id)
  109. {
  110. struct hal_hw_srng_config *ring_config =
  111. HAL_SRNG_CONFIG(hal, ring_type);
  112. int ring_id;
  113. if (ring_num >= ring_config->max_rings) {
  114. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  115. "%s: ring_num exceeded maximum no. of supported rings",
  116. __func__);
  117. /* TODO: This is a programming error. Assert if this happens */
  118. return -EINVAL;
  119. }
  120. /**
  121. * Some DMAC rings share a common source ring, hence don't provide them
  122. * with separate ring IDs per LMAC.
  123. */
  124. if (ring_config->lmac_ring && !ring_config->dmac_cmn_ring) {
  125. ring_id = (ring_config->start_ring_id + ring_num +
  126. (mac_id * HAL_MAX_RINGS_PER_LMAC));
  127. } else {
  128. ring_id = ring_config->start_ring_id + ring_num;
  129. }
  130. return ring_id;
  131. }
  132. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  133. {
  134. /* TODO: Should we allocate srng structures dynamically? */
  135. return &(hal->srng_list[ring_id]);
  136. }
  137. #ifndef SHADOW_REG_CONFIG_DISABLED
  138. #define HP_OFFSET_IN_REG_START 1
  139. #define OFFSET_FROM_HP_TO_TP 4
  140. static void hal_update_srng_hp_tp_address(struct hal_soc *hal_soc,
  141. int shadow_config_index,
  142. int ring_type,
  143. int ring_num)
  144. {
  145. struct hal_srng *srng;
  146. int ring_id;
  147. struct hal_hw_srng_config *ring_config =
  148. HAL_SRNG_CONFIG(hal_soc, ring_type);
  149. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  150. if (ring_id < 0)
  151. return;
  152. srng = hal_get_srng(hal_soc, ring_id);
  153. if (ring_config->ring_dir == HAL_SRNG_DST_RING) {
  154. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  155. + hal_soc->dev_base_addr;
  156. hal_debug("tp_addr=%pK dev base addr %pK index %u",
  157. srng->u.dst_ring.tp_addr, hal_soc->dev_base_addr,
  158. shadow_config_index);
  159. } else {
  160. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  161. + hal_soc->dev_base_addr;
  162. hal_debug("hp_addr=%pK dev base addr %pK index %u",
  163. srng->u.src_ring.hp_addr,
  164. hal_soc->dev_base_addr, shadow_config_index);
  165. }
  166. }
  167. #endif
  168. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  169. void hal_set_one_target_reg_config(struct hal_soc *hal,
  170. uint32_t target_reg_offset,
  171. int list_index)
  172. {
  173. int i = list_index;
  174. qdf_assert_always(i < MAX_GENERIC_SHADOW_REG);
  175. hal->list_shadow_reg_config[i].target_register =
  176. target_reg_offset;
  177. hal->num_generic_shadow_regs_configured++;
  178. }
  179. qdf_export_symbol(hal_set_one_target_reg_config);
  180. #define REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET 0x4
  181. #define MAX_REO_REMAP_SHADOW_REGS 4
  182. QDF_STATUS hal_set_shadow_regs(void *hal_soc)
  183. {
  184. uint32_t target_reg_offset;
  185. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  186. int i;
  187. struct hal_hw_srng_config *srng_config =
  188. &hal->hw_srng_table[WBM2SW_RELEASE];
  189. uint32_t reo_reg_base;
  190. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc);
  191. target_reg_offset =
  192. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(reo_reg_base);
  193. for (i = 0; i < MAX_REO_REMAP_SHADOW_REGS; i++) {
  194. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  195. target_reg_offset += REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET;
  196. }
  197. target_reg_offset = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  198. target_reg_offset += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  199. * HAL_IPA_TX_COMP_RING_IDX);
  200. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  201. return QDF_STATUS_SUCCESS;
  202. }
  203. qdf_export_symbol(hal_set_shadow_regs);
  204. QDF_STATUS hal_construct_shadow_regs(void *hal_soc)
  205. {
  206. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  207. int shadow_config_index = hal->num_shadow_registers_configured;
  208. int i;
  209. int num_regs = hal->num_generic_shadow_regs_configured;
  210. for (i = 0; i < num_regs; i++) {
  211. qdf_assert_always(shadow_config_index < MAX_SHADOW_REGISTERS);
  212. hal->shadow_config[shadow_config_index].addr =
  213. hal->list_shadow_reg_config[i].target_register;
  214. hal->list_shadow_reg_config[i].shadow_config_index =
  215. shadow_config_index;
  216. hal->list_shadow_reg_config[i].va =
  217. SHADOW_REGISTER(shadow_config_index) +
  218. (uintptr_t)hal->dev_base_addr;
  219. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x",
  220. hal->shadow_config[shadow_config_index].addr,
  221. SHADOW_REGISTER(shadow_config_index),
  222. shadow_config_index);
  223. shadow_config_index++;
  224. hal->num_shadow_registers_configured++;
  225. }
  226. return QDF_STATUS_SUCCESS;
  227. }
  228. qdf_export_symbol(hal_construct_shadow_regs);
  229. #endif
  230. #ifndef SHADOW_REG_CONFIG_DISABLED
  231. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  232. int ring_type,
  233. int ring_num)
  234. {
  235. uint32_t target_register;
  236. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  237. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  238. int shadow_config_index = hal->num_shadow_registers_configured;
  239. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  240. QDF_ASSERT(0);
  241. return QDF_STATUS_E_RESOURCES;
  242. }
  243. hal->num_shadow_registers_configured++;
  244. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  245. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  246. *ring_num);
  247. /* if the ring is a dst ring, we need to shadow the tail pointer */
  248. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  249. target_register += OFFSET_FROM_HP_TO_TP;
  250. hal->shadow_config[shadow_config_index].addr = target_register;
  251. /* update hp/tp addr in the hal_soc structure*/
  252. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  253. ring_num);
  254. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x, ring_type %d, ring num %d",
  255. target_register,
  256. SHADOW_REGISTER(shadow_config_index),
  257. shadow_config_index,
  258. ring_type, ring_num);
  259. return QDF_STATUS_SUCCESS;
  260. }
  261. qdf_export_symbol(hal_set_one_shadow_config);
  262. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  263. {
  264. int ring_type, ring_num;
  265. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  266. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  267. struct hal_hw_srng_config *srng_config =
  268. &hal->hw_srng_table[ring_type];
  269. if (ring_type == CE_SRC ||
  270. ring_type == CE_DST ||
  271. ring_type == CE_DST_STATUS)
  272. continue;
  273. if (srng_config->lmac_ring)
  274. continue;
  275. for (ring_num = 0; ring_num < srng_config->max_rings;
  276. ring_num++)
  277. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  278. }
  279. return QDF_STATUS_SUCCESS;
  280. }
  281. qdf_export_symbol(hal_construct_srng_shadow_regs);
  282. #else
  283. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  284. {
  285. return QDF_STATUS_SUCCESS;
  286. }
  287. qdf_export_symbol(hal_construct_srng_shadow_regs);
  288. QDF_STATUS hal_set_one_shadow_config(void *hal_soc, int ring_type,
  289. int ring_num)
  290. {
  291. return QDF_STATUS_SUCCESS;
  292. }
  293. qdf_export_symbol(hal_set_one_shadow_config);
  294. #endif
  295. void hal_get_shadow_config(void *hal_soc,
  296. struct pld_shadow_reg_v2_cfg **shadow_config,
  297. int *num_shadow_registers_configured)
  298. {
  299. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  300. *shadow_config = &hal->shadow_config[0].v2;
  301. *num_shadow_registers_configured =
  302. hal->num_shadow_registers_configured;
  303. }
  304. qdf_export_symbol(hal_get_shadow_config);
  305. #ifdef CONFIG_SHADOW_V3
  306. void hal_get_shadow_v3_config(void *hal_soc,
  307. struct pld_shadow_reg_v3_cfg **shadow_config,
  308. int *num_shadow_registers_configured)
  309. {
  310. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  311. *shadow_config = &hal->shadow_config[0].v3;
  312. *num_shadow_registers_configured =
  313. hal->num_shadow_registers_configured;
  314. }
  315. qdf_export_symbol(hal_get_shadow_v3_config);
  316. #endif
  317. static bool hal_validate_shadow_register(struct hal_soc *hal,
  318. uint32_t *destination,
  319. uint32_t *shadow_address)
  320. {
  321. unsigned int index;
  322. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  323. int destination_ba_offset =
  324. ((char *)destination) - (char *)hal->dev_base_addr;
  325. index = shadow_address - shadow_0_offset;
  326. if (index >= MAX_SHADOW_REGISTERS) {
  327. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  328. "%s: index %x out of bounds", __func__, index);
  329. goto error;
  330. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  331. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  332. "%s: sanity check failure, expected %x, found %x",
  333. __func__, destination_ba_offset,
  334. hal->shadow_config[index].addr);
  335. goto error;
  336. }
  337. return true;
  338. error:
  339. qdf_print("baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  340. hal->dev_base_addr, destination, shadow_address,
  341. shadow_0_offset, index);
  342. QDF_BUG(0);
  343. return false;
  344. }
  345. static void hal_target_based_configure(struct hal_soc *hal)
  346. {
  347. /**
  348. * Indicate Initialization of srngs to avoid force wake
  349. * as umac power collapse is not enabled yet
  350. */
  351. hal->init_phase = true;
  352. switch (hal->target_type) {
  353. #ifdef QCA_WIFI_QCA6290
  354. case TARGET_TYPE_QCA6290:
  355. hal->use_register_windowing = true;
  356. hal_qca6290_attach(hal);
  357. break;
  358. #endif
  359. #ifdef QCA_WIFI_QCA6390
  360. case TARGET_TYPE_QCA6390:
  361. hal->use_register_windowing = true;
  362. hal_qca6390_attach(hal);
  363. break;
  364. #endif
  365. #ifdef QCA_WIFI_QCA6490
  366. case TARGET_TYPE_QCA6490:
  367. hal->use_register_windowing = true;
  368. hal_qca6490_attach(hal);
  369. break;
  370. #endif
  371. #ifdef QCA_WIFI_QCA6750
  372. case TARGET_TYPE_QCA6750:
  373. hal->use_register_windowing = true;
  374. hal->static_window_map = true;
  375. hal_qca6750_attach(hal);
  376. break;
  377. #endif
  378. #ifdef QCA_WIFI_KIWI
  379. case TARGET_TYPE_KIWI:
  380. case TARGET_TYPE_MANGO:
  381. hal->use_register_windowing = true;
  382. hal_kiwi_attach(hal);
  383. break;
  384. #endif
  385. #if defined(QCA_WIFI_QCA8074) && defined(WIFI_TARGET_TYPE_3_0)
  386. case TARGET_TYPE_QCA8074:
  387. hal_qca8074_attach(hal);
  388. break;
  389. #endif
  390. #if defined(QCA_WIFI_QCA8074V2)
  391. case TARGET_TYPE_QCA8074V2:
  392. hal_qca8074v2_attach(hal);
  393. break;
  394. #endif
  395. #if defined(QCA_WIFI_QCA6018)
  396. case TARGET_TYPE_QCA6018:
  397. hal_qca8074v2_attach(hal);
  398. break;
  399. #endif
  400. #if defined(QCA_WIFI_QCA9574)
  401. case TARGET_TYPE_QCA9574:
  402. hal_qca8074v2_attach(hal);
  403. break;
  404. #endif
  405. #if defined(QCA_WIFI_QCN6122)
  406. case TARGET_TYPE_QCN6122:
  407. hal->use_register_windowing = true;
  408. /*
  409. * Static window map is enabled for qcn9000 to use 2mb bar
  410. * size and use multiple windows to write into registers.
  411. */
  412. hal->static_window_map = true;
  413. hal_qcn6122_attach(hal);
  414. break;
  415. #endif
  416. #ifdef QCA_WIFI_QCN9000
  417. case TARGET_TYPE_QCN9000:
  418. hal->use_register_windowing = true;
  419. /*
  420. * Static window map is enabled for qcn9000 to use 2mb bar
  421. * size and use multiple windows to write into registers.
  422. */
  423. hal->static_window_map = true;
  424. hal_qcn9000_attach(hal);
  425. break;
  426. #endif
  427. #ifdef QCA_WIFI_QCA5018
  428. case TARGET_TYPE_QCA5018:
  429. hal->use_register_windowing = true;
  430. hal->static_window_map = true;
  431. hal_qca5018_attach(hal);
  432. break;
  433. #endif
  434. #ifdef QCA_WIFI_QCN9224
  435. case TARGET_TYPE_QCN9224:
  436. hal->use_register_windowing = true;
  437. hal->static_window_map = true;
  438. if (hal->version == 1)
  439. hal_qcn9224v1_attach(hal);
  440. else
  441. hal_qcn9224v2_attach(hal);
  442. break;
  443. #endif
  444. #ifdef QCA_WIFI_QCA5332
  445. case TARGET_TYPE_QCA5332:
  446. hal->use_register_windowing = true;
  447. hal->static_window_map = true;
  448. hal_qca5332_attach(hal);
  449. break;
  450. #endif
  451. default:
  452. break;
  453. }
  454. }
  455. uint32_t hal_get_target_type(hal_soc_handle_t hal_soc_hdl)
  456. {
  457. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  458. struct hif_target_info *tgt_info =
  459. hif_get_target_info_handle(hal_soc->hif_handle);
  460. return tgt_info->target_type;
  461. }
  462. qdf_export_symbol(hal_get_target_type);
  463. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  464. /**
  465. * hal_is_reg_write_tput_level_high() - throughput level for delayed reg writes
  466. * @hal: hal_soc pointer
  467. *
  468. * Return: true if throughput is high, else false.
  469. */
  470. static inline bool hal_is_reg_write_tput_level_high(struct hal_soc *hal)
  471. {
  472. int bw_level = hif_get_bandwidth_level(hal->hif_handle);
  473. return (bw_level >= PLD_BUS_WIDTH_MEDIUM) ? true : false;
  474. }
  475. static inline
  476. char *hal_fill_reg_write_srng_stats(struct hal_srng *srng,
  477. char *buf, qdf_size_t size)
  478. {
  479. qdf_scnprintf(buf, size, "enq %u deq %u coal %u direct %u",
  480. srng->wstats.enqueues, srng->wstats.dequeues,
  481. srng->wstats.coalesces, srng->wstats.direct);
  482. return buf;
  483. }
  484. /* bytes for local buffer */
  485. #define HAL_REG_WRITE_SRNG_STATS_LEN 100
  486. void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl)
  487. {
  488. struct hal_srng *srng;
  489. char buf[HAL_REG_WRITE_SRNG_STATS_LEN];
  490. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  491. srng = hal_get_srng(hal, HAL_SRNG_SW2TCL1);
  492. hal_debug("SW2TCL1: %s",
  493. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  494. srng = hal_get_srng(hal, HAL_SRNG_WBM2SW0_RELEASE);
  495. hal_debug("WBM2SW0: %s",
  496. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  497. srng = hal_get_srng(hal, HAL_SRNG_REO2SW1);
  498. hal_debug("REO2SW1: %s",
  499. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  500. srng = hal_get_srng(hal, HAL_SRNG_REO2SW2);
  501. hal_debug("REO2SW2: %s",
  502. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  503. srng = hal_get_srng(hal, HAL_SRNG_REO2SW3);
  504. hal_debug("REO2SW3: %s",
  505. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  506. }
  507. void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl)
  508. {
  509. uint32_t *hist;
  510. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  511. hist = hal->stats.wstats.sched_delay;
  512. hal_debug("wstats: enq %u deq %u coal %u direct %u q_depth %u max_q %u sched-delay hist %u %u %u %u",
  513. qdf_atomic_read(&hal->stats.wstats.enqueues),
  514. hal->stats.wstats.dequeues,
  515. qdf_atomic_read(&hal->stats.wstats.coalesces),
  516. qdf_atomic_read(&hal->stats.wstats.direct),
  517. qdf_atomic_read(&hal->stats.wstats.q_depth),
  518. hal->stats.wstats.max_q_depth,
  519. hist[REG_WRITE_SCHED_DELAY_SUB_100us],
  520. hist[REG_WRITE_SCHED_DELAY_SUB_1000us],
  521. hist[REG_WRITE_SCHED_DELAY_SUB_5000us],
  522. hist[REG_WRITE_SCHED_DELAY_GT_5000us]);
  523. }
  524. int hal_get_reg_write_pending_work(void *hal_soc)
  525. {
  526. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  527. return qdf_atomic_read(&hal->active_work_cnt);
  528. }
  529. #endif
  530. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  531. #ifdef MEMORY_DEBUG
  532. /*
  533. * Length of the queue(array) used to hold delayed register writes.
  534. * Must be a multiple of 2.
  535. */
  536. #define HAL_REG_WRITE_QUEUE_LEN 128
  537. #else
  538. #define HAL_REG_WRITE_QUEUE_LEN 32
  539. #endif
  540. /**
  541. * hal_process_reg_write_q_elem() - process a regiter write queue element
  542. * @hal: hal_soc pointer
  543. * @q_elem: pointer to hal regiter write queue element
  544. *
  545. * Return: The value which was written to the address
  546. */
  547. static uint32_t
  548. hal_process_reg_write_q_elem(struct hal_soc *hal,
  549. struct hal_reg_write_q_elem *q_elem)
  550. {
  551. struct hal_srng *srng = q_elem->srng;
  552. uint32_t write_val;
  553. SRNG_LOCK(&srng->lock);
  554. srng->reg_write_in_progress = false;
  555. srng->wstats.dequeues++;
  556. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  557. q_elem->dequeue_val = srng->u.src_ring.hp;
  558. hal_write_address_32_mb(hal,
  559. srng->u.src_ring.hp_addr,
  560. srng->u.src_ring.hp, false);
  561. write_val = srng->u.src_ring.hp;
  562. } else {
  563. q_elem->dequeue_val = srng->u.dst_ring.tp;
  564. hal_write_address_32_mb(hal,
  565. srng->u.dst_ring.tp_addr,
  566. srng->u.dst_ring.tp, false);
  567. write_val = srng->u.dst_ring.tp;
  568. }
  569. q_elem->valid = 0;
  570. srng->last_dequeue_time = q_elem->dequeue_time;
  571. SRNG_UNLOCK(&srng->lock);
  572. return write_val;
  573. }
  574. /**
  575. * hal_reg_write_fill_sched_delay_hist() - fill reg write delay histogram in hal
  576. * @hal: hal_soc pointer
  577. * @delay: delay in us
  578. *
  579. * Return: None
  580. */
  581. static inline void hal_reg_write_fill_sched_delay_hist(struct hal_soc *hal,
  582. uint64_t delay_us)
  583. {
  584. uint32_t *hist;
  585. hist = hal->stats.wstats.sched_delay;
  586. if (delay_us < 100)
  587. hist[REG_WRITE_SCHED_DELAY_SUB_100us]++;
  588. else if (delay_us < 1000)
  589. hist[REG_WRITE_SCHED_DELAY_SUB_1000us]++;
  590. else if (delay_us < 5000)
  591. hist[REG_WRITE_SCHED_DELAY_SUB_5000us]++;
  592. else
  593. hist[REG_WRITE_SCHED_DELAY_GT_5000us]++;
  594. }
  595. #ifdef SHADOW_WRITE_DELAY
  596. #define SHADOW_WRITE_MIN_DELTA_US 5
  597. #define SHADOW_WRITE_DELAY_US 50
  598. /*
  599. * Never add those srngs which are performance relate.
  600. * The delay itself will hit performance heavily.
  601. */
  602. #define IS_SRNG_MATCH(s) ((s)->ring_id == HAL_SRNG_CE_1_DST_STATUS || \
  603. (s)->ring_id == HAL_SRNG_CE_1_DST)
  604. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  605. {
  606. struct hal_srng *srng = elem->srng;
  607. struct hal_soc *hal;
  608. qdf_time_t now;
  609. qdf_iomem_t real_addr;
  610. if (qdf_unlikely(!srng))
  611. return false;
  612. hal = srng->hal_soc;
  613. if (qdf_unlikely(!hal))
  614. return false;
  615. /* Check if it is target srng, and valid shadow reg */
  616. if (qdf_likely(!IS_SRNG_MATCH(srng)))
  617. return false;
  618. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  619. real_addr = SRNG_SRC_ADDR(srng, HP);
  620. else
  621. real_addr = SRNG_DST_ADDR(srng, TP);
  622. if (!hal_validate_shadow_register(hal, real_addr, elem->addr))
  623. return false;
  624. /* Check the time delta from last write of same srng */
  625. now = qdf_get_log_timestamp();
  626. if (qdf_log_timestamp_to_usecs(now - srng->last_dequeue_time) >
  627. SHADOW_WRITE_MIN_DELTA_US)
  628. return false;
  629. /* Delay dequeue, and record */
  630. qdf_udelay(SHADOW_WRITE_DELAY_US);
  631. srng->wstats.dequeue_delay++;
  632. hal->stats.wstats.dequeue_delay++;
  633. return true;
  634. }
  635. #else
  636. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  637. {
  638. return false;
  639. }
  640. #endif
  641. /**
  642. * hal_reg_write_work() - Worker to process delayed writes
  643. * @arg: hal_soc pointer
  644. *
  645. * Return: None
  646. */
  647. static void hal_reg_write_work(void *arg)
  648. {
  649. int32_t q_depth, write_val;
  650. struct hal_soc *hal = arg;
  651. struct hal_reg_write_q_elem *q_elem;
  652. uint64_t delta_us;
  653. uint8_t ring_id;
  654. uint32_t *addr;
  655. uint32_t num_processed = 0;
  656. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  657. q_elem->work_scheduled_time = qdf_get_log_timestamp();
  658. q_elem->cpu_id = qdf_get_cpu();
  659. /* Make sure q_elem consistent in the memory for multi-cores */
  660. qdf_rmb();
  661. if (!q_elem->valid)
  662. return;
  663. q_depth = qdf_atomic_read(&hal->stats.wstats.q_depth);
  664. if (q_depth > hal->stats.wstats.max_q_depth)
  665. hal->stats.wstats.max_q_depth = q_depth;
  666. if (hif_prevent_link_low_power_states(hal->hif_handle)) {
  667. hal->stats.wstats.prevent_l1_fails++;
  668. return;
  669. }
  670. while (true) {
  671. qdf_rmb();
  672. if (!q_elem->valid)
  673. break;
  674. q_elem->dequeue_time = qdf_get_log_timestamp();
  675. ring_id = q_elem->srng->ring_id;
  676. addr = q_elem->addr;
  677. delta_us = qdf_log_timestamp_to_usecs(q_elem->dequeue_time -
  678. q_elem->enqueue_time);
  679. hal_reg_write_fill_sched_delay_hist(hal, delta_us);
  680. hal->stats.wstats.dequeues++;
  681. qdf_atomic_dec(&hal->stats.wstats.q_depth);
  682. if (hal_reg_write_need_delay(q_elem))
  683. hal_verbose_debug("Delay reg writer for srng 0x%x, addr 0x%pK",
  684. q_elem->srng->ring_id, q_elem->addr);
  685. write_val = hal_process_reg_write_q_elem(hal, q_elem);
  686. hal_verbose_debug("read_idx %u srng 0x%x, addr 0x%pK dequeue_val %u sched delay %llu us",
  687. hal->read_idx, ring_id, addr, write_val, delta_us);
  688. qdf_trace_dp_del_reg_write(ring_id, q_elem->enqueue_val,
  689. q_elem->dequeue_val,
  690. q_elem->enqueue_time,
  691. q_elem->dequeue_time);
  692. num_processed++;
  693. hal->read_idx = (hal->read_idx + 1) &
  694. (HAL_REG_WRITE_QUEUE_LEN - 1);
  695. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  696. }
  697. hif_allow_link_low_power_states(hal->hif_handle);
  698. /*
  699. * Decrement active_work_cnt by the number of elements dequeued after
  700. * hif_allow_link_low_power_states.
  701. * This makes sure that hif_try_complete_tasks will wait till we make
  702. * the bus access in hif_allow_link_low_power_states. This will avoid
  703. * race condition between delayed register worker and bus suspend
  704. * (system suspend or runtime suspend).
  705. *
  706. * The following decrement should be done at the end!
  707. */
  708. qdf_atomic_sub(num_processed, &hal->active_work_cnt);
  709. }
  710. static void __hal_flush_reg_write_work(struct hal_soc *hal)
  711. {
  712. qdf_flush_work(&hal->reg_write_work);
  713. qdf_disable_work(&hal->reg_write_work);
  714. }
  715. void hal_flush_reg_write_work(hal_soc_handle_t hal_handle)
  716. { __hal_flush_reg_write_work((struct hal_soc *)hal_handle);
  717. }
  718. /**
  719. * hal_reg_write_enqueue() - enqueue register writes into kworker
  720. * @hal_soc: hal_soc pointer
  721. * @srng: srng pointer
  722. * @addr: iomem address of regiter
  723. * @value: value to be written to iomem address
  724. *
  725. * This function executes from within the SRNG LOCK
  726. *
  727. * Return: None
  728. */
  729. static void hal_reg_write_enqueue(struct hal_soc *hal_soc,
  730. struct hal_srng *srng,
  731. void __iomem *addr,
  732. uint32_t value)
  733. {
  734. struct hal_reg_write_q_elem *q_elem;
  735. uint32_t write_idx;
  736. if (srng->reg_write_in_progress) {
  737. hal_verbose_debug("Already in progress srng ring id 0x%x addr 0x%pK val %u",
  738. srng->ring_id, addr, value);
  739. qdf_atomic_inc(&hal_soc->stats.wstats.coalesces);
  740. srng->wstats.coalesces++;
  741. return;
  742. }
  743. write_idx = qdf_atomic_inc_return(&hal_soc->write_idx);
  744. write_idx = write_idx & (HAL_REG_WRITE_QUEUE_LEN - 1);
  745. q_elem = &hal_soc->reg_write_queue[write_idx];
  746. if (q_elem->valid) {
  747. hal_err("queue full");
  748. QDF_BUG(0);
  749. return;
  750. }
  751. qdf_atomic_inc(&hal_soc->stats.wstats.enqueues);
  752. srng->wstats.enqueues++;
  753. qdf_atomic_inc(&hal_soc->stats.wstats.q_depth);
  754. q_elem->srng = srng;
  755. q_elem->addr = addr;
  756. q_elem->enqueue_val = value;
  757. q_elem->enqueue_time = qdf_get_log_timestamp();
  758. /*
  759. * Before the valid flag is set to true, all the other
  760. * fields in the q_elem needs to be updated in memory.
  761. * Else there is a chance that the dequeuing worker thread
  762. * might read stale entries and process incorrect srng.
  763. */
  764. qdf_wmb();
  765. q_elem->valid = true;
  766. /*
  767. * After all other fields in the q_elem has been updated
  768. * in memory successfully, the valid flag needs to be updated
  769. * in memory in time too.
  770. * Else there is a chance that the dequeuing worker thread
  771. * might read stale valid flag and the work will be bypassed
  772. * for this round. And if there is no other work scheduled
  773. * later, this hal register writing won't be updated any more.
  774. */
  775. qdf_wmb();
  776. srng->reg_write_in_progress = true;
  777. qdf_atomic_inc(&hal_soc->active_work_cnt);
  778. hal_verbose_debug("write_idx %u srng ring id 0x%x addr 0x%pK val %u",
  779. write_idx, srng->ring_id, addr, value);
  780. qdf_queue_work(hal_soc->qdf_dev, hal_soc->reg_write_wq,
  781. &hal_soc->reg_write_work);
  782. }
  783. /**
  784. * hal_delayed_reg_write_init() - Initialization function for delayed reg writes
  785. * @hal_soc: hal_soc pointer
  786. *
  787. * Initialize main data structures to process register writes in a delayed
  788. * workqueue.
  789. *
  790. * Return: QDF_STATUS_SUCCESS on success else a QDF error.
  791. */
  792. static QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  793. {
  794. hal->reg_write_wq =
  795. qdf_alloc_high_prior_ordered_workqueue("hal_register_write_wq");
  796. qdf_create_work(0, &hal->reg_write_work, hal_reg_write_work, hal);
  797. hal->reg_write_queue = qdf_mem_malloc(HAL_REG_WRITE_QUEUE_LEN *
  798. sizeof(*hal->reg_write_queue));
  799. if (!hal->reg_write_queue) {
  800. hal_err("unable to allocate memory");
  801. QDF_BUG(0);
  802. return QDF_STATUS_E_NOMEM;
  803. }
  804. /* Initial value of indices */
  805. hal->read_idx = 0;
  806. qdf_atomic_set(&hal->write_idx, -1);
  807. return QDF_STATUS_SUCCESS;
  808. }
  809. /**
  810. * hal_delayed_reg_write_deinit() - De-Initialize delayed reg write processing
  811. * @hal_soc: hal_soc pointer
  812. *
  813. * De-initialize main data structures to process register writes in a delayed
  814. * workqueue.
  815. *
  816. * Return: None
  817. */
  818. static void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  819. {
  820. __hal_flush_reg_write_work(hal);
  821. qdf_flush_workqueue(0, hal->reg_write_wq);
  822. qdf_destroy_workqueue(0, hal->reg_write_wq);
  823. qdf_mem_free(hal->reg_write_queue);
  824. }
  825. #else
  826. static inline QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  827. {
  828. return QDF_STATUS_SUCCESS;
  829. }
  830. static inline void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  831. {
  832. }
  833. #endif
  834. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  835. #ifdef QCA_WIFI_QCA6750
  836. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  837. struct hal_srng *srng,
  838. void __iomem *addr,
  839. uint32_t value)
  840. {
  841. uint8_t vote_access;
  842. switch (srng->ring_type) {
  843. case CE_SRC:
  844. case CE_DST:
  845. case CE_DST_STATUS:
  846. vote_access = hif_get_ep_vote_access(hal_soc->hif_handle,
  847. HIF_EP_VOTE_NONDP_ACCESS);
  848. if ((vote_access == HIF_EP_VOTE_ACCESS_DISABLE) ||
  849. (vote_access == HIF_EP_VOTE_INTERMEDIATE_ACCESS &&
  850. PLD_MHI_STATE_L0 ==
  851. pld_get_mhi_state(hal_soc->qdf_dev->dev))) {
  852. hal_write_address_32_mb(hal_soc, addr, value, false);
  853. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  854. srng->wstats.direct++;
  855. } else {
  856. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  857. }
  858. break;
  859. default:
  860. if (hif_get_ep_vote_access(hal_soc->hif_handle,
  861. HIF_EP_VOTE_DP_ACCESS) ==
  862. HIF_EP_VOTE_ACCESS_DISABLE ||
  863. hal_is_reg_write_tput_level_high(hal_soc) ||
  864. PLD_MHI_STATE_L0 ==
  865. pld_get_mhi_state(hal_soc->qdf_dev->dev)) {
  866. hal_write_address_32_mb(hal_soc, addr, value, false);
  867. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  868. srng->wstats.direct++;
  869. } else {
  870. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  871. }
  872. break;
  873. }
  874. }
  875. #else
  876. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  877. struct hal_srng *srng,
  878. void __iomem *addr,
  879. uint32_t value)
  880. {
  881. if (hal_is_reg_write_tput_level_high(hal_soc) ||
  882. pld_is_device_awake(hal_soc->qdf_dev->dev)) {
  883. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  884. srng->wstats.direct++;
  885. hal_write_address_32_mb(hal_soc, addr, value, false);
  886. } else {
  887. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  888. }
  889. }
  890. #endif
  891. #endif
  892. /**
  893. * hal_attach - Initialize HAL layer
  894. * @hif_handle: Opaque HIF handle
  895. * @qdf_dev: QDF device
  896. *
  897. * Return: Opaque HAL SOC handle
  898. * NULL on failure (if given ring is not available)
  899. *
  900. * This function should be called as part of HIF initialization (for accessing
  901. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  902. *
  903. */
  904. void *hal_attach(struct hif_opaque_softc *hif_handle, qdf_device_t qdf_dev)
  905. {
  906. struct hal_soc *hal;
  907. int i;
  908. hal = qdf_mem_malloc(sizeof(*hal));
  909. if (!hal) {
  910. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  911. "%s: hal_soc allocation failed", __func__);
  912. goto fail0;
  913. }
  914. hal->hif_handle = hif_handle;
  915. hal->dev_base_addr = hif_get_dev_ba(hif_handle); /* UMAC */
  916. hal->dev_base_addr_ce = hif_get_dev_ba_ce(hif_handle); /* CE */
  917. hal->qdf_dev = qdf_dev;
  918. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  919. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  920. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  921. if (!hal->shadow_rdptr_mem_paddr) {
  922. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  923. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  924. __func__);
  925. goto fail1;
  926. }
  927. qdf_mem_zero(hal->shadow_rdptr_mem_vaddr,
  928. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX);
  929. hal->shadow_wrptr_mem_vaddr =
  930. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  931. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  932. &(hal->shadow_wrptr_mem_paddr));
  933. if (!hal->shadow_wrptr_mem_vaddr) {
  934. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  935. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  936. __func__);
  937. goto fail2;
  938. }
  939. qdf_mem_zero(hal->shadow_wrptr_mem_vaddr,
  940. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS);
  941. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  942. hal->srng_list[i].initialized = 0;
  943. hal->srng_list[i].ring_id = i;
  944. }
  945. qdf_spinlock_create(&hal->register_access_lock);
  946. hal->register_window = 0;
  947. hal->target_type = hal_get_target_type(hal_soc_to_hal_soc_handle(hal));
  948. hal->version = hif_get_soc_version(hif_handle);
  949. hal->ops = qdf_mem_malloc(sizeof(*hal->ops));
  950. if (!hal->ops) {
  951. hal_err("unable to allocable memory for HAL ops");
  952. goto fail3;
  953. }
  954. hal_target_based_configure(hal);
  955. hal_reg_write_fail_history_init(hal);
  956. qdf_minidump_log(hal, sizeof(*hal), "hal_soc");
  957. qdf_atomic_init(&hal->active_work_cnt);
  958. hal_delayed_reg_write_init(hal);
  959. hal_reo_shared_qaddr_setup((hal_soc_handle_t)hal);
  960. hif_rtpm_register(HIF_RTPM_ID_HAL_REO_CMD, NULL);
  961. return (void *)hal;
  962. fail3:
  963. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  964. sizeof(*hal->shadow_wrptr_mem_vaddr) *
  965. HAL_MAX_LMAC_RINGS,
  966. hal->shadow_wrptr_mem_vaddr,
  967. hal->shadow_wrptr_mem_paddr, 0);
  968. fail2:
  969. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  970. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  971. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  972. fail1:
  973. qdf_mem_free(hal);
  974. fail0:
  975. return NULL;
  976. }
  977. qdf_export_symbol(hal_attach);
  978. /**
  979. * hal_mem_info - Retrieve hal memory base address
  980. *
  981. * @hal_soc: Opaque HAL SOC handle
  982. * @mem: pointer to structure to be updated with hal mem info
  983. */
  984. void hal_get_meminfo(hal_soc_handle_t hal_soc_hdl, struct hal_mem_info *mem)
  985. {
  986. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  987. mem->dev_base_addr = (void *)hal->dev_base_addr;
  988. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  989. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  990. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  991. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  992. hif_read_phy_mem_base((void *)hal->hif_handle,
  993. (qdf_dma_addr_t *)&mem->dev_base_paddr);
  994. mem->lmac_srng_start_id = HAL_SRNG_LMAC1_ID_START;
  995. return;
  996. }
  997. qdf_export_symbol(hal_get_meminfo);
  998. /**
  999. * hal_detach - Detach HAL layer
  1000. * @hal_soc: HAL SOC handle
  1001. *
  1002. * Return: Opaque HAL SOC handle
  1003. * NULL on failure (if given ring is not available)
  1004. *
  1005. * This function should be called as part of HIF initialization (for accessing
  1006. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  1007. *
  1008. */
  1009. extern void hal_detach(void *hal_soc)
  1010. {
  1011. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1012. hif_rtpm_deregister(HIF_RTPM_ID_HAL_REO_CMD);
  1013. hal_delayed_reg_write_deinit(hal);
  1014. hal_reo_shared_qaddr_detach((hal_soc_handle_t)hal);
  1015. qdf_mem_free(hal->ops);
  1016. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1017. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  1018. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  1019. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1020. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  1021. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  1022. qdf_minidump_remove(hal, sizeof(*hal), "hal_soc");
  1023. qdf_mem_free(hal);
  1024. return;
  1025. }
  1026. qdf_export_symbol(hal_detach);
  1027. #define HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(x) ((x) + 0x000000b0)
  1028. #define HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK 0x0000ffff
  1029. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) ((x) + 0x00000040)
  1030. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1031. /**
  1032. * hal_ce_dst_setup - Initialize CE destination ring registers
  1033. * @hal_soc: HAL SOC handle
  1034. * @srng: SRNG ring pointer
  1035. */
  1036. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  1037. int ring_num)
  1038. {
  1039. uint32_t reg_val = 0;
  1040. uint32_t reg_addr;
  1041. struct hal_hw_srng_config *ring_config =
  1042. HAL_SRNG_CONFIG(hal, CE_DST);
  1043. /* set DEST_MAX_LENGTH according to ce assignment */
  1044. reg_addr = HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(
  1045. ring_config->reg_start[R0_INDEX] +
  1046. (ring_num * ring_config->reg_size[R0_INDEX]));
  1047. reg_val = HAL_REG_READ(hal, reg_addr);
  1048. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1049. reg_val |= srng->u.dst_ring.max_buffer_length &
  1050. HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1051. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1052. if (srng->prefetch_timer) {
  1053. reg_addr = HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(
  1054. ring_config->reg_start[R0_INDEX] +
  1055. (ring_num * ring_config->reg_size[R0_INDEX]));
  1056. reg_val = HAL_REG_READ(hal, reg_addr);
  1057. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK;
  1058. reg_val |= srng->prefetch_timer;
  1059. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1060. reg_val = HAL_REG_READ(hal, reg_addr);
  1061. }
  1062. }
  1063. /**
  1064. * hal_reo_read_write_ctrl_ix - Read or write REO_DESTINATION_RING_CTRL_IX
  1065. * @hal: HAL SOC handle
  1066. * @read: boolean value to indicate if read or write
  1067. * @ix0: pointer to store IX0 reg value
  1068. * @ix1: pointer to store IX1 reg value
  1069. * @ix2: pointer to store IX2 reg value
  1070. * @ix3: pointer to store IX3 reg value
  1071. */
  1072. void hal_reo_read_write_ctrl_ix(hal_soc_handle_t hal_soc_hdl, bool read,
  1073. uint32_t *ix0, uint32_t *ix1,
  1074. uint32_t *ix2, uint32_t *ix3)
  1075. {
  1076. uint32_t reg_offset;
  1077. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1078. uint32_t reo_reg_base;
  1079. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc_hdl);
  1080. if (read) {
  1081. if (ix0) {
  1082. reg_offset =
  1083. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1084. reo_reg_base);
  1085. *ix0 = HAL_REG_READ(hal, reg_offset);
  1086. }
  1087. if (ix1) {
  1088. reg_offset =
  1089. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1090. reo_reg_base);
  1091. *ix1 = HAL_REG_READ(hal, reg_offset);
  1092. }
  1093. if (ix2) {
  1094. reg_offset =
  1095. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1096. reo_reg_base);
  1097. *ix2 = HAL_REG_READ(hal, reg_offset);
  1098. }
  1099. if (ix3) {
  1100. reg_offset =
  1101. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1102. reo_reg_base);
  1103. *ix3 = HAL_REG_READ(hal, reg_offset);
  1104. }
  1105. } else {
  1106. if (ix0) {
  1107. reg_offset =
  1108. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1109. reo_reg_base);
  1110. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1111. *ix0, true);
  1112. }
  1113. if (ix1) {
  1114. reg_offset =
  1115. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1116. reo_reg_base);
  1117. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1118. *ix1, true);
  1119. }
  1120. if (ix2) {
  1121. reg_offset =
  1122. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1123. reo_reg_base);
  1124. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1125. *ix2, true);
  1126. }
  1127. if (ix3) {
  1128. reg_offset =
  1129. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1130. reo_reg_base);
  1131. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1132. *ix3, true);
  1133. }
  1134. }
  1135. }
  1136. qdf_export_symbol(hal_reo_read_write_ctrl_ix);
  1137. /**
  1138. * hal_srng_dst_set_hp_paddr_confirm() - Set physical address to dest ring head
  1139. * pointer and confirm that write went through by reading back the value
  1140. * @srng: sring pointer
  1141. * @paddr: physical address
  1142. *
  1143. * Return: None
  1144. */
  1145. void hal_srng_dst_set_hp_paddr_confirm(struct hal_srng *srng, uint64_t paddr)
  1146. {
  1147. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_LSB, paddr & 0xffffffff);
  1148. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_MSB, paddr >> 32);
  1149. }
  1150. qdf_export_symbol(hal_srng_dst_set_hp_paddr_confirm);
  1151. /**
  1152. * hal_srng_dst_init_hp() - Initialize destination ring head
  1153. * pointer
  1154. * @hal_soc: hal_soc handle
  1155. * @srng: sring pointer
  1156. * @vaddr: virtual address
  1157. */
  1158. void hal_srng_dst_init_hp(struct hal_soc_handle *hal_soc,
  1159. struct hal_srng *srng,
  1160. uint32_t *vaddr)
  1161. {
  1162. uint32_t reg_offset;
  1163. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1164. if (!srng)
  1165. return;
  1166. srng->u.dst_ring.hp_addr = vaddr;
  1167. reg_offset = SRNG_DST_ADDR(srng, HP) - hal->dev_base_addr;
  1168. HAL_REG_WRITE_CONFIRM_RETRY(
  1169. hal, reg_offset, srng->u.dst_ring.cached_hp, true);
  1170. if (vaddr) {
  1171. *srng->u.dst_ring.hp_addr = srng->u.dst_ring.cached_hp;
  1172. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1173. "hp_addr=%pK, cached_hp=%d, hp=%d",
  1174. (void *)srng->u.dst_ring.hp_addr,
  1175. srng->u.dst_ring.cached_hp,
  1176. *srng->u.dst_ring.hp_addr);
  1177. }
  1178. }
  1179. qdf_export_symbol(hal_srng_dst_init_hp);
  1180. /**
  1181. * hal_srng_hw_init - Private function to initialize SRNG HW
  1182. * @hal_soc: HAL SOC handle
  1183. * @srng: SRNG ring pointer
  1184. * @idle_check: Check if ring is idle
  1185. */
  1186. static inline void hal_srng_hw_init(struct hal_soc *hal,
  1187. struct hal_srng *srng, bool idle_check)
  1188. {
  1189. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1190. hal_srng_src_hw_init(hal, srng, idle_check);
  1191. else
  1192. hal_srng_dst_hw_init(hal, srng, idle_check);
  1193. }
  1194. #if defined(CONFIG_SHADOW_V2) || defined(CONFIG_SHADOW_V3)
  1195. #define ignore_shadow false
  1196. #define CHECK_SHADOW_REGISTERS true
  1197. #else
  1198. #define ignore_shadow true
  1199. #define CHECK_SHADOW_REGISTERS false
  1200. #endif
  1201. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1202. /**
  1203. * hal_srng_is_near_full_irq_supported() - Check if near full irq is
  1204. * supported on this SRNG
  1205. * @hal_soc: HAL SoC handle
  1206. * @ring_type: SRNG type
  1207. * @ring_num: ring number
  1208. *
  1209. * Return: true, if near full irq is supported for this SRNG
  1210. * false, if near full irq is not supported for this SRNG
  1211. */
  1212. bool hal_srng_is_near_full_irq_supported(hal_soc_handle_t hal_soc,
  1213. int ring_type, int ring_num)
  1214. {
  1215. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1216. struct hal_hw_srng_config *ring_config =
  1217. HAL_SRNG_CONFIG(hal, ring_type);
  1218. return ring_config->nf_irq_support;
  1219. }
  1220. /**
  1221. * hal_srng_set_msi2_params() - Set MSI2 params to SRNG data structure from
  1222. * ring params
  1223. * @srng: SRNG handle
  1224. * @ring_params: ring params for this SRNG
  1225. *
  1226. * Return: None
  1227. */
  1228. static inline void
  1229. hal_srng_set_msi2_params(struct hal_srng *srng,
  1230. struct hal_srng_params *ring_params)
  1231. {
  1232. srng->msi2_addr = ring_params->msi2_addr;
  1233. srng->msi2_data = ring_params->msi2_data;
  1234. }
  1235. /**
  1236. * hal_srng_get_nf_params() - Get the near full MSI2 params from srng
  1237. * @srng: SRNG handle
  1238. * @ring_params: ring params for this SRNG
  1239. *
  1240. * Return: None
  1241. */
  1242. static inline void
  1243. hal_srng_get_nf_params(struct hal_srng *srng,
  1244. struct hal_srng_params *ring_params)
  1245. {
  1246. ring_params->msi2_addr = srng->msi2_addr;
  1247. ring_params->msi2_data = srng->msi2_data;
  1248. }
  1249. /**
  1250. * hal_srng_set_nf_thresholds() - Set the near full thresholds in SRNG
  1251. * @srng: SRNG handle where the params are to be set
  1252. * @ring_params: ring params, from where threshold is to be fetched
  1253. *
  1254. * Return: None
  1255. */
  1256. static inline void
  1257. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1258. struct hal_srng_params *ring_params)
  1259. {
  1260. srng->u.dst_ring.nf_irq_support = ring_params->nf_irq_support;
  1261. srng->u.dst_ring.high_thresh = ring_params->high_thresh;
  1262. }
  1263. #else
  1264. static inline void
  1265. hal_srng_set_msi2_params(struct hal_srng *srng,
  1266. struct hal_srng_params *ring_params)
  1267. {
  1268. }
  1269. static inline void
  1270. hal_srng_get_nf_params(struct hal_srng *srng,
  1271. struct hal_srng_params *ring_params)
  1272. {
  1273. }
  1274. static inline void
  1275. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1276. struct hal_srng_params *ring_params)
  1277. {
  1278. }
  1279. #endif
  1280. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  1281. /**
  1282. * hal_srng_last_desc_cleared_init - Initialize SRNG last_desc_cleared ptr
  1283. *
  1284. * @srng: Source ring pointer
  1285. *
  1286. * Return: None
  1287. */
  1288. static inline
  1289. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1290. {
  1291. srng->last_desc_cleared = srng->ring_size - srng->entry_size;
  1292. }
  1293. #else
  1294. static inline
  1295. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1296. {
  1297. }
  1298. #endif /* CLEAR_SW2TCL_CONSUMED_DESC */
  1299. #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
  1300. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1301. {
  1302. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100] =
  1303. ((srng->num_entries * 90) / 100);
  1304. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90] =
  1305. ((srng->num_entries * 80) / 100);
  1306. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80] =
  1307. ((srng->num_entries * 70) / 100);
  1308. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70] =
  1309. ((srng->num_entries * 60) / 100);
  1310. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60] =
  1311. ((srng->num_entries * 50) / 100);
  1312. /* Below 50% threshold is not needed */
  1313. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT] = 0;
  1314. hal_info("ring_id: %u, wm_thresh- <50:%u, 50-60:%u, 60-70:%u, 70-80:%u, 80-90:%u, 90-100:%u",
  1315. srng->ring_id,
  1316. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT],
  1317. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60],
  1318. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70],
  1319. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80],
  1320. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90],
  1321. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100]);
  1322. }
  1323. #else
  1324. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1325. {
  1326. }
  1327. #endif
  1328. /**
  1329. * hal_srng_setup - Initialize HW SRNG ring.
  1330. * @hal_soc: Opaque HAL SOC handle
  1331. * @ring_type: one of the types from hal_ring_type
  1332. * @ring_num: Ring number if there are multiple rings of same type (staring
  1333. * from 0)
  1334. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1335. * @ring_params: SRNG ring params in hal_srng_params structure.
  1336. * @idle_check: Check if ring is idle
  1337. *
  1338. * Callers are expected to allocate contiguous ring memory of size
  1339. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1340. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1341. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1342. * and size of each ring entry should be queried using the API
  1343. * hal_srng_get_entrysize
  1344. *
  1345. * Return: Opaque pointer to ring on success
  1346. * NULL on failure (if given ring is not available)
  1347. */
  1348. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  1349. int mac_id, struct hal_srng_params *ring_params, bool idle_check)
  1350. {
  1351. int ring_id;
  1352. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1353. struct hal_srng *srng;
  1354. struct hal_hw_srng_config *ring_config =
  1355. HAL_SRNG_CONFIG(hal, ring_type);
  1356. void *dev_base_addr;
  1357. int i;
  1358. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  1359. if (ring_id < 0)
  1360. return NULL;
  1361. hal_verbose_debug("mac_id %d ring_id %d", mac_id, ring_id);
  1362. srng = hal_get_srng(hal_soc, ring_id);
  1363. if (srng->initialized) {
  1364. hal_verbose_debug("Ring (ring_type, ring_num) already initialized");
  1365. return NULL;
  1366. }
  1367. dev_base_addr = hal->dev_base_addr;
  1368. srng->ring_id = ring_id;
  1369. srng->ring_type = ring_type;
  1370. srng->ring_dir = ring_config->ring_dir;
  1371. srng->ring_base_paddr = ring_params->ring_base_paddr;
  1372. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  1373. srng->entry_size = ring_config->entry_size;
  1374. srng->num_entries = ring_params->num_entries;
  1375. srng->ring_size = srng->num_entries * srng->entry_size;
  1376. srng->ring_size_mask = srng->ring_size - 1;
  1377. srng->ring_vaddr_end = srng->ring_base_vaddr + srng->ring_size;
  1378. srng->msi_addr = ring_params->msi_addr;
  1379. srng->msi_data = ring_params->msi_data;
  1380. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1381. srng->intr_batch_cntr_thres_entries =
  1382. ring_params->intr_batch_cntr_thres_entries;
  1383. if (!idle_check)
  1384. srng->prefetch_timer = ring_params->prefetch_timer;
  1385. srng->hal_soc = hal_soc;
  1386. hal_srng_set_msi2_params(srng, ring_params);
  1387. hal_srng_update_high_wm_thresholds(srng);
  1388. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1389. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1390. + (ring_num * ring_config->reg_size[i]);
  1391. }
  1392. /* Zero out the entire ring memory */
  1393. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1394. srng->num_entries) << 2);
  1395. srng->flags = ring_params->flags;
  1396. /* For cached descriptors flush and invalidate the memory*/
  1397. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1398. qdf_nbuf_dma_clean_range(
  1399. srng->ring_base_vaddr,
  1400. srng->ring_base_vaddr +
  1401. ((srng->entry_size * srng->num_entries)));
  1402. qdf_nbuf_dma_inv_range(
  1403. srng->ring_base_vaddr,
  1404. srng->ring_base_vaddr +
  1405. ((srng->entry_size * srng->num_entries)));
  1406. }
  1407. #ifdef BIG_ENDIAN_HOST
  1408. /* TODO: See if we should we get these flags from caller */
  1409. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1410. srng->flags |= HAL_SRNG_MSI_SWAP;
  1411. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1412. #endif
  1413. hal_srng_last_desc_cleared_init(srng);
  1414. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1415. srng->u.src_ring.hp = 0;
  1416. srng->u.src_ring.reap_hp = srng->ring_size -
  1417. srng->entry_size;
  1418. srng->u.src_ring.tp_addr =
  1419. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1420. srng->u.src_ring.low_threshold =
  1421. ring_params->low_threshold * srng->entry_size;
  1422. if (srng->u.src_ring.tp_addr)
  1423. qdf_mem_zero(srng->u.src_ring.tp_addr,
  1424. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1425. if (ring_config->lmac_ring) {
  1426. /* For LMAC rings, head pointer updates will be done
  1427. * through FW by writing to a shared memory location
  1428. */
  1429. srng->u.src_ring.hp_addr =
  1430. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1431. HAL_SRNG_LMAC1_ID_START]);
  1432. srng->flags |= HAL_SRNG_LMAC_RING;
  1433. if (srng->u.src_ring.hp_addr)
  1434. qdf_mem_zero(srng->u.src_ring.hp_addr,
  1435. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1436. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1437. srng->u.src_ring.hp_addr =
  1438. hal_get_window_address(hal,
  1439. SRNG_SRC_ADDR(srng, HP));
  1440. if (CHECK_SHADOW_REGISTERS) {
  1441. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1442. QDF_TRACE_LEVEL_ERROR,
  1443. "%s: Ring (%d, %d) missing shadow config",
  1444. __func__, ring_type, ring_num);
  1445. }
  1446. } else {
  1447. hal_validate_shadow_register(hal,
  1448. SRNG_SRC_ADDR(srng, HP),
  1449. srng->u.src_ring.hp_addr);
  1450. }
  1451. } else {
  1452. /* During initialization loop count in all the descriptors
  1453. * will be set to zero, and HW will set it to 1 on completing
  1454. * descriptor update in first loop, and increments it by 1 on
  1455. * subsequent loops (loop count wraps around after reaching
  1456. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1457. * loop count in descriptors updated by HW (to be processed
  1458. * by SW).
  1459. */
  1460. hal_srng_set_nf_thresholds(srng, ring_params);
  1461. srng->u.dst_ring.loop_cnt = 1;
  1462. srng->u.dst_ring.tp = 0;
  1463. srng->u.dst_ring.hp_addr =
  1464. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1465. if (srng->u.dst_ring.hp_addr)
  1466. qdf_mem_zero(srng->u.dst_ring.hp_addr,
  1467. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1468. if (ring_config->lmac_ring) {
  1469. /* For LMAC rings, tail pointer updates will be done
  1470. * through FW by writing to a shared memory location
  1471. */
  1472. srng->u.dst_ring.tp_addr =
  1473. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1474. HAL_SRNG_LMAC1_ID_START]);
  1475. srng->flags |= HAL_SRNG_LMAC_RING;
  1476. if (srng->u.dst_ring.tp_addr)
  1477. qdf_mem_zero(srng->u.dst_ring.tp_addr,
  1478. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1479. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1480. srng->u.dst_ring.tp_addr =
  1481. hal_get_window_address(hal,
  1482. SRNG_DST_ADDR(srng, TP));
  1483. if (CHECK_SHADOW_REGISTERS) {
  1484. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1485. QDF_TRACE_LEVEL_ERROR,
  1486. "%s: Ring (%d, %d) missing shadow config",
  1487. __func__, ring_type, ring_num);
  1488. }
  1489. } else {
  1490. hal_validate_shadow_register(hal,
  1491. SRNG_DST_ADDR(srng, TP),
  1492. srng->u.dst_ring.tp_addr);
  1493. }
  1494. }
  1495. if (!(ring_config->lmac_ring)) {
  1496. hal_srng_hw_init(hal, srng, idle_check);
  1497. if (ring_type == CE_DST) {
  1498. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1499. hal_ce_dst_setup(hal, srng, ring_num);
  1500. }
  1501. }
  1502. SRNG_LOCK_INIT(&srng->lock);
  1503. srng->srng_event = 0;
  1504. srng->initialized = true;
  1505. return (void *)srng;
  1506. }
  1507. qdf_export_symbol(hal_srng_setup);
  1508. /**
  1509. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1510. * @hal_soc: Opaque HAL SOC handle
  1511. * @hal_srng: Opaque HAL SRNG pointer
  1512. */
  1513. void hal_srng_cleanup(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1514. {
  1515. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1516. SRNG_LOCK_DESTROY(&srng->lock);
  1517. srng->initialized = 0;
  1518. hal_srng_hw_disable(hal_soc, srng);
  1519. }
  1520. qdf_export_symbol(hal_srng_cleanup);
  1521. /**
  1522. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  1523. * @hal_soc: Opaque HAL SOC handle
  1524. * @ring_type: one of the types from hal_ring_type
  1525. *
  1526. */
  1527. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1528. {
  1529. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1530. struct hal_hw_srng_config *ring_config =
  1531. HAL_SRNG_CONFIG(hal, ring_type);
  1532. return ring_config->entry_size << 2;
  1533. }
  1534. qdf_export_symbol(hal_srng_get_entrysize);
  1535. /**
  1536. * hal_srng_max_entries - Returns maximum possible number of ring entries
  1537. * @hal_soc: Opaque HAL SOC handle
  1538. * @ring_type: one of the types from hal_ring_type
  1539. *
  1540. * Return: Maximum number of entries for the given ring_type
  1541. */
  1542. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1543. {
  1544. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1545. struct hal_hw_srng_config *ring_config =
  1546. HAL_SRNG_CONFIG(hal, ring_type);
  1547. return ring_config->max_size / ring_config->entry_size;
  1548. }
  1549. qdf_export_symbol(hal_srng_max_entries);
  1550. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  1551. {
  1552. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1553. struct hal_hw_srng_config *ring_config =
  1554. HAL_SRNG_CONFIG(hal, ring_type);
  1555. return ring_config->ring_dir;
  1556. }
  1557. /**
  1558. * hal_srng_dump - Dump ring status
  1559. * @srng: hal srng pointer
  1560. */
  1561. void hal_srng_dump(struct hal_srng *srng)
  1562. {
  1563. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1564. hal_debug("=== SRC RING %d ===", srng->ring_id);
  1565. hal_debug("hp %u, reap_hp %u, tp %u, cached tp %u",
  1566. srng->u.src_ring.hp,
  1567. srng->u.src_ring.reap_hp,
  1568. *srng->u.src_ring.tp_addr,
  1569. srng->u.src_ring.cached_tp);
  1570. } else {
  1571. hal_debug("=== DST RING %d ===", srng->ring_id);
  1572. hal_debug("tp %u, hp %u, cached tp %u, loop_cnt %u",
  1573. srng->u.dst_ring.tp,
  1574. *srng->u.dst_ring.hp_addr,
  1575. srng->u.dst_ring.cached_hp,
  1576. srng->u.dst_ring.loop_cnt);
  1577. }
  1578. }
  1579. /**
  1580. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  1581. *
  1582. * @hal_soc: Opaque HAL SOC handle
  1583. * @hal_ring: Ring pointer (Source or Destination ring)
  1584. * @ring_params: SRNG parameters will be returned through this structure
  1585. */
  1586. extern void hal_get_srng_params(hal_soc_handle_t hal_soc_hdl,
  1587. hal_ring_handle_t hal_ring_hdl,
  1588. struct hal_srng_params *ring_params)
  1589. {
  1590. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1591. int i =0;
  1592. ring_params->ring_id = srng->ring_id;
  1593. ring_params->ring_dir = srng->ring_dir;
  1594. ring_params->entry_size = srng->entry_size;
  1595. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1596. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1597. ring_params->num_entries = srng->num_entries;
  1598. ring_params->msi_addr = srng->msi_addr;
  1599. ring_params->msi_data = srng->msi_data;
  1600. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1601. ring_params->intr_batch_cntr_thres_entries =
  1602. srng->intr_batch_cntr_thres_entries;
  1603. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1604. ring_params->flags = srng->flags;
  1605. ring_params->ring_id = srng->ring_id;
  1606. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1607. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1608. hal_srng_get_nf_params(srng, ring_params);
  1609. }
  1610. qdf_export_symbol(hal_get_srng_params);
  1611. void hal_set_low_threshold(hal_ring_handle_t hal_ring_hdl,
  1612. uint32_t low_threshold)
  1613. {
  1614. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1615. srng->u.src_ring.low_threshold = low_threshold * srng->entry_size;
  1616. }
  1617. qdf_export_symbol(hal_set_low_threshold);
  1618. #ifdef FEATURE_RUNTIME_PM
  1619. void
  1620. hal_srng_rtpm_access_end(hal_soc_handle_t hal_soc_hdl,
  1621. hal_ring_handle_t hal_ring_hdl,
  1622. uint32_t rtpm_id)
  1623. {
  1624. if (qdf_unlikely(!hal_ring_hdl)) {
  1625. qdf_print("Error: Invalid hal_ring\n");
  1626. return;
  1627. }
  1628. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, rtpm_id) == 0) {
  1629. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  1630. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, rtpm_id);
  1631. } else {
  1632. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  1633. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1634. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1635. }
  1636. }
  1637. qdf_export_symbol(hal_srng_rtpm_access_end);
  1638. #endif /* FEATURE_RUNTIME_PM */
  1639. #ifdef FORCE_WAKE
  1640. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase)
  1641. {
  1642. struct hal_soc *hal_soc = (struct hal_soc *)soc;
  1643. hal_soc->init_phase = init_phase;
  1644. }
  1645. #endif /* FORCE_WAKE */