dsi_drm.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  17. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  18. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  19. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  20. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  21. #define DEFAULT_PANEL_PREFILL_LINES 25
  22. static struct dsi_display_mode_priv_info default_priv_info = {
  23. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  24. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  25. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  26. .dsc_enabled = false,
  27. };
  28. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  29. struct dsi_display_mode *dsi_mode)
  30. {
  31. memset(dsi_mode, 0, sizeof(*dsi_mode));
  32. dsi_mode->timing.h_active = drm_mode->hdisplay;
  33. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  34. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  35. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  36. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  37. drm_mode->hdisplay;
  38. dsi_mode->timing.h_skew = drm_mode->hskew;
  39. dsi_mode->timing.v_active = drm_mode->vdisplay;
  40. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  41. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  42. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  43. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  44. drm_mode->vdisplay;
  45. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  46. dsi_mode->timing.h_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  48. dsi_mode->timing.v_sync_polarity =
  49. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  50. }
  51. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  52. struct dsi_display_mode *dsi_mode)
  53. {
  54. dsi_mode->priv_info =
  55. (struct dsi_display_mode_priv_info *)msm_mode->private;
  56. if (dsi_mode->priv_info) {
  57. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  58. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  59. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  60. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  61. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  62. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  63. }
  64. if (msm_is_mode_seamless(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  66. if (msm_is_mode_dynamic_fps(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  68. if (msm_needs_vblank_pre_modeset(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  70. if (msm_is_mode_seamless_dms(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  72. if (msm_is_mode_seamless_vrr(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  74. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  76. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  78. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  79. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  80. }
  81. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  82. struct drm_display_mode *drm_mode)
  83. {
  84. char *panel_caps = "vid";
  85. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  86. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  87. panel_caps = "vid_cmd";
  88. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  89. panel_caps = "vid";
  90. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  91. panel_caps = "cmd";
  92. memset(drm_mode, 0, sizeof(*drm_mode));
  93. drm_mode->hdisplay = dsi_mode->timing.h_active;
  94. drm_mode->hsync_start = drm_mode->hdisplay +
  95. dsi_mode->timing.h_front_porch;
  96. drm_mode->hsync_end = drm_mode->hsync_start +
  97. dsi_mode->timing.h_sync_width;
  98. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  99. drm_mode->hskew = dsi_mode->timing.h_skew;
  100. drm_mode->vdisplay = dsi_mode->timing.v_active;
  101. drm_mode->vsync_start = drm_mode->vdisplay +
  102. dsi_mode->timing.v_front_porch;
  103. drm_mode->vsync_end = drm_mode->vsync_start +
  104. dsi_mode->timing.v_sync_width;
  105. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  106. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  107. drm_mode->clock /= 1000;
  108. if (dsi_mode->timing.h_sync_polarity)
  109. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  110. if (dsi_mode->timing.v_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  112. /* set mode name */
  113. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  114. drm_mode->hdisplay, drm_mode->vdisplay,
  115. drm_mode_vrefresh(drm_mode), panel_caps);
  116. }
  117. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  118. struct msm_display_mode *msm_mode)
  119. {
  120. msm_mode->private_flags = 0;
  121. msm_mode->private = (int *)dsi_mode->priv_info;
  122. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  123. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  125. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  136. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  137. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  138. }
  139. static int dsi_bridge_attach(struct drm_bridge *bridge,
  140. enum drm_bridge_attach_flags flags)
  141. {
  142. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  143. if (!bridge) {
  144. DSI_ERR("Invalid params\n");
  145. return -EINVAL;
  146. }
  147. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  148. return 0;
  149. }
  150. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  151. {
  152. int rc = 0;
  153. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  154. if (!bridge) {
  155. DSI_ERR("Invalid params\n");
  156. return;
  157. }
  158. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  159. DSI_ERR("Incorrect bridge details\n");
  160. return;
  161. }
  162. if (bridge->encoder->crtc->state->active_changed)
  163. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  164. /* By this point mode should have been validated through mode_fixup */
  165. rc = dsi_display_set_mode(c_bridge->display,
  166. &(c_bridge->dsi_mode), 0x0);
  167. if (rc) {
  168. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  169. c_bridge->id, rc);
  170. return;
  171. }
  172. if (c_bridge->dsi_mode.dsi_mode_flags &
  173. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  174. DSI_MODE_FLAG_DYN_CLK)) {
  175. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  176. return;
  177. }
  178. SDE_ATRACE_BEGIN("dsi_display_prepare");
  179. rc = dsi_display_prepare(c_bridge->display);
  180. if (rc) {
  181. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  182. c_bridge->id, rc);
  183. SDE_ATRACE_END("dsi_display_prepare");
  184. return;
  185. }
  186. SDE_ATRACE_END("dsi_display_prepare");
  187. SDE_ATRACE_BEGIN("dsi_display_enable");
  188. rc = dsi_display_enable(c_bridge->display);
  189. if (rc) {
  190. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  191. c_bridge->id, rc);
  192. (void)dsi_display_unprepare(c_bridge->display);
  193. }
  194. SDE_ATRACE_END("dsi_display_enable");
  195. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  196. if (rc)
  197. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  198. rc);
  199. }
  200. static void dsi_bridge_enable(struct drm_bridge *bridge)
  201. {
  202. int rc = 0;
  203. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  204. struct dsi_display *display;
  205. if (!bridge) {
  206. DSI_ERR("Invalid params\n");
  207. return;
  208. }
  209. if (c_bridge->dsi_mode.dsi_mode_flags &
  210. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  211. DSI_MODE_FLAG_DYN_CLK)) {
  212. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  213. return;
  214. }
  215. display = c_bridge->display;
  216. rc = dsi_display_post_enable(display);
  217. if (rc)
  218. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  219. c_bridge->id, rc);
  220. if (display)
  221. display->enabled = true;
  222. if (display && display->drm_conn) {
  223. sde_connector_helper_bridge_enable(display->drm_conn);
  224. if (display->poms_pending) {
  225. display->poms_pending = false;
  226. sde_connector_schedule_status_work(display->drm_conn,
  227. true);
  228. }
  229. }
  230. }
  231. static void dsi_bridge_disable(struct drm_bridge *bridge)
  232. {
  233. int rc = 0;
  234. struct dsi_display *display;
  235. struct sde_connector_state *conn_state;
  236. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  237. if (!bridge) {
  238. DSI_ERR("Invalid params\n");
  239. return;
  240. }
  241. display = c_bridge->display;
  242. if (display)
  243. display->enabled = false;
  244. if (display && display->drm_conn) {
  245. conn_state = to_sde_connector_state(display->drm_conn->state);
  246. if (!conn_state) {
  247. DSI_ERR("invalid params\n");
  248. return;
  249. }
  250. display->poms_pending = msm_is_mode_seamless_poms(
  251. &conn_state->msm_mode);
  252. sde_connector_helper_bridge_disable(display->drm_conn);
  253. }
  254. rc = dsi_display_pre_disable(c_bridge->display);
  255. if (rc) {
  256. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  257. c_bridge->id, rc);
  258. }
  259. }
  260. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  261. {
  262. int rc = 0;
  263. struct dsi_display *display;
  264. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  265. if (!bridge) {
  266. DSI_ERR("Invalid params\n");
  267. return;
  268. }
  269. display = c_bridge->display;
  270. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  271. SDE_ATRACE_BEGIN("dsi_display_disable");
  272. rc = dsi_display_disable(c_bridge->display);
  273. if (rc) {
  274. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  275. c_bridge->id, rc);
  276. SDE_ATRACE_END("dsi_display_disable");
  277. return;
  278. }
  279. SDE_ATRACE_END("dsi_display_disable");
  280. if (display && display->drm_conn)
  281. sde_connector_helper_bridge_post_disable(display->drm_conn);
  282. rc = dsi_display_unprepare(c_bridge->display);
  283. if (rc) {
  284. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  285. c_bridge->id, rc);
  286. SDE_ATRACE_END("dsi_bridge_post_disable");
  287. return;
  288. }
  289. SDE_ATRACE_END("dsi_bridge_post_disable");
  290. }
  291. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  292. const struct drm_display_mode *mode,
  293. const struct drm_display_mode *adjusted_mode)
  294. {
  295. int rc = 0;
  296. struct dsi_bridge *c_bridge = NULL;
  297. struct dsi_display *display;
  298. struct drm_connector *conn;
  299. struct sde_connector_state *conn_state;
  300. if (!bridge || !mode || !adjusted_mode) {
  301. DSI_ERR("Invalid params\n");
  302. return;
  303. }
  304. c_bridge = to_dsi_bridge(bridge);
  305. if (!c_bridge) {
  306. DSI_ERR("invalid dsi bridge\n");
  307. return;
  308. }
  309. display = c_bridge->display;
  310. if (!display || !display->drm_conn || !display->drm_conn->state) {
  311. DSI_ERR("invalid display\n");
  312. return;
  313. }
  314. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  315. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  316. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  317. if (!conn)
  318. return;
  319. conn_state = to_sde_connector_state(conn->state);
  320. if (!conn_state) {
  321. DSI_ERR("invalid connector state\n");
  322. return;
  323. }
  324. msm_parse_mode_priv_info(&conn_state->msm_mode,
  325. &(c_bridge->dsi_mode));
  326. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  327. if (rc) {
  328. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  329. return;
  330. }
  331. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  332. }
  333. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  334. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  335. struct dsi_display_mode *adj_mode)
  336. {
  337. int rc = 0;
  338. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  339. struct dsi_display_mode cur_dsi_mode;
  340. struct sde_connector_state *old_conn_state;
  341. struct drm_display_mode *cur_mode;
  342. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  343. return 0;
  344. cur_mode = &crtc_state->crtc->state->mode;
  345. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  346. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  347. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  348. if (cur_dsi_mode.priv_info) {
  349. // in TUI, sometimes msm_mode->private == NULL
  350. rc = dsi_display_restore_bit_clk(display, &cur_dsi_mode);
  351. if (rc) {
  352. DSI_WARN("couldn't restore dsi bit clk");
  353. return rc;
  354. }
  355. }
  356. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  357. if (rc) {
  358. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  359. return rc;
  360. }
  361. /*
  362. * DMS Flag if set during active changed condition cannot be
  363. * treated as seamless. Hence, removing DMS flag in such cases.
  364. */
  365. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  366. crtc_state->active_changed)
  367. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  368. /* No DMS/VRR when drm pipeline is changing */
  369. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  370. DSI_MODE_MATCH_FULL_TIMINGS) &&
  371. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  372. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  373. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  374. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  375. (!crtc_state->active_changed ||
  376. display->is_cont_splash_enabled)) {
  377. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  378. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  379. adj_mode->timing.h_active,
  380. adj_mode->timing.v_active,
  381. adj_mode->timing.refresh_rate,
  382. adj_mode->pixel_clk_khz,
  383. adj_mode->panel_mode_caps);
  384. }
  385. return rc;
  386. }
  387. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  388. const struct drm_display_mode *mode,
  389. struct drm_display_mode *adjusted_mode)
  390. {
  391. int rc = 0;
  392. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  393. struct dsi_display *display;
  394. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  395. struct drm_crtc_state *crtc_state;
  396. struct drm_connector_state *drm_conn_state;
  397. struct sde_connector_state *conn_state;
  398. struct msm_sub_mode new_sub_mode;
  399. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  400. if (!bridge || !mode || !adjusted_mode) {
  401. DSI_ERR("invalid params\n");
  402. return false;
  403. }
  404. display = c_bridge->display;
  405. if (!display || !display->drm_conn || !display->drm_conn->state) {
  406. DSI_ERR("invalid params\n");
  407. return false;
  408. }
  409. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  410. display->drm_conn);
  411. conn_state = to_sde_connector_state(drm_conn_state);
  412. if (!conn_state) {
  413. DSI_ERR("invalid params\n");
  414. return false;
  415. }
  416. /*
  417. * if no timing defined in panel, it must be external mode
  418. * and we'll use empty priv info to populate the mode
  419. */
  420. if (display->panel && !display->panel->num_timing_nodes) {
  421. *adjusted_mode = *mode;
  422. conn_state->msm_mode.base = adjusted_mode;
  423. conn_state->msm_mode.private = (int *)&default_priv_info;
  424. conn_state->msm_mode.private_flags = 0;
  425. return true;
  426. }
  427. convert_to_dsi_mode(mode, &dsi_mode);
  428. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  429. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  430. CONNECTOR_PROP_DSC_MODE);
  431. /*
  432. * retrieve dsi mode from dsi driver's cache since not safe to take
  433. * the drm mode config mutex in all paths
  434. */
  435. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  436. &panel_dsi_mode);
  437. if (rc)
  438. return rc;
  439. /* propagate the private info to the adjusted_mode derived dsi mode */
  440. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  441. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  442. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  443. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  444. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  445. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  446. if (rc) {
  447. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  448. return false;
  449. }
  450. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  451. if (rc) {
  452. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  453. return false;
  454. }
  455. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  456. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  457. if (rc) {
  458. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  459. return false;
  460. }
  461. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  462. if (rc) {
  463. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  464. return false;
  465. }
  466. /* Reject seamless transition when active changed */
  467. if (crtc_state->active_changed &&
  468. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  469. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  470. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  471. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  472. DSI_INFO("seamless upon active changed 0x%x %d\n",
  473. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  474. return false;
  475. }
  476. /* convert back to drm mode, propagating the private info & flags */
  477. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  478. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  479. return true;
  480. }
  481. u32 dsi_drm_get_dfps_maxfps(void *display)
  482. {
  483. u32 dfps_maxfps = 0;
  484. struct dsi_display *dsi_display = display;
  485. /*
  486. * The time of SDE transmitting one frame active data
  487. * will not be changed, if frame rate is adjusted with
  488. * VFP method.
  489. * So only return max fps of DFPS for UIDLE update, if DFPS
  490. * is enabled with VFP.
  491. */
  492. if (dsi_display && dsi_display->panel &&
  493. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  494. dsi_display->panel->dfps_caps.type ==
  495. DSI_DFPS_IMMEDIATE_VFP)
  496. dfps_maxfps =
  497. dsi_display->panel->dfps_caps.max_refresh_rate;
  498. return dfps_maxfps;
  499. }
  500. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  501. {
  502. struct dsi_display *dsi_display = display;
  503. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  504. int rc = -EINVAL;
  505. if (!dsi_display || !drm_mode) {
  506. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  507. return rc;
  508. }
  509. convert_to_dsi_mode(drm_mode, &dsi_mode);
  510. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  511. if (rc) {
  512. DSI_ERR("mode not found %d\n", rc);
  513. drm_mode_debug_printmodeline(drm_mode);
  514. return rc;
  515. }
  516. return panel_dsi_mode->priv_info->topology.num_lm;
  517. }
  518. int dsi_conn_get_mode_info(struct drm_connector *connector,
  519. const struct drm_display_mode *drm_mode,
  520. struct msm_sub_mode *sub_mode,
  521. struct msm_mode_info *mode_info,
  522. void *display, const struct msm_resource_caps_info *avail_res)
  523. {
  524. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  525. struct dsi_mode_info *timing;
  526. int src_bpp, tar_bpp, rc = 0;
  527. struct dsi_display *dsi_display = (struct dsi_display *) display;
  528. if (!drm_mode || !mode_info)
  529. return -EINVAL;
  530. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  531. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  532. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  533. return -EINVAL;
  534. memset(mode_info, 0, sizeof(*mode_info));
  535. timing = &dsi_mode->timing;
  536. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  537. mode_info->vtotal = DSI_V_TOTAL(timing);
  538. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  539. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  540. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  541. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  542. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  543. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  544. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  545. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  546. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  547. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  548. mode_info->avr_step_fps = dsi_mode->timing.avr_step_fps;
  549. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  550. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  551. if (mode_info->vpadding < drm_mode->vdisplay) {
  552. mode_info->vpadding = 0;
  553. dsi_display->panel->host_config.line_insertion_enable = 0;
  554. }
  555. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  556. sizeof(struct msm_display_topology));
  557. if (dsi_mode->priv_info->bit_clk_list.count) {
  558. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  559. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  560. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  561. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  562. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  563. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  564. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  565. if (rc) {
  566. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  567. return rc;
  568. }
  569. }
  570. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  571. if (dsi_mode->priv_info->dsc_enabled) {
  572. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  573. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  574. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  575. sizeof(dsi_mode->priv_info->dsc));
  576. } else if (dsi_mode->priv_info->vdc_enabled) {
  577. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  578. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  579. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  580. sizeof(dsi_mode->priv_info->vdc));
  581. }
  582. if (mode_info->comp_info.comp_type) {
  583. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  584. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  585. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  586. tar_bpp);
  587. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  588. }
  589. if (dsi_mode->priv_info->roi_caps.enabled) {
  590. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  591. sizeof(dsi_mode->priv_info->roi_caps));
  592. }
  593. mode_info->allowed_mode_switches =
  594. dsi_mode->priv_info->allowed_mode_switch;
  595. return 0;
  596. }
  597. static const struct drm_bridge_funcs dsi_bridge_ops = {
  598. .attach = dsi_bridge_attach,
  599. .mode_fixup = dsi_bridge_mode_fixup,
  600. .pre_enable = dsi_bridge_pre_enable,
  601. .enable = dsi_bridge_enable,
  602. .disable = dsi_bridge_disable,
  603. .post_disable = dsi_bridge_post_disable,
  604. .mode_set = dsi_bridge_mode_set,
  605. };
  606. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  607. {
  608. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  609. struct msm_display_mode *msm_mode;
  610. struct dsi_display_mode_priv_info *priv_info;
  611. if (!sde_conn_state)
  612. return -EINVAL;
  613. msm_mode = &sde_conn_state->msm_mode;
  614. if (!msm_mode || !msm_mode->private)
  615. return -EINVAL;
  616. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  617. return priv_info->qsync_min_fps;
  618. }
  619. int dsi_conn_get_avr_step_fps(struct drm_connector_state *conn_state)
  620. {
  621. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  622. struct msm_display_mode *msm_mode;
  623. struct dsi_display_mode_priv_info *priv_info;
  624. if (!sde_conn_state)
  625. return -EINVAL;
  626. msm_mode = &sde_conn_state->msm_mode;
  627. if (!msm_mode || !msm_mode->private)
  628. return -EINVAL;
  629. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  630. return priv_info->avr_step_fps;
  631. }
  632. int dsi_conn_set_info_blob(struct drm_connector *connector,
  633. void *info, void *display, struct msm_mode_info *mode_info)
  634. {
  635. struct dsi_display *dsi_display = display;
  636. struct dsi_panel *panel;
  637. enum dsi_pixel_format fmt;
  638. u32 bpp;
  639. if (!info || !dsi_display)
  640. return -EINVAL;
  641. dsi_display->drm_conn = connector;
  642. sde_kms_info_add_keystr(info,
  643. "display type", dsi_display->display_type);
  644. switch (dsi_display->type) {
  645. case DSI_DISPLAY_SINGLE:
  646. sde_kms_info_add_keystr(info, "display config",
  647. "single display");
  648. break;
  649. case DSI_DISPLAY_EXT_BRIDGE:
  650. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  651. break;
  652. case DSI_DISPLAY_SPLIT:
  653. sde_kms_info_add_keystr(info, "display config",
  654. "split display");
  655. break;
  656. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  657. sde_kms_info_add_keystr(info, "display config",
  658. "split ext bridge");
  659. break;
  660. default:
  661. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  662. break;
  663. }
  664. if (!dsi_display->panel) {
  665. DSI_DEBUG("invalid panel data\n");
  666. goto end;
  667. }
  668. panel = dsi_display->panel;
  669. sde_kms_info_add_keystr(info, "panel name", panel->name);
  670. switch (panel->panel_mode) {
  671. case DSI_OP_VIDEO_MODE:
  672. sde_kms_info_add_keystr(info, "panel mode", "video");
  673. break;
  674. case DSI_OP_CMD_MODE:
  675. sde_kms_info_add_keystr(info, "panel mode", "command");
  676. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  677. mode_info->mdp_transfer_time_us);
  678. break;
  679. default:
  680. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  681. break;
  682. }
  683. sde_kms_info_add_keystr(info, "qsync support",
  684. panel->qsync_caps.qsync_support ?
  685. "true" : "false");
  686. if (panel->qsync_caps.qsync_min_fps)
  687. sde_kms_info_add_keyint(info, "qsync_fps",
  688. panel->qsync_caps.qsync_min_fps);
  689. sde_kms_info_add_keystr(info, "dfps support",
  690. panel->dfps_caps.dfps_support ? "true" : "false");
  691. if (panel->dfps_caps.dfps_support) {
  692. sde_kms_info_add_keyint(info, "min_fps",
  693. panel->dfps_caps.min_refresh_rate);
  694. sde_kms_info_add_keyint(info, "max_fps",
  695. panel->dfps_caps.max_refresh_rate);
  696. }
  697. sde_kms_info_add_keystr(info, "dyn bitclk support",
  698. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  699. switch (panel->phy_props.rotation) {
  700. case DSI_PANEL_ROTATE_NONE:
  701. sde_kms_info_add_keystr(info, "panel orientation", "none");
  702. break;
  703. case DSI_PANEL_ROTATE_H_FLIP:
  704. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  705. break;
  706. case DSI_PANEL_ROTATE_V_FLIP:
  707. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  708. break;
  709. case DSI_PANEL_ROTATE_HV_FLIP:
  710. sde_kms_info_add_keystr(info, "panel orientation",
  711. "horz & vert flip");
  712. break;
  713. default:
  714. DSI_DEBUG("invalid panel rotation:%d\n",
  715. panel->phy_props.rotation);
  716. break;
  717. }
  718. switch (panel->bl_config.type) {
  719. case DSI_BACKLIGHT_PWM:
  720. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  721. break;
  722. case DSI_BACKLIGHT_WLED:
  723. sde_kms_info_add_keystr(info, "backlight type", "wled");
  724. break;
  725. case DSI_BACKLIGHT_DCS:
  726. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  727. break;
  728. default:
  729. DSI_DEBUG("invalid panel backlight type:%d\n",
  730. panel->bl_config.type);
  731. break;
  732. }
  733. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  734. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  735. if (panel->spr_info.enable)
  736. sde_kms_info_add_keystr(info, "spr_pack_type",
  737. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  738. if (mode_info && mode_info->roi_caps.enabled) {
  739. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  740. mode_info->roi_caps.num_roi);
  741. sde_kms_info_add_keyint(info, "partial_update_xstart",
  742. mode_info->roi_caps.align.xstart_pix_align);
  743. sde_kms_info_add_keyint(info, "partial_update_walign",
  744. mode_info->roi_caps.align.width_pix_align);
  745. sde_kms_info_add_keyint(info, "partial_update_wmin",
  746. mode_info->roi_caps.align.min_width);
  747. sde_kms_info_add_keyint(info, "partial_update_ystart",
  748. mode_info->roi_caps.align.ystart_pix_align);
  749. sde_kms_info_add_keyint(info, "partial_update_halign",
  750. mode_info->roi_caps.align.height_pix_align);
  751. sde_kms_info_add_keyint(info, "partial_update_hmin",
  752. mode_info->roi_caps.align.min_height);
  753. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  754. mode_info->roi_caps.merge_rois);
  755. }
  756. fmt = dsi_display->config.common_config.dst_format;
  757. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  758. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  759. end:
  760. return 0;
  761. }
  762. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  763. void *info, void *display, struct drm_display_mode *drm_mode)
  764. {
  765. struct dsi_display *dsi_display = display;
  766. struct dsi_display_mode partial_dsi_mode;
  767. int count, i;
  768. int preferred_submode_idx = -EINVAL;
  769. enum dsi_dyn_clk_feature_type dyn_clk_type;
  770. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  771. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  772. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  773. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  774. };
  775. if (!conn || !display || !drm_mode) {
  776. DSI_ERR("Invalid params\n");
  777. return;
  778. }
  779. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  780. mutex_lock(&dsi_display->display_lock);
  781. count = dsi_display->panel->num_display_modes;
  782. for (i = 0; i < count; i++) {
  783. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  784. u32 panel_mode_caps = 0;
  785. const char *topo_name = NULL;
  786. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  787. DSI_MODE_MATCH_FULL_TIMINGS))
  788. continue;
  789. sde_kms_info_add_keyint(info, "submode_idx", i);
  790. if (dsi_mode->is_preferred)
  791. preferred_submode_idx = i;
  792. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  793. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  794. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  795. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  796. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  797. panel_mode_caps);
  798. sde_kms_info_add_keyint(info, "dsc_mode",
  799. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  800. MSM_DISPLAY_DSC_MODE_DISABLED);
  801. topo_name = sde_conn_get_topology_name(conn,
  802. dsi_mode->priv_info->topology);
  803. if (topo_name)
  804. sde_kms_info_add_keystr(info, "topology", topo_name);
  805. if (!dsi_mode->priv_info->bit_clk_list.count)
  806. continue;
  807. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  808. sde_kms_info_add_list(info, "dyn_bitclk_list",
  809. dsi_mode->priv_info->bit_clk_list.rates,
  810. dsi_mode->priv_info->bit_clk_list.count);
  811. sde_kms_info_add_keystr(info, "dyn_fp_type",
  812. dyn_clk_types[dyn_clk_type]);
  813. sde_kms_info_add_list(info, "dyn_fp_list",
  814. dsi_mode->priv_info->bit_clk_list.front_porches,
  815. dsi_mode->priv_info->bit_clk_list.count);
  816. sde_kms_info_add_list(info, "dyn_pclk_list",
  817. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  818. dsi_mode->priv_info->bit_clk_list.count);
  819. }
  820. if (preferred_submode_idx >= 0)
  821. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  822. preferred_submode_idx);
  823. mutex_unlock(&dsi_display->display_lock);
  824. }
  825. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  826. bool force,
  827. void *display)
  828. {
  829. enum drm_connector_status status = connector_status_unknown;
  830. struct msm_display_info info;
  831. int rc;
  832. if (!conn || !display)
  833. return status;
  834. /* get display dsi_info */
  835. memset(&info, 0x0, sizeof(info));
  836. rc = dsi_display_get_info(conn, &info, display);
  837. if (rc) {
  838. DSI_ERR("failed to get display info, rc=%d\n", rc);
  839. return connector_status_disconnected;
  840. }
  841. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  842. status = (info.is_connected ? connector_status_connected :
  843. connector_status_disconnected);
  844. else
  845. status = connector_status_connected;
  846. conn->display_info.width_mm = info.width_mm;
  847. conn->display_info.height_mm = info.height_mm;
  848. return status;
  849. }
  850. void dsi_connector_put_modes(struct drm_connector *connector,
  851. void *display)
  852. {
  853. struct dsi_display *dsi_display;
  854. int count, i;
  855. if (!connector || !display)
  856. return;
  857. dsi_display = display;
  858. count = dsi_display->panel->num_display_modes;
  859. for (i = 0; i < count; i++) {
  860. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  861. dsi_display_put_mode(dsi_display, dsi_mode);
  862. }
  863. /* free the display structure modes also */
  864. kfree(dsi_display->modes);
  865. dsi_display->modes = NULL;
  866. }
  867. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  868. {
  869. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  870. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  871. u32 dtd_size = 18;
  872. u32 header_size = sizeof(standard_header);
  873. if (!name)
  874. return -EINVAL;
  875. /* Fill standard header */
  876. memcpy(dtd, standard_header, header_size);
  877. dtd_size -= header_size;
  878. dtd_size = min_t(u32, dtd_size, strlen(name));
  879. memcpy(dtd + header_size, name, dtd_size);
  880. return 0;
  881. }
  882. static void dsi_drm_update_dtd(struct edid *edid,
  883. struct dsi_display_mode *modes, u32 modes_count)
  884. {
  885. u32 i;
  886. u32 count = min_t(u32, modes_count, 3);
  887. for (i = 0; i < count; i++) {
  888. struct detailed_timing *dtd = &edid->detailed_timings[i];
  889. struct dsi_display_mode *mode = &modes[i];
  890. struct dsi_mode_info *timing = &mode->timing;
  891. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  892. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  893. timing->h_back_porch;
  894. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  895. timing->v_back_porch;
  896. u32 h_img = 0, v_img = 0;
  897. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  898. pd->hactive_lo = timing->h_active & 0xFF;
  899. pd->hblank_lo = h_blank & 0xFF;
  900. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  901. ((timing->h_active >> 8) & 0xF) << 4;
  902. pd->vactive_lo = timing->v_active & 0xFF;
  903. pd->vblank_lo = v_blank & 0xFF;
  904. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  905. ((timing->v_active >> 8) & 0xF) << 4;
  906. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  907. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  908. pd->vsync_offset_pulse_width_lo =
  909. ((timing->v_front_porch & 0xF) << 4) |
  910. (timing->v_sync_width & 0xF);
  911. pd->hsync_vsync_offset_pulse_width_hi =
  912. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  913. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  914. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  915. (((timing->v_sync_width >> 4) & 0x3) << 0);
  916. pd->width_mm_lo = h_img & 0xFF;
  917. pd->height_mm_lo = v_img & 0xFF;
  918. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  919. ((v_img >> 8) & 0xF);
  920. pd->hborder = 0;
  921. pd->vborder = 0;
  922. pd->misc = 0;
  923. }
  924. }
  925. static void dsi_drm_update_checksum(struct edid *edid)
  926. {
  927. u8 *data = (u8 *)edid;
  928. u32 i, sum = 0;
  929. for (i = 0; i < EDID_LENGTH - 1; i++)
  930. sum += data[i];
  931. edid->checksum = 0x100 - (sum & 0xFF);
  932. }
  933. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  934. const struct msm_resource_caps_info *avail_res)
  935. {
  936. int rc, i;
  937. u32 count = 0, edid_size;
  938. struct dsi_display_mode *modes = NULL;
  939. struct drm_display_mode drm_mode;
  940. struct dsi_display *display = data;
  941. struct edid edid;
  942. unsigned int width_mm = connector->display_info.width_mm;
  943. unsigned int height_mm = connector->display_info.height_mm;
  944. const u8 edid_buf[EDID_LENGTH] = {
  945. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  946. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  947. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  948. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  949. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  950. 0x01, 0x01, 0x01, 0x01,
  951. };
  952. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  953. memcpy(&edid, edid_buf, edid_size);
  954. rc = dsi_display_get_mode_count(display, &count);
  955. if (rc) {
  956. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  957. goto end;
  958. }
  959. rc = dsi_display_get_modes(display, &modes);
  960. if (rc) {
  961. DSI_ERR("failed to get modes, rc=%d\n", rc);
  962. count = 0;
  963. goto end;
  964. }
  965. for (i = 0; i < count; i++) {
  966. struct drm_display_mode *m;
  967. memset(&drm_mode, 0x0, sizeof(drm_mode));
  968. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  969. m = drm_mode_duplicate(connector->dev, &drm_mode);
  970. if (!m) {
  971. DSI_ERR("failed to add mode %ux%u\n",
  972. drm_mode.hdisplay,
  973. drm_mode.vdisplay);
  974. count = -ENOMEM;
  975. goto end;
  976. }
  977. m->width_mm = connector->display_info.width_mm;
  978. m->height_mm = connector->display_info.height_mm;
  979. if (display->cmdline_timing != NO_OVERRIDE) {
  980. /* get the preferred mode from dsi display mode */
  981. if (modes[i].is_preferred)
  982. m->type |= DRM_MODE_TYPE_PREFERRED;
  983. } else if (modes[i].mode_idx == 0) {
  984. /* set the first mode in device tree list as preferred */
  985. m->type |= DRM_MODE_TYPE_PREFERRED;
  986. }
  987. drm_mode_probed_add(connector, m);
  988. }
  989. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  990. if (rc) {
  991. count = 0;
  992. goto end;
  993. }
  994. edid.width_cm = (connector->display_info.width_mm) / 10;
  995. edid.height_cm = (connector->display_info.height_mm) / 10;
  996. dsi_drm_update_dtd(&edid, modes, count);
  997. dsi_drm_update_checksum(&edid);
  998. rc = drm_connector_update_edid_property(connector, &edid);
  999. if (rc)
  1000. count = 0;
  1001. /*
  1002. * DRM EDID structure maintains panel physical dimensions in
  1003. * centimeters, we will be losing the precision anything below cm.
  1004. * Changing DRM framework will effect other clients at this
  1005. * moment, overriding the values back to millimeter.
  1006. */
  1007. connector->display_info.width_mm = width_mm;
  1008. connector->display_info.height_mm = height_mm;
  1009. end:
  1010. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1011. return count;
  1012. }
  1013. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1014. struct drm_display_mode *mode,
  1015. void *display, const struct msm_resource_caps_info *avail_res)
  1016. {
  1017. struct dsi_display_mode dsi_mode;
  1018. struct dsi_display_mode *full_dsi_mode = NULL;
  1019. struct sde_connector_state *conn_state;
  1020. int rc;
  1021. if (!connector || !mode) {
  1022. DSI_ERR("Invalid params\n");
  1023. return MODE_ERROR;
  1024. }
  1025. convert_to_dsi_mode(mode, &dsi_mode);
  1026. conn_state = to_sde_connector_state(connector->state);
  1027. if (conn_state)
  1028. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1029. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1030. if (rc) {
  1031. DSI_ERR("could not find mode %s\n", mode->name);
  1032. return MODE_ERROR;
  1033. }
  1034. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1035. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1036. if (rc) {
  1037. DSI_ERR("mode not supported, rc=%d\n", rc);
  1038. return MODE_BAD;
  1039. }
  1040. return MODE_OK;
  1041. }
  1042. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1043. void *display,
  1044. struct msm_display_kickoff_params *params)
  1045. {
  1046. if (!connector || !display || !params) {
  1047. DSI_ERR("Invalid params\n");
  1048. return -EINVAL;
  1049. }
  1050. return dsi_display_pre_kickoff(connector, display, params);
  1051. }
  1052. int dsi_conn_prepare_commit(void *display,
  1053. struct msm_display_conn_params *params)
  1054. {
  1055. if (!display || !params) {
  1056. pr_err("Invalid params\n");
  1057. return -EINVAL;
  1058. }
  1059. return dsi_display_pre_commit(display, params);
  1060. }
  1061. void dsi_conn_enable_event(struct drm_connector *connector,
  1062. uint32_t event_idx, bool enable, void *display)
  1063. {
  1064. struct dsi_event_cb_info event_info;
  1065. memset(&event_info, 0, sizeof(event_info));
  1066. event_info.event_cb = sde_connector_trigger_event;
  1067. event_info.event_usr_ptr = connector;
  1068. dsi_display_enable_event(connector, display,
  1069. event_idx, &event_info, enable);
  1070. }
  1071. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1072. struct msm_display_conn_params *params)
  1073. {
  1074. struct drm_encoder *encoder;
  1075. struct drm_bridge *bridge;
  1076. struct dsi_bridge *c_bridge;
  1077. struct dsi_display_mode adj_mode;
  1078. struct dsi_display *display;
  1079. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1080. int i, rc = 0, ctrl_version;
  1081. u32 pf_time_in_us = 0;
  1082. bool enable;
  1083. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1084. if (!connector || !connector->state) {
  1085. DSI_ERR("invalid connector or connector state\n");
  1086. return -EINVAL;
  1087. }
  1088. encoder = connector->state->best_encoder;
  1089. if (!encoder) {
  1090. DSI_DEBUG("best encoder is not available\n");
  1091. return 0;
  1092. }
  1093. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1094. if (!bridge) {
  1095. DSI_DEBUG("bridge is not available\n");
  1096. return 0;
  1097. }
  1098. c_bridge = to_dsi_bridge(bridge);
  1099. adj_mode = c_bridge->dsi_mode;
  1100. display = c_bridge->display;
  1101. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1102. pf_time_in_us = sde_encoder_get_programmed_fetch_time(encoder);
  1103. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1104. m_ctrl = &display->ctrl[display->clk_master_idx];
  1105. ctrl_version = m_ctrl->ctrl->version;
  1106. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false, pf_time_in_us);
  1107. if (rc) {
  1108. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1109. display->name, rc);
  1110. return -EINVAL;
  1111. }
  1112. /*
  1113. * When both DFPS and dynamic clock switch with constant
  1114. * fps features are enabled, wait for dynamic refresh done
  1115. * only in case of clock switch.
  1116. * In case where only fps changes, clock remains same.
  1117. * So, wait for dynamic refresh done is not required.
  1118. */
  1119. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1120. (dyn_clk_caps->maintain_const_fps) &&
  1121. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1122. display_for_each_ctrl(i, display) {
  1123. ctrl = &display->ctrl[i];
  1124. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1125. ctrl->ctrl);
  1126. if (rc)
  1127. DSI_ERR("wait4dfps refresh failed\n");
  1128. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1129. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1130. }
  1131. }
  1132. /* Update the rest of the controllers */
  1133. display_for_each_ctrl(i, display) {
  1134. ctrl = &display->ctrl[i];
  1135. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1136. continue;
  1137. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false, pf_time_in_us);
  1138. if (rc) {
  1139. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1140. display->name, rc);
  1141. return -EINVAL;
  1142. }
  1143. }
  1144. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1145. }
  1146. /* ensure dynamic clk switch flag is reset */
  1147. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1148. if (params->qsync_update) {
  1149. enable = (params->qsync_mode > 0) ? true : false;
  1150. display_for_each_ctrl(i, display)
  1151. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1152. }
  1153. return 0;
  1154. }
  1155. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1156. struct drm_device *dev,
  1157. struct drm_encoder *encoder)
  1158. {
  1159. int rc = 0;
  1160. struct dsi_bridge *bridge;
  1161. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1162. if (!bridge) {
  1163. rc = -ENOMEM;
  1164. goto error;
  1165. }
  1166. bridge->display = display;
  1167. bridge->base.funcs = &dsi_bridge_ops;
  1168. bridge->base.encoder = encoder;
  1169. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1170. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1171. if (rc) {
  1172. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1173. goto error_free_bridge;
  1174. }
  1175. return bridge;
  1176. error_free_bridge:
  1177. kfree(bridge);
  1178. error:
  1179. return ERR_PTR(rc);
  1180. }
  1181. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1182. {
  1183. kfree(bridge);
  1184. }
  1185. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1186. struct dsi_display_mode *mode_b)
  1187. {
  1188. /*
  1189. * POMS cannot happen in conjunction with any other type of mode set.
  1190. * Check to ensure FPS remains same between the modes and also
  1191. * resolution.
  1192. */
  1193. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1194. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1195. (mode_a->timing.h_active == mode_b->timing.h_active));
  1196. }
  1197. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1198. void *display)
  1199. {
  1200. u32 mode_idx = 0, cmp_mode_idx = 0;
  1201. u32 common_mode_caps = 0;
  1202. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1203. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1204. struct list_head *mode_list = &connector->modes;
  1205. struct dsi_display *disp = display;
  1206. struct dsi_panel *panel;
  1207. int mode_count = 0, rc = 0;
  1208. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1209. bool allow_switch = false;
  1210. if (!disp || !disp->panel) {
  1211. DSI_ERR("invalid parameters");
  1212. return;
  1213. }
  1214. panel = disp->panel;
  1215. list_for_each_entry(drm_mode, &connector->modes, head)
  1216. mode_count++;
  1217. list_for_each_entry(drm_mode, &connector->modes, head) {
  1218. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1219. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1220. if (rc)
  1221. return;
  1222. dsi_mode_info = panel_dsi_mode->priv_info;
  1223. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1224. if (mode_idx == mode_count - 1)
  1225. break;
  1226. mode_list = mode_list->next;
  1227. cmp_mode_idx = 1;
  1228. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1229. if (&cmp_drm_mode->head == &connector->modes)
  1230. continue;
  1231. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1232. rc = dsi_display_find_mode(display, &dsi_mode,
  1233. NULL, &cmp_panel_dsi_mode);
  1234. if (rc)
  1235. return;
  1236. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1237. allow_switch = false;
  1238. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1239. cmp_panel_dsi_mode->panel_mode_caps);
  1240. /*
  1241. * FPS switch among video modes, is only supported
  1242. * if DFPS or dynamic clocks are specified.
  1243. * Reject any mode switches between video mode timing
  1244. * nodes if support for those features is not present.
  1245. */
  1246. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1247. allow_switch = true;
  1248. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1249. (panel->dfps_caps.dfps_support ||
  1250. panel->dyn_clk_caps.dyn_clk_support)) {
  1251. allow_switch = true;
  1252. } else {
  1253. if (is_valid_poms_switch(panel_dsi_mode,
  1254. cmp_panel_dsi_mode))
  1255. allow_switch = true;
  1256. }
  1257. if (allow_switch) {
  1258. dsi_mode_info->allowed_mode_switch |=
  1259. BIT(mode_idx + cmp_mode_idx);
  1260. cmp_dsi_mode_info->allowed_mode_switch |=
  1261. BIT(mode_idx);
  1262. }
  1263. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1264. break;
  1265. cmp_mode_idx++;
  1266. }
  1267. mode_idx++;
  1268. }
  1269. }
  1270. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1271. {
  1272. struct sde_connector *c_conn = NULL;
  1273. struct dsi_display *display;
  1274. if (!connector) {
  1275. DSI_ERR("invalid connector\n");
  1276. return -EINVAL;
  1277. }
  1278. c_conn = to_sde_connector(connector);
  1279. display = (struct dsi_display *) c_conn->display;
  1280. display->dyn_bit_clk = value;
  1281. display->dyn_bit_clk_pending = true;
  1282. SDE_EVT32(display->dyn_bit_clk);
  1283. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1284. return 0;
  1285. }