sde_crtc.c 242 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include <linux/file.h>
  32. #include "sde_kms.h"
  33. #include "sde_hw_lm.h"
  34. #include "sde_hw_ctl.h"
  35. #include "sde_hw_dspp.h"
  36. #include "sde_crtc.h"
  37. #include "sde_plane.h"
  38. #include "sde_hw_util.h"
  39. #include "sde_hw_catalog.h"
  40. #include "sde_color_processing.h"
  41. #include "sde_encoder.h"
  42. #include "sde_connector.h"
  43. #include "sde_vbif.h"
  44. #include "sde_power_handle.h"
  45. #include "sde_core_perf.h"
  46. #include "sde_trace.h"
  47. #include "msm_drv.h"
  48. #include "sde_vm.h"
  49. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  50. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  51. /* Max number of planes with hw fences within one commit */
  52. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  53. /* Wait for at most 2 vsync for spec fence bind */
  54. #define SPEC_FENCE_TIMEOUT_MS 84
  55. struct sde_crtc_custom_events {
  56. u32 event;
  57. int (*func)(struct drm_crtc *crtc, bool en,
  58. struct sde_irq_callback *irq);
  59. };
  60. struct vblank_work {
  61. struct kthread_work work;
  62. int crtc_id;
  63. bool enable;
  64. struct msm_drm_private *priv;
  65. };
  66. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  67. bool en, struct sde_irq_callback *ad_irq);
  68. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  71. bool en, struct sde_irq_callback *idle_irq);
  72. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  73. struct sde_irq_callback *noirq);
  74. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  75. bool en, struct sde_irq_callback *idle_irq);
  76. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  77. struct sde_crtc_state *cstate,
  78. void __user *usr_ptr);
  79. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  80. bool en, struct sde_irq_callback *irq);
  81. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  82. bool en, struct sde_irq_callback *irq);
  83. static struct sde_crtc_custom_events custom_events[] = {
  84. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  85. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  86. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  87. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  88. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  89. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  90. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  91. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  92. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  93. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  94. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  95. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  96. };
  97. /* default input fence timeout, in ms */
  98. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  99. /*
  100. * The default input fence timeout is 2 seconds while max allowed
  101. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  102. * tolerance limit.
  103. */
  104. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  105. /* layer mixer index on sde_crtc */
  106. #define LEFT_MIXER 0
  107. #define RIGHT_MIXER 1
  108. #define MISR_BUFF_SIZE 256
  109. /*
  110. * Time period for fps calculation in micro seconds.
  111. * Default value is set to 1 sec.
  112. */
  113. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  114. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  115. #define MAX_FRAME_COUNT 1000
  116. #define MILI_TO_MICRO 1000
  117. #define SKIP_STAGING_PIPE_ZPOS 255
  118. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  119. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  120. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  121. struct drm_crtc_state *state);
  122. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  123. {
  124. struct msm_drm_private *priv;
  125. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  126. SDE_ERROR("invalid crtc\n");
  127. return NULL;
  128. }
  129. priv = crtc->dev->dev_private;
  130. if (!priv || !priv->kms) {
  131. SDE_ERROR("invalid kms\n");
  132. return NULL;
  133. }
  134. return to_sde_kms(priv->kms);
  135. }
  136. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  137. {
  138. struct drm_connector *conn;
  139. struct drm_connector_list_iter conn_iter;
  140. enum sde_wb_usage_type usage_type = 0;
  141. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  142. drm_for_each_connector_iter(conn, &conn_iter) {
  143. if (conn->state && (conn->state->crtc == crtc)
  144. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  145. usage_type = sde_connector_get_property(conn->state,
  146. CONNECTOR_PROP_WB_USAGE_TYPE);
  147. break;
  148. }
  149. }
  150. drm_connector_list_iter_end(&conn_iter);
  151. return usage_type;
  152. }
  153. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  154. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  155. {
  156. struct drm_connector *conn;
  157. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  158. struct drm_connector_list_iter conn_iter;
  159. int i;
  160. if (crtc_state->state) {
  161. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  162. if (conn_state && (conn_state->crtc == crtc)
  163. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  164. virt_conn_state = conn_state;
  165. break;
  166. }
  167. }
  168. } else {
  169. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  170. drm_for_each_connector_iter(conn, &conn_iter) {
  171. if (conn->state && (conn->state->crtc == crtc)
  172. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  173. virt_conn_state = conn->state;
  174. break;
  175. }
  176. }
  177. drm_connector_list_iter_end(&conn_iter);
  178. }
  179. return virt_conn_state;
  180. }
  181. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  182. struct drm_display_mode *mode, u32 *width, u32 *height)
  183. {
  184. struct sde_crtc *sde_crtc;
  185. struct sde_crtc_state *cstate;
  186. struct drm_connector_state *virt_conn_state;
  187. struct sde_connector_state *virt_cstate;
  188. *width = 0;
  189. *height = 0;
  190. if (!crtc || !crtc_state || !mode)
  191. return;
  192. sde_crtc = to_sde_crtc(crtc);
  193. cstate = to_sde_crtc_state(crtc_state);
  194. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  195. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  196. if (cstate->num_ds_enabled) {
  197. *width = cstate->ds_cfg[0].lm_width;
  198. *height = cstate->ds_cfg[0].lm_height;
  199. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  200. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  201. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  202. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  203. } else {
  204. *width = mode->hdisplay / sde_crtc->num_mixers;
  205. *height = mode->vdisplay;
  206. }
  207. }
  208. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  209. struct drm_display_mode *mode, u32 *width, u32 *height)
  210. {
  211. struct sde_crtc *sde_crtc;
  212. struct sde_crtc_state *cstate;
  213. struct drm_connector_state *virt_conn_state;
  214. struct sde_connector_state *virt_cstate;
  215. *width = 0;
  216. *height = 0;
  217. if (!crtc || !crtc_state || !mode)
  218. return;
  219. sde_crtc = to_sde_crtc(crtc);
  220. cstate = to_sde_crtc_state(crtc_state);
  221. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  222. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  223. if (cstate->num_ds_enabled) {
  224. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  225. *height = cstate->ds_cfg[0].lm_height;
  226. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  227. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  228. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  229. } else {
  230. *width = mode->hdisplay;
  231. *height = mode->vdisplay;
  232. }
  233. }
  234. /**
  235. * sde_crtc_calc_fps() - Calculates fps value.
  236. * @sde_crtc : CRTC structure
  237. *
  238. * This function is called at frame done. It counts the number
  239. * of frames done for every 1 sec. Stores the value in measured_fps.
  240. * measured_fps value is 10 times the calculated fps value.
  241. * For example, measured_fps= 594 for calculated fps of 59.4
  242. */
  243. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  244. {
  245. ktime_t current_time_us;
  246. u64 fps, diff_us;
  247. current_time_us = ktime_get();
  248. diff_us = (u64)ktime_us_delta(current_time_us,
  249. sde_crtc->fps_info.last_sampled_time_us);
  250. sde_crtc->fps_info.frame_count++;
  251. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  252. /* Multiplying with 10 to get fps in floating point */
  253. fps = ((u64)sde_crtc->fps_info.frame_count)
  254. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  255. do_div(fps, diff_us);
  256. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  257. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  258. sde_crtc->base.base.id, (unsigned int)fps/10,
  259. (unsigned int)fps%10);
  260. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  261. sde_crtc->fps_info.frame_count = 0;
  262. }
  263. if (!sde_crtc->fps_info.time_buf)
  264. return;
  265. /**
  266. * Array indexing is based on sliding window algorithm.
  267. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  268. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  269. * counter loops around and comes back to the first index to store
  270. * the next ktime.
  271. */
  272. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  273. ktime_get();
  274. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  275. }
  276. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  277. {
  278. if (!sde_crtc)
  279. return;
  280. }
  281. #if IS_ENABLED(CONFIG_DEBUG_FS)
  282. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  283. {
  284. struct sde_crtc *sde_crtc;
  285. u64 fps_int, fps_float;
  286. ktime_t current_time_us;
  287. u64 fps, diff_us;
  288. if (!s || !s->private) {
  289. SDE_ERROR("invalid input param(s)\n");
  290. return -EAGAIN;
  291. }
  292. sde_crtc = s->private;
  293. current_time_us = ktime_get();
  294. diff_us = (u64)ktime_us_delta(current_time_us,
  295. sde_crtc->fps_info.last_sampled_time_us);
  296. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  297. /* Multiplying with 10 to get fps in floating point */
  298. fps = ((u64)sde_crtc->fps_info.frame_count)
  299. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  300. do_div(fps, diff_us);
  301. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  302. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  303. sde_crtc->fps_info.frame_count = 0;
  304. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  305. sde_crtc->base.base.id, (unsigned int)fps/10,
  306. (unsigned int)fps%10);
  307. }
  308. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  309. fps_float = do_div(fps_int, 10);
  310. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  311. return 0;
  312. }
  313. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  314. {
  315. return single_open(file, _sde_debugfs_fps_status_show,
  316. inode->i_private);
  317. }
  318. #endif /* CONFIG_DEBUG_FS */
  319. static ssize_t fps_periodicity_ms_store(struct device *device,
  320. struct device_attribute *attr, const char *buf, size_t count)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. int res;
  325. /* Base of the input */
  326. int cnt = 10;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. if (!crtc)
  333. return -EINVAL;
  334. sde_crtc = to_sde_crtc(crtc);
  335. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  336. if (res < 0)
  337. return res;
  338. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  339. sde_crtc->fps_info.fps_periodic_duration =
  340. DEFAULT_FPS_PERIOD_1_SEC;
  341. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  342. MAX_FPS_PERIOD_5_SECONDS)
  343. sde_crtc->fps_info.fps_periodic_duration =
  344. MAX_FPS_PERIOD_5_SECONDS;
  345. else
  346. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  347. return count;
  348. }
  349. static ssize_t fps_periodicity_ms_show(struct device *device,
  350. struct device_attribute *attr, char *buf)
  351. {
  352. struct drm_crtc *crtc;
  353. struct sde_crtc *sde_crtc;
  354. if (!device || !buf) {
  355. SDE_ERROR("invalid input param(s)\n");
  356. return -EAGAIN;
  357. }
  358. crtc = dev_get_drvdata(device);
  359. if (!crtc)
  360. return -EINVAL;
  361. sde_crtc = to_sde_crtc(crtc);
  362. return scnprintf(buf, PAGE_SIZE, "%d\n",
  363. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  364. }
  365. static ssize_t measured_fps_show(struct device *device,
  366. struct device_attribute *attr, char *buf)
  367. {
  368. struct drm_crtc *crtc;
  369. struct sde_crtc *sde_crtc;
  370. uint64_t fps_int, fps_decimal;
  371. u64 fps = 0, frame_count = 0;
  372. ktime_t current_time;
  373. int i = 0, current_time_index;
  374. u64 diff_us;
  375. if (!device || !buf) {
  376. SDE_ERROR("invalid input param(s)\n");
  377. return -EAGAIN;
  378. }
  379. crtc = dev_get_drvdata(device);
  380. if (!crtc) {
  381. scnprintf(buf, PAGE_SIZE, "fps information not available");
  382. return -EINVAL;
  383. }
  384. sde_crtc = to_sde_crtc(crtc);
  385. if (!sde_crtc->fps_info.time_buf) {
  386. scnprintf(buf, PAGE_SIZE,
  387. "timebuf null - fps information not available");
  388. return -EINVAL;
  389. }
  390. /**
  391. * Whenever the time_index counter comes to zero upon decrementing,
  392. * it is set to the last index since it is the next index that we
  393. * should check for calculating the buftime.
  394. */
  395. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  396. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  397. current_time = ktime_get();
  398. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  399. u64 ptime = (u64)ktime_to_us(current_time);
  400. u64 buftime = (u64)ktime_to_us(
  401. sde_crtc->fps_info.time_buf[current_time_index]);
  402. diff_us = (u64)ktime_us_delta(current_time,
  403. sde_crtc->fps_info.time_buf[current_time_index]);
  404. if (ptime > buftime && diff_us >= (u64)
  405. sde_crtc->fps_info.fps_periodic_duration) {
  406. /* Multiplying with 10 to get fps in floating point */
  407. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  408. do_div(fps, diff_us);
  409. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  410. SDE_DEBUG("measured fps: %d\n",
  411. sde_crtc->fps_info.measured_fps);
  412. break;
  413. }
  414. current_time_index = (current_time_index == 0) ?
  415. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  416. SDE_DEBUG("current time index: %d\n", current_time_index);
  417. frame_count++;
  418. }
  419. if (i == MAX_FRAME_COUNT) {
  420. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  421. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  422. diff_us = (u64)ktime_us_delta(current_time,
  423. sde_crtc->fps_info.time_buf[current_time_index]);
  424. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  425. /* Multiplying with 10 to get fps in floating point */
  426. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  427. do_div(fps, diff_us);
  428. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  429. }
  430. }
  431. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  432. fps_decimal = do_div(fps_int, 10);
  433. return scnprintf(buf, PAGE_SIZE,
  434. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  435. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  436. }
  437. static ssize_t vsync_event_show(struct device *device,
  438. struct device_attribute *attr, char *buf)
  439. {
  440. struct drm_crtc *crtc;
  441. struct sde_crtc *sde_crtc;
  442. struct drm_encoder *encoder;
  443. int avr_status = -EPIPE;
  444. if (!device || !buf) {
  445. SDE_ERROR("invalid input param(s)\n");
  446. return -EAGAIN;
  447. }
  448. crtc = dev_get_drvdata(device);
  449. sde_crtc = to_sde_crtc(crtc);
  450. mutex_lock(&sde_crtc->crtc_lock);
  451. if (sde_crtc->enabled) {
  452. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  453. if (sde_encoder_in_clone_mode(encoder))
  454. continue;
  455. avr_status = sde_encoder_get_avr_status(encoder);
  456. break;
  457. }
  458. }
  459. mutex_unlock(&sde_crtc->crtc_lock);
  460. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  461. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  462. }
  463. static ssize_t retire_frame_event_show(struct device *device,
  464. struct device_attribute *attr, char *buf)
  465. {
  466. struct drm_crtc *crtc;
  467. struct sde_crtc *sde_crtc;
  468. if (!device || !buf) {
  469. SDE_ERROR("invalid input param(s)\n");
  470. return -EAGAIN;
  471. }
  472. crtc = dev_get_drvdata(device);
  473. sde_crtc = to_sde_crtc(crtc);
  474. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  475. ktime_to_ns(sde_crtc->retire_frame_event_time));
  476. }
  477. static DEVICE_ATTR_RO(vsync_event);
  478. static DEVICE_ATTR_RO(measured_fps);
  479. static DEVICE_ATTR_RW(fps_periodicity_ms);
  480. static DEVICE_ATTR_RO(retire_frame_event);
  481. static struct attribute *sde_crtc_dev_attrs[] = {
  482. &dev_attr_vsync_event.attr,
  483. &dev_attr_measured_fps.attr,
  484. &dev_attr_fps_periodicity_ms.attr,
  485. &dev_attr_retire_frame_event.attr,
  486. NULL
  487. };
  488. static const struct attribute_group sde_crtc_attr_group = {
  489. .attrs = sde_crtc_dev_attrs,
  490. };
  491. static const struct attribute_group *sde_crtc_attr_groups[] = {
  492. &sde_crtc_attr_group,
  493. NULL,
  494. };
  495. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  496. {
  497. struct drm_event event;
  498. uint32_t *data = (uint32_t *)payload;
  499. if (!crtc) {
  500. SDE_ERROR("invalid crtc\n");
  501. return;
  502. }
  503. event.type = type;
  504. event.length = len;
  505. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  506. SDE_EVT32(DRMID(crtc), type, len, *data,
  507. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  508. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  509. DRMID(crtc), type, payload, *data);
  510. }
  511. static void sde_crtc_destroy(struct drm_crtc *crtc)
  512. {
  513. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  514. SDE_DEBUG("\n");
  515. if (!crtc)
  516. return;
  517. if (sde_crtc->vsync_event_sf)
  518. sysfs_put(sde_crtc->vsync_event_sf);
  519. if (sde_crtc->retire_frame_event_sf)
  520. sysfs_put(sde_crtc->retire_frame_event_sf);
  521. if (sde_crtc->sysfs_dev)
  522. device_unregister(sde_crtc->sysfs_dev);
  523. if (sde_crtc->blob_info)
  524. drm_property_blob_put(sde_crtc->blob_info);
  525. msm_property_destroy(&sde_crtc->property_info);
  526. sde_cp_crtc_destroy_properties(crtc);
  527. sde_fence_deinit(sde_crtc->output_fence);
  528. _sde_crtc_deinit_events(sde_crtc);
  529. drm_crtc_cleanup(crtc);
  530. mutex_destroy(&sde_crtc->crtc_lock);
  531. kfree(sde_crtc);
  532. }
  533. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  534. struct drm_atomic_state *state)
  535. {
  536. struct drm_connector *conn;
  537. struct drm_connector_state *conn_state;
  538. int i;
  539. for_each_new_connector_in_state(state, conn, conn_state, i) {
  540. if (!conn_state || conn_state->crtc != crtc)
  541. continue;
  542. return to_sde_connector_state(conn_state);
  543. }
  544. return NULL;
  545. }
  546. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  547. {
  548. struct drm_connector *connector;
  549. struct drm_encoder *encoder;
  550. struct sde_connector_state *conn_state;
  551. bool encoder_valid = false;
  552. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  553. c_state->encoder_mask) {
  554. if (!sde_encoder_in_clone_mode(encoder)) {
  555. encoder_valid = true;
  556. break;
  557. }
  558. }
  559. if (!encoder_valid)
  560. return NULL;
  561. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  562. if (!connector)
  563. return NULL;
  564. conn_state = to_sde_connector_state(connector->state);
  565. if (!conn_state)
  566. return NULL;
  567. return &conn_state->msm_mode;
  568. }
  569. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  570. const struct drm_display_mode *mode,
  571. struct drm_display_mode *adjusted_mode)
  572. {
  573. struct msm_display_mode *msm_mode;
  574. struct drm_crtc_state *c_state;
  575. struct drm_connector *connector;
  576. struct drm_encoder *encoder;
  577. struct drm_connector_state *new_conn_state;
  578. struct sde_connector_state *c_conn_state = NULL;
  579. bool encoder_valid = false;
  580. int i;
  581. SDE_DEBUG("\n");
  582. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  583. adjusted_mode);
  584. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  585. c_state->encoder_mask) {
  586. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  587. encoder_valid = true;
  588. break;
  589. }
  590. }
  591. if (!encoder_valid) {
  592. SDE_ERROR("encoder not found\n");
  593. return true;
  594. }
  595. for_each_new_connector_in_state(c_state->state, connector,
  596. new_conn_state, i) {
  597. if (new_conn_state->best_encoder == encoder) {
  598. c_conn_state = to_sde_connector_state(new_conn_state);
  599. break;
  600. }
  601. }
  602. if (!c_conn_state) {
  603. SDE_ERROR("could not get connector state\n");
  604. return true;
  605. }
  606. msm_mode = &c_conn_state->msm_mode;
  607. if ((msm_is_mode_seamless(msm_mode) ||
  608. (msm_is_mode_seamless_vrr(msm_mode) ||
  609. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  610. (!crtc->enabled)) {
  611. SDE_ERROR("crtc state prevents seamless transition\n");
  612. return false;
  613. }
  614. return true;
  615. }
  616. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  617. struct sde_plane_state *pstate, struct sde_format *format)
  618. {
  619. uint32_t blend_op, fg_alpha, bg_alpha;
  620. uint32_t blend_type;
  621. struct sde_hw_mixer *lm = mixer->hw_lm;
  622. /* default to opaque blending */
  623. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  624. bg_alpha = 0xFF - fg_alpha;
  625. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  626. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  627. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  628. switch (blend_type) {
  629. case SDE_DRM_BLEND_OP_OPAQUE:
  630. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  631. SDE_BLEND_BG_ALPHA_BG_CONST;
  632. break;
  633. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  634. if (format->alpha_enable) {
  635. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  636. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  637. if (fg_alpha != 0xff) {
  638. bg_alpha = fg_alpha;
  639. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  640. SDE_BLEND_BG_INV_MOD_ALPHA;
  641. } else {
  642. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  643. }
  644. }
  645. break;
  646. case SDE_DRM_BLEND_OP_COVERAGE:
  647. if (format->alpha_enable) {
  648. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  649. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  650. if (fg_alpha != 0xff) {
  651. bg_alpha = fg_alpha;
  652. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  653. SDE_BLEND_BG_MOD_ALPHA |
  654. SDE_BLEND_BG_INV_MOD_ALPHA;
  655. } else {
  656. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  657. }
  658. }
  659. break;
  660. default:
  661. /* do nothing */
  662. break;
  663. }
  664. if (lm->ops.setup_blend_config)
  665. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  666. SDE_DEBUG(
  667. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  668. (char *) &format->base.pixel_format,
  669. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  670. }
  671. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  672. {
  673. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  674. struct sde_crtc_state *cstate;
  675. cstate = to_sde_crtc_state(crtc->state);
  676. if (!cstate->line_insertion.panel_line_insertion_enable)
  677. return;
  678. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  679. &padding_start, &padding_height);
  680. *y = padding_y;
  681. *h = padding_height;
  682. }
  683. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  684. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  685. struct sde_hw_dim_layer *dim_layer)
  686. {
  687. struct sde_crtc_state *cstate;
  688. struct sde_hw_mixer *lm;
  689. struct sde_hw_dim_layer split_dim_layer;
  690. int i;
  691. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  692. SDE_DEBUG("empty dim_layer\n");
  693. return;
  694. }
  695. cstate = to_sde_crtc_state(crtc->state);
  696. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  697. dim_layer->flags, dim_layer->stage);
  698. split_dim_layer.stage = dim_layer->stage;
  699. split_dim_layer.color_fill = dim_layer->color_fill;
  700. /*
  701. * traverse through the layer mixers attached to crtc and find the
  702. * intersecting dim layer rect in each LM and program accordingly.
  703. */
  704. for (i = 0; i < sde_crtc->num_mixers; i++) {
  705. split_dim_layer.flags = dim_layer->flags;
  706. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  707. &split_dim_layer.rect);
  708. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  709. /*
  710. * no extra programming required for non-intersecting
  711. * layer mixers with INCLUSIVE dim layer
  712. */
  713. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  714. continue;
  715. /*
  716. * program the other non-intersecting layer mixers with
  717. * INCLUSIVE dim layer of full size for uniformity
  718. * with EXCLUSIVE dim layer config.
  719. */
  720. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  721. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  722. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  723. sizeof(split_dim_layer.rect));
  724. } else {
  725. split_dim_layer.rect.x =
  726. split_dim_layer.rect.x -
  727. cstate->lm_roi[i].x;
  728. split_dim_layer.rect.y =
  729. split_dim_layer.rect.y -
  730. cstate->lm_roi[i].y;
  731. }
  732. /* update dim layer rect for panel stacking crtc */
  733. if (cstate->line_insertion.padding_height)
  734. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  735. &split_dim_layer.rect.h);
  736. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  737. cstate->lm_roi[i].x,
  738. cstate->lm_roi[i].y,
  739. cstate->lm_roi[i].w,
  740. cstate->lm_roi[i].h,
  741. dim_layer->rect.x,
  742. dim_layer->rect.y,
  743. dim_layer->rect.w,
  744. dim_layer->rect.h,
  745. split_dim_layer.rect.x,
  746. split_dim_layer.rect.y,
  747. split_dim_layer.rect.w,
  748. split_dim_layer.rect.h);
  749. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  750. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  751. split_dim_layer.rect.w, split_dim_layer.rect.h);
  752. lm = mixer[i].hw_lm;
  753. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  754. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  755. }
  756. }
  757. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  758. const struct sde_rect **crtc_roi)
  759. {
  760. struct sde_crtc_state *crtc_state;
  761. if (!state || !crtc_roi)
  762. return;
  763. crtc_state = to_sde_crtc_state(state);
  764. *crtc_roi = &crtc_state->crtc_roi;
  765. }
  766. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  767. {
  768. struct sde_crtc_state *cstate;
  769. struct sde_crtc *sde_crtc;
  770. if (!state || !state->crtc)
  771. return false;
  772. sde_crtc = to_sde_crtc(state->crtc);
  773. cstate = to_sde_crtc_state(state);
  774. return msm_property_is_dirty(&sde_crtc->property_info,
  775. &cstate->property_state, CRTC_PROP_ROI_V1);
  776. }
  777. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  778. void __user *usr_ptr)
  779. {
  780. struct drm_crtc *crtc;
  781. struct sde_crtc_state *cstate;
  782. struct sde_drm_roi_v1 roi_v1;
  783. int i;
  784. if (!state) {
  785. SDE_ERROR("invalid args\n");
  786. return -EINVAL;
  787. }
  788. cstate = to_sde_crtc_state(state);
  789. crtc = cstate->base.crtc;
  790. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  791. memset(&cstate->cached_user_roi_list, 0, sizeof(cstate->cached_user_roi_list));
  792. if (!usr_ptr) {
  793. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  794. return 0;
  795. }
  796. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  797. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  798. return -EINVAL;
  799. }
  800. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  801. if (roi_v1.num_rects == 0) {
  802. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  803. return 0;
  804. }
  805. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  806. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  807. roi_v1.num_rects);
  808. return -EINVAL;
  809. }
  810. cstate->user_roi_list.roi_feature_flags = roi_v1.roi_feature_flags;
  811. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  812. for (i = 0; i < roi_v1.num_rects; ++i) {
  813. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  814. if (cstate->user_roi_list.roi_feature_flags & SDE_DRM_ROI_SPR_FLAG_EN)
  815. cstate->user_roi_list.spr_roi[i] = roi_v1.spr_roi[i];
  816. else
  817. /*
  818. * backward compatible, spr_roi has the same value with roi,
  819. * it will have the same behavior with before.
  820. */
  821. cstate->user_roi_list.spr_roi[i] = roi_v1.roi[i];
  822. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  823. DRMID(crtc), i,
  824. cstate->user_roi_list.roi[i].x1,
  825. cstate->user_roi_list.roi[i].y1,
  826. cstate->user_roi_list.roi[i].x2,
  827. cstate->user_roi_list.roi[i].y2);
  828. SDE_EVT32_VERBOSE(DRMID(crtc),
  829. cstate->user_roi_list.roi[i].x1,
  830. cstate->user_roi_list.roi[i].y1,
  831. cstate->user_roi_list.roi[i].x2,
  832. cstate->user_roi_list.roi[i].y2);
  833. SDE_DEBUG("crtc%d, roi_feature_flags %d: spr roi%d: spr roi (%d,%d) (%d,%d)\n",
  834. DRMID(crtc), roi_v1.roi_feature_flags, i,
  835. roi_v1.spr_roi[i].x1,
  836. roi_v1.spr_roi[i].y1,
  837. roi_v1.spr_roi[i].x2,
  838. roi_v1.spr_roi[i].y2);
  839. SDE_EVT32_VERBOSE(DRMID(crtc), roi_v1.roi_feature_flags,
  840. roi_v1.spr_roi[i].x1,
  841. roi_v1.spr_roi[i].y1,
  842. roi_v1.spr_roi[i].x2,
  843. roi_v1.spr_roi[i].y2);
  844. }
  845. return 0;
  846. }
  847. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  848. struct drm_crtc_state *state)
  849. {
  850. struct drm_connector *conn;
  851. struct drm_connector_state *conn_state;
  852. struct sde_crtc *sde_crtc;
  853. struct sde_crtc_state *crtc_state;
  854. struct sde_rect *crtc_roi;
  855. struct msm_mode_info mode_info;
  856. int i = 0, rc;
  857. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  858. u32 crtc_width, crtc_height;
  859. struct drm_display_mode *adj_mode;
  860. if (!crtc || !state)
  861. return -EINVAL;
  862. sde_crtc = to_sde_crtc(crtc);
  863. crtc_state = to_sde_crtc_state(state);
  864. crtc_roi = &crtc_state->crtc_roi;
  865. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  866. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  867. struct sde_connector *sde_conn;
  868. struct sde_connector_state *sde_conn_state;
  869. struct sde_rect conn_roi;
  870. if (!conn_state || conn_state->crtc != crtc)
  871. continue;
  872. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  873. if (rc) {
  874. SDE_ERROR("failed to get mode info\n");
  875. return -EINVAL;
  876. }
  877. sde_conn = to_sde_connector(conn_state->connector);
  878. sde_conn_state = to_sde_connector_state(conn_state);
  879. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  880. &sde_conn_state->property_state,
  881. CONNECTOR_PROP_ROI_V1);
  882. /*
  883. * Check against CRTC ROI and Connector ROI not being updated together.
  884. * This restriction should be relaxed when Connector ROI scaling is
  885. * supported and while in clone mode.
  886. */
  887. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  888. is_conn_roi_dirty != is_crtc_roi_dirty) {
  889. SDE_ERROR("connector/crtc rois not updated together\n");
  890. return -EINVAL;
  891. }
  892. if (!mode_info.roi_caps.enabled)
  893. continue;
  894. /*
  895. * When enable spr 2D filter in PU, it require over fetch lines.
  896. * In this case, the roi size of connector and crtc are different.
  897. * But the spr_roi is the original roi with over fetch lines,
  898. * that should same with connector size.
  899. */
  900. if (memcmp(&sde_conn_state->rois.roi, &crtc_state->user_roi_list.spr_roi,
  901. sizeof(crtc_state->user_roi_list.spr_roi)) &&
  902. (sde_conn_state->rois.num_rects !=
  903. crtc_state->user_roi_list.num_rects)) {
  904. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  905. sde_crtc->name);
  906. return -EINVAL;
  907. }
  908. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  909. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  910. conn_roi.x, conn_roi.y,
  911. conn_roi.w, conn_roi.h);
  912. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  913. conn_roi.x, conn_roi.y,
  914. conn_roi.w, conn_roi.h);
  915. }
  916. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  917. /* clear the ROI to null if it matches full screen anyways */
  918. adj_mode = &state->adjusted_mode;
  919. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  920. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  921. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  922. memset(crtc_roi, 0, sizeof(*crtc_roi));
  923. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  924. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  925. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  926. return 0;
  927. }
  928. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  929. struct drm_crtc_state *state)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *crtc_state;
  933. struct drm_connector *conn;
  934. struct drm_connector_state *conn_state;
  935. int i;
  936. if (!crtc || !state)
  937. return -EINVAL;
  938. sde_crtc = to_sde_crtc(crtc);
  939. crtc_state = to_sde_crtc_state(state);
  940. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  941. return 0;
  942. /* partial update active, check if autorefresh is also requested */
  943. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  944. uint64_t autorefresh;
  945. if (!conn_state || conn_state->crtc != crtc)
  946. continue;
  947. autorefresh = sde_connector_get_property(conn_state,
  948. CONNECTOR_PROP_AUTOREFRESH);
  949. if (autorefresh) {
  950. SDE_ERROR(
  951. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  952. sde_crtc->name, autorefresh);
  953. return -EINVAL;
  954. }
  955. }
  956. return 0;
  957. }
  958. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  959. struct drm_crtc_state *state, int lm_idx)
  960. {
  961. struct sde_kms *sde_kms;
  962. struct sde_crtc *sde_crtc;
  963. struct sde_crtc_state *crtc_state;
  964. const struct sde_rect *crtc_roi;
  965. const struct sde_rect *lm_bounds;
  966. struct sde_rect *lm_roi;
  967. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  968. return -EINVAL;
  969. sde_kms = _sde_crtc_get_kms(crtc);
  970. if (!sde_kms || !sde_kms->catalog) {
  971. SDE_ERROR("invalid parameters\n");
  972. return -EINVAL;
  973. }
  974. sde_crtc = to_sde_crtc(crtc);
  975. crtc_state = to_sde_crtc_state(state);
  976. crtc_roi = &crtc_state->crtc_roi;
  977. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  978. lm_roi = &crtc_state->lm_roi[lm_idx];
  979. if (sde_kms_rect_is_null(crtc_roi))
  980. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  981. else
  982. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  983. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  984. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  985. /*
  986. * partial update is not supported with 3dmux dsc or dest scaler.
  987. * hence, crtc roi must match the mixer dimensions.
  988. */
  989. if (crtc_state->num_ds_enabled ||
  990. sde_rm_topology_is_group(&sde_kms->rm, state,
  991. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  992. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  993. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  994. return -EINVAL;
  995. }
  996. }
  997. /* if any dimension is zero, clear all dimensions for clarity */
  998. if (sde_kms_rect_is_null(lm_roi))
  999. memset(lm_roi, 0, sizeof(*lm_roi));
  1000. return 0;
  1001. }
  1002. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  1003. struct drm_crtc_state *state)
  1004. {
  1005. struct sde_crtc *sde_crtc;
  1006. struct sde_crtc_state *crtc_state;
  1007. u32 disp_bitmask = 0;
  1008. int i;
  1009. if (!crtc || !state) {
  1010. pr_err("Invalid crtc or state\n");
  1011. return 0;
  1012. }
  1013. sde_crtc = to_sde_crtc(crtc);
  1014. crtc_state = to_sde_crtc_state(state);
  1015. /* pingpong split: one ROI, one LM, two physical displays */
  1016. if (crtc_state->is_ppsplit) {
  1017. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  1018. struct sde_rect *roi = &crtc_state->lm_roi[0];
  1019. if (sde_kms_rect_is_null(roi))
  1020. disp_bitmask = 0;
  1021. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  1022. disp_bitmask = BIT(0); /* left only */
  1023. else if (roi->x >= lm_split_width)
  1024. disp_bitmask = BIT(1); /* right only */
  1025. else
  1026. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1027. } else if (sde_crtc->mixers_swapped) {
  1028. disp_bitmask = BIT(0);
  1029. } else {
  1030. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1031. if (!sde_kms_rect_is_null(
  1032. &crtc_state->lm_roi[i]))
  1033. disp_bitmask |= BIT(i);
  1034. }
  1035. }
  1036. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1037. return disp_bitmask;
  1038. }
  1039. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1040. struct drm_crtc_state *state)
  1041. {
  1042. struct sde_crtc *sde_crtc;
  1043. struct sde_crtc_state *crtc_state;
  1044. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1045. if (!crtc || !state)
  1046. return -EINVAL;
  1047. sde_crtc = to_sde_crtc(crtc);
  1048. crtc_state = to_sde_crtc_state(state);
  1049. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1050. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1051. sde_crtc->name, sde_crtc->num_mixers);
  1052. return -EINVAL;
  1053. }
  1054. /*
  1055. * If using pingpong split: one ROI, one LM, two physical displays
  1056. * then the ROI must be centered on the panel split boundary and
  1057. * be of equal width across the split.
  1058. */
  1059. if (crtc_state->is_ppsplit) {
  1060. u16 panel_split_width;
  1061. u32 display_mask;
  1062. roi[0] = &crtc_state->lm_roi[0];
  1063. if (sde_kms_rect_is_null(roi[0]))
  1064. return 0;
  1065. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1066. if (display_mask != (BIT(0) | BIT(1)))
  1067. return 0;
  1068. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1069. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1070. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1071. sde_crtc->name, roi[0]->x, roi[0]->w,
  1072. panel_split_width);
  1073. return -EINVAL;
  1074. }
  1075. return 0;
  1076. }
  1077. /*
  1078. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1079. * LMs and be of equal width.
  1080. */
  1081. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1082. return 0;
  1083. roi[0] = &crtc_state->lm_roi[0];
  1084. roi[1] = &crtc_state->lm_roi[1];
  1085. /* if one of the roi is null it's a left/right-only update */
  1086. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1087. return 0;
  1088. /* check lm rois are equal width & first roi ends at 2nd roi */
  1089. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1090. SDE_ERROR(
  1091. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1092. sde_crtc->name, roi[0]->x, roi[0]->w,
  1093. roi[1]->x, roi[1]->w);
  1094. return -EINVAL;
  1095. }
  1096. return 0;
  1097. }
  1098. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1099. struct drm_crtc_state *state)
  1100. {
  1101. struct sde_crtc *sde_crtc;
  1102. struct sde_crtc_state *crtc_state;
  1103. const struct sde_rect *crtc_roi;
  1104. const struct drm_plane_state *pstate;
  1105. struct drm_plane *plane;
  1106. if (!crtc || !state)
  1107. return -EINVAL;
  1108. /*
  1109. * Reject commit if a Plane CRTC destination coordinates fall outside
  1110. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1111. * if they are specified, not Plane CRTC ROIs.
  1112. */
  1113. sde_crtc = to_sde_crtc(crtc);
  1114. crtc_state = to_sde_crtc_state(state);
  1115. crtc_roi = &crtc_state->crtc_roi;
  1116. if (sde_kms_rect_is_null(crtc_roi))
  1117. return 0;
  1118. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1119. struct sde_rect plane_roi, intersection;
  1120. if (IS_ERR_OR_NULL(pstate)) {
  1121. int rc = PTR_ERR(pstate);
  1122. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1123. sde_crtc->name, plane->base.id, rc);
  1124. return rc;
  1125. }
  1126. plane_roi.x = pstate->crtc_x;
  1127. plane_roi.y = pstate->crtc_y;
  1128. plane_roi.w = pstate->crtc_w;
  1129. plane_roi.h = pstate->crtc_h;
  1130. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1131. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1132. SDE_ERROR(
  1133. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1134. sde_crtc->name, plane->base.id,
  1135. plane_roi.x, plane_roi.y,
  1136. plane_roi.w, plane_roi.h,
  1137. crtc_roi->x, crtc_roi->y,
  1138. crtc_roi->w, crtc_roi->h);
  1139. return -E2BIG;
  1140. }
  1141. }
  1142. return 0;
  1143. }
  1144. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1145. struct drm_crtc_state *state)
  1146. {
  1147. struct sde_crtc *sde_crtc;
  1148. struct sde_crtc_state *sde_crtc_state;
  1149. struct msm_mode_info *mode_info;
  1150. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1151. struct drm_display_mode *adj_mode;
  1152. int rc = 0, lm_idx, i;
  1153. struct drm_connector *conn;
  1154. struct drm_connector_state *conn_state;
  1155. if (!crtc || !state)
  1156. return -EINVAL;
  1157. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1158. if (!mode_info)
  1159. return -ENOMEM;
  1160. sde_crtc = to_sde_crtc(crtc);
  1161. sde_crtc_state = to_sde_crtc_state(state);
  1162. adj_mode = &state->adjusted_mode;
  1163. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1164. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1165. /* check cumulative mixer w/h is equal full crtc w/h */
  1166. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1167. || (mixer_height != crtc_height))) {
  1168. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1169. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1170. sde_crtc->num_mixers);
  1171. rc = -EINVAL;
  1172. goto end;
  1173. } else if (state->state) {
  1174. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1175. if (conn_state && (conn_state->crtc == crtc)
  1176. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn_state)
  1177. && (crtc_width % 4))
  1178. || (sde_connector_is_quadpipe_3d_merge_enabled(conn_state)
  1179. && (crtc_width % 8)))) {
  1180. SDE_ERROR(
  1181. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1182. sde_crtc->name, mixer_width,
  1183. crtc_width, sde_crtc->num_mixers);
  1184. return -EINVAL;
  1185. }
  1186. }
  1187. }
  1188. /*
  1189. * check connector array cached at modeset time since incoming atomic
  1190. * state may not include any connectors if they aren't modified
  1191. */
  1192. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1193. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1194. if (!conn || !conn->state)
  1195. continue;
  1196. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1197. if (rc) {
  1198. SDE_ERROR("failed to get mode info\n");
  1199. rc = -EINVAL;
  1200. goto end;
  1201. }
  1202. if (sde_connector_is_3d_merge_enabled(conn->state) && (mixer_width % 2)) {
  1203. SDE_ERROR(
  1204. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1205. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1206. rc = -EINVAL;
  1207. goto end;
  1208. }
  1209. if (!mode_info->roi_caps.enabled)
  1210. continue;
  1211. if (sde_crtc_state->user_roi_list.num_rects >
  1212. mode_info->roi_caps.num_roi) {
  1213. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1214. sde_crtc_state->user_roi_list.num_rects,
  1215. mode_info->roi_caps.num_roi);
  1216. rc = -E2BIG;
  1217. goto end;
  1218. }
  1219. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1220. if (rc)
  1221. goto end;
  1222. rc = _sde_crtc_check_autorefresh(crtc, state);
  1223. if (rc)
  1224. goto end;
  1225. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1226. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1227. if (rc)
  1228. goto end;
  1229. }
  1230. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1231. if (rc)
  1232. goto end;
  1233. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1234. if (rc)
  1235. goto end;
  1236. }
  1237. end:
  1238. kfree(mode_info);
  1239. return rc;
  1240. }
  1241. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1242. {
  1243. if (b == 0)
  1244. return a;
  1245. return _sde_crtc_calc_gcd(b, a % b);
  1246. }
  1247. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1248. {
  1249. struct sde_kms *kms;
  1250. struct sde_crtc *sde_crtc;
  1251. struct sde_crtc_state *sde_crtc_state;
  1252. struct drm_connector *conn;
  1253. struct msm_mode_info mode_info;
  1254. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1255. struct msm_sub_mode sub_mode;
  1256. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1257. int rc;
  1258. struct drm_encoder *encoder;
  1259. const u32 max_encoder_cnt = 1;
  1260. u32 encoder_cnt = 0;
  1261. kms = _sde_crtc_get_kms(crtc);
  1262. if (!kms || !kms->catalog) {
  1263. SDE_ERROR("invalid kms\n");
  1264. return -EINVAL;
  1265. }
  1266. sde_crtc = to_sde_crtc(crtc);
  1267. sde_crtc_state = to_sde_crtc_state(state);
  1268. /* panel stacking only support single connector */
  1269. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1270. encoder_cnt++;
  1271. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1272. encoder_cnt > max_encoder_cnt) {
  1273. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1274. state->mode_changed, encoder_cnt);
  1275. sde_crtc_state->line_insertion.padding_height = 0;
  1276. return 0;
  1277. }
  1278. conn = sde_crtc_state->connectors[0];
  1279. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1280. if (rc) {
  1281. SDE_ERROR("failed to get mode info %d\n", rc);
  1282. return -EINVAL;
  1283. }
  1284. if (!mode_info.vpadding) {
  1285. sde_crtc_state->line_insertion.padding_height = 0;
  1286. return 0;
  1287. }
  1288. if (mode_info.vpadding < state->mode.vdisplay) {
  1289. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1290. mode_info.vpadding, state->mode.vdisplay);
  1291. return -EINVAL;
  1292. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1293. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1294. mode_info.vpadding, state->mode.vdisplay);
  1295. sde_crtc_state->line_insertion.padding_height = 0;
  1296. return 0;
  1297. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1298. return 0; /* skip calculation if already cached */
  1299. }
  1300. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1301. if (!gcd) {
  1302. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1303. mode_info.vpadding, state->mode.vdisplay);
  1304. return -EINVAL;
  1305. }
  1306. num_of_active_lines = state->mode.vdisplay;
  1307. do_div(num_of_active_lines, gcd);
  1308. num_of_dummy_lines = mode_info.vpadding;
  1309. do_div(num_of_dummy_lines, gcd);
  1310. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1311. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1312. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1313. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1314. num_of_dummy_lines);
  1315. return -EINVAL;
  1316. }
  1317. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1318. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1319. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1320. return 0;
  1321. }
  1322. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1323. {
  1324. struct sde_crtc *sde_crtc;
  1325. struct sde_crtc_state *cstate;
  1326. const struct sde_rect *lm_roi;
  1327. struct sde_hw_mixer *hw_lm;
  1328. bool right_mixer = false;
  1329. bool lm_updated = false;
  1330. int lm_idx;
  1331. if (!crtc)
  1332. return;
  1333. sde_crtc = to_sde_crtc(crtc);
  1334. cstate = to_sde_crtc_state(crtc->state);
  1335. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1336. struct sde_hw_mixer_cfg cfg;
  1337. lm_roi = &cstate->lm_roi[lm_idx];
  1338. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1339. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1340. if (sde_crtc->mixers_swapped)
  1341. right_mixer = !right_mixer;
  1342. if (lm_roi->w != hw_lm->cfg.out_width ||
  1343. lm_roi->h != hw_lm->cfg.out_height ||
  1344. right_mixer != hw_lm->cfg.right_mixer) {
  1345. hw_lm->cfg.out_width = lm_roi->w;
  1346. hw_lm->cfg.out_height = lm_roi->h;
  1347. hw_lm->cfg.right_mixer = right_mixer;
  1348. cfg.out_width = lm_roi->w;
  1349. cfg.out_height = lm_roi->h;
  1350. cfg.right_mixer = right_mixer;
  1351. cfg.flags = 0;
  1352. if (hw_lm->ops.setup_mixer_out)
  1353. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1354. lm_updated = true;
  1355. }
  1356. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1357. lm_roi->h, right_mixer, lm_updated);
  1358. }
  1359. if (lm_updated)
  1360. sde_cp_crtc_res_change(crtc);
  1361. }
  1362. struct plane_state {
  1363. struct sde_plane_state *sde_pstate;
  1364. const struct drm_plane_state *drm_pstate;
  1365. int stage;
  1366. u32 pipe_id;
  1367. };
  1368. static int pstate_cmp(const void *a, const void *b)
  1369. {
  1370. struct plane_state *pa = (struct plane_state *)a;
  1371. struct plane_state *pb = (struct plane_state *)b;
  1372. int rc = 0;
  1373. int pa_zpos, pb_zpos;
  1374. enum sde_layout pa_layout, pb_layout;
  1375. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1376. return rc;
  1377. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1378. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1379. pa_layout = pa->sde_pstate->layout;
  1380. pb_layout = pb->sde_pstate->layout;
  1381. if (pa_zpos != pb_zpos)
  1382. rc = pa_zpos - pb_zpos;
  1383. else if (pa_layout != pb_layout)
  1384. rc = pa_layout - pb_layout;
  1385. else
  1386. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1387. return rc;
  1388. }
  1389. /*
  1390. * validate and set source split:
  1391. * use pstates sorted by stage to check planes on same stage
  1392. * we assume that all pipes are in source split so its valid to compare
  1393. * without taking into account left/right mixer placement
  1394. */
  1395. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1396. struct plane_state *pstates, int cnt)
  1397. {
  1398. struct plane_state *prv_pstate, *cur_pstate;
  1399. enum sde_layout prev_layout, cur_layout;
  1400. struct sde_rect left_rect, right_rect;
  1401. struct sde_kms *sde_kms;
  1402. int32_t left_pid, right_pid;
  1403. int32_t stage;
  1404. int i, rc = 0;
  1405. sde_kms = _sde_crtc_get_kms(crtc);
  1406. if (!sde_kms || !sde_kms->catalog) {
  1407. SDE_ERROR("invalid parameters\n");
  1408. return -EINVAL;
  1409. }
  1410. for (i = 1; i < cnt; i++) {
  1411. prv_pstate = &pstates[i - 1];
  1412. cur_pstate = &pstates[i];
  1413. prev_layout = prv_pstate->sde_pstate->layout;
  1414. cur_layout = cur_pstate->sde_pstate->layout;
  1415. if (prv_pstate->stage != cur_pstate->stage ||
  1416. prev_layout != cur_layout)
  1417. continue;
  1418. stage = cur_pstate->stage;
  1419. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1420. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1421. prv_pstate->drm_pstate->crtc_y,
  1422. prv_pstate->drm_pstate->crtc_w,
  1423. prv_pstate->drm_pstate->crtc_h, false);
  1424. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1425. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1426. cur_pstate->drm_pstate->crtc_y,
  1427. cur_pstate->drm_pstate->crtc_w,
  1428. cur_pstate->drm_pstate->crtc_h, false);
  1429. if (right_rect.x < left_rect.x) {
  1430. swap(left_pid, right_pid);
  1431. swap(left_rect, right_rect);
  1432. swap(prv_pstate, cur_pstate);
  1433. }
  1434. /*
  1435. * - planes are enumerated in pipe-priority order such that
  1436. * planes with lower drm_id must be left-most in a shared
  1437. * blend-stage when using source split.
  1438. * - planes in source split must be contiguous in width
  1439. * - planes in source split must have same dest yoff and height
  1440. */
  1441. if ((right_pid < left_pid) &&
  1442. !sde_kms->catalog->pipe_order_type) {
  1443. SDE_ERROR(
  1444. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1445. stage, left_pid, right_pid);
  1446. return -EINVAL;
  1447. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1448. SDE_ERROR(
  1449. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1450. stage, left_rect.x, left_rect.w,
  1451. right_rect.x, right_rect.w);
  1452. return -EINVAL;
  1453. } else if ((left_rect.y != right_rect.y) ||
  1454. (left_rect.h != right_rect.h)) {
  1455. SDE_ERROR(
  1456. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1457. stage, left_rect.y, left_rect.h,
  1458. right_rect.y, right_rect.h);
  1459. return -EINVAL;
  1460. }
  1461. }
  1462. return rc;
  1463. }
  1464. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1465. struct plane_state *pstates, int cnt)
  1466. {
  1467. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1468. enum sde_layout prev_layout, cur_layout;
  1469. struct sde_kms *sde_kms;
  1470. struct sde_rect left_rect, right_rect;
  1471. int32_t left_pid, right_pid;
  1472. int32_t stage;
  1473. int i;
  1474. sde_kms = _sde_crtc_get_kms(crtc);
  1475. if (!sde_kms || !sde_kms->catalog) {
  1476. SDE_ERROR("invalid parameters\n");
  1477. return;
  1478. }
  1479. if (!sde_kms->catalog->pipe_order_type)
  1480. return;
  1481. for (i = 0; i < cnt; i++) {
  1482. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1483. cur_pstate = &pstates[i];
  1484. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1485. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1486. SDE_LAYOUT_NONE;
  1487. cur_layout = cur_pstate->sde_pstate->layout;
  1488. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1489. || (prev_layout != cur_layout)) {
  1490. /*
  1491. * reset if prv or nxt pipes are not in the same stage
  1492. * as the cur pipe
  1493. */
  1494. if ((!nxt_pstate)
  1495. || (nxt_pstate->stage != cur_pstate->stage)
  1496. || (nxt_pstate->sde_pstate->layout !=
  1497. cur_pstate->sde_pstate->layout))
  1498. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1499. continue;
  1500. }
  1501. stage = cur_pstate->stage;
  1502. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1503. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1504. prv_pstate->drm_pstate->crtc_y,
  1505. prv_pstate->drm_pstate->crtc_w,
  1506. prv_pstate->drm_pstate->crtc_h, false);
  1507. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1508. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1509. cur_pstate->drm_pstate->crtc_y,
  1510. cur_pstate->drm_pstate->crtc_w,
  1511. cur_pstate->drm_pstate->crtc_h, false);
  1512. if (right_rect.x < left_rect.x) {
  1513. swap(left_pid, right_pid);
  1514. swap(left_rect, right_rect);
  1515. swap(prv_pstate, cur_pstate);
  1516. }
  1517. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1518. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1519. }
  1520. for (i = 0; i < cnt; i++) {
  1521. cur_pstate = &pstates[i];
  1522. sde_plane_setup_src_split_order(
  1523. cur_pstate->drm_pstate->plane,
  1524. cur_pstate->sde_pstate->multirect_index,
  1525. cur_pstate->sde_pstate->pipe_order_flags);
  1526. }
  1527. }
  1528. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1529. int num_mixers, struct plane_state *pstates, int cnt)
  1530. {
  1531. int i, lm_idx;
  1532. struct sde_format *format;
  1533. bool blend_stage[SDE_STAGE_MAX] = { false };
  1534. u32 blend_type;
  1535. for (i = cnt - 1; i >= 0; i--) {
  1536. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1537. PLANE_PROP_BLEND_OP);
  1538. /* stage has already been programmed or BLEND_OP_SKIP type */
  1539. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1540. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1541. continue;
  1542. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1543. format = to_sde_format(msm_framebuffer_format(
  1544. pstates[i].sde_pstate->base.fb));
  1545. if (!format) {
  1546. SDE_ERROR("invalid format\n");
  1547. return;
  1548. }
  1549. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1550. pstates[i].sde_pstate, format);
  1551. blend_stage[pstates[i].sde_pstate->stage] = true;
  1552. }
  1553. }
  1554. }
  1555. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1556. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1557. struct sde_crtc_mixer *mixer)
  1558. {
  1559. struct drm_plane *plane;
  1560. struct drm_framebuffer *fb;
  1561. struct drm_plane_state *state;
  1562. struct sde_crtc_state *cstate;
  1563. struct sde_plane_state *pstate = NULL;
  1564. struct plane_state *pstates = NULL;
  1565. struct sde_format *format;
  1566. struct sde_hw_ctl *ctl;
  1567. struct sde_hw_mixer *lm;
  1568. struct sde_hw_stage_cfg *stage_cfg;
  1569. struct sde_rect plane_crtc_roi;
  1570. uint32_t stage_idx, lm_idx, layout_idx;
  1571. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1572. int i, mode, cnt = 0;
  1573. bool bg_alpha_enable = false;
  1574. u32 blend_type;
  1575. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1576. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1577. if (!sde_crtc || !crtc->state || !mixer) {
  1578. SDE_ERROR("invalid sde_crtc or mixer\n");
  1579. return;
  1580. }
  1581. ctl = mixer->hw_ctl;
  1582. lm = mixer->hw_lm;
  1583. cstate = to_sde_crtc_state(crtc->state);
  1584. pstates = kcalloc(SDE_PSTATES_MAX,
  1585. sizeof(struct plane_state), GFP_KERNEL);
  1586. if (!pstates)
  1587. return;
  1588. memset(fetch_active, 0, sizeof(fetch_active));
  1589. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1590. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1591. state = plane->state;
  1592. if (!state)
  1593. continue;
  1594. plane_crtc_roi.x = state->crtc_x;
  1595. plane_crtc_roi.y = state->crtc_y;
  1596. plane_crtc_roi.w = state->crtc_w;
  1597. plane_crtc_roi.h = state->crtc_h;
  1598. pstate = to_sde_plane_state(state);
  1599. fb = state->fb;
  1600. mode = sde_plane_get_property(pstate,
  1601. PLANE_PROP_FB_TRANSLATION_MODE);
  1602. set_bit(sde_plane_pipe(plane), fetch_active);
  1603. sde_plane_ctl_flush(plane, ctl, true);
  1604. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1605. crtc->base.id,
  1606. pstate->stage,
  1607. plane->base.id,
  1608. sde_plane_pipe(plane) - SSPP_VIG0,
  1609. state->fb ? state->fb->base.id : -1);
  1610. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1611. if (!format) {
  1612. SDE_ERROR("invalid format\n");
  1613. goto end;
  1614. }
  1615. blend_type = sde_plane_get_property(pstate,
  1616. PLANE_PROP_BLEND_OP);
  1617. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1618. skip_blend_plane.valid_plane = true;
  1619. skip_blend_plane.plane = sde_plane_pipe(plane);
  1620. skip_blend_plane.height = plane_crtc_roi.h;
  1621. skip_blend_plane.width = plane_crtc_roi.w;
  1622. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1623. }
  1624. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1625. if (pstate->stage == SDE_STAGE_BASE &&
  1626. format->alpha_enable)
  1627. bg_alpha_enable = true;
  1628. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1629. state->fb ? state->fb->base.id : -1,
  1630. state->src_x >> 16, state->src_y >> 16,
  1631. state->src_w >> 16, state->src_h >> 16,
  1632. state->crtc_x, state->crtc_y,
  1633. state->crtc_w, state->crtc_h,
  1634. pstate->rotation, mode);
  1635. /*
  1636. * none or left layout will program to layer mixer
  1637. * group 0, right layout will program to layer mixer
  1638. * group 1.
  1639. */
  1640. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1641. layout_idx = 0;
  1642. else
  1643. layout_idx = 1;
  1644. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1645. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1646. stage_cfg->stage[pstate->stage][stage_idx] =
  1647. sde_plane_pipe(plane);
  1648. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1649. pstate->multirect_index;
  1650. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1651. sde_plane_pipe(plane) - SSPP_VIG0,
  1652. pstate->stage,
  1653. pstate->multirect_index,
  1654. pstate->multirect_mode,
  1655. format->base.pixel_format,
  1656. fb ? fb->modifier : 0,
  1657. layout_idx);
  1658. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1659. lm_idx++) {
  1660. if (bg_alpha_enable && !format->alpha_enable)
  1661. mixer[lm_idx].mixer_op_mode = 0;
  1662. else
  1663. mixer[lm_idx].mixer_op_mode |=
  1664. 1 << pstate->stage;
  1665. }
  1666. }
  1667. if (cnt >= SDE_PSTATES_MAX)
  1668. continue;
  1669. pstates[cnt].sde_pstate = pstate;
  1670. pstates[cnt].drm_pstate = state;
  1671. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1672. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1673. else
  1674. pstates[cnt].stage = sde_plane_get_property(
  1675. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1676. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1677. cnt++;
  1678. }
  1679. /* blend config update */
  1680. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1681. pstates, cnt);
  1682. if (ctl->ops.set_active_pipes)
  1683. ctl->ops.set_active_pipes(ctl, fetch_active);
  1684. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1685. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1686. if (lm && lm->ops.setup_dim_layer) {
  1687. cstate = to_sde_crtc_state(crtc->state);
  1688. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1689. for (i = 0; i < cstate->num_dim_layers; i++)
  1690. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1691. mixer, &cstate->dim_layer[i]);
  1692. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1693. }
  1694. }
  1695. end:
  1696. kfree(pstates);
  1697. }
  1698. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1699. struct drm_crtc *crtc)
  1700. {
  1701. struct sde_crtc *sde_crtc;
  1702. struct sde_crtc_state *cstate;
  1703. struct drm_encoder *drm_enc;
  1704. bool is_right_only;
  1705. bool encoder_in_dsc_merge = false;
  1706. if (!crtc || !crtc->state)
  1707. return;
  1708. sde_crtc = to_sde_crtc(crtc);
  1709. cstate = to_sde_crtc_state(crtc->state);
  1710. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1711. return;
  1712. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1713. crtc->state->encoder_mask) {
  1714. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1715. encoder_in_dsc_merge = true;
  1716. break;
  1717. }
  1718. }
  1719. /**
  1720. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1721. * This is due to two reasons:
  1722. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1723. * the left DSC must be used, right DSC cannot be used alone.
  1724. * For right-only partial update, this means swap layer mixers to map
  1725. * Left LM to Right INTF. On later HW this was relaxed.
  1726. * - In DSC Merge mode, the physical encoder has already registered
  1727. * PP0 as the master, to switch to right-only we would have to
  1728. * reprogram to be driven by PP1 instead.
  1729. * To support both cases, we prefer to support the mixer swap solution.
  1730. */
  1731. if (!encoder_in_dsc_merge) {
  1732. if (sde_crtc->mixers_swapped) {
  1733. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1734. sde_crtc->mixers_swapped = false;
  1735. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1736. }
  1737. return;
  1738. }
  1739. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1740. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1741. if (is_right_only && !sde_crtc->mixers_swapped) {
  1742. /* right-only update swap mixers */
  1743. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1744. sde_crtc->mixers_swapped = true;
  1745. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1746. /* left-only or full update, swap back */
  1747. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1748. sde_crtc->mixers_swapped = false;
  1749. }
  1750. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1751. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1752. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1753. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1754. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1755. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1756. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1757. }
  1758. /**
  1759. * _sde_crtc_blend_setup - configure crtc mixers
  1760. * @crtc: Pointer to drm crtc structure
  1761. * @old_state: Pointer to old crtc state
  1762. * @add_planes: Whether or not to add planes to mixers
  1763. */
  1764. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1765. struct drm_crtc_state *old_state, bool add_planes)
  1766. {
  1767. struct sde_crtc *sde_crtc;
  1768. struct sde_crtc_state *sde_crtc_state;
  1769. struct sde_crtc_mixer *mixer;
  1770. struct sde_hw_ctl *ctl;
  1771. struct sde_hw_mixer *lm;
  1772. struct sde_ctl_flush_cfg cfg = {0,};
  1773. int i;
  1774. if (!crtc)
  1775. return;
  1776. sde_crtc = to_sde_crtc(crtc);
  1777. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1778. mixer = sde_crtc->mixers;
  1779. SDE_DEBUG("%s\n", sde_crtc->name);
  1780. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1781. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1782. return;
  1783. }
  1784. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1785. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1786. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1787. }
  1788. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1789. if (!mixer[i].hw_lm) {
  1790. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1791. return;
  1792. }
  1793. mixer[i].mixer_op_mode = 0;
  1794. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1795. sde_crtc_state->dirty)) {
  1796. /* clear dim_layer settings */
  1797. lm = mixer[i].hw_lm;
  1798. if (lm->ops.clear_dim_layer)
  1799. lm->ops.clear_dim_layer(lm);
  1800. }
  1801. }
  1802. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1803. /* initialize stage cfg */
  1804. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1805. if (add_planes)
  1806. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1807. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1808. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1809. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1810. ctl = mixer[i].hw_ctl;
  1811. lm = mixer[i].hw_lm;
  1812. if (sde_kms_rect_is_null(lm_roi))
  1813. sde_crtc->mixers[i].mixer_op_mode = 0;
  1814. if (lm->ops.setup_alpha_out)
  1815. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1816. /* stage config flush mask */
  1817. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1818. ctl->ops.get_pending_flush(ctl, &cfg);
  1819. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1820. mixer[i].hw_lm->idx - LM_0,
  1821. mixer[i].mixer_op_mode,
  1822. ctl->idx - CTL_0,
  1823. cfg.pending_flush_mask);
  1824. if (sde_kms_rect_is_null(lm_roi)) {
  1825. SDE_DEBUG(
  1826. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1827. sde_crtc->name, lm->idx - LM_0,
  1828. ctl->idx - CTL_0);
  1829. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1830. NULL, true);
  1831. } else {
  1832. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1833. &sde_crtc->stage_cfg[lm_layout],
  1834. false);
  1835. }
  1836. }
  1837. _sde_crtc_program_lm_output_roi(crtc);
  1838. }
  1839. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1840. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1841. {
  1842. struct drm_plane *plane;
  1843. struct sde_plane_state *sde_pstate;
  1844. uint32_t mode = 0;
  1845. int rc;
  1846. if (!crtc) {
  1847. SDE_ERROR("invalid state\n");
  1848. return -EINVAL;
  1849. }
  1850. *fb_ns = 0;
  1851. *fb_sec = 0;
  1852. *fb_sec_dir = 0;
  1853. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1854. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1855. rc = PTR_ERR(plane);
  1856. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1857. DRMID(crtc), DRMID(plane), rc);
  1858. return rc;
  1859. }
  1860. sde_pstate = to_sde_plane_state(plane->state);
  1861. mode = sde_plane_get_property(sde_pstate,
  1862. PLANE_PROP_FB_TRANSLATION_MODE);
  1863. switch (mode) {
  1864. case SDE_DRM_FB_NON_SEC:
  1865. (*fb_ns)++;
  1866. break;
  1867. case SDE_DRM_FB_SEC:
  1868. (*fb_sec)++;
  1869. break;
  1870. case SDE_DRM_FB_SEC_DIR_TRANS:
  1871. (*fb_sec_dir)++;
  1872. break;
  1873. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1874. break;
  1875. default:
  1876. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1877. DRMID(plane), mode);
  1878. return -EINVAL;
  1879. }
  1880. }
  1881. return 0;
  1882. }
  1883. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1884. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1885. {
  1886. struct drm_plane *plane;
  1887. const struct drm_plane_state *pstate;
  1888. struct sde_plane_state *sde_pstate;
  1889. uint32_t mode = 0;
  1890. int rc;
  1891. if (!state) {
  1892. SDE_ERROR("invalid state\n");
  1893. return -EINVAL;
  1894. }
  1895. *fb_ns = 0;
  1896. *fb_sec = 0;
  1897. *fb_sec_dir = 0;
  1898. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1899. if (IS_ERR_OR_NULL(pstate)) {
  1900. rc = PTR_ERR(pstate);
  1901. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1902. DRMID(state->crtc), DRMID(plane), rc);
  1903. return rc;
  1904. }
  1905. sde_pstate = to_sde_plane_state(pstate);
  1906. mode = sde_plane_get_property(sde_pstate,
  1907. PLANE_PROP_FB_TRANSLATION_MODE);
  1908. switch (mode) {
  1909. case SDE_DRM_FB_NON_SEC:
  1910. (*fb_ns)++;
  1911. break;
  1912. case SDE_DRM_FB_SEC:
  1913. (*fb_sec)++;
  1914. break;
  1915. case SDE_DRM_FB_SEC_DIR_TRANS:
  1916. (*fb_sec_dir)++;
  1917. break;
  1918. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1919. break;
  1920. default:
  1921. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1922. DRMID(plane), mode);
  1923. return -EINVAL;
  1924. }
  1925. }
  1926. return 0;
  1927. }
  1928. static void _sde_drm_fb_sec_dir_trans(
  1929. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1930. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1931. {
  1932. /* secure display usecase */
  1933. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1934. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1935. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1936. smmu_state->secure_level = secure_level;
  1937. smmu_state->transition_type = PRE_COMMIT;
  1938. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1939. if (old_valid_fb)
  1940. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1941. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1942. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1943. /* secure camera usecase */
  1944. } else if (smmu_state->state == ATTACHED) {
  1945. smmu_state->state = DETACH_SEC_REQ;
  1946. smmu_state->secure_level = secure_level;
  1947. smmu_state->transition_type = PRE_COMMIT;
  1948. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1949. }
  1950. }
  1951. static void _sde_drm_fb_transactions(
  1952. struct sde_kms_smmu_state_data *smmu_state,
  1953. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1954. int *ops)
  1955. {
  1956. if (((smmu_state->state == DETACHED)
  1957. || (smmu_state->state == DETACH_ALL_REQ))
  1958. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1959. && ((smmu_state->state == DETACHED_SEC)
  1960. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1961. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1962. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1963. smmu_state->transition_type = post_commit ?
  1964. POST_COMMIT : PRE_COMMIT;
  1965. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1966. if (old_valid_fb)
  1967. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1968. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1969. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1970. } else if ((smmu_state->state == DETACHED_SEC)
  1971. || (smmu_state->state == DETACH_SEC_REQ)) {
  1972. smmu_state->state = ATTACH_SEC_REQ;
  1973. smmu_state->transition_type = post_commit ?
  1974. POST_COMMIT : PRE_COMMIT;
  1975. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1976. if (old_valid_fb)
  1977. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1978. }
  1979. }
  1980. /**
  1981. * sde_crtc_get_secure_transition_ops - determines the operations that
  1982. * need to be performed before transitioning to secure state
  1983. * This function should be called after swapping the new state
  1984. * @crtc: Pointer to drm crtc structure
  1985. * Returns the bitmask of operations need to be performed, -Error in
  1986. * case of error cases
  1987. */
  1988. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1989. struct drm_crtc_state *old_crtc_state,
  1990. bool old_valid_fb)
  1991. {
  1992. struct drm_plane *plane;
  1993. struct drm_encoder *encoder;
  1994. struct sde_crtc *sde_crtc;
  1995. struct sde_kms *sde_kms;
  1996. struct sde_mdss_cfg *catalog;
  1997. struct sde_kms_smmu_state_data *smmu_state;
  1998. uint32_t translation_mode = 0, secure_level;
  1999. int ops = 0;
  2000. bool post_commit = false;
  2001. if (!crtc || !crtc->state) {
  2002. SDE_ERROR("invalid crtc\n");
  2003. return -EINVAL;
  2004. }
  2005. sde_kms = _sde_crtc_get_kms(crtc);
  2006. if (!sde_kms)
  2007. return -EINVAL;
  2008. smmu_state = &sde_kms->smmu_state;
  2009. smmu_state->prev_state = smmu_state->state;
  2010. smmu_state->prev_secure_level = smmu_state->secure_level;
  2011. sde_crtc = to_sde_crtc(crtc);
  2012. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  2013. catalog = sde_kms->catalog;
  2014. /*
  2015. * SMMU operations need to be delayed in case of video mode panels
  2016. * when switching back to non_secure mode
  2017. */
  2018. drm_for_each_encoder_mask(encoder, crtc->dev,
  2019. crtc->state->encoder_mask) {
  2020. if (sde_encoder_is_dsi_display(encoder))
  2021. post_commit |= sde_encoder_check_curr_mode(encoder,
  2022. MSM_DISPLAY_VIDEO_MODE);
  2023. }
  2024. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2025. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2026. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2027. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2028. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2029. if (!plane->state)
  2030. continue;
  2031. translation_mode = sde_plane_get_property(
  2032. to_sde_plane_state(plane->state),
  2033. PLANE_PROP_FB_TRANSLATION_MODE);
  2034. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2035. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2036. DRMID(crtc), translation_mode);
  2037. return -EINVAL;
  2038. }
  2039. /* we can break if we find sec_dir plane */
  2040. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2041. break;
  2042. }
  2043. mutex_lock(&sde_kms->secure_transition_lock);
  2044. switch (translation_mode) {
  2045. case SDE_DRM_FB_SEC_DIR_TRANS:
  2046. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2047. catalog, old_valid_fb, &ops);
  2048. break;
  2049. case SDE_DRM_FB_SEC:
  2050. case SDE_DRM_FB_NON_SEC:
  2051. _sde_drm_fb_transactions(smmu_state, catalog,
  2052. old_valid_fb, post_commit, &ops);
  2053. break;
  2054. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2055. ops = 0;
  2056. break;
  2057. default:
  2058. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2059. DRMID(crtc), translation_mode);
  2060. ops = -EINVAL;
  2061. }
  2062. /* log only during actual transition times */
  2063. if (ops) {
  2064. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2065. DRMID(crtc), smmu_state->state,
  2066. secure_level, smmu_state->secure_level,
  2067. smmu_state->transition_type, ops);
  2068. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2069. smmu_state->state, smmu_state->transition_type,
  2070. smmu_state->secure_level, old_valid_fb,
  2071. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2072. }
  2073. mutex_unlock(&sde_kms->secure_transition_lock);
  2074. return ops;
  2075. }
  2076. /**
  2077. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2078. * LUTs are configured only once during boot
  2079. * @sde_crtc: Pointer to sde crtc
  2080. * @cstate: Pointer to sde crtc state
  2081. */
  2082. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2083. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2084. {
  2085. struct sde_hw_scaler3_lut_cfg *cfg;
  2086. struct sde_kms *sde_kms;
  2087. u32 *lut_data = NULL;
  2088. size_t len = 0;
  2089. int ret = 0;
  2090. if (!sde_crtc || !cstate) {
  2091. SDE_ERROR("invalid args\n");
  2092. return -EINVAL;
  2093. }
  2094. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2095. if (!sde_kms)
  2096. return -EINVAL;
  2097. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2098. return 0;
  2099. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2100. &cstate->property_state, &len, lut_idx);
  2101. if (!lut_data || !len) {
  2102. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2103. lut_idx, lut_data, len);
  2104. lut_data = NULL;
  2105. len = 0;
  2106. }
  2107. cfg = &cstate->scl3_lut_cfg;
  2108. switch (lut_idx) {
  2109. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2110. cfg->dir_lut = lut_data;
  2111. cfg->dir_len = len;
  2112. break;
  2113. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2114. cfg->cir_lut = lut_data;
  2115. cfg->cir_len = len;
  2116. break;
  2117. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2118. cfg->sep_lut = lut_data;
  2119. cfg->sep_len = len;
  2120. break;
  2121. default:
  2122. ret = -EINVAL;
  2123. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2124. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2125. break;
  2126. }
  2127. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2128. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2129. cfg->is_configured);
  2130. return ret;
  2131. }
  2132. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2133. {
  2134. struct sde_crtc *sde_crtc;
  2135. if (!crtc) {
  2136. SDE_ERROR("invalid crtc\n");
  2137. return;
  2138. }
  2139. sde_crtc = to_sde_crtc(crtc);
  2140. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2141. }
  2142. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2143. {
  2144. int i;
  2145. /**
  2146. * Check if sufficient hw resources are
  2147. * available as per target caps & topology
  2148. */
  2149. if (!sde_crtc) {
  2150. SDE_ERROR("invalid argument\n");
  2151. return -EINVAL;
  2152. }
  2153. if (!sde_crtc->num_mixers ||
  2154. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2155. SDE_ERROR("%s: invalid number mixers: %d\n",
  2156. sde_crtc->name, sde_crtc->num_mixers);
  2157. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2158. SDE_EVTLOG_ERROR);
  2159. return -EINVAL;
  2160. }
  2161. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2162. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2163. || !sde_crtc->mixers[i].hw_ds) {
  2164. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2165. sde_crtc->name, i);
  2166. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2167. i, sde_crtc->mixers[i].hw_lm,
  2168. sde_crtc->mixers[i].hw_ctl,
  2169. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2170. return -EINVAL;
  2171. }
  2172. }
  2173. return 0;
  2174. }
  2175. /**
  2176. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2177. * @crtc: Pointer to drm crtc
  2178. */
  2179. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2180. {
  2181. struct sde_crtc *sde_crtc;
  2182. struct sde_crtc_state *cstate;
  2183. struct sde_hw_mixer *hw_lm;
  2184. struct sde_hw_ctl *hw_ctl;
  2185. struct sde_hw_ds *hw_ds;
  2186. struct sde_hw_ds_cfg *cfg;
  2187. struct sde_kms *kms;
  2188. u32 op_mode = 0;
  2189. u32 lm_idx = 0, num_mixers = 0;
  2190. int i, count = 0;
  2191. if (!crtc)
  2192. return;
  2193. sde_crtc = to_sde_crtc(crtc);
  2194. cstate = to_sde_crtc_state(crtc->state);
  2195. kms = _sde_crtc_get_kms(crtc);
  2196. num_mixers = sde_crtc->num_mixers;
  2197. count = cstate->num_ds;
  2198. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2199. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2200. cstate->num_ds_enabled);
  2201. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2202. SDE_DEBUG("no change in settings, skip commit\n");
  2203. } else if (!kms || !kms->catalog) {
  2204. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2205. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2206. SDE_DEBUG("dest scaler feature not supported\n");
  2207. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2208. //do nothing
  2209. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2210. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2211. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2212. } else {
  2213. for (i = 0; i < count; i++) {
  2214. cfg = &cstate->ds_cfg[i];
  2215. if (!cfg->flags)
  2216. continue;
  2217. lm_idx = cfg->idx;
  2218. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2219. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2220. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2221. /* Setup op mode - Dual/single */
  2222. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2223. op_mode |= BIT(hw_ds->idx - DS_0);
  2224. if (hw_ds->ops.setup_opmode) {
  2225. op_mode |= (cstate->num_ds_enabled ==
  2226. CRTC_DUAL_MIXERS_ONLY) ?
  2227. SDE_DS_OP_MODE_DUAL : 0;
  2228. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2229. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2230. }
  2231. /* Setup scaler */
  2232. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2233. (cfg->flags &
  2234. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2235. if (hw_ds->ops.setup_scaler)
  2236. hw_ds->ops.setup_scaler(hw_ds,
  2237. &cfg->scl3_cfg,
  2238. &cstate->scl3_lut_cfg);
  2239. }
  2240. /*
  2241. * Dest scaler shares the flush bit of the LM in control
  2242. */
  2243. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2244. hw_ctl->ops.update_bitmask_mixer(
  2245. hw_ctl, hw_lm->idx, 1);
  2246. }
  2247. }
  2248. }
  2249. static void sde_crtc_disable_dest_scaler(struct drm_crtc *crtc)
  2250. {
  2251. struct sde_crtc *sde_crtc;
  2252. struct sde_crtc_state *cstate;
  2253. struct sde_hw_mixer *hw_lm;
  2254. struct sde_hw_ctl *hw_ctl;
  2255. struct sde_hw_ds *hw_ds;
  2256. int lm_idx;
  2257. sde_crtc = to_sde_crtc(crtc);
  2258. cstate = to_sde_crtc_state(crtc->state);
  2259. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  2260. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2261. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2262. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2263. if (hw_ds && hw_ds->ops.disable_dest_scl)
  2264. hw_ds->ops.disable_dest_scl(hw_ds);
  2265. if (hw_lm && hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2266. hw_ctl->ops.update_bitmask_mixer(
  2267. hw_ctl, hw_lm->idx, 1);
  2268. }
  2269. }
  2270. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2271. {
  2272. if (!buf)
  2273. return;
  2274. msm_gem_put_buffer(buf->gem);
  2275. kfree(buf);
  2276. buf = NULL;
  2277. }
  2278. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2279. {
  2280. struct sde_crtc *sde_crtc;
  2281. struct sde_frame_data_buffer *buf;
  2282. uint32_t cur_buf;
  2283. sde_crtc = to_sde_crtc(crtc);
  2284. cur_buf = sde_crtc->frame_data.cnt;
  2285. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2286. if (!buf)
  2287. return -ENOMEM;
  2288. sde_crtc->frame_data.buf[cur_buf] = buf;
  2289. buf->fd = fd;
  2290. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2291. if (!buf->fb) {
  2292. SDE_ERROR("unable to get fb");
  2293. return -EINVAL;
  2294. }
  2295. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2296. if (!buf->gem) {
  2297. SDE_ERROR("unable to get drm gem");
  2298. return -EINVAL;
  2299. }
  2300. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2301. sizeof(struct sde_drm_frame_data_packet));
  2302. }
  2303. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2304. struct sde_crtc_state *cstate, void __user *usr)
  2305. {
  2306. struct sde_crtc *sde_crtc;
  2307. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2308. int i, ret;
  2309. if (!crtc || !cstate || !usr)
  2310. return;
  2311. sde_crtc = to_sde_crtc(crtc);
  2312. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2313. if (ret) {
  2314. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2315. return;
  2316. }
  2317. if (!ctrl.num_buffers) {
  2318. SDE_DEBUG("clearing frame data buffers");
  2319. goto exit;
  2320. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2321. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2322. return;
  2323. }
  2324. for (i = 0; i < ctrl.num_buffers; i++) {
  2325. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2326. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2327. goto exit;
  2328. }
  2329. sde_crtc->frame_data.cnt++;
  2330. }
  2331. return;
  2332. exit:
  2333. while (sde_crtc->frame_data.cnt--)
  2334. _sde_crtc_put_frame_data_buffer(
  2335. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2336. sde_crtc->frame_data.cnt = 0;
  2337. }
  2338. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2339. struct sde_drm_frame_data_packet *frame_data_packet)
  2340. {
  2341. struct sde_crtc *sde_crtc;
  2342. struct sde_drm_frame_data_buf buf;
  2343. struct msm_gem_object *msm_gem;
  2344. u32 cur_buf;
  2345. sde_crtc = to_sde_crtc(crtc);
  2346. cur_buf = sde_crtc->frame_data.idx;
  2347. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2348. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2349. buf.offset = msm_gem->offset;
  2350. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2351. sizeof(struct sde_drm_frame_data_buf));
  2352. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2353. }
  2354. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2355. {
  2356. struct sde_crtc *sde_crtc;
  2357. struct drm_plane *plane;
  2358. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2359. struct sde_drm_frame_data_packet *data;
  2360. struct sde_frame_data *frame_data;
  2361. int i = 0;
  2362. if (!crtc || !crtc->state)
  2363. return;
  2364. sde_crtc = to_sde_crtc(crtc);
  2365. frame_data = &sde_crtc->frame_data;
  2366. if (frame_data->cnt) {
  2367. struct msm_gem_object *msm_gem;
  2368. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2369. data = (struct sde_drm_frame_data_packet *)
  2370. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2371. } else {
  2372. data = &frame_data_packet;
  2373. }
  2374. data->commit_count = sde_crtc->play_count;
  2375. data->frame_count = sde_crtc->fps_info.frame_count;
  2376. /* Collect plane specific data */
  2377. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old) {
  2378. if (i < SDE_FRAME_DATA_MAX_PLANES)
  2379. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2380. }
  2381. if (frame_data->cnt)
  2382. _sde_crtc_frame_data_notify(crtc, data);
  2383. }
  2384. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2385. {
  2386. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2387. struct sde_crtc *sde_crtc;
  2388. struct msm_drm_private *priv;
  2389. struct sde_crtc_frame_event *fevent;
  2390. struct sde_kms_frame_event_cb_data *cb_data;
  2391. unsigned long flags;
  2392. u32 crtc_id;
  2393. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2394. if (!data) {
  2395. SDE_ERROR("invalid parameters\n");
  2396. return;
  2397. }
  2398. crtc = cb_data->crtc;
  2399. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2400. SDE_ERROR("invalid parameters\n");
  2401. return;
  2402. }
  2403. sde_crtc = to_sde_crtc(crtc);
  2404. priv = crtc->dev->dev_private;
  2405. crtc_id = drm_crtc_index(crtc);
  2406. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2407. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2408. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2409. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2410. struct sde_crtc_frame_event, list);
  2411. if (fevent)
  2412. list_del_init(&fevent->list);
  2413. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2414. if (!fevent) {
  2415. pr_err_ratelimited("crtc%d event %d overflow\n", DRMID(crtc), event);
  2416. SDE_EVT32(DRMID(crtc), event);
  2417. return;
  2418. }
  2419. fevent->event = event;
  2420. fevent->ts = ts;
  2421. fevent->crtc = crtc;
  2422. fevent->connector = cb_data->connector;
  2423. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2424. }
  2425. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2426. struct drm_crtc_state *old_state)
  2427. {
  2428. struct drm_device *dev;
  2429. struct sde_crtc *sde_crtc;
  2430. struct sde_crtc_state *cstate;
  2431. struct drm_connector *conn;
  2432. struct drm_encoder *encoder;
  2433. struct drm_connector_list_iter conn_iter;
  2434. if (!crtc || !crtc->state) {
  2435. SDE_ERROR("invalid crtc\n");
  2436. return;
  2437. }
  2438. dev = crtc->dev;
  2439. sde_crtc = to_sde_crtc(crtc);
  2440. cstate = to_sde_crtc_state(crtc->state);
  2441. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2442. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2443. /* identify connectors attached to this crtc */
  2444. cstate->num_connectors = 0;
  2445. drm_connector_list_iter_begin(dev, &conn_iter);
  2446. drm_for_each_connector_iter(conn, &conn_iter)
  2447. if (conn->state && conn->state->crtc == crtc &&
  2448. cstate->num_connectors < MAX_CONNECTORS) {
  2449. encoder = conn->state->best_encoder;
  2450. if (encoder)
  2451. sde_encoder_register_frame_event_callback(
  2452. encoder,
  2453. sde_crtc_frame_event_cb,
  2454. crtc);
  2455. cstate->connectors[cstate->num_connectors++] = conn;
  2456. sde_connector_prepare_fence(conn);
  2457. sde_encoder_set_clone_mode(encoder, crtc->state);
  2458. }
  2459. drm_connector_list_iter_end(&conn_iter);
  2460. /* prepare main output fence */
  2461. sde_fence_prepare(sde_crtc->output_fence);
  2462. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2463. }
  2464. /**
  2465. * sde_crtc_complete_flip - signal pending page_flip events
  2466. * Any pending vblank events are added to the vblank_event_list
  2467. * so that the next vblank interrupt shall signal them.
  2468. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2469. * This API signals any pending PAGE_FLIP events requested through
  2470. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2471. * if file!=NULL, this is preclose potential cancel-flip path
  2472. * @crtc: Pointer to drm crtc structure
  2473. * @file: Pointer to drm file
  2474. */
  2475. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2476. struct drm_file *file)
  2477. {
  2478. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2479. struct drm_device *dev = crtc->dev;
  2480. struct drm_pending_vblank_event *event;
  2481. unsigned long flags;
  2482. spin_lock_irqsave(&dev->event_lock, flags);
  2483. event = sde_crtc->event;
  2484. if (!event)
  2485. goto end;
  2486. /*
  2487. * if regular vblank case (!file) or if cancel-flip from
  2488. * preclose on file that requested flip, then send the
  2489. * event:
  2490. */
  2491. if (!file || (event->base.file_priv == file)) {
  2492. sde_crtc->event = NULL;
  2493. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2494. sde_crtc->name, event);
  2495. SDE_EVT32_VERBOSE(DRMID(crtc));
  2496. drm_crtc_send_vblank_event(crtc, event);
  2497. }
  2498. end:
  2499. spin_unlock_irqrestore(&dev->event_lock, flags);
  2500. }
  2501. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2502. struct drm_crtc_state *cstate)
  2503. {
  2504. struct drm_encoder *encoder;
  2505. if (!crtc || !crtc->dev || !cstate) {
  2506. SDE_ERROR("invalid crtc\n");
  2507. return INTF_MODE_NONE;
  2508. }
  2509. drm_for_each_encoder_mask(encoder, crtc->dev,
  2510. cstate->encoder_mask) {
  2511. /* continue if copy encoder is encountered */
  2512. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2513. continue;
  2514. return sde_encoder_get_intf_mode(encoder);
  2515. }
  2516. return INTF_MODE_NONE;
  2517. }
  2518. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2519. {
  2520. struct drm_encoder *encoder;
  2521. if (!crtc || !crtc->dev) {
  2522. SDE_ERROR("invalid crtc\n");
  2523. return INTF_MODE_NONE;
  2524. }
  2525. drm_for_each_encoder(encoder, crtc->dev)
  2526. if ((encoder->crtc == crtc)
  2527. && !sde_encoder_in_cont_splash(encoder))
  2528. return sde_encoder_get_fps(encoder);
  2529. return 0;
  2530. }
  2531. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2532. {
  2533. struct drm_encoder *encoder;
  2534. if (!crtc || !crtc->dev) {
  2535. SDE_ERROR("invalid crtc\n");
  2536. return 0;
  2537. }
  2538. drm_for_each_encoder_mask(encoder, crtc->dev,
  2539. crtc->state->encoder_mask) {
  2540. if (!sde_encoder_in_cont_splash(encoder))
  2541. return sde_encoder_get_dfps_maxfps(encoder);
  2542. }
  2543. return 0;
  2544. }
  2545. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2546. {
  2547. struct drm_encoder *enc;
  2548. struct sde_crtc *sde_crtc;
  2549. if (!crtc || !crtc->dev)
  2550. return NULL;
  2551. sde_crtc = to_sde_crtc(crtc);
  2552. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2553. if (sde_encoder_in_clone_mode(enc))
  2554. continue;
  2555. return enc;
  2556. }
  2557. return NULL;
  2558. }
  2559. static void sde_crtc_vblank_notify(struct drm_crtc *crtc, ktime_t ts)
  2560. {
  2561. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2562. /* keep statistics on vblank callback - with auto reset via debugfs */
  2563. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2564. sde_crtc->vblank_cb_time = ts;
  2565. else
  2566. sde_crtc->vblank_cb_count++;
  2567. sde_crtc->vblank_last_cb_time = ts;
  2568. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2569. drm_crtc_handle_vblank(crtc);
  2570. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2571. SDE_EVT32(DRMID(crtc), ktime_to_us(ts));
  2572. }
  2573. static void sde_crtc_vblank_notify_work(struct kthread_work *work)
  2574. {
  2575. struct drm_crtc *crtc;
  2576. struct sde_crtc *sde_crtc;
  2577. struct sde_crtc_vblank_event *vevent = container_of(work,
  2578. struct sde_crtc_vblank_event, work);
  2579. unsigned long flags;
  2580. if (!vevent->crtc) {
  2581. SDE_ERROR("invalid crtc\n");
  2582. return;
  2583. }
  2584. crtc = vevent->crtc;
  2585. sde_crtc = to_sde_crtc(crtc);
  2586. sde_crtc_vblank_notify(vevent->crtc, vevent->ts);
  2587. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2588. list_add_tail(&vevent->list, &sde_crtc->vblank_event_list);
  2589. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2590. }
  2591. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2592. {
  2593. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2594. struct sde_kms *sde_kms;
  2595. struct msm_drm_private *priv;
  2596. int crtc_id = drm_crtc_index(crtc);
  2597. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2598. struct sde_crtc_vblank_event *vevent;
  2599. unsigned long flags;
  2600. sde_kms = _sde_crtc_get_kms(crtc);
  2601. if (!sde_kms) {
  2602. SDE_ERROR("invalid kms handle\n");
  2603. return;
  2604. }
  2605. if (!test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features)) {
  2606. sde_crtc_vblank_notify(crtc, ts);
  2607. return;
  2608. }
  2609. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2610. vevent = list_first_entry_or_null(&sde_crtc->vblank_event_list,
  2611. struct sde_crtc_vblank_event, list);
  2612. if (vevent)
  2613. list_del_init(&vevent->list);
  2614. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2615. /*
  2616. * schedule vblank notification to event thread when precise vsync
  2617. * timestamp feature is supported. This would ensure the vblank hook
  2618. * gets the precise hw timestamp even if the event thread is scheduled
  2619. * with slight delays
  2620. */
  2621. priv = sde_kms->dev->dev_private;
  2622. if (!vevent) {
  2623. pr_err_ratelimited("crtc%d vblank event overflow\n", DRMID(crtc));
  2624. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_ERROR);
  2625. return;
  2626. }
  2627. vevent->ts = ts;
  2628. vevent->crtc = crtc;
  2629. kthread_queue_work(&priv->event_thread[crtc_id].worker, &vevent->work);
  2630. }
  2631. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2632. ktime_t ts, enum sde_fence_event fence_event)
  2633. {
  2634. if (!connector) {
  2635. SDE_ERROR("invalid param\n");
  2636. return;
  2637. }
  2638. SDE_ATRACE_BEGIN("signal_retire_fence");
  2639. sde_connector_complete_commit(connector, ts, fence_event);
  2640. SDE_ATRACE_END("signal_retire_fence");
  2641. }
  2642. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2643. {
  2644. struct sde_crtc *sde_crtc;
  2645. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2646. int i, rc;
  2647. bool updated = false;
  2648. struct drm_event event;
  2649. sde_crtc = to_sde_crtc(crtc);
  2650. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2651. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2652. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2653. &current_opr_value[i]);
  2654. if (rc) {
  2655. SDE_ERROR("failed to collect OPR idx: %d rc: %d\n", i, rc);
  2656. continue;
  2657. }
  2658. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2659. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2660. continue;
  2661. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2662. updated = true;
  2663. }
  2664. if (updated) {
  2665. event.type = DRM_EVENT_OPR_VALUE;
  2666. event.length = sizeof(sde_crtc->previous_opr_value);
  2667. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2668. (u8 *)&sde_crtc->previous_opr_value);
  2669. }
  2670. }
  2671. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2672. struct sde_crtc_frame_event *fevent)
  2673. {
  2674. struct sde_crtc *sde_crtc;
  2675. struct sde_connector *sde_conn;
  2676. sde_crtc = to_sde_crtc(crtc);
  2677. if (sde_crtc->opr_event_notify_enabled)
  2678. sde_crtc_opr_event_notify(crtc);
  2679. sde_conn = to_sde_connector(fevent->connector);
  2680. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2681. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2682. }
  2683. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2684. {
  2685. struct msm_drm_private *priv;
  2686. struct sde_crtc_frame_event *fevent;
  2687. struct drm_crtc *crtc;
  2688. struct sde_crtc *sde_crtc;
  2689. struct sde_kms *sde_kms;
  2690. unsigned long flags;
  2691. bool in_clone_mode = false;
  2692. int ret;
  2693. if (!work) {
  2694. SDE_ERROR("invalid work handle\n");
  2695. return;
  2696. }
  2697. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2698. if (!fevent->crtc || !fevent->crtc->state) {
  2699. SDE_ERROR("invalid crtc\n");
  2700. return;
  2701. }
  2702. crtc = fevent->crtc;
  2703. sde_crtc = to_sde_crtc(crtc);
  2704. sde_kms = _sde_crtc_get_kms(crtc);
  2705. if (!sde_kms) {
  2706. SDE_ERROR("invalid kms handle\n");
  2707. return;
  2708. }
  2709. priv = sde_kms->dev->dev_private;
  2710. SDE_ATRACE_BEGIN("crtc_frame_event");
  2711. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2712. ktime_to_ns(fevent->ts));
  2713. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2714. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2715. true : false;
  2716. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2717. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2718. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2719. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  2720. if (ret < 0) {
  2721. SDE_ERROR("failed to enable power resource %d\n", ret);
  2722. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  2723. } else {
  2724. /* log and clear plane ubwc errors if any */
  2725. sde_crtc_get_frame_data(crtc);
  2726. pm_runtime_put_sync(crtc->dev->dev);
  2727. }
  2728. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2729. /* this should not happen */
  2730. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2731. crtc->base.id,
  2732. ktime_to_ns(fevent->ts),
  2733. atomic_read(&sde_crtc->frame_pending));
  2734. SDE_EVT32(DRMID(crtc), fevent->event,
  2735. SDE_EVTLOG_FUNC_CASE1);
  2736. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2737. /* release bandwidth and other resources */
  2738. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2739. crtc->base.id,
  2740. ktime_to_ns(fevent->ts));
  2741. SDE_EVT32(DRMID(crtc), fevent->event,
  2742. SDE_EVTLOG_FUNC_CASE2);
  2743. sde_core_perf_crtc_release_bw(crtc);
  2744. } else {
  2745. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2746. SDE_EVTLOG_FUNC_CASE3);
  2747. }
  2748. }
  2749. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2750. SDE_ATRACE_BEGIN("signal_release_fence");
  2751. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2752. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2753. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2754. _sde_crtc_frame_done_notify(crtc, fevent);
  2755. SDE_ATRACE_END("signal_release_fence");
  2756. }
  2757. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) {
  2758. if (sde_crtc->retire_frame_event_sf) {
  2759. sde_crtc->retire_frame_event_time = fevent->ts;
  2760. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2761. }
  2762. /* this api should be called without spin_lock */
  2763. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2764. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2765. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2766. }
  2767. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2768. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2769. crtc->base.id, ktime_to_ns(fevent->ts));
  2770. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2771. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2772. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2773. SDE_ATRACE_END("crtc_frame_event");
  2774. }
  2775. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2776. struct drm_crtc_state *old_state)
  2777. {
  2778. struct sde_crtc *sde_crtc;
  2779. struct sde_splash_display *splash_display = NULL;
  2780. struct sde_kms *sde_kms;
  2781. bool cont_splash_enabled = false;
  2782. int i;
  2783. u32 power_on = 1;
  2784. if (!crtc || !crtc->state) {
  2785. SDE_ERROR("invalid crtc\n");
  2786. return;
  2787. }
  2788. sde_crtc = to_sde_crtc(crtc);
  2789. SDE_EVT32_VERBOSE(DRMID(crtc));
  2790. sde_kms = _sde_crtc_get_kms(crtc);
  2791. if (!sde_kms)
  2792. return;
  2793. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2794. splash_display = &sde_kms->splash_data.splash_display[i];
  2795. if (splash_display->cont_splash_enabled && splash_display->encoder &&
  2796. crtc == splash_display->encoder->crtc)
  2797. cont_splash_enabled = true;
  2798. }
  2799. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2800. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2801. sde_core_perf_crtc_update(crtc, 0, false);
  2802. }
  2803. /**
  2804. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2805. * @cstate: Pointer to sde crtc state
  2806. */
  2807. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2808. {
  2809. if (!cstate) {
  2810. SDE_ERROR("invalid cstate\n");
  2811. return;
  2812. }
  2813. cstate->input_fence_timeout_ns =
  2814. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2815. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2816. }
  2817. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2818. {
  2819. u32 i;
  2820. struct sde_crtc_state *cstate;
  2821. if (!state)
  2822. return;
  2823. cstate = to_sde_crtc_state(state);
  2824. for (i = 0; i < cstate->num_dim_layers; i++)
  2825. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2826. cstate->num_dim_layers = 0;
  2827. }
  2828. /**
  2829. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2830. * @cstate: Pointer to sde crtc state
  2831. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2832. */
  2833. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2834. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2835. {
  2836. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2837. struct sde_drm_dim_layer_cfg *user_cfg;
  2838. struct sde_hw_dim_layer *dim_layer;
  2839. u32 count, i;
  2840. struct sde_kms *kms;
  2841. if (!crtc || !cstate) {
  2842. SDE_ERROR("invalid crtc or cstate\n");
  2843. return;
  2844. }
  2845. dim_layer = cstate->dim_layer;
  2846. if (!usr_ptr) {
  2847. /* usr_ptr is null when setting the default property value */
  2848. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2849. SDE_DEBUG("dim_layer data removed\n");
  2850. goto clear;
  2851. }
  2852. kms = _sde_crtc_get_kms(crtc);
  2853. if (!kms || !kms->catalog) {
  2854. SDE_ERROR("invalid kms\n");
  2855. return;
  2856. }
  2857. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2858. SDE_ERROR("failed to copy dim_layer data\n");
  2859. return;
  2860. }
  2861. count = dim_layer_v1.num_layers;
  2862. if (count > SDE_MAX_DIM_LAYERS) {
  2863. SDE_ERROR("invalid number of dim_layers:%d", count);
  2864. return;
  2865. }
  2866. /* populate from user space */
  2867. cstate->num_dim_layers = count;
  2868. for (i = 0; i < count; i++) {
  2869. user_cfg = &dim_layer_v1.layer_cfg[i];
  2870. dim_layer[i].flags = user_cfg->flags;
  2871. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2872. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2873. dim_layer[i].rect.x = user_cfg->rect.x1;
  2874. dim_layer[i].rect.y = user_cfg->rect.y1;
  2875. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2876. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2877. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2878. user_cfg->color_fill.color_0,
  2879. user_cfg->color_fill.color_1,
  2880. user_cfg->color_fill.color_2,
  2881. user_cfg->color_fill.color_3,
  2882. };
  2883. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2884. i, dim_layer[i].flags, dim_layer[i].stage);
  2885. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2886. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2887. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2888. dim_layer[i].color_fill.color_0,
  2889. dim_layer[i].color_fill.color_1,
  2890. dim_layer[i].color_fill.color_2,
  2891. dim_layer[i].color_fill.color_3);
  2892. }
  2893. clear:
  2894. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2895. }
  2896. /**
  2897. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2898. * @sde_crtc : Pointer to sde crtc
  2899. * @cstate : Pointer to sde crtc state
  2900. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2901. */
  2902. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2903. struct sde_crtc_state *cstate,
  2904. void __user *usr_ptr)
  2905. {
  2906. struct sde_drm_dest_scaler_data ds_data;
  2907. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2908. struct sde_drm_scaler_v2 scaler_v2;
  2909. void __user *scaler_v2_usr;
  2910. int i, count;
  2911. if (!sde_crtc || !cstate) {
  2912. SDE_ERROR("invalid sde_crtc/state\n");
  2913. return -EINVAL;
  2914. }
  2915. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2916. if (!usr_ptr) {
  2917. SDE_DEBUG("ds data removed\n");
  2918. return 0;
  2919. }
  2920. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2921. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2922. sde_crtc->name);
  2923. return -EINVAL;
  2924. }
  2925. count = ds_data.num_dest_scaler;
  2926. if (!count) {
  2927. SDE_DEBUG("no ds data available\n");
  2928. return 0;
  2929. }
  2930. if (count > SDE_MAX_DS_COUNT) {
  2931. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2932. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2933. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2934. return -EINVAL;
  2935. }
  2936. /* Populate from user space */
  2937. for (i = 0; i < count; i++) {
  2938. ds_cfg_usr = &ds_data.ds_cfg[i];
  2939. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2940. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2941. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2942. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2943. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2944. if (ds_cfg_usr->scaler_cfg) {
  2945. scaler_v2_usr =
  2946. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2947. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2948. sizeof(scaler_v2))) {
  2949. SDE_ERROR("%s:scaler: copy from user failed\n",
  2950. sde_crtc->name);
  2951. return -EINVAL;
  2952. }
  2953. }
  2954. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2955. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2956. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2957. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2958. scaler_v2.dst_width, scaler_v2.dst_height);
  2959. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2960. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2961. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2962. scaler_v2.dst_width, scaler_v2.dst_height);
  2963. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2964. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2965. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2966. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2967. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2968. ds_cfg_usr->lm_height);
  2969. }
  2970. cstate->num_ds = count;
  2971. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2972. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2973. return 0;
  2974. }
  2975. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2976. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2977. struct sde_hw_ds_cfg *prev_cfg)
  2978. {
  2979. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2980. || !cfg->lm_width || !cfg->lm_height) {
  2981. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2982. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2983. hdisplay, mode->vdisplay);
  2984. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2985. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2986. return -E2BIG;
  2987. }
  2988. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2989. cfg->lm_height != prev_cfg->lm_height)) {
  2990. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2991. crtc->base.id, cfg->lm_width,
  2992. cfg->lm_height, prev_cfg->lm_width,
  2993. prev_cfg->lm_height);
  2994. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2995. prev_cfg->lm_width, prev_cfg->lm_height,
  2996. SDE_EVTLOG_ERROR);
  2997. return -EINVAL;
  2998. }
  2999. return 0;
  3000. }
  3001. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  3002. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  3003. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  3004. u32 max_in_width, u32 max_out_width)
  3005. {
  3006. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  3007. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  3008. /**
  3009. * Scaler src and dst width shouldn't exceed the maximum
  3010. * width limitation. Also, if there is no partial update
  3011. * dst width and height must match display resolution.
  3012. */
  3013. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  3014. cfg->scl3_cfg.dst_width > max_out_width ||
  3015. !cfg->scl3_cfg.src_width[0] ||
  3016. !cfg->scl3_cfg.dst_width ||
  3017. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  3018. && (cfg->scl3_cfg.dst_width != hdisplay ||
  3019. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  3020. SDE_ERROR("crtc%d: ", crtc->base.id);
  3021. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  3022. cfg->scl3_cfg.src_width[0],
  3023. cfg->scl3_cfg.dst_width,
  3024. cfg->scl3_cfg.dst_height,
  3025. hdisplay, mode->vdisplay);
  3026. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  3027. sde_crtc->num_mixers, cfg->flags,
  3028. hw_ds->idx - DS_0);
  3029. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  3030. cfg->scl3_cfg.enable,
  3031. cfg->scl3_cfg.de.enable);
  3032. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  3033. cfg->scl3_cfg.de.enable, cfg->flags,
  3034. max_in_width, max_out_width,
  3035. cfg->scl3_cfg.src_width[0],
  3036. cfg->scl3_cfg.dst_width,
  3037. cfg->scl3_cfg.dst_height, hdisplay,
  3038. mode->vdisplay, sde_crtc->num_mixers,
  3039. SDE_EVTLOG_ERROR);
  3040. cfg->flags &=
  3041. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3042. cfg->flags &=
  3043. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  3044. return -EINVAL;
  3045. }
  3046. }
  3047. return 0;
  3048. }
  3049. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  3050. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  3051. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  3052. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  3053. {
  3054. int i, ret;
  3055. u32 lm_idx;
  3056. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  3057. for (i = 0; i < cstate->num_ds; i++) {
  3058. cfg = &cstate->ds_cfg[i];
  3059. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  3060. lm_idx = cfg->idx;
  3061. /**
  3062. * Validate against topology
  3063. * No of dest scalers should match the num of mixers
  3064. * unless it is partial update left only/right only use case
  3065. */
  3066. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  3067. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3068. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  3069. crtc->base.id, i, lm_idx, cfg->flags);
  3070. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  3071. SDE_EVTLOG_ERROR);
  3072. return -EINVAL;
  3073. }
  3074. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  3075. if (!max_in_width && !max_out_width) {
  3076. max_in_width = hw_ds->scl->top->maxinputwidth;
  3077. max_out_width = hw_ds->scl->top->maxoutputwidth;
  3078. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  3079. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  3080. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  3081. max_in_width, max_out_width, cstate->num_ds);
  3082. }
  3083. /* Check LM width and height */
  3084. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  3085. prev_cfg);
  3086. if (ret)
  3087. return ret;
  3088. /* Check scaler data */
  3089. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  3090. hw_ds, cfg, hdisplay,
  3091. max_in_width, max_out_width);
  3092. if (ret)
  3093. return ret;
  3094. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  3095. (*num_ds_enable)++;
  3096. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  3097. hw_ds->idx - DS_0, cfg->flags);
  3098. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  3099. }
  3100. return 0;
  3101. }
  3102. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  3103. struct sde_crtc_state *cstate, u32 num_ds_enable)
  3104. {
  3105. struct sde_hw_ds_cfg *cfg;
  3106. int i;
  3107. SDE_DEBUG("dest scaler status : %d -> %d\n",
  3108. cstate->num_ds_enabled, num_ds_enable);
  3109. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3110. cstate->num_ds, cstate->dirty[0]);
  3111. if (cstate->num_ds_enabled != num_ds_enable) {
  3112. /* Disabling destination scaler */
  3113. if (!num_ds_enable) {
  3114. for (i = 0; i < cstate->num_ds; i++) {
  3115. cfg = &cstate->ds_cfg[i];
  3116. cfg->idx = i;
  3117. /* Update scaler settings in disable case */
  3118. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3119. cfg->scl3_cfg.enable = 0;
  3120. cfg->scl3_cfg.de.enable = 0;
  3121. }
  3122. }
  3123. cstate->num_ds_enabled = num_ds_enable;
  3124. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3125. } else {
  3126. if (!cstate->num_ds_enabled)
  3127. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3128. }
  3129. }
  3130. /**
  3131. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3132. * @crtc : Pointer to drm crtc
  3133. * @state : Pointer to drm crtc state
  3134. */
  3135. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3136. struct drm_crtc_state *state)
  3137. {
  3138. struct sde_crtc *sde_crtc;
  3139. struct sde_crtc_state *cstate;
  3140. struct drm_display_mode *mode;
  3141. struct sde_kms *kms;
  3142. struct sde_hw_ds *hw_ds = NULL;
  3143. u32 ret = 0;
  3144. u32 num_ds_enable = 0, hdisplay = 0;
  3145. u32 max_in_width = 0, max_out_width = 0;
  3146. if (!crtc || !state)
  3147. return -EINVAL;
  3148. sde_crtc = to_sde_crtc(crtc);
  3149. cstate = to_sde_crtc_state(state);
  3150. kms = _sde_crtc_get_kms(crtc);
  3151. mode = &state->adjusted_mode;
  3152. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3153. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3154. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3155. return 0;
  3156. }
  3157. if (!kms || !kms->catalog) {
  3158. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3159. return -EINVAL;
  3160. }
  3161. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3162. SDE_DEBUG("dest scaler feature not supported\n");
  3163. return 0;
  3164. }
  3165. if (!sde_crtc->num_mixers) {
  3166. SDE_DEBUG("mixers not allocated\n");
  3167. return 0;
  3168. }
  3169. ret = _sde_validate_hw_resources(sde_crtc);
  3170. if (ret)
  3171. goto err;
  3172. /**
  3173. * No of dest scalers shouldn't exceed hw ds block count and
  3174. * also, match the num of mixers unless it is partial update
  3175. * left only/right only use case - currently PU + DS is not supported
  3176. */
  3177. if (cstate->num_ds > kms->catalog->ds_count ||
  3178. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3179. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3180. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3181. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3182. cstate->ds_cfg[0].flags);
  3183. ret = -EINVAL;
  3184. goto err;
  3185. }
  3186. /**
  3187. * Check if DS needs to be enabled or disabled
  3188. * In case of enable, validate the data
  3189. */
  3190. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3191. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3192. cstate->num_ds, cstate->ds_cfg[0].flags);
  3193. goto disable;
  3194. }
  3195. /* Display resolution */
  3196. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3197. /* Validate the DS data */
  3198. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3199. mode, hw_ds, hdisplay, &num_ds_enable,
  3200. max_in_width, max_out_width);
  3201. if (ret)
  3202. goto err;
  3203. disable:
  3204. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3205. return 0;
  3206. err:
  3207. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3208. return ret;
  3209. }
  3210. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3211. {
  3212. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3213. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3214. SDE_DEBUG("invalid crtc params %d\n", !sde_crtc);
  3215. return NULL;
  3216. }
  3217. /* it will always return the first mixer and single CTL */
  3218. return sde_crtc->mixers[0].hw_ctl;
  3219. }
  3220. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3221. {
  3222. struct dma_fence *fence;
  3223. struct sde_plane *psde;
  3224. struct sde_plane_state *pstate;
  3225. void *input_fence;
  3226. struct dma_fence *input_hw_fence = NULL;
  3227. struct dma_fence_array *array = NULL;
  3228. struct dma_fence *spec_fence = NULL;
  3229. int i;
  3230. if (!plane || !plane->state) {
  3231. SDE_ERROR("invalid input %d\n", !plane);
  3232. return NULL;
  3233. }
  3234. psde = to_sde_plane(plane);
  3235. pstate = to_sde_plane_state(plane->state);
  3236. input_fence = pstate->input_fence;
  3237. if (input_fence) {
  3238. fence = (struct dma_fence *)pstate->input_fence;
  3239. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3240. bool spec_hw_fence = false;
  3241. array = container_of(fence, struct dma_fence_array, base);
  3242. if (IS_ERR_OR_NULL(array))
  3243. goto exit;
  3244. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3245. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3246. goto exit;
  3247. for (i = 0; i < array->num_fences; i++) {
  3248. spec_fence = array->fences[i];
  3249. if (!IS_ERR_OR_NULL(spec_fence) &&
  3250. test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3251. &spec_fence->flags)) {
  3252. spec_hw_fence = true;
  3253. } else {
  3254. /*
  3255. * all child-fences of the spec fence must be hw-fences for
  3256. * this fence to be considered hw-fence. Otherwise just
  3257. * fail here to set the hw-fences and driver will use
  3258. * sw-fences instead.
  3259. */
  3260. spec_hw_fence = false;
  3261. break;
  3262. }
  3263. }
  3264. if (spec_hw_fence)
  3265. input_hw_fence = fence;
  3266. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3267. input_hw_fence = fence;
  3268. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3269. fence->context, fence->seqno, fence->flags,
  3270. fence->ops->get_timeline_name(fence));
  3271. }
  3272. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3273. }
  3274. exit:
  3275. return input_hw_fence;
  3276. }
  3277. /**
  3278. * sde_crtc_sw_fence_error_handle - sw fence error handing
  3279. * @crtc: Pointer to CRTC object.
  3280. * @err_status: true if sw input fence error
  3281. *
  3282. * return 0 if success non-zero otherwise
  3283. */
  3284. int sde_crtc_sw_fence_error_handle(struct drm_crtc *crtc, int err_status)
  3285. {
  3286. struct sde_crtc *sde_crtc = NULL;
  3287. struct drm_encoder *drm_encoder;
  3288. bool handle_sw_fence_error_flag;
  3289. struct sde_kms *sde_kms;
  3290. struct sde_hw_ctl *hw_ctl;
  3291. struct msm_drm_private *priv;
  3292. struct msm_fence_error_client_entry *entry;
  3293. int rc = 0;
  3294. if (!crtc) {
  3295. SDE_ERROR("invalid crtc\n");
  3296. return -EINVAL;
  3297. }
  3298. handle_sw_fence_error_flag = sde_crtc_get_property(
  3299. to_sde_crtc_state(crtc->state), CRTC_PROP_HANDLE_FENCE_ERROR);
  3300. if (!handle_sw_fence_error_flag || (err_status >= 0))
  3301. return 0;
  3302. SDE_EVT32(handle_sw_fence_error_flag, err_status);
  3303. sde_crtc = to_sde_crtc(crtc);
  3304. sde_crtc->input_fence_status = err_status;
  3305. sde_crtc->handle_fence_error_bw_update = true;
  3306. drm_for_each_encoder_mask(drm_encoder, crtc->dev, crtc->state->encoder_mask) {
  3307. /* continue if copy encoder is encountered */
  3308. if (sde_crtc_state_in_clone_mode(drm_encoder, crtc->state))
  3309. continue;
  3310. rc = sde_encoder_handle_dma_fence_out_of_order(drm_encoder);
  3311. if (rc) {
  3312. SDE_DEBUG("Dma fence out of order failed, rc = %d\n", rc);
  3313. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  3314. }
  3315. }
  3316. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3317. sde_kms = _sde_crtc_get_kms(crtc);
  3318. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3319. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_ERROR);
  3320. SDE_DEBUG("invalid parameters\n");
  3321. return -EINVAL;
  3322. }
  3323. priv = sde_kms->dev->dev_private;
  3324. /* display submodule fence error handling, like pp, dsi, dp. */
  3325. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  3326. if (!entry->ops.fence_error_handle_submodule)
  3327. continue;
  3328. rc = entry->ops.fence_error_handle_submodule(hw_ctl, entry->data);
  3329. if (rc) {
  3330. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  3331. entry->dev->id);
  3332. SDE_EVT32(entry->dev->id, rc, SDE_EVTLOG_ERROR);
  3333. }
  3334. }
  3335. return rc;
  3336. }
  3337. /**
  3338. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3339. * @crtc: Pointer to CRTC object.
  3340. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3341. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3342. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3343. *
  3344. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3345. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3346. * list, skipping any sw-wait, since wait will happen in hw.
  3347. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3348. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3349. * regardless if they support or not hw-fence.
  3350. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3351. */
  3352. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3353. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3354. {
  3355. struct drm_plane *plane = NULL;
  3356. u32 num_hw_fences = 0;
  3357. ktime_t kt_end, kt_wait;
  3358. uint32_t wait_ms = 1;
  3359. struct msm_display_mode *msm_mode;
  3360. bool mode_switch;
  3361. int i, status = 0, rc = 0;
  3362. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3363. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3364. /* use monotonic timer to limit total fence wait time */
  3365. kt_end = ktime_add_ns(ktime_get(),
  3366. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3367. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3368. /* check if input-fences are hw fences and if they are, add them to the list */
  3369. if (use_hw_fences && !mode_switch) {
  3370. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3371. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3372. bool repeated_fence = false;
  3373. /* check if this fence already in the hw-fences list */
  3374. for (i = num_hw_fences - 1; i >= 0; i--) {
  3375. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3376. repeated_fence = true;
  3377. break;
  3378. }
  3379. }
  3380. if (repeated_fence)
  3381. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3382. else
  3383. num_hw_fences++; /* keep fence in the list */
  3384. /* go to next, to skip sw-wait */
  3385. continue;
  3386. }
  3387. }
  3388. /*
  3389. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3390. * before proceed.
  3391. *
  3392. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3393. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3394. * that each plane can check its fence status and react appropriately
  3395. * if its fence has timed out. Call input fence wait multiple times if
  3396. * fence wait is interrupted due to interrupt call.
  3397. */
  3398. do {
  3399. kt_wait = ktime_sub(kt_end, ktime_get());
  3400. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3401. wait_ms = ktime_to_ms(kt_wait);
  3402. else
  3403. wait_ms = 0;
  3404. rc = sde_plane_wait_input_fence(plane, wait_ms, &status);
  3405. } while (wait_ms && rc == -ERESTARTSYS);
  3406. }
  3407. sde_crtc_sw_fence_error_handle(crtc, status);
  3408. return num_hw_fences;
  3409. }
  3410. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3411. {
  3412. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3413. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3414. MSM_DISPLAY_VIDEO_MODE);
  3415. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3416. }
  3417. /**
  3418. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3419. * @crtc: Pointer to CRTC object
  3420. *
  3421. * Returns true if hw fences are used, otherwise returns false
  3422. */
  3423. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3424. {
  3425. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3426. bool ipcc_input_signal_wait = false;
  3427. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3428. int num_hw_fences = 0;
  3429. struct sde_hw_ctl *hw_ctl;
  3430. bool input_hw_fences_enable;
  3431. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3432. int ret;
  3433. enum sde_crtc_vm_req vm_req;
  3434. bool disable_hw_fences = false;
  3435. SDE_DEBUG("\n");
  3436. if (!crtc || !crtc->state || !sde_kms) {
  3437. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3438. return false;
  3439. }
  3440. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3441. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3442. /* if this is the last frame on vm transition, disable hw fences */
  3443. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3444. if (vm_req == VM_REQ_RELEASE)
  3445. disable_hw_fences = true;
  3446. /* update ctl hw to wait for ipcc input signal before fetch */
  3447. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3448. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3449. sde_kms->hw_mdp, disable_hw_fences))
  3450. ipcc_input_signal_wait = true;
  3451. /* avoid hw-fences in first frame after timing engine enable */
  3452. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3453. /* wait for sw fences and get hw fences list (if any) */
  3454. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3455. MAX_HW_FENCES);
  3456. /* register the hw-fences for hw-wait */
  3457. if (num_hw_fences > 0 && num_hw_fences <= MAX_HW_FENCES) {
  3458. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3459. if (ret) {
  3460. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3461. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3462. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3463. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3464. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3465. MAX_HW_FENCES);
  3466. }
  3467. }
  3468. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3469. input_hw_fences_enable,
  3470. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3471. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3472. SDE_EVT32(input_hw_fences_enable,
  3473. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3474. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3475. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3476. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3477. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3478. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3479. SDE_ATRACE_END("plane_wait_input_fence");
  3480. return num_hw_fences ? true : false;
  3481. }
  3482. static void _sde_crtc_setup_mixer_for_encoder(
  3483. struct drm_crtc *crtc,
  3484. struct drm_encoder *enc)
  3485. {
  3486. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3487. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3488. struct sde_rm *rm = &sde_kms->rm;
  3489. struct sde_crtc_mixer *mixer;
  3490. struct sde_hw_ctl *last_valid_ctl = NULL;
  3491. int i;
  3492. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3493. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3494. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3495. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3496. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3497. /* Set up all the mixers and ctls reserved by this encoder */
  3498. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3499. mixer = &sde_crtc->mixers[i];
  3500. if (!sde_rm_get_hw(rm, &lm_iter))
  3501. break;
  3502. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3503. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3504. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3505. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3506. mixer->hw_lm->idx - LM_0);
  3507. mixer->hw_ctl = last_valid_ctl;
  3508. } else {
  3509. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3510. last_valid_ctl = mixer->hw_ctl;
  3511. sde_crtc->num_ctls++;
  3512. }
  3513. /* Shouldn't happen, mixers are always >= ctls */
  3514. if (!mixer->hw_ctl) {
  3515. SDE_ERROR("no valid ctls found for lm %d\n",
  3516. mixer->hw_lm->idx - LM_0);
  3517. return;
  3518. }
  3519. /* Dspp may be null */
  3520. (void) sde_rm_get_hw(rm, &dspp_iter);
  3521. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3522. /* DS may be null */
  3523. (void) sde_rm_get_hw(rm, &ds_iter);
  3524. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3525. mixer->encoder = enc;
  3526. sde_crtc->num_mixers++;
  3527. SDE_DEBUG("setup mixer %d: lm %d\n",
  3528. i, mixer->hw_lm->idx - LM_0);
  3529. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3530. i, mixer->hw_ctl->idx - CTL_0);
  3531. if (mixer->hw_ds)
  3532. SDE_DEBUG("setup mixer %d: ds %d\n",
  3533. i, mixer->hw_ds->idx - DS_0);
  3534. }
  3535. }
  3536. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3537. {
  3538. struct drm_encoder *enc = NULL;
  3539. struct sde_kms *kms;
  3540. if (!crtc)
  3541. return false;
  3542. kms = _sde_crtc_get_kms(crtc);
  3543. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3544. return false;
  3545. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3546. if (enc->crtc == crtc)
  3547. return sde_encoder_is_line_insertion_supported(enc);
  3548. }
  3549. return false;
  3550. }
  3551. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3552. {
  3553. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3554. struct drm_encoder *enc;
  3555. sde_crtc->num_ctls = 0;
  3556. sde_crtc->num_mixers = 0;
  3557. sde_crtc->mixers_swapped = false;
  3558. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3559. mutex_lock(&sde_crtc->crtc_lock);
  3560. /* Check for mixers on all encoders attached to this crtc */
  3561. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3562. if (enc->crtc != crtc)
  3563. continue;
  3564. /* avoid overwriting mixers info from a copy encoder */
  3565. if (sde_encoder_in_clone_mode(enc))
  3566. continue;
  3567. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3568. }
  3569. mutex_unlock(&sde_crtc->crtc_lock);
  3570. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3571. }
  3572. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3573. {
  3574. int i;
  3575. struct sde_crtc_state *cstate;
  3576. cstate = to_sde_crtc_state(state);
  3577. cstate->is_ppsplit = false;
  3578. for (i = 0; i < cstate->num_connectors; i++) {
  3579. struct drm_connector *conn = cstate->connectors[i];
  3580. if (sde_connector_get_topology_name(conn) ==
  3581. SDE_RM_TOPOLOGY_PPSPLIT)
  3582. cstate->is_ppsplit = true;
  3583. }
  3584. }
  3585. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3586. {
  3587. struct sde_crtc *sde_crtc;
  3588. struct sde_crtc_state *cstate;
  3589. struct drm_display_mode *adj_mode;
  3590. u32 mixer_width, mixer_height;
  3591. int i;
  3592. if (!crtc || !state) {
  3593. SDE_ERROR("invalid args\n");
  3594. return;
  3595. }
  3596. sde_crtc = to_sde_crtc(crtc);
  3597. cstate = to_sde_crtc_state(state);
  3598. adj_mode = &state->adjusted_mode;
  3599. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3600. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3601. cstate->lm_bounds[i].x = mixer_width * i;
  3602. cstate->lm_bounds[i].y = 0;
  3603. cstate->lm_bounds[i].w = mixer_width;
  3604. cstate->lm_bounds[i].h = mixer_height;
  3605. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3606. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3607. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3608. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3609. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3610. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3611. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3612. }
  3613. drm_mode_debug_printmodeline(adj_mode);
  3614. }
  3615. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3616. {
  3617. struct sde_crtc_mixer mixer;
  3618. /*
  3619. * Use mixer[0] to get hw_ctl which will use ops to clear
  3620. * all blendstages. Clear all blendstages will iterate through
  3621. * all mixers.
  3622. */
  3623. if (sde_crtc->num_mixers) {
  3624. mixer = sde_crtc->mixers[0];
  3625. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3626. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3627. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3628. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3629. }
  3630. }
  3631. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3632. struct drm_crtc_state *old_state)
  3633. {
  3634. struct sde_crtc *sde_crtc;
  3635. struct drm_encoder *encoder;
  3636. struct drm_device *dev;
  3637. struct sde_kms *sde_kms;
  3638. struct sde_splash_display *splash_display;
  3639. bool cont_splash_enabled = false;
  3640. size_t i;
  3641. if (!crtc->state->enable) {
  3642. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3643. crtc->base.id, crtc->state->enable);
  3644. return;
  3645. }
  3646. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3647. SDE_ERROR("power resource is not enabled\n");
  3648. return;
  3649. }
  3650. sde_kms = _sde_crtc_get_kms(crtc);
  3651. if (!sde_kms)
  3652. return;
  3653. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3654. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3655. sde_crtc = to_sde_crtc(crtc);
  3656. dev = crtc->dev;
  3657. if (!sde_crtc->num_mixers) {
  3658. _sde_crtc_setup_mixers(crtc);
  3659. _sde_crtc_setup_is_ppsplit(crtc->state);
  3660. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3661. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3662. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3663. _sde_crtc_setup_mixers(crtc);
  3664. sde_crtc->reinit_crtc_mixers = false;
  3665. }
  3666. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3667. if (encoder->crtc != crtc)
  3668. continue;
  3669. /* encoder will trigger pending mask now */
  3670. sde_encoder_trigger_kickoff_pending(encoder);
  3671. }
  3672. /* update performance setting */
  3673. sde_core_perf_crtc_update(crtc, 1, false);
  3674. /*
  3675. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3676. * it means we are trying to flush a CRTC whose state is disabled:
  3677. * nothing else needs to be done.
  3678. */
  3679. if (unlikely(!sde_crtc->num_mixers))
  3680. goto end;
  3681. _sde_crtc_blend_setup(crtc, old_state, true);
  3682. _sde_crtc_dest_scaler_setup(crtc);
  3683. sde_cp_crtc_apply_noise(crtc, old_state);
  3684. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3685. sde_core_perf_crtc_update_uidle(crtc, true);
  3686. /* update cached_encoder_mask if new conn is added or removed */
  3687. if (crtc->state->connectors_changed)
  3688. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3689. /*
  3690. * Since CP properties use AXI buffer to program the
  3691. * HW, check if context bank is in attached state,
  3692. * apply color processing properties only if
  3693. * smmu state is attached,
  3694. */
  3695. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3696. splash_display = &sde_kms->splash_data.splash_display[i];
  3697. if (splash_display->cont_splash_enabled &&
  3698. splash_display->encoder &&
  3699. crtc == splash_display->encoder->crtc)
  3700. cont_splash_enabled = true;
  3701. }
  3702. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3703. sde_cp_crtc_apply_properties(crtc);
  3704. /*
  3705. * PP_DONE irq is only used by command mode for now.
  3706. * It is better to request pending before FLUSH and START trigger
  3707. * to make sure no pp_done irq missed.
  3708. * This is safe because no pp_done will happen before SW trigger
  3709. * in command mode.
  3710. */
  3711. end:
  3712. SDE_ATRACE_END("crtc_atomic_begin");
  3713. }
  3714. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3715. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3716. struct drm_atomic_state *state)
  3717. {
  3718. struct drm_crtc_state *old_state = NULL;
  3719. if (!crtc) {
  3720. SDE_ERROR("invalid crtc\n");
  3721. return;
  3722. }
  3723. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3724. _sde_crtc_atomic_begin(crtc, old_state);
  3725. }
  3726. #else
  3727. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3728. struct drm_crtc_state *old_state)
  3729. {
  3730. if (!crtc) {
  3731. SDE_ERROR("invalid crtc\n");
  3732. return;
  3733. }
  3734. _sde_crtc_atomic_begin(crtc, old_state);
  3735. }
  3736. #endif
  3737. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3738. struct drm_atomic_state *state)
  3739. {
  3740. struct drm_encoder *encoder;
  3741. struct sde_crtc *sde_crtc;
  3742. struct drm_device *dev;
  3743. struct drm_plane *plane;
  3744. struct msm_drm_private *priv;
  3745. struct sde_crtc_state *cstate;
  3746. struct sde_kms *sde_kms;
  3747. struct drm_connector *conn;
  3748. struct drm_connector_state *conn_state;
  3749. struct sde_connector *sde_conn = NULL;
  3750. int i;
  3751. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3752. SDE_ERROR("invalid crtc\n");
  3753. return;
  3754. }
  3755. if (!crtc->state->enable) {
  3756. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3757. crtc->base.id, crtc->state->enable);
  3758. return;
  3759. }
  3760. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3761. SDE_ERROR("power resource is not enabled\n");
  3762. return;
  3763. }
  3764. sde_kms = _sde_crtc_get_kms(crtc);
  3765. if (!sde_kms) {
  3766. SDE_ERROR("invalid kms\n");
  3767. return;
  3768. }
  3769. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3770. sde_crtc = to_sde_crtc(crtc);
  3771. cstate = to_sde_crtc_state(crtc->state);
  3772. dev = crtc->dev;
  3773. priv = dev->dev_private;
  3774. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3775. if (!conn_state || conn_state->crtc != crtc)
  3776. continue;
  3777. sde_conn = to_sde_connector(conn_state->connector);
  3778. }
  3779. /* When doze is requested, switch first to normal mode */
  3780. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3781. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3782. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3783. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3784. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3785. false);
  3786. else
  3787. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3788. /*
  3789. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3790. * it means we are trying to flush a CRTC whose state is disabled:
  3791. * nothing else needs to be done.
  3792. */
  3793. if (unlikely(!sde_crtc->num_mixers))
  3794. return;
  3795. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3796. /*
  3797. * For planes without commit update, drm framework will not add
  3798. * those planes to current state since hardware update is not
  3799. * required. However, if those planes were power collapsed since
  3800. * last commit cycle, driver has to restore the hardware state
  3801. * of those planes explicitly here prior to plane flush.
  3802. * Also use this iteration to see if any plane requires cache,
  3803. * so during the perf update driver can activate/deactivate
  3804. * the cache accordingly.
  3805. */
  3806. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3807. sde_crtc->new_perf.llcc_active[i] = false;
  3808. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3809. sde_plane_restore(plane);
  3810. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3811. if (sde_plane_is_cache_required(plane, i))
  3812. sde_crtc->new_perf.llcc_active[i] = true;
  3813. }
  3814. }
  3815. sde_core_perf_crtc_update_llcc(crtc);
  3816. /* wait for acquire fences before anything else is done */
  3817. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3818. if (!cstate->rsc_update) {
  3819. drm_for_each_encoder_mask(encoder, dev,
  3820. crtc->state->encoder_mask) {
  3821. cstate->rsc_client =
  3822. sde_encoder_get_rsc_client(encoder);
  3823. }
  3824. cstate->rsc_update = true;
  3825. }
  3826. /*
  3827. * Final plane updates: Give each plane a chance to complete all
  3828. * required writes/flushing before crtc's "flush
  3829. * everything" call below.
  3830. */
  3831. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3832. if (sde_kms->smmu_state.transition_error)
  3833. sde_plane_set_error(plane, true);
  3834. sde_plane_flush(plane);
  3835. }
  3836. /* Kickoff will be scheduled by outer layer */
  3837. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3838. }
  3839. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3840. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3841. struct drm_atomic_state *state)
  3842. {
  3843. return sde_crtc_atomic_flush_common(crtc, state);
  3844. }
  3845. #else
  3846. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3847. struct drm_crtc_state *old_crtc_state)
  3848. {
  3849. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3850. }
  3851. #endif
  3852. /**
  3853. * sde_crtc_destroy_state - state destroy hook
  3854. * @crtc: drm CRTC
  3855. * @state: CRTC state object to release
  3856. */
  3857. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3858. struct drm_crtc_state *state)
  3859. {
  3860. struct sde_crtc *sde_crtc;
  3861. struct sde_crtc_state *cstate;
  3862. struct drm_encoder *enc;
  3863. struct sde_kms *sde_kms;
  3864. if (!crtc || !state) {
  3865. SDE_ERROR("invalid argument(s)\n");
  3866. return;
  3867. }
  3868. sde_crtc = to_sde_crtc(crtc);
  3869. cstate = to_sde_crtc_state(state);
  3870. sde_kms = _sde_crtc_get_kms(crtc);
  3871. if (!sde_kms) {
  3872. SDE_ERROR("invalid sde_kms\n");
  3873. return;
  3874. }
  3875. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3876. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3877. sde_rm_release(&sde_kms->rm, enc, true);
  3878. sde_cp_clear_state_info(state);
  3879. __drm_atomic_helper_crtc_destroy_state(state);
  3880. /* destroy value helper */
  3881. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3882. &cstate->property_state);
  3883. }
  3884. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3885. {
  3886. struct sde_crtc *sde_crtc;
  3887. int i;
  3888. if (!crtc) {
  3889. SDE_ERROR("invalid argument\n");
  3890. return -EINVAL;
  3891. }
  3892. sde_crtc = to_sde_crtc(crtc);
  3893. if (!atomic_read(&sde_crtc->frame_pending)) {
  3894. SDE_DEBUG("no frames pending\n");
  3895. return 0;
  3896. }
  3897. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3898. /*
  3899. * flush all the event thread work to make sure all the
  3900. * FRAME_EVENTS from encoder are propagated to crtc
  3901. */
  3902. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3903. if (list_empty(&sde_crtc->frame_events[i].list))
  3904. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3905. }
  3906. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3907. return 0;
  3908. }
  3909. static void _sde_crtc_flush_vblank_events(struct drm_crtc *crtc)
  3910. {
  3911. struct sde_crtc *sde_crtc;
  3912. int i;
  3913. if (!crtc) {
  3914. SDE_ERROR("invalid argument\n");
  3915. return;
  3916. }
  3917. sde_crtc = to_sde_crtc(crtc);
  3918. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  3919. if (list_empty(&sde_crtc->vblank_events[i].list))
  3920. kthread_flush_work(&sde_crtc->vblank_events[i].work);
  3921. }
  3922. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3923. }
  3924. /**
  3925. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3926. * @crtc: Pointer to crtc structure
  3927. */
  3928. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3929. {
  3930. struct drm_plane *plane;
  3931. struct drm_plane_state *state;
  3932. struct sde_crtc *sde_crtc;
  3933. struct sde_crtc_mixer *mixer;
  3934. struct sde_hw_ctl *ctl;
  3935. if (!crtc)
  3936. return;
  3937. sde_crtc = to_sde_crtc(crtc);
  3938. mixer = sde_crtc->mixers;
  3939. if (!mixer)
  3940. return;
  3941. ctl = mixer->hw_ctl;
  3942. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3943. state = plane->state;
  3944. if (!state)
  3945. continue;
  3946. /* clear plane flush bitmask */
  3947. sde_plane_ctl_flush(plane, ctl, false);
  3948. }
  3949. }
  3950. void sde_crtc_dump_fences(struct drm_crtc *crtc)
  3951. {
  3952. struct drm_plane *plane = NULL;
  3953. drm_atomic_crtc_for_each_plane(plane, crtc)
  3954. sde_plane_dump_input_fence(plane);
  3955. }
  3956. bool sde_crtc_is_fence_signaled(struct drm_crtc *crtc)
  3957. {
  3958. struct drm_plane *plane = NULL;
  3959. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3960. if (!sde_plane_is_sw_fence_signaled(plane))
  3961. return false;
  3962. }
  3963. return true;
  3964. }
  3965. /**
  3966. * sde_crtc_reset_hw - attempt hardware reset on errors
  3967. * @crtc: Pointer to DRM crtc instance
  3968. * @old_state: Pointer to crtc state for previous commit
  3969. * @recovery_events: Whether or not recovery events are enabled
  3970. * Returns: Zero if current commit should still be attempted
  3971. */
  3972. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3973. bool recovery_events)
  3974. {
  3975. struct drm_plane *plane_halt[MAX_PLANES];
  3976. struct drm_plane *plane;
  3977. struct drm_encoder *encoder;
  3978. struct sde_crtc *sde_crtc;
  3979. struct sde_crtc_state *cstate;
  3980. struct sde_hw_ctl *ctl;
  3981. signed int i, plane_count;
  3982. int rc;
  3983. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3984. return -EINVAL;
  3985. sde_crtc = to_sde_crtc(crtc);
  3986. cstate = to_sde_crtc_state(crtc->state);
  3987. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3988. /* optionally generate a panic instead of performing a h/w reset */
  3989. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3990. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3991. ctl = sde_crtc->mixers[i].hw_ctl;
  3992. if (!ctl || !ctl->ops.reset)
  3993. continue;
  3994. rc = ctl->ops.reset(ctl);
  3995. if (rc) {
  3996. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3997. crtc->base.id, ctl->idx - CTL_0);
  3998. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3999. SDE_EVTLOG_ERROR);
  4000. break;
  4001. }
  4002. }
  4003. /*
  4004. * Early out if simple ctl reset succeeded or reset is
  4005. * being performed after timeout
  4006. */
  4007. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  4008. return 0;
  4009. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  4010. /* force all components in the system into reset at the same time */
  4011. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  4012. ctl = sde_crtc->mixers[i].hw_ctl;
  4013. if (!ctl || !ctl->ops.hard_reset)
  4014. continue;
  4015. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  4016. ctl->ops.hard_reset(ctl, true);
  4017. }
  4018. plane_count = 0;
  4019. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  4020. if (plane_count >= ARRAY_SIZE(plane_halt))
  4021. break;
  4022. plane_halt[plane_count++] = plane;
  4023. sde_plane_halt_requests(plane, true);
  4024. sde_plane_set_revalidate(plane, true);
  4025. }
  4026. /* provide safe "border color only" commit configuration for later */
  4027. _sde_crtc_remove_pipe_flush(crtc);
  4028. _sde_crtc_blend_setup(crtc, old_state, false);
  4029. /* take h/w components out of reset */
  4030. for (i = plane_count - 1; i >= 0; --i)
  4031. sde_plane_halt_requests(plane_halt[i], false);
  4032. /* attempt to poll for start of frame cycle before reset release */
  4033. list_for_each_entry(encoder,
  4034. &crtc->dev->mode_config.encoder_list, head) {
  4035. if (encoder->crtc != crtc)
  4036. continue;
  4037. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4038. sde_encoder_poll_line_counts(encoder);
  4039. }
  4040. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  4041. ctl = sde_crtc->mixers[i].hw_ctl;
  4042. if (!ctl || !ctl->ops.hard_reset)
  4043. continue;
  4044. ctl->ops.hard_reset(ctl, false);
  4045. }
  4046. list_for_each_entry(encoder,
  4047. &crtc->dev->mode_config.encoder_list, head) {
  4048. if (encoder->crtc != crtc)
  4049. continue;
  4050. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4051. sde_encoder_kickoff(encoder, true);
  4052. }
  4053. /* panic the device if VBIF is not in good state */
  4054. return !recovery_events ? 0 : -EAGAIN;
  4055. }
  4056. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  4057. struct drm_crtc_state *old_state)
  4058. {
  4059. struct drm_encoder *encoder;
  4060. struct drm_device *dev;
  4061. struct sde_crtc *sde_crtc;
  4062. struct sde_kms *sde_kms;
  4063. struct sde_crtc_state *cstate;
  4064. bool is_error = false;
  4065. unsigned long flags;
  4066. enum sde_crtc_idle_pc_state idle_pc_state;
  4067. struct sde_encoder_kickoff_params params = { 0 };
  4068. bool is_vid = false;
  4069. if (!crtc) {
  4070. SDE_ERROR("invalid argument\n");
  4071. return;
  4072. }
  4073. dev = crtc->dev;
  4074. sde_crtc = to_sde_crtc(crtc);
  4075. sde_kms = _sde_crtc_get_kms(crtc);
  4076. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4077. SDE_ERROR("invalid argument\n");
  4078. return;
  4079. }
  4080. cstate = to_sde_crtc_state(crtc->state);
  4081. /*
  4082. * If no mixers has been allocated in sde_crtc_atomic_check(),
  4083. * it means we are trying to start a CRTC whose state is disabled:
  4084. * nothing else needs to be done.
  4085. */
  4086. if (unlikely(!sde_crtc->num_mixers))
  4087. return;
  4088. SDE_ATRACE_BEGIN("crtc_commit");
  4089. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  4090. sde_crtc->kickoff_in_progress = true;
  4091. sde_crtc->handle_fence_error_bw_update = false;
  4092. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4093. if (encoder->crtc != crtc)
  4094. continue;
  4095. /*
  4096. * Encoder will flush/start now, unless it has a tx pending.
  4097. * If so, it may delay and flush at an irq event (e.g. ppdone)
  4098. */
  4099. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  4100. crtc->state);
  4101. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  4102. sde_crtc->needs_hw_reset = true;
  4103. if (idle_pc_state != IDLE_PC_NONE)
  4104. sde_encoder_control_idle_pc(encoder,
  4105. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  4106. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4107. is_vid = true;
  4108. }
  4109. /*
  4110. * Optionally attempt h/w recovery if any errors were detected while
  4111. * preparing for the kickoff
  4112. */
  4113. if (sde_crtc->needs_hw_reset) {
  4114. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  4115. if (sde_crtc->frame_trigger_mode
  4116. != FRAME_DONE_WAIT_POSTED_START &&
  4117. sde_crtc_reset_hw(crtc, old_state,
  4118. params.recovery_events_enabled))
  4119. is_error = true;
  4120. sde_crtc->needs_hw_reset = false;
  4121. }
  4122. sde_crtc_calc_fps(sde_crtc);
  4123. SDE_ATRACE_BEGIN("flush_event_thread");
  4124. _sde_crtc_flush_frame_events(crtc);
  4125. SDE_ATRACE_END("flush_event_thread");
  4126. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  4127. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  4128. /* acquire bandwidth and other resources */
  4129. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  4130. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  4131. } else {
  4132. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  4133. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  4134. }
  4135. sde_crtc->play_count++;
  4136. sde_vbif_clear_errors(sde_kms);
  4137. if (is_error) {
  4138. _sde_crtc_remove_pipe_flush(crtc);
  4139. _sde_crtc_blend_setup(crtc, old_state, false);
  4140. }
  4141. /*
  4142. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  4143. * condition between txq update and the hw signal during ctl-done for partial updates
  4144. */
  4145. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  4146. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  4147. sde_kms->debugfs_hw_fence);
  4148. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4149. if (encoder->crtc != crtc)
  4150. continue;
  4151. sde_encoder_kickoff(encoder, true);
  4152. }
  4153. sde_crtc->kickoff_in_progress = false;
  4154. /* store the event after frame trigger */
  4155. if (sde_crtc->event) {
  4156. WARN_ON(sde_crtc->event);
  4157. } else {
  4158. spin_lock_irqsave(&dev->event_lock, flags);
  4159. sde_crtc->event = crtc->state->event;
  4160. spin_unlock_irqrestore(&dev->event_lock, flags);
  4161. }
  4162. SDE_ATRACE_END("crtc_commit");
  4163. }
  4164. /**
  4165. * _sde_crtc_vblank_enable - update power resource and vblank request
  4166. * @sde_crtc: Pointer to sde crtc structure
  4167. * @enable: Whether to enable/disable vblanks
  4168. *
  4169. * @Return: error code
  4170. */
  4171. static int _sde_crtc_vblank_enable(
  4172. struct sde_crtc *sde_crtc, bool enable)
  4173. {
  4174. struct drm_crtc *crtc;
  4175. struct drm_encoder *enc;
  4176. enum sde_intf_mode intf_mode;
  4177. bool wb_intf_mode = false;
  4178. if (!sde_crtc) {
  4179. SDE_ERROR("invalid crtc\n");
  4180. return -EINVAL;
  4181. }
  4182. crtc = &sde_crtc->base;
  4183. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  4184. crtc->state->encoder_mask,
  4185. sde_crtc->cached_encoder_mask);
  4186. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4187. wb_intf_mode = ((intf_mode == INTF_MODE_WB_BLOCK) || (intf_mode == INTF_MODE_WB_LINE));
  4188. if (enable) {
  4189. int ret;
  4190. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  4191. if (ret < 0) {
  4192. SDE_ERROR("failed to enable power resource %d\n", ret);
  4193. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4194. return ret;
  4195. }
  4196. mutex_lock(&sde_crtc->crtc_lock);
  4197. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4198. if (sde_encoder_in_clone_mode(enc) || wb_intf_mode)
  4199. continue;
  4200. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  4201. }
  4202. mutex_unlock(&sde_crtc->crtc_lock);
  4203. } else {
  4204. mutex_lock(&sde_crtc->crtc_lock);
  4205. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4206. if (sde_encoder_in_clone_mode(enc) || wb_intf_mode)
  4207. continue;
  4208. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  4209. }
  4210. mutex_unlock(&sde_crtc->crtc_lock);
  4211. pm_runtime_put_sync(crtc->dev->dev);
  4212. }
  4213. return 0;
  4214. }
  4215. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4216. {
  4217. struct sde_kms *kms;
  4218. struct drm_encoder *encoder;
  4219. u32 min_transfer_time = 0, lm_count = 1;
  4220. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4221. u32 inf_factor = 105, lm_width, num_bubbles = 0;
  4222. if (!crtc || !conn)
  4223. return;
  4224. kms = _sde_crtc_get_kms(crtc);
  4225. if (!kms || !kms->catalog) {
  4226. SDE_ERROR("invalid kms\n");
  4227. return;
  4228. }
  4229. encoder = conn->state->best_encoder;
  4230. if (!sde_encoder_is_built_in_display(encoder))
  4231. return;
  4232. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4233. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4234. if (min_transfer_time)
  4235. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4236. else
  4237. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4238. topology_id = sde_connector_get_topology_name(conn);
  4239. if (TOPOLOGY_DUALPIPE_MODE(topology_id)) {
  4240. lm_count = 2;
  4241. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_A00))
  4242. num_bubbles = 40;
  4243. } else if (TOPOLOGY_QUADPIPE_MODE(topology_id)) {
  4244. lm_count = 4;
  4245. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_A00))
  4246. num_bubbles = 56;
  4247. }
  4248. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_900)
  4249. && lm_count > 1)
  4250. num_bubbles = 30;
  4251. lm_width = (crtc->mode.hdisplay) / lm_count;
  4252. num_bubbles = mult_frac(num_bubbles, 100, lm_width);
  4253. inf_factor = max((100 + num_bubbles), inf_factor);
  4254. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4255. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps,
  4256. inf_factor, 100);
  4257. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4258. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u inf_factor=%u\n",
  4259. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4260. updated_fps, lm_count, mode_clock_hz, inf_factor);
  4261. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4262. }
  4263. /**
  4264. * sde_crtc_duplicate_state - state duplicate hook
  4265. * @crtc: Pointer to drm crtc structure
  4266. * @Returns: Pointer to new drm_crtc_state structure
  4267. */
  4268. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4269. {
  4270. struct sde_crtc *sde_crtc;
  4271. struct sde_crtc_state *cstate, *old_cstate;
  4272. if (!crtc || !crtc->state) {
  4273. SDE_ERROR("invalid argument(s)\n");
  4274. return NULL;
  4275. }
  4276. sde_crtc = to_sde_crtc(crtc);
  4277. old_cstate = to_sde_crtc_state(crtc->state);
  4278. if (old_cstate->cont_splash_populated) {
  4279. crtc->state->plane_mask = 0;
  4280. crtc->state->connector_mask = 0;
  4281. crtc->state->encoder_mask = 0;
  4282. crtc->state->enable = false;
  4283. old_cstate->cont_splash_populated = false;
  4284. }
  4285. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4286. if (!cstate) {
  4287. SDE_ERROR("failed to allocate state\n");
  4288. return NULL;
  4289. }
  4290. /* duplicate value helper */
  4291. msm_property_duplicate_state(&sde_crtc->property_info,
  4292. old_cstate, cstate,
  4293. &cstate->property_state, cstate->property_values);
  4294. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4295. /* duplicate base helper */
  4296. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4297. return &cstate->base;
  4298. }
  4299. /**
  4300. * sde_crtc_reset - reset hook for CRTCs
  4301. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4302. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4303. * @crtc: Pointer to drm crtc structure
  4304. */
  4305. static void sde_crtc_reset(struct drm_crtc *crtc)
  4306. {
  4307. struct sde_crtc *sde_crtc;
  4308. struct sde_crtc_state *cstate;
  4309. if (!crtc) {
  4310. SDE_ERROR("invalid crtc\n");
  4311. return;
  4312. }
  4313. /* revert suspend actions, if necessary */
  4314. if (!sde_crtc_is_reset_required(crtc)) {
  4315. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4316. return;
  4317. }
  4318. /* remove previous state, if present */
  4319. if (crtc->state) {
  4320. sde_crtc_destroy_state(crtc, crtc->state);
  4321. crtc->state = 0;
  4322. }
  4323. sde_crtc = to_sde_crtc(crtc);
  4324. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4325. if (!cstate) {
  4326. SDE_ERROR("failed to allocate state\n");
  4327. return;
  4328. }
  4329. /* reset value helper */
  4330. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4331. &cstate->property_state,
  4332. cstate->property_values);
  4333. _sde_crtc_set_input_fence_timeout(cstate);
  4334. cstate->base.crtc = crtc;
  4335. crtc->state = &cstate->base;
  4336. }
  4337. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4338. {
  4339. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4340. struct sde_hw_mixer *hw_lm;
  4341. int lm_idx;
  4342. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4343. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4344. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4345. hw_lm->cfg.out_width = 0;
  4346. hw_lm->cfg.out_height = 0;
  4347. }
  4348. SDE_EVT32(DRMID(crtc));
  4349. }
  4350. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4351. {
  4352. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4353. struct drm_plane *plane;
  4354. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4355. /* mark planes, mixers, and other blocks dirty for next update */
  4356. drm_atomic_crtc_for_each_plane(plane, crtc)
  4357. sde_plane_set_revalidate(plane, true);
  4358. /* mark mixers dirty for next update */
  4359. sde_crtc_clear_cached_mixer_cfg(crtc);
  4360. /* mark other properties which need to be dirty for next update */
  4361. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4362. if (cstate->num_ds_enabled)
  4363. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4364. /* wipe out cached CRTC ROI so PU is seen as dirty next update */
  4365. memset(&cstate->cached_user_roi_list, 0, sizeof(cstate->cached_user_roi_list));
  4366. }
  4367. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4368. {
  4369. struct sde_crtc *sde_crtc;
  4370. struct sde_crtc_state *cstate;
  4371. struct drm_encoder *encoder;
  4372. sde_crtc = to_sde_crtc(crtc);
  4373. cstate = to_sde_crtc_state(crtc->state);
  4374. /* restore encoder; crtc will be programmed during commit */
  4375. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4376. sde_encoder_virt_restore(encoder);
  4377. /* restore UIDLE */
  4378. sde_core_perf_crtc_update_uidle(crtc, true);
  4379. sde_cp_crtc_post_ipc(crtc);
  4380. }
  4381. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4382. {
  4383. struct msm_drm_private *priv;
  4384. unsigned long requested_clk;
  4385. struct sde_kms *kms = NULL;
  4386. if (!crtc->dev->dev_private) {
  4387. pr_err("invalid crtc priv\n");
  4388. return;
  4389. }
  4390. priv = crtc->dev->dev_private;
  4391. kms = to_sde_kms(priv->kms);
  4392. if (!kms) {
  4393. SDE_ERROR("invalid parameters\n");
  4394. return;
  4395. }
  4396. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4397. kms->perf.clk_name);
  4398. /* notify user space the reduced clk rate */
  4399. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4400. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4401. crtc->base.id, requested_clk);
  4402. }
  4403. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4404. {
  4405. struct drm_crtc *crtc = arg;
  4406. struct sde_crtc *sde_crtc;
  4407. struct drm_encoder *encoder;
  4408. u32 power_on;
  4409. unsigned long flags;
  4410. struct sde_crtc_irq_info *node = NULL;
  4411. int ret = 0;
  4412. if (!crtc) {
  4413. SDE_ERROR("invalid crtc\n");
  4414. return;
  4415. }
  4416. sde_crtc = to_sde_crtc(crtc);
  4417. mutex_lock(&sde_crtc->crtc_lock);
  4418. SDE_EVT32(DRMID(crtc), event_type);
  4419. switch (event_type) {
  4420. case SDE_POWER_EVENT_POST_ENABLE:
  4421. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4422. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4423. ret = 0;
  4424. if (node->func)
  4425. ret = node->func(crtc, true, &node->irq);
  4426. if (ret)
  4427. SDE_ERROR("%s failed to enable event %x\n",
  4428. sde_crtc->name, node->event);
  4429. }
  4430. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4431. sde_crtc_post_ipc(crtc);
  4432. break;
  4433. case SDE_POWER_EVENT_PRE_DISABLE:
  4434. drm_for_each_encoder_mask(encoder, crtc->dev,
  4435. crtc->state->encoder_mask)
  4436. sde_encoder_idle_pc_enter(encoder);
  4437. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4438. node = NULL;
  4439. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4440. ret = 0;
  4441. if (node->func)
  4442. ret = node->func(crtc, false, &node->irq);
  4443. if (ret)
  4444. SDE_ERROR("%s failed to disable event %x\n",
  4445. sde_crtc->name, node->event);
  4446. }
  4447. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4448. sde_cp_crtc_pre_ipc(crtc);
  4449. break;
  4450. case SDE_POWER_EVENT_POST_DISABLE:
  4451. sde_crtc_reset_sw_state(crtc);
  4452. sde_cp_crtc_suspend(crtc);
  4453. power_on = 0;
  4454. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4455. break;
  4456. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4457. sde_crtc_mmrm_cb_notification(crtc);
  4458. break;
  4459. default:
  4460. SDE_DEBUG("event:%d not handled\n", event_type);
  4461. break;
  4462. }
  4463. mutex_unlock(&sde_crtc->crtc_lock);
  4464. }
  4465. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4466. {
  4467. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4468. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4469. /* mark mixer cfgs dirty before wiping them */
  4470. sde_crtc_clear_cached_mixer_cfg(crtc);
  4471. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4472. sde_crtc->num_mixers = 0;
  4473. sde_crtc->mixers_swapped = false;
  4474. /* disable clk & bw control until clk & bw properties are set */
  4475. cstate->bw_control = false;
  4476. cstate->bw_split_vote = false;
  4477. cstate->hwfence_in_fences_set = false;
  4478. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4479. }
  4480. static void sde_crtc_disable(struct drm_crtc *crtc)
  4481. {
  4482. struct sde_kms *sde_kms;
  4483. struct sde_crtc *sde_crtc;
  4484. struct sde_crtc_state *cstate;
  4485. struct drm_encoder *encoder;
  4486. struct msm_drm_private *priv;
  4487. unsigned long flags;
  4488. struct sde_crtc_irq_info *node = NULL;
  4489. u32 power_on;
  4490. bool in_cont_splash = false;
  4491. int ret, i;
  4492. enum sde_intf_mode intf_mode;
  4493. struct sde_hw_ctl *hw_ctl = NULL;
  4494. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4495. SDE_ERROR("invalid crtc\n");
  4496. return;
  4497. }
  4498. sde_kms = _sde_crtc_get_kms(crtc);
  4499. if (!sde_kms) {
  4500. SDE_ERROR("invalid kms\n");
  4501. return;
  4502. }
  4503. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4504. SDE_ERROR("power resource is not enabled\n");
  4505. return;
  4506. }
  4507. sde_crtc = to_sde_crtc(crtc);
  4508. cstate = to_sde_crtc_state(crtc->state);
  4509. priv = crtc->dev->dev_private;
  4510. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4511. /* avoid vblank on/off for virtual display */
  4512. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4513. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4514. _sde_crtc_flush_vblank_events(crtc);
  4515. drm_crtc_vblank_off(crtc);
  4516. }
  4517. mutex_lock(&sde_crtc->crtc_lock);
  4518. SDE_EVT32_VERBOSE(DRMID(crtc));
  4519. /* update color processing on suspend */
  4520. sde_cp_crtc_suspend(crtc);
  4521. mutex_unlock(&sde_crtc->crtc_lock);
  4522. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4523. mutex_lock(&sde_crtc->crtc_lock);
  4524. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4525. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4526. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4527. sde_crtc->enabled = false;
  4528. sde_crtc->cached_encoder_mask = 0;
  4529. cstate->cached_cwb_enc_mask = 0;
  4530. /* Try to disable uidle */
  4531. sde_core_perf_crtc_update_uidle(crtc, false);
  4532. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  4533. sde_crtc->new_perf.llcc_active[i] = 0;
  4534. sde_core_perf_crtc_update_llcc(crtc);
  4535. if (atomic_read(&sde_crtc->frame_pending)) {
  4536. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4537. atomic_read(&sde_crtc->frame_pending));
  4538. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4539. SDE_EVTLOG_FUNC_CASE2);
  4540. sde_core_perf_crtc_release_bw(crtc);
  4541. atomic_set(&sde_crtc->frame_pending, 0);
  4542. }
  4543. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4544. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4545. ret = 0;
  4546. if (node->func)
  4547. ret = node->func(crtc, false, &node->irq);
  4548. if (ret)
  4549. SDE_ERROR("%s failed to disable event %x\n",
  4550. sde_crtc->name, node->event);
  4551. }
  4552. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4553. drm_for_each_encoder_mask(encoder, crtc->dev,
  4554. crtc->state->encoder_mask) {
  4555. if (sde_encoder_in_cont_splash(encoder)) {
  4556. in_cont_splash = true;
  4557. break;
  4558. }
  4559. }
  4560. /* avoid clk/bw downvote if cont-splash is enabled */
  4561. if (!in_cont_splash)
  4562. sde_core_perf_crtc_update(crtc, 0, true);
  4563. drm_for_each_encoder_mask(encoder, crtc->dev,
  4564. crtc->state->encoder_mask) {
  4565. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4566. cstate->rsc_client = NULL;
  4567. cstate->rsc_update = false;
  4568. /*
  4569. * reset idle power-collapse to original state during suspend;
  4570. * user-mode will change the state on resume, if required
  4571. */
  4572. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4573. sde_encoder_control_idle_pc(encoder, true);
  4574. }
  4575. if (sde_crtc->power_event) {
  4576. sde_power_handle_unregister_event(&priv->phandle,
  4577. sde_crtc->power_event);
  4578. sde_crtc->power_event = NULL;
  4579. }
  4580. /**
  4581. * All callbacks are unregistered and frame done waits are complete
  4582. * at this point. No buffers are accessed by hardware.
  4583. * reset the fence timeline if crtc will not be enabled for this commit
  4584. */
  4585. if (!crtc->state->active || !crtc->state->enable) {
  4586. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4587. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4588. sde_fence_signal(sde_crtc->output_fence,
  4589. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4590. for (i = 0; i < cstate->num_connectors; ++i)
  4591. sde_connector_commit_reset(cstate->connectors[i],
  4592. ktime_get());
  4593. }
  4594. _sde_crtc_reset(crtc);
  4595. sde_cp_crtc_disable(crtc);
  4596. power_on = 0;
  4597. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4598. /* suspend case: clear stale OPR value */
  4599. if (sde_crtc->opr_event_notify_enabled)
  4600. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4601. mutex_unlock(&sde_crtc->crtc_lock);
  4602. }
  4603. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4604. static void sde_crtc_enable(struct drm_crtc *crtc,
  4605. struct drm_atomic_state *old_state)
  4606. #else
  4607. static void sde_crtc_enable(struct drm_crtc *crtc,
  4608. struct drm_crtc_state *old_crtc_state)
  4609. #endif
  4610. {
  4611. struct sde_crtc *sde_crtc;
  4612. struct drm_encoder *encoder;
  4613. struct msm_drm_private *priv;
  4614. unsigned long flags;
  4615. struct sde_crtc_irq_info *node = NULL;
  4616. int ret, i;
  4617. struct sde_crtc_state *cstate;
  4618. struct msm_display_mode *msm_mode;
  4619. enum sde_intf_mode intf_mode;
  4620. struct sde_kms *kms;
  4621. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4622. SDE_ERROR("invalid crtc\n");
  4623. return;
  4624. }
  4625. kms = _sde_crtc_get_kms(crtc);
  4626. if (!kms || !kms->catalog) {
  4627. SDE_ERROR("invalid kms handle\n");
  4628. return;
  4629. }
  4630. priv = crtc->dev->dev_private;
  4631. cstate = to_sde_crtc_state(crtc->state);
  4632. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4633. SDE_ERROR("power resource is not enabled\n");
  4634. return;
  4635. }
  4636. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4637. SDE_EVT32_VERBOSE(DRMID(crtc));
  4638. sde_crtc = to_sde_crtc(crtc);
  4639. cstate->line_insertion.panel_line_insertion_enable =
  4640. sde_crtc_is_line_insertion_supported(crtc);
  4641. /*
  4642. * Avoid drm_crtc_vblank_on during seamless DMS case
  4643. * when CRTC is already in enabled state
  4644. */
  4645. if (!sde_crtc->enabled) {
  4646. /* cache the encoder mask now for vblank work */
  4647. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4648. /* avoid vblank on/off for virtual display */
  4649. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4650. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4651. /* max possible vsync_cnt(atomic_t) soft counter */
  4652. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4653. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4654. drm_crtc_vblank_on(crtc);
  4655. }
  4656. }
  4657. mutex_lock(&sde_crtc->crtc_lock);
  4658. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4659. /*
  4660. * Try to enable uidle (if possible), we do this before the call
  4661. * to return early during seamless dms mode, so any fps
  4662. * change is also consider to enable/disable UIDLE
  4663. */
  4664. sde_core_perf_crtc_update_uidle(crtc, true);
  4665. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4666. if (!msm_mode){
  4667. SDE_ERROR("invalid msm mode, %s\n",
  4668. crtc->state->adjusted_mode.name);
  4669. return;
  4670. }
  4671. /* return early if crtc is already enabled, do this after UIDLE check */
  4672. if (sde_crtc->enabled) {
  4673. if (msm_is_mode_seamless_dms(msm_mode) ||
  4674. msm_is_mode_seamless_dyn_clk(msm_mode))
  4675. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4676. sde_crtc->name);
  4677. else
  4678. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4679. mutex_unlock(&sde_crtc->crtc_lock);
  4680. return;
  4681. }
  4682. drm_for_each_encoder_mask(encoder, crtc->dev,
  4683. crtc->state->encoder_mask) {
  4684. sde_encoder_register_frame_event_callback(encoder,
  4685. sde_crtc_frame_event_cb, crtc);
  4686. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4687. sde_encoder_check_curr_mode(encoder,
  4688. MSM_DISPLAY_VIDEO_MODE));
  4689. }
  4690. sde_crtc->enabled = true;
  4691. sde_cp_crtc_enable(crtc);
  4692. /* update color processing on resume */
  4693. sde_cp_crtc_resume(crtc);
  4694. mutex_unlock(&sde_crtc->crtc_lock);
  4695. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4696. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4697. ret = 0;
  4698. if (node->func)
  4699. ret = node->func(crtc, true, &node->irq);
  4700. if (ret)
  4701. SDE_ERROR("%s failed to enable event %x\n",
  4702. sde_crtc->name, node->event);
  4703. }
  4704. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4705. sde_crtc->power_event = sde_power_handle_register_event(
  4706. &priv->phandle,
  4707. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4708. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4709. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4710. /* Enable ESD thread */
  4711. for (i = 0; i < cstate->num_connectors; i++) {
  4712. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4713. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4714. }
  4715. }
  4716. /* no input validation - caller API has all the checks */
  4717. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4718. struct plane_state pstates[], int cnt)
  4719. {
  4720. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4721. struct drm_display_mode *mode = &state->adjusted_mode;
  4722. const struct drm_plane_state *pstate;
  4723. struct sde_plane_state *sde_pstate;
  4724. int rc = 0, i;
  4725. struct sde_rect *rect;
  4726. u32 crtc_width, crtc_height;
  4727. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4728. /* Check dim layer rect bounds and stage */
  4729. for (i = 0; i < cstate->num_dim_layers; i++) {
  4730. rect = &cstate->dim_layer[i].rect;
  4731. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4732. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4733. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4734. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4735. DRMID(state->crtc), crtc_width, crtc_height,
  4736. rect->x, rect->y, rect->w, rect->h,
  4737. cstate->dim_layer[i].stage);
  4738. rc = -E2BIG;
  4739. goto end;
  4740. }
  4741. }
  4742. /* log all src and excl_rect, useful for debugging */
  4743. for (i = 0; i < cnt; i++) {
  4744. pstate = pstates[i].drm_pstate;
  4745. sde_pstate = to_sde_plane_state(pstate);
  4746. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4747. DRMID(pstate->plane), pstates[i].stage,
  4748. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4749. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4750. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4751. }
  4752. end:
  4753. return rc;
  4754. }
  4755. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4756. struct drm_crtc_state *state, struct plane_state pstates[],
  4757. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4758. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4759. {
  4760. struct drm_plane *plane;
  4761. int i;
  4762. if (secure == SDE_DRM_SEC_ONLY) {
  4763. /*
  4764. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4765. * - fb_sec_dir is for secure camera preview and
  4766. * secure display use case
  4767. * - fb_sec is for secure video playback
  4768. * - fb_ns is for normal non secure use cases
  4769. */
  4770. if (fb_ns || fb_sec) {
  4771. SDE_ERROR(
  4772. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4773. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4774. return -EINVAL;
  4775. }
  4776. /*
  4777. * - only one blending stage is allowed in sec_crtc
  4778. * - validate if pipe is allowed for sec-ui updates
  4779. */
  4780. for (i = 1; i < cnt; i++) {
  4781. if (!pstates[i].drm_pstate
  4782. || !pstates[i].drm_pstate->plane) {
  4783. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4784. DRMID(crtc), i);
  4785. return -EINVAL;
  4786. }
  4787. plane = pstates[i].drm_pstate->plane;
  4788. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4789. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4790. DRMID(crtc), plane->base.id);
  4791. return -EINVAL;
  4792. } else if (pstates[i].stage != pstates[i-1].stage) {
  4793. SDE_ERROR(
  4794. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4795. DRMID(crtc), i, pstates[i].stage,
  4796. i-1, pstates[i-1].stage);
  4797. return -EINVAL;
  4798. }
  4799. }
  4800. /* check if all the dim_layers are in the same stage */
  4801. for (i = 1; i < cstate->num_dim_layers; i++) {
  4802. if (cstate->dim_layer[i].stage !=
  4803. cstate->dim_layer[i-1].stage) {
  4804. SDE_ERROR(
  4805. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4806. DRMID(crtc),
  4807. i, cstate->dim_layer[i].stage,
  4808. i-1, cstate->dim_layer[i-1].stage);
  4809. return -EINVAL;
  4810. }
  4811. }
  4812. /*
  4813. * if secure-ui supported blendstage is specified,
  4814. * - fail empty commit
  4815. * - validate dim_layer or plane is staged in the supported
  4816. * blendstage
  4817. */
  4818. if (sde_kms->catalog->sui_supported_blendstage) {
  4819. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4820. cstate->dim_layer[0].stage;
  4821. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4822. sec_stage -= SDE_STAGE_0;
  4823. if ((!cnt && !cstate->num_dim_layers) ||
  4824. (sde_kms->catalog->sui_supported_blendstage
  4825. != sec_stage)) {
  4826. SDE_ERROR(
  4827. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4828. DRMID(crtc), cnt,
  4829. cstate->num_dim_layers, sec_stage);
  4830. return -EINVAL;
  4831. }
  4832. }
  4833. }
  4834. return 0;
  4835. }
  4836. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4837. struct drm_crtc_state *state, int fb_sec_dir)
  4838. {
  4839. struct drm_encoder *encoder;
  4840. int encoder_cnt = 0;
  4841. if (fb_sec_dir) {
  4842. drm_for_each_encoder_mask(encoder, crtc->dev,
  4843. state->encoder_mask)
  4844. encoder_cnt++;
  4845. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4846. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4847. DRMID(crtc), encoder_cnt);
  4848. return -EINVAL;
  4849. }
  4850. }
  4851. return 0;
  4852. }
  4853. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4854. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4855. int fb_ns, int fb_sec, int fb_sec_dir)
  4856. {
  4857. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4858. struct drm_encoder *encoder;
  4859. int is_video_mode = false;
  4860. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4861. if (sde_encoder_is_dsi_display(encoder))
  4862. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4863. MSM_DISPLAY_VIDEO_MODE);
  4864. }
  4865. /*
  4866. * Secure display to secure camera needs without direct
  4867. * transition is currently not allowed
  4868. */
  4869. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4870. smmu_state->state != ATTACHED &&
  4871. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4872. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4873. smmu_state->state, smmu_state->secure_level,
  4874. secure);
  4875. goto sec_err;
  4876. }
  4877. /*
  4878. * In video mode check for null commit before transition
  4879. * from secure to non secure and vice versa
  4880. */
  4881. if (is_video_mode && smmu_state &&
  4882. state->plane_mask && crtc->state->plane_mask &&
  4883. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4884. (secure == SDE_DRM_SEC_ONLY))) ||
  4885. (fb_ns && ((smmu_state->state == DETACHED) ||
  4886. (smmu_state->state == DETACH_ALL_REQ))) ||
  4887. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4888. (smmu_state->state == DETACH_SEC_REQ)) &&
  4889. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4890. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4891. smmu_state->state, smmu_state->secure_level,
  4892. secure, crtc->state->plane_mask, state->plane_mask);
  4893. goto sec_err;
  4894. }
  4895. return 0;
  4896. sec_err:
  4897. SDE_ERROR(
  4898. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4899. DRMID(crtc), secure, smmu_state->state,
  4900. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4901. return -EINVAL;
  4902. }
  4903. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4904. struct drm_crtc_state *state, uint32_t fb_sec)
  4905. {
  4906. bool conn_secure = false, is_wb = false;
  4907. struct drm_connector *conn;
  4908. struct drm_connector_state *conn_state;
  4909. int i;
  4910. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4911. if (conn_state && conn_state->crtc == crtc) {
  4912. if (conn->connector_type ==
  4913. DRM_MODE_CONNECTOR_VIRTUAL)
  4914. is_wb = true;
  4915. if (sde_connector_get_property(conn_state,
  4916. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4917. SDE_DRM_FB_SEC)
  4918. conn_secure = true;
  4919. }
  4920. }
  4921. /*
  4922. * If any input buffers are secure for wb,
  4923. * the output buffer must also be secure.
  4924. */
  4925. if (is_wb && fb_sec && !conn_secure) {
  4926. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4927. DRMID(crtc), fb_sec, conn_secure);
  4928. return -EINVAL;
  4929. }
  4930. return 0;
  4931. }
  4932. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4933. struct drm_crtc_state *state, struct plane_state pstates[],
  4934. int cnt)
  4935. {
  4936. struct sde_crtc_state *cstate;
  4937. struct sde_kms *sde_kms;
  4938. uint32_t secure;
  4939. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4940. int rc;
  4941. if (!crtc || !state) {
  4942. SDE_ERROR("invalid arguments\n");
  4943. return -EINVAL;
  4944. }
  4945. sde_kms = _sde_crtc_get_kms(crtc);
  4946. if (!sde_kms || !sde_kms->catalog) {
  4947. SDE_ERROR("invalid kms\n");
  4948. return -EINVAL;
  4949. }
  4950. cstate = to_sde_crtc_state(state);
  4951. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4952. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4953. &fb_sec, &fb_sec_dir);
  4954. if (rc)
  4955. return rc;
  4956. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4957. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4958. if (rc)
  4959. return rc;
  4960. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4961. if (rc)
  4962. return rc;
  4963. /*
  4964. * secure_crtc is not allowed in a shared toppolgy
  4965. * across different encoders.
  4966. */
  4967. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4968. if (rc)
  4969. return rc;
  4970. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4971. secure, fb_ns, fb_sec, fb_sec_dir);
  4972. if (rc)
  4973. return rc;
  4974. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4975. return 0;
  4976. }
  4977. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4978. struct drm_crtc_state *state,
  4979. struct drm_display_mode *mode,
  4980. struct plane_state *pstates,
  4981. struct drm_plane *plane,
  4982. struct sde_multirect_plane_states *multirect_plane,
  4983. int *cnt)
  4984. {
  4985. struct sde_crtc *sde_crtc;
  4986. struct sde_crtc_state *cstate;
  4987. const struct drm_plane_state *pstate;
  4988. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4989. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4990. int inc_sde_stage = 0;
  4991. struct sde_kms *kms;
  4992. u32 blend_type;
  4993. sde_crtc = to_sde_crtc(crtc);
  4994. cstate = to_sde_crtc_state(state);
  4995. kms = _sde_crtc_get_kms(crtc);
  4996. if (!kms || !kms->catalog) {
  4997. SDE_ERROR("invalid kms\n");
  4998. return -EINVAL;
  4999. }
  5000. memset(pipe_staged, 0, sizeof(pipe_staged));
  5001. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  5002. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  5003. if (IS_ERR_OR_NULL(pstate)) {
  5004. rc = PTR_ERR(pstate);
  5005. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  5006. sde_crtc->name, plane->base.id, rc);
  5007. return rc;
  5008. }
  5009. if (*cnt >= SDE_PSTATES_MAX)
  5010. continue;
  5011. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  5012. pstates[*cnt].drm_pstate = pstate;
  5013. pstates[*cnt].stage = sde_plane_get_property(
  5014. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  5015. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  5016. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  5017. PLANE_PROP_BLEND_OP);
  5018. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  5019. inc_sde_stage = SDE_STAGE_0;
  5020. /* check dim layer stage with every plane */
  5021. for (i = 0; i < cstate->num_dim_layers; i++) {
  5022. if (cstate->dim_layer[i].stage ==
  5023. (pstates[*cnt].stage + inc_sde_stage)) {
  5024. SDE_ERROR(
  5025. "plane:%d/dim_layer:%i-same stage:%d\n",
  5026. plane->base.id, i,
  5027. cstate->dim_layer[i].stage);
  5028. return -EINVAL;
  5029. }
  5030. }
  5031. if (pipe_staged[pstates[*cnt].pipe_id]) {
  5032. multirect_plane[multirect_count].r0 =
  5033. pipe_staged[pstates[*cnt].pipe_id];
  5034. multirect_plane[multirect_count].r1 = pstate;
  5035. multirect_count++;
  5036. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  5037. } else {
  5038. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  5039. }
  5040. (*cnt)++;
  5041. /* for demura layers, validate against mode resolution */
  5042. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  5043. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  5044. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  5045. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  5046. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  5047. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  5048. return -E2BIG;
  5049. }
  5050. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  5051. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  5052. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  5053. pstate->crtc_y, pstate->crtc_h, crtc_height,
  5054. pstate->crtc_x, pstate->crtc_w, crtc_width);
  5055. return -E2BIG;
  5056. }
  5057. }
  5058. for (i = 1; i < SSPP_MAX; i++) {
  5059. if (pipe_staged[i]) {
  5060. sde_plane_clear_multirect(pipe_staged[i]);
  5061. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  5062. struct sde_plane_state *psde_state;
  5063. SDE_DEBUG("r1 only virt plane:%d staged\n",
  5064. pipe_staged[i]->plane->base.id);
  5065. psde_state = to_sde_plane_state(
  5066. pipe_staged[i]);
  5067. psde_state->multirect_index = SDE_SSPP_RECT_1;
  5068. }
  5069. }
  5070. }
  5071. for (i = 0; i < multirect_count; i++) {
  5072. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  5073. SDE_ERROR(
  5074. "multirect validation failed for planes (%d - %d)\n",
  5075. multirect_plane[i].r0->plane->base.id,
  5076. multirect_plane[i].r1->plane->base.id);
  5077. return -EINVAL;
  5078. }
  5079. }
  5080. return rc;
  5081. }
  5082. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  5083. u32 zpos) {
  5084. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  5085. !cstate->noise_layer_en) {
  5086. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  5087. return 0;
  5088. }
  5089. if (cstate->layer_cfg.zposn == zpos ||
  5090. cstate->layer_cfg.zposattn == zpos) {
  5091. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  5092. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  5093. return -EINVAL;
  5094. }
  5095. return 0;
  5096. }
  5097. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  5098. struct sde_crtc *sde_crtc,
  5099. struct plane_state *pstates,
  5100. struct sde_crtc_state *cstate,
  5101. struct drm_display_mode *mode,
  5102. int cnt)
  5103. {
  5104. int rc = 0, i, z_pos;
  5105. u32 zpos_cnt = 0;
  5106. struct drm_crtc *crtc;
  5107. struct sde_kms *kms;
  5108. enum sde_layout layout;
  5109. crtc = &sde_crtc->base;
  5110. kms = _sde_crtc_get_kms(crtc);
  5111. if (!kms || !kms->catalog) {
  5112. SDE_ERROR("Invalid kms\n");
  5113. return -EINVAL;
  5114. }
  5115. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  5116. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  5117. if (rc)
  5118. return rc;
  5119. if (!sde_is_custom_client()) {
  5120. int stage_old = pstates[0].stage;
  5121. z_pos = 0;
  5122. for (i = 0; i < cnt; i++) {
  5123. if (stage_old != pstates[i].stage)
  5124. ++z_pos;
  5125. stage_old = pstates[i].stage;
  5126. pstates[i].stage = z_pos;
  5127. }
  5128. }
  5129. z_pos = -1;
  5130. layout = SDE_LAYOUT_NONE;
  5131. for (i = 0; i < cnt; i++) {
  5132. /* reset counts at every new blend stage */
  5133. if (pstates[i].stage != z_pos ||
  5134. pstates[i].sde_pstate->layout != layout) {
  5135. zpos_cnt = 0;
  5136. z_pos = pstates[i].stage;
  5137. layout = pstates[i].sde_pstate->layout;
  5138. }
  5139. /* verify z_pos setting before using it */
  5140. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  5141. SDE_ERROR("> %d plane stages assigned\n",
  5142. SDE_STAGE_MAX - SDE_STAGE_0);
  5143. return -EINVAL;
  5144. } else if (zpos_cnt == 2) {
  5145. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  5146. return -EINVAL;
  5147. } else {
  5148. zpos_cnt++;
  5149. }
  5150. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  5151. if (rc)
  5152. break;
  5153. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  5154. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  5155. else
  5156. pstates[i].sde_pstate->stage = z_pos;
  5157. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  5158. z_pos);
  5159. }
  5160. return rc;
  5161. }
  5162. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  5163. struct drm_crtc_state *state,
  5164. struct plane_state *pstates,
  5165. struct sde_multirect_plane_states *multirect_plane)
  5166. {
  5167. struct sde_crtc *sde_crtc;
  5168. struct sde_crtc_state *cstate;
  5169. struct sde_kms *kms;
  5170. struct drm_plane *plane = NULL;
  5171. struct drm_display_mode *mode;
  5172. int rc = 0, cnt = 0;
  5173. kms = _sde_crtc_get_kms(crtc);
  5174. if (!kms || !kms->catalog) {
  5175. SDE_ERROR("invalid parameters\n");
  5176. return -EINVAL;
  5177. }
  5178. sde_crtc = to_sde_crtc(crtc);
  5179. cstate = to_sde_crtc_state(state);
  5180. mode = &state->adjusted_mode;
  5181. /* get plane state for all drm planes associated with crtc state */
  5182. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  5183. plane, multirect_plane, &cnt);
  5184. if (rc)
  5185. return rc;
  5186. /* assign mixer stages based on sorted zpos property */
  5187. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  5188. if (rc)
  5189. return rc;
  5190. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  5191. if (rc)
  5192. return rc;
  5193. /*
  5194. * validate and set source split:
  5195. * use pstates sorted by stage to check planes on same stage
  5196. * we assume that all pipes are in source split so its valid to compare
  5197. * without taking into account left/right mixer placement
  5198. */
  5199. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  5200. if (rc)
  5201. return rc;
  5202. return 0;
  5203. }
  5204. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  5205. struct drm_crtc_state *crtc_state)
  5206. {
  5207. struct sde_kms *kms;
  5208. struct drm_plane *plane;
  5209. struct drm_plane_state *plane_state;
  5210. struct sde_plane_state *pstate;
  5211. struct drm_display_mode *mode;
  5212. int layout_split;
  5213. u32 crtc_width, crtc_height;
  5214. kms = _sde_crtc_get_kms(crtc);
  5215. if (!kms || !kms->catalog) {
  5216. SDE_ERROR("invalid parameters\n");
  5217. return -EINVAL;
  5218. }
  5219. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  5220. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  5221. return 0;
  5222. mode = &crtc->state->adjusted_mode;
  5223. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  5224. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  5225. plane_state = drm_atomic_get_existing_plane_state(
  5226. crtc_state->state, plane);
  5227. if (!plane_state)
  5228. continue;
  5229. pstate = to_sde_plane_state(plane_state);
  5230. layout_split = crtc_width >> 1;
  5231. if (plane_state->crtc_x >= layout_split) {
  5232. plane_state->crtc_x -= layout_split;
  5233. pstate->layout_offset = layout_split;
  5234. pstate->layout = SDE_LAYOUT_RIGHT;
  5235. } else {
  5236. pstate->layout_offset = -1;
  5237. pstate->layout = SDE_LAYOUT_LEFT;
  5238. }
  5239. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5240. DRMID(plane), plane_state->crtc_x,
  5241. pstate->layout);
  5242. /* check layout boundary */
  5243. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5244. plane_state->crtc_w, layout_split)) {
  5245. SDE_ERROR("invalid horizontal destination\n");
  5246. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5247. plane_state->crtc_x,
  5248. plane_state->crtc_w,
  5249. layout_split, pstate->layout);
  5250. return -E2BIG;
  5251. }
  5252. }
  5253. return 0;
  5254. }
  5255. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5256. struct drm_crtc_state *state)
  5257. {
  5258. struct drm_device *dev;
  5259. struct sde_crtc *sde_crtc;
  5260. struct plane_state *pstates = NULL;
  5261. struct sde_crtc_state *cstate;
  5262. struct drm_display_mode *mode;
  5263. int rc = 0;
  5264. struct sde_multirect_plane_states *multirect_plane = NULL;
  5265. struct drm_connector *conn;
  5266. struct drm_connector_list_iter conn_iter;
  5267. if (!crtc) {
  5268. SDE_ERROR("invalid crtc\n");
  5269. return -EINVAL;
  5270. }
  5271. dev = crtc->dev;
  5272. sde_crtc = to_sde_crtc(crtc);
  5273. cstate = to_sde_crtc_state(state);
  5274. if (!state->enable || !state->active) {
  5275. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5276. crtc->base.id, state->enable, state->active);
  5277. goto end;
  5278. }
  5279. pstates = kcalloc(SDE_PSTATES_MAX,
  5280. sizeof(struct plane_state), GFP_KERNEL);
  5281. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5282. sizeof(struct sde_multirect_plane_states),
  5283. GFP_KERNEL);
  5284. if (!pstates || !multirect_plane) {
  5285. rc = -ENOMEM;
  5286. goto end;
  5287. }
  5288. mode = &state->adjusted_mode;
  5289. SDE_DEBUG("%s: check", sde_crtc->name);
  5290. /* force a full mode set if active state changed */
  5291. if (state->active_changed)
  5292. state->mode_changed = true;
  5293. /* identify connectors attached to this crtc */
  5294. cstate->num_connectors = 0;
  5295. drm_connector_list_iter_begin(dev, &conn_iter);
  5296. drm_for_each_connector_iter(conn, &conn_iter)
  5297. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5298. && cstate->num_connectors < MAX_CONNECTORS) {
  5299. cstate->connectors[cstate->num_connectors++] = conn;
  5300. }
  5301. drm_connector_list_iter_end(&conn_iter);
  5302. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5303. if (rc) {
  5304. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5305. crtc->base.id, rc);
  5306. goto end;
  5307. }
  5308. rc = _sde_crtc_check_plane_layout(crtc, state);
  5309. if (rc) {
  5310. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5311. crtc->base.id, rc);
  5312. goto end;
  5313. }
  5314. _sde_crtc_setup_is_ppsplit(state);
  5315. _sde_crtc_setup_lm_bounds(crtc, state);
  5316. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5317. multirect_plane);
  5318. if (rc) {
  5319. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5320. goto end;
  5321. }
  5322. rc = sde_core_perf_crtc_check(crtc, state);
  5323. if (rc) {
  5324. SDE_ERROR("crtc%d failed performance check %d\n",
  5325. crtc->base.id, rc);
  5326. goto end;
  5327. }
  5328. rc = _sde_crtc_check_rois(crtc, state);
  5329. if (rc) {
  5330. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5331. goto end;
  5332. }
  5333. rc = sde_cp_crtc_check_properties(crtc, state);
  5334. if (rc) {
  5335. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5336. crtc->base.id, rc);
  5337. goto end;
  5338. }
  5339. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5340. if (rc) {
  5341. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5342. crtc->base.id, rc);
  5343. goto end;
  5344. }
  5345. end:
  5346. kfree(pstates);
  5347. kfree(multirect_plane);
  5348. return rc;
  5349. }
  5350. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5351. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5352. struct drm_atomic_state *atomic_state)
  5353. {
  5354. struct drm_crtc_state *state = NULL;
  5355. if (!crtc) {
  5356. SDE_ERROR("invalid crtc\n");
  5357. return -EINVAL;
  5358. }
  5359. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5360. return _sde_crtc_atomic_check(crtc, state);
  5361. }
  5362. #else
  5363. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5364. struct drm_crtc_state *state)
  5365. {
  5366. if (!crtc) {
  5367. SDE_ERROR("invalid crtc\n");
  5368. return -EINVAL;
  5369. }
  5370. return _sde_crtc_atomic_check(crtc, state);
  5371. }
  5372. #endif
  5373. /**
  5374. * sde_crtc_get_num_datapath - get the number of layermixers active
  5375. * on primary connector
  5376. * @crtc: Pointer to DRM crtc object
  5377. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5378. * @crtc_state: Pointer to DRM crtc state
  5379. */
  5380. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5381. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5382. {
  5383. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5384. struct drm_connector *conn, *primary_conn = NULL;
  5385. struct sde_connector_state *sde_conn_state = NULL;
  5386. struct drm_connector_list_iter conn_iter;
  5387. int num_lm = 0;
  5388. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5389. SDE_DEBUG("Invalid argument\n");
  5390. return 0;
  5391. }
  5392. /* return num_mixers used for primary when available in sde_crtc */
  5393. if (sde_crtc->num_mixers)
  5394. return sde_crtc->num_mixers;
  5395. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5396. drm_for_each_connector_iter(conn, &conn_iter) {
  5397. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5398. && conn != virtual_conn) {
  5399. sde_conn_state = to_sde_connector_state(conn->state);
  5400. primary_conn = conn;
  5401. break;
  5402. }
  5403. }
  5404. drm_connector_list_iter_end(&conn_iter);
  5405. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5406. if (sde_conn_state)
  5407. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5408. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5409. if (primary_conn && !num_lm) {
  5410. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5411. &crtc_state->adjusted_mode);
  5412. if (num_lm < 0) {
  5413. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5414. primary_conn->base.id, num_lm);
  5415. num_lm = 0;
  5416. }
  5417. }
  5418. return num_lm;
  5419. }
  5420. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5421. {
  5422. struct sde_crtc *sde_crtc;
  5423. int ret;
  5424. if (!crtc) {
  5425. SDE_ERROR("invalid crtc\n");
  5426. return -EINVAL;
  5427. }
  5428. sde_crtc = to_sde_crtc(crtc);
  5429. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5430. if (ret)
  5431. SDE_ERROR("%s vblank enable failed: %d\n",
  5432. sde_crtc->name, ret);
  5433. return 0;
  5434. }
  5435. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5436. {
  5437. struct drm_encoder *encoder;
  5438. struct sde_crtc *sde_crtc;
  5439. bool is_built_in;
  5440. u32 vblank_cnt;
  5441. if (!crtc)
  5442. return 0;
  5443. sde_crtc = to_sde_crtc(crtc);
  5444. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5445. if (sde_encoder_in_clone_mode(encoder))
  5446. continue;
  5447. is_built_in = sde_encoder_is_built_in_display(encoder);
  5448. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5449. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5450. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5451. return vblank_cnt;
  5452. }
  5453. return 0;
  5454. }
  5455. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5456. ktime_t *tvblank, bool in_vblank_irq)
  5457. {
  5458. struct drm_encoder *encoder;
  5459. struct sde_crtc *sde_crtc;
  5460. if (!crtc)
  5461. return false;
  5462. sde_crtc = to_sde_crtc(crtc);
  5463. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5464. if (sde_encoder_in_clone_mode(encoder))
  5465. continue;
  5466. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5467. }
  5468. return false;
  5469. }
  5470. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5471. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5472. {
  5473. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5474. catalog->mdp[0].has_dest_scaler);
  5475. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5476. catalog->ds_count);
  5477. if (catalog->ds[0].top) {
  5478. sde_kms_info_add_keyint(info,
  5479. "max_dest_scaler_input_width",
  5480. catalog->ds[0].top->maxinputwidth);
  5481. sde_kms_info_add_keyint(info,
  5482. "max_dest_scaler_output_width",
  5483. catalog->ds[0].top->maxoutputwidth);
  5484. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5485. catalog->ds[0].top->maxupscale);
  5486. }
  5487. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5488. msm_property_install_volatile_range(
  5489. &sde_crtc->property_info, "dest_scaler",
  5490. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5491. msm_property_install_blob(&sde_crtc->property_info,
  5492. "ds_lut_ed", 0,
  5493. CRTC_PROP_DEST_SCALER_LUT_ED);
  5494. msm_property_install_blob(&sde_crtc->property_info,
  5495. "ds_lut_cir", 0,
  5496. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5497. msm_property_install_blob(&sde_crtc->property_info,
  5498. "ds_lut_sep", 0,
  5499. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5500. } else if (catalog->ds[0].features
  5501. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5502. msm_property_install_volatile_range(
  5503. &sde_crtc->property_info, "dest_scaler",
  5504. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5505. }
  5506. }
  5507. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5508. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5509. struct sde_kms_info *info)
  5510. {
  5511. msm_property_install_range(&sde_crtc->property_info,
  5512. "core_clk", 0x0, 0, U64_MAX,
  5513. sde_kms->perf.max_core_clk_rate,
  5514. CRTC_PROP_CORE_CLK);
  5515. msm_property_install_range(&sde_crtc->property_info,
  5516. "core_ab", 0x0, 0, U64_MAX,
  5517. catalog->perf.max_bw_high * 1000ULL,
  5518. CRTC_PROP_CORE_AB);
  5519. msm_property_install_range(&sde_crtc->property_info,
  5520. "core_ib", 0x0, 0, U64_MAX,
  5521. catalog->perf.max_bw_high * 1000ULL,
  5522. CRTC_PROP_CORE_IB);
  5523. msm_property_install_range(&sde_crtc->property_info,
  5524. "llcc_ab", 0x0, 0, U64_MAX,
  5525. catalog->perf.max_bw_high * 1000ULL,
  5526. CRTC_PROP_LLCC_AB);
  5527. msm_property_install_range(&sde_crtc->property_info,
  5528. "llcc_ib", 0x0, 0, U64_MAX,
  5529. catalog->perf.max_bw_high * 1000ULL,
  5530. CRTC_PROP_LLCC_IB);
  5531. msm_property_install_range(&sde_crtc->property_info,
  5532. "dram_ab", 0x0, 0, U64_MAX,
  5533. catalog->perf.max_bw_high * 1000ULL,
  5534. CRTC_PROP_DRAM_AB);
  5535. msm_property_install_range(&sde_crtc->property_info,
  5536. "dram_ib", 0x0, 0, U64_MAX,
  5537. catalog->perf.max_bw_high * 1000ULL,
  5538. CRTC_PROP_DRAM_IB);
  5539. msm_property_install_range(&sde_crtc->property_info,
  5540. "rot_prefill_bw", 0, 0, U64_MAX,
  5541. catalog->perf.max_bw_high * 1000ULL,
  5542. CRTC_PROP_ROT_PREFILL_BW);
  5543. msm_property_install_range(&sde_crtc->property_info,
  5544. "rot_clk", 0, 0, U64_MAX,
  5545. sde_kms->perf.max_core_clk_rate,
  5546. CRTC_PROP_ROT_CLK);
  5547. if (catalog->perf.max_bw_low)
  5548. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5549. catalog->perf.max_bw_low * 1000LL);
  5550. if (catalog->perf.max_bw_high)
  5551. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5552. catalog->perf.max_bw_high * 1000LL);
  5553. if (catalog->perf.min_core_ib)
  5554. sde_kms_info_add_keyint(info, "min_core_ib",
  5555. catalog->perf.min_core_ib * 1000LL);
  5556. if (catalog->perf.min_llcc_ib)
  5557. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5558. catalog->perf.min_llcc_ib * 1000LL);
  5559. if (catalog->perf.min_dram_ib)
  5560. sde_kms_info_add_keyint(info, "min_dram_ib",
  5561. catalog->perf.min_dram_ib * 1000LL);
  5562. if (sde_kms->perf.max_core_clk_rate)
  5563. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5564. sde_kms->perf.max_core_clk_rate);
  5565. }
  5566. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5567. struct sde_mdss_cfg *catalog)
  5568. {
  5569. enum sde_ddr_type ddr_type;
  5570. sde_kms_info_reset(info);
  5571. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5572. sde_kms_info_add_keyint(info, "max_linewidth",
  5573. catalog->max_mixer_width);
  5574. sde_kms_info_add_keyint(info, "max_blendstages",
  5575. catalog->max_mixer_blendstages);
  5576. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5577. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5578. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5579. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5580. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5581. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5582. if (catalog->ubwc_rev) {
  5583. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5584. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5585. catalog->macrotile_mode);
  5586. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5587. catalog->mdp[0].highest_bank_bit);
  5588. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5589. catalog->mdp[0].ubwc_swizzle);
  5590. }
  5591. ddr_type = of_fdt_get_ddrtype();
  5592. switch (ddr_type) {
  5593. case LP_DDR4:
  5594. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5595. break;
  5596. case LP_DDR5:
  5597. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5598. break;
  5599. case LP_DDR5X:
  5600. sde_kms_info_add_keystr(info, "DDR version", "DDR5X");
  5601. break;
  5602. default:
  5603. SDE_INFO("ddr type : 0x%x not in list\n", ddr_type);
  5604. break;
  5605. }
  5606. if (sde_is_custom_client()) {
  5607. /* No support for SMART_DMA_V1 yet */
  5608. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5609. sde_kms_info_add_keystr(info,
  5610. "smart_dma_rev", "smart_dma_v2");
  5611. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5612. sde_kms_info_add_keystr(info,
  5613. "smart_dma_rev", "smart_dma_v2p5");
  5614. }
  5615. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5616. catalog->features));
  5617. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5618. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5619. catalog->features));
  5620. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5621. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5622. if (catalog->allowed_dsc_reservation_switch)
  5623. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5624. catalog->allowed_dsc_reservation_switch);
  5625. if (catalog->uidle_cfg.uidle_rev)
  5626. sde_kms_info_add_keyint(info, "has_uidle",
  5627. true);
  5628. sde_kms_info_add_keystr(info, "core_ib_ff",
  5629. catalog->perf.core_ib_ff);
  5630. sde_kms_info_add_keystr(info, "core_clk_ff",
  5631. catalog->perf.core_clk_ff);
  5632. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5633. catalog->perf.comp_ratio_rt);
  5634. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5635. catalog->perf.comp_ratio_nrt);
  5636. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5637. catalog->perf.dest_scale_prefill_lines);
  5638. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5639. catalog->perf.undersized_prefill_lines);
  5640. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5641. catalog->perf.macrotile_prefill_lines);
  5642. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5643. catalog->perf.yuv_nv12_prefill_lines);
  5644. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5645. catalog->perf.linear_prefill_lines);
  5646. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5647. catalog->perf.downscaling_prefill_lines);
  5648. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5649. catalog->perf.xtra_prefill_lines);
  5650. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5651. catalog->perf.amortizable_threshold);
  5652. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5653. catalog->perf.min_prefill_lines);
  5654. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5655. catalog->perf.num_mnoc_ports);
  5656. sde_kms_info_add_keyint(info, "axi_bus_width",
  5657. catalog->perf.axi_bus_width);
  5658. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5659. catalog->sui_supported_blendstage);
  5660. if (catalog->ubwc_bw_calc_rev)
  5661. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5662. }
  5663. /**
  5664. * sde_crtc_install_properties - install all drm properties for crtc
  5665. * @crtc: Pointer to drm crtc structure
  5666. */
  5667. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5668. struct sde_mdss_cfg *catalog)
  5669. {
  5670. struct sde_crtc *sde_crtc;
  5671. struct sde_kms_info *info;
  5672. struct sde_kms *sde_kms;
  5673. static const struct drm_prop_enum_list e_secure_level[] = {
  5674. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5675. {SDE_DRM_SEC_ONLY, "sec_only"},
  5676. };
  5677. static const struct drm_prop_enum_list e_fence_error_handle_flag[] = {
  5678. {FENCE_ERROR_HANDLE_DISABLE, "fence_error_handle_disable"},
  5679. {FENCE_ERROR_HANDLE_ENABLE, "fence_error_handle_enable"},
  5680. };
  5681. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5682. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5683. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5684. };
  5685. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5686. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5687. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5688. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5689. };
  5690. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5691. {IDLE_PC_NONE, "idle_pc_none"},
  5692. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5693. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5694. };
  5695. static const struct drm_prop_enum_list e_cache_state[] = {
  5696. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5697. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5698. };
  5699. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5700. {VM_REQ_NONE, "vm_req_none"},
  5701. {VM_REQ_RELEASE, "vm_req_release"},
  5702. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5703. };
  5704. SDE_DEBUG("\n");
  5705. if (!crtc || !catalog) {
  5706. SDE_ERROR("invalid crtc or catalog\n");
  5707. return;
  5708. }
  5709. sde_crtc = to_sde_crtc(crtc);
  5710. sde_kms = _sde_crtc_get_kms(crtc);
  5711. if (!sde_kms) {
  5712. SDE_ERROR("invalid argument\n");
  5713. return;
  5714. }
  5715. info = vzalloc(sizeof(struct sde_kms_info));
  5716. if (!info) {
  5717. SDE_ERROR("failed to allocate info memory\n");
  5718. return;
  5719. }
  5720. sde_crtc_setup_capabilities_blob(info, catalog);
  5721. msm_property_install_range(&sde_crtc->property_info,
  5722. "input_fence_timeout", 0x0, 0,
  5723. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5724. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5725. msm_property_install_volatile_range(&sde_crtc->property_info,
  5726. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5727. msm_property_install_range(&sde_crtc->property_info,
  5728. "output_fence_offset", 0x0, 0, 1, 0,
  5729. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5730. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5731. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5732. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5733. msm_property_install_enum(&sde_crtc->property_info,
  5734. "vm_request_state", 0x0, 0, e_vm_req_state,
  5735. ARRAY_SIZE(e_vm_req_state), init_idx,
  5736. CRTC_PROP_VM_REQ_STATE);
  5737. }
  5738. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5739. msm_property_install_enum(&sde_crtc->property_info,
  5740. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5741. ARRAY_SIZE(e_idle_pc_state), 0,
  5742. CRTC_PROP_IDLE_PC_STATE);
  5743. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5744. msm_property_install_enum(&sde_crtc->property_info,
  5745. "capture_mode", 0, 0, e_dcwb_data_points,
  5746. ARRAY_SIZE(e_dcwb_data_points), 0,
  5747. CRTC_PROP_CAPTURE_OUTPUT);
  5748. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5749. msm_property_install_enum(&sde_crtc->property_info,
  5750. "capture_mode", 0, 0, e_cwb_data_points,
  5751. ARRAY_SIZE(e_cwb_data_points), 0,
  5752. CRTC_PROP_CAPTURE_OUTPUT);
  5753. msm_property_install_enum(&sde_crtc->property_info,
  5754. "fence_error_handle_flag", 0, 0, e_fence_error_handle_flag,
  5755. ARRAY_SIZE(e_fence_error_handle_flag), 0,
  5756. CRTC_PROP_HANDLE_FENCE_ERROR);
  5757. msm_property_install_volatile_range(&sde_crtc->property_info,
  5758. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5759. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5760. 0x0, 0, e_secure_level,
  5761. ARRAY_SIZE(e_secure_level), 0,
  5762. CRTC_PROP_SECURITY_LEVEL);
  5763. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5764. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5765. 0x0, 0, e_cache_state,
  5766. ARRAY_SIZE(e_cache_state), 0,
  5767. CRTC_PROP_CACHE_STATE);
  5768. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5769. msm_property_install_volatile_range(&sde_crtc->property_info,
  5770. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5771. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5772. SDE_MAX_DIM_LAYERS);
  5773. }
  5774. if (catalog->mdp[0].has_dest_scaler)
  5775. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5776. info);
  5777. if (catalog->dspp_count) {
  5778. sde_kms_info_add_keyint(info, "dspp_count",
  5779. catalog->dspp_count);
  5780. if (catalog->rc_count) {
  5781. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5782. sde_kms_info_add_keyint(info, "rc_mem_size",
  5783. catalog->dspp[0].sblk->rc.mem_total_size);
  5784. }
  5785. if (catalog->demura_count)
  5786. sde_kms_info_add_keyint(info, "demura_count",
  5787. catalog->demura_count);
  5788. }
  5789. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5790. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5791. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5792. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5793. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5794. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5795. info->data, SDE_KMS_INFO_DATALEN(info),
  5796. CRTC_PROP_INFO);
  5797. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5798. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5799. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5800. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5801. vfree(info);
  5802. }
  5803. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5804. {
  5805. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5806. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5807. return false;
  5808. return true;
  5809. }
  5810. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5811. const struct drm_crtc_state *state, uint64_t *val)
  5812. {
  5813. struct sde_crtc *sde_crtc;
  5814. struct sde_crtc_state *cstate;
  5815. uint32_t offset;
  5816. bool is_vid = false;
  5817. bool is_wb = false;
  5818. struct drm_encoder *encoder;
  5819. struct sde_hw_ctl *hw_ctl = NULL;
  5820. static u32 count;
  5821. sde_crtc = to_sde_crtc(crtc);
  5822. cstate = to_sde_crtc_state(state);
  5823. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5824. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5825. is_vid = true;
  5826. else if (_is_crtc_intf_mode_wb(crtc))
  5827. is_wb = true;
  5828. if (is_vid || is_wb)
  5829. break;
  5830. }
  5831. /*
  5832. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5833. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5834. * won't use hw-fences for this output-fence.
  5835. */
  5836. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5837. (count++ % sde_crtc->hwfence_out_fences_skip))
  5838. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5839. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5840. /*
  5841. * Increment trigger offset for vidoe mode alone as its release fence
  5842. * can be triggered only after the next frame-update. For cmd mode &
  5843. * virtual displays the release fence for the current frame can be
  5844. * triggered right after PP_DONE/WB_DONE interrupt
  5845. */
  5846. if (is_vid)
  5847. offset++;
  5848. /*
  5849. * Hwcomposer now queries the fences using the commit list in atomic
  5850. * commit ioctl. The offset should be set to next timeline
  5851. * which will be incremented during the prepare commit phase
  5852. */
  5853. offset++;
  5854. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5855. }
  5856. /**
  5857. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5858. * @crtc: Pointer to drm crtc structure
  5859. * @state: Pointer to drm crtc state structure
  5860. * @property: Pointer to targeted drm property
  5861. * @val: Updated property value
  5862. * @Returns: Zero on success
  5863. */
  5864. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5865. struct drm_crtc_state *state,
  5866. struct drm_property *property,
  5867. uint64_t val)
  5868. {
  5869. struct sde_crtc *sde_crtc;
  5870. struct sde_crtc_state *cstate;
  5871. int idx, ret;
  5872. uint64_t fence_user_fd;
  5873. uint64_t __user prev_user_fd;
  5874. if (!crtc || !state || !property) {
  5875. SDE_ERROR("invalid argument(s)\n");
  5876. return -EINVAL;
  5877. }
  5878. sde_crtc = to_sde_crtc(crtc);
  5879. cstate = to_sde_crtc_state(state);
  5880. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5881. /* check with cp property system first */
  5882. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5883. if (ret != -ENOENT)
  5884. goto exit;
  5885. /* if not handled by cp, check msm_property system */
  5886. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5887. &cstate->property_state, property, val);
  5888. if (ret)
  5889. goto exit;
  5890. idx = msm_property_index(&sde_crtc->property_info, property);
  5891. switch (idx) {
  5892. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5893. _sde_crtc_set_input_fence_timeout(cstate);
  5894. break;
  5895. case CRTC_PROP_DIM_LAYER_V1:
  5896. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5897. (void __user *)(uintptr_t)val);
  5898. break;
  5899. case CRTC_PROP_ROI_V1:
  5900. ret = _sde_crtc_set_roi_v1(state,
  5901. (void __user *)(uintptr_t)val);
  5902. break;
  5903. case CRTC_PROP_DEST_SCALER:
  5904. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5905. (void __user *)(uintptr_t)val);
  5906. break;
  5907. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5908. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5909. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5910. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5911. break;
  5912. case CRTC_PROP_CORE_CLK:
  5913. case CRTC_PROP_CORE_AB:
  5914. case CRTC_PROP_CORE_IB:
  5915. cstate->bw_control = true;
  5916. break;
  5917. case CRTC_PROP_LLCC_AB:
  5918. case CRTC_PROP_LLCC_IB:
  5919. case CRTC_PROP_DRAM_AB:
  5920. case CRTC_PROP_DRAM_IB:
  5921. cstate->bw_control = true;
  5922. cstate->bw_split_vote = true;
  5923. break;
  5924. case CRTC_PROP_OUTPUT_FENCE:
  5925. if (!val)
  5926. goto exit;
  5927. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5928. sizeof(uint64_t));
  5929. if (ret) {
  5930. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5931. ret = -EFAULT;
  5932. goto exit;
  5933. }
  5934. /*
  5935. * client is expected to reset the property to -1 before
  5936. * requesting for the release fence
  5937. */
  5938. if (prev_user_fd == -1) {
  5939. ret = _sde_crtc_get_output_fence(crtc, state,
  5940. &fence_user_fd);
  5941. if (ret) {
  5942. SDE_ERROR("fence create failed rc:%d\n", ret);
  5943. goto exit;
  5944. }
  5945. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5946. &fence_user_fd, sizeof(uint64_t));
  5947. if (ret) {
  5948. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5949. put_unused_fd(fence_user_fd);
  5950. ret = -EFAULT;
  5951. goto exit;
  5952. }
  5953. }
  5954. break;
  5955. case CRTC_PROP_NOISE_LAYER_V1:
  5956. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5957. (void __user *)(uintptr_t)val);
  5958. break;
  5959. case CRTC_PROP_FRAME_DATA_BUF:
  5960. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5961. break;
  5962. default:
  5963. /* nothing to do */
  5964. break;
  5965. }
  5966. exit:
  5967. if (ret) {
  5968. if (ret != -EPERM)
  5969. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5970. crtc->name, DRMID(property),
  5971. property->name, ret);
  5972. else
  5973. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5974. crtc->name, DRMID(property),
  5975. property->name, ret);
  5976. } else {
  5977. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5978. property->base.id, val);
  5979. }
  5980. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5981. return ret;
  5982. }
  5983. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5984. {
  5985. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5986. struct drm_encoder *encoder;
  5987. u32 min_transfer_time = 0, updated_fps = 0;
  5988. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5989. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5990. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5991. }
  5992. if (min_transfer_time) {
  5993. /* get fps by doing 1000 ms / transfer_time */
  5994. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5995. /* get line time by doing 1000ns / (fps * vactive) */
  5996. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5997. updated_fps * crtc->mode.vdisplay);
  5998. } else {
  5999. /* get line time by doing 1000ns / (fps * vtotal) */
  6000. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  6001. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  6002. }
  6003. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  6004. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  6005. }
  6006. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  6007. {
  6008. struct drm_plane *plane;
  6009. struct drm_plane_state *state;
  6010. struct sde_plane_state *pstate;
  6011. u32 plane_mask = 0;
  6012. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6013. state = plane->state;
  6014. if (!state)
  6015. continue;
  6016. pstate = to_sde_plane_state(state);
  6017. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  6018. plane_mask |= drm_plane_mask(plane);
  6019. }
  6020. SDE_EVT32(DRMID(crtc), plane_mask);
  6021. sde_crtc_update_line_time(crtc);
  6022. }
  6023. /**
  6024. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  6025. * @crtc: Pointer to drm crtc structure
  6026. * @state: Pointer to drm crtc state structure
  6027. * @property: Pointer to targeted drm property
  6028. * @val: Pointer to variable for receiving property value
  6029. * @Returns: Zero on success
  6030. */
  6031. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  6032. const struct drm_crtc_state *state,
  6033. struct drm_property *property,
  6034. uint64_t *val)
  6035. {
  6036. struct sde_crtc *sde_crtc;
  6037. struct sde_crtc_state *cstate;
  6038. int ret = -EINVAL, i;
  6039. if (!crtc || !state) {
  6040. SDE_ERROR("invalid argument(s)\n");
  6041. goto end;
  6042. }
  6043. sde_crtc = to_sde_crtc(crtc);
  6044. cstate = to_sde_crtc_state(state);
  6045. i = msm_property_index(&sde_crtc->property_info, property);
  6046. if (i == CRTC_PROP_OUTPUT_FENCE) {
  6047. *val = ~0;
  6048. ret = 0;
  6049. } else {
  6050. ret = msm_property_atomic_get(&sde_crtc->property_info,
  6051. &cstate->property_state, property, val);
  6052. if (ret)
  6053. ret = sde_cp_crtc_get_property(crtc, property, val);
  6054. }
  6055. if (ret)
  6056. DRM_ERROR("get property failed\n");
  6057. end:
  6058. return ret;
  6059. }
  6060. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  6061. struct drm_crtc_state *crtc_state)
  6062. {
  6063. struct sde_crtc *sde_crtc;
  6064. struct sde_crtc_state *cstate;
  6065. struct drm_property *drm_prop;
  6066. enum msm_mdp_crtc_property prop_idx;
  6067. if (!crtc || !crtc_state) {
  6068. SDE_ERROR("invalid params\n");
  6069. return -EINVAL;
  6070. }
  6071. sde_crtc = to_sde_crtc(crtc);
  6072. cstate = to_sde_crtc_state(crtc_state);
  6073. sde_cp_crtc_clear(crtc);
  6074. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  6075. uint64_t val = cstate->property_values[prop_idx].value;
  6076. uint64_t def;
  6077. int ret;
  6078. drm_prop = msm_property_index_to_drm_property(
  6079. &sde_crtc->property_info, prop_idx);
  6080. if (!drm_prop) {
  6081. /* not all props will be installed, based on caps */
  6082. SDE_DEBUG("%s: invalid property index %d\n",
  6083. sde_crtc->name, prop_idx);
  6084. continue;
  6085. }
  6086. def = msm_property_get_default(&sde_crtc->property_info,
  6087. prop_idx);
  6088. if (val == def)
  6089. continue;
  6090. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  6091. sde_crtc->name, drm_prop->name, prop_idx, val,
  6092. def);
  6093. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  6094. def);
  6095. if (ret) {
  6096. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  6097. sde_crtc->name, prop_idx, ret);
  6098. continue;
  6099. }
  6100. }
  6101. /* disable clk and bw control until clk & bw properties are set */
  6102. cstate->bw_control = false;
  6103. cstate->bw_split_vote = false;
  6104. return 0;
  6105. }
  6106. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  6107. {
  6108. struct sde_crtc *sde_crtc;
  6109. struct sde_crtc_mixer *m;
  6110. int i;
  6111. if (!crtc) {
  6112. SDE_ERROR("invalid argument\n");
  6113. return;
  6114. }
  6115. sde_crtc = to_sde_crtc(crtc);
  6116. sde_crtc->misr_enable_sui = enable;
  6117. sde_crtc->misr_frame_count = frame_count;
  6118. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6119. m = &sde_crtc->mixers[i];
  6120. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  6121. continue;
  6122. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  6123. }
  6124. }
  6125. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  6126. struct sde_crtc_misr_info *crtc_misr_info)
  6127. {
  6128. struct sde_crtc *sde_crtc;
  6129. struct sde_kms *sde_kms;
  6130. if (!crtc_misr_info) {
  6131. SDE_ERROR("invalid misr info\n");
  6132. return;
  6133. }
  6134. crtc_misr_info->misr_enable = false;
  6135. crtc_misr_info->misr_frame_count = 0;
  6136. if (!crtc) {
  6137. SDE_ERROR("invalid crtc\n");
  6138. return;
  6139. }
  6140. sde_kms = _sde_crtc_get_kms(crtc);
  6141. if (!sde_kms) {
  6142. SDE_ERROR("invalid sde_kms\n");
  6143. return;
  6144. }
  6145. if (sde_kms_is_secure_session_inprogress(sde_kms))
  6146. return;
  6147. sde_crtc = to_sde_crtc(crtc);
  6148. crtc_misr_info->misr_enable =
  6149. sde_crtc->misr_enable_debugfs ? true : false;
  6150. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  6151. }
  6152. #if IS_ENABLED(CONFIG_DEBUG_FS)
  6153. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  6154. {
  6155. struct sde_crtc *sde_crtc;
  6156. struct sde_plane_state *pstate = NULL;
  6157. struct sde_crtc_mixer *m;
  6158. struct drm_crtc *crtc;
  6159. struct drm_plane *plane;
  6160. struct drm_display_mode *mode;
  6161. struct drm_framebuffer *fb;
  6162. struct drm_plane_state *state;
  6163. struct sde_crtc_state *cstate;
  6164. int i, mixer_width, mixer_height;
  6165. if (!s || !s->private)
  6166. return -EINVAL;
  6167. sde_crtc = s->private;
  6168. crtc = &sde_crtc->base;
  6169. cstate = to_sde_crtc_state(crtc->state);
  6170. mutex_lock(&sde_crtc->crtc_lock);
  6171. mode = &crtc->state->adjusted_mode;
  6172. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  6173. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  6174. mixer_width * sde_crtc->num_mixers, mixer_height);
  6175. seq_puts(s, "\n");
  6176. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6177. m = &sde_crtc->mixers[i];
  6178. if (!m->hw_lm)
  6179. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  6180. else if (!m->hw_ctl)
  6181. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  6182. else
  6183. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  6184. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  6185. mixer_width, mixer_height);
  6186. }
  6187. seq_puts(s, "\n");
  6188. for (i = 0; i < cstate->num_dim_layers; i++) {
  6189. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  6190. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  6191. i, dim_layer->stage, dim_layer->flags);
  6192. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  6193. dim_layer->rect.x, dim_layer->rect.y,
  6194. dim_layer->rect.w, dim_layer->rect.h);
  6195. seq_printf(s,
  6196. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  6197. dim_layer->color_fill.color_0,
  6198. dim_layer->color_fill.color_1,
  6199. dim_layer->color_fill.color_2,
  6200. dim_layer->color_fill.color_3);
  6201. seq_puts(s, "\n");
  6202. }
  6203. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6204. pstate = to_sde_plane_state(plane->state);
  6205. state = plane->state;
  6206. if (!pstate || !state)
  6207. continue;
  6208. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  6209. plane->base.id, pstate->stage, pstate->rotation);
  6210. if (plane->state->fb) {
  6211. fb = plane->state->fb;
  6212. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  6213. fb->base.id, (char *) &fb->format->format,
  6214. fb->width, fb->height);
  6215. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  6216. seq_printf(s, "cpp[%d]:%u ",
  6217. i, fb->format->cpp[i]);
  6218. seq_puts(s, "\n\t");
  6219. seq_printf(s, "modifier:%8llu ", fb->modifier);
  6220. seq_puts(s, "\n");
  6221. seq_puts(s, "\t");
  6222. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  6223. seq_printf(s, "pitches[%d]:%8u ", i,
  6224. fb->pitches[i]);
  6225. seq_puts(s, "\n");
  6226. seq_puts(s, "\t");
  6227. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  6228. seq_printf(s, "offsets[%d]:%8u ", i,
  6229. fb->offsets[i]);
  6230. seq_puts(s, "\n");
  6231. }
  6232. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  6233. state->src_x >> 16, state->src_y >> 16,
  6234. state->src_w >> 16, state->src_h >> 16);
  6235. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  6236. state->crtc_x, state->crtc_y, state->crtc_w,
  6237. state->crtc_h);
  6238. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  6239. pstate->multirect_mode, pstate->multirect_index);
  6240. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  6241. pstate->excl_rect.x, pstate->excl_rect.y,
  6242. pstate->excl_rect.w, pstate->excl_rect.h);
  6243. seq_puts(s, "\n");
  6244. }
  6245. if (sde_crtc->vblank_cb_count) {
  6246. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  6247. u32 diff_ms = ktime_to_ms(diff);
  6248. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  6249. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  6250. seq_printf(s,
  6251. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6252. fps, sde_crtc->vblank_cb_count,
  6253. ktime_to_ms(diff), sde_crtc->play_count);
  6254. /* reset time & count for next measurement */
  6255. sde_crtc->vblank_cb_count = 0;
  6256. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6257. }
  6258. mutex_unlock(&sde_crtc->crtc_lock);
  6259. return 0;
  6260. }
  6261. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6262. {
  6263. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6264. }
  6265. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6266. const char __user *user_buf, size_t count, loff_t *ppos)
  6267. {
  6268. struct sde_crtc *sde_crtc;
  6269. u32 bit, enable;
  6270. char buf[30];
  6271. if (!file || !file->private_data)
  6272. return -EINVAL;
  6273. if (count >= sizeof(buf))
  6274. return -EINVAL;
  6275. if (copy_from_user(buf, user_buf, count)) {
  6276. SDE_ERROR("buffer copy failed\n");
  6277. return -EINVAL;
  6278. }
  6279. buf[count] = 0; /* end of string */
  6280. sde_crtc = file->private_data;
  6281. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6282. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6283. return -EINVAL;
  6284. }
  6285. if (enable)
  6286. set_bit(bit, sde_crtc->hwfence_features_mask);
  6287. else
  6288. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6289. return count;
  6290. }
  6291. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6292. char __user *user_buff, size_t count, loff_t *ppos)
  6293. {
  6294. struct sde_crtc *sde_crtc;
  6295. ssize_t len = 0;
  6296. char buf[256] = {'\0'};
  6297. int i;
  6298. if (*ppos)
  6299. return 0;
  6300. if (!file || !file->private_data)
  6301. return -EINVAL;
  6302. sde_crtc = file->private_data;
  6303. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6304. len += scnprintf(buf + len, 256 - len,
  6305. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6306. }
  6307. if (count <= len)
  6308. return 0;
  6309. if (copy_to_user(user_buff, buf, len))
  6310. return -EFAULT;
  6311. *ppos += len; /* increase offset */
  6312. return len;
  6313. }
  6314. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6315. const char __user *user_buf, size_t count, loff_t *ppos)
  6316. {
  6317. struct drm_crtc *crtc;
  6318. struct sde_crtc *sde_crtc;
  6319. char buf[MISR_BUFF_SIZE + 1];
  6320. u32 frame_count, enable;
  6321. size_t buff_copy;
  6322. struct sde_kms *sde_kms;
  6323. if (!file || !file->private_data)
  6324. return -EINVAL;
  6325. sde_crtc = file->private_data;
  6326. crtc = &sde_crtc->base;
  6327. sde_kms = _sde_crtc_get_kms(crtc);
  6328. if (!sde_kms) {
  6329. SDE_ERROR("invalid sde_kms\n");
  6330. return -EINVAL;
  6331. }
  6332. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6333. if (copy_from_user(buf, user_buf, buff_copy)) {
  6334. SDE_ERROR("buffer copy failed\n");
  6335. return -EINVAL;
  6336. }
  6337. buf[buff_copy] = 0; /* end of string */
  6338. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6339. return -EINVAL;
  6340. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6341. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6342. DRMID(crtc));
  6343. return -EINVAL;
  6344. }
  6345. sde_crtc->misr_enable_debugfs = enable;
  6346. sde_crtc->misr_frame_count = frame_count;
  6347. sde_crtc->misr_reconfigure = true;
  6348. return count;
  6349. }
  6350. static ssize_t _sde_crtc_misr_read(struct file *file,
  6351. char __user *user_buff, size_t count, loff_t *ppos)
  6352. {
  6353. struct drm_crtc *crtc;
  6354. struct sde_crtc *sde_crtc;
  6355. struct sde_kms *sde_kms;
  6356. struct sde_crtc_mixer *m;
  6357. int i = 0, rc;
  6358. ssize_t len = 0;
  6359. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6360. if (*ppos)
  6361. return 0;
  6362. if (!file || !file->private_data)
  6363. return -EINVAL;
  6364. sde_crtc = file->private_data;
  6365. crtc = &sde_crtc->base;
  6366. sde_kms = _sde_crtc_get_kms(crtc);
  6367. if (!sde_kms)
  6368. return -EINVAL;
  6369. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6370. if (rc < 0) {
  6371. SDE_ERROR("failed to enable power resource %d\n", rc);
  6372. return rc;
  6373. }
  6374. sde_vm_lock(sde_kms);
  6375. if (!sde_vm_owns_hw(sde_kms)) {
  6376. SDE_DEBUG("op not supported due to HW unavailability\n");
  6377. rc = -EOPNOTSUPP;
  6378. goto end;
  6379. }
  6380. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6381. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6382. rc = -EOPNOTSUPP;
  6383. goto end;
  6384. }
  6385. if (!sde_crtc->misr_enable_debugfs) {
  6386. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6387. "disabled\n");
  6388. goto buff_check;
  6389. }
  6390. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6391. u32 misr_value = 0;
  6392. m = &sde_crtc->mixers[i];
  6393. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6394. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6395. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6396. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6397. }
  6398. continue;
  6399. }
  6400. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6401. if (rc) {
  6402. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6403. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6404. continue;
  6405. } else {
  6406. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6407. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6408. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6409. }
  6410. }
  6411. buff_check:
  6412. if (count <= len) {
  6413. len = 0;
  6414. goto end;
  6415. }
  6416. if (copy_to_user(user_buff, buf, len)) {
  6417. len = -EFAULT;
  6418. goto end;
  6419. }
  6420. *ppos += len; /* increase offset */
  6421. end:
  6422. sde_vm_unlock(sde_kms);
  6423. pm_runtime_put_sync(crtc->dev->dev);
  6424. return len;
  6425. }
  6426. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6427. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6428. { \
  6429. return single_open(file, __prefix ## _show, inode->i_private); \
  6430. } \
  6431. static const struct file_operations __prefix ## _fops = { \
  6432. .owner = THIS_MODULE, \
  6433. .open = __prefix ## _open, \
  6434. .release = single_release, \
  6435. .read = seq_read, \
  6436. .llseek = seq_lseek, \
  6437. }
  6438. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6439. {
  6440. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6441. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6442. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6443. int i;
  6444. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6445. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6446. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6447. crtc->state));
  6448. seq_printf(s, "core_clk_rate: %llu\n",
  6449. sde_crtc->cur_perf.core_clk_rate);
  6450. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6451. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6452. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6453. sde_power_handle_get_dbus_name(i),
  6454. sde_crtc->cur_perf.bw_ctl[i]);
  6455. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6456. sde_power_handle_get_dbus_name(i),
  6457. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6458. }
  6459. return 0;
  6460. }
  6461. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6462. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6463. {
  6464. struct drm_crtc *crtc;
  6465. struct drm_plane *plane;
  6466. struct drm_connector *conn;
  6467. struct drm_mode_object *drm_obj;
  6468. struct sde_crtc *sde_crtc;
  6469. struct sde_crtc_state *cstate;
  6470. struct sde_fence_context *ctx;
  6471. struct drm_connector_list_iter conn_iter;
  6472. struct drm_device *dev;
  6473. if (!s || !s->private)
  6474. return -EINVAL;
  6475. sde_crtc = s->private;
  6476. crtc = &sde_crtc->base;
  6477. dev = crtc->dev;
  6478. cstate = to_sde_crtc_state(crtc->state);
  6479. if (!sde_crtc->kickoff_in_progress)
  6480. goto skip_input_fence;
  6481. /* Dump input fence info */
  6482. seq_puts(s, "===Input fence===\n");
  6483. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6484. struct sde_plane_state *pstate;
  6485. struct dma_fence *fence;
  6486. pstate = to_sde_plane_state(plane->state);
  6487. if (!pstate)
  6488. continue;
  6489. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6490. pstate->stage);
  6491. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6492. if (pstate->input_fence) {
  6493. rcu_read_lock();
  6494. fence = dma_fence_get_rcu(pstate->input_fence);
  6495. rcu_read_unlock();
  6496. if (fence) {
  6497. sde_fence_list_dump(fence, &s);
  6498. dma_fence_put(fence);
  6499. }
  6500. }
  6501. }
  6502. skip_input_fence:
  6503. /* Dump release fence info */
  6504. seq_puts(s, "\n");
  6505. seq_puts(s, "===Release fence===\n");
  6506. ctx = sde_crtc->output_fence;
  6507. drm_obj = &crtc->base;
  6508. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6509. seq_puts(s, "\n");
  6510. /* Dump retire fence info */
  6511. seq_puts(s, "===Retire fence===\n");
  6512. drm_connector_list_iter_begin(dev, &conn_iter);
  6513. drm_for_each_connector_iter(conn, &conn_iter)
  6514. if (conn->state && conn->state->crtc == crtc &&
  6515. cstate->num_connectors < MAX_CONNECTORS) {
  6516. struct sde_connector *c_conn;
  6517. c_conn = to_sde_connector(conn);
  6518. ctx = c_conn->retire_fence;
  6519. drm_obj = &conn->base;
  6520. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6521. }
  6522. drm_connector_list_iter_end(&conn_iter);
  6523. seq_puts(s, "\n");
  6524. return 0;
  6525. }
  6526. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6527. {
  6528. return single_open(file, _sde_debugfs_fence_status_show,
  6529. inode->i_private);
  6530. }
  6531. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6532. {
  6533. struct sde_crtc *sde_crtc;
  6534. struct sde_kms *sde_kms;
  6535. static const struct file_operations debugfs_status_fops = {
  6536. .open = _sde_debugfs_status_open,
  6537. .read = seq_read,
  6538. .llseek = seq_lseek,
  6539. .release = single_release,
  6540. };
  6541. static const struct file_operations debugfs_misr_fops = {
  6542. .open = simple_open,
  6543. .read = _sde_crtc_misr_read,
  6544. .write = _sde_crtc_misr_setup,
  6545. };
  6546. static const struct file_operations debugfs_fps_fops = {
  6547. .open = _sde_debugfs_fps_status,
  6548. .read = seq_read,
  6549. };
  6550. static const struct file_operations debugfs_fence_fops = {
  6551. .open = _sde_debugfs_fence_status,
  6552. .read = seq_read,
  6553. };
  6554. static const struct file_operations debugfs_hw_fence_features_fops = {
  6555. .open = simple_open,
  6556. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6557. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6558. };
  6559. if (!crtc)
  6560. return -EINVAL;
  6561. sde_crtc = to_sde_crtc(crtc);
  6562. sde_kms = _sde_crtc_get_kms(crtc);
  6563. if (!sde_kms)
  6564. return -EINVAL;
  6565. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6566. crtc->dev->primary->debugfs_root);
  6567. if (!sde_crtc->debugfs_root)
  6568. return -ENOMEM;
  6569. /* don't error check these */
  6570. debugfs_create_file("status", 0400,
  6571. sde_crtc->debugfs_root,
  6572. sde_crtc, &debugfs_status_fops);
  6573. debugfs_create_file("state", 0400,
  6574. sde_crtc->debugfs_root,
  6575. &sde_crtc->base,
  6576. &sde_crtc_debugfs_state_fops);
  6577. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6578. sde_crtc, &debugfs_misr_fops);
  6579. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6580. sde_crtc, &debugfs_fps_fops);
  6581. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6582. sde_crtc, &debugfs_fence_fops);
  6583. if (sde_kms->catalog->hw_fence_rev) {
  6584. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6585. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6586. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6587. &sde_crtc->hwfence_out_fences_skip);
  6588. }
  6589. return 0;
  6590. }
  6591. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6592. {
  6593. struct sde_crtc *sde_crtc;
  6594. if (!crtc)
  6595. return;
  6596. sde_crtc = to_sde_crtc(crtc);
  6597. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6598. }
  6599. #else
  6600. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6601. {
  6602. return 0;
  6603. }
  6604. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6605. {
  6606. }
  6607. #endif /* CONFIG_DEBUG_FS */
  6608. static void vblank_ctrl_worker(struct kthread_work *work)
  6609. {
  6610. struct vblank_work *cur_work = container_of(work,
  6611. struct vblank_work, work);
  6612. struct msm_drm_private *priv = cur_work->priv;
  6613. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6614. kfree(cur_work);
  6615. }
  6616. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6617. int crtc_id, bool enable)
  6618. {
  6619. struct vblank_work *cur_work;
  6620. struct drm_crtc *crtc;
  6621. struct kthread_worker *worker;
  6622. if (!priv || crtc_id >= priv->num_crtcs)
  6623. return -EINVAL;
  6624. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6625. if (!cur_work)
  6626. return -ENOMEM;
  6627. crtc = priv->crtcs[crtc_id];
  6628. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6629. cur_work->crtc_id = crtc_id;
  6630. cur_work->enable = enable;
  6631. cur_work->priv = priv;
  6632. worker = &priv->event_thread[crtc_id].worker;
  6633. kthread_queue_work(worker, &cur_work->work);
  6634. return 0;
  6635. }
  6636. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6637. {
  6638. struct drm_device *dev = crtc->dev;
  6639. unsigned int pipe = crtc->index;
  6640. struct msm_drm_private *priv = dev->dev_private;
  6641. struct msm_kms *kms = priv->kms;
  6642. if (!kms)
  6643. return -ENXIO;
  6644. DBG("dev=%pK, crtc=%u", dev, pipe);
  6645. return vblank_ctrl_queue_work(priv, pipe, true);
  6646. }
  6647. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6648. {
  6649. struct drm_device *dev = crtc->dev;
  6650. unsigned int pipe = crtc->index;
  6651. struct msm_drm_private *priv = dev->dev_private;
  6652. struct msm_kms *kms = priv->kms;
  6653. if (!kms)
  6654. return;
  6655. DBG("dev=%pK, crtc=%u", dev, pipe);
  6656. vblank_ctrl_queue_work(priv, pipe, false);
  6657. }
  6658. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6659. {
  6660. return _sde_crtc_init_debugfs(crtc);
  6661. }
  6662. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6663. {
  6664. _sde_crtc_destroy_debugfs(crtc);
  6665. }
  6666. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6667. .set_config = drm_atomic_helper_set_config,
  6668. .destroy = sde_crtc_destroy,
  6669. .enable_vblank = sde_crtc_enable_vblank,
  6670. .disable_vblank = sde_crtc_disable_vblank,
  6671. .page_flip = drm_atomic_helper_page_flip,
  6672. .atomic_set_property = sde_crtc_atomic_set_property,
  6673. .atomic_get_property = sde_crtc_atomic_get_property,
  6674. .reset = sde_crtc_reset,
  6675. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6676. .atomic_destroy_state = sde_crtc_destroy_state,
  6677. .late_register = sde_crtc_late_register,
  6678. .early_unregister = sde_crtc_early_unregister,
  6679. };
  6680. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6681. .set_config = drm_atomic_helper_set_config,
  6682. .destroy = sde_crtc_destroy,
  6683. .enable_vblank = sde_crtc_enable_vblank,
  6684. .disable_vblank = sde_crtc_disable_vblank,
  6685. .page_flip = drm_atomic_helper_page_flip,
  6686. .atomic_set_property = sde_crtc_atomic_set_property,
  6687. .atomic_get_property = sde_crtc_atomic_get_property,
  6688. .reset = sde_crtc_reset,
  6689. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6690. .atomic_destroy_state = sde_crtc_destroy_state,
  6691. .late_register = sde_crtc_late_register,
  6692. .early_unregister = sde_crtc_early_unregister,
  6693. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6694. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6695. };
  6696. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6697. .mode_fixup = sde_crtc_mode_fixup,
  6698. .disable = sde_crtc_disable,
  6699. .atomic_enable = sde_crtc_enable,
  6700. .atomic_check = sde_crtc_atomic_check,
  6701. .atomic_begin = sde_crtc_atomic_begin,
  6702. .atomic_flush = sde_crtc_atomic_flush,
  6703. };
  6704. static void _sde_crtc_event_cb(struct kthread_work *work)
  6705. {
  6706. struct sde_crtc_event *event;
  6707. struct sde_crtc *sde_crtc;
  6708. unsigned long irq_flags;
  6709. if (!work) {
  6710. SDE_ERROR("invalid work item\n");
  6711. return;
  6712. }
  6713. event = container_of(work, struct sde_crtc_event, kt_work);
  6714. /* set sde_crtc to NULL for static work structures */
  6715. sde_crtc = event->sde_crtc;
  6716. if (!sde_crtc)
  6717. return;
  6718. if (event->cb_func)
  6719. event->cb_func(&sde_crtc->base, event->usr);
  6720. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6721. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6722. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6723. }
  6724. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6725. void (*func)(struct drm_crtc *crtc, void *usr),
  6726. void *usr, bool color_processing_event)
  6727. {
  6728. unsigned long irq_flags;
  6729. struct sde_crtc *sde_crtc;
  6730. struct msm_drm_private *priv;
  6731. struct sde_crtc_event *event = NULL;
  6732. u32 crtc_id;
  6733. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6734. SDE_ERROR("invalid parameters\n");
  6735. return -EINVAL;
  6736. }
  6737. sde_crtc = to_sde_crtc(crtc);
  6738. priv = crtc->dev->dev_private;
  6739. crtc_id = drm_crtc_index(crtc);
  6740. /*
  6741. * Obtain an event struct from the private cache. This event
  6742. * queue may be called from ISR contexts, so use a private
  6743. * cache to avoid calling any memory allocation functions.
  6744. */
  6745. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6746. if (!list_empty(&sde_crtc->event_free_list)) {
  6747. event = list_first_entry(&sde_crtc->event_free_list,
  6748. struct sde_crtc_event, list);
  6749. list_del_init(&event->list);
  6750. }
  6751. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6752. if (!event)
  6753. return -ENOMEM;
  6754. /* populate event node */
  6755. event->sde_crtc = sde_crtc;
  6756. event->cb_func = func;
  6757. event->usr = usr;
  6758. /* queue new event request */
  6759. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6760. if (color_processing_event)
  6761. kthread_queue_work(&priv->pp_event_worker,
  6762. &event->kt_work);
  6763. else
  6764. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6765. &event->kt_work);
  6766. return 0;
  6767. }
  6768. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6769. {
  6770. int i, rc = 0;
  6771. if (!sde_crtc) {
  6772. SDE_ERROR("invalid crtc\n");
  6773. return -EINVAL;
  6774. }
  6775. spin_lock_init(&sde_crtc->event_lock);
  6776. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6777. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6778. list_add_tail(&sde_crtc->event_cache[i].list,
  6779. &sde_crtc->event_free_list);
  6780. return rc;
  6781. }
  6782. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6783. enum sde_sys_cache_state state,
  6784. bool is_vidmode)
  6785. {
  6786. struct drm_plane *plane;
  6787. struct sde_crtc *sde_crtc;
  6788. struct sde_kms *sde_kms;
  6789. if (!crtc || !crtc->dev)
  6790. return;
  6791. sde_kms = _sde_crtc_get_kms(crtc);
  6792. if (!sde_kms || !sde_kms->catalog) {
  6793. SDE_ERROR("invalid params\n");
  6794. return;
  6795. }
  6796. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6797. SDE_DEBUG("DISP syscache not supported\n");
  6798. return;
  6799. }
  6800. sde_crtc = to_sde_crtc(crtc);
  6801. if (sde_crtc->cache_state == state)
  6802. return;
  6803. switch (state) {
  6804. case CACHE_STATE_NORMAL:
  6805. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6806. && !is_vidmode)
  6807. return;
  6808. kthread_cancel_delayed_work_sync(
  6809. &sde_crtc->static_cache_read_work);
  6810. sde_core_perf_llcc_stale_frame(crtc, SDE_SYS_CACHE_DISP);
  6811. break;
  6812. case CACHE_STATE_FRAME_WRITE:
  6813. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6814. return;
  6815. break;
  6816. case CACHE_STATE_FRAME_READ:
  6817. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6818. return;
  6819. break;
  6820. case CACHE_STATE_DISABLED:
  6821. break;
  6822. default:
  6823. return;
  6824. }
  6825. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map) &&
  6826. !test_bit(SDE_FEATURE_SYS_CACHE_STALING, sde_kms->catalog->features)) {
  6827. if (state == CACHE_STATE_FRAME_WRITE)
  6828. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6829. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6830. } else {
  6831. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6832. }
  6833. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6834. sde_crtc->cache_state = state;
  6835. drm_atomic_crtc_for_each_plane(plane, crtc)
  6836. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6837. }
  6838. /*
  6839. * __sde_crtc_static_cache_read_work - transition to cache read
  6840. */
  6841. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6842. {
  6843. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6844. static_cache_read_work.work);
  6845. struct drm_crtc *crtc = &sde_crtc->base;
  6846. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6847. struct drm_encoder *enc, *drm_enc = NULL;
  6848. struct drm_plane *plane;
  6849. struct sde_encoder_kickoff_params params = { 0 };
  6850. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6851. return;
  6852. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6853. drm_enc = enc;
  6854. if (sde_encoder_in_clone_mode(drm_enc))
  6855. return;
  6856. }
  6857. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6858. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6859. !ctl);
  6860. return;
  6861. }
  6862. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6863. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6864. /* flush only the sys-cache enabled SSPPs */
  6865. if (ctl->ops.clear_pending_flush)
  6866. ctl->ops.clear_pending_flush(ctl);
  6867. drm_atomic_crtc_for_each_plane(plane, crtc)
  6868. sde_plane_ctl_flush(plane, ctl, true);
  6869. /* Enable clocks and IRQ and wait for VBLANK */
  6870. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6871. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6872. sde_encoder_kickoff(drm_enc, false);
  6873. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6874. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6875. }
  6876. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6877. {
  6878. struct drm_device *dev;
  6879. struct msm_drm_private *priv;
  6880. struct msm_drm_thread *disp_thread;
  6881. struct sde_crtc *sde_crtc;
  6882. struct sde_crtc_state *cstate;
  6883. u32 msecs_fps = 0;
  6884. if (!crtc)
  6885. return;
  6886. dev = crtc->dev;
  6887. sde_crtc = to_sde_crtc(crtc);
  6888. cstate = to_sde_crtc_state(crtc->state);
  6889. if (!dev || !dev->dev_private || !sde_crtc)
  6890. return;
  6891. priv = dev->dev_private;
  6892. disp_thread = &priv->disp_thread[crtc->index];
  6893. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6894. return;
  6895. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6896. /* Kickoff transition to read state after next vblank */
  6897. kthread_queue_delayed_work(&disp_thread->worker,
  6898. &sde_crtc->static_cache_read_work,
  6899. msecs_to_jiffies(msecs_fps));
  6900. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6901. }
  6902. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6903. {
  6904. struct sde_crtc *sde_crtc;
  6905. struct sde_crtc_state *cstate;
  6906. bool cache_status;
  6907. if (!crtc || !crtc->state)
  6908. return;
  6909. sde_crtc = to_sde_crtc(crtc);
  6910. cstate = to_sde_crtc_state(crtc->state);
  6911. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6912. SDE_EVT32(DRMID(crtc), cache_status);
  6913. }
  6914. /* initialize crtc */
  6915. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6916. {
  6917. struct drm_crtc *crtc = NULL;
  6918. struct sde_crtc *sde_crtc = NULL;
  6919. struct msm_drm_private *priv = NULL;
  6920. struct sde_kms *kms = NULL;
  6921. const struct drm_crtc_funcs *crtc_funcs;
  6922. int i, rc;
  6923. priv = dev->dev_private;
  6924. kms = to_sde_kms(priv->kms);
  6925. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6926. if (!sde_crtc)
  6927. return ERR_PTR(-ENOMEM);
  6928. crtc = &sde_crtc->base;
  6929. crtc->dev = dev;
  6930. mutex_init(&sde_crtc->crtc_lock);
  6931. spin_lock_init(&sde_crtc->spin_lock);
  6932. spin_lock_init(&sde_crtc->event_spin_lock);
  6933. atomic_set(&sde_crtc->frame_pending, 0);
  6934. sde_crtc->enabled = false;
  6935. sde_crtc->kickoff_in_progress = false;
  6936. /* Below parameters are for fps calculation for sysfs node */
  6937. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6938. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6939. sizeof(ktime_t), GFP_KERNEL);
  6940. if (!sde_crtc->fps_info.time_buf)
  6941. SDE_ERROR("invalid buffer\n");
  6942. else
  6943. memset(sde_crtc->fps_info.time_buf, 0,
  6944. sizeof(*(sde_crtc->fps_info.time_buf)));
  6945. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6946. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6947. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6948. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6949. list_add(&sde_crtc->frame_events[i].list,
  6950. &sde_crtc->frame_event_list);
  6951. kthread_init_work(&sde_crtc->frame_events[i].work,
  6952. sde_crtc_frame_event_work);
  6953. }
  6954. INIT_LIST_HEAD(&sde_crtc->vblank_event_list);
  6955. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  6956. INIT_LIST_HEAD(&sde_crtc->vblank_events[i].list);
  6957. list_add(&sde_crtc->vblank_events[i].list,
  6958. &sde_crtc->vblank_event_list);
  6959. kthread_init_work(&sde_crtc->vblank_events[i].work,
  6960. sde_crtc_vblank_notify_work);
  6961. }
  6962. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6963. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6964. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6965. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6966. if (kms->catalog->hw_fence_rev) {
  6967. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6968. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6969. }
  6970. /* save user friendly CRTC name for later */
  6971. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6972. /* initialize event handling */
  6973. rc = _sde_crtc_init_events(sde_crtc);
  6974. if (rc) {
  6975. drm_crtc_cleanup(crtc);
  6976. kfree(sde_crtc);
  6977. return ERR_PTR(rc);
  6978. }
  6979. /* initialize output fence support */
  6980. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6981. if (IS_ERR(sde_crtc->output_fence)) {
  6982. rc = PTR_ERR(sde_crtc->output_fence);
  6983. SDE_ERROR("failed to init fence, %d\n", rc);
  6984. drm_crtc_cleanup(crtc);
  6985. kfree(sde_crtc);
  6986. return ERR_PTR(rc);
  6987. }
  6988. /* create CRTC properties */
  6989. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6990. priv->crtc_property, sde_crtc->property_data,
  6991. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6992. sizeof(struct sde_crtc_state));
  6993. sde_crtc_install_properties(crtc, kms->catalog);
  6994. /* Install color processing properties */
  6995. sde_cp_crtc_init(crtc);
  6996. sde_cp_crtc_install_properties(crtc);
  6997. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6998. sde_crtc->cur_perf.llcc_active[i] = false;
  6999. sde_crtc->new_perf.llcc_active[i] = false;
  7000. }
  7001. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  7002. __sde_crtc_static_cache_read_work);
  7003. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  7004. sde_crtc->name,
  7005. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  7006. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  7007. return crtc;
  7008. }
  7009. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  7010. {
  7011. struct sde_crtc *sde_crtc;
  7012. int rc = 0;
  7013. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  7014. SDE_ERROR("invalid input param(s)\n");
  7015. rc = -EINVAL;
  7016. goto end;
  7017. }
  7018. sde_crtc = to_sde_crtc(crtc);
  7019. sde_crtc->sysfs_dev = device_create_with_groups(
  7020. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  7021. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  7022. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  7023. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  7024. PTR_ERR(sde_crtc->sysfs_dev));
  7025. if (!sde_crtc->sysfs_dev)
  7026. rc = -EINVAL;
  7027. else
  7028. rc = PTR_ERR(sde_crtc->sysfs_dev);
  7029. goto end;
  7030. }
  7031. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  7032. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  7033. if (!sde_crtc->vsync_event_sf)
  7034. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  7035. crtc->base.id);
  7036. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  7037. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  7038. if (!sde_crtc->retire_frame_event_sf)
  7039. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  7040. crtc->base.id);
  7041. end:
  7042. return rc;
  7043. }
  7044. static int _sde_crtc_event_enable(struct sde_kms *kms,
  7045. struct drm_crtc *crtc_drm, u32 event)
  7046. {
  7047. struct sde_crtc *crtc = NULL;
  7048. struct sde_crtc_irq_info *node;
  7049. unsigned long flags;
  7050. bool found = false;
  7051. int ret, i = 0;
  7052. bool add_event = false;
  7053. crtc = to_sde_crtc(crtc_drm);
  7054. spin_lock_irqsave(&crtc->spin_lock, flags);
  7055. list_for_each_entry(node, &crtc->user_event_list, list) {
  7056. if (node->event == event) {
  7057. found = true;
  7058. break;
  7059. }
  7060. }
  7061. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7062. /* event already enabled */
  7063. if (found)
  7064. return 0;
  7065. node = NULL;
  7066. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  7067. if (custom_events[i].event == event &&
  7068. custom_events[i].func) {
  7069. node = kzalloc(sizeof(*node), GFP_KERNEL);
  7070. if (!node)
  7071. return -ENOMEM;
  7072. INIT_LIST_HEAD(&node->list);
  7073. INIT_LIST_HEAD(&node->irq.list);
  7074. node->func = custom_events[i].func;
  7075. node->event = event;
  7076. node->state = IRQ_NOINIT;
  7077. spin_lock_init(&node->state_lock);
  7078. break;
  7079. }
  7080. }
  7081. if (!node) {
  7082. SDE_ERROR("unsupported event %x\n", event);
  7083. return -EINVAL;
  7084. }
  7085. ret = 0;
  7086. if (crtc_drm->enabled) {
  7087. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  7088. if (ret < 0) {
  7089. SDE_ERROR("failed to enable power resource %d\n", ret);
  7090. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  7091. kfree(node);
  7092. return ret;
  7093. }
  7094. INIT_LIST_HEAD(&node->irq.list);
  7095. mutex_lock(&crtc->crtc_lock);
  7096. ret = node->func(crtc_drm, true, &node->irq);
  7097. if (!ret) {
  7098. spin_lock_irqsave(&crtc->spin_lock, flags);
  7099. list_add_tail(&node->list, &crtc->user_event_list);
  7100. add_event = true;
  7101. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7102. }
  7103. mutex_unlock(&crtc->crtc_lock);
  7104. pm_runtime_put_sync(crtc_drm->dev->dev);
  7105. }
  7106. if (add_event)
  7107. return 0;
  7108. if (!ret) {
  7109. spin_lock_irqsave(&crtc->spin_lock, flags);
  7110. list_add_tail(&node->list, &crtc->user_event_list);
  7111. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7112. } else {
  7113. kfree(node);
  7114. }
  7115. return ret;
  7116. }
  7117. static int _sde_crtc_event_disable(struct sde_kms *kms,
  7118. struct drm_crtc *crtc_drm, u32 event)
  7119. {
  7120. struct sde_crtc *crtc = NULL;
  7121. struct sde_crtc_irq_info *node = NULL;
  7122. unsigned long flags;
  7123. bool found = false;
  7124. int ret;
  7125. crtc = to_sde_crtc(crtc_drm);
  7126. spin_lock_irqsave(&crtc->spin_lock, flags);
  7127. list_for_each_entry(node, &crtc->user_event_list, list) {
  7128. if (node->event == event) {
  7129. list_del_init(&node->list);
  7130. found = true;
  7131. break;
  7132. }
  7133. }
  7134. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7135. /* event already disabled */
  7136. if (!found)
  7137. return 0;
  7138. /**
  7139. * crtc is disabled interrupts are cleared remove from the list,
  7140. * no need to disable/de-register.
  7141. */
  7142. if (!crtc_drm->enabled) {
  7143. kfree(node);
  7144. return 0;
  7145. }
  7146. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  7147. if (ret < 0) {
  7148. SDE_ERROR("failed to enable power resource %d\n", ret);
  7149. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  7150. kfree(node);
  7151. return ret;
  7152. }
  7153. ret = node->func(crtc_drm, false, &node->irq);
  7154. if (ret) {
  7155. spin_lock_irqsave(&crtc->spin_lock, flags);
  7156. list_add_tail(&node->list, &crtc->user_event_list);
  7157. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7158. } else {
  7159. kfree(node);
  7160. }
  7161. pm_runtime_put_sync(crtc_drm->dev->dev);
  7162. return ret;
  7163. }
  7164. int sde_crtc_register_custom_event(struct sde_kms *kms,
  7165. struct drm_crtc *crtc_drm, u32 event, bool en)
  7166. {
  7167. struct sde_crtc *crtc = NULL;
  7168. int ret;
  7169. crtc = to_sde_crtc(crtc_drm);
  7170. if (!crtc || !kms || !kms->dev) {
  7171. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  7172. kms, ((kms) ? (kms->dev) : NULL));
  7173. return -EINVAL;
  7174. }
  7175. if (en)
  7176. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  7177. else
  7178. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  7179. return ret;
  7180. }
  7181. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  7182. bool en, struct sde_irq_callback *irq)
  7183. {
  7184. return 0;
  7185. }
  7186. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  7187. struct sde_irq_callback *noirq)
  7188. {
  7189. /*
  7190. * IRQ object noirq is not being used here since there is
  7191. * no crtc irq from pm event.
  7192. */
  7193. return 0;
  7194. }
  7195. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  7196. bool en, struct sde_irq_callback *irq)
  7197. {
  7198. return 0;
  7199. }
  7200. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  7201. bool en, struct sde_irq_callback *irq)
  7202. {
  7203. return 0;
  7204. }
  7205. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  7206. bool en, struct sde_irq_callback *irq)
  7207. {
  7208. struct sde_crtc *sde_crtc;
  7209. sde_crtc = to_sde_crtc(crtc_drm);
  7210. if (!sde_crtc)
  7211. return -EINVAL;
  7212. sde_crtc->opr_event_notify_enabled = en;
  7213. return 0;
  7214. }
  7215. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  7216. bool en, struct sde_irq_callback *irq)
  7217. {
  7218. return 0;
  7219. }
  7220. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  7221. bool en, struct sde_irq_callback *irq)
  7222. {
  7223. return 0;
  7224. }
  7225. /**
  7226. * sde_crtc_update_cont_splash_settings - update mixer settings
  7227. * and initial clk during device bootup for cont_splash use case
  7228. * @crtc: Pointer to drm crtc structure
  7229. */
  7230. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  7231. {
  7232. struct sde_kms *kms = NULL;
  7233. struct msm_drm_private *priv;
  7234. struct sde_crtc *sde_crtc;
  7235. u64 rate;
  7236. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  7237. SDE_ERROR("invalid crtc\n");
  7238. return;
  7239. }
  7240. priv = crtc->dev->dev_private;
  7241. kms = to_sde_kms(priv->kms);
  7242. if (!kms || !kms->catalog) {
  7243. SDE_ERROR("invalid parameters\n");
  7244. return;
  7245. }
  7246. _sde_crtc_setup_mixers(crtc);
  7247. sde_cp_crtc_refresh_status_properties(crtc);
  7248. crtc->enabled = true;
  7249. /* update core clk value for initial state with cont-splash */
  7250. sde_crtc = to_sde_crtc(crtc);
  7251. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  7252. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  7253. rate : kms->perf.max_core_clk_rate;
  7254. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  7255. }
  7256. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  7257. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  7258. {
  7259. struct sde_lm_cfg *lm;
  7260. char feature_name[256];
  7261. u32 version;
  7262. if (!catalog->mixer_count)
  7263. return;
  7264. lm = &catalog->mixer[0];
  7265. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7266. return;
  7267. version = lm->sblk->nlayer.version >> 16;
  7268. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7269. switch (version) {
  7270. case 1:
  7271. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7272. msm_property_install_volatile_range(&sde_crtc->property_info,
  7273. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7274. break;
  7275. default:
  7276. SDE_ERROR("unsupported noise layer version %d\n", version);
  7277. break;
  7278. }
  7279. }
  7280. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7281. struct sde_crtc_state *cstate,
  7282. void __user *usr_ptr)
  7283. {
  7284. int ret;
  7285. if (!sde_crtc || !cstate) {
  7286. SDE_ERROR("invalid sde_crtc/state\n");
  7287. return -EINVAL;
  7288. }
  7289. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7290. if (!usr_ptr) {
  7291. SDE_DEBUG("noise layer removed\n");
  7292. cstate->noise_layer_en = false;
  7293. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7294. return 0;
  7295. }
  7296. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7297. sizeof(cstate->layer_cfg));
  7298. if (ret) {
  7299. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7300. return -EFAULT;
  7301. }
  7302. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7303. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7304. !cstate->layer_cfg.attn_factor ||
  7305. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7306. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7307. !cstate->layer_cfg.alpha_noise ||
  7308. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7309. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7310. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7311. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7312. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7313. return -EINVAL;
  7314. }
  7315. cstate->noise_layer_en = true;
  7316. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7317. return 0;
  7318. }
  7319. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7320. struct drm_crtc_state *state)
  7321. {
  7322. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7323. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7324. struct sde_hw_mixer *lm;
  7325. int i;
  7326. struct sde_hw_noise_layer_cfg cfg;
  7327. struct sde_kms *kms;
  7328. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7329. return;
  7330. kms = _sde_crtc_get_kms(crtc);
  7331. if (!kms || !kms->catalog) {
  7332. SDE_ERROR("Invalid kms\n");
  7333. return;
  7334. }
  7335. cfg.flags = cstate->layer_cfg.flags;
  7336. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7337. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7338. cfg.strength = cstate->layer_cfg.strength;
  7339. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7340. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7341. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7342. } else {
  7343. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7344. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7345. }
  7346. for (i = 0; i < scrtc->num_mixers; i++) {
  7347. lm = scrtc->mixers[i].hw_lm;
  7348. if (!lm->ops.setup_noise_layer)
  7349. break;
  7350. if (!cstate->noise_layer_en)
  7351. lm->ops.setup_noise_layer(lm, NULL);
  7352. else
  7353. lm->ops.setup_noise_layer(lm, &cfg);
  7354. }
  7355. if (!cstate->noise_layer_en)
  7356. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7357. }
  7358. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7359. {
  7360. sde_cp_disable_features(crtc);
  7361. if (!crtc->state->active)
  7362. sde_crtc_disable_dest_scaler(crtc);
  7363. }
  7364. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7365. {
  7366. uint32_t val = 1;
  7367. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7368. }
  7369. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7370. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7371. {
  7372. struct sde_kms *kms;
  7373. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7374. u32 y_remain, y_start, y_end;
  7375. u32 m, n;
  7376. kms = _sde_crtc_get_kms(state->crtc);
  7377. if (!kms || !kms->catalog) {
  7378. SDE_ERROR("invalid kms or catalog\n");
  7379. return;
  7380. }
  7381. if (!kms->catalog->has_line_insertion)
  7382. return;
  7383. if (!cstate->line_insertion.padding_active) {
  7384. SDE_ERROR("zero padding active value\n");
  7385. return;
  7386. }
  7387. /*
  7388. * Computation logic to add number of dummy and active line at
  7389. * precise position on display
  7390. */
  7391. m = cstate->line_insertion.padding_active;
  7392. n = m + cstate->line_insertion.padding_dummy;
  7393. if (m == 0)
  7394. return;
  7395. y_remain = crtc_y % m;
  7396. y_start = y_remain + crtc_y / m * n;
  7397. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7398. *padding_y = y_start;
  7399. *padding_start = m - y_remain;
  7400. *padding_height = y_end - y_start + 1;
  7401. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7402. *padding_height);
  7403. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7404. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7405. }
  7406. void sde_crtc_backlight_notify(struct drm_crtc *crtc, u32 bl_val, u32 bl_max)
  7407. {
  7408. SDE_EVT32(bl_val, bl_max);
  7409. sde_cp_backlight_notification(crtc, bl_val, bl_max);
  7410. }