dsi_drm.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  17. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  18. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  19. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  20. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  21. #define DEFAULT_PANEL_PREFILL_LINES 25
  22. static struct dsi_display_mode_priv_info default_priv_info = {
  23. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  24. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  25. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  26. .dsc_enabled = false,
  27. };
  28. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  29. struct dsi_display_mode *dsi_mode)
  30. {
  31. memset(dsi_mode, 0, sizeof(*dsi_mode));
  32. dsi_mode->timing.h_active = drm_mode->hdisplay;
  33. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  34. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  35. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  36. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  37. drm_mode->hdisplay;
  38. dsi_mode->timing.h_skew = drm_mode->hskew;
  39. dsi_mode->timing.v_active = drm_mode->vdisplay;
  40. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  41. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  42. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  43. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  44. drm_mode->vdisplay;
  45. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  46. dsi_mode->timing.h_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  48. dsi_mode->timing.v_sync_polarity =
  49. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  50. }
  51. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  52. struct dsi_display_mode *dsi_mode)
  53. {
  54. dsi_mode->priv_info =
  55. (struct dsi_display_mode_priv_info *)msm_mode->private;
  56. if (dsi_mode->priv_info) {
  57. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  58. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  59. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  60. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  61. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  62. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  63. }
  64. if (msm_is_mode_seamless(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  66. if (msm_is_mode_dynamic_fps(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  68. if (msm_needs_vblank_pre_modeset(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  70. if (msm_is_mode_seamless_dms(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  72. if (msm_is_mode_seamless_vrr(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  74. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  76. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  78. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  79. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  80. if (msm_is_mode_bpp_switch(msm_mode))
  81. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_NONDSC_BPP_SWITCH;
  82. }
  83. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  84. struct drm_display_mode *drm_mode)
  85. {
  86. char *panel_caps = "vid";
  87. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  88. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  89. panel_caps = "vid_cmd";
  90. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  91. panel_caps = "vid";
  92. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  93. panel_caps = "cmd";
  94. memset(drm_mode, 0, sizeof(*drm_mode));
  95. drm_mode->hdisplay = dsi_mode->timing.h_active;
  96. drm_mode->hsync_start = drm_mode->hdisplay +
  97. dsi_mode->timing.h_front_porch;
  98. drm_mode->hsync_end = drm_mode->hsync_start +
  99. dsi_mode->timing.h_sync_width;
  100. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  101. drm_mode->hskew = dsi_mode->timing.h_skew;
  102. drm_mode->vdisplay = dsi_mode->timing.v_active;
  103. drm_mode->vsync_start = drm_mode->vdisplay +
  104. dsi_mode->timing.v_front_porch;
  105. drm_mode->vsync_end = drm_mode->vsync_start +
  106. dsi_mode->timing.v_sync_width;
  107. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  108. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  109. drm_mode->clock /= 1000;
  110. if (dsi_mode->timing.h_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  112. if (dsi_mode->timing.v_sync_polarity)
  113. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  114. /* set mode name */
  115. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  116. drm_mode->hdisplay, drm_mode->vdisplay,
  117. drm_mode_vrefresh(drm_mode), panel_caps);
  118. }
  119. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  120. struct msm_display_mode *msm_mode)
  121. {
  122. msm_mode->private_flags = 0;
  123. msm_mode->private = (int *)dsi_mode->priv_info;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  125. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  136. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  137. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  138. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  139. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  140. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_NONDSC_BPP_SWITCH)
  141. msm_mode->private_flags |= MSM_MODE_FLAG_NONDSC_BPP_SWITCH;
  142. }
  143. static int dsi_bridge_attach(struct drm_bridge *bridge,
  144. enum drm_bridge_attach_flags flags)
  145. {
  146. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  147. if (!bridge) {
  148. DSI_ERR("Invalid params\n");
  149. return -EINVAL;
  150. }
  151. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  152. return 0;
  153. }
  154. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  155. {
  156. int rc = 0;
  157. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  158. if (!bridge) {
  159. DSI_ERR("Invalid params\n");
  160. return;
  161. }
  162. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  163. DSI_ERR("Incorrect bridge details\n");
  164. return;
  165. }
  166. if (bridge->encoder->crtc->state->active_changed)
  167. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  168. /* By this point mode should have been validated through mode_fixup */
  169. rc = dsi_display_set_mode(c_bridge->display,
  170. &(c_bridge->dsi_mode), 0x0);
  171. if (rc) {
  172. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  173. c_bridge->id, rc);
  174. return;
  175. }
  176. if (c_bridge->dsi_mode.dsi_mode_flags &
  177. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  178. DSI_MODE_FLAG_DYN_CLK)) {
  179. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  180. return;
  181. }
  182. SDE_ATRACE_BEGIN("dsi_display_prepare");
  183. rc = dsi_display_prepare(c_bridge->display);
  184. if (rc) {
  185. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  186. c_bridge->id, rc);
  187. SDE_ATRACE_END("dsi_display_prepare");
  188. return;
  189. }
  190. SDE_ATRACE_END("dsi_display_prepare");
  191. SDE_ATRACE_BEGIN("dsi_display_enable");
  192. rc = dsi_display_enable(c_bridge->display);
  193. if (rc) {
  194. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  195. c_bridge->id, rc);
  196. (void)dsi_display_unprepare(c_bridge->display);
  197. }
  198. SDE_ATRACE_END("dsi_display_enable");
  199. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  200. if (rc)
  201. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  202. rc);
  203. }
  204. static void dsi_bridge_enable(struct drm_bridge *bridge)
  205. {
  206. int rc = 0;
  207. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  208. struct dsi_display *display;
  209. if (!bridge) {
  210. DSI_ERR("Invalid params\n");
  211. return;
  212. }
  213. if (c_bridge->dsi_mode.dsi_mode_flags &
  214. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  215. DSI_MODE_FLAG_DYN_CLK)) {
  216. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  217. return;
  218. }
  219. display = c_bridge->display;
  220. rc = dsi_display_post_enable(display);
  221. if (rc)
  222. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  223. c_bridge->id, rc);
  224. if (display)
  225. display->enabled = true;
  226. if (display && display->drm_conn) {
  227. sde_connector_helper_bridge_enable(display->drm_conn);
  228. if (display->poms_pending) {
  229. display->poms_pending = false;
  230. sde_connector_schedule_status_work(display->drm_conn,
  231. true);
  232. }
  233. }
  234. }
  235. static void dsi_bridge_disable(struct drm_bridge *bridge)
  236. {
  237. int rc = 0;
  238. struct dsi_display *display;
  239. struct sde_connector_state *conn_state;
  240. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  241. if (!bridge) {
  242. DSI_ERR("Invalid params\n");
  243. return;
  244. }
  245. display = c_bridge->display;
  246. if (display)
  247. display->enabled = false;
  248. if (display && display->drm_conn) {
  249. conn_state = to_sde_connector_state(display->drm_conn->state);
  250. if (!conn_state) {
  251. DSI_ERR("invalid params\n");
  252. return;
  253. }
  254. display->poms_pending = msm_is_mode_seamless_poms(
  255. &conn_state->msm_mode);
  256. sde_connector_helper_bridge_disable(display->drm_conn);
  257. }
  258. rc = dsi_display_pre_disable(c_bridge->display);
  259. if (rc) {
  260. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  261. c_bridge->id, rc);
  262. }
  263. }
  264. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  265. {
  266. int rc = 0;
  267. struct dsi_display *display;
  268. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  269. if (!bridge) {
  270. DSI_ERR("Invalid params\n");
  271. return;
  272. }
  273. display = c_bridge->display;
  274. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  275. SDE_ATRACE_BEGIN("dsi_display_disable");
  276. rc = dsi_display_disable(c_bridge->display);
  277. if (rc) {
  278. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  279. c_bridge->id, rc);
  280. SDE_ATRACE_END("dsi_display_disable");
  281. return;
  282. }
  283. SDE_ATRACE_END("dsi_display_disable");
  284. if (display && display->drm_conn)
  285. sde_connector_helper_bridge_post_disable(display->drm_conn);
  286. rc = dsi_display_unprepare(c_bridge->display);
  287. if (rc) {
  288. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  289. c_bridge->id, rc);
  290. SDE_ATRACE_END("dsi_bridge_post_disable");
  291. return;
  292. }
  293. SDE_ATRACE_END("dsi_bridge_post_disable");
  294. }
  295. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  296. const struct drm_display_mode *mode,
  297. const struct drm_display_mode *adjusted_mode)
  298. {
  299. int rc = 0;
  300. struct dsi_bridge *c_bridge = NULL;
  301. struct dsi_display *display;
  302. struct drm_connector *conn;
  303. struct sde_connector_state *conn_state;
  304. if (!bridge || !mode || !adjusted_mode) {
  305. DSI_ERR("Invalid params\n");
  306. return;
  307. }
  308. c_bridge = to_dsi_bridge(bridge);
  309. if (!c_bridge) {
  310. DSI_ERR("invalid dsi bridge\n");
  311. return;
  312. }
  313. display = c_bridge->display;
  314. if (!display || !display->drm_conn || !display->drm_conn->state) {
  315. DSI_ERR("invalid display\n");
  316. return;
  317. }
  318. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  319. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  320. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  321. if (!conn)
  322. return;
  323. conn_state = to_sde_connector_state(conn->state);
  324. if (!conn_state) {
  325. DSI_ERR("invalid connector state\n");
  326. return;
  327. }
  328. msm_parse_mode_priv_info(&conn_state->msm_mode,
  329. &(c_bridge->dsi_mode));
  330. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  331. if (rc) {
  332. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  333. return;
  334. }
  335. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  336. }
  337. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  338. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  339. struct dsi_display_mode *adj_mode)
  340. {
  341. int rc = 0;
  342. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  343. struct dsi_display_mode cur_dsi_mode;
  344. struct sde_connector_state *old_conn_state;
  345. struct drm_display_mode *cur_mode;
  346. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  347. return 0;
  348. cur_mode = &crtc_state->crtc->state->mode;
  349. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  350. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  351. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  352. cur_dsi_mode.pixel_format_caps = display->panel->host_config.dst_format;
  353. if (cur_dsi_mode.priv_info) {
  354. // in TUI, sometimes msm_mode->private == NULL
  355. rc = dsi_display_restore_bit_clk(display, &cur_dsi_mode);
  356. if (rc) {
  357. DSI_WARN("couldn't restore dsi bit clk");
  358. return rc;
  359. }
  360. }
  361. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  362. if (rc) {
  363. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  364. return rc;
  365. }
  366. /*
  367. * DMS Flag if set during active changed condition cannot be
  368. * treated as seamless. Hence, removing DMS flag in such cases.
  369. */
  370. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  371. crtc_state->active_changed)
  372. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  373. /* No DMS/VRR when drm pipeline is changing */
  374. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  375. DSI_MODE_MATCH_FULL_TIMINGS) &&
  376. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  377. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  378. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  379. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  380. (!crtc_state->active_changed ||
  381. display->is_cont_splash_enabled)) {
  382. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  383. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  384. adj_mode->timing.h_active,
  385. adj_mode->timing.v_active,
  386. adj_mode->timing.refresh_rate,
  387. adj_mode->pixel_clk_khz,
  388. adj_mode->panel_mode_caps);
  389. }
  390. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  391. DSI_MODE_MATCH_ACTIVE_TIMINGS) &&
  392. (adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  393. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  394. DSI_ERR("DMS and dyn clk not supported in same commit\n");
  395. return false;
  396. }
  397. return rc;
  398. }
  399. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  400. const struct drm_display_mode *mode,
  401. struct drm_display_mode *adjusted_mode)
  402. {
  403. int rc = 0;
  404. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  405. struct dsi_display *display;
  406. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  407. struct drm_crtc_state *crtc_state;
  408. struct drm_connector_state *drm_conn_state;
  409. struct sde_connector_state *conn_state;
  410. struct msm_sub_mode new_sub_mode;
  411. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  412. if (!bridge || !mode || !adjusted_mode) {
  413. DSI_ERR("invalid params\n");
  414. return false;
  415. }
  416. display = c_bridge->display;
  417. if (!display || !display->drm_conn || !display->drm_conn->state) {
  418. DSI_ERR("invalid params\n");
  419. return false;
  420. }
  421. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  422. display->drm_conn);
  423. conn_state = to_sde_connector_state(drm_conn_state);
  424. if (!conn_state) {
  425. DSI_ERR("invalid params\n");
  426. return false;
  427. }
  428. /*
  429. * if no timing defined in panel, it must be external mode
  430. * and we'll use empty priv info to populate the mode
  431. */
  432. if (display->panel && !display->panel->num_timing_nodes) {
  433. *adjusted_mode = *mode;
  434. conn_state->msm_mode.base = adjusted_mode;
  435. conn_state->msm_mode.private = (int *)&default_priv_info;
  436. conn_state->msm_mode.private_flags = 0;
  437. return true;
  438. }
  439. convert_to_dsi_mode(mode, &dsi_mode);
  440. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  441. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  442. CONNECTOR_PROP_DSC_MODE);
  443. new_sub_mode.pixel_format_mode = sde_connector_get_property(drm_conn_state,
  444. CONNECTOR_PROP_BPP_MODE);
  445. /*
  446. * retrieve dsi mode from dsi driver's cache since not safe to take
  447. * the drm mode config mutex in all paths
  448. */
  449. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  450. &panel_dsi_mode);
  451. if (rc)
  452. return rc;
  453. /* propagate the private info to the adjusted_mode derived dsi mode */
  454. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  455. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  456. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  457. dsi_mode.pixel_format_caps = panel_dsi_mode->pixel_format_caps;
  458. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  459. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  460. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  461. if (rc) {
  462. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  463. return false;
  464. }
  465. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  466. if (rc) {
  467. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  468. return false;
  469. }
  470. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  471. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  472. if (rc) {
  473. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  474. return false;
  475. }
  476. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  477. if (rc) {
  478. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  479. return false;
  480. }
  481. /* Reject seamless transition when active changed */
  482. if (crtc_state->active_changed &&
  483. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  484. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  485. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  486. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  487. DSI_INFO("seamless upon active changed 0x%x %d\n",
  488. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  489. return false;
  490. }
  491. /* convert back to drm mode, propagating the private info & flags */
  492. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  493. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  494. return true;
  495. }
  496. u32 dsi_drm_get_dfps_maxfps(void *display)
  497. {
  498. u32 dfps_maxfps = 0;
  499. struct dsi_display *dsi_display = display;
  500. /*
  501. * The time of SDE transmitting one frame active data
  502. * will not be changed, if frame rate is adjusted with
  503. * VFP method.
  504. * So only return max fps of DFPS for UIDLE update, if DFPS
  505. * is enabled with VFP.
  506. */
  507. if (dsi_display && dsi_display->panel &&
  508. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  509. dsi_display->panel->dfps_caps.type ==
  510. DSI_DFPS_IMMEDIATE_VFP)
  511. dfps_maxfps =
  512. dsi_display->panel->dfps_caps.max_refresh_rate;
  513. return dfps_maxfps;
  514. }
  515. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  516. {
  517. struct dsi_display *dsi_display = display;
  518. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  519. int rc = -EINVAL;
  520. if (!dsi_display || !drm_mode) {
  521. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  522. return rc;
  523. }
  524. convert_to_dsi_mode(drm_mode, &dsi_mode);
  525. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  526. if (rc) {
  527. DSI_ERR("mode not found %d\n", rc);
  528. drm_mode_debug_printmodeline(drm_mode);
  529. return rc;
  530. }
  531. return panel_dsi_mode->priv_info->topology.num_lm;
  532. }
  533. int dsi_conn_get_mode_info(struct drm_connector *connector,
  534. const struct drm_display_mode *drm_mode,
  535. struct msm_sub_mode *sub_mode,
  536. struct msm_mode_info *mode_info,
  537. void *display, const struct msm_resource_caps_info *avail_res)
  538. {
  539. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  540. struct dsi_mode_info *timing;
  541. int src_bpp, tar_bpp, rc = 0;
  542. struct dsi_display *dsi_display = (struct dsi_display *) display;
  543. if (!drm_mode || !mode_info)
  544. return -EINVAL;
  545. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  546. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  547. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  548. return -EINVAL;
  549. memset(mode_info, 0, sizeof(*mode_info));
  550. timing = &dsi_mode->timing;
  551. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  552. mode_info->vtotal = DSI_V_TOTAL(timing);
  553. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  554. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  555. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  556. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  557. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  558. mode_info->bpp = dsi_mode->bpp;
  559. mode_info->pixel_format_caps = dsi_mode->pixel_format_caps;
  560. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  561. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  562. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  563. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  564. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  565. mode_info->avr_step_fps = dsi_mode->timing.avr_step_fps;
  566. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  567. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  568. if (mode_info->vpadding < drm_mode->vdisplay) {
  569. mode_info->vpadding = 0;
  570. dsi_display->panel->host_config.line_insertion_enable = 0;
  571. }
  572. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  573. sizeof(struct msm_display_topology));
  574. if (dsi_mode->priv_info->bit_clk_list.count) {
  575. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  576. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  577. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  578. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  579. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  580. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  581. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  582. if (rc) {
  583. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  584. return rc;
  585. }
  586. }
  587. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  588. if (dsi_mode->priv_info->dsc_enabled) {
  589. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  590. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  591. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  592. sizeof(dsi_mode->priv_info->dsc));
  593. } else if (dsi_mode->priv_info->vdc_enabled) {
  594. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  595. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  596. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  597. sizeof(dsi_mode->priv_info->vdc));
  598. }
  599. if (mode_info->comp_info.comp_type) {
  600. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  601. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  602. mode_info->comp_info.comp_ratio = mult_frac(100, src_bpp,
  603. tar_bpp);
  604. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  605. }
  606. if (dsi_mode->priv_info->roi_caps.enabled) {
  607. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  608. sizeof(dsi_mode->priv_info->roi_caps));
  609. }
  610. mode_info->allowed_mode_switches =
  611. dsi_mode->priv_info->allowed_mode_switch;
  612. return 0;
  613. }
  614. static const struct drm_bridge_funcs dsi_bridge_ops = {
  615. .attach = dsi_bridge_attach,
  616. .mode_fixup = dsi_bridge_mode_fixup,
  617. .pre_enable = dsi_bridge_pre_enable,
  618. .enable = dsi_bridge_enable,
  619. .disable = dsi_bridge_disable,
  620. .post_disable = dsi_bridge_post_disable,
  621. .mode_set = dsi_bridge_mode_set,
  622. };
  623. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  624. {
  625. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  626. struct msm_display_mode *msm_mode;
  627. struct dsi_display_mode_priv_info *priv_info;
  628. if (!sde_conn_state)
  629. return -EINVAL;
  630. msm_mode = &sde_conn_state->msm_mode;
  631. if (!msm_mode || !msm_mode->private)
  632. return -EINVAL;
  633. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  634. return priv_info->qsync_min_fps;
  635. }
  636. int dsi_conn_get_avr_step_fps(struct drm_connector_state *conn_state)
  637. {
  638. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  639. struct msm_display_mode *msm_mode;
  640. struct dsi_display_mode_priv_info *priv_info;
  641. if (!sde_conn_state)
  642. return -EINVAL;
  643. msm_mode = &sde_conn_state->msm_mode;
  644. if (!msm_mode || !msm_mode->private)
  645. return -EINVAL;
  646. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  647. return priv_info->avr_step_fps;
  648. }
  649. int dsi_conn_set_info_blob(struct drm_connector *connector,
  650. void *info, void *display, struct msm_mode_info *mode_info)
  651. {
  652. struct dsi_display *dsi_display = display;
  653. struct dsi_panel *panel;
  654. enum dsi_pixel_format fmt;
  655. u32 bpp;
  656. if (!info || !dsi_display)
  657. return -EINVAL;
  658. dsi_display->drm_conn = connector;
  659. sde_kms_info_add_keystr(info,
  660. "display type", dsi_display->display_type);
  661. switch (dsi_display->type) {
  662. case DSI_DISPLAY_SINGLE:
  663. sde_kms_info_add_keystr(info, "display config",
  664. "single display");
  665. break;
  666. case DSI_DISPLAY_EXT_BRIDGE:
  667. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  668. break;
  669. case DSI_DISPLAY_SPLIT:
  670. sde_kms_info_add_keystr(info, "display config",
  671. "split display");
  672. break;
  673. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  674. sde_kms_info_add_keystr(info, "display config",
  675. "split ext bridge");
  676. break;
  677. default:
  678. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  679. break;
  680. }
  681. if (!dsi_display->panel) {
  682. DSI_DEBUG("invalid panel data\n");
  683. goto end;
  684. }
  685. panel = dsi_display->panel;
  686. sde_kms_info_add_keystr(info, "panel name", panel->name);
  687. switch (panel->panel_mode) {
  688. case DSI_OP_VIDEO_MODE:
  689. sde_kms_info_add_keystr(info, "panel mode", "video");
  690. break;
  691. case DSI_OP_CMD_MODE:
  692. sde_kms_info_add_keystr(info, "panel mode", "command");
  693. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  694. mode_info->mdp_transfer_time_us);
  695. break;
  696. default:
  697. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  698. break;
  699. }
  700. sde_kms_info_add_keystr(info, "qsync support",
  701. panel->qsync_caps.qsync_support ?
  702. "true" : "false");
  703. if (panel->qsync_caps.qsync_min_fps)
  704. sde_kms_info_add_keyint(info, "qsync_fps",
  705. panel->qsync_caps.qsync_min_fps);
  706. sde_kms_info_add_keystr(info, "dfps support",
  707. panel->dfps_caps.dfps_support ? "true" : "false");
  708. if (panel->dfps_caps.dfps_support) {
  709. sde_kms_info_add_keyint(info, "min_fps",
  710. panel->dfps_caps.min_refresh_rate);
  711. sde_kms_info_add_keyint(info, "max_fps",
  712. panel->dfps_caps.max_refresh_rate);
  713. }
  714. sde_kms_info_add_keystr(info, "dyn bitclk support",
  715. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  716. switch (panel->phy_props.rotation) {
  717. case DSI_PANEL_ROTATE_NONE:
  718. sde_kms_info_add_keystr(info, "panel orientation", "none");
  719. break;
  720. case DSI_PANEL_ROTATE_H_FLIP:
  721. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  722. break;
  723. case DSI_PANEL_ROTATE_V_FLIP:
  724. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  725. break;
  726. case DSI_PANEL_ROTATE_HV_FLIP:
  727. sde_kms_info_add_keystr(info, "panel orientation",
  728. "horz & vert flip");
  729. break;
  730. default:
  731. DSI_DEBUG("invalid panel rotation:%d\n",
  732. panel->phy_props.rotation);
  733. break;
  734. }
  735. switch (panel->bl_config.type) {
  736. case DSI_BACKLIGHT_PWM:
  737. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  738. break;
  739. case DSI_BACKLIGHT_WLED:
  740. sde_kms_info_add_keystr(info, "backlight type", "wled");
  741. break;
  742. case DSI_BACKLIGHT_DCS:
  743. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  744. break;
  745. default:
  746. DSI_DEBUG("invalid panel backlight type:%d\n",
  747. panel->bl_config.type);
  748. break;
  749. }
  750. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  751. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  752. if (panel->spr_info.enable)
  753. sde_kms_info_add_keystr(info, "spr_pack_type",
  754. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  755. if (mode_info && mode_info->roi_caps.enabled) {
  756. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  757. mode_info->roi_caps.num_roi);
  758. sde_kms_info_add_keyint(info, "partial_update_xstart",
  759. mode_info->roi_caps.align.xstart_pix_align);
  760. sde_kms_info_add_keyint(info, "partial_update_walign",
  761. mode_info->roi_caps.align.width_pix_align);
  762. sde_kms_info_add_keyint(info, "partial_update_wmin",
  763. mode_info->roi_caps.align.min_width);
  764. sde_kms_info_add_keyint(info, "partial_update_ystart",
  765. mode_info->roi_caps.align.ystart_pix_align);
  766. sde_kms_info_add_keyint(info, "partial_update_halign",
  767. mode_info->roi_caps.align.height_pix_align);
  768. sde_kms_info_add_keyint(info, "partial_update_hmin",
  769. mode_info->roi_caps.align.min_height);
  770. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  771. mode_info->roi_caps.merge_rois);
  772. }
  773. fmt = dsi_display->config.common_config.dst_format;
  774. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  775. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  776. end:
  777. return 0;
  778. }
  779. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  780. void *info, void *display, struct drm_display_mode *drm_mode)
  781. {
  782. struct dsi_display *dsi_display = display;
  783. struct dsi_display_mode partial_dsi_mode;
  784. int count, i;
  785. int preferred_submode_idx = -EINVAL;
  786. enum dsi_dyn_clk_feature_type dyn_clk_type;
  787. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  788. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  789. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  790. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  791. };
  792. if (!conn || !display || !drm_mode) {
  793. DSI_ERR("Invalid params\n");
  794. return;
  795. }
  796. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  797. mutex_lock(&dsi_display->display_lock);
  798. count = dsi_display->panel->num_display_modes;
  799. for (i = 0; i < count; i++) {
  800. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  801. u32 panel_mode_caps = 0;
  802. u32 pixel_format_caps = 0;
  803. const char *topo_name = NULL;
  804. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  805. DSI_MODE_MATCH_FULL_TIMINGS))
  806. continue;
  807. sde_kms_info_add_keyint(info, "submode_idx", i);
  808. if (dsi_mode->is_preferred)
  809. preferred_submode_idx = i;
  810. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  811. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  812. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  813. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  814. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  815. panel_mode_caps);
  816. switch (dsi_mode->pixel_format_caps) {
  817. case DSI_PIXEL_FORMAT_RGB888:
  818. pixel_format_caps = DRM_MODE_FLAG_DSI_24BPP;
  819. break;
  820. case DSI_PIXEL_FORMAT_RGB101010:
  821. pixel_format_caps = DRM_MODE_FLAG_DSI_30BPP;
  822. break;
  823. default:
  824. break;
  825. }
  826. sde_kms_info_add_keyint(info, "bpp_mode", pixel_format_caps);
  827. sde_kms_info_add_keyint(info, "dsc_mode",
  828. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  829. MSM_DISPLAY_DSC_MODE_DISABLED);
  830. topo_name = sde_conn_get_topology_name(conn,
  831. dsi_mode->priv_info->topology);
  832. if (topo_name)
  833. sde_kms_info_add_keystr(info, "topology", topo_name);
  834. if (!dsi_mode->priv_info->bit_clk_list.count)
  835. continue;
  836. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  837. sde_kms_info_add_list(info, "dyn_bitclk_list",
  838. dsi_mode->priv_info->bit_clk_list.rates,
  839. dsi_mode->priv_info->bit_clk_list.count);
  840. sde_kms_info_add_keystr(info, "dyn_fp_type",
  841. dyn_clk_types[dyn_clk_type]);
  842. sde_kms_info_add_list(info, "dyn_fp_list",
  843. dsi_mode->priv_info->bit_clk_list.front_porches,
  844. dsi_mode->priv_info->bit_clk_list.count);
  845. sde_kms_info_add_list(info, "dyn_pclk_list",
  846. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  847. dsi_mode->priv_info->bit_clk_list.count);
  848. }
  849. if (preferred_submode_idx >= 0)
  850. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  851. preferred_submode_idx);
  852. mutex_unlock(&dsi_display->display_lock);
  853. }
  854. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  855. bool force,
  856. void *display)
  857. {
  858. enum drm_connector_status status = connector_status_unknown;
  859. struct msm_display_info info;
  860. int rc;
  861. if (!conn || !display)
  862. return status;
  863. /* get display dsi_info */
  864. memset(&info, 0x0, sizeof(info));
  865. rc = dsi_display_get_info(conn, &info, display);
  866. if (rc) {
  867. DSI_ERR("failed to get display info, rc=%d\n", rc);
  868. return connector_status_disconnected;
  869. }
  870. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  871. status = (info.is_connected ? connector_status_connected :
  872. connector_status_disconnected);
  873. else
  874. status = connector_status_connected;
  875. conn->display_info.width_mm = info.width_mm;
  876. conn->display_info.height_mm = info.height_mm;
  877. return status;
  878. }
  879. void dsi_connector_put_modes(struct drm_connector *connector,
  880. void *display)
  881. {
  882. struct dsi_display *dsi_display;
  883. int count, i;
  884. if (!connector || !display)
  885. return;
  886. dsi_display = display;
  887. count = dsi_display->panel->num_display_modes;
  888. for (i = 0; i < count; i++) {
  889. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  890. dsi_display_put_mode(dsi_display, dsi_mode);
  891. }
  892. /* free the display structure modes also */
  893. kfree(dsi_display->modes);
  894. dsi_display->modes = NULL;
  895. }
  896. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  897. {
  898. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  899. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  900. u32 dtd_size = 18;
  901. u32 header_size = sizeof(standard_header);
  902. if (!name)
  903. return -EINVAL;
  904. /* Fill standard header */
  905. memcpy(dtd, standard_header, header_size);
  906. dtd_size -= header_size;
  907. dtd_size = min_t(u32, dtd_size, strlen(name));
  908. memcpy(dtd + header_size, name, dtd_size);
  909. return 0;
  910. }
  911. static void dsi_drm_update_dtd(struct edid *edid,
  912. struct dsi_display_mode *modes, u32 modes_count)
  913. {
  914. u32 i;
  915. u32 count = min_t(u32, modes_count, 3);
  916. for (i = 0; i < count; i++) {
  917. struct detailed_timing *dtd = &edid->detailed_timings[i];
  918. struct dsi_display_mode *mode = &modes[i];
  919. struct dsi_mode_info *timing = &mode->timing;
  920. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  921. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  922. timing->h_back_porch;
  923. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  924. timing->v_back_porch;
  925. u32 h_img = 0, v_img = 0;
  926. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  927. pd->hactive_lo = timing->h_active & 0xFF;
  928. pd->hblank_lo = h_blank & 0xFF;
  929. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  930. ((timing->h_active >> 8) & 0xF) << 4;
  931. pd->vactive_lo = timing->v_active & 0xFF;
  932. pd->vblank_lo = v_blank & 0xFF;
  933. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  934. ((timing->v_active >> 8) & 0xF) << 4;
  935. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  936. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  937. pd->vsync_offset_pulse_width_lo =
  938. ((timing->v_front_porch & 0xF) << 4) |
  939. (timing->v_sync_width & 0xF);
  940. pd->hsync_vsync_offset_pulse_width_hi =
  941. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  942. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  943. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  944. (((timing->v_sync_width >> 4) & 0x3) << 0);
  945. pd->width_mm_lo = h_img & 0xFF;
  946. pd->height_mm_lo = v_img & 0xFF;
  947. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  948. ((v_img >> 8) & 0xF);
  949. pd->hborder = 0;
  950. pd->vborder = 0;
  951. pd->misc = 0;
  952. }
  953. }
  954. static void dsi_drm_update_checksum(struct edid *edid)
  955. {
  956. u8 *data = (u8 *)edid;
  957. u32 i, sum = 0;
  958. for (i = 0; i < EDID_LENGTH - 1; i++)
  959. sum += data[i];
  960. edid->checksum = 0x100 - (sum & 0xFF);
  961. }
  962. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  963. const struct msm_resource_caps_info *avail_res)
  964. {
  965. int rc, i;
  966. u32 count = 0, edid_size;
  967. struct dsi_display_mode *modes = NULL;
  968. struct drm_display_mode drm_mode;
  969. struct dsi_display *display = data;
  970. struct edid edid;
  971. unsigned int width_mm = connector->display_info.width_mm;
  972. unsigned int height_mm = connector->display_info.height_mm;
  973. const u8 edid_buf[EDID_LENGTH] = {
  974. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  975. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  976. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  977. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  978. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  979. 0x01, 0x01, 0x01, 0x01,
  980. };
  981. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  982. memcpy(&edid, edid_buf, edid_size);
  983. rc = dsi_display_get_mode_count(display, &count);
  984. if (rc) {
  985. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  986. goto end;
  987. }
  988. rc = dsi_display_get_modes(display, &modes);
  989. if (rc) {
  990. DSI_ERR("failed to get modes, rc=%d\n", rc);
  991. count = 0;
  992. goto end;
  993. }
  994. for (i = 0; i < count; i++) {
  995. struct drm_display_mode *m;
  996. memset(&drm_mode, 0x0, sizeof(drm_mode));
  997. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  998. m = drm_mode_duplicate(connector->dev, &drm_mode);
  999. if (!m) {
  1000. DSI_ERR("failed to add mode %ux%u\n",
  1001. drm_mode.hdisplay,
  1002. drm_mode.vdisplay);
  1003. count = -ENOMEM;
  1004. goto end;
  1005. }
  1006. m->width_mm = connector->display_info.width_mm;
  1007. m->height_mm = connector->display_info.height_mm;
  1008. if (display->cmdline_timing != NO_OVERRIDE) {
  1009. /* get the preferred mode from dsi display mode */
  1010. if (modes[i].is_preferred)
  1011. m->type |= DRM_MODE_TYPE_PREFERRED;
  1012. } else if (modes[i].mode_idx == 0) {
  1013. /* set the first mode in device tree list as preferred */
  1014. m->type |= DRM_MODE_TYPE_PREFERRED;
  1015. }
  1016. drm_mode_probed_add(connector, m);
  1017. }
  1018. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  1019. if (rc) {
  1020. count = 0;
  1021. goto end;
  1022. }
  1023. edid.width_cm = (connector->display_info.width_mm) / 10;
  1024. edid.height_cm = (connector->display_info.height_mm) / 10;
  1025. dsi_drm_update_dtd(&edid, modes, count);
  1026. dsi_drm_update_checksum(&edid);
  1027. rc = drm_connector_update_edid_property(connector, &edid);
  1028. if (rc)
  1029. count = 0;
  1030. /*
  1031. * DRM EDID structure maintains panel physical dimensions in
  1032. * centimeters, we will be losing the precision anything below cm.
  1033. * Changing DRM framework will effect other clients at this
  1034. * moment, overriding the values back to millimeter.
  1035. */
  1036. connector->display_info.width_mm = width_mm;
  1037. connector->display_info.height_mm = height_mm;
  1038. end:
  1039. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1040. return count;
  1041. }
  1042. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1043. struct drm_display_mode *mode,
  1044. void *display, const struct msm_resource_caps_info *avail_res)
  1045. {
  1046. struct dsi_display_mode dsi_mode;
  1047. struct dsi_display_mode *full_dsi_mode = NULL;
  1048. struct sde_connector_state *conn_state;
  1049. int rc;
  1050. if (!connector || !mode) {
  1051. DSI_ERR("Invalid params\n");
  1052. return MODE_ERROR;
  1053. }
  1054. convert_to_dsi_mode(mode, &dsi_mode);
  1055. conn_state = to_sde_connector_state(connector->state);
  1056. if (conn_state)
  1057. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1058. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1059. if (rc) {
  1060. DSI_ERR("could not find mode %s\n", mode->name);
  1061. return MODE_ERROR;
  1062. }
  1063. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1064. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1065. if (rc) {
  1066. DSI_ERR("mode not supported, rc=%d\n", rc);
  1067. return MODE_BAD;
  1068. }
  1069. return MODE_OK;
  1070. }
  1071. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1072. void *display,
  1073. struct msm_display_kickoff_params *params)
  1074. {
  1075. if (!connector || !display || !params) {
  1076. DSI_ERR("Invalid params\n");
  1077. return -EINVAL;
  1078. }
  1079. return dsi_display_pre_kickoff(connector, display, params);
  1080. }
  1081. int dsi_conn_prepare_commit(void *display,
  1082. struct msm_display_conn_params *params)
  1083. {
  1084. if (!display || !params) {
  1085. pr_err("Invalid params\n");
  1086. return -EINVAL;
  1087. }
  1088. return dsi_display_pre_commit(display, params);
  1089. }
  1090. void dsi_conn_enable_event(struct drm_connector *connector,
  1091. uint32_t event_idx, bool enable, void *display)
  1092. {
  1093. struct dsi_event_cb_info event_info;
  1094. memset(&event_info, 0, sizeof(event_info));
  1095. event_info.event_cb = sde_connector_trigger_event;
  1096. event_info.event_usr_ptr = connector;
  1097. dsi_display_enable_event(connector, display,
  1098. event_idx, &event_info, enable);
  1099. }
  1100. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1101. struct msm_display_conn_params *params)
  1102. {
  1103. struct drm_encoder *encoder;
  1104. struct drm_bridge *bridge;
  1105. struct dsi_bridge *c_bridge;
  1106. struct dsi_display_mode adj_mode;
  1107. struct dsi_display *display;
  1108. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1109. int i, rc = 0, ctrl_version;
  1110. u32 pf_time_in_us = 0;
  1111. bool enable;
  1112. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1113. if (!connector || !connector->state) {
  1114. DSI_ERR("invalid connector or connector state\n");
  1115. return -EINVAL;
  1116. }
  1117. encoder = connector->state->best_encoder;
  1118. if (!encoder) {
  1119. DSI_DEBUG("best encoder is not available\n");
  1120. return 0;
  1121. }
  1122. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1123. if (!bridge) {
  1124. DSI_DEBUG("bridge is not available\n");
  1125. return 0;
  1126. }
  1127. c_bridge = to_dsi_bridge(bridge);
  1128. adj_mode = c_bridge->dsi_mode;
  1129. display = c_bridge->display;
  1130. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1131. pf_time_in_us = sde_encoder_get_programmed_fetch_time(encoder);
  1132. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1133. m_ctrl = &display->ctrl[display->clk_master_idx];
  1134. ctrl_version = m_ctrl->ctrl->version;
  1135. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false, pf_time_in_us);
  1136. if (rc) {
  1137. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1138. display->name, rc);
  1139. return -EINVAL;
  1140. }
  1141. /*
  1142. * When both DFPS and dynamic clock switch with constant
  1143. * fps features are enabled, wait for dynamic refresh done
  1144. * only in case of clock switch.
  1145. * In case where only fps changes, clock remains same.
  1146. * So, wait for dynamic refresh done is not required.
  1147. */
  1148. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1149. (dyn_clk_caps->maintain_const_fps) &&
  1150. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1151. display_for_each_ctrl(i, display) {
  1152. ctrl = &display->ctrl[i];
  1153. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1154. ctrl->ctrl);
  1155. if (rc)
  1156. DSI_ERR("wait4dfps refresh failed\n");
  1157. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1158. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1159. }
  1160. }
  1161. /* Update the rest of the controllers */
  1162. display_for_each_ctrl(i, display) {
  1163. ctrl = &display->ctrl[i];
  1164. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1165. continue;
  1166. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false, pf_time_in_us);
  1167. if (rc) {
  1168. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1169. display->name, rc);
  1170. return -EINVAL;
  1171. }
  1172. }
  1173. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1174. }
  1175. /* ensure dynamic clk switch flag is reset */
  1176. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1177. if (params->qsync_update) {
  1178. enable = (params->qsync_mode > 0) ? true : false;
  1179. display_for_each_ctrl(i, display)
  1180. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1181. }
  1182. return 0;
  1183. }
  1184. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1185. struct drm_device *dev,
  1186. struct drm_encoder *encoder)
  1187. {
  1188. int rc = 0;
  1189. struct dsi_bridge *bridge;
  1190. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1191. if (!bridge) {
  1192. rc = -ENOMEM;
  1193. goto error;
  1194. }
  1195. bridge->display = display;
  1196. bridge->base.funcs = &dsi_bridge_ops;
  1197. bridge->base.encoder = encoder;
  1198. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1199. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1200. if (rc) {
  1201. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1202. goto error_free_bridge;
  1203. }
  1204. return bridge;
  1205. error_free_bridge:
  1206. kfree(bridge);
  1207. error:
  1208. return ERR_PTR(rc);
  1209. }
  1210. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1211. {
  1212. kfree(bridge);
  1213. }
  1214. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1215. struct dsi_display_mode *mode_b)
  1216. {
  1217. /*
  1218. * POMS cannot happen in conjunction with any other type of mode set.
  1219. * Check to ensure FPS remains same between the modes and also
  1220. * resolution.
  1221. */
  1222. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1223. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1224. (mode_a->timing.h_active == mode_b->timing.h_active));
  1225. }
  1226. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1227. void *display)
  1228. {
  1229. u32 mode_idx = 0, cmp_mode_idx = 0;
  1230. u32 common_mode_caps = 0;
  1231. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1232. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1233. struct list_head *mode_list = &connector->modes;
  1234. struct dsi_display *disp = display;
  1235. struct dsi_panel *panel;
  1236. int mode_count = 0, rc = 0;
  1237. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1238. bool allow_switch = false;
  1239. if (!disp || !disp->panel) {
  1240. DSI_ERR("invalid parameters");
  1241. return;
  1242. }
  1243. panel = disp->panel;
  1244. list_for_each_entry(drm_mode, &connector->modes, head)
  1245. mode_count++;
  1246. list_for_each_entry(drm_mode, &connector->modes, head) {
  1247. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1248. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1249. if (rc)
  1250. return;
  1251. dsi_mode_info = panel_dsi_mode->priv_info;
  1252. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1253. if (mode_idx == mode_count - 1)
  1254. break;
  1255. mode_list = mode_list->next;
  1256. cmp_mode_idx = 1;
  1257. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1258. if (&cmp_drm_mode->head == &connector->modes)
  1259. continue;
  1260. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1261. rc = dsi_display_find_mode(display, &dsi_mode,
  1262. NULL, &cmp_panel_dsi_mode);
  1263. if (rc)
  1264. return;
  1265. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1266. allow_switch = false;
  1267. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1268. cmp_panel_dsi_mode->panel_mode_caps);
  1269. /*
  1270. * FPS switch among video modes, is only supported
  1271. * if DFPS or dynamic clocks are specified.
  1272. * Reject any mode switches between video mode timing
  1273. * nodes if support for those features is not present.
  1274. */
  1275. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1276. allow_switch = true;
  1277. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1278. (panel->dfps_caps.dfps_support ||
  1279. panel->dyn_clk_caps.dyn_clk_support)) {
  1280. allow_switch = true;
  1281. } else {
  1282. if (is_valid_poms_switch(panel_dsi_mode,
  1283. cmp_panel_dsi_mode))
  1284. allow_switch = true;
  1285. }
  1286. if (allow_switch) {
  1287. dsi_mode_info->allowed_mode_switch |=
  1288. BIT(mode_idx + cmp_mode_idx);
  1289. cmp_dsi_mode_info->allowed_mode_switch |=
  1290. BIT(mode_idx);
  1291. }
  1292. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1293. break;
  1294. cmp_mode_idx++;
  1295. }
  1296. mode_idx++;
  1297. }
  1298. }
  1299. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1300. {
  1301. struct sde_connector *c_conn = NULL;
  1302. struct dsi_display *display;
  1303. if (!connector) {
  1304. DSI_ERR("invalid connector\n");
  1305. return -EINVAL;
  1306. }
  1307. c_conn = to_sde_connector(connector);
  1308. display = (struct dsi_display *) c_conn->display;
  1309. display->dyn_bit_clk = value;
  1310. display->dyn_bit_clk_pending = true;
  1311. SDE_EVT32(display->dyn_bit_clk);
  1312. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1313. return 0;
  1314. }