va-macro.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  42. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  43. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  44. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  45. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  46. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  47. #define MAX_RETRY_ATTEMPTS 500
  48. #define VA_MACRO_SWR_STRING_LEN 80
  49. #define VA_MACRO_CHILD_DEVICES_MAX 3
  50. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  51. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  52. module_param(va_tx_unmute_delay, int, 0664);
  53. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  54. enum {
  55. VA_MACRO_AIF_INVALID = 0,
  56. VA_MACRO_AIF1_CAP,
  57. VA_MACRO_AIF2_CAP,
  58. VA_MACRO_AIF3_CAP,
  59. VA_MACRO_MAX_DAIS,
  60. };
  61. enum {
  62. VA_MACRO_DEC0,
  63. VA_MACRO_DEC1,
  64. VA_MACRO_DEC2,
  65. VA_MACRO_DEC3,
  66. VA_MACRO_DEC4,
  67. VA_MACRO_DEC5,
  68. VA_MACRO_DEC6,
  69. VA_MACRO_DEC7,
  70. VA_MACRO_DEC_MAX,
  71. };
  72. enum {
  73. VA_MACRO_CLK_DIV_2,
  74. VA_MACRO_CLK_DIV_3,
  75. VA_MACRO_CLK_DIV_4,
  76. VA_MACRO_CLK_DIV_6,
  77. VA_MACRO_CLK_DIV_8,
  78. VA_MACRO_CLK_DIV_16,
  79. };
  80. enum {
  81. MSM_DMIC,
  82. SWR_MIC,
  83. };
  84. enum {
  85. TX_MCLK,
  86. VA_MCLK,
  87. };
  88. struct va_mute_work {
  89. struct va_macro_priv *va_priv;
  90. u32 decimator;
  91. struct delayed_work dwork;
  92. };
  93. struct hpf_work {
  94. struct va_macro_priv *va_priv;
  95. u8 decimator;
  96. u8 hpf_cut_off_freq;
  97. struct delayed_work dwork;
  98. };
  99. /* Hold instance to soundwire platform device */
  100. struct va_macro_swr_ctrl_data {
  101. struct platform_device *va_swr_pdev;
  102. };
  103. struct va_macro_swr_ctrl_platform_data {
  104. void *handle; /* holds codec private data */
  105. int (*read)(void *handle, int reg);
  106. int (*write)(void *handle, int reg, int val);
  107. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  108. int (*clk)(void *handle, bool enable);
  109. int (*core_vote)(void *handle, bool enable);
  110. int (*handle_irq)(void *handle,
  111. irqreturn_t (*swrm_irq_handler)(int irq,
  112. void *data),
  113. void *swrm_handle,
  114. int action);
  115. };
  116. struct va_macro_priv {
  117. struct device *dev;
  118. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  119. bool va_without_decimation;
  120. struct clk *lpass_audio_hw_vote;
  121. struct mutex mclk_lock;
  122. struct mutex swr_clk_lock;
  123. struct snd_soc_component *component;
  124. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  125. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  126. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  127. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  128. u16 dmic_clk_div;
  129. u16 va_mclk_users;
  130. int swr_clk_users;
  131. bool reset_swr;
  132. struct device_node *va_swr_gpio_p;
  133. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  134. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  135. struct work_struct va_macro_add_child_devices_work;
  136. int child_count;
  137. u16 mclk_mux_sel;
  138. char __iomem *va_io_base;
  139. char __iomem *va_island_mode_muxsel;
  140. struct platform_device *pdev_child_devices
  141. [VA_MACRO_CHILD_DEVICES_MAX];
  142. struct regulator *micb_supply;
  143. u32 micb_voltage;
  144. u32 micb_current;
  145. u32 version;
  146. u32 is_used_va_swr_gpio;
  147. int micb_users;
  148. u16 default_clk_id;
  149. u16 clk_id;
  150. int tx_swr_clk_cnt;
  151. int va_swr_clk_cnt;
  152. int va_clk_status;
  153. int tx_clk_status;
  154. bool lpi_enable;
  155. bool register_event_listener;
  156. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  157. };
  158. static bool va_macro_get_data(struct snd_soc_component *component,
  159. struct device **va_dev,
  160. struct va_macro_priv **va_priv,
  161. const char *func_name)
  162. {
  163. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  164. if (!(*va_dev)) {
  165. dev_err(component->dev,
  166. "%s: null device for macro!\n", func_name);
  167. return false;
  168. }
  169. *va_priv = dev_get_drvdata((*va_dev));
  170. if (!(*va_priv) || !(*va_priv)->component) {
  171. dev_err(component->dev,
  172. "%s: priv is null for macro!\n", func_name);
  173. return false;
  174. }
  175. return true;
  176. }
  177. static int va_macro_clk_div_get(struct snd_soc_component *component)
  178. {
  179. struct device *va_dev = NULL;
  180. struct va_macro_priv *va_priv = NULL;
  181. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  182. return -EINVAL;
  183. if ((va_priv->version >= BOLERO_VERSION_2_0)
  184. && !va_priv->lpi_enable
  185. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  186. return VA_MACRO_CLK_DIV_8;
  187. return va_priv->dmic_clk_div;
  188. }
  189. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  190. bool mclk_enable, bool dapm)
  191. {
  192. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  193. int ret = 0;
  194. if (regmap == NULL) {
  195. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  196. return -EINVAL;
  197. }
  198. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  199. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  200. mutex_lock(&va_priv->mclk_lock);
  201. if (mclk_enable) {
  202. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  203. va_priv->default_clk_id,
  204. va_priv->clk_id,
  205. true);
  206. if (ret < 0) {
  207. dev_err(va_priv->dev,
  208. "%s: va request clock en failed\n",
  209. __func__);
  210. goto exit;
  211. }
  212. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  213. true);
  214. if (va_priv->va_mclk_users == 0) {
  215. regcache_mark_dirty(regmap);
  216. regcache_sync_region(regmap,
  217. VA_START_OFFSET,
  218. VA_MAX_OFFSET);
  219. }
  220. va_priv->va_mclk_users++;
  221. } else {
  222. if (va_priv->va_mclk_users <= 0) {
  223. dev_err(va_priv->dev, "%s: clock already disabled\n",
  224. __func__);
  225. va_priv->va_mclk_users = 0;
  226. goto exit;
  227. }
  228. va_priv->va_mclk_users--;
  229. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  230. false);
  231. bolero_clk_rsc_request_clock(va_priv->dev,
  232. va_priv->default_clk_id,
  233. va_priv->clk_id,
  234. false);
  235. }
  236. exit:
  237. mutex_unlock(&va_priv->mclk_lock);
  238. return ret;
  239. }
  240. static int va_macro_event_handler(struct snd_soc_component *component,
  241. u16 event, u32 data)
  242. {
  243. struct device *va_dev = NULL;
  244. struct va_macro_priv *va_priv = NULL;
  245. int retry_cnt = MAX_RETRY_ATTEMPTS;
  246. int ret = 0;
  247. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  248. return -EINVAL;
  249. switch (event) {
  250. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  251. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  252. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  253. __func__, retry_cnt);
  254. /*
  255. * Userspace takes 10 seconds to close
  256. * the session when pcm_start fails due to concurrency
  257. * with PDR/SSR. Loop and check every 20ms till 10
  258. * seconds for va_mclk user count to get reset to 0
  259. * which ensures userspace teardown is done and SSR
  260. * powerup seq can proceed.
  261. */
  262. msleep(20);
  263. retry_cnt--;
  264. }
  265. if (retry_cnt == 0)
  266. dev_err(va_dev,
  267. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  268. __func__);
  269. break;
  270. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  271. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  272. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  273. va_priv->default_clk_id,
  274. VA_CORE_CLK, true);
  275. if (ret < 0)
  276. dev_err_ratelimited(va_priv->dev,
  277. "%s, failed to enable clk, ret:%d\n",
  278. __func__, ret);
  279. else
  280. bolero_clk_rsc_request_clock(va_priv->dev,
  281. va_priv->default_clk_id,
  282. VA_CORE_CLK, false);
  283. break;
  284. case BOLERO_MACRO_EVT_SSR_UP:
  285. trace_printk("%s, enter SSR up\n", __func__);
  286. /* reset swr after ssr/pdr */
  287. va_priv->reset_swr = true;
  288. if (va_priv->swr_ctrl_data)
  289. swrm_wcd_notify(
  290. va_priv->swr_ctrl_data[0].va_swr_pdev,
  291. SWR_DEVICE_SSR_UP, NULL);
  292. break;
  293. case BOLERO_MACRO_EVT_CLK_RESET:
  294. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  295. break;
  296. case BOLERO_MACRO_EVT_SSR_DOWN:
  297. if (va_priv->swr_ctrl_data) {
  298. swrm_wcd_notify(
  299. va_priv->swr_ctrl_data[0].va_swr_pdev,
  300. SWR_DEVICE_SSR_DOWN, NULL);
  301. }
  302. if ((!pm_runtime_enabled(va_dev) ||
  303. !pm_runtime_suspended(va_dev))) {
  304. ret = bolero_runtime_suspend(va_dev);
  305. if (!ret) {
  306. pm_runtime_disable(va_dev);
  307. pm_runtime_set_suspended(va_dev);
  308. pm_runtime_enable(va_dev);
  309. }
  310. }
  311. break;
  312. default:
  313. break;
  314. }
  315. return 0;
  316. }
  317. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  318. struct snd_kcontrol *kcontrol, int event)
  319. {
  320. struct snd_soc_component *component =
  321. snd_soc_dapm_to_component(w->dapm);
  322. struct device *va_dev = NULL;
  323. struct va_macro_priv *va_priv = NULL;
  324. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  325. return -EINVAL;
  326. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  327. switch (event) {
  328. case SND_SOC_DAPM_PRE_PMU:
  329. va_priv->va_swr_clk_cnt++;
  330. break;
  331. case SND_SOC_DAPM_POST_PMD:
  332. va_priv->va_swr_clk_cnt--;
  333. break;
  334. default:
  335. break;
  336. }
  337. return 0;
  338. }
  339. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  340. struct snd_kcontrol *kcontrol, int event)
  341. {
  342. struct snd_soc_component *component =
  343. snd_soc_dapm_to_component(w->dapm);
  344. int ret = 0;
  345. struct device *va_dev = NULL;
  346. struct va_macro_priv *va_priv = NULL;
  347. int clk_src = 0;
  348. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  349. return -EINVAL;
  350. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  351. __func__, event, va_priv->lpi_enable);
  352. if (!va_priv->lpi_enable)
  353. return ret;
  354. switch (event) {
  355. case SND_SOC_DAPM_PRE_PMU:
  356. if (va_priv->swr_ctrl_data) {
  357. clk_src = CLK_SRC_VA_RCG;
  358. ret = swrm_wcd_notify(
  359. va_priv->swr_ctrl_data[0].va_swr_pdev,
  360. SWR_REQ_CLK_SWITCH, &clk_src);
  361. if (ret)
  362. dev_dbg(va_dev, "%s: clock switch failed\n",
  363. __func__);
  364. }
  365. msm_cdc_pinctrl_set_wakeup_capable(
  366. va_priv->va_swr_gpio_p, false);
  367. break;
  368. case SND_SOC_DAPM_POST_PMD:
  369. msm_cdc_pinctrl_set_wakeup_capable(
  370. va_priv->va_swr_gpio_p, true);
  371. if (va_priv->swr_ctrl_data) {
  372. clk_src = CLK_SRC_TX_RCG;
  373. ret = swrm_wcd_notify(
  374. va_priv->swr_ctrl_data[0].va_swr_pdev,
  375. SWR_REQ_CLK_SWITCH, &clk_src);
  376. if (ret)
  377. dev_dbg(va_dev, "%s: clock switch failed\n",
  378. __func__);
  379. }
  380. break;
  381. default:
  382. dev_err(va_priv->dev,
  383. "%s: invalid DAPM event %d\n", __func__, event);
  384. ret = -EINVAL;
  385. }
  386. return ret;
  387. }
  388. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  389. struct snd_kcontrol *kcontrol, int event)
  390. {
  391. struct snd_soc_component *component =
  392. snd_soc_dapm_to_component(w->dapm);
  393. int ret = 0;
  394. struct device *va_dev = NULL;
  395. struct va_macro_priv *va_priv = NULL;
  396. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  397. return -EINVAL;
  398. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  399. __func__, event, va_priv->lpi_enable);
  400. if (!va_priv->lpi_enable)
  401. return ret;
  402. switch (event) {
  403. case SND_SOC_DAPM_PRE_PMU:
  404. if (va_priv->lpass_audio_hw_vote) {
  405. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  406. if (ret)
  407. dev_err(va_dev,
  408. "%s: lpass audio hw enable failed\n",
  409. __func__);
  410. }
  411. if (!ret)
  412. if (bolero_tx_clk_switch(component, CLK_SRC_VA_RCG))
  413. dev_dbg(va_dev, "%s: clock switch failed\n",
  414. __func__);
  415. if (va_priv->lpi_enable) {
  416. bolero_register_event_listener(component, true);
  417. va_priv->register_event_listener = true;
  418. }
  419. break;
  420. case SND_SOC_DAPM_POST_PMD:
  421. if (va_priv->register_event_listener) {
  422. va_priv->register_event_listener = false;
  423. bolero_register_event_listener(component, false);
  424. }
  425. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  426. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  427. if (va_priv->lpass_audio_hw_vote)
  428. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  429. break;
  430. default:
  431. dev_err(va_priv->dev,
  432. "%s: invalid DAPM event %d\n", __func__, event);
  433. ret = -EINVAL;
  434. }
  435. return ret;
  436. }
  437. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  438. struct snd_kcontrol *kcontrol, int event)
  439. {
  440. struct device *va_dev = NULL;
  441. struct va_macro_priv *va_priv = NULL;
  442. struct snd_soc_component *component =
  443. snd_soc_dapm_to_component(w->dapm);
  444. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  445. return -EINVAL;
  446. if (SND_SOC_DAPM_EVENT_ON(event))
  447. ++va_priv->tx_swr_clk_cnt;
  448. if (SND_SOC_DAPM_EVENT_OFF(event))
  449. --va_priv->tx_swr_clk_cnt;
  450. return 0;
  451. }
  452. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  453. struct snd_kcontrol *kcontrol, int event)
  454. {
  455. struct snd_soc_component *component =
  456. snd_soc_dapm_to_component(w->dapm);
  457. int ret = 0;
  458. struct device *va_dev = NULL;
  459. struct va_macro_priv *va_priv = NULL;
  460. int clk_src = 0;
  461. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  462. return -EINVAL;
  463. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  464. switch (event) {
  465. case SND_SOC_DAPM_PRE_PMU:
  466. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  467. va_priv->default_clk_id,
  468. TX_CORE_CLK,
  469. true);
  470. if (!ret)
  471. va_priv->tx_clk_status++;
  472. if (va_priv->lpi_enable)
  473. ret = va_macro_mclk_enable(va_priv, 1, true);
  474. else
  475. ret = bolero_tx_mclk_enable(component, 1);
  476. break;
  477. case SND_SOC_DAPM_POST_PMD:
  478. if (va_priv->lpi_enable) {
  479. if (va_priv->version == BOLERO_VERSION_2_1) {
  480. if (va_priv->swr_ctrl_data) {
  481. clk_src = CLK_SRC_TX_RCG;
  482. ret = swrm_wcd_notify(
  483. va_priv->swr_ctrl_data[0].va_swr_pdev,
  484. SWR_REQ_CLK_SWITCH, &clk_src);
  485. if (ret)
  486. dev_dbg(va_dev,
  487. "%s: clock switch failed\n",
  488. __func__);
  489. }
  490. } else if (bolero_tx_clk_switch(component,
  491. CLK_SRC_TX_RCG)) {
  492. dev_dbg(va_dev, "%s: clock switch failed\n",
  493. __func__);
  494. }
  495. va_macro_mclk_enable(va_priv, 0, true);
  496. } else {
  497. bolero_tx_mclk_enable(component, 0);
  498. }
  499. if (va_priv->tx_clk_status > 0) {
  500. bolero_clk_rsc_request_clock(va_priv->dev,
  501. va_priv->default_clk_id,
  502. TX_CORE_CLK,
  503. false);
  504. va_priv->tx_clk_status--;
  505. }
  506. break;
  507. default:
  508. dev_err(va_priv->dev,
  509. "%s: invalid DAPM event %d\n", __func__, event);
  510. ret = -EINVAL;
  511. }
  512. return ret;
  513. }
  514. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  515. struct regmap *regmap, int clk_type,
  516. bool enable)
  517. {
  518. int ret = 0, clk_tx_ret = 0;
  519. dev_dbg(va_priv->dev,
  520. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  521. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  522. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  523. if (enable) {
  524. if (va_priv->swr_clk_users == 0)
  525. msm_cdc_pinctrl_select_active_state(
  526. va_priv->va_swr_gpio_p);
  527. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  528. TX_CORE_CLK,
  529. TX_CORE_CLK,
  530. true);
  531. if (clk_type == TX_MCLK) {
  532. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  533. TX_CORE_CLK,
  534. TX_CORE_CLK,
  535. true);
  536. if (ret < 0) {
  537. if (va_priv->swr_clk_users == 0)
  538. msm_cdc_pinctrl_select_sleep_state(
  539. va_priv->va_swr_gpio_p);
  540. dev_err_ratelimited(va_priv->dev,
  541. "%s: swr request clk failed\n",
  542. __func__);
  543. goto done;
  544. }
  545. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  546. true);
  547. }
  548. if (clk_type == VA_MCLK) {
  549. ret = va_macro_mclk_enable(va_priv, 1, true);
  550. if (ret < 0) {
  551. if (va_priv->swr_clk_users == 0)
  552. msm_cdc_pinctrl_select_sleep_state(
  553. va_priv->va_swr_gpio_p);
  554. dev_err_ratelimited(va_priv->dev,
  555. "%s: request clock enable failed\n",
  556. __func__);
  557. goto done;
  558. }
  559. }
  560. if (va_priv->swr_clk_users == 0) {
  561. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  562. __func__, va_priv->reset_swr);
  563. if (va_priv->reset_swr)
  564. regmap_update_bits(regmap,
  565. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  566. 0x02, 0x02);
  567. regmap_update_bits(regmap,
  568. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  569. 0x01, 0x01);
  570. if (va_priv->reset_swr)
  571. regmap_update_bits(regmap,
  572. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  573. 0x02, 0x00);
  574. va_priv->reset_swr = false;
  575. }
  576. if (!clk_tx_ret)
  577. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  578. TX_CORE_CLK,
  579. TX_CORE_CLK,
  580. false);
  581. va_priv->swr_clk_users++;
  582. } else {
  583. if (va_priv->swr_clk_users <= 0) {
  584. dev_err_ratelimited(va_priv->dev,
  585. "va swrm clock users already 0\n");
  586. va_priv->swr_clk_users = 0;
  587. return 0;
  588. }
  589. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  590. TX_CORE_CLK,
  591. TX_CORE_CLK,
  592. true);
  593. va_priv->swr_clk_users--;
  594. if (va_priv->swr_clk_users == 0)
  595. regmap_update_bits(regmap,
  596. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  597. 0x01, 0x00);
  598. if (clk_type == VA_MCLK)
  599. va_macro_mclk_enable(va_priv, 0, true);
  600. if (clk_type == TX_MCLK) {
  601. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  602. false);
  603. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  604. TX_CORE_CLK,
  605. TX_CORE_CLK,
  606. false);
  607. if (ret < 0) {
  608. dev_err_ratelimited(va_priv->dev,
  609. "%s: swr request clk failed\n",
  610. __func__);
  611. goto done;
  612. }
  613. }
  614. if (!clk_tx_ret)
  615. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  616. TX_CORE_CLK,
  617. TX_CORE_CLK,
  618. false);
  619. if (va_priv->swr_clk_users == 0)
  620. msm_cdc_pinctrl_select_sleep_state(
  621. va_priv->va_swr_gpio_p);
  622. }
  623. return 0;
  624. done:
  625. if (!clk_tx_ret)
  626. bolero_clk_rsc_request_clock(va_priv->dev,
  627. TX_CORE_CLK,
  628. TX_CORE_CLK,
  629. false);
  630. return ret;
  631. }
  632. static int va_macro_core_vote(void *handle, bool enable)
  633. {
  634. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  635. if (va_priv == NULL) {
  636. pr_err("%s: va priv data is NULL\n", __func__);
  637. return -EINVAL;
  638. }
  639. if (enable) {
  640. pm_runtime_get_sync(va_priv->dev);
  641. pm_runtime_put_autosuspend(va_priv->dev);
  642. pm_runtime_mark_last_busy(va_priv->dev);
  643. }
  644. if (bolero_check_core_votes(va_priv->dev))
  645. return 0;
  646. else
  647. return -EINVAL;
  648. }
  649. static int va_macro_swrm_clock(void *handle, bool enable)
  650. {
  651. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  652. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  653. int ret = 0;
  654. if (regmap == NULL) {
  655. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  656. return -EINVAL;
  657. }
  658. mutex_lock(&va_priv->swr_clk_lock);
  659. dev_dbg(va_priv->dev,
  660. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  661. __func__, (enable ? "enable" : "disable"),
  662. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  663. if (enable) {
  664. pm_runtime_get_sync(va_priv->dev);
  665. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  666. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  667. VA_MCLK, enable);
  668. if (ret) {
  669. pm_runtime_mark_last_busy(va_priv->dev);
  670. pm_runtime_put_autosuspend(va_priv->dev);
  671. goto done;
  672. }
  673. va_priv->va_clk_status++;
  674. } else {
  675. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  676. TX_MCLK, enable);
  677. if (ret) {
  678. pm_runtime_mark_last_busy(va_priv->dev);
  679. pm_runtime_put_autosuspend(va_priv->dev);
  680. goto done;
  681. }
  682. va_priv->tx_clk_status++;
  683. }
  684. pm_runtime_mark_last_busy(va_priv->dev);
  685. pm_runtime_put_autosuspend(va_priv->dev);
  686. } else {
  687. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  688. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  689. VA_MCLK, enable);
  690. if (ret)
  691. goto done;
  692. --va_priv->va_clk_status;
  693. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  694. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  695. TX_MCLK, enable);
  696. if (ret)
  697. goto done;
  698. --va_priv->tx_clk_status;
  699. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  700. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  701. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  702. VA_MCLK, enable);
  703. if (ret)
  704. goto done;
  705. --va_priv->va_clk_status;
  706. } else {
  707. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  708. TX_MCLK, enable);
  709. if (ret)
  710. goto done;
  711. --va_priv->tx_clk_status;
  712. }
  713. } else {
  714. dev_dbg(va_priv->dev,
  715. "%s: Both clocks are disabled\n", __func__);
  716. }
  717. }
  718. dev_dbg(va_priv->dev,
  719. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  720. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  721. va_priv->va_clk_status);
  722. done:
  723. mutex_unlock(&va_priv->swr_clk_lock);
  724. return ret;
  725. }
  726. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  727. {
  728. u16 adc_mux_reg = 0, adc_reg = 0;
  729. u16 adc_n = BOLERO_ADC_MAX;
  730. bool ret = false;
  731. struct device *va_dev = NULL;
  732. struct va_macro_priv *va_priv = NULL;
  733. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  734. return ret;
  735. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  736. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  737. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  738. if (va_priv->version == BOLERO_VERSION_2_1)
  739. return true;
  740. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  741. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  742. adc_n = snd_soc_component_read32(component, adc_reg) &
  743. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  744. if (adc_n < BOLERO_ADC_MAX)
  745. return true;
  746. }
  747. return ret;
  748. }
  749. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  750. {
  751. struct delayed_work *hpf_delayed_work;
  752. struct hpf_work *hpf_work;
  753. struct va_macro_priv *va_priv;
  754. struct snd_soc_component *component;
  755. u16 dec_cfg_reg, hpf_gate_reg;
  756. u8 hpf_cut_off_freq;
  757. u16 adc_reg = 0, adc_n = 0;
  758. hpf_delayed_work = to_delayed_work(work);
  759. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  760. va_priv = hpf_work->va_priv;
  761. component = va_priv->component;
  762. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  763. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  764. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  765. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  766. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  767. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  768. __func__, hpf_work->decimator, hpf_cut_off_freq);
  769. if (is_amic_enabled(component, hpf_work->decimator)) {
  770. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  771. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  772. adc_n = snd_soc_component_read32(component, adc_reg) &
  773. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  774. /* analog mic clear TX hold */
  775. bolero_clear_amic_tx_hold(component->dev, adc_n);
  776. snd_soc_component_update_bits(component,
  777. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  778. hpf_cut_off_freq << 5);
  779. snd_soc_component_update_bits(component, hpf_gate_reg,
  780. 0x03, 0x02);
  781. /* Minimum 1 clk cycle delay is required as per HW spec */
  782. usleep_range(1000, 1010);
  783. snd_soc_component_update_bits(component, hpf_gate_reg,
  784. 0x03, 0x01);
  785. } else {
  786. snd_soc_component_update_bits(component,
  787. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  788. hpf_cut_off_freq << 5);
  789. snd_soc_component_update_bits(component, hpf_gate_reg,
  790. 0x02, 0x02);
  791. /* Minimum 1 clk cycle delay is required as per HW spec */
  792. usleep_range(1000, 1010);
  793. snd_soc_component_update_bits(component, hpf_gate_reg,
  794. 0x02, 0x00);
  795. }
  796. }
  797. static void va_macro_mute_update_callback(struct work_struct *work)
  798. {
  799. struct va_mute_work *va_mute_dwork;
  800. struct snd_soc_component *component = NULL;
  801. struct va_macro_priv *va_priv;
  802. struct delayed_work *delayed_work;
  803. u16 tx_vol_ctl_reg, decimator;
  804. delayed_work = to_delayed_work(work);
  805. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  806. va_priv = va_mute_dwork->va_priv;
  807. component = va_priv->component;
  808. decimator = va_mute_dwork->decimator;
  809. tx_vol_ctl_reg =
  810. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  811. VA_MACRO_TX_PATH_OFFSET * decimator;
  812. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  813. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  814. __func__, decimator);
  815. }
  816. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  817. struct snd_ctl_elem_value *ucontrol)
  818. {
  819. struct snd_soc_dapm_widget *widget =
  820. snd_soc_dapm_kcontrol_widget(kcontrol);
  821. struct snd_soc_component *component =
  822. snd_soc_dapm_to_component(widget->dapm);
  823. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  824. unsigned int val;
  825. u16 mic_sel_reg, dmic_clk_reg;
  826. struct device *va_dev = NULL;
  827. struct va_macro_priv *va_priv = NULL;
  828. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  829. return -EINVAL;
  830. val = ucontrol->value.enumerated.item[0];
  831. if (val > e->items - 1)
  832. return -EINVAL;
  833. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  834. widget->name, val);
  835. switch (e->reg) {
  836. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  837. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  838. break;
  839. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  840. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  841. break;
  842. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  843. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  844. break;
  845. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  846. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  847. break;
  848. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  849. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  850. break;
  851. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  852. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  853. break;
  854. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  855. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  856. break;
  857. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  858. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  859. break;
  860. default:
  861. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  862. __func__, e->reg);
  863. return -EINVAL;
  864. }
  865. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  866. if (val != 0) {
  867. if (val < 5) {
  868. snd_soc_component_update_bits(component,
  869. mic_sel_reg,
  870. 1 << 7, 0x0 << 7);
  871. } else {
  872. snd_soc_component_update_bits(component,
  873. mic_sel_reg,
  874. 1 << 7, 0x1 << 7);
  875. snd_soc_component_update_bits(component,
  876. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  877. 0x80, 0x00);
  878. dmic_clk_reg =
  879. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  880. ((val - 5)/2) * 4;
  881. snd_soc_component_update_bits(component,
  882. dmic_clk_reg,
  883. 0x0E, va_priv->dmic_clk_div << 0x1);
  884. }
  885. }
  886. } else {
  887. /* DMIC selected */
  888. if (val != 0)
  889. snd_soc_component_update_bits(component, mic_sel_reg,
  890. 1 << 7, 1 << 7);
  891. }
  892. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  893. }
  894. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  895. struct snd_ctl_elem_value *ucontrol)
  896. {
  897. struct snd_soc_component *component =
  898. snd_soc_kcontrol_component(kcontrol);
  899. struct device *va_dev = NULL;
  900. struct va_macro_priv *va_priv = NULL;
  901. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  902. return -EINVAL;
  903. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  904. return 0;
  905. }
  906. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  907. struct snd_ctl_elem_value *ucontrol)
  908. {
  909. struct snd_soc_component *component =
  910. snd_soc_kcontrol_component(kcontrol);
  911. struct device *va_dev = NULL;
  912. struct va_macro_priv *va_priv = NULL;
  913. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  914. return -EINVAL;
  915. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  916. return 0;
  917. }
  918. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  919. struct snd_ctl_elem_value *ucontrol)
  920. {
  921. struct snd_soc_dapm_widget *widget =
  922. snd_soc_dapm_kcontrol_widget(kcontrol);
  923. struct snd_soc_component *component =
  924. snd_soc_dapm_to_component(widget->dapm);
  925. struct soc_multi_mixer_control *mixer =
  926. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  927. u32 dai_id = widget->shift;
  928. u32 dec_id = mixer->shift;
  929. struct device *va_dev = NULL;
  930. struct va_macro_priv *va_priv = NULL;
  931. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  932. return -EINVAL;
  933. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  934. ucontrol->value.integer.value[0] = 1;
  935. else
  936. ucontrol->value.integer.value[0] = 0;
  937. return 0;
  938. }
  939. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  940. struct snd_ctl_elem_value *ucontrol)
  941. {
  942. struct snd_soc_dapm_widget *widget =
  943. snd_soc_dapm_kcontrol_widget(kcontrol);
  944. struct snd_soc_component *component =
  945. snd_soc_dapm_to_component(widget->dapm);
  946. struct snd_soc_dapm_update *update = NULL;
  947. struct soc_multi_mixer_control *mixer =
  948. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  949. u32 dai_id = widget->shift;
  950. u32 dec_id = mixer->shift;
  951. u32 enable = ucontrol->value.integer.value[0];
  952. struct device *va_dev = NULL;
  953. struct va_macro_priv *va_priv = NULL;
  954. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  955. return -EINVAL;
  956. if (enable) {
  957. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  958. va_priv->active_ch_cnt[dai_id]++;
  959. } else {
  960. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  961. va_priv->active_ch_cnt[dai_id]--;
  962. }
  963. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  964. return 0;
  965. }
  966. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  967. struct snd_kcontrol *kcontrol, int event)
  968. {
  969. struct snd_soc_component *component =
  970. snd_soc_dapm_to_component(w->dapm);
  971. unsigned int dmic = 0;
  972. int ret = 0;
  973. char *wname;
  974. wname = strpbrk(w->name, "01234567");
  975. if (!wname) {
  976. dev_err(component->dev, "%s: widget not found\n", __func__);
  977. return -EINVAL;
  978. }
  979. ret = kstrtouint(wname, 10, &dmic);
  980. if (ret < 0) {
  981. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  982. __func__);
  983. return -EINVAL;
  984. }
  985. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  986. __func__, event, dmic);
  987. switch (event) {
  988. case SND_SOC_DAPM_PRE_PMU:
  989. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  990. break;
  991. case SND_SOC_DAPM_POST_PMD:
  992. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  993. break;
  994. }
  995. return 0;
  996. }
  997. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  998. struct snd_kcontrol *kcontrol, int event)
  999. {
  1000. struct snd_soc_component *component =
  1001. snd_soc_dapm_to_component(w->dapm);
  1002. unsigned int decimator;
  1003. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1004. u16 tx_gain_ctl_reg;
  1005. u8 hpf_cut_off_freq;
  1006. u16 adc_mux_reg = 0;
  1007. struct device *va_dev = NULL;
  1008. struct va_macro_priv *va_priv = NULL;
  1009. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1010. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1011. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1012. return -EINVAL;
  1013. decimator = w->shift;
  1014. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1015. w->name, decimator);
  1016. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1017. VA_MACRO_TX_PATH_OFFSET * decimator;
  1018. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1019. VA_MACRO_TX_PATH_OFFSET * decimator;
  1020. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1021. VA_MACRO_TX_PATH_OFFSET * decimator;
  1022. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1023. VA_MACRO_TX_PATH_OFFSET * decimator;
  1024. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1025. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1026. switch (event) {
  1027. case SND_SOC_DAPM_PRE_PMU:
  1028. snd_soc_component_update_bits(component,
  1029. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1030. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1031. /* Enable TX PGA Mute */
  1032. snd_soc_component_update_bits(component,
  1033. tx_vol_ctl_reg, 0x10, 0x10);
  1034. break;
  1035. case SND_SOC_DAPM_POST_PMU:
  1036. /* Enable TX CLK */
  1037. snd_soc_component_update_bits(component,
  1038. tx_vol_ctl_reg, 0x20, 0x20);
  1039. if (!is_amic_enabled(component, decimator)) {
  1040. snd_soc_component_update_bits(component,
  1041. hpf_gate_reg, 0x01, 0x00);
  1042. /*
  1043. * Minimum 1 clk cycle delay is required as per HW spec
  1044. */
  1045. usleep_range(1000, 1010);
  1046. }
  1047. hpf_cut_off_freq = (snd_soc_component_read32(
  1048. component, dec_cfg_reg) &
  1049. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1050. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1051. hpf_cut_off_freq;
  1052. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1053. snd_soc_component_update_bits(component, dec_cfg_reg,
  1054. TX_HPF_CUT_OFF_FREQ_MASK,
  1055. CF_MIN_3DB_150HZ << 5);
  1056. }
  1057. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1058. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1059. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1060. if (va_tx_unmute_delay < unmute_delay)
  1061. va_tx_unmute_delay = unmute_delay;
  1062. }
  1063. snd_soc_component_update_bits(component,
  1064. hpf_gate_reg, 0x03, 0x02);
  1065. if (!is_amic_enabled(component, decimator))
  1066. snd_soc_component_update_bits(component,
  1067. hpf_gate_reg, 0x03, 0x00);
  1068. /*
  1069. * Minimum 1 clk cycle delay is required as per HW spec
  1070. */
  1071. usleep_range(1000, 1010);
  1072. snd_soc_component_update_bits(component,
  1073. hpf_gate_reg, 0x03, 0x01);
  1074. /*
  1075. * 6ms delay is required as per HW spec
  1076. */
  1077. usleep_range(6000, 6010);
  1078. /* schedule work queue to Remove Mute */
  1079. queue_delayed_work(system_freezable_wq,
  1080. &va_priv->va_mute_dwork[decimator].dwork,
  1081. msecs_to_jiffies(va_tx_unmute_delay));
  1082. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1083. CF_MIN_3DB_150HZ)
  1084. queue_delayed_work(system_freezable_wq,
  1085. &va_priv->va_hpf_work[decimator].dwork,
  1086. msecs_to_jiffies(hpf_delay));
  1087. /* apply gain after decimator is enabled */
  1088. snd_soc_component_write(component, tx_gain_ctl_reg,
  1089. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1090. if (va_priv->version == BOLERO_VERSION_2_0) {
  1091. if (snd_soc_component_read32(component, adc_mux_reg)
  1092. & SWR_MIC) {
  1093. snd_soc_component_update_bits(component,
  1094. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1095. 0x01, 0x01);
  1096. snd_soc_component_update_bits(component,
  1097. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1098. 0x0E, 0x0C);
  1099. snd_soc_component_update_bits(component,
  1100. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1101. 0x0E, 0x0C);
  1102. snd_soc_component_update_bits(component,
  1103. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1104. 0x0E, 0x00);
  1105. snd_soc_component_update_bits(component,
  1106. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1107. 0x0E, 0x00);
  1108. snd_soc_component_update_bits(component,
  1109. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1110. 0x0E, 0x00);
  1111. snd_soc_component_update_bits(component,
  1112. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1113. 0x0E, 0x00);
  1114. }
  1115. }
  1116. break;
  1117. case SND_SOC_DAPM_PRE_PMD:
  1118. hpf_cut_off_freq =
  1119. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1120. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1121. 0x10, 0x10);
  1122. if (cancel_delayed_work_sync(
  1123. &va_priv->va_hpf_work[decimator].dwork)) {
  1124. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1125. snd_soc_component_update_bits(component,
  1126. dec_cfg_reg,
  1127. TX_HPF_CUT_OFF_FREQ_MASK,
  1128. hpf_cut_off_freq << 5);
  1129. if (is_amic_enabled(component, decimator))
  1130. snd_soc_component_update_bits(component,
  1131. hpf_gate_reg,
  1132. 0x03, 0x02);
  1133. else
  1134. snd_soc_component_update_bits(component,
  1135. hpf_gate_reg,
  1136. 0x03, 0x03);
  1137. /*
  1138. * Minimum 1 clk cycle delay is required
  1139. * as per HW spec
  1140. */
  1141. usleep_range(1000, 1010);
  1142. snd_soc_component_update_bits(component,
  1143. hpf_gate_reg,
  1144. 0x03, 0x01);
  1145. }
  1146. }
  1147. cancel_delayed_work_sync(
  1148. &va_priv->va_mute_dwork[decimator].dwork);
  1149. if (va_priv->version == BOLERO_VERSION_2_0) {
  1150. if (snd_soc_component_read32(component, adc_mux_reg)
  1151. & SWR_MIC)
  1152. snd_soc_component_update_bits(component,
  1153. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1154. 0x01, 0x00);
  1155. }
  1156. break;
  1157. case SND_SOC_DAPM_POST_PMD:
  1158. /* Disable TX CLK */
  1159. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1160. 0x20, 0x00);
  1161. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1162. 0x10, 0x00);
  1163. break;
  1164. }
  1165. return 0;
  1166. }
  1167. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1168. struct snd_kcontrol *kcontrol, int event)
  1169. {
  1170. struct snd_soc_component *component =
  1171. snd_soc_dapm_to_component(w->dapm);
  1172. struct device *va_dev = NULL;
  1173. struct va_macro_priv *va_priv = NULL;
  1174. int ret = 0;
  1175. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1176. return -EINVAL;
  1177. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1178. switch (event) {
  1179. case SND_SOC_DAPM_POST_PMU:
  1180. if (va_priv->tx_clk_status > 0) {
  1181. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1182. va_priv->default_clk_id,
  1183. TX_CORE_CLK,
  1184. false);
  1185. va_priv->tx_clk_status--;
  1186. }
  1187. break;
  1188. case SND_SOC_DAPM_PRE_PMD:
  1189. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1190. va_priv->default_clk_id,
  1191. TX_CORE_CLK,
  1192. true);
  1193. if (!ret)
  1194. va_priv->tx_clk_status++;
  1195. break;
  1196. default:
  1197. dev_err(va_priv->dev,
  1198. "%s: invalid DAPM event %d\n", __func__, event);
  1199. ret = -EINVAL;
  1200. break;
  1201. }
  1202. return ret;
  1203. }
  1204. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1205. struct snd_kcontrol *kcontrol, int event)
  1206. {
  1207. struct snd_soc_component *component =
  1208. snd_soc_dapm_to_component(w->dapm);
  1209. struct device *va_dev = NULL;
  1210. struct va_macro_priv *va_priv = NULL;
  1211. int ret = 0;
  1212. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1213. return -EINVAL;
  1214. if (!va_priv->micb_supply) {
  1215. dev_err(va_dev,
  1216. "%s:regulator not provided in dtsi\n", __func__);
  1217. return -EINVAL;
  1218. }
  1219. switch (event) {
  1220. case SND_SOC_DAPM_PRE_PMU:
  1221. if (va_priv->micb_users++ > 0)
  1222. return 0;
  1223. ret = regulator_set_voltage(va_priv->micb_supply,
  1224. va_priv->micb_voltage,
  1225. va_priv->micb_voltage);
  1226. if (ret) {
  1227. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1228. __func__, ret);
  1229. return ret;
  1230. }
  1231. ret = regulator_set_load(va_priv->micb_supply,
  1232. va_priv->micb_current);
  1233. if (ret) {
  1234. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1235. __func__, ret);
  1236. return ret;
  1237. }
  1238. ret = regulator_enable(va_priv->micb_supply);
  1239. if (ret) {
  1240. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1241. __func__, ret);
  1242. return ret;
  1243. }
  1244. break;
  1245. case SND_SOC_DAPM_POST_PMD:
  1246. if (--va_priv->micb_users > 0)
  1247. return 0;
  1248. if (va_priv->micb_users < 0) {
  1249. va_priv->micb_users = 0;
  1250. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1251. __func__);
  1252. return 0;
  1253. }
  1254. ret = regulator_disable(va_priv->micb_supply);
  1255. if (ret) {
  1256. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1257. __func__, ret);
  1258. return ret;
  1259. }
  1260. regulator_set_voltage(va_priv->micb_supply, 0,
  1261. va_priv->micb_voltage);
  1262. regulator_set_load(va_priv->micb_supply, 0);
  1263. break;
  1264. }
  1265. return 0;
  1266. }
  1267. static inline int va_macro_path_get(const char *wname,
  1268. unsigned int *path_num)
  1269. {
  1270. int ret = 0;
  1271. char *widget_name = NULL;
  1272. char *w_name = NULL;
  1273. char *path_num_char = NULL;
  1274. char *path_name = NULL;
  1275. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1276. if (!widget_name)
  1277. return -EINVAL;
  1278. w_name = widget_name;
  1279. path_name = strsep(&widget_name, " ");
  1280. if (!path_name) {
  1281. pr_err("%s: Invalid widget name = %s\n",
  1282. __func__, widget_name);
  1283. ret = -EINVAL;
  1284. goto err;
  1285. }
  1286. path_num_char = strpbrk(path_name, "01234567");
  1287. if (!path_num_char) {
  1288. pr_err("%s: va path index not found\n",
  1289. __func__);
  1290. ret = -EINVAL;
  1291. goto err;
  1292. }
  1293. ret = kstrtouint(path_num_char, 10, path_num);
  1294. if (ret < 0)
  1295. pr_err("%s: Invalid tx path = %s\n",
  1296. __func__, w_name);
  1297. err:
  1298. kfree(w_name);
  1299. return ret;
  1300. }
  1301. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1302. struct snd_ctl_elem_value *ucontrol)
  1303. {
  1304. struct snd_soc_component *component =
  1305. snd_soc_kcontrol_component(kcontrol);
  1306. struct va_macro_priv *priv = NULL;
  1307. struct device *va_dev = NULL;
  1308. int ret = 0;
  1309. int path = 0;
  1310. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1311. return -EINVAL;
  1312. ret = va_macro_path_get(kcontrol->id.name, &path);
  1313. if (ret)
  1314. return ret;
  1315. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1316. return 0;
  1317. }
  1318. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1319. struct snd_ctl_elem_value *ucontrol)
  1320. {
  1321. struct snd_soc_component *component =
  1322. snd_soc_kcontrol_component(kcontrol);
  1323. struct va_macro_priv *priv = NULL;
  1324. struct device *va_dev = NULL;
  1325. int value = ucontrol->value.integer.value[0];
  1326. int ret = 0;
  1327. int path = 0;
  1328. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1329. return -EINVAL;
  1330. ret = va_macro_path_get(kcontrol->id.name, &path);
  1331. if (ret)
  1332. return ret;
  1333. priv->dec_mode[path] = value;
  1334. return 0;
  1335. }
  1336. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1337. struct snd_pcm_hw_params *params,
  1338. struct snd_soc_dai *dai)
  1339. {
  1340. int tx_fs_rate = -EINVAL;
  1341. struct snd_soc_component *component = dai->component;
  1342. u32 decimator, sample_rate;
  1343. u16 tx_fs_reg = 0;
  1344. struct device *va_dev = NULL;
  1345. struct va_macro_priv *va_priv = NULL;
  1346. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1347. return -EINVAL;
  1348. dev_dbg(va_dev,
  1349. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1350. dai->name, dai->id, params_rate(params),
  1351. params_channels(params));
  1352. sample_rate = params_rate(params);
  1353. switch (sample_rate) {
  1354. case 8000:
  1355. tx_fs_rate = 0;
  1356. break;
  1357. case 16000:
  1358. tx_fs_rate = 1;
  1359. break;
  1360. case 32000:
  1361. tx_fs_rate = 3;
  1362. break;
  1363. case 48000:
  1364. tx_fs_rate = 4;
  1365. break;
  1366. case 96000:
  1367. tx_fs_rate = 5;
  1368. break;
  1369. case 192000:
  1370. tx_fs_rate = 6;
  1371. break;
  1372. case 384000:
  1373. tx_fs_rate = 7;
  1374. break;
  1375. default:
  1376. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1377. __func__, params_rate(params));
  1378. return -EINVAL;
  1379. }
  1380. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1381. VA_MACRO_DEC_MAX) {
  1382. if (decimator >= 0) {
  1383. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1384. VA_MACRO_TX_PATH_OFFSET * decimator;
  1385. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1386. __func__, decimator, sample_rate);
  1387. snd_soc_component_update_bits(component, tx_fs_reg,
  1388. 0x0F, tx_fs_rate);
  1389. } else {
  1390. dev_err(va_dev,
  1391. "%s: ERROR: Invalid decimator: %d\n",
  1392. __func__, decimator);
  1393. return -EINVAL;
  1394. }
  1395. }
  1396. return 0;
  1397. }
  1398. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1399. unsigned int *tx_num, unsigned int *tx_slot,
  1400. unsigned int *rx_num, unsigned int *rx_slot)
  1401. {
  1402. struct snd_soc_component *component = dai->component;
  1403. struct device *va_dev = NULL;
  1404. struct va_macro_priv *va_priv = NULL;
  1405. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1406. return -EINVAL;
  1407. switch (dai->id) {
  1408. case VA_MACRO_AIF1_CAP:
  1409. case VA_MACRO_AIF2_CAP:
  1410. case VA_MACRO_AIF3_CAP:
  1411. *tx_slot = va_priv->active_ch_mask[dai->id];
  1412. *tx_num = va_priv->active_ch_cnt[dai->id];
  1413. break;
  1414. default:
  1415. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1416. break;
  1417. }
  1418. return 0;
  1419. }
  1420. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1421. .hw_params = va_macro_hw_params,
  1422. .get_channel_map = va_macro_get_channel_map,
  1423. };
  1424. static struct snd_soc_dai_driver va_macro_dai[] = {
  1425. {
  1426. .name = "va_macro_tx1",
  1427. .id = VA_MACRO_AIF1_CAP,
  1428. .capture = {
  1429. .stream_name = "VA_AIF1 Capture",
  1430. .rates = VA_MACRO_RATES,
  1431. .formats = VA_MACRO_FORMATS,
  1432. .rate_max = 192000,
  1433. .rate_min = 8000,
  1434. .channels_min = 1,
  1435. .channels_max = 8,
  1436. },
  1437. .ops = &va_macro_dai_ops,
  1438. },
  1439. {
  1440. .name = "va_macro_tx2",
  1441. .id = VA_MACRO_AIF2_CAP,
  1442. .capture = {
  1443. .stream_name = "VA_AIF2 Capture",
  1444. .rates = VA_MACRO_RATES,
  1445. .formats = VA_MACRO_FORMATS,
  1446. .rate_max = 192000,
  1447. .rate_min = 8000,
  1448. .channels_min = 1,
  1449. .channels_max = 8,
  1450. },
  1451. .ops = &va_macro_dai_ops,
  1452. },
  1453. {
  1454. .name = "va_macro_tx3",
  1455. .id = VA_MACRO_AIF3_CAP,
  1456. .capture = {
  1457. .stream_name = "VA_AIF3 Capture",
  1458. .rates = VA_MACRO_RATES,
  1459. .formats = VA_MACRO_FORMATS,
  1460. .rate_max = 192000,
  1461. .rate_min = 8000,
  1462. .channels_min = 1,
  1463. .channels_max = 8,
  1464. },
  1465. .ops = &va_macro_dai_ops,
  1466. },
  1467. };
  1468. #define STRING(name) #name
  1469. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1470. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1471. static const struct snd_kcontrol_new name##_mux = \
  1472. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1473. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1474. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1475. static const struct snd_kcontrol_new name##_mux = \
  1476. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1477. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1478. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1479. static const char * const adc_mux_text[] = {
  1480. "MSM_DMIC", "SWR_MIC"
  1481. };
  1482. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1483. 0, adc_mux_text);
  1484. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1485. 0, adc_mux_text);
  1486. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1487. 0, adc_mux_text);
  1488. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1489. 0, adc_mux_text);
  1490. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1491. 0, adc_mux_text);
  1492. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1493. 0, adc_mux_text);
  1494. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1495. 0, adc_mux_text);
  1496. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1497. 0, adc_mux_text);
  1498. static const char * const dmic_mux_text[] = {
  1499. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1500. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1501. };
  1502. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1503. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1504. va_macro_put_dec_enum);
  1505. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1506. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1507. va_macro_put_dec_enum);
  1508. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1509. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1510. va_macro_put_dec_enum);
  1511. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1512. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1513. va_macro_put_dec_enum);
  1514. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1515. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1516. va_macro_put_dec_enum);
  1517. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1518. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1519. va_macro_put_dec_enum);
  1520. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1521. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1522. va_macro_put_dec_enum);
  1523. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1524. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1525. va_macro_put_dec_enum);
  1526. static const char * const smic_mux_text[] = {
  1527. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1528. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1529. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1530. };
  1531. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1532. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1533. va_macro_put_dec_enum);
  1534. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1535. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1536. va_macro_put_dec_enum);
  1537. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1538. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1539. va_macro_put_dec_enum);
  1540. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1541. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1542. va_macro_put_dec_enum);
  1543. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1544. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1545. va_macro_put_dec_enum);
  1546. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1547. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1548. va_macro_put_dec_enum);
  1549. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1550. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1551. va_macro_put_dec_enum);
  1552. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1553. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1554. va_macro_put_dec_enum);
  1555. static const char * const smic_mux_text_v2[] = {
  1556. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1557. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1558. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1559. };
  1560. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1561. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1562. va_macro_put_dec_enum);
  1563. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1564. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1565. va_macro_put_dec_enum);
  1566. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1567. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1568. va_macro_put_dec_enum);
  1569. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1570. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1571. va_macro_put_dec_enum);
  1572. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1573. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1574. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1575. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1576. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1577. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1578. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1579. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1580. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1581. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1582. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1583. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1584. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1585. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1586. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1587. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1588. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1589. };
  1590. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1591. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1592. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1593. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1594. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1595. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1596. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1597. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1598. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1599. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1600. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1601. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1602. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1603. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1604. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1605. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1606. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1607. };
  1608. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1609. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1610. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1611. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1612. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1613. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1614. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1615. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1616. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1617. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1618. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1619. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1620. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1621. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1622. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1623. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1624. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1625. };
  1626. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1627. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1628. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1629. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1630. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1631. };
  1632. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1633. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1634. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1635. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1636. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1637. };
  1638. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1639. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1640. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1641. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1642. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1643. };
  1644. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1645. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1646. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1647. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1648. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1649. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1650. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1651. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1652. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1653. };
  1654. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1655. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1656. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1657. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1658. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1659. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1660. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1661. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1662. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1663. };
  1664. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1665. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1666. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1667. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1668. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1669. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1670. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1671. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1672. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1673. };
  1674. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1675. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1676. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1677. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1678. SND_SOC_DAPM_PRE_PMD),
  1679. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1680. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1681. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1682. SND_SOC_DAPM_PRE_PMD),
  1683. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1684. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1685. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1686. SND_SOC_DAPM_PRE_PMD),
  1687. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1688. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1689. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1690. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1691. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1692. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1693. va_macro_enable_micbias,
  1694. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1695. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1696. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1697. SND_SOC_DAPM_POST_PMD),
  1698. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1699. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1700. SND_SOC_DAPM_POST_PMD),
  1701. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1702. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1703. SND_SOC_DAPM_POST_PMD),
  1704. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1705. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1706. SND_SOC_DAPM_POST_PMD),
  1707. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1708. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1709. SND_SOC_DAPM_POST_PMD),
  1710. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1711. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1712. SND_SOC_DAPM_POST_PMD),
  1713. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1714. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1715. SND_SOC_DAPM_POST_PMD),
  1716. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1717. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1718. SND_SOC_DAPM_POST_PMD),
  1719. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1720. &va_dec0_mux, va_macro_enable_dec,
  1721. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1722. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1723. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1724. &va_dec1_mux, va_macro_enable_dec,
  1725. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1726. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1727. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1728. va_macro_mclk_event,
  1729. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1730. };
  1731. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1732. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1733. VA_MACRO_AIF1_CAP, 0,
  1734. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1735. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1736. VA_MACRO_AIF2_CAP, 0,
  1737. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1738. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1739. VA_MACRO_AIF3_CAP, 0,
  1740. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1741. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1742. va_macro_swr_pwr_event_v2,
  1743. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1744. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1745. va_macro_tx_swr_clk_event_v2,
  1746. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1747. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1748. va_macro_swr_clk_event_v2,
  1749. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1750. };
  1751. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1752. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1753. VA_MACRO_AIF1_CAP, 0,
  1754. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1755. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1756. VA_MACRO_AIF2_CAP, 0,
  1757. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1758. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1759. VA_MACRO_AIF3_CAP, 0,
  1760. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1761. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1762. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1763. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1764. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1765. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1766. &va_dec2_mux, va_macro_enable_dec,
  1767. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1768. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1769. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1770. &va_dec3_mux, va_macro_enable_dec,
  1771. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1772. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1773. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1774. va_macro_swr_pwr_event,
  1775. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1776. };
  1777. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1778. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1779. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1780. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1781. SND_SOC_DAPM_PRE_PMD),
  1782. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1783. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1784. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1785. SND_SOC_DAPM_PRE_PMD),
  1786. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1787. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1788. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1789. SND_SOC_DAPM_PRE_PMD),
  1790. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1791. VA_MACRO_AIF1_CAP, 0,
  1792. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1793. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1794. VA_MACRO_AIF2_CAP, 0,
  1795. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1796. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1797. VA_MACRO_AIF3_CAP, 0,
  1798. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1799. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1800. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1801. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1802. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1803. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1804. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1805. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1806. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1807. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1808. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1809. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1810. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1811. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1812. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1813. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1814. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1815. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1816. va_macro_enable_micbias,
  1817. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1818. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1819. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1820. SND_SOC_DAPM_POST_PMD),
  1821. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1822. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1823. SND_SOC_DAPM_POST_PMD),
  1824. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1825. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1826. SND_SOC_DAPM_POST_PMD),
  1827. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1828. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1829. SND_SOC_DAPM_POST_PMD),
  1830. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1831. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1832. SND_SOC_DAPM_POST_PMD),
  1833. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1834. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1835. SND_SOC_DAPM_POST_PMD),
  1836. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1837. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1838. SND_SOC_DAPM_POST_PMD),
  1839. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1840. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1841. SND_SOC_DAPM_POST_PMD),
  1842. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1843. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1844. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1845. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1846. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1847. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1848. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1849. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1850. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1851. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1852. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1853. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1854. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1855. &va_dec0_mux, va_macro_enable_dec,
  1856. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1857. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1858. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1859. &va_dec1_mux, va_macro_enable_dec,
  1860. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1861. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1862. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1863. &va_dec2_mux, va_macro_enable_dec,
  1864. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1865. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1866. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1867. &va_dec3_mux, va_macro_enable_dec,
  1868. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1869. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1870. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1871. &va_dec4_mux, va_macro_enable_dec,
  1872. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1873. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1874. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1875. &va_dec5_mux, va_macro_enable_dec,
  1876. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1877. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1878. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1879. &va_dec6_mux, va_macro_enable_dec,
  1880. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1881. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1882. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1883. &va_dec7_mux, va_macro_enable_dec,
  1884. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1885. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1886. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1887. va_macro_swr_pwr_event,
  1888. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1889. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1890. va_macro_mclk_event,
  1891. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1892. };
  1893. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1894. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1895. va_macro_mclk_event,
  1896. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1897. };
  1898. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1899. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1900. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1901. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1902. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1903. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1904. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1905. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1906. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1907. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1908. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1909. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1910. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1911. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1912. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1913. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1914. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1915. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1916. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1917. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1918. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1919. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1920. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1921. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1922. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1923. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1924. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1925. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1926. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1927. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1928. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1929. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1930. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1931. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1932. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1933. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1934. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1935. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1936. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1937. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1938. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1939. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1940. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1941. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1942. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1943. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1944. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1945. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1946. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1947. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1948. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1949. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1950. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1951. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1952. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1953. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1954. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1955. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1956. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1957. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1958. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1959. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1960. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1961. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1962. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1963. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1964. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1965. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1966. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1967. };
  1968. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1969. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1970. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1971. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1972. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1973. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1974. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1975. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1976. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1977. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1978. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1979. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1980. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1981. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1982. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1983. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1984. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1985. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1986. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1987. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1988. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1989. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1990. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1991. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1992. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1993. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1994. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1995. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1996. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1997. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1998. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1999. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2000. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2001. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2002. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2003. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2004. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2005. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2006. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2007. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2008. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2009. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2010. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2011. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2012. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2013. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2014. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2015. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2016. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2017. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2018. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2019. };
  2020. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2021. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  2022. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  2023. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  2024. };
  2025. static const struct snd_soc_dapm_route va_audio_map[] = {
  2026. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2027. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2028. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2029. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2030. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2031. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2032. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2033. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2034. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2035. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2036. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2037. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2038. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2039. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2040. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2041. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2042. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2043. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2044. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2045. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2046. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2047. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2048. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2049. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2050. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2051. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2052. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2053. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2054. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2055. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2056. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2057. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2058. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2059. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2060. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2061. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2062. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2063. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2064. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2065. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2066. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2067. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2068. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2069. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2070. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2071. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2072. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2073. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2074. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2075. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2076. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2077. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2078. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2079. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2080. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2081. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2082. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2083. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2084. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2085. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2086. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2087. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2088. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2089. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2090. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2091. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2092. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2093. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2094. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2095. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2096. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2097. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2098. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2099. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2100. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2101. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2102. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2103. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2104. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2105. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2106. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2107. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2108. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2109. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2110. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2111. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2112. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2113. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2114. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2115. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2116. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2117. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2118. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2119. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2120. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2121. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2122. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2123. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2124. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2125. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2126. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2127. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2128. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2129. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2130. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2131. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2132. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2133. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2134. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2135. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2136. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2137. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2138. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2139. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2140. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2141. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2142. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2143. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2144. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2145. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2146. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2147. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2148. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2149. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2150. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2151. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2152. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2153. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2154. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2155. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2156. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2157. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2158. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2159. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2160. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2161. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2162. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2163. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2164. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2165. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2166. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2167. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2168. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2169. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2170. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2171. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2172. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2173. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2174. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2175. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2176. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2177. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2178. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2179. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2180. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2181. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2182. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2183. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2184. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2185. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2186. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2187. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2188. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2189. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2190. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2191. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2192. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2193. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2194. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2195. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2196. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2197. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2198. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2199. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2200. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2201. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2202. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2203. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2204. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2205. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2206. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2207. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2208. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2209. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2210. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2211. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2212. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2213. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2214. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2215. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2216. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2217. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2218. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2219. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2220. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2221. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2222. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2223. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2224. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2225. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2226. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2227. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2228. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2229. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2230. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2231. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2232. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2233. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2234. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2235. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2236. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2237. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2238. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2239. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2240. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2241. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2242. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2243. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2244. };
  2245. static const char * const dec_mode_mux_text[] = {
  2246. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2247. };
  2248. static const struct soc_enum dec_mode_mux_enum =
  2249. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2250. dec_mode_mux_text);
  2251. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2252. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2253. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2254. 0, -84, 40, digital_gain),
  2255. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2256. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2257. 0, -84, 40, digital_gain),
  2258. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2259. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2260. 0, -84, 40, digital_gain),
  2261. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2262. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2263. 0, -84, 40, digital_gain),
  2264. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2265. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2266. 0, -84, 40, digital_gain),
  2267. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2268. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2269. 0, -84, 40, digital_gain),
  2270. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2271. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2272. 0, -84, 40, digital_gain),
  2273. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2274. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2275. 0, -84, 40, digital_gain),
  2276. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2277. va_macro_lpi_get, va_macro_lpi_put),
  2278. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2279. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2280. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2281. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2282. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2283. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2284. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2285. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2286. };
  2287. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2288. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2289. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2290. 0, -84, 40, digital_gain),
  2291. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2292. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2293. 0, -84, 40, digital_gain),
  2294. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2295. va_macro_lpi_get, va_macro_lpi_put),
  2296. };
  2297. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2298. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2299. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2300. 0, -84, 40, digital_gain),
  2301. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2302. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2303. 0, -84, 40, digital_gain),
  2304. };
  2305. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2306. struct va_macro_priv *va_priv)
  2307. {
  2308. u32 div_factor;
  2309. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2310. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2311. mclk_rate % dmic_sample_rate != 0)
  2312. goto undefined_rate;
  2313. div_factor = mclk_rate / dmic_sample_rate;
  2314. switch (div_factor) {
  2315. case 2:
  2316. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2317. break;
  2318. case 3:
  2319. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2320. break;
  2321. case 4:
  2322. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2323. break;
  2324. case 6:
  2325. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2326. break;
  2327. case 8:
  2328. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2329. break;
  2330. case 16:
  2331. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2332. break;
  2333. default:
  2334. /* Any other DIV factor is invalid */
  2335. goto undefined_rate;
  2336. }
  2337. /* Valid dmic DIV factors */
  2338. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2339. __func__, div_factor, mclk_rate);
  2340. return dmic_sample_rate;
  2341. undefined_rate:
  2342. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2343. __func__, dmic_sample_rate, mclk_rate);
  2344. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2345. return dmic_sample_rate;
  2346. }
  2347. static int va_macro_init(struct snd_soc_component *component)
  2348. {
  2349. struct snd_soc_dapm_context *dapm =
  2350. snd_soc_component_get_dapm(component);
  2351. int ret, i;
  2352. struct device *va_dev = NULL;
  2353. struct va_macro_priv *va_priv = NULL;
  2354. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2355. if (!va_dev) {
  2356. dev_err(component->dev,
  2357. "%s: null device for macro!\n", __func__);
  2358. return -EINVAL;
  2359. }
  2360. va_priv = dev_get_drvdata(va_dev);
  2361. if (!va_priv) {
  2362. dev_err(component->dev,
  2363. "%s: priv is null for macro!\n", __func__);
  2364. return -EINVAL;
  2365. }
  2366. va_priv->lpi_enable = false;
  2367. va_priv->register_event_listener = false;
  2368. if (va_priv->va_without_decimation) {
  2369. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2370. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2371. if (ret < 0) {
  2372. dev_err(va_dev,
  2373. "%s: Failed to add without dec controls\n",
  2374. __func__);
  2375. return ret;
  2376. }
  2377. va_priv->component = component;
  2378. return 0;
  2379. }
  2380. va_priv->version = bolero_get_version(va_dev);
  2381. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2382. ret = snd_soc_dapm_new_controls(dapm,
  2383. va_macro_dapm_widgets_common,
  2384. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2385. if (ret < 0) {
  2386. dev_err(va_dev, "%s: Failed to add controls\n",
  2387. __func__);
  2388. return ret;
  2389. }
  2390. if (va_priv->version == BOLERO_VERSION_2_1)
  2391. ret = snd_soc_dapm_new_controls(dapm,
  2392. va_macro_dapm_widgets_v2,
  2393. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2394. else if (va_priv->version == BOLERO_VERSION_2_0)
  2395. ret = snd_soc_dapm_new_controls(dapm,
  2396. va_macro_dapm_widgets_v3,
  2397. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2398. if (ret < 0) {
  2399. dev_err(va_dev, "%s: Failed to add controls\n",
  2400. __func__);
  2401. return ret;
  2402. }
  2403. } else {
  2404. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2405. ARRAY_SIZE(va_macro_dapm_widgets));
  2406. if (ret < 0) {
  2407. dev_err(va_dev, "%s: Failed to add controls\n",
  2408. __func__);
  2409. return ret;
  2410. }
  2411. }
  2412. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2413. ret = snd_soc_dapm_add_routes(dapm,
  2414. va_audio_map_common,
  2415. ARRAY_SIZE(va_audio_map_common));
  2416. if (ret < 0) {
  2417. dev_err(va_dev, "%s: Failed to add routes\n",
  2418. __func__);
  2419. return ret;
  2420. }
  2421. if (va_priv->version == BOLERO_VERSION_2_0) {
  2422. ret = snd_soc_dapm_add_routes(dapm,
  2423. va_audio_map_v3,
  2424. ARRAY_SIZE(va_audio_map_v3));
  2425. if (ret < 0) {
  2426. dev_err(va_dev, "%s: Failed to add routes\n",
  2427. __func__);
  2428. return ret;
  2429. }
  2430. }
  2431. if (va_priv->version == BOLERO_VERSION_2_1) {
  2432. ret = snd_soc_dapm_add_routes(dapm,
  2433. va_audio_map_v2,
  2434. ARRAY_SIZE(va_audio_map_v2));
  2435. if (ret < 0) {
  2436. dev_err(va_dev, "%s: Failed to add routes\n",
  2437. __func__);
  2438. return ret;
  2439. }
  2440. }
  2441. } else {
  2442. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2443. ARRAY_SIZE(va_audio_map));
  2444. if (ret < 0) {
  2445. dev_err(va_dev, "%s: Failed to add routes\n",
  2446. __func__);
  2447. return ret;
  2448. }
  2449. }
  2450. ret = snd_soc_dapm_new_widgets(dapm->card);
  2451. if (ret < 0) {
  2452. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2453. return ret;
  2454. }
  2455. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2456. ret = snd_soc_add_component_controls(component,
  2457. va_macro_snd_controls_common,
  2458. ARRAY_SIZE(va_macro_snd_controls_common));
  2459. if (ret < 0) {
  2460. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2461. __func__);
  2462. return ret;
  2463. }
  2464. if (va_priv->version == BOLERO_VERSION_2_0)
  2465. ret = snd_soc_add_component_controls(component,
  2466. va_macro_snd_controls_v3,
  2467. ARRAY_SIZE(va_macro_snd_controls_v3));
  2468. if (ret < 0) {
  2469. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2470. __func__);
  2471. return ret;
  2472. }
  2473. } else {
  2474. ret = snd_soc_add_component_controls(component,
  2475. va_macro_snd_controls,
  2476. ARRAY_SIZE(va_macro_snd_controls));
  2477. if (ret < 0) {
  2478. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2479. __func__);
  2480. return ret;
  2481. }
  2482. }
  2483. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2484. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2485. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2486. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2487. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2488. } else {
  2489. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2490. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2491. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2492. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2493. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2494. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2495. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2496. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2497. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2498. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2499. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2500. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2501. }
  2502. snd_soc_dapm_sync(dapm);
  2503. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2504. va_priv->va_hpf_work[i].va_priv = va_priv;
  2505. va_priv->va_hpf_work[i].decimator = i;
  2506. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2507. va_macro_tx_hpf_corner_freq_callback);
  2508. }
  2509. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2510. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2511. va_priv->va_mute_dwork[i].decimator = i;
  2512. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2513. va_macro_mute_update_callback);
  2514. }
  2515. va_priv->component = component;
  2516. if (va_priv->version == BOLERO_VERSION_2_1) {
  2517. snd_soc_component_update_bits(component,
  2518. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2519. snd_soc_component_update_bits(component,
  2520. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2521. snd_soc_component_update_bits(component,
  2522. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2523. }
  2524. return 0;
  2525. }
  2526. static int va_macro_deinit(struct snd_soc_component *component)
  2527. {
  2528. struct device *va_dev = NULL;
  2529. struct va_macro_priv *va_priv = NULL;
  2530. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2531. return -EINVAL;
  2532. va_priv->component = NULL;
  2533. return 0;
  2534. }
  2535. static void va_macro_add_child_devices(struct work_struct *work)
  2536. {
  2537. struct va_macro_priv *va_priv = NULL;
  2538. struct platform_device *pdev = NULL;
  2539. struct device_node *node = NULL;
  2540. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2541. int ret = 0;
  2542. u16 count = 0, ctrl_num = 0;
  2543. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2544. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2545. bool va_swr_master_node = false;
  2546. va_priv = container_of(work, struct va_macro_priv,
  2547. va_macro_add_child_devices_work);
  2548. if (!va_priv) {
  2549. pr_err("%s: Memory for va_priv does not exist\n",
  2550. __func__);
  2551. return;
  2552. }
  2553. if (!va_priv->dev) {
  2554. pr_err("%s: VA dev does not exist\n", __func__);
  2555. return;
  2556. }
  2557. if (!va_priv->dev->of_node) {
  2558. dev_err(va_priv->dev,
  2559. "%s: DT node for va_priv does not exist\n", __func__);
  2560. return;
  2561. }
  2562. platdata = &va_priv->swr_plat_data;
  2563. va_priv->child_count = 0;
  2564. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2565. va_swr_master_node = false;
  2566. if (strnstr(node->name, "va_swr_master",
  2567. strlen("va_swr_master")) != NULL)
  2568. va_swr_master_node = true;
  2569. if (va_swr_master_node)
  2570. strlcpy(plat_dev_name, "va_swr_ctrl",
  2571. (VA_MACRO_SWR_STRING_LEN - 1));
  2572. else
  2573. strlcpy(plat_dev_name, node->name,
  2574. (VA_MACRO_SWR_STRING_LEN - 1));
  2575. pdev = platform_device_alloc(plat_dev_name, -1);
  2576. if (!pdev) {
  2577. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2578. __func__);
  2579. ret = -ENOMEM;
  2580. goto err;
  2581. }
  2582. pdev->dev.parent = va_priv->dev;
  2583. pdev->dev.of_node = node;
  2584. if (va_swr_master_node) {
  2585. ret = platform_device_add_data(pdev, platdata,
  2586. sizeof(*platdata));
  2587. if (ret) {
  2588. dev_err(&pdev->dev,
  2589. "%s: cannot add plat data ctrl:%d\n",
  2590. __func__, ctrl_num);
  2591. goto fail_pdev_add;
  2592. }
  2593. }
  2594. ret = platform_device_add(pdev);
  2595. if (ret) {
  2596. dev_err(&pdev->dev,
  2597. "%s: Cannot add platform device\n",
  2598. __func__);
  2599. goto fail_pdev_add;
  2600. }
  2601. if (va_swr_master_node) {
  2602. temp = krealloc(swr_ctrl_data,
  2603. (ctrl_num + 1) * sizeof(
  2604. struct va_macro_swr_ctrl_data),
  2605. GFP_KERNEL);
  2606. if (!temp) {
  2607. ret = -ENOMEM;
  2608. goto fail_pdev_add;
  2609. }
  2610. swr_ctrl_data = temp;
  2611. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2612. ctrl_num++;
  2613. dev_dbg(&pdev->dev,
  2614. "%s: Added soundwire ctrl device(s)\n",
  2615. __func__);
  2616. va_priv->swr_ctrl_data = swr_ctrl_data;
  2617. }
  2618. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2619. va_priv->pdev_child_devices[
  2620. va_priv->child_count++] = pdev;
  2621. else
  2622. goto err;
  2623. }
  2624. return;
  2625. fail_pdev_add:
  2626. for (count = 0; count < va_priv->child_count; count++)
  2627. platform_device_put(va_priv->pdev_child_devices[count]);
  2628. err:
  2629. return;
  2630. }
  2631. static int va_macro_set_port_map(struct snd_soc_component *component,
  2632. u32 usecase, u32 size, void *data)
  2633. {
  2634. struct device *va_dev = NULL;
  2635. struct va_macro_priv *va_priv = NULL;
  2636. struct swrm_port_config port_cfg;
  2637. int ret = 0;
  2638. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2639. return -EINVAL;
  2640. memset(&port_cfg, 0, sizeof(port_cfg));
  2641. port_cfg.uc = usecase;
  2642. port_cfg.size = size;
  2643. port_cfg.params = data;
  2644. if (va_priv->swr_ctrl_data)
  2645. ret = swrm_wcd_notify(
  2646. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2647. SWR_SET_PORT_MAP, &port_cfg);
  2648. return ret;
  2649. }
  2650. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2651. u32 data)
  2652. {
  2653. struct device *va_dev = NULL;
  2654. struct va_macro_priv *va_priv = NULL;
  2655. u32 ipc_wakeup = data;
  2656. int ret = 0;
  2657. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2658. return -EINVAL;
  2659. if (va_priv->swr_ctrl_data)
  2660. ret = swrm_wcd_notify(
  2661. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2662. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2663. return ret;
  2664. }
  2665. static void va_macro_init_ops(struct macro_ops *ops,
  2666. char __iomem *va_io_base,
  2667. bool va_without_decimation)
  2668. {
  2669. memset(ops, 0, sizeof(struct macro_ops));
  2670. if (!va_without_decimation) {
  2671. ops->dai_ptr = va_macro_dai;
  2672. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2673. } else {
  2674. ops->dai_ptr = NULL;
  2675. ops->num_dais = 0;
  2676. }
  2677. ops->init = va_macro_init;
  2678. ops->exit = va_macro_deinit;
  2679. ops->io_base = va_io_base;
  2680. ops->event_handler = va_macro_event_handler;
  2681. ops->set_port_map = va_macro_set_port_map;
  2682. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2683. ops->clk_div_get = va_macro_clk_div_get;
  2684. }
  2685. static int va_macro_probe(struct platform_device *pdev)
  2686. {
  2687. struct macro_ops ops;
  2688. struct va_macro_priv *va_priv;
  2689. u32 va_base_addr, sample_rate = 0;
  2690. char __iomem *va_io_base;
  2691. bool va_without_decimation = false;
  2692. const char *micb_supply_str = "va-vdd-micb-supply";
  2693. const char *micb_supply_str1 = "va-vdd-micb";
  2694. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2695. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2696. int ret = 0;
  2697. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2698. u32 default_clk_id = 0;
  2699. struct clk *lpass_audio_hw_vote = NULL;
  2700. u32 is_used_va_swr_gpio = 0;
  2701. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2702. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2703. GFP_KERNEL);
  2704. if (!va_priv)
  2705. return -ENOMEM;
  2706. va_priv->dev = &pdev->dev;
  2707. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2708. &va_base_addr);
  2709. if (ret) {
  2710. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2711. __func__, "reg");
  2712. return ret;
  2713. }
  2714. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2715. "qcom,va-without-decimation");
  2716. va_priv->va_without_decimation = va_without_decimation;
  2717. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2718. &sample_rate);
  2719. if (ret) {
  2720. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2721. __func__, sample_rate);
  2722. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2723. } else {
  2724. if (va_macro_validate_dmic_sample_rate(
  2725. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2726. return -EINVAL;
  2727. }
  2728. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2729. NULL)) {
  2730. ret = of_property_read_u32(pdev->dev.of_node,
  2731. is_used_va_swr_gpio_dt,
  2732. &is_used_va_swr_gpio);
  2733. if (ret) {
  2734. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2735. __func__, is_used_va_swr_gpio_dt);
  2736. is_used_va_swr_gpio = 0;
  2737. }
  2738. }
  2739. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2740. "qcom,va-swr-gpios", 0);
  2741. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2742. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2743. __func__);
  2744. return -EINVAL;
  2745. }
  2746. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2747. is_used_va_swr_gpio) {
  2748. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2749. __func__);
  2750. return -EPROBE_DEFER;
  2751. }
  2752. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2753. VA_MACRO_MAX_OFFSET);
  2754. if (!va_io_base) {
  2755. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2756. return -EINVAL;
  2757. }
  2758. va_priv->va_io_base = va_io_base;
  2759. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2760. if (IS_ERR(lpass_audio_hw_vote)) {
  2761. ret = PTR_ERR(lpass_audio_hw_vote);
  2762. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2763. __func__, "lpass_audio_hw_vote", ret);
  2764. lpass_audio_hw_vote = NULL;
  2765. ret = 0;
  2766. }
  2767. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2768. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2769. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2770. micb_supply_str1);
  2771. if (IS_ERR(va_priv->micb_supply)) {
  2772. ret = PTR_ERR(va_priv->micb_supply);
  2773. dev_err(&pdev->dev,
  2774. "%s:Failed to get micbias supply for VA Mic %d\n",
  2775. __func__, ret);
  2776. return ret;
  2777. }
  2778. ret = of_property_read_u32(pdev->dev.of_node,
  2779. micb_voltage_str,
  2780. &va_priv->micb_voltage);
  2781. if (ret) {
  2782. dev_err(&pdev->dev,
  2783. "%s:Looking up %s property in node %s failed\n",
  2784. __func__, micb_voltage_str,
  2785. pdev->dev.of_node->full_name);
  2786. return ret;
  2787. }
  2788. ret = of_property_read_u32(pdev->dev.of_node,
  2789. micb_current_str,
  2790. &va_priv->micb_current);
  2791. if (ret) {
  2792. dev_err(&pdev->dev,
  2793. "%s:Looking up %s property in node %s failed\n",
  2794. __func__, micb_current_str,
  2795. pdev->dev.of_node->full_name);
  2796. return ret;
  2797. }
  2798. }
  2799. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2800. &default_clk_id);
  2801. if (ret) {
  2802. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2803. __func__, "qcom,default-clk-id");
  2804. default_clk_id = VA_CORE_CLK;
  2805. }
  2806. va_priv->clk_id = VA_CORE_CLK;
  2807. va_priv->default_clk_id = default_clk_id;
  2808. if (is_used_va_swr_gpio) {
  2809. va_priv->reset_swr = true;
  2810. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2811. va_macro_add_child_devices);
  2812. va_priv->swr_plat_data.handle = (void *) va_priv;
  2813. va_priv->swr_plat_data.read = NULL;
  2814. va_priv->swr_plat_data.write = NULL;
  2815. va_priv->swr_plat_data.bulk_write = NULL;
  2816. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2817. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2818. va_priv->swr_plat_data.handle_irq = NULL;
  2819. mutex_init(&va_priv->swr_clk_lock);
  2820. }
  2821. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2822. mutex_init(&va_priv->mclk_lock);
  2823. dev_set_drvdata(&pdev->dev, va_priv);
  2824. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2825. ops.clk_id_req = va_priv->default_clk_id;
  2826. ops.default_clk_id = va_priv->default_clk_id;
  2827. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2828. if (ret < 0) {
  2829. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2830. goto reg_macro_fail;
  2831. }
  2832. if (is_used_va_swr_gpio)
  2833. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2834. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2835. pm_runtime_use_autosuspend(&pdev->dev);
  2836. pm_runtime_set_suspended(&pdev->dev);
  2837. pm_suspend_ignore_children(&pdev->dev, true);
  2838. pm_runtime_enable(&pdev->dev);
  2839. return ret;
  2840. reg_macro_fail:
  2841. mutex_destroy(&va_priv->mclk_lock);
  2842. if (is_used_va_swr_gpio)
  2843. mutex_destroy(&va_priv->swr_clk_lock);
  2844. return ret;
  2845. }
  2846. static int va_macro_remove(struct platform_device *pdev)
  2847. {
  2848. struct va_macro_priv *va_priv;
  2849. int count = 0;
  2850. va_priv = dev_get_drvdata(&pdev->dev);
  2851. if (!va_priv)
  2852. return -EINVAL;
  2853. if (va_priv->is_used_va_swr_gpio) {
  2854. if (va_priv->swr_ctrl_data)
  2855. kfree(va_priv->swr_ctrl_data);
  2856. for (count = 0; count < va_priv->child_count &&
  2857. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2858. platform_device_unregister(
  2859. va_priv->pdev_child_devices[count]);
  2860. }
  2861. pm_runtime_disable(&pdev->dev);
  2862. pm_runtime_set_suspended(&pdev->dev);
  2863. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2864. mutex_destroy(&va_priv->mclk_lock);
  2865. if (va_priv->is_used_va_swr_gpio)
  2866. mutex_destroy(&va_priv->swr_clk_lock);
  2867. return 0;
  2868. }
  2869. static const struct of_device_id va_macro_dt_match[] = {
  2870. {.compatible = "qcom,va-macro"},
  2871. {}
  2872. };
  2873. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2874. SET_SYSTEM_SLEEP_PM_OPS(
  2875. pm_runtime_force_suspend,
  2876. pm_runtime_force_resume
  2877. )
  2878. SET_RUNTIME_PM_OPS(
  2879. bolero_runtime_suspend,
  2880. bolero_runtime_resume,
  2881. NULL
  2882. )
  2883. };
  2884. static struct platform_driver va_macro_driver = {
  2885. .driver = {
  2886. .name = "va_macro",
  2887. .owner = THIS_MODULE,
  2888. .pm = &bolero_dev_pm_ops,
  2889. .of_match_table = va_macro_dt_match,
  2890. .suppress_bind_attrs = true,
  2891. },
  2892. .probe = va_macro_probe,
  2893. .remove = va_macro_remove,
  2894. };
  2895. module_platform_driver(va_macro_driver);
  2896. MODULE_DESCRIPTION("VA macro driver");
  2897. MODULE_LICENSE("GPL v2");