dsi_display.c 203 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  31. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  32. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  33. {.boot_param = dsi_display_primary},
  34. {.boot_param = dsi_display_secondary},
  35. };
  36. static const struct of_device_id dsi_display_dt_match[] = {
  37. {.compatible = "qcom,dsi-display"},
  38. {}
  39. };
  40. bool is_skip_op_required(struct dsi_display *display)
  41. {
  42. if (!display)
  43. return false;
  44. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  45. }
  46. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  47. u32 mask, bool enable)
  48. {
  49. int i;
  50. struct dsi_display_ctrl *ctrl;
  51. if (!display)
  52. return;
  53. display_for_each_ctrl(i, display) {
  54. ctrl = &display->ctrl[i];
  55. if (!ctrl)
  56. continue;
  57. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  58. }
  59. }
  60. static int dsi_display_config_clk_gating(struct dsi_display *display,
  61. bool enable)
  62. {
  63. int rc = 0, i = 0;
  64. struct dsi_display_ctrl *mctrl, *ctrl;
  65. enum dsi_clk_gate_type clk_selection;
  66. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  67. if (!display) {
  68. DSI_ERR("Invalid params\n");
  69. return -EINVAL;
  70. }
  71. if (display->panel->host_config.force_hs_clk_lane) {
  72. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  73. return 0;
  74. }
  75. mctrl = &display->ctrl[display->clk_master_idx];
  76. if (!mctrl) {
  77. DSI_ERR("Invalid controller\n");
  78. return -EINVAL;
  79. }
  80. clk_selection = display->clk_gating_config;
  81. if (!enable) {
  82. /* for disable path, make sure to disable all clk gating */
  83. clk_selection = DSI_CLK_ALL;
  84. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  85. /* Default selection, no overrides */
  86. clk_selection = default_clk_select;
  87. } else if (clk_selection == DSI_CLK_NONE) {
  88. clk_selection = 0;
  89. }
  90. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  91. enable ? "Enabling" : "Disabling",
  92. clk_selection & BYTE_CLK ? "yes" : "no",
  93. clk_selection & PIXEL_CLK ? "yes" : "no",
  94. clk_selection & DSI_PHY ? "yes" : "no");
  95. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  96. if (rc) {
  97. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  98. display->name, enable ? "enable" : "disable",
  99. clk_selection, rc);
  100. return rc;
  101. }
  102. display_for_each_ctrl(i, display) {
  103. ctrl = &display->ctrl[i];
  104. if (!ctrl->ctrl || (ctrl == mctrl))
  105. continue;
  106. /**
  107. * In Split DSI usecase we should not enable clock gating on
  108. * DSI PHY1 to ensure no display atrifacts are seen.
  109. */
  110. clk_selection &= ~DSI_PHY;
  111. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  112. clk_selection);
  113. if (rc) {
  114. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  115. display->name, enable ? "enable" : "disable",
  116. clk_selection, rc);
  117. return rc;
  118. }
  119. }
  120. return 0;
  121. }
  122. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  123. bool enable)
  124. {
  125. int i;
  126. struct dsi_display_ctrl *ctrl;
  127. if (!display)
  128. return;
  129. display_for_each_ctrl(i, display) {
  130. ctrl = &display->ctrl[i];
  131. if (!ctrl)
  132. continue;
  133. ctrl->ctrl->esd_check_underway = enable;
  134. }
  135. }
  136. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  137. {
  138. int i;
  139. struct dsi_display_ctrl *ctrl;
  140. if (!display)
  141. return;
  142. display_for_each_ctrl(i, display) {
  143. ctrl = &display->ctrl[i];
  144. if (!ctrl)
  145. continue;
  146. dsi_ctrl_irq_update(ctrl->ctrl, en);
  147. }
  148. }
  149. void dsi_rect_intersect(const struct dsi_rect *r1,
  150. const struct dsi_rect *r2,
  151. struct dsi_rect *result)
  152. {
  153. int l, t, r, b;
  154. if (!r1 || !r2 || !result)
  155. return;
  156. l = max(r1->x, r2->x);
  157. t = max(r1->y, r2->y);
  158. r = min((r1->x + r1->w), (r2->x + r2->w));
  159. b = min((r1->y + r1->h), (r2->y + r2->h));
  160. if (r <= l || b <= t) {
  161. memset(result, 0, sizeof(*result));
  162. } else {
  163. result->x = l;
  164. result->y = t;
  165. result->w = r - l;
  166. result->h = b - t;
  167. }
  168. }
  169. int dsi_display_set_backlight(struct drm_connector *connector,
  170. void *display, u32 bl_lvl)
  171. {
  172. struct dsi_display *dsi_display = display;
  173. struct dsi_panel *panel;
  174. u32 bl_scale, bl_scale_sv;
  175. u64 bl_temp;
  176. int rc = 0;
  177. if (dsi_display == NULL || dsi_display->panel == NULL)
  178. return -EINVAL;
  179. panel = dsi_display->panel;
  180. mutex_lock(&panel->panel_lock);
  181. if (!dsi_panel_initialized(panel)) {
  182. rc = -EINVAL;
  183. goto error;
  184. }
  185. panel->bl_config.bl_level = bl_lvl;
  186. /* scale backlight */
  187. bl_scale = panel->bl_config.bl_scale;
  188. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  189. bl_scale_sv = panel->bl_config.bl_scale_sv;
  190. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  191. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  192. bl_scale, bl_scale_sv, (u32)bl_temp);
  193. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  194. DSI_CORE_CLK, DSI_CLK_ON);
  195. if (rc) {
  196. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  197. dsi_display->name, rc);
  198. goto error;
  199. }
  200. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  201. if (rc)
  202. DSI_ERR("unable to set backlight\n");
  203. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  204. DSI_CORE_CLK, DSI_CLK_OFF);
  205. if (rc) {
  206. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  207. dsi_display->name, rc);
  208. goto error;
  209. }
  210. error:
  211. mutex_unlock(&panel->panel_lock);
  212. return rc;
  213. }
  214. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  215. {
  216. int rc = 0;
  217. int i;
  218. struct dsi_display_ctrl *m_ctrl, *ctrl;
  219. bool skip_op = is_skip_op_required(display);
  220. m_ctrl = &display->ctrl[display->cmd_master_idx];
  221. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  222. if (display->cmd_engine_refcount > 0) {
  223. display->cmd_engine_refcount++;
  224. goto done;
  225. }
  226. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  227. DSI_CTRL_ENGINE_ON, skip_op);
  228. if (rc) {
  229. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  230. display->name, skip_op, rc);
  231. goto done;
  232. }
  233. display_for_each_ctrl(i, display) {
  234. ctrl = &display->ctrl[i];
  235. if (!ctrl->ctrl || (ctrl == m_ctrl))
  236. continue;
  237. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  238. DSI_CTRL_ENGINE_ON, skip_op);
  239. if (rc) {
  240. DSI_ERR(
  241. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  242. display->name, skip_op, rc);
  243. goto error_disable_master;
  244. }
  245. }
  246. display->cmd_engine_refcount++;
  247. goto done;
  248. error_disable_master:
  249. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  250. DSI_CTRL_ENGINE_OFF, skip_op);
  251. done:
  252. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  253. return rc;
  254. }
  255. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  256. {
  257. int rc = 0;
  258. int i;
  259. struct dsi_display_ctrl *m_ctrl, *ctrl;
  260. bool skip_op = is_skip_op_required(display);
  261. m_ctrl = &display->ctrl[display->cmd_master_idx];
  262. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  263. if (display->cmd_engine_refcount == 0) {
  264. DSI_ERR("[%s] Invalid refcount\n", display->name);
  265. goto done;
  266. } else if (display->cmd_engine_refcount > 1) {
  267. display->cmd_engine_refcount--;
  268. goto done;
  269. }
  270. display_for_each_ctrl(i, display) {
  271. ctrl = &display->ctrl[i];
  272. if (!ctrl->ctrl || (ctrl == m_ctrl))
  273. continue;
  274. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  275. DSI_CTRL_ENGINE_OFF, skip_op);
  276. if (rc)
  277. DSI_ERR(
  278. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  279. display->name, skip_op, rc);
  280. }
  281. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  282. DSI_CTRL_ENGINE_OFF, skip_op);
  283. if (rc) {
  284. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  285. display->name, skip_op, rc);
  286. goto error;
  287. }
  288. error:
  289. display->cmd_engine_refcount = 0;
  290. done:
  291. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  292. return rc;
  293. }
  294. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  295. {
  296. struct dsi_display *display;
  297. struct dsi_display_ctrl *display_ctrl;
  298. int rc, cnt;
  299. if (!cb_data) {
  300. DSI_ERR("aspace cb called with invalid cb_data\n");
  301. return;
  302. }
  303. display = (struct dsi_display *)cb_data;
  304. /*
  305. * acquire panel_lock to make sure no commands are in-progress
  306. * while detaching the non-secure context banks
  307. */
  308. dsi_panel_acquire_panel_lock(display->panel);
  309. if (is_detach) {
  310. /* invalidate the stored iova */
  311. display->cmd_buffer_iova = 0;
  312. /* return the virtual address mapping */
  313. msm_gem_put_vaddr(display->tx_cmd_buf);
  314. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  315. } else {
  316. rc = msm_gem_get_iova(display->tx_cmd_buf,
  317. display->aspace, &(display->cmd_buffer_iova));
  318. if (rc) {
  319. DSI_ERR("failed to get the iova rc %d\n", rc);
  320. goto end;
  321. }
  322. display->vaddr =
  323. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  324. if (IS_ERR_OR_NULL(display->vaddr)) {
  325. DSI_ERR("failed to get va rc %d\n", rc);
  326. goto end;
  327. }
  328. }
  329. display_for_each_ctrl(cnt, display) {
  330. display_ctrl = &display->ctrl[cnt];
  331. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  332. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  333. display_ctrl->ctrl->vaddr = display->vaddr;
  334. display_ctrl->ctrl->secure_mode = is_detach;
  335. }
  336. end:
  337. /* release panel_lock */
  338. dsi_panel_release_panel_lock(display->panel);
  339. }
  340. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  341. {
  342. struct dsi_display *display = (struct dsi_display *)data;
  343. /*
  344. * This irq handler is used for sole purpose of identifying
  345. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  346. * in case of display not being initialized yet
  347. */
  348. if (!display)
  349. return IRQ_HANDLED;
  350. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  351. complete_all(&display->esd_te_gate);
  352. return IRQ_HANDLED;
  353. }
  354. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  355. bool enable)
  356. {
  357. if (!display) {
  358. DSI_ERR("Invalid params\n");
  359. return;
  360. }
  361. /* Handle unbalanced irq enable/disable calls */
  362. if (enable && !display->is_te_irq_enabled) {
  363. enable_irq(gpio_to_irq(display->disp_te_gpio));
  364. display->is_te_irq_enabled = true;
  365. } else if (!enable && display->is_te_irq_enabled) {
  366. disable_irq(gpio_to_irq(display->disp_te_gpio));
  367. display->is_te_irq_enabled = false;
  368. }
  369. }
  370. static void dsi_display_register_te_irq(struct dsi_display *display)
  371. {
  372. int rc = 0;
  373. struct platform_device *pdev;
  374. struct device *dev;
  375. unsigned int te_irq;
  376. pdev = display->pdev;
  377. if (!pdev) {
  378. DSI_ERR("invalid platform device\n");
  379. return;
  380. }
  381. dev = &pdev->dev;
  382. if (!dev) {
  383. DSI_ERR("invalid device\n");
  384. return;
  385. }
  386. if (display->trusted_vm_env) {
  387. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  388. return;
  389. }
  390. if (!gpio_is_valid(display->disp_te_gpio)) {
  391. rc = -EINVAL;
  392. goto error;
  393. }
  394. init_completion(&display->esd_te_gate);
  395. te_irq = gpio_to_irq(display->disp_te_gpio);
  396. /* Avoid deferred spurious irqs with disable_irq() */
  397. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  398. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  399. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  400. "TE_GPIO", display);
  401. if (rc) {
  402. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  403. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  404. goto error;
  405. }
  406. disable_irq(te_irq);
  407. display->is_te_irq_enabled = false;
  408. return;
  409. error:
  410. /* disable the TE based ESD check */
  411. DSI_WARN("Unable to register for TE IRQ\n");
  412. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  413. display->panel->esd_config.esd_enabled = false;
  414. }
  415. /* Allocate memory for cmd dma tx buffer */
  416. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  417. {
  418. int rc = 0, cnt = 0;
  419. struct dsi_display_ctrl *display_ctrl;
  420. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  421. SZ_4K,
  422. MSM_BO_UNCACHED);
  423. if ((display->tx_cmd_buf) == NULL) {
  424. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  425. rc = -ENOMEM;
  426. goto error;
  427. }
  428. display->cmd_buffer_size = SZ_4K;
  429. display->aspace = msm_gem_smmu_address_space_get(
  430. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  431. if (PTR_ERR(display->aspace) == -ENODEV) {
  432. display->aspace = NULL;
  433. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  434. } else if (IS_ERR_OR_NULL(display->aspace)) {
  435. rc = PTR_ERR(display->aspace);
  436. display->aspace = NULL;
  437. DSI_ERR("failed to get aspace %d\n", rc);
  438. goto free_gem;
  439. } else if (display->aspace) {
  440. /* register to aspace */
  441. rc = msm_gem_address_space_register_cb(display->aspace,
  442. dsi_display_aspace_cb_locked, (void *)display);
  443. if (rc) {
  444. DSI_ERR("failed to register callback %d\n", rc);
  445. goto free_gem;
  446. }
  447. }
  448. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  449. &(display->cmd_buffer_iova));
  450. if (rc) {
  451. DSI_ERR("failed to get the iova rc %d\n", rc);
  452. goto free_aspace_cb;
  453. }
  454. display->vaddr =
  455. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  456. if (IS_ERR_OR_NULL(display->vaddr)) {
  457. DSI_ERR("failed to get va rc %d\n", rc);
  458. rc = -EINVAL;
  459. goto put_iova;
  460. }
  461. display_for_each_ctrl(cnt, display) {
  462. display_ctrl = &display->ctrl[cnt];
  463. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  464. display_ctrl->ctrl->cmd_buffer_iova =
  465. display->cmd_buffer_iova;
  466. display_ctrl->ctrl->vaddr = display->vaddr;
  467. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  468. }
  469. return rc;
  470. put_iova:
  471. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  472. free_aspace_cb:
  473. msm_gem_address_space_unregister_cb(display->aspace,
  474. dsi_display_aspace_cb_locked, display);
  475. free_gem:
  476. mutex_lock(&display->drm_dev->struct_mutex);
  477. msm_gem_free_object(display->tx_cmd_buf);
  478. mutex_unlock(&display->drm_dev->struct_mutex);
  479. error:
  480. return rc;
  481. }
  482. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  483. {
  484. int i, j = 0;
  485. int len = 0, *lenp;
  486. int group = 0, count = 0;
  487. struct drm_panel_esd_config *config;
  488. if (!panel)
  489. return false;
  490. config = &(panel->esd_config);
  491. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  492. count = config->status_cmd.count;
  493. for (i = 0; i < count; i++)
  494. len += lenp[i];
  495. for (i = 0; i < len; i++)
  496. j += len;
  497. for (j = 0; j < config->groups; ++j) {
  498. for (i = 0; i < len; ++i) {
  499. if (config->return_buf[i] !=
  500. config->status_value[group + i]) {
  501. DRM_ERROR("mismatch: 0x%x\n",
  502. config->return_buf[i]);
  503. break;
  504. }
  505. }
  506. if (i == len)
  507. return true;
  508. group += len;
  509. }
  510. return false;
  511. }
  512. static void dsi_display_parse_te_data(struct dsi_display *display)
  513. {
  514. struct platform_device *pdev;
  515. struct device *dev;
  516. int rc = 0;
  517. u32 val = 0;
  518. pdev = display->pdev;
  519. if (!pdev) {
  520. DSI_ERR("Invalid platform device\n");
  521. return;
  522. }
  523. dev = &pdev->dev;
  524. if (!dev) {
  525. DSI_ERR("Invalid platform device\n");
  526. return;
  527. }
  528. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  529. "qcom,platform-te-gpio", 0);
  530. if (display->fw)
  531. rc = dsi_parser_read_u32(display->parser_node,
  532. "qcom,panel-te-source", &val);
  533. else
  534. rc = of_property_read_u32(dev->of_node,
  535. "qcom,panel-te-source", &val);
  536. if (rc || (val > MAX_TE_SOURCE_ID)) {
  537. DSI_ERR("invalid vsync source selection\n");
  538. val = 0;
  539. }
  540. display->te_source = val;
  541. }
  542. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  543. struct dsi_panel *panel)
  544. {
  545. int i, rc = 0, count = 0, start = 0, *lenp;
  546. struct drm_panel_esd_config *config;
  547. struct dsi_cmd_desc *cmds;
  548. u32 flags = 0;
  549. if (!panel || !ctrl || !ctrl->ctrl)
  550. return -EINVAL;
  551. /*
  552. * When DSI controller is not in initialized state, we do not want to
  553. * report a false ESD failure and hence we defer until next read
  554. * happen.
  555. */
  556. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  557. return 1;
  558. config = &(panel->esd_config);
  559. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  560. count = config->status_cmd.count;
  561. cmds = config->status_cmd.cmds;
  562. flags |= (DSI_CTRL_CMD_FETCH_MEMORY | DSI_CTRL_CMD_READ);
  563. if (ctrl->ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)
  564. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  565. for (i = 0; i < count; ++i) {
  566. memset(config->status_buf, 0x0, SZ_4K);
  567. if (cmds[i].last_command) {
  568. cmds[i].msg.flags |= MIPI_DSI_MSG_LASTCOMMAND;
  569. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  570. }
  571. if ((cmds[i].msg.flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  572. (panel->panel_initialized))
  573. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  574. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  575. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  576. cmds[i].msg.rx_buf = config->status_buf;
  577. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  578. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i].msg, &flags);
  579. if (rc <= 0) {
  580. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  581. return rc;
  582. }
  583. memcpy(config->return_buf + start,
  584. config->status_buf, lenp[i]);
  585. start += lenp[i];
  586. }
  587. return rc;
  588. }
  589. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  590. struct dsi_panel *panel)
  591. {
  592. int rc = 0;
  593. rc = dsi_display_read_status(ctrl, panel);
  594. if (rc <= 0) {
  595. goto exit;
  596. } else {
  597. /*
  598. * panel status read successfully.
  599. * check for validity of the data read back.
  600. */
  601. rc = dsi_display_validate_reg_read(panel);
  602. if (!rc) {
  603. rc = -EINVAL;
  604. goto exit;
  605. }
  606. }
  607. exit:
  608. return rc;
  609. }
  610. static int dsi_display_status_reg_read(struct dsi_display *display)
  611. {
  612. int rc = 0, i;
  613. struct dsi_display_ctrl *m_ctrl, *ctrl;
  614. DSI_DEBUG(" ++\n");
  615. m_ctrl = &display->ctrl[display->cmd_master_idx];
  616. if (display->tx_cmd_buf == NULL) {
  617. rc = dsi_host_alloc_cmd_tx_buffer(display);
  618. if (rc) {
  619. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  620. goto done;
  621. }
  622. }
  623. rc = dsi_display_cmd_engine_enable(display);
  624. if (rc) {
  625. DSI_ERR("cmd engine enable failed\n");
  626. return -EPERM;
  627. }
  628. rc = dsi_display_validate_status(m_ctrl, display->panel);
  629. if (rc <= 0) {
  630. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  631. display->name, rc);
  632. goto exit;
  633. }
  634. if (!display->panel->sync_broadcast_en)
  635. goto exit;
  636. display_for_each_ctrl(i, display) {
  637. ctrl = &display->ctrl[i];
  638. if (ctrl == m_ctrl)
  639. continue;
  640. rc = dsi_display_validate_status(ctrl, display->panel);
  641. if (rc <= 0) {
  642. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  643. display->name, rc);
  644. goto exit;
  645. }
  646. }
  647. exit:
  648. dsi_display_cmd_engine_disable(display);
  649. done:
  650. return rc;
  651. }
  652. static int dsi_display_status_bta_request(struct dsi_display *display)
  653. {
  654. int rc = 0;
  655. DSI_DEBUG(" ++\n");
  656. /* TODO: trigger SW BTA and wait for acknowledgment */
  657. return rc;
  658. }
  659. static int dsi_display_status_check_te(struct dsi_display *display,
  660. int rechecks)
  661. {
  662. int rc = 1, i = 0;
  663. int const esd_te_timeout = msecs_to_jiffies(3*20);
  664. dsi_display_change_te_irq_status(display, true);
  665. for (i = 0; i < rechecks; i++) {
  666. reinit_completion(&display->esd_te_gate);
  667. if (!wait_for_completion_timeout(&display->esd_te_gate,
  668. esd_te_timeout)) {
  669. DSI_ERR("TE check failed\n");
  670. dsi_display_change_te_irq_status(display, false);
  671. return -EINVAL;
  672. }
  673. }
  674. dsi_display_change_te_irq_status(display, false);
  675. return rc;
  676. }
  677. int dsi_display_check_status(struct drm_connector *connector, void *display,
  678. bool te_check_override)
  679. {
  680. struct dsi_display *dsi_display = display;
  681. struct dsi_panel *panel;
  682. u32 status_mode;
  683. int rc = 0x1, ret;
  684. u32 mask;
  685. int te_rechecks = 1;
  686. if (!dsi_display || !dsi_display->panel)
  687. return -EINVAL;
  688. panel = dsi_display->panel;
  689. dsi_panel_acquire_panel_lock(panel);
  690. if (!panel->panel_initialized) {
  691. DSI_DEBUG("Panel not initialized\n");
  692. goto release_panel_lock;
  693. }
  694. /* Prevent another ESD check,when ESD recovery is underway */
  695. if (atomic_read(&panel->esd_recovery_pending))
  696. goto release_panel_lock;
  697. status_mode = panel->esd_config.status_mode;
  698. if (status_mode == ESD_MODE_SW_SIM_SUCCESS)
  699. goto release_panel_lock;
  700. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  701. rc = -EINVAL;
  702. goto release_panel_lock;
  703. }
  704. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  705. if (te_check_override)
  706. te_rechecks = MAX_TE_RECHECKS;
  707. ret = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  708. DSI_ALL_CLKS, DSI_CLK_ON);
  709. if (ret)
  710. goto release_panel_lock;
  711. /* Mask error interrupts before attempting ESD read */
  712. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  713. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  714. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask, true);
  715. if (status_mode == ESD_MODE_REG_READ) {
  716. rc = dsi_display_status_reg_read(dsi_display);
  717. } else if (status_mode == ESD_MODE_SW_BTA) {
  718. rc = dsi_display_status_bta_request(dsi_display);
  719. } else if (status_mode == ESD_MODE_PANEL_TE) {
  720. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  721. te_check_override = false;
  722. } else {
  723. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  724. panel->esd_config.esd_enabled = false;
  725. }
  726. if (rc <= 0 && te_check_override)
  727. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  728. /* Unmask error interrupts if check passed*/
  729. if (rc > 0) {
  730. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  731. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask,
  732. false);
  733. if (te_check_override && panel->esd_config.esd_enabled == false)
  734. rc = dsi_display_status_check_te(dsi_display,
  735. te_rechecks);
  736. }
  737. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  738. DSI_ALL_CLKS, DSI_CLK_OFF);
  739. /* Handle Panel failures during display disable sequence */
  740. if (rc <=0)
  741. atomic_set(&panel->esd_recovery_pending, 1);
  742. release_panel_lock:
  743. dsi_panel_release_panel_lock(panel);
  744. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  745. return rc;
  746. }
  747. static int dsi_display_cmd_prepare(const char *cmd_buf, u32 cmd_buf_len,
  748. struct dsi_cmd_desc *cmd, u8 *payload, u32 payload_len)
  749. {
  750. int i;
  751. memset(cmd, 0x00, sizeof(*cmd));
  752. cmd->msg.type = cmd_buf[0];
  753. cmd->last_command = (cmd_buf[1] == 1);
  754. cmd->msg.channel = cmd_buf[2];
  755. cmd->msg.flags = cmd_buf[3];
  756. cmd->msg.ctrl = 0;
  757. cmd->post_wait_ms = cmd->msg.wait_ms = cmd_buf[4];
  758. cmd->msg.tx_len = ((cmd_buf[5] << 8) | (cmd_buf[6]));
  759. if (cmd->msg.tx_len > payload_len) {
  760. DSI_ERR("Incorrect payload length tx_len %zu, payload_len %d\n",
  761. cmd->msg.tx_len, payload_len);
  762. return -EINVAL;
  763. }
  764. if (cmd->last_command)
  765. cmd->msg.flags |= MIPI_DSI_MSG_LASTCOMMAND;
  766. for (i = 0; i < cmd->msg.tx_len; i++)
  767. payload[i] = cmd_buf[7 + i];
  768. cmd->msg.tx_buf = payload;
  769. return 0;
  770. }
  771. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  772. bool *state)
  773. {
  774. struct dsi_display_ctrl *ctrl;
  775. int i, rc = -EINVAL;
  776. display_for_each_ctrl(i, dsi_display) {
  777. ctrl = &dsi_display->ctrl[i];
  778. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  779. if (rc)
  780. break;
  781. }
  782. return rc;
  783. }
  784. static int dsi_display_cmd_rx(struct dsi_display *display,
  785. struct dsi_cmd_desc *cmd)
  786. {
  787. struct dsi_display_ctrl *m_ctrl = NULL;
  788. u32 mask = 0, flags = 0;
  789. int rc = 0;
  790. if (!display || !display->panel)
  791. return -EINVAL;
  792. m_ctrl = &display->ctrl[display->cmd_master_idx];
  793. if (!m_ctrl || !m_ctrl->ctrl)
  794. return -EINVAL;
  795. /* acquire panel_lock to make sure no commands are in progress */
  796. dsi_panel_acquire_panel_lock(display->panel);
  797. if (!display->panel->panel_initialized) {
  798. DSI_DEBUG("panel not initialized\n");
  799. goto release_panel_lock;
  800. }
  801. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  802. DSI_ALL_CLKS, DSI_CLK_ON);
  803. if (rc)
  804. goto release_panel_lock;
  805. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  806. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  807. rc = dsi_display_cmd_engine_enable(display);
  808. if (rc) {
  809. DSI_ERR("cmd engine enable failed rc = %d\n", rc);
  810. goto error;
  811. }
  812. flags |= (DSI_CTRL_CMD_FETCH_MEMORY | DSI_CTRL_CMD_READ);
  813. if ((m_ctrl->ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) ||
  814. ((cmd->msg.flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  815. (display->panel->panel_initialized)))
  816. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  817. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, &cmd->msg, &flags);
  818. if (rc <= 0)
  819. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  820. dsi_display_cmd_engine_disable(display);
  821. error:
  822. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  823. dsi_display_clk_ctrl(display->dsi_clk_handle,
  824. DSI_ALL_CLKS, DSI_CLK_OFF);
  825. release_panel_lock:
  826. dsi_panel_release_panel_lock(display->panel);
  827. return rc;
  828. }
  829. int dsi_display_cmd_transfer(struct drm_connector *connector,
  830. void *display, const char *cmd_buf,
  831. u32 cmd_buf_len)
  832. {
  833. struct dsi_display *dsi_display = display;
  834. struct dsi_cmd_desc cmd;
  835. u8 cmd_payload[MAX_CMD_PAYLOAD_SIZE];
  836. int rc = 0;
  837. bool state = false;
  838. if (!dsi_display || !cmd_buf) {
  839. DSI_ERR("[DSI] invalid params\n");
  840. return -EINVAL;
  841. }
  842. DSI_DEBUG("[DSI] Display command transfer\n");
  843. rc = dsi_display_cmd_prepare(cmd_buf, cmd_buf_len,
  844. &cmd, cmd_payload, MAX_CMD_PAYLOAD_SIZE);
  845. if (rc) {
  846. DSI_ERR("[DSI] command prepare failed. rc %d\n", rc);
  847. return rc;
  848. }
  849. mutex_lock(&dsi_display->display_lock);
  850. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  851. /**
  852. * Handle scenario where a command transfer is initiated through
  853. * sysfs interface when device is in suepnd state.
  854. */
  855. if (!rc && !state) {
  856. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  857. );
  858. rc = -EPERM;
  859. goto end;
  860. }
  861. if (rc || !state) {
  862. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  863. state, rc);
  864. rc = -EPERM;
  865. goto end;
  866. }
  867. rc = dsi_display->host.ops->transfer(&dsi_display->host,
  868. &cmd.msg);
  869. end:
  870. mutex_unlock(&dsi_display->display_lock);
  871. return rc;
  872. }
  873. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  874. bool enable)
  875. {
  876. int i;
  877. struct dsi_display_ctrl *ctrl;
  878. if (!display || !display->panel->host_config.force_hs_clk_lane)
  879. return;
  880. display_for_each_ctrl(i, display) {
  881. ctrl = &display->ctrl[i];
  882. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  883. }
  884. }
  885. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  886. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  887. {
  888. struct dsi_display *dsi_display = display;
  889. struct dsi_cmd_desc cmd = {};
  890. u8 cmd_payload[MAX_CMD_PAYLOAD_SIZE] = {0};
  891. bool state = false;
  892. int rc = -1;
  893. if (!dsi_display || !cmd_buf || !recv_buf) {
  894. DSI_ERR("[DSI] invalid params\n");
  895. return -EINVAL;
  896. }
  897. rc = dsi_display_cmd_prepare(cmd_buf, cmd_buf_len,
  898. &cmd, cmd_payload, MAX_CMD_PAYLOAD_SIZE);
  899. if (rc) {
  900. DSI_ERR("[DSI] command prepare failed, rc = %d\n", rc);
  901. return rc;
  902. }
  903. cmd.msg.rx_buf = recv_buf;
  904. cmd.msg.rx_len = recv_buf_len;
  905. mutex_lock(&dsi_display->display_lock);
  906. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  907. if (rc || !state) {
  908. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  909. state, rc);
  910. rc = -EPERM;
  911. goto end;
  912. }
  913. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  914. if (rc <= 0)
  915. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  916. end:
  917. mutex_unlock(&dsi_display->display_lock);
  918. return rc;
  919. }
  920. int dsi_display_soft_reset(void *display)
  921. {
  922. struct dsi_display *dsi_display;
  923. struct dsi_display_ctrl *ctrl;
  924. int rc = 0;
  925. int i;
  926. if (!display)
  927. return -EINVAL;
  928. dsi_display = display;
  929. display_for_each_ctrl(i, dsi_display) {
  930. ctrl = &dsi_display->ctrl[i];
  931. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  932. if (rc) {
  933. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  934. dsi_display->name, i, rc);
  935. break;
  936. }
  937. }
  938. return rc;
  939. }
  940. enum dsi_pixel_format dsi_display_get_dst_format(
  941. struct drm_connector *connector,
  942. void *display)
  943. {
  944. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  945. struct dsi_display *dsi_display = (struct dsi_display *)display;
  946. if (!dsi_display || !dsi_display->panel) {
  947. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  948. dsi_display,
  949. ((dsi_display) ? dsi_display->panel : NULL));
  950. return format;
  951. }
  952. format = dsi_display->panel->host_config.dst_format;
  953. return format;
  954. }
  955. static void _dsi_display_setup_misr(struct dsi_display *display)
  956. {
  957. int i;
  958. display_for_each_ctrl(i, display) {
  959. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  960. display->misr_enable,
  961. display->misr_frame_count);
  962. }
  963. }
  964. int dsi_display_set_power(struct drm_connector *connector,
  965. int power_mode, void *disp)
  966. {
  967. struct dsi_display *display = disp;
  968. int rc = 0;
  969. if (!display || !display->panel) {
  970. DSI_ERR("invalid display/panel\n");
  971. return -EINVAL;
  972. }
  973. switch (power_mode) {
  974. case SDE_MODE_DPMS_LP1:
  975. rc = dsi_panel_set_lp1(display->panel);
  976. break;
  977. case SDE_MODE_DPMS_LP2:
  978. rc = dsi_panel_set_lp2(display->panel);
  979. break;
  980. case SDE_MODE_DPMS_ON:
  981. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  982. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  983. rc = dsi_panel_set_nolp(display->panel);
  984. break;
  985. case SDE_MODE_DPMS_OFF:
  986. default:
  987. return rc;
  988. }
  989. DSI_DEBUG("Power mode transition from %d to %d %s",
  990. display->panel->power_mode, power_mode,
  991. rc ? "failed" : "successful");
  992. if (!rc)
  993. display->panel->power_mode = power_mode;
  994. return rc;
  995. }
  996. #ifdef CONFIG_DEBUG_FS
  997. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  998. {
  999. u32 status_mode = 0;
  1000. if (!display->panel) {
  1001. DSI_ERR("Invalid panel data\n");
  1002. return false;
  1003. }
  1004. status_mode = display->panel->esd_config.status_mode;
  1005. if (status_mode == ESD_MODE_PANEL_TE &&
  1006. gpio_is_valid(display->disp_te_gpio))
  1007. return true;
  1008. return false;
  1009. }
  1010. static ssize_t debugfs_dump_info_read(struct file *file,
  1011. char __user *user_buf,
  1012. size_t user_len,
  1013. loff_t *ppos)
  1014. {
  1015. struct dsi_display *display = file->private_data;
  1016. char *buf;
  1017. u32 len = 0;
  1018. int i;
  1019. if (!display)
  1020. return -ENODEV;
  1021. if (*ppos)
  1022. return 0;
  1023. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1024. if (!buf)
  1025. return -ENOMEM;
  1026. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1027. len += snprintf(buf + len, (SZ_4K - len),
  1028. "\tResolution = %dx%d\n",
  1029. display->config.video_timing.h_active,
  1030. display->config.video_timing.v_active);
  1031. display_for_each_ctrl(i, display) {
  1032. len += snprintf(buf + len, (SZ_4K - len),
  1033. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1034. i, display->ctrl[i].ctrl->name,
  1035. display->ctrl[i].phy->name);
  1036. }
  1037. len += snprintf(buf + len, (SZ_4K - len),
  1038. "\tPanel = %s\n", display->panel->name);
  1039. len += snprintf(buf + len, (SZ_4K - len),
  1040. "\tClock master = %s\n",
  1041. display->ctrl[display->clk_master_idx].ctrl->name);
  1042. if (len > user_len)
  1043. len = user_len;
  1044. if (copy_to_user(user_buf, buf, len)) {
  1045. kfree(buf);
  1046. return -EFAULT;
  1047. }
  1048. *ppos += len;
  1049. kfree(buf);
  1050. return len;
  1051. }
  1052. static ssize_t debugfs_misr_setup(struct file *file,
  1053. const char __user *user_buf,
  1054. size_t user_len,
  1055. loff_t *ppos)
  1056. {
  1057. struct dsi_display *display = file->private_data;
  1058. char *buf;
  1059. int rc = 0;
  1060. size_t len;
  1061. u32 enable, frame_count;
  1062. if (!display)
  1063. return -ENODEV;
  1064. if (*ppos)
  1065. return 0;
  1066. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1067. if (!buf)
  1068. return -ENOMEM;
  1069. /* leave room for termination char */
  1070. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1071. if (copy_from_user(buf, user_buf, len)) {
  1072. rc = -EINVAL;
  1073. goto error;
  1074. }
  1075. buf[len] = '\0'; /* terminate the string */
  1076. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1077. rc = -EINVAL;
  1078. goto error;
  1079. }
  1080. display->misr_enable = enable;
  1081. display->misr_frame_count = frame_count;
  1082. mutex_lock(&display->display_lock);
  1083. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1084. DSI_CORE_CLK, DSI_CLK_ON);
  1085. if (rc) {
  1086. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1087. display->name, rc);
  1088. goto unlock;
  1089. }
  1090. _dsi_display_setup_misr(display);
  1091. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1092. DSI_CORE_CLK, DSI_CLK_OFF);
  1093. if (rc) {
  1094. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1095. display->name, rc);
  1096. goto unlock;
  1097. }
  1098. rc = user_len;
  1099. unlock:
  1100. mutex_unlock(&display->display_lock);
  1101. error:
  1102. kfree(buf);
  1103. return rc;
  1104. }
  1105. static ssize_t debugfs_misr_read(struct file *file,
  1106. char __user *user_buf,
  1107. size_t user_len,
  1108. loff_t *ppos)
  1109. {
  1110. struct dsi_display *display = file->private_data;
  1111. char *buf;
  1112. u32 len = 0;
  1113. int rc = 0;
  1114. struct dsi_ctrl *dsi_ctrl;
  1115. int i;
  1116. u32 misr;
  1117. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1118. if (!display)
  1119. return -ENODEV;
  1120. if (*ppos)
  1121. return 0;
  1122. buf = kzalloc(max_len, GFP_KERNEL);
  1123. if (ZERO_OR_NULL_PTR(buf))
  1124. return -ENOMEM;
  1125. mutex_lock(&display->display_lock);
  1126. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1127. DSI_CORE_CLK, DSI_CLK_ON);
  1128. if (rc) {
  1129. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1130. display->name, rc);
  1131. goto error;
  1132. }
  1133. display_for_each_ctrl(i, display) {
  1134. dsi_ctrl = display->ctrl[i].ctrl;
  1135. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1136. len += snprintf((buf + len), max_len - len,
  1137. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1138. if (len >= max_len)
  1139. break;
  1140. }
  1141. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1142. DSI_CORE_CLK, DSI_CLK_OFF);
  1143. if (rc) {
  1144. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1145. display->name, rc);
  1146. goto error;
  1147. }
  1148. if (copy_to_user(user_buf, buf, max_len)) {
  1149. rc = -EFAULT;
  1150. goto error;
  1151. }
  1152. *ppos += len;
  1153. error:
  1154. mutex_unlock(&display->display_lock);
  1155. kfree(buf);
  1156. return len;
  1157. }
  1158. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1159. const char __user *user_buf,
  1160. size_t user_len,
  1161. loff_t *ppos)
  1162. {
  1163. struct dsi_display *display = file->private_data;
  1164. char *buf;
  1165. int rc = 0;
  1166. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1167. u32 esd_trigger;
  1168. size_t len;
  1169. if (!display)
  1170. return -ENODEV;
  1171. if (*ppos)
  1172. return 0;
  1173. if (user_len > sizeof(u32))
  1174. return -EINVAL;
  1175. if (!user_len || !user_buf)
  1176. return -EINVAL;
  1177. if (!display->panel ||
  1178. atomic_read(&display->panel->esd_recovery_pending))
  1179. return user_len;
  1180. if (!esd_config->esd_enabled) {
  1181. DSI_ERR("ESD feature is not enabled\n");
  1182. return -EINVAL;
  1183. }
  1184. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1185. if (!buf)
  1186. return -ENOMEM;
  1187. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1188. if (copy_from_user(buf, user_buf, len)) {
  1189. rc = -EINVAL;
  1190. goto error;
  1191. }
  1192. buf[len] = '\0'; /* terminate the string */
  1193. if (kstrtouint(buf, 10, &esd_trigger)) {
  1194. rc = -EINVAL;
  1195. goto error;
  1196. }
  1197. if (esd_trigger != 1) {
  1198. rc = -EINVAL;
  1199. goto error;
  1200. }
  1201. display->esd_trigger = esd_trigger;
  1202. if (display->esd_trigger) {
  1203. DSI_INFO("ESD attack triggered by user\n");
  1204. rc = dsi_panel_trigger_esd_attack(display->panel);
  1205. if (rc) {
  1206. DSI_ERR("Failed to trigger ESD attack\n");
  1207. goto error;
  1208. }
  1209. }
  1210. rc = len;
  1211. error:
  1212. kfree(buf);
  1213. return rc;
  1214. }
  1215. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1216. const char __user *user_buf,
  1217. size_t user_len,
  1218. loff_t *ppos)
  1219. {
  1220. struct dsi_display *display = file->private_data;
  1221. struct drm_panel_esd_config *esd_config;
  1222. char *buf;
  1223. int rc = 0;
  1224. size_t len;
  1225. if (!display)
  1226. return -ENODEV;
  1227. if (*ppos)
  1228. return 0;
  1229. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1230. if (ZERO_OR_NULL_PTR(buf))
  1231. return -ENOMEM;
  1232. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1233. if (copy_from_user(buf, user_buf, len)) {
  1234. rc = -EINVAL;
  1235. goto error;
  1236. }
  1237. buf[len] = '\0'; /* terminate the string */
  1238. if (!display->panel) {
  1239. rc = -EINVAL;
  1240. goto error;
  1241. }
  1242. esd_config = &display->panel->esd_config;
  1243. if (!esd_config) {
  1244. DSI_ERR("Invalid panel esd config\n");
  1245. rc = -EINVAL;
  1246. goto error;
  1247. }
  1248. if (!esd_config->esd_enabled)
  1249. goto error;
  1250. if (!strcmp(buf, "te_signal_check\n")) {
  1251. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  1252. DSI_INFO("TE based ESD check for Video Mode panels is not allowed\n");
  1253. goto error;
  1254. }
  1255. DSI_INFO("ESD check is switched to TE mode by user\n");
  1256. esd_config->status_mode = ESD_MODE_PANEL_TE;
  1257. dsi_display_change_te_irq_status(display, true);
  1258. }
  1259. if (!strcmp(buf, "reg_read\n")) {
  1260. DSI_INFO("ESD check is switched to reg read by user\n");
  1261. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1262. if (rc) {
  1263. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1264. rc);
  1265. rc = user_len;
  1266. goto error;
  1267. }
  1268. esd_config->status_mode = ESD_MODE_REG_READ;
  1269. if (dsi_display_is_te_based_esd(display))
  1270. dsi_display_change_te_irq_status(display, false);
  1271. }
  1272. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1273. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1274. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1275. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1276. rc = len;
  1277. error:
  1278. kfree(buf);
  1279. return rc;
  1280. }
  1281. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1282. char __user *user_buf,
  1283. size_t user_len,
  1284. loff_t *ppos)
  1285. {
  1286. struct dsi_display *display = file->private_data;
  1287. struct drm_panel_esd_config *esd_config;
  1288. char *buf;
  1289. int rc = 0;
  1290. size_t len = 0;
  1291. if (!display)
  1292. return -ENODEV;
  1293. if (*ppos)
  1294. return 0;
  1295. if (!display->panel) {
  1296. DSI_ERR("invalid panel data\n");
  1297. return -EINVAL;
  1298. }
  1299. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1300. if (ZERO_OR_NULL_PTR(buf))
  1301. return -ENOMEM;
  1302. esd_config = &display->panel->esd_config;
  1303. if (!esd_config) {
  1304. DSI_ERR("Invalid panel esd config\n");
  1305. rc = -EINVAL;
  1306. goto error;
  1307. }
  1308. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1309. if (!esd_config->esd_enabled) {
  1310. rc = snprintf(buf, len, "ESD feature not enabled");
  1311. goto output_mode;
  1312. }
  1313. switch (esd_config->status_mode) {
  1314. case ESD_MODE_REG_READ:
  1315. rc = snprintf(buf, len, "reg_read");
  1316. break;
  1317. case ESD_MODE_PANEL_TE:
  1318. rc = snprintf(buf, len, "te_signal_check");
  1319. break;
  1320. case ESD_MODE_SW_SIM_FAILURE:
  1321. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1322. break;
  1323. case ESD_MODE_SW_SIM_SUCCESS:
  1324. rc = snprintf(buf, len, "esd_sw_sim_success");
  1325. break;
  1326. default:
  1327. rc = snprintf(buf, len, "invalid");
  1328. break;
  1329. }
  1330. output_mode:
  1331. if (!rc) {
  1332. rc = -EINVAL;
  1333. goto error;
  1334. }
  1335. if (copy_to_user(user_buf, buf, len)) {
  1336. rc = -EFAULT;
  1337. goto error;
  1338. }
  1339. *ppos += len;
  1340. error:
  1341. kfree(buf);
  1342. return len;
  1343. }
  1344. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1345. const char __user *user_buf,
  1346. size_t user_len,
  1347. loff_t *ppos)
  1348. {
  1349. struct dsi_display *display = file->private_data;
  1350. struct dsi_display_ctrl *display_ctrl;
  1351. char *buf;
  1352. int rc = 0;
  1353. u32 line = 0, window = 0;
  1354. size_t len;
  1355. int i;
  1356. if (!display)
  1357. return -ENODEV;
  1358. if (*ppos)
  1359. return 0;
  1360. buf = kzalloc(256, GFP_KERNEL);
  1361. if (ZERO_OR_NULL_PTR(buf))
  1362. return -ENOMEM;
  1363. len = min_t(size_t, user_len, 255);
  1364. if (copy_from_user(buf, user_buf, len)) {
  1365. rc = -EINVAL;
  1366. goto error;
  1367. }
  1368. buf[len] = '\0'; /* terminate the string */
  1369. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1370. return -EFAULT;
  1371. display_for_each_ctrl(i, display) {
  1372. struct dsi_ctrl *ctrl;
  1373. display_ctrl = &display->ctrl[i];
  1374. if (!display_ctrl->ctrl)
  1375. continue;
  1376. ctrl = display_ctrl->ctrl;
  1377. ctrl->host_config.common_config.dma_sched_line = line;
  1378. ctrl->host_config.common_config.dma_sched_window = window;
  1379. }
  1380. rc = len;
  1381. error:
  1382. kfree(buf);
  1383. return rc;
  1384. }
  1385. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1386. char __user *user_buf,
  1387. size_t user_len,
  1388. loff_t *ppos)
  1389. {
  1390. struct dsi_display *display = file->private_data;
  1391. struct dsi_display_ctrl *m_ctrl;
  1392. struct dsi_ctrl *ctrl;
  1393. char *buf;
  1394. u32 len = 0;
  1395. int rc = 0;
  1396. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1397. if (!display)
  1398. return -ENODEV;
  1399. if (*ppos)
  1400. return 0;
  1401. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1402. ctrl = m_ctrl->ctrl;
  1403. buf = kzalloc(max_len, GFP_KERNEL);
  1404. if (ZERO_OR_NULL_PTR(buf))
  1405. return -ENOMEM;
  1406. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1407. ctrl->host_config.common_config.dma_sched_line);
  1408. len += scnprintf((buf + len), max_len - len,
  1409. "Schedule command window width: %d\n",
  1410. ctrl->host_config.common_config.dma_sched_window);
  1411. if (len > max_len)
  1412. len = max_len;
  1413. if (copy_to_user(user_buf, buf, len)) {
  1414. rc = -EFAULT;
  1415. goto error;
  1416. }
  1417. *ppos += len;
  1418. error:
  1419. kfree(buf);
  1420. return len;
  1421. }
  1422. static const struct file_operations dump_info_fops = {
  1423. .open = simple_open,
  1424. .read = debugfs_dump_info_read,
  1425. };
  1426. static const struct file_operations misr_data_fops = {
  1427. .open = simple_open,
  1428. .read = debugfs_misr_read,
  1429. .write = debugfs_misr_setup,
  1430. };
  1431. static const struct file_operations esd_trigger_fops = {
  1432. .open = simple_open,
  1433. .write = debugfs_esd_trigger_check,
  1434. };
  1435. static const struct file_operations esd_check_mode_fops = {
  1436. .open = simple_open,
  1437. .write = debugfs_alter_esd_check_mode,
  1438. .read = debugfs_read_esd_check_mode,
  1439. };
  1440. static const struct file_operations dsi_command_scheduling_fops = {
  1441. .open = simple_open,
  1442. .write = debugfs_update_cmd_scheduling_params,
  1443. .read = debugfs_read_cmd_scheduling_params,
  1444. };
  1445. static int dsi_display_debugfs_init(struct dsi_display *display)
  1446. {
  1447. int rc = 0;
  1448. struct dentry *dir, *dump_file, *misr_data;
  1449. char name[MAX_NAME_SIZE];
  1450. int i;
  1451. dir = debugfs_create_dir(display->name, NULL);
  1452. if (IS_ERR_OR_NULL(dir)) {
  1453. rc = PTR_ERR(dir);
  1454. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1455. display->name, rc);
  1456. goto error;
  1457. }
  1458. dump_file = debugfs_create_file("dump_info",
  1459. 0400,
  1460. dir,
  1461. display,
  1462. &dump_info_fops);
  1463. if (IS_ERR_OR_NULL(dump_file)) {
  1464. rc = PTR_ERR(dump_file);
  1465. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1466. display->name, rc);
  1467. goto error_remove_dir;
  1468. }
  1469. dump_file = debugfs_create_file("esd_trigger",
  1470. 0644,
  1471. dir,
  1472. display,
  1473. &esd_trigger_fops);
  1474. if (IS_ERR_OR_NULL(dump_file)) {
  1475. rc = PTR_ERR(dump_file);
  1476. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1477. display->name, rc);
  1478. goto error_remove_dir;
  1479. }
  1480. dump_file = debugfs_create_file("esd_check_mode",
  1481. 0644,
  1482. dir,
  1483. display,
  1484. &esd_check_mode_fops);
  1485. if (IS_ERR_OR_NULL(dump_file)) {
  1486. rc = PTR_ERR(dump_file);
  1487. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1488. display->name, rc);
  1489. goto error_remove_dir;
  1490. }
  1491. dump_file = debugfs_create_file("cmd_sched_params",
  1492. 0644,
  1493. dir,
  1494. display,
  1495. &dsi_command_scheduling_fops);
  1496. if (IS_ERR_OR_NULL(dump_file)) {
  1497. rc = PTR_ERR(dump_file);
  1498. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1499. display->name, rc);
  1500. goto error_remove_dir;
  1501. }
  1502. misr_data = debugfs_create_file("misr_data",
  1503. 0600,
  1504. dir,
  1505. display,
  1506. &misr_data_fops);
  1507. if (IS_ERR_OR_NULL(misr_data)) {
  1508. rc = PTR_ERR(misr_data);
  1509. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1510. display->name, rc);
  1511. goto error_remove_dir;
  1512. }
  1513. display_for_each_ctrl(i, display) {
  1514. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1515. if (!phy || !phy->name)
  1516. continue;
  1517. snprintf(name, ARRAY_SIZE(name),
  1518. "%s_allow_phy_power_off", phy->name);
  1519. dump_file = debugfs_create_bool(name, 0600, dir,
  1520. &phy->allow_phy_power_off);
  1521. if (IS_ERR_OR_NULL(dump_file)) {
  1522. rc = PTR_ERR(dump_file);
  1523. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1524. display->name, name, rc);
  1525. goto error_remove_dir;
  1526. }
  1527. snprintf(name, ARRAY_SIZE(name),
  1528. "%s_regulator_min_datarate_bps", phy->name);
  1529. dump_file = debugfs_create_u32(name, 0600, dir,
  1530. &phy->regulator_min_datarate_bps);
  1531. if (IS_ERR_OR_NULL(dump_file)) {
  1532. rc = PTR_ERR(dump_file);
  1533. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1534. display->name, name, rc);
  1535. goto error_remove_dir;
  1536. }
  1537. }
  1538. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1539. &display->panel->ulps_feature_enabled)) {
  1540. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1541. display->name);
  1542. goto error_remove_dir;
  1543. }
  1544. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1545. &display->panel->ulps_suspend_enabled)) {
  1546. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1547. display->name);
  1548. goto error_remove_dir;
  1549. }
  1550. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1551. &display->ulps_enabled)) {
  1552. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1553. display->name);
  1554. goto error_remove_dir;
  1555. }
  1556. if (!debugfs_create_u32("clk_gating_config", 0600, dir,
  1557. &display->clk_gating_config)) {
  1558. DSI_ERR("[%s] debugfs create clk gating config failed\n",
  1559. display->name);
  1560. goto error_remove_dir;
  1561. }
  1562. display->root = dir;
  1563. dsi_parser_dbg_init(display->parser, dir);
  1564. return rc;
  1565. error_remove_dir:
  1566. debugfs_remove(dir);
  1567. error:
  1568. return rc;
  1569. }
  1570. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1571. {
  1572. debugfs_remove_recursive(display->root);
  1573. return 0;
  1574. }
  1575. #else
  1576. static int dsi_display_debugfs_init(struct dsi_display *display)
  1577. {
  1578. return 0;
  1579. }
  1580. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1581. {
  1582. return 0;
  1583. }
  1584. #endif /* CONFIG_DEBUG_FS */
  1585. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1586. struct dsi_display_mode *mode)
  1587. {
  1588. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1589. bool is_split_link = host->split_link.split_link_enabled;
  1590. u32 sublinks_count = host->split_link.num_sublinks;
  1591. if (is_split_link && sublinks_count > 1) {
  1592. mode->timing.h_active /= sublinks_count;
  1593. mode->timing.h_front_porch /= sublinks_count;
  1594. mode->timing.h_sync_width /= sublinks_count;
  1595. mode->timing.h_back_porch /= sublinks_count;
  1596. mode->timing.h_skew /= sublinks_count;
  1597. mode->pixel_clk_khz /= sublinks_count;
  1598. } else {
  1599. if (mode->priv_info->dsc_enabled)
  1600. mode->priv_info->dsc.config.pic_width =
  1601. mode->timing.h_active;
  1602. mode->timing.h_active /= display->ctrl_count;
  1603. mode->timing.h_front_porch /= display->ctrl_count;
  1604. mode->timing.h_sync_width /= display->ctrl_count;
  1605. mode->timing.h_back_porch /= display->ctrl_count;
  1606. mode->timing.h_skew /= display->ctrl_count;
  1607. mode->pixel_clk_khz /= display->ctrl_count;
  1608. }
  1609. }
  1610. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1611. bool enable)
  1612. {
  1613. /* TODO: make checks based on cont. splash */
  1614. DSI_DEBUG("checking ulps req validity\n");
  1615. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1616. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1617. return false;
  1618. }
  1619. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1620. !display->panel->ulps_suspend_enabled) {
  1621. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1622. return false;
  1623. }
  1624. if (!dsi_panel_initialized(display->panel) &&
  1625. !display->panel->ulps_suspend_enabled) {
  1626. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1627. return false;
  1628. }
  1629. if (enable && display->ulps_enabled) {
  1630. DSI_DEBUG("ULPS already enabled\n");
  1631. return false;
  1632. } else if (!enable && !display->ulps_enabled) {
  1633. DSI_DEBUG("ULPS already disabled\n");
  1634. return false;
  1635. }
  1636. /*
  1637. * No need to enter ULPS when transitioning from splash screen to
  1638. * boot animation or trusted vm environments since it is expected
  1639. * that the clocks would be turned right back on.
  1640. */
  1641. if (enable && is_skip_op_required(display))
  1642. return false;
  1643. return true;
  1644. }
  1645. /**
  1646. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1647. * @dsi_display: DSI display handle.
  1648. * @enable: enable/disable ULPS.
  1649. *
  1650. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1651. *
  1652. * Return: error code.
  1653. */
  1654. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1655. {
  1656. int rc = 0;
  1657. int i = 0;
  1658. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1659. if (!display) {
  1660. DSI_ERR("Invalid params\n");
  1661. return -EINVAL;
  1662. }
  1663. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1664. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1665. __func__, enable);
  1666. return 0;
  1667. }
  1668. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1669. /*
  1670. * ULPS entry-exit can be either through the DSI controller or
  1671. * the DSI PHY depending on hardware variation. For some chipsets,
  1672. * both controller version and phy version ulps entry-exit ops can
  1673. * be present. To handle such cases, send ulps request through PHY,
  1674. * if ulps request is handled in PHY, then no need to send request
  1675. * through controller.
  1676. */
  1677. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1678. display->clamp_enabled);
  1679. if (rc == DSI_PHY_ULPS_ERROR) {
  1680. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1681. return -EINVAL;
  1682. }
  1683. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1684. display_for_each_ctrl(i, display) {
  1685. ctrl = &display->ctrl[i];
  1686. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1687. continue;
  1688. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1689. enable, display->clamp_enabled);
  1690. if (rc == DSI_PHY_ULPS_ERROR) {
  1691. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1692. enable);
  1693. return -EINVAL;
  1694. }
  1695. }
  1696. }
  1697. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1698. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1699. if (rc) {
  1700. DSI_ERR("Ulps controller state change(%d) failed\n",
  1701. enable);
  1702. return rc;
  1703. }
  1704. display_for_each_ctrl(i, display) {
  1705. ctrl = &display->ctrl[i];
  1706. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1707. continue;
  1708. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1709. if (rc) {
  1710. DSI_ERR("Ulps controller state change(%d) failed\n",
  1711. enable);
  1712. return rc;
  1713. }
  1714. }
  1715. }
  1716. display->ulps_enabled = enable;
  1717. return 0;
  1718. }
  1719. /**
  1720. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1721. * @dsi_display: DSI display handle.
  1722. * @enable: enable/disable clamping.
  1723. *
  1724. * Return: error code.
  1725. */
  1726. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1727. {
  1728. int rc = 0;
  1729. int i = 0;
  1730. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1731. bool ulps_enabled = false;
  1732. if (!display) {
  1733. DSI_ERR("Invalid params\n");
  1734. return -EINVAL;
  1735. }
  1736. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1737. ulps_enabled = display->ulps_enabled;
  1738. /*
  1739. * Clamp control can be either through the DSI controller or
  1740. * the DSI PHY depending on hardware variation
  1741. */
  1742. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1743. if (rc) {
  1744. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1745. return rc;
  1746. }
  1747. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1748. if (rc) {
  1749. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1750. return rc;
  1751. }
  1752. display_for_each_ctrl(i, display) {
  1753. ctrl = &display->ctrl[i];
  1754. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1755. continue;
  1756. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1757. if (rc) {
  1758. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1759. return rc;
  1760. }
  1761. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1762. if (rc) {
  1763. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1764. enable);
  1765. return rc;
  1766. }
  1767. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1768. enable ? "enabled" : "disabled", i);
  1769. }
  1770. display->clamp_enabled = enable;
  1771. return 0;
  1772. }
  1773. /**
  1774. * dsi_display_setup_ctrl() - setup DSI controller.
  1775. * @dsi_display: DSI display handle.
  1776. *
  1777. * Return: error code.
  1778. */
  1779. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1780. {
  1781. int rc = 0;
  1782. int i = 0;
  1783. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1784. if (!display) {
  1785. DSI_ERR("Invalid params\n");
  1786. return -EINVAL;
  1787. }
  1788. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1789. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1790. if (rc) {
  1791. DSI_ERR("DSI controller setup failed\n");
  1792. return rc;
  1793. }
  1794. display_for_each_ctrl(i, display) {
  1795. ctrl = &display->ctrl[i];
  1796. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1797. continue;
  1798. rc = dsi_ctrl_setup(ctrl->ctrl);
  1799. if (rc) {
  1800. DSI_ERR("DSI controller setup failed\n");
  1801. return rc;
  1802. }
  1803. }
  1804. return 0;
  1805. }
  1806. static int dsi_display_phy_enable(struct dsi_display *display);
  1807. /**
  1808. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1809. * @dsi_display: DSI display handle.
  1810. * @mmss_clamp: True if clamp is enabled.
  1811. *
  1812. * Return: error code.
  1813. */
  1814. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1815. bool mmss_clamp)
  1816. {
  1817. int rc = 0;
  1818. int i = 0;
  1819. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1820. if (!display) {
  1821. DSI_ERR("Invalid params\n");
  1822. return -EINVAL;
  1823. }
  1824. if (mmss_clamp && !display->phy_idle_power_off) {
  1825. dsi_display_phy_enable(display);
  1826. return 0;
  1827. }
  1828. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1829. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1830. if (rc) {
  1831. DSI_ERR("DSI controller setup failed\n");
  1832. return rc;
  1833. }
  1834. display_for_each_ctrl(i, display) {
  1835. ctrl = &display->ctrl[i];
  1836. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1837. continue;
  1838. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1839. if (rc) {
  1840. DSI_ERR("DSI controller setup failed\n");
  1841. return rc;
  1842. }
  1843. }
  1844. display->phy_idle_power_off = false;
  1845. return 0;
  1846. }
  1847. /**
  1848. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1849. * @dsi_display: DSI display handle.
  1850. *
  1851. * Return: error code.
  1852. */
  1853. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1854. {
  1855. int rc = 0;
  1856. int i = 0;
  1857. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1858. if (!display) {
  1859. DSI_ERR("Invalid params\n");
  1860. return -EINVAL;
  1861. }
  1862. display_for_each_ctrl(i, display) {
  1863. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1864. if (!phy)
  1865. continue;
  1866. if (!phy->allow_phy_power_off) {
  1867. DSI_DEBUG("phy doesn't support this feature\n");
  1868. return 0;
  1869. }
  1870. }
  1871. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1872. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1873. if (rc) {
  1874. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1875. display->name, rc);
  1876. return rc;
  1877. }
  1878. display_for_each_ctrl(i, display) {
  1879. ctrl = &display->ctrl[i];
  1880. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1881. continue;
  1882. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  1883. if (rc) {
  1884. DSI_ERR("DSI controller setup failed\n");
  1885. return rc;
  1886. }
  1887. }
  1888. display->phy_idle_power_off = true;
  1889. return 0;
  1890. }
  1891. void dsi_display_enable_event(struct drm_connector *connector,
  1892. struct dsi_display *display,
  1893. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  1894. bool enable)
  1895. {
  1896. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  1897. int i;
  1898. if (!display) {
  1899. DSI_ERR("invalid display\n");
  1900. return;
  1901. }
  1902. if (event_info)
  1903. event_info->event_idx = event_idx;
  1904. switch (event_idx) {
  1905. case SDE_CONN_EVENT_VID_DONE:
  1906. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  1907. break;
  1908. case SDE_CONN_EVENT_CMD_DONE:
  1909. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  1910. break;
  1911. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  1912. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  1913. if (event_info) {
  1914. display_for_each_ctrl(i, display)
  1915. display->ctrl[i].ctrl->recovery_cb =
  1916. *event_info;
  1917. }
  1918. break;
  1919. case SDE_CONN_EVENT_PANEL_ID:
  1920. if (event_info)
  1921. display_for_each_ctrl(i, display)
  1922. display->ctrl[i].ctrl->panel_id_cb
  1923. = *event_info;
  1924. break;
  1925. default:
  1926. /* nothing to do */
  1927. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  1928. return;
  1929. }
  1930. if (enable) {
  1931. display_for_each_ctrl(i, display)
  1932. dsi_ctrl_enable_status_interrupt(
  1933. display->ctrl[i].ctrl, irq_status_idx,
  1934. event_info);
  1935. } else {
  1936. display_for_each_ctrl(i, display)
  1937. dsi_ctrl_disable_status_interrupt(
  1938. display->ctrl[i].ctrl, irq_status_idx);
  1939. }
  1940. }
  1941. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  1942. {
  1943. int rc = 0;
  1944. int i;
  1945. struct dsi_display_ctrl *ctrl;
  1946. /* Sequence does not matter for split dsi usecases */
  1947. display_for_each_ctrl(i, display) {
  1948. ctrl = &display->ctrl[i];
  1949. if (!ctrl->ctrl)
  1950. continue;
  1951. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1952. DSI_CTRL_POWER_VREG_ON);
  1953. if (rc) {
  1954. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  1955. ctrl->ctrl->name, rc);
  1956. goto error;
  1957. }
  1958. }
  1959. return rc;
  1960. error:
  1961. for (i = i - 1; i >= 0; i--) {
  1962. ctrl = &display->ctrl[i];
  1963. if (!ctrl->ctrl)
  1964. continue;
  1965. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  1966. DSI_CTRL_POWER_VREG_OFF);
  1967. }
  1968. return rc;
  1969. }
  1970. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  1971. {
  1972. int rc = 0;
  1973. int i;
  1974. struct dsi_display_ctrl *ctrl;
  1975. /* Sequence does not matter for split dsi usecases */
  1976. display_for_each_ctrl(i, display) {
  1977. ctrl = &display->ctrl[i];
  1978. if (!ctrl->ctrl)
  1979. continue;
  1980. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1981. DSI_CTRL_POWER_VREG_OFF);
  1982. if (rc) {
  1983. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  1984. ctrl->ctrl->name, rc);
  1985. goto error;
  1986. }
  1987. }
  1988. error:
  1989. return rc;
  1990. }
  1991. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  1992. unsigned int display_type)
  1993. {
  1994. char *boot_str = NULL;
  1995. char *str = NULL;
  1996. char *sw_te = NULL;
  1997. unsigned long cmdline_topology = NO_OVERRIDE;
  1998. unsigned long cmdline_timing = NO_OVERRIDE;
  1999. unsigned long panel_id = NO_OVERRIDE;
  2000. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2001. DSI_ERR("display_type=%d not supported\n", display_type);
  2002. goto end;
  2003. }
  2004. if (display_type == DSI_PRIMARY)
  2005. boot_str = dsi_display_primary;
  2006. else
  2007. boot_str = dsi_display_secondary;
  2008. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2009. if (sw_te)
  2010. display->sw_te_using_wd = true;
  2011. str = strnstr(boot_str, ":panelid", strlen(boot_str));
  2012. if (str) {
  2013. if (kstrtol(str + strlen(":panelid"), INT_BASE_10,
  2014. (unsigned long *)&panel_id)) {
  2015. DSI_INFO("panel id not found: %s\n", boot_str);
  2016. } else {
  2017. DSI_INFO("panel id found: %lx\n", panel_id);
  2018. display->panel_id = panel_id;
  2019. }
  2020. }
  2021. str = strnstr(boot_str, ":config", strlen(boot_str));
  2022. if (str) {
  2023. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2024. DSI_ERR("invalid config index override: %s\n",
  2025. boot_str);
  2026. goto end;
  2027. }
  2028. }
  2029. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2030. if (str) {
  2031. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2032. DSI_ERR("invalid timing index override: %s\n",
  2033. boot_str);
  2034. cmdline_topology = NO_OVERRIDE;
  2035. goto end;
  2036. }
  2037. }
  2038. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2039. end:
  2040. display->cmdline_topology = cmdline_topology;
  2041. display->cmdline_timing = cmdline_timing;
  2042. }
  2043. /**
  2044. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2045. *
  2046. * Return: returns error status
  2047. */
  2048. static int dsi_display_parse_boot_display_selection(void)
  2049. {
  2050. char *pos = NULL;
  2051. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2052. int i, j;
  2053. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2054. strlcpy(disp_buf, boot_displays[i].boot_param,
  2055. MAX_CMDLINE_PARAM_LEN);
  2056. pos = strnstr(disp_buf, ":", MAX_CMDLINE_PARAM_LEN);
  2057. /* Use ':' as a delimiter to retrieve the display name */
  2058. if (!pos) {
  2059. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2060. continue;
  2061. }
  2062. for (j = 0; (disp_buf + j) < pos; j++)
  2063. boot_displays[i].name[j] = *(disp_buf + j);
  2064. boot_displays[i].name[j] = '\0';
  2065. boot_displays[i].boot_disp_en = true;
  2066. }
  2067. return 0;
  2068. }
  2069. static int dsi_display_phy_power_on(struct dsi_display *display)
  2070. {
  2071. int rc = 0;
  2072. int i;
  2073. struct dsi_display_ctrl *ctrl;
  2074. /* Sequence does not matter for split dsi usecases */
  2075. display_for_each_ctrl(i, display) {
  2076. ctrl = &display->ctrl[i];
  2077. if (!ctrl->ctrl)
  2078. continue;
  2079. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2080. if (rc) {
  2081. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2082. ctrl->phy->name, rc);
  2083. goto error;
  2084. }
  2085. }
  2086. return rc;
  2087. error:
  2088. for (i = i - 1; i >= 0; i--) {
  2089. ctrl = &display->ctrl[i];
  2090. if (!ctrl->phy)
  2091. continue;
  2092. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2093. }
  2094. return rc;
  2095. }
  2096. static int dsi_display_phy_power_off(struct dsi_display *display)
  2097. {
  2098. int rc = 0;
  2099. int i;
  2100. struct dsi_display_ctrl *ctrl;
  2101. /* Sequence does not matter for split dsi usecases */
  2102. display_for_each_ctrl(i, display) {
  2103. ctrl = &display->ctrl[i];
  2104. if (!ctrl->phy)
  2105. continue;
  2106. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2107. if (rc) {
  2108. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2109. ctrl->ctrl->name, rc);
  2110. goto error;
  2111. }
  2112. }
  2113. error:
  2114. return rc;
  2115. }
  2116. static int dsi_display_set_clk_src(struct dsi_display *display)
  2117. {
  2118. int rc = 0;
  2119. int i;
  2120. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2121. /*
  2122. * For CPHY mode, the parent of mux_clks need to be set
  2123. * to Cphy_clks to have correct dividers for byte and
  2124. * pixel clocks.
  2125. */
  2126. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY) {
  2127. rc = dsi_clk_update_parent(&display->clock_info.cphy_clks,
  2128. &display->clock_info.mux_clks);
  2129. if (rc) {
  2130. DSI_ERR("failed update mux parent to shadow\n");
  2131. return rc;
  2132. }
  2133. }
  2134. /*
  2135. * In case of split DSI usecases, the clock for master controller should
  2136. * be enabled before the other controller. Master controller in the
  2137. * clock context refers to the controller that sources the clock.
  2138. */
  2139. m_ctrl = &display->ctrl[display->clk_master_idx];
  2140. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl,
  2141. &display->clock_info.mux_clks);
  2142. if (rc) {
  2143. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n",
  2144. display->name, rc);
  2145. return rc;
  2146. }
  2147. /* Turn on rest of the controllers */
  2148. display_for_each_ctrl(i, display) {
  2149. ctrl = &display->ctrl[i];
  2150. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2151. continue;
  2152. rc = dsi_ctrl_set_clock_source(ctrl->ctrl,
  2153. &display->clock_info.mux_clks);
  2154. if (rc) {
  2155. DSI_ERR("[%s] failed to set source clocks, rc=%d\n",
  2156. display->name, rc);
  2157. return rc;
  2158. }
  2159. }
  2160. return 0;
  2161. }
  2162. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2163. bool enable)
  2164. {
  2165. int rc = 0;
  2166. int i;
  2167. struct dsi_display_ctrl *ctrl;
  2168. display_for_each_ctrl(i, display) {
  2169. ctrl = &display->ctrl[i];
  2170. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2171. if (rc) {
  2172. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2173. display->name, enable ? "mask" : "unmask", rc);
  2174. return rc;
  2175. }
  2176. }
  2177. return 0;
  2178. }
  2179. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2180. {
  2181. struct dsi_display_ctrl *ctrl;
  2182. int i;
  2183. if (!display)
  2184. return;
  2185. display_for_each_ctrl(i, display) {
  2186. ctrl = &display->ctrl[i];
  2187. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2188. }
  2189. /*
  2190. * After retime buffer synchronization we need to turn of clk_en_sel
  2191. * bit on each phy. Avoid this for Cphy.
  2192. */
  2193. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2194. return;
  2195. display_for_each_ctrl(i, display) {
  2196. ctrl = &display->ctrl[i];
  2197. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2198. }
  2199. }
  2200. static int dsi_display_ctrl_update(struct dsi_display *display)
  2201. {
  2202. int rc = 0;
  2203. int i;
  2204. struct dsi_display_ctrl *ctrl;
  2205. display_for_each_ctrl(i, display) {
  2206. ctrl = &display->ctrl[i];
  2207. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2208. if (rc) {
  2209. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2210. display->name, i, rc);
  2211. goto error_host_deinit;
  2212. }
  2213. }
  2214. return 0;
  2215. error_host_deinit:
  2216. for (i = i - 1; i >= 0; i--) {
  2217. ctrl = &display->ctrl[i];
  2218. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2219. }
  2220. return rc;
  2221. }
  2222. static int dsi_display_ctrl_init(struct dsi_display *display)
  2223. {
  2224. int rc = 0;
  2225. int i;
  2226. struct dsi_display_ctrl *ctrl;
  2227. bool skip_op = is_skip_op_required(display);
  2228. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2229. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2230. * we will programe DSI controller as part of core clock enable.
  2231. * After that we should not re-configure DSI controller again here for
  2232. * usecases where we are resuming from ulps suspend as it might put
  2233. * the HW in bad state.
  2234. */
  2235. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2236. display_for_each_ctrl(i, display) {
  2237. ctrl = &display->ctrl[i];
  2238. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2239. if (rc) {
  2240. DSI_ERR(
  2241. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2242. display->name, i, skip_op, rc);
  2243. goto error_host_deinit;
  2244. }
  2245. }
  2246. } else {
  2247. display_for_each_ctrl(i, display) {
  2248. ctrl = &display->ctrl[i];
  2249. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2250. DSI_CTRL_OP_HOST_INIT,
  2251. true);
  2252. if (rc)
  2253. DSI_DEBUG("host init update failed rc=%d\n",
  2254. rc);
  2255. }
  2256. }
  2257. return rc;
  2258. error_host_deinit:
  2259. for (i = i - 1; i >= 0; i--) {
  2260. ctrl = &display->ctrl[i];
  2261. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2262. }
  2263. return rc;
  2264. }
  2265. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2266. {
  2267. int rc = 0;
  2268. int i;
  2269. struct dsi_display_ctrl *ctrl;
  2270. display_for_each_ctrl(i, display) {
  2271. ctrl = &display->ctrl[i];
  2272. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2273. if (rc) {
  2274. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2275. display->name, i, rc);
  2276. }
  2277. }
  2278. return rc;
  2279. }
  2280. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2281. {
  2282. int rc = 0;
  2283. int i;
  2284. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2285. bool skip_op = is_skip_op_required(display);
  2286. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2287. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2288. DSI_CTRL_ENGINE_ON, skip_op);
  2289. if (rc) {
  2290. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2291. display->name, skip_op, rc);
  2292. goto error;
  2293. }
  2294. display_for_each_ctrl(i, display) {
  2295. ctrl = &display->ctrl[i];
  2296. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2297. continue;
  2298. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2299. DSI_CTRL_ENGINE_ON, skip_op);
  2300. if (rc) {
  2301. DSI_ERR(
  2302. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2303. display->name, skip_op, rc);
  2304. goto error_disable_master;
  2305. }
  2306. }
  2307. return rc;
  2308. error_disable_master:
  2309. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2310. DSI_CTRL_ENGINE_OFF, skip_op);
  2311. error:
  2312. return rc;
  2313. }
  2314. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2315. {
  2316. int rc = 0;
  2317. int i;
  2318. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2319. bool skip_op = is_skip_op_required(display);
  2320. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2321. /*
  2322. * For platforms where ULPS is controlled by DSI controller block,
  2323. * do not disable dsi controller block if lanes are to be
  2324. * kept in ULPS during suspend. So just update the SW state
  2325. * and return early.
  2326. */
  2327. if (display->panel->ulps_suspend_enabled &&
  2328. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2329. display_for_each_ctrl(i, display) {
  2330. ctrl = &display->ctrl[i];
  2331. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2332. DSI_CTRL_OP_HOST_ENGINE,
  2333. false);
  2334. if (rc)
  2335. DSI_DEBUG("host state update failed %d\n", rc);
  2336. }
  2337. return rc;
  2338. }
  2339. display_for_each_ctrl(i, display) {
  2340. ctrl = &display->ctrl[i];
  2341. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2342. continue;
  2343. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2344. DSI_CTRL_ENGINE_OFF, skip_op);
  2345. if (rc)
  2346. DSI_ERR(
  2347. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2348. display->name, skip_op, rc);
  2349. }
  2350. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2351. DSI_CTRL_ENGINE_OFF, skip_op);
  2352. if (rc) {
  2353. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2354. display->name, skip_op, rc);
  2355. goto error;
  2356. }
  2357. error:
  2358. return rc;
  2359. }
  2360. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2361. {
  2362. int rc = 0;
  2363. int i;
  2364. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2365. bool skip_op = is_skip_op_required(display);
  2366. m_ctrl = &display->ctrl[display->video_master_idx];
  2367. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2368. DSI_CTRL_ENGINE_ON, skip_op);
  2369. if (rc) {
  2370. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2371. display->name, skip_op, rc);
  2372. goto error;
  2373. }
  2374. display_for_each_ctrl(i, display) {
  2375. ctrl = &display->ctrl[i];
  2376. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2377. continue;
  2378. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2379. DSI_CTRL_ENGINE_ON, skip_op);
  2380. if (rc) {
  2381. DSI_ERR(
  2382. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2383. display->name, skip_op, rc);
  2384. goto error_disable_master;
  2385. }
  2386. }
  2387. return rc;
  2388. error_disable_master:
  2389. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2390. DSI_CTRL_ENGINE_OFF, skip_op);
  2391. error:
  2392. return rc;
  2393. }
  2394. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2395. {
  2396. int rc = 0;
  2397. int i;
  2398. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2399. bool skip_op = is_skip_op_required(display);
  2400. m_ctrl = &display->ctrl[display->video_master_idx];
  2401. display_for_each_ctrl(i, display) {
  2402. ctrl = &display->ctrl[i];
  2403. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2404. continue;
  2405. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2406. DSI_CTRL_ENGINE_OFF, skip_op);
  2407. if (rc)
  2408. DSI_ERR(
  2409. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2410. display->name, skip_op, rc);
  2411. }
  2412. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2413. DSI_CTRL_ENGINE_OFF, skip_op);
  2414. if (rc)
  2415. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2416. display->name, skip_op, rc);
  2417. return rc;
  2418. }
  2419. static int dsi_display_phy_enable(struct dsi_display *display)
  2420. {
  2421. int rc = 0;
  2422. int i;
  2423. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2424. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2425. bool skip_op = is_skip_op_required(display);
  2426. m_ctrl = &display->ctrl[display->clk_master_idx];
  2427. if (display->ctrl_count > 1)
  2428. m_src = DSI_PLL_SOURCE_NATIVE;
  2429. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2430. m_src, true, skip_op);
  2431. if (rc) {
  2432. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2433. display->name, skip_op, rc);
  2434. goto error;
  2435. }
  2436. display_for_each_ctrl(i, display) {
  2437. ctrl = &display->ctrl[i];
  2438. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2439. continue;
  2440. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2441. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2442. if (rc) {
  2443. DSI_ERR(
  2444. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2445. display->name, skip_op, rc);
  2446. goto error_disable_master;
  2447. }
  2448. }
  2449. return rc;
  2450. error_disable_master:
  2451. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2452. error:
  2453. return rc;
  2454. }
  2455. static int dsi_display_phy_disable(struct dsi_display *display)
  2456. {
  2457. int rc = 0;
  2458. int i;
  2459. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2460. bool skip_op = is_skip_op_required(display);
  2461. m_ctrl = &display->ctrl[display->clk_master_idx];
  2462. display_for_each_ctrl(i, display) {
  2463. ctrl = &display->ctrl[i];
  2464. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2465. continue;
  2466. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2467. if (rc)
  2468. DSI_ERR(
  2469. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2470. display->name, skip_op, rc);
  2471. }
  2472. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2473. if (rc)
  2474. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2475. display->name, skip_op, rc);
  2476. return rc;
  2477. }
  2478. static int dsi_display_wake_up(struct dsi_display *display)
  2479. {
  2480. return 0;
  2481. }
  2482. static int dsi_display_broadcast_cmd(struct dsi_display *display,
  2483. const struct mipi_dsi_msg *msg)
  2484. {
  2485. int rc = 0;
  2486. u32 flags, m_flags;
  2487. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2488. int i;
  2489. m_flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_BROADCAST_MASTER |
  2490. DSI_CTRL_CMD_DEFER_TRIGGER | DSI_CTRL_CMD_FETCH_MEMORY);
  2491. flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER |
  2492. DSI_CTRL_CMD_FETCH_MEMORY);
  2493. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  2494. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2495. m_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2496. }
  2497. if ((msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  2498. (display->panel->panel_initialized)) {
  2499. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2500. m_flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2501. }
  2502. if (display->queue_cmd_waits ||
  2503. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE) {
  2504. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2505. m_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2506. }
  2507. /*
  2508. * 1. Setup commands in FIFO
  2509. * 2. Trigger commands
  2510. */
  2511. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2512. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, msg, &m_flags);
  2513. if (rc) {
  2514. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2515. display->name, rc);
  2516. goto error;
  2517. }
  2518. display_for_each_ctrl(i, display) {
  2519. ctrl = &display->ctrl[i];
  2520. if (ctrl == m_ctrl)
  2521. continue;
  2522. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, msg, &flags);
  2523. if (rc) {
  2524. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2525. display->name, rc);
  2526. goto error;
  2527. }
  2528. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, flags);
  2529. if (rc) {
  2530. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2531. display->name, rc);
  2532. goto error;
  2533. }
  2534. }
  2535. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, m_flags);
  2536. if (rc) {
  2537. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2538. display->name, rc);
  2539. goto error;
  2540. }
  2541. error:
  2542. return rc;
  2543. }
  2544. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2545. {
  2546. int rc = 0;
  2547. int i;
  2548. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2549. /*
  2550. * For continuous splash and trusted vm environment,
  2551. * ctrl states are updated separately and hence we do
  2552. * an early return
  2553. */
  2554. if (is_skip_op_required(display)) {
  2555. DSI_DEBUG(
  2556. "cont splash/trusted vm use case, phy sw reset not required\n");
  2557. return 0;
  2558. }
  2559. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2560. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2561. if (rc) {
  2562. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2563. goto error;
  2564. }
  2565. display_for_each_ctrl(i, display) {
  2566. ctrl = &display->ctrl[i];
  2567. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2568. continue;
  2569. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2570. if (rc) {
  2571. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2572. display->name, rc);
  2573. goto error;
  2574. }
  2575. }
  2576. error:
  2577. return rc;
  2578. }
  2579. static int dsi_host_attach(struct mipi_dsi_host *host,
  2580. struct mipi_dsi_device *dsi)
  2581. {
  2582. return 0;
  2583. }
  2584. static int dsi_host_detach(struct mipi_dsi_host *host,
  2585. struct mipi_dsi_device *dsi)
  2586. {
  2587. return 0;
  2588. }
  2589. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
  2590. const struct mipi_dsi_msg *msg)
  2591. {
  2592. struct dsi_display *display;
  2593. int rc = 0, ret = 0;
  2594. if (!host || !msg) {
  2595. DSI_ERR("Invalid params\n");
  2596. return 0;
  2597. }
  2598. display = to_dsi_display(host);
  2599. /* Avoid sending DCS commands when ESD recovery is pending */
  2600. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2601. DSI_DEBUG("ESD recovery pending\n");
  2602. return 0;
  2603. }
  2604. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2605. DSI_ALL_CLKS, DSI_CLK_ON);
  2606. if (rc) {
  2607. DSI_ERR("[%s] failed to enable all DSI clocks, rc=%d\n",
  2608. display->name, rc);
  2609. goto error;
  2610. }
  2611. rc = dsi_display_wake_up(display);
  2612. if (rc) {
  2613. DSI_ERR("[%s] failed to wake up display, rc=%d\n",
  2614. display->name, rc);
  2615. goto error_disable_clks;
  2616. }
  2617. rc = dsi_display_cmd_engine_enable(display);
  2618. if (rc) {
  2619. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2620. display->name, rc);
  2621. goto error_disable_clks;
  2622. }
  2623. if (display->tx_cmd_buf == NULL) {
  2624. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2625. if (rc) {
  2626. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2627. goto error_disable_cmd_engine;
  2628. }
  2629. }
  2630. if (display->ctrl_count > 1 && !(msg->flags & MIPI_DSI_MSG_UNICAST)) {
  2631. rc = dsi_display_broadcast_cmd(display, msg);
  2632. if (rc) {
  2633. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n",
  2634. display->name, rc);
  2635. goto error_disable_cmd_engine;
  2636. }
  2637. } else {
  2638. int ctrl_idx = (msg->flags & MIPI_DSI_MSG_UNICAST) ?
  2639. msg->ctrl : 0;
  2640. u32 cmd_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  2641. if (display->queue_cmd_waits ||
  2642. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  2643. cmd_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2644. if ((msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  2645. (display->panel->panel_initialized))
  2646. cmd_flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2647. rc = dsi_ctrl_cmd_transfer(display->ctrl[ctrl_idx].ctrl, msg,
  2648. &cmd_flags);
  2649. if (rc) {
  2650. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2651. display->name, rc);
  2652. goto error_disable_cmd_engine;
  2653. }
  2654. }
  2655. error_disable_cmd_engine:
  2656. ret = dsi_display_cmd_engine_disable(display);
  2657. if (ret) {
  2658. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  2659. display->name, ret);
  2660. }
  2661. error_disable_clks:
  2662. ret = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2663. DSI_ALL_CLKS, DSI_CLK_OFF);
  2664. if (ret) {
  2665. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  2666. display->name, ret);
  2667. }
  2668. error:
  2669. return rc;
  2670. }
  2671. static struct mipi_dsi_host_ops dsi_host_ops = {
  2672. .attach = dsi_host_attach,
  2673. .detach = dsi_host_detach,
  2674. .transfer = dsi_host_transfer,
  2675. };
  2676. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2677. {
  2678. int rc = 0;
  2679. struct mipi_dsi_host *host = &display->host;
  2680. host->dev = &display->pdev->dev;
  2681. host->ops = &dsi_host_ops;
  2682. rc = mipi_dsi_host_register(host);
  2683. if (rc) {
  2684. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2685. display->name, rc);
  2686. goto error;
  2687. }
  2688. error:
  2689. return rc;
  2690. }
  2691. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2692. {
  2693. int rc = 0;
  2694. struct mipi_dsi_host *host = &display->host;
  2695. mipi_dsi_host_unregister(host);
  2696. host->dev = NULL;
  2697. host->ops = NULL;
  2698. return rc;
  2699. }
  2700. static int dsi_display_clocks_deinit(struct dsi_display *display)
  2701. {
  2702. int rc = 0;
  2703. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2704. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2705. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2706. if (src->byte_clk) {
  2707. devm_clk_put(&display->pdev->dev, src->byte_clk);
  2708. src->byte_clk = NULL;
  2709. }
  2710. if (src->pixel_clk) {
  2711. devm_clk_put(&display->pdev->dev, src->pixel_clk);
  2712. src->pixel_clk = NULL;
  2713. }
  2714. if (mux->byte_clk) {
  2715. devm_clk_put(&display->pdev->dev, mux->byte_clk);
  2716. mux->byte_clk = NULL;
  2717. }
  2718. if (mux->pixel_clk) {
  2719. devm_clk_put(&display->pdev->dev, mux->pixel_clk);
  2720. mux->pixel_clk = NULL;
  2721. }
  2722. if (shadow->byte_clk) {
  2723. devm_clk_put(&display->pdev->dev, shadow->byte_clk);
  2724. shadow->byte_clk = NULL;
  2725. }
  2726. if (shadow->pixel_clk) {
  2727. devm_clk_put(&display->pdev->dev, shadow->pixel_clk);
  2728. shadow->pixel_clk = NULL;
  2729. }
  2730. return rc;
  2731. }
  2732. static bool dsi_display_check_prefix(const char *clk_prefix,
  2733. const char *clk_name)
  2734. {
  2735. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2736. }
  2737. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2738. char *dsi_clk_name)
  2739. {
  2740. if (display->fw)
  2741. return dsi_parser_count_strings(display->parser_node,
  2742. dsi_clk_name);
  2743. else
  2744. return of_property_count_strings(display->panel_node,
  2745. dsi_clk_name);
  2746. }
  2747. static void dsi_display_get_clock_name(struct dsi_display *display,
  2748. char *dsi_clk_name, int index,
  2749. const char **clk_name)
  2750. {
  2751. if (display->fw)
  2752. dsi_parser_read_string_index(display->parser_node,
  2753. dsi_clk_name, index, clk_name);
  2754. else
  2755. of_property_read_string_index(display->panel_node,
  2756. dsi_clk_name, index, clk_name);
  2757. }
  2758. static int dsi_display_clocks_init(struct dsi_display *display)
  2759. {
  2760. int i, rc = 0, num_clk = 0;
  2761. const char *clk_name;
  2762. const char *src_byte = "src_byte", *src_pixel = "src_pixel";
  2763. const char *mux_byte = "mux_byte", *mux_pixel = "mux_pixel";
  2764. const char *cphy_byte = "cphy_byte", *cphy_pixel = "cphy_pixel";
  2765. const char *shadow_byte = "shadow_byte", *shadow_pixel = "shadow_pixel";
  2766. struct clk *dsi_clk;
  2767. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2768. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2769. struct dsi_clk_link_set *cphy = &display->clock_info.cphy_clks;
  2770. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2771. struct dsi_dyn_clk_caps *dyn_clk_caps = &(display->panel->dyn_clk_caps);
  2772. char *dsi_clock_name;
  2773. if (!strcmp(display->display_type, "primary"))
  2774. dsi_clock_name = "qcom,dsi-select-clocks";
  2775. else
  2776. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2777. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2778. DSI_DEBUG("clk count=%d\n", num_clk);
  2779. for (i = 0; i < num_clk; i++) {
  2780. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2781. &clk_name);
  2782. DSI_DEBUG("clock name:%s\n", clk_name);
  2783. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2784. if (IS_ERR_OR_NULL(dsi_clk)) {
  2785. rc = PTR_ERR(dsi_clk);
  2786. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2787. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2788. mux->byte_clk = NULL;
  2789. goto error;
  2790. }
  2791. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2792. mux->pixel_clk = NULL;
  2793. goto error;
  2794. }
  2795. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2796. cphy->byte_clk = NULL;
  2797. goto error;
  2798. }
  2799. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2800. cphy->pixel_clk = NULL;
  2801. goto error;
  2802. }
  2803. if (dyn_clk_caps->dyn_clk_support &&
  2804. (display->panel->panel_mode ==
  2805. DSI_OP_VIDEO_MODE)) {
  2806. if (dsi_display_check_prefix(src_byte,
  2807. clk_name))
  2808. src->byte_clk = NULL;
  2809. if (dsi_display_check_prefix(src_pixel,
  2810. clk_name))
  2811. src->pixel_clk = NULL;
  2812. if (dsi_display_check_prefix(shadow_byte,
  2813. clk_name))
  2814. shadow->byte_clk = NULL;
  2815. if (dsi_display_check_prefix(shadow_pixel,
  2816. clk_name))
  2817. shadow->pixel_clk = NULL;
  2818. dyn_clk_caps->dyn_clk_support = false;
  2819. }
  2820. }
  2821. if (dsi_display_check_prefix(src_byte, clk_name)) {
  2822. src->byte_clk = dsi_clk;
  2823. continue;
  2824. }
  2825. if (dsi_display_check_prefix(src_pixel, clk_name)) {
  2826. src->pixel_clk = dsi_clk;
  2827. continue;
  2828. }
  2829. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2830. cphy->byte_clk = dsi_clk;
  2831. continue;
  2832. }
  2833. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2834. cphy->pixel_clk = dsi_clk;
  2835. continue;
  2836. }
  2837. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2838. mux->byte_clk = dsi_clk;
  2839. continue;
  2840. }
  2841. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2842. mux->pixel_clk = dsi_clk;
  2843. continue;
  2844. }
  2845. if (dsi_display_check_prefix(shadow_byte, clk_name)) {
  2846. shadow->byte_clk = dsi_clk;
  2847. continue;
  2848. }
  2849. if (dsi_display_check_prefix(shadow_pixel, clk_name)) {
  2850. shadow->pixel_clk = dsi_clk;
  2851. continue;
  2852. }
  2853. }
  2854. return 0;
  2855. error:
  2856. (void)dsi_display_clocks_deinit(display);
  2857. return rc;
  2858. }
  2859. static int dsi_display_clk_ctrl_cb(void *priv,
  2860. struct dsi_clk_ctrl_info clk_state_info)
  2861. {
  2862. int rc = 0;
  2863. struct dsi_display *display = NULL;
  2864. void *clk_handle = NULL;
  2865. if (!priv) {
  2866. DSI_ERR("Invalid params\n");
  2867. return -EINVAL;
  2868. }
  2869. display = priv;
  2870. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2871. clk_handle = display->mdp_clk_handle;
  2872. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2873. clk_handle = display->dsi_clk_handle;
  2874. } else {
  2875. DSI_ERR("invalid clk handle, return error\n");
  2876. return -EINVAL;
  2877. }
  2878. /*
  2879. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2880. * to turn off DSI clocks.
  2881. */
  2882. rc = dsi_display_clk_ctrl(clk_handle,
  2883. clk_state_info.clk_type, clk_state_info.clk_state);
  2884. if (rc) {
  2885. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2886. display->name, clk_state_info.clk_state,
  2887. clk_state_info.clk_type, rc);
  2888. return rc;
  2889. }
  2890. return 0;
  2891. }
  2892. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2893. {
  2894. int i;
  2895. struct dsi_display_ctrl *ctrl;
  2896. if (!display)
  2897. return;
  2898. display_for_each_ctrl(i, display) {
  2899. ctrl = &display->ctrl[i];
  2900. if (!ctrl)
  2901. continue;
  2902. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2903. }
  2904. }
  2905. int dsi_pre_clkoff_cb(void *priv,
  2906. enum dsi_clk_type clk,
  2907. enum dsi_lclk_type l_type,
  2908. enum dsi_clk_state new_state)
  2909. {
  2910. int rc = 0, i;
  2911. struct dsi_display *display = priv;
  2912. struct dsi_display_ctrl *ctrl;
  2913. /*
  2914. * If Idle Power Collapse occurs immediately after a CMD
  2915. * transfer with an asynchronous wait for DMA done, ensure
  2916. * that the work queued is scheduled and completed before turning
  2917. * off the clocks and disabling interrupts to validate the command
  2918. * transfer.
  2919. */
  2920. display_for_each_ctrl(i, display) {
  2921. ctrl = &display->ctrl[i];
  2922. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  2923. continue;
  2924. flush_workqueue(display->dma_cmd_workq);
  2925. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  2926. ctrl->ctrl->dma_wait_queued = false;
  2927. }
  2928. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2929. (l_type & DSI_LINK_LP_CLK)) {
  2930. /*
  2931. * If continuous clock is enabled then disable it
  2932. * before entering into ULPS Mode.
  2933. */
  2934. if (display->panel->host_config.force_hs_clk_lane)
  2935. _dsi_display_continuous_clk_ctrl(display, false);
  2936. /*
  2937. * If ULPS feature is enabled, enter ULPS first.
  2938. * However, when blanking the panel, we should enter ULPS
  2939. * only if ULPS during suspend feature is enabled.
  2940. */
  2941. if (!dsi_panel_initialized(display->panel)) {
  2942. if (display->panel->ulps_suspend_enabled)
  2943. rc = dsi_display_set_ulps(display, true);
  2944. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2945. rc = dsi_display_set_ulps(display, true);
  2946. }
  2947. if (rc)
  2948. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2949. __func__, rc);
  2950. }
  2951. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2952. (l_type & DSI_LINK_HS_CLK)) {
  2953. /*
  2954. * PHY clock gating should be disabled before the PLL and the
  2955. * branch clocks are turned off. Otherwise, it is possible that
  2956. * the clock RCGs may not be turned off correctly resulting
  2957. * in clock warnings.
  2958. */
  2959. rc = dsi_display_config_clk_gating(display, false);
  2960. if (rc)
  2961. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  2962. display->name, rc);
  2963. }
  2964. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  2965. /*
  2966. * Enable DSI clamps only if entering idle power collapse or
  2967. * when ULPS during suspend is enabled..
  2968. */
  2969. if (dsi_panel_initialized(display->panel) ||
  2970. display->panel->ulps_suspend_enabled) {
  2971. dsi_display_phy_idle_off(display);
  2972. rc = dsi_display_set_clamp(display, true);
  2973. if (rc)
  2974. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  2975. __func__, rc);
  2976. rc = dsi_display_phy_reset_config(display, false);
  2977. if (rc)
  2978. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  2979. __func__, rc);
  2980. } else {
  2981. /* Make sure that controller is not in ULPS state when
  2982. * the DSI link is not active.
  2983. */
  2984. rc = dsi_display_set_ulps(display, false);
  2985. if (rc)
  2986. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  2987. __func__, rc);
  2988. }
  2989. /* dsi will not be able to serve irqs from here on */
  2990. dsi_display_ctrl_irq_update(display, false);
  2991. /* cache the MISR values */
  2992. display_for_each_ctrl(i, display) {
  2993. ctrl = &display->ctrl[i];
  2994. if (!ctrl->ctrl)
  2995. continue;
  2996. dsi_ctrl_cache_misr(ctrl->ctrl);
  2997. }
  2998. }
  2999. return rc;
  3000. }
  3001. int dsi_post_clkon_cb(void *priv,
  3002. enum dsi_clk_type clk,
  3003. enum dsi_lclk_type l_type,
  3004. enum dsi_clk_state curr_state)
  3005. {
  3006. int rc = 0;
  3007. struct dsi_display *display = priv;
  3008. bool mmss_clamp = false;
  3009. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3010. mmss_clamp = display->clamp_enabled;
  3011. /*
  3012. * controller setup is needed if coming out of idle
  3013. * power collapse with clamps enabled.
  3014. */
  3015. if (mmss_clamp)
  3016. dsi_display_ctrl_setup(display);
  3017. /*
  3018. * Phy setup is needed if coming out of idle
  3019. * power collapse with clamps enabled.
  3020. */
  3021. if (display->phy_idle_power_off || mmss_clamp)
  3022. dsi_display_phy_idle_on(display, mmss_clamp);
  3023. if (display->ulps_enabled && mmss_clamp) {
  3024. /*
  3025. * ULPS Entry Request. This is needed if the lanes were
  3026. * in ULPS prior to power collapse, since after
  3027. * power collapse and reset, the DSI controller resets
  3028. * back to idle state and not ULPS. This ulps entry
  3029. * request will transition the state of the DSI
  3030. * controller to ULPS which will match the state of the
  3031. * DSI phy. This needs to be done prior to disabling
  3032. * the DSI clamps.
  3033. *
  3034. * Also, reset the ulps flag so that ulps_config
  3035. * function would reconfigure the controller state to
  3036. * ULPS.
  3037. */
  3038. display->ulps_enabled = false;
  3039. rc = dsi_display_set_ulps(display, true);
  3040. if (rc) {
  3041. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3042. __func__, rc);
  3043. goto error;
  3044. }
  3045. }
  3046. rc = dsi_display_phy_reset_config(display, true);
  3047. if (rc) {
  3048. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3049. __func__, rc);
  3050. goto error;
  3051. }
  3052. rc = dsi_display_set_clamp(display, false);
  3053. if (rc) {
  3054. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3055. __func__, rc);
  3056. goto error;
  3057. }
  3058. }
  3059. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3060. /*
  3061. * Toggle the resync FIFO everytime clock changes, except
  3062. * when cont-splash screen transition is going on.
  3063. * Toggling resync FIFO during cont splash transition
  3064. * can lead to blinks on the display.
  3065. */
  3066. if (!display->is_cont_splash_enabled)
  3067. dsi_display_toggle_resync_fifo(display);
  3068. if (display->ulps_enabled) {
  3069. rc = dsi_display_set_ulps(display, false);
  3070. if (rc) {
  3071. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3072. __func__, rc);
  3073. goto error;
  3074. }
  3075. }
  3076. if (display->panel->host_config.force_hs_clk_lane)
  3077. _dsi_display_continuous_clk_ctrl(display, true);
  3078. rc = dsi_display_config_clk_gating(display, true);
  3079. if (rc) {
  3080. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3081. display->name, rc);
  3082. goto error;
  3083. }
  3084. }
  3085. /* enable dsi to serve irqs */
  3086. if (clk & DSI_CORE_CLK)
  3087. dsi_display_ctrl_irq_update(display, true);
  3088. error:
  3089. return rc;
  3090. }
  3091. int dsi_post_clkoff_cb(void *priv,
  3092. enum dsi_clk_type clk_type,
  3093. enum dsi_lclk_type l_type,
  3094. enum dsi_clk_state curr_state)
  3095. {
  3096. int rc = 0;
  3097. struct dsi_display *display = priv;
  3098. if (!display) {
  3099. DSI_ERR("%s: Invalid arg\n", __func__);
  3100. return -EINVAL;
  3101. }
  3102. if ((clk_type & DSI_CORE_CLK) &&
  3103. (curr_state == DSI_CLK_OFF)) {
  3104. rc = dsi_display_phy_power_off(display);
  3105. if (rc)
  3106. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3107. display->name, rc);
  3108. rc = dsi_display_ctrl_power_off(display);
  3109. if (rc)
  3110. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3111. display->name, rc);
  3112. }
  3113. return rc;
  3114. }
  3115. int dsi_pre_clkon_cb(void *priv,
  3116. enum dsi_clk_type clk_type,
  3117. enum dsi_lclk_type l_type,
  3118. enum dsi_clk_state new_state)
  3119. {
  3120. int rc = 0;
  3121. struct dsi_display *display = priv;
  3122. if (!display) {
  3123. DSI_ERR("%s: invalid input\n", __func__);
  3124. return -EINVAL;
  3125. }
  3126. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3127. /*
  3128. * Enable DSI core power
  3129. * 1.> PANEL_PM are controlled as part of
  3130. * panel_power_ctrl. Needed not be handled here.
  3131. * 2.> CORE_PM are controlled by dsi clk manager.
  3132. * 3.> CTRL_PM need to be enabled/disabled
  3133. * only during unblank/blank. Their state should
  3134. * not be changed during static screen.
  3135. */
  3136. DSI_DEBUG("updating power states for ctrl and phy\n");
  3137. rc = dsi_display_ctrl_power_on(display);
  3138. if (rc) {
  3139. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3140. display->name, rc);
  3141. return rc;
  3142. }
  3143. rc = dsi_display_phy_power_on(display);
  3144. if (rc) {
  3145. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3146. display->name, rc);
  3147. return rc;
  3148. }
  3149. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3150. }
  3151. return rc;
  3152. }
  3153. static void __set_lane_map_v2(u8 *lane_map_v2,
  3154. enum dsi_phy_data_lanes lane0,
  3155. enum dsi_phy_data_lanes lane1,
  3156. enum dsi_phy_data_lanes lane2,
  3157. enum dsi_phy_data_lanes lane3)
  3158. {
  3159. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3160. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3161. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3162. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3163. }
  3164. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3165. {
  3166. int rc = 0, i = 0;
  3167. const char *data;
  3168. u8 temp[DSI_LANE_MAX - 1];
  3169. if (!display) {
  3170. DSI_ERR("invalid params\n");
  3171. return -EINVAL;
  3172. }
  3173. /* lane-map-v2 supersedes lane-map-v1 setting */
  3174. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3175. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3176. if (!rc) {
  3177. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3178. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3179. return 0;
  3180. } else if (rc != EINVAL) {
  3181. DSI_DEBUG("Incorrect mapping, configure default\n");
  3182. goto set_default;
  3183. }
  3184. /* lane-map older version, for DSI controller version < 2.0 */
  3185. data = of_get_property(display->pdev->dev.of_node,
  3186. "qcom,lane-map", NULL);
  3187. if (!data)
  3188. goto set_default;
  3189. if (!strcmp(data, "lane_map_3012")) {
  3190. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3191. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3192. DSI_PHYSICAL_LANE_1,
  3193. DSI_PHYSICAL_LANE_2,
  3194. DSI_PHYSICAL_LANE_3,
  3195. DSI_PHYSICAL_LANE_0);
  3196. } else if (!strcmp(data, "lane_map_2301")) {
  3197. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3198. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3199. DSI_PHYSICAL_LANE_2,
  3200. DSI_PHYSICAL_LANE_3,
  3201. DSI_PHYSICAL_LANE_0,
  3202. DSI_PHYSICAL_LANE_1);
  3203. } else if (!strcmp(data, "lane_map_1230")) {
  3204. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3205. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3206. DSI_PHYSICAL_LANE_3,
  3207. DSI_PHYSICAL_LANE_0,
  3208. DSI_PHYSICAL_LANE_1,
  3209. DSI_PHYSICAL_LANE_2);
  3210. } else if (!strcmp(data, "lane_map_0321")) {
  3211. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3212. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3213. DSI_PHYSICAL_LANE_0,
  3214. DSI_PHYSICAL_LANE_3,
  3215. DSI_PHYSICAL_LANE_2,
  3216. DSI_PHYSICAL_LANE_1);
  3217. } else if (!strcmp(data, "lane_map_1032")) {
  3218. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3219. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3220. DSI_PHYSICAL_LANE_1,
  3221. DSI_PHYSICAL_LANE_0,
  3222. DSI_PHYSICAL_LANE_3,
  3223. DSI_PHYSICAL_LANE_2);
  3224. } else if (!strcmp(data, "lane_map_2103")) {
  3225. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3226. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3227. DSI_PHYSICAL_LANE_2,
  3228. DSI_PHYSICAL_LANE_1,
  3229. DSI_PHYSICAL_LANE_0,
  3230. DSI_PHYSICAL_LANE_3);
  3231. } else if (!strcmp(data, "lane_map_3210")) {
  3232. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3233. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3234. DSI_PHYSICAL_LANE_3,
  3235. DSI_PHYSICAL_LANE_2,
  3236. DSI_PHYSICAL_LANE_1,
  3237. DSI_PHYSICAL_LANE_0);
  3238. } else {
  3239. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3240. __func__, data);
  3241. goto set_default;
  3242. }
  3243. return 0;
  3244. set_default:
  3245. /* default lane mapping */
  3246. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3247. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3248. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3249. return 0;
  3250. }
  3251. static int dsi_display_get_phandle_index(
  3252. struct dsi_display *display,
  3253. const char *propname, int count, int index)
  3254. {
  3255. struct device_node *disp_node = display->panel_node;
  3256. u32 *val = NULL;
  3257. int rc = 0;
  3258. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3259. if (ZERO_OR_NULL_PTR(val)) {
  3260. rc = -ENOMEM;
  3261. goto end;
  3262. }
  3263. if (index >= count)
  3264. goto end;
  3265. if (display->fw)
  3266. rc = dsi_parser_read_u32_array(display->parser_node,
  3267. propname, val, count);
  3268. else
  3269. rc = of_property_read_u32_array(disp_node, propname,
  3270. val, count);
  3271. if (rc)
  3272. goto end;
  3273. rc = val[index];
  3274. DSI_DEBUG("%s index=%d\n", propname, rc);
  3275. end:
  3276. kfree(val);
  3277. return rc;
  3278. }
  3279. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3280. const char *propname)
  3281. {
  3282. if (display->fw)
  3283. return dsi_parser_count_u32_elems(display->parser_node,
  3284. propname);
  3285. else
  3286. return of_property_count_u32_elems(display->panel_node,
  3287. propname);
  3288. }
  3289. static int dsi_display_parse_dt(struct dsi_display *display)
  3290. {
  3291. int i, rc = 0;
  3292. u32 phy_count = 0;
  3293. struct device_node *of_node = display->pdev->dev.of_node;
  3294. char *dsi_ctrl_name, *dsi_phy_name;
  3295. if (!strcmp(display->display_type, "primary")) {
  3296. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3297. dsi_phy_name = "qcom,dsi-phy-num";
  3298. } else {
  3299. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3300. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3301. }
  3302. display->ctrl_count = dsi_display_get_phandle_count(display,
  3303. dsi_ctrl_name);
  3304. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3305. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3306. display->ctrl_count, phy_count);
  3307. if (!phy_count || !display->ctrl_count) {
  3308. DSI_ERR("no ctrl/phys found\n");
  3309. rc = -ENODEV;
  3310. goto error;
  3311. }
  3312. if (phy_count != display->ctrl_count) {
  3313. DSI_ERR("different ctrl and phy counts\n");
  3314. rc = -ENODEV;
  3315. goto error;
  3316. }
  3317. display_for_each_ctrl(i, display) {
  3318. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3319. int index;
  3320. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3321. display->ctrl_count, i);
  3322. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3323. "qcom,dsi-ctrl", index);
  3324. of_node_put(ctrl->ctrl_of_node);
  3325. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3326. display->ctrl_count, i);
  3327. ctrl->phy_of_node = of_parse_phandle(of_node,
  3328. "qcom,dsi-phy", index);
  3329. of_node_put(ctrl->phy_of_node);
  3330. }
  3331. /* Parse TE data */
  3332. dsi_display_parse_te_data(display);
  3333. /* Parse all external bridges from port 0 */
  3334. display_for_each_ctrl(i, display) {
  3335. display->ext_bridge[i].node_of =
  3336. of_graph_get_remote_node(of_node, 0, i);
  3337. if (display->ext_bridge[i].node_of)
  3338. display->ext_bridge_cnt++;
  3339. else
  3340. break;
  3341. }
  3342. DSI_DEBUG("success\n");
  3343. error:
  3344. return rc;
  3345. }
  3346. static int dsi_display_res_init(struct dsi_display *display)
  3347. {
  3348. int rc = 0;
  3349. int i;
  3350. struct dsi_display_ctrl *ctrl;
  3351. display_for_each_ctrl(i, display) {
  3352. ctrl = &display->ctrl[i];
  3353. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3354. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3355. rc = PTR_ERR(ctrl->ctrl);
  3356. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3357. ctrl->ctrl = NULL;
  3358. goto error_ctrl_put;
  3359. }
  3360. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3361. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3362. rc = PTR_ERR(ctrl->phy);
  3363. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3364. dsi_ctrl_put(ctrl->ctrl);
  3365. ctrl->phy = NULL;
  3366. goto error_ctrl_put;
  3367. }
  3368. }
  3369. display->panel = dsi_panel_get(&display->pdev->dev,
  3370. display->panel_node,
  3371. display->parser_node,
  3372. display->display_type,
  3373. display->cmdline_topology,
  3374. display->trusted_vm_env);
  3375. if (IS_ERR_OR_NULL(display->panel)) {
  3376. rc = PTR_ERR(display->panel);
  3377. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3378. display->panel = NULL;
  3379. goto error_ctrl_put;
  3380. }
  3381. display_for_each_ctrl(i, display) {
  3382. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3383. phy->cfg.force_clk_lane_hs =
  3384. display->panel->host_config.force_hs_clk_lane;
  3385. phy->cfg.phy_type =
  3386. display->panel->host_config.phy_type;
  3387. }
  3388. rc = dsi_display_parse_lane_map(display);
  3389. if (rc) {
  3390. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3391. goto error_ctrl_put;
  3392. }
  3393. rc = dsi_display_clocks_init(display);
  3394. if (rc) {
  3395. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3396. goto error_ctrl_put;
  3397. }
  3398. /**
  3399. * In trusted vm, the connectors will not be enabled
  3400. * until the HW resources are assigned and accepted.
  3401. */
  3402. if (display->trusted_vm_env)
  3403. display->is_active = false;
  3404. else
  3405. display->is_active = true;
  3406. return 0;
  3407. error_ctrl_put:
  3408. for (i = i - 1; i >= 0; i--) {
  3409. ctrl = &display->ctrl[i];
  3410. dsi_ctrl_put(ctrl->ctrl);
  3411. dsi_phy_put(ctrl->phy);
  3412. }
  3413. return rc;
  3414. }
  3415. static int dsi_display_res_deinit(struct dsi_display *display)
  3416. {
  3417. int rc = 0;
  3418. int i;
  3419. struct dsi_display_ctrl *ctrl;
  3420. rc = dsi_display_clocks_deinit(display);
  3421. if (rc)
  3422. DSI_ERR("clocks deinit failed, rc=%d\n", rc);
  3423. display_for_each_ctrl(i, display) {
  3424. ctrl = &display->ctrl[i];
  3425. dsi_phy_put(ctrl->phy);
  3426. dsi_ctrl_put(ctrl->ctrl);
  3427. }
  3428. if (display->panel)
  3429. dsi_panel_put(display->panel);
  3430. return rc;
  3431. }
  3432. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3433. struct dsi_display_mode *mode,
  3434. u32 flags)
  3435. {
  3436. int rc = 0;
  3437. int i;
  3438. struct dsi_display_ctrl *ctrl;
  3439. /*
  3440. * To set a mode:
  3441. * 1. Controllers should be turned off.
  3442. * 2. Link clocks should be off.
  3443. * 3. Phy should be disabled.
  3444. */
  3445. display_for_each_ctrl(i, display) {
  3446. ctrl = &display->ctrl[i];
  3447. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3448. (ctrl->phy_enabled)) {
  3449. rc = -EINVAL;
  3450. goto error;
  3451. }
  3452. }
  3453. error:
  3454. return rc;
  3455. }
  3456. static bool dsi_display_is_seamless_dfps_possible(
  3457. const struct dsi_display *display,
  3458. const struct dsi_display_mode *tgt,
  3459. const enum dsi_dfps_type dfps_type)
  3460. {
  3461. struct dsi_display_mode *cur;
  3462. if (!display || !tgt || !display->panel) {
  3463. DSI_ERR("Invalid params\n");
  3464. return false;
  3465. }
  3466. cur = display->panel->cur_mode;
  3467. if (cur->timing.h_active != tgt->timing.h_active) {
  3468. DSI_DEBUG("timing.h_active differs %d %d\n",
  3469. cur->timing.h_active, tgt->timing.h_active);
  3470. return false;
  3471. }
  3472. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3473. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3474. cur->timing.h_back_porch,
  3475. tgt->timing.h_back_porch);
  3476. return false;
  3477. }
  3478. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3479. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3480. cur->timing.h_sync_width,
  3481. tgt->timing.h_sync_width);
  3482. return false;
  3483. }
  3484. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3485. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3486. cur->timing.h_front_porch,
  3487. tgt->timing.h_front_porch);
  3488. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3489. return false;
  3490. }
  3491. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3492. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3493. cur->timing.h_skew,
  3494. tgt->timing.h_skew);
  3495. return false;
  3496. }
  3497. /* skip polarity comparison */
  3498. if (cur->timing.v_active != tgt->timing.v_active) {
  3499. DSI_DEBUG("timing.v_active differs %d %d\n",
  3500. cur->timing.v_active,
  3501. tgt->timing.v_active);
  3502. return false;
  3503. }
  3504. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3505. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3506. cur->timing.v_back_porch,
  3507. tgt->timing.v_back_porch);
  3508. return false;
  3509. }
  3510. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3511. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3512. cur->timing.v_sync_width,
  3513. tgt->timing.v_sync_width);
  3514. return false;
  3515. }
  3516. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3517. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3518. cur->timing.v_front_porch,
  3519. tgt->timing.v_front_porch);
  3520. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3521. return false;
  3522. }
  3523. /* skip polarity comparison */
  3524. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3525. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3526. cur->timing.refresh_rate,
  3527. tgt->timing.refresh_rate);
  3528. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3529. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3530. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3531. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3532. DSI_DEBUG("flags differs %d %d\n",
  3533. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3534. return true;
  3535. }
  3536. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3537. {
  3538. struct dsi_host_common_cfg *config;
  3539. struct dsi_display_ctrl *m_ctrl;
  3540. int phy_ver;
  3541. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3542. config = &display->panel->host_config;
  3543. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3544. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3545. config->byte_intf_clk_div = 1;
  3546. else
  3547. config->byte_intf_clk_div = 2;
  3548. }
  3549. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3550. u32 bit_clk_rate)
  3551. {
  3552. int rc = 0;
  3553. int i;
  3554. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3555. if (!display->panel) {
  3556. DSI_ERR("Invalid params\n");
  3557. return -EINVAL;
  3558. }
  3559. if (bit_clk_rate == 0) {
  3560. DSI_ERR("Invalid bit clock rate\n");
  3561. return -EINVAL;
  3562. }
  3563. display->config.bit_clk_rate_hz = bit_clk_rate;
  3564. display_for_each_ctrl(i, display) {
  3565. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3566. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3567. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3568. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3569. byte_intf_clk_rate;
  3570. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3571. struct dsi_host_common_cfg *host_cfg;
  3572. mutex_lock(&ctrl->ctrl_lock);
  3573. host_cfg = &display->panel->host_config;
  3574. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3575. num_of_lanes++;
  3576. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3577. num_of_lanes++;
  3578. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3579. num_of_lanes++;
  3580. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3581. num_of_lanes++;
  3582. if (num_of_lanes == 0) {
  3583. DSI_ERR("Invalid lane count\n");
  3584. rc = -EINVAL;
  3585. goto error;
  3586. }
  3587. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3588. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3589. bit_rate_per_lane = bit_rate;
  3590. do_div(bit_rate_per_lane, num_of_lanes);
  3591. pclk_rate = bit_rate;
  3592. do_div(pclk_rate, bpp);
  3593. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3594. bit_rate_per_lane = bit_rate;
  3595. do_div(bit_rate_per_lane, num_of_lanes);
  3596. byte_clk_rate = bit_rate_per_lane;
  3597. do_div(byte_clk_rate, 8);
  3598. byte_intf_clk_rate = byte_clk_rate;
  3599. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3600. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3601. } else {
  3602. do_div(bit_rate, bits_per_symbol);
  3603. bit_rate *= num_of_symbols;
  3604. bit_rate_per_lane = bit_rate;
  3605. do_div(bit_rate_per_lane, num_of_lanes);
  3606. byte_clk_rate = bit_rate_per_lane;
  3607. do_div(byte_clk_rate, 7);
  3608. /* For CPHY, byte_intf_clk is same as byte_clk */
  3609. byte_intf_clk_rate = byte_clk_rate;
  3610. }
  3611. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3612. bit_rate, bit_rate_per_lane);
  3613. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3614. byte_clk_rate, byte_intf_clk_rate);
  3615. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3616. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3617. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3618. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3619. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3620. ctrl->clk_freq, ctrl->cell_index);
  3621. if (rc) {
  3622. DSI_ERR("Failed to update link frequencies\n");
  3623. goto error;
  3624. }
  3625. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3626. error:
  3627. mutex_unlock(&ctrl->ctrl_lock);
  3628. /* TODO: recover ctrl->clk_freq in case of failure */
  3629. if (rc)
  3630. return rc;
  3631. }
  3632. return 0;
  3633. }
  3634. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3635. struct dsi_dyn_clk_delay *delay,
  3636. struct dsi_display_mode *mode)
  3637. {
  3638. u32 esc_clk_rate_hz;
  3639. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3640. u32 hsync_period = 0;
  3641. struct dsi_display_ctrl *m_ctrl;
  3642. struct dsi_ctrl *dsi_ctrl;
  3643. struct dsi_phy_cfg *cfg;
  3644. m_ctrl = &display->ctrl[display->clk_master_idx];
  3645. dsi_ctrl = m_ctrl->ctrl;
  3646. cfg = &(m_ctrl->phy->cfg);
  3647. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate * 1000;
  3648. pclk_to_esc_ratio = ((dsi_ctrl->clk_freq.pix_clk_rate * 1000) /
  3649. esc_clk_rate_hz);
  3650. byte_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 1000) /
  3651. esc_clk_rate_hz);
  3652. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4 * 1000) /
  3653. esc_clk_rate_hz);
  3654. hsync_period = dsi_h_total_dce(&mode->timing);
  3655. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3656. if (!display->panel->video_config.eof_bllp_lp11_en)
  3657. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3658. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3659. (display->config.common_config.t_clk_post + 1)) /
  3660. byte_to_esc_ratio) +
  3661. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3662. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3663. ((cfg->timing.lane_v3[3] * 4) +
  3664. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3665. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3666. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3667. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3668. hr_bit_to_esc_ratio);
  3669. delay->pipe_delay2 = 0;
  3670. if (display->panel->host_config.force_hs_clk_lane)
  3671. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3672. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3673. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3674. hr_bit_to_esc_ratio);
  3675. /* 130 us pll delay recommended by h/w doc */
  3676. delay->pll_delay = ((130 * esc_clk_rate_hz) / 1000000) * 2;
  3677. }
  3678. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3679. struct link_clk_freq *bkp_freq)
  3680. {
  3681. int rc = 0, i;
  3682. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3683. m_ctrl = &display->ctrl[display->clk_master_idx];
  3684. dsi_clk_prepare_enable(&display->clock_info.src_clks);
  3685. rc = dsi_clk_update_parent(&display->clock_info.shadow_clks,
  3686. &display->clock_info.mux_clks);
  3687. if (rc) {
  3688. DSI_ERR("failed update mux parent to shadow\n");
  3689. goto exit;
  3690. }
  3691. display_for_each_ctrl(i, display) {
  3692. ctrl = &display->ctrl[i];
  3693. if (!ctrl->ctrl)
  3694. continue;
  3695. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3696. ctrl->ctrl->clk_freq.byte_clk_rate,
  3697. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3698. if (rc) {
  3699. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3700. goto recover_byte_clk;
  3701. }
  3702. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3703. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3704. if (rc) {
  3705. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3706. goto recover_pix_clk;
  3707. }
  3708. }
  3709. display_for_each_ctrl(i, display) {
  3710. ctrl = &display->ctrl[i];
  3711. if (ctrl == m_ctrl)
  3712. continue;
  3713. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3714. }
  3715. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3716. /* wait for dynamic refresh done */
  3717. display_for_each_ctrl(i, display) {
  3718. ctrl = &display->ctrl[i];
  3719. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3720. if (rc) {
  3721. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3722. goto recover_pix_clk;
  3723. } else {
  3724. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3725. i ? "slave" : "master");
  3726. }
  3727. }
  3728. display_for_each_ctrl(i, display) {
  3729. ctrl = &display->ctrl[i];
  3730. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3731. }
  3732. rc = dsi_clk_update_parent(&display->clock_info.src_clks,
  3733. &display->clock_info.mux_clks);
  3734. if (rc)
  3735. DSI_ERR("could not switch back to src clks %d\n", rc);
  3736. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3737. return rc;
  3738. recover_pix_clk:
  3739. display_for_each_ctrl(i, display) {
  3740. ctrl = &display->ctrl[i];
  3741. if (!ctrl->ctrl)
  3742. continue;
  3743. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3744. bkp_freq->pix_clk_rate, i);
  3745. }
  3746. recover_byte_clk:
  3747. display_for_each_ctrl(i, display) {
  3748. ctrl = &display->ctrl[i];
  3749. if (!ctrl->ctrl)
  3750. continue;
  3751. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3752. bkp_freq->byte_clk_rate,
  3753. bkp_freq->byte_intf_clk_rate, i);
  3754. }
  3755. exit:
  3756. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3757. return rc;
  3758. }
  3759. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3760. struct dsi_display_mode *mode)
  3761. {
  3762. int rc = 0, mask, i;
  3763. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3764. struct dsi_dyn_clk_delay delay;
  3765. struct link_clk_freq bkp_freq;
  3766. dsi_panel_acquire_panel_lock(display->panel);
  3767. m_ctrl = &display->ctrl[display->clk_master_idx];
  3768. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3769. /* mask PLL unlock, FIFO overflow and underflow errors */
  3770. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3771. BIT(DSI_FIFO_OVERFLOW);
  3772. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3773. /* update the phy timings based on new mode */
  3774. display_for_each_ctrl(i, display) {
  3775. ctrl = &display->ctrl[i];
  3776. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3777. }
  3778. /* back up existing rates to handle failure case */
  3779. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3780. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3781. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3782. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3783. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3784. if (rc) {
  3785. DSI_ERR("failed set link frequencies %d\n", rc);
  3786. goto exit;
  3787. }
  3788. /* calculate pipe delays */
  3789. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3790. /* configure dynamic refresh ctrl registers */
  3791. display_for_each_ctrl(i, display) {
  3792. ctrl = &display->ctrl[i];
  3793. if (!ctrl->phy)
  3794. continue;
  3795. if (ctrl == m_ctrl)
  3796. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3797. else
  3798. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3799. false);
  3800. }
  3801. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3802. exit:
  3803. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3804. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3805. DSI_CLK_OFF);
  3806. /* store newly calculated phy timings in mode private info */
  3807. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3808. mode->priv_info->phy_timing_val,
  3809. mode->priv_info->phy_timing_len);
  3810. dsi_panel_release_panel_lock(display->panel);
  3811. return rc;
  3812. }
  3813. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3814. int clk_rate)
  3815. {
  3816. int rc = 0;
  3817. if (clk_rate <= 0) {
  3818. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3819. return -EINVAL;
  3820. }
  3821. if (clk_rate == display->cached_clk_rate) {
  3822. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3823. return rc;
  3824. }
  3825. display->cached_clk_rate = clk_rate;
  3826. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3827. if (!rc) {
  3828. DSI_INFO("%s: bit clk is ready to be configured to '%d'\n",
  3829. __func__, clk_rate);
  3830. atomic_set(&display->clkrate_change_pending, 1);
  3831. } else {
  3832. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3833. __func__, clk_rate, rc);
  3834. /* Caching clock failed, so don't go on doing so. */
  3835. atomic_set(&display->clkrate_change_pending, 0);
  3836. display->cached_clk_rate = 0;
  3837. }
  3838. return rc;
  3839. }
  3840. static int dsi_display_dfps_update(struct dsi_display *display,
  3841. struct dsi_display_mode *dsi_mode)
  3842. {
  3843. struct dsi_mode_info *timing;
  3844. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3845. struct dsi_display_mode *panel_mode;
  3846. struct dsi_dfps_capabilities dfps_caps;
  3847. int rc = 0;
  3848. int i = 0;
  3849. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3850. if (!display || !dsi_mode || !display->panel) {
  3851. DSI_ERR("Invalid params\n");
  3852. return -EINVAL;
  3853. }
  3854. timing = &dsi_mode->timing;
  3855. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3856. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3857. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3858. DSI_ERR("dfps or constant fps not supported\n");
  3859. return -ENOTSUPP;
  3860. }
  3861. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3862. DSI_ERR("dfps clock method not supported\n");
  3863. return -ENOTSUPP;
  3864. }
  3865. /* For split DSI, update the clock master first */
  3866. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3867. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3868. m_ctrl = &display->ctrl[display->clk_master_idx];
  3869. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3870. if (rc) {
  3871. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3872. display->name, i, rc);
  3873. goto error;
  3874. }
  3875. /* Update the rest of the controllers */
  3876. display_for_each_ctrl(i, display) {
  3877. ctrl = &display->ctrl[i];
  3878. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3879. continue;
  3880. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3881. if (rc) {
  3882. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3883. display->name, i, rc);
  3884. goto error;
  3885. }
  3886. }
  3887. panel_mode = display->panel->cur_mode;
  3888. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3889. /*
  3890. * dsi_mode_flags flags are used to communicate with other drm driver
  3891. * components, and are transient. They aren't inherently part of the
  3892. * display panel's mode and shouldn't be saved into the cached currently
  3893. * active mode.
  3894. */
  3895. panel_mode->dsi_mode_flags = 0;
  3896. error:
  3897. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  3898. return rc;
  3899. }
  3900. static int dsi_display_dfps_calc_front_porch(
  3901. u32 old_fps,
  3902. u32 new_fps,
  3903. u32 a_total,
  3904. u32 b_total,
  3905. u32 b_fp,
  3906. u32 *b_fp_out)
  3907. {
  3908. s32 b_fp_new;
  3909. int add_porches, diff;
  3910. if (!b_fp_out) {
  3911. DSI_ERR("Invalid params\n");
  3912. return -EINVAL;
  3913. }
  3914. if (!a_total || !new_fps) {
  3915. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  3916. return -EINVAL;
  3917. }
  3918. /*
  3919. * Keep clock, other porches constant, use new fps, calc front porch
  3920. * new_vtotal = old_vtotal * (old_fps / new_fps )
  3921. * new_vfp - old_vfp = new_vtotal - old_vtotal
  3922. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  3923. */
  3924. diff = abs(old_fps - new_fps);
  3925. add_porches = mult_frac(b_total, diff, new_fps);
  3926. if (old_fps > new_fps)
  3927. b_fp_new = b_fp + add_porches;
  3928. else
  3929. b_fp_new = b_fp - add_porches;
  3930. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  3931. new_fps, a_total, b_total, b_fp, b_fp_new);
  3932. if (b_fp_new < 0) {
  3933. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  3934. return -EINVAL;
  3935. }
  3936. /**
  3937. * TODO: To differentiate from clock method when communicating to the
  3938. * other components, perhaps we should set clk here to original value
  3939. */
  3940. *b_fp_out = b_fp_new;
  3941. return 0;
  3942. }
  3943. /**
  3944. * dsi_display_get_dfps_timing() - Get the new dfps values.
  3945. * @display: DSI display handle.
  3946. * @adj_mode: Mode value structure to be changed.
  3947. * It contains old timing values and latest fps value.
  3948. * New timing values are updated based on new fps.
  3949. * @curr_refresh_rate: Current fps rate.
  3950. * If zero , current fps rate is taken from
  3951. * display->panel->cur_mode.
  3952. * Return: error code.
  3953. */
  3954. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  3955. struct dsi_display_mode *adj_mode,
  3956. u32 curr_refresh_rate)
  3957. {
  3958. struct dsi_dfps_capabilities dfps_caps;
  3959. struct dsi_display_mode per_ctrl_mode;
  3960. struct dsi_mode_info *timing;
  3961. struct dsi_ctrl *m_ctrl;
  3962. int rc = 0;
  3963. if (!display || !adj_mode) {
  3964. DSI_ERR("Invalid params\n");
  3965. return -EINVAL;
  3966. }
  3967. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  3968. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3969. if (!dfps_caps.dfps_support) {
  3970. DSI_ERR("dfps not supported by panel\n");
  3971. return -EINVAL;
  3972. }
  3973. per_ctrl_mode = *adj_mode;
  3974. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  3975. if (!curr_refresh_rate) {
  3976. if (!dsi_display_is_seamless_dfps_possible(display,
  3977. &per_ctrl_mode, dfps_caps.type)) {
  3978. DSI_ERR("seamless dynamic fps not supported for mode\n");
  3979. return -EINVAL;
  3980. }
  3981. if (display->panel->cur_mode) {
  3982. curr_refresh_rate =
  3983. display->panel->cur_mode->timing.refresh_rate;
  3984. } else {
  3985. DSI_ERR("cur_mode is not initialized\n");
  3986. return -EINVAL;
  3987. }
  3988. }
  3989. /* TODO: Remove this direct reference to the dsi_ctrl */
  3990. timing = &per_ctrl_mode.timing;
  3991. switch (dfps_caps.type) {
  3992. case DSI_DFPS_IMMEDIATE_VFP:
  3993. rc = dsi_display_dfps_calc_front_porch(
  3994. curr_refresh_rate,
  3995. timing->refresh_rate,
  3996. dsi_h_total_dce(timing),
  3997. DSI_V_TOTAL(timing),
  3998. timing->v_front_porch,
  3999. &adj_mode->timing.v_front_porch);
  4000. break;
  4001. case DSI_DFPS_IMMEDIATE_HFP:
  4002. rc = dsi_display_dfps_calc_front_porch(
  4003. curr_refresh_rate,
  4004. timing->refresh_rate,
  4005. DSI_V_TOTAL(timing),
  4006. dsi_h_total_dce(timing),
  4007. timing->h_front_porch,
  4008. &adj_mode->timing.h_front_porch);
  4009. if (!rc)
  4010. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4011. break;
  4012. default:
  4013. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4014. rc = -ENOTSUPP;
  4015. }
  4016. return rc;
  4017. }
  4018. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4019. struct dsi_display_mode *adj_mode)
  4020. {
  4021. int rc = 0;
  4022. if (!display || !adj_mode) {
  4023. DSI_ERR("Invalid params\n");
  4024. return false;
  4025. }
  4026. /* Currently the only seamless transition is dynamic fps */
  4027. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4028. if (rc) {
  4029. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4030. } else {
  4031. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4032. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4033. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4034. }
  4035. return rc;
  4036. }
  4037. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4038. struct dsi_display_mode *to_mode)
  4039. {
  4040. u32 cur_fps, to_fps;
  4041. u32 cur_h_active, to_h_active;
  4042. u32 cur_v_active, to_v_active;
  4043. cur_fps = cur_mode->timing.refresh_rate;
  4044. to_fps = to_mode->timing.refresh_rate;
  4045. cur_h_active = cur_mode->timing.h_active;
  4046. cur_v_active = cur_mode->timing.v_active;
  4047. to_h_active = to_mode->timing.h_active;
  4048. to_v_active = to_mode->timing.v_active;
  4049. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4050. (cur_fps != to_fps)) {
  4051. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4052. DSI_DEBUG("DMS Modeset with FPS change\n");
  4053. } else {
  4054. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4055. }
  4056. }
  4057. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4058. struct dsi_display_mode *mode,
  4059. u32 flags)
  4060. {
  4061. int rc = 0, clk_rate = 0;
  4062. int i;
  4063. struct dsi_display_ctrl *ctrl;
  4064. struct dsi_display_mode_priv_info *priv_info;
  4065. bool commit_phy_timing = false;
  4066. priv_info = mode->priv_info;
  4067. if (!priv_info) {
  4068. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4069. display->name);
  4070. return -EINVAL;
  4071. }
  4072. SDE_EVT32(mode->dsi_mode_flags);
  4073. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  4074. display->config.panel_mode = mode->panel_mode;
  4075. display->panel->panel_mode = mode->panel_mode;
  4076. }
  4077. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4078. mode,
  4079. &display->config);
  4080. if (rc) {
  4081. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4082. display->name, rc);
  4083. goto error;
  4084. }
  4085. memcpy(&display->config.lane_map, &display->lane_map,
  4086. sizeof(display->lane_map));
  4087. if (mode->dsi_mode_flags &
  4088. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4089. rc = dsi_display_dfps_update(display, mode);
  4090. if (rc) {
  4091. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4092. display->name, rc);
  4093. goto error;
  4094. }
  4095. display_for_each_ctrl(i, display) {
  4096. ctrl = &display->ctrl[i];
  4097. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4098. &display->config, mode, mode->dsi_mode_flags,
  4099. display->dsi_clk_handle);
  4100. if (rc) {
  4101. DSI_ERR("failed to update ctrl config\n");
  4102. goto error;
  4103. }
  4104. }
  4105. if (priv_info->phy_timing_len) {
  4106. display_for_each_ctrl(i, display) {
  4107. ctrl = &display->ctrl[i];
  4108. rc = dsi_phy_set_timing_params(ctrl->phy,
  4109. priv_info->phy_timing_val,
  4110. priv_info->phy_timing_len,
  4111. commit_phy_timing);
  4112. if (rc)
  4113. DSI_ERR("Fail to add timing params\n");
  4114. }
  4115. }
  4116. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4117. return rc;
  4118. }
  4119. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4120. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4121. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4122. if (rc)
  4123. DSI_ERR("dynamic clk change failed %d\n", rc);
  4124. /*
  4125. * skip rest of the opearations since
  4126. * dsi_display_dynamic_clk_switch_vid() already takes
  4127. * care of them.
  4128. */
  4129. return rc;
  4130. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4131. clk_rate = mode->timing.clk_rate_hz;
  4132. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4133. clk_rate);
  4134. if (rc) {
  4135. DSI_ERR("Failed to configure dynamic clk\n");
  4136. return rc;
  4137. }
  4138. }
  4139. }
  4140. display_for_each_ctrl(i, display) {
  4141. ctrl = &display->ctrl[i];
  4142. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4143. mode, mode->dsi_mode_flags,
  4144. display->dsi_clk_handle);
  4145. if (rc) {
  4146. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4147. display->name, rc);
  4148. goto error;
  4149. }
  4150. }
  4151. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4152. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4153. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4154. u64 to_bitclk = mode->timing.clk_rate_hz;
  4155. commit_phy_timing = true;
  4156. /* No need to set clkrate pending flag if clocks are same */
  4157. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4158. atomic_set(&display->clkrate_change_pending, 1);
  4159. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4160. }
  4161. if (priv_info->phy_timing_len) {
  4162. display_for_each_ctrl(i, display) {
  4163. ctrl = &display->ctrl[i];
  4164. rc = dsi_phy_set_timing_params(ctrl->phy,
  4165. priv_info->phy_timing_val,
  4166. priv_info->phy_timing_len,
  4167. commit_phy_timing);
  4168. if (rc)
  4169. DSI_ERR("failed to add DSI PHY timing params\n");
  4170. }
  4171. }
  4172. error:
  4173. return rc;
  4174. }
  4175. /**
  4176. * _dsi_display_dev_init - initializes the display device
  4177. * Initialization will acquire references to the resources required for the
  4178. * display hardware to function.
  4179. * @display: Handle to the display
  4180. * Returns: Zero on success
  4181. */
  4182. static int _dsi_display_dev_init(struct dsi_display *display)
  4183. {
  4184. int rc = 0;
  4185. if (!display) {
  4186. DSI_ERR("invalid display\n");
  4187. return -EINVAL;
  4188. }
  4189. if (!display->panel_node)
  4190. return 0;
  4191. mutex_lock(&display->display_lock);
  4192. display->parser = dsi_parser_get(&display->pdev->dev);
  4193. if (display->fw && display->parser)
  4194. display->parser_node = dsi_parser_get_head_node(
  4195. display->parser, display->fw->data,
  4196. display->fw->size);
  4197. rc = dsi_display_parse_dt(display);
  4198. if (rc) {
  4199. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4200. goto error;
  4201. }
  4202. rc = dsi_display_res_init(display);
  4203. if (rc) {
  4204. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4205. display->name, rc);
  4206. goto error;
  4207. }
  4208. error:
  4209. mutex_unlock(&display->display_lock);
  4210. return rc;
  4211. }
  4212. /**
  4213. * _dsi_display_dev_deinit - deinitializes the display device
  4214. * All the resources acquired during device init will be released.
  4215. * @display: Handle to the display
  4216. * Returns: Zero on success
  4217. */
  4218. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4219. {
  4220. int rc = 0;
  4221. if (!display) {
  4222. DSI_ERR("invalid display\n");
  4223. return -EINVAL;
  4224. }
  4225. mutex_lock(&display->display_lock);
  4226. rc = dsi_display_res_deinit(display);
  4227. if (rc)
  4228. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4229. display->name, rc);
  4230. mutex_unlock(&display->display_lock);
  4231. return rc;
  4232. }
  4233. /**
  4234. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4235. * @dsi_display: Pointer to dsi display
  4236. * Returns: Zero on success
  4237. */
  4238. int dsi_display_cont_splash_config(void *dsi_display)
  4239. {
  4240. struct dsi_display *display = dsi_display;
  4241. int rc = 0;
  4242. /* Vote for gdsc required to read register address space */
  4243. if (!display) {
  4244. DSI_ERR("invalid input display param\n");
  4245. return -EINVAL;
  4246. }
  4247. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4248. if (rc < 0) {
  4249. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4250. rc);
  4251. return rc;
  4252. }
  4253. mutex_lock(&display->display_lock);
  4254. display->is_cont_splash_enabled = true;
  4255. /* Update splash status for clock manager */
  4256. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4257. display->is_cont_splash_enabled);
  4258. /* Set up ctrl isr before enabling core clk */
  4259. dsi_display_ctrl_isr_configure(display, true);
  4260. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4261. * regulator are inplicit from pre clk on callback
  4262. */
  4263. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4264. DSI_ALL_CLKS, DSI_CLK_ON);
  4265. if (rc) {
  4266. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4267. display->name, rc);
  4268. goto clk_manager_update;
  4269. }
  4270. /* Vote on panel regulator will be removed during suspend path */
  4271. rc = dsi_pwr_enable_regulator(&display->panel->power_info, true);
  4272. if (rc) {
  4273. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4274. display->panel->name, rc);
  4275. goto clks_disabled;
  4276. }
  4277. mutex_unlock(&display->display_lock);
  4278. /* Set the current brightness level */
  4279. dsi_panel_bl_handoff(display->panel);
  4280. return rc;
  4281. clks_disabled:
  4282. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4283. DSI_ALL_CLKS, DSI_CLK_OFF);
  4284. clk_manager_update:
  4285. dsi_display_ctrl_isr_configure(display, false);
  4286. /* Update splash status for clock manager */
  4287. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4288. false);
  4289. pm_runtime_put_sync(display->drm_dev->dev);
  4290. display->is_cont_splash_enabled = false;
  4291. mutex_unlock(&display->display_lock);
  4292. return rc;
  4293. }
  4294. /**
  4295. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4296. * @display: Pointer to dsi display
  4297. * Returns: Zero on success
  4298. */
  4299. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4300. {
  4301. int rc = 0;
  4302. if (!display->is_cont_splash_enabled)
  4303. return 0;
  4304. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4305. DSI_ALL_CLKS, DSI_CLK_OFF);
  4306. if (rc)
  4307. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4308. display->name, rc);
  4309. pm_runtime_put_sync(display->drm_dev->dev);
  4310. display->is_cont_splash_enabled = false;
  4311. /* Update splash status for clock manager */
  4312. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4313. display->is_cont_splash_enabled);
  4314. return rc;
  4315. }
  4316. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4317. {
  4318. int rc = 0;
  4319. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4320. if (!rc) {
  4321. DSI_INFO("dsi bit clk has been configured to %d\n",
  4322. display->cached_clk_rate);
  4323. atomic_set(&display->clkrate_change_pending, 0);
  4324. } else {
  4325. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4326. display->cached_clk_rate, rc);
  4327. }
  4328. return rc;
  4329. }
  4330. static int dsi_display_validate_split_link(struct dsi_display *display)
  4331. {
  4332. int i, rc = 0;
  4333. struct dsi_display_ctrl *ctrl;
  4334. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4335. if (!host->split_link.split_link_enabled)
  4336. return 0;
  4337. if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4338. DSI_ERR("[%s] split link is not supported in command mode\n",
  4339. display->name);
  4340. rc = -ENOTSUPP;
  4341. goto error;
  4342. }
  4343. display_for_each_ctrl(i, display) {
  4344. ctrl = &display->ctrl[i];
  4345. if (!ctrl->ctrl->split_link_supported) {
  4346. DSI_ERR("[%s] split link is not supported by hw\n",
  4347. display->name);
  4348. rc = -ENOTSUPP;
  4349. goto error;
  4350. }
  4351. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4352. }
  4353. DSI_DEBUG("Split link is enabled\n");
  4354. return 0;
  4355. error:
  4356. host->split_link.split_link_enabled = false;
  4357. return rc;
  4358. }
  4359. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4360. {
  4361. int rc = 0;
  4362. rc = dsi_ctrl_get_io_resources(io_res);
  4363. if (rc)
  4364. goto end;
  4365. rc = dsi_phy_get_io_resources(io_res);
  4366. end:
  4367. return rc;
  4368. }
  4369. static int dsi_display_pre_release(void *data)
  4370. {
  4371. if (!data)
  4372. return -EINVAL;
  4373. dsi_display_ctrl_irq_update((struct dsi_display *)data, false);
  4374. return 0;
  4375. }
  4376. static int dsi_display_pre_acquire(void *data)
  4377. {
  4378. if (!data)
  4379. return -EINVAL;
  4380. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4381. return 0;
  4382. }
  4383. /**
  4384. * dsi_display_bind - bind dsi device with controlling device
  4385. * @dev: Pointer to base of platform device
  4386. * @master: Pointer to container of drm device
  4387. * @data: Pointer to private data
  4388. * Returns: Zero on success
  4389. */
  4390. static int dsi_display_bind(struct device *dev,
  4391. struct device *master,
  4392. void *data)
  4393. {
  4394. struct dsi_display_ctrl *display_ctrl;
  4395. struct drm_device *drm;
  4396. struct dsi_display *display;
  4397. struct dsi_clk_info info;
  4398. struct clk_ctrl_cb clk_cb;
  4399. void *handle = NULL;
  4400. struct platform_device *pdev = to_platform_device(dev);
  4401. char *client1 = "dsi_clk_client";
  4402. char *client2 = "mdp_event_client";
  4403. struct msm_vm_ops vm_event_ops = {
  4404. .vm_get_io_resources = dsi_display_get_io_resources,
  4405. .vm_pre_hw_release = dsi_display_pre_release,
  4406. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4407. };
  4408. int i, rc = 0;
  4409. if (!dev || !pdev || !master) {
  4410. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4411. dev, pdev, master);
  4412. return -EINVAL;
  4413. }
  4414. drm = dev_get_drvdata(master);
  4415. display = platform_get_drvdata(pdev);
  4416. if (!drm || !display) {
  4417. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4418. drm, display);
  4419. return -EINVAL;
  4420. }
  4421. if (!display->panel_node)
  4422. return 0;
  4423. if (!display->fw)
  4424. display->name = display->panel_node->name;
  4425. /* defer bind if ext bridge driver is not loaded */
  4426. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4427. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4428. if (!of_drm_find_bridge(
  4429. display->ext_bridge[i].node_of)) {
  4430. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4431. display->ext_bridge[i].node_of->full_name);
  4432. return -EPROBE_DEFER;
  4433. }
  4434. }
  4435. }
  4436. mutex_lock(&display->display_lock);
  4437. rc = dsi_display_validate_split_link(display);
  4438. if (rc) {
  4439. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4440. display->name, rc);
  4441. goto error;
  4442. }
  4443. rc = dsi_display_debugfs_init(display);
  4444. if (rc) {
  4445. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4446. goto error;
  4447. }
  4448. atomic_set(&display->clkrate_change_pending, 0);
  4449. display->cached_clk_rate = 0;
  4450. memset(&info, 0x0, sizeof(info));
  4451. display_for_each_ctrl(i, display) {
  4452. display_ctrl = &display->ctrl[i];
  4453. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4454. if (rc) {
  4455. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4456. display->name, i, rc);
  4457. goto error_ctrl_deinit;
  4458. }
  4459. display_ctrl->ctrl->horiz_index = i;
  4460. rc = dsi_phy_drv_init(display_ctrl->phy);
  4461. if (rc) {
  4462. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4463. display->name, i, rc);
  4464. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4465. goto error_ctrl_deinit;
  4466. }
  4467. display_ctrl->ctrl->dma_cmd_workq = display->dma_cmd_workq;
  4468. memcpy(&info.c_clks[i],
  4469. (&display_ctrl->ctrl->clk_info.core_clks),
  4470. sizeof(struct dsi_core_clk_info));
  4471. memcpy(&info.l_hs_clks[i],
  4472. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4473. sizeof(struct dsi_link_hs_clk_info));
  4474. memcpy(&info.l_lp_clks[i],
  4475. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4476. sizeof(struct dsi_link_lp_clk_info));
  4477. info.c_clks[i].drm = drm;
  4478. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4479. }
  4480. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4481. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4482. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4483. info.post_clkon_cb = dsi_post_clkon_cb;
  4484. info.priv_data = display;
  4485. info.master_ndx = display->clk_master_idx;
  4486. info.dsi_ctrl_count = display->ctrl_count;
  4487. snprintf(info.name, MAX_STRING_LEN,
  4488. "DSI_MNGR-%s", display->name);
  4489. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4490. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4491. rc = PTR_ERR(display->clk_mngr);
  4492. display->clk_mngr = NULL;
  4493. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4494. goto error_ctrl_deinit;
  4495. }
  4496. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4497. if (IS_ERR_OR_NULL(handle)) {
  4498. rc = PTR_ERR(handle);
  4499. DSI_ERR("failed to register %s client, rc = %d\n",
  4500. client1, rc);
  4501. goto error_clk_deinit;
  4502. } else {
  4503. display->dsi_clk_handle = handle;
  4504. }
  4505. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4506. if (IS_ERR_OR_NULL(handle)) {
  4507. rc = PTR_ERR(handle);
  4508. DSI_ERR("failed to register %s client, rc = %d\n",
  4509. client2, rc);
  4510. goto error_clk_client_deinit;
  4511. } else {
  4512. display->mdp_clk_handle = handle;
  4513. }
  4514. clk_cb.priv = display;
  4515. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4516. display_for_each_ctrl(i, display) {
  4517. display_ctrl = &display->ctrl[i];
  4518. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4519. if (rc) {
  4520. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4521. display->name, i, rc);
  4522. goto error_ctrl_deinit;
  4523. }
  4524. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4525. if (rc) {
  4526. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4527. display->name, i, rc);
  4528. goto error_ctrl_deinit;
  4529. }
  4530. }
  4531. dsi_display_update_byte_intf_div(display);
  4532. rc = dsi_display_mipi_host_init(display);
  4533. if (rc) {
  4534. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4535. display->name, rc);
  4536. goto error_ctrl_deinit;
  4537. }
  4538. rc = dsi_panel_drv_init(display->panel, &display->host);
  4539. if (rc) {
  4540. if (rc != -EPROBE_DEFER)
  4541. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4542. display->name, rc);
  4543. goto error_host_deinit;
  4544. }
  4545. DSI_INFO("Successfully bind display panel '%s'\n", display->name);
  4546. display->drm_dev = drm;
  4547. display_for_each_ctrl(i, display) {
  4548. display_ctrl = &display->ctrl[i];
  4549. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4550. continue;
  4551. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4552. &display_ctrl->ctrl->clk_freq);
  4553. if (rc) {
  4554. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4555. display->name, rc);
  4556. goto error;
  4557. }
  4558. }
  4559. /* Remove the panel vote that was added during dsi display probe */
  4560. if (display->panel) {
  4561. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4562. false);
  4563. if (rc) {
  4564. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4565. display->panel->name, rc);
  4566. goto error_host_deinit;
  4567. }
  4568. }
  4569. /* register te irq handler */
  4570. dsi_display_register_te_irq(display);
  4571. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4572. goto error;
  4573. error_host_deinit:
  4574. (void)dsi_display_mipi_host_deinit(display);
  4575. error_clk_client_deinit:
  4576. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4577. error_clk_deinit:
  4578. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4579. error_ctrl_deinit:
  4580. for (i = i - 1; i >= 0; i--) {
  4581. display_ctrl = &display->ctrl[i];
  4582. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4583. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4584. }
  4585. (void)dsi_display_debugfs_deinit(display);
  4586. error:
  4587. mutex_unlock(&display->display_lock);
  4588. return rc;
  4589. }
  4590. /**
  4591. * dsi_display_unbind - unbind dsi from controlling device
  4592. * @dev: Pointer to base of platform device
  4593. * @master: Pointer to container of drm device
  4594. * @data: Pointer to private data
  4595. */
  4596. static void dsi_display_unbind(struct device *dev,
  4597. struct device *master, void *data)
  4598. {
  4599. struct dsi_display_ctrl *display_ctrl;
  4600. struct dsi_display *display;
  4601. struct platform_device *pdev = to_platform_device(dev);
  4602. int i, rc = 0;
  4603. if (!dev || !pdev || !master) {
  4604. DSI_ERR("invalid param(s)\n");
  4605. return;
  4606. }
  4607. display = platform_get_drvdata(pdev);
  4608. if (!display || !display->panel_node) {
  4609. DSI_ERR("invalid display\n");
  4610. return;
  4611. }
  4612. mutex_lock(&display->display_lock);
  4613. rc = dsi_display_mipi_host_deinit(display);
  4614. if (rc)
  4615. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4616. display->name,
  4617. rc);
  4618. display_for_each_ctrl(i, display) {
  4619. display_ctrl = &display->ctrl[i];
  4620. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4621. if (rc)
  4622. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4623. display->name, i, rc);
  4624. display->ctrl->ctrl->dma_cmd_workq = NULL;
  4625. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4626. if (rc)
  4627. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4628. display->name, i, rc);
  4629. }
  4630. atomic_set(&display->clkrate_change_pending, 0);
  4631. (void)dsi_display_debugfs_deinit(display);
  4632. mutex_unlock(&display->display_lock);
  4633. }
  4634. static const struct component_ops dsi_display_comp_ops = {
  4635. .bind = dsi_display_bind,
  4636. .unbind = dsi_display_unbind,
  4637. };
  4638. static struct platform_driver dsi_display_driver = {
  4639. .probe = dsi_display_dev_probe,
  4640. .remove = dsi_display_dev_remove,
  4641. .driver = {
  4642. .name = "msm-dsi-display",
  4643. .of_match_table = dsi_display_dt_match,
  4644. .suppress_bind_attrs = true,
  4645. },
  4646. };
  4647. static int dsi_display_init(struct dsi_display *display)
  4648. {
  4649. int rc = 0;
  4650. struct platform_device *pdev = display->pdev;
  4651. mutex_init(&display->display_lock);
  4652. rc = _dsi_display_dev_init(display);
  4653. if (rc) {
  4654. DSI_ERR("device init failed, rc=%d\n", rc);
  4655. goto end;
  4656. }
  4657. /*
  4658. * Vote on panel regulator is added to make sure panel regulators
  4659. * are ON until dsi bind is completed for cont-splash enabled usecase.
  4660. * This panel regulator vote will be removed after bind is done.
  4661. * For GKI, adding this vote will make sure that sync_state
  4662. * kernel driver doesn't disable the panel regulators before
  4663. * splash_config() function adds vote for these regulators.
  4664. */
  4665. if (display->panel) {
  4666. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4667. true);
  4668. if (rc) {
  4669. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4670. display->panel->name, rc);
  4671. return rc;
  4672. }
  4673. }
  4674. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4675. if (rc)
  4676. DSI_ERR("component add failed, rc=%d\n", rc);
  4677. DSI_DEBUG("component add success: %s\n", display->name);
  4678. end:
  4679. return rc;
  4680. }
  4681. static void dsi_display_firmware_display(const struct firmware *fw,
  4682. void *context)
  4683. {
  4684. struct dsi_display *display = context;
  4685. if (fw) {
  4686. DSI_DEBUG("reading data from firmware, size=%zd\n",
  4687. fw->size);
  4688. display->fw = fw;
  4689. display->name = "dsi_firmware_display";
  4690. }
  4691. if (dsi_display_init(display))
  4692. return;
  4693. DSI_DEBUG("success\n");
  4694. }
  4695. int dsi_display_dev_probe(struct platform_device *pdev)
  4696. {
  4697. struct dsi_display *display = NULL;
  4698. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4699. int rc = 0, index = DSI_PRIMARY;
  4700. bool firm_req = false;
  4701. struct dsi_display_boot_param *boot_disp;
  4702. if (!pdev || !pdev->dev.of_node) {
  4703. DSI_ERR("pdev not found\n");
  4704. rc = -ENODEV;
  4705. goto end;
  4706. }
  4707. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4708. if (!display) {
  4709. rc = -ENOMEM;
  4710. goto end;
  4711. }
  4712. display->dma_cmd_workq = create_singlethread_workqueue(
  4713. "dsi_dma_cmd_workq");
  4714. if (!display->dma_cmd_workq) {
  4715. DSI_ERR("failed to create work queue\n");
  4716. rc = -EINVAL;
  4717. goto end;
  4718. }
  4719. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4720. if (!mdp_node) {
  4721. DSI_ERR("mdp_node not found\n");
  4722. rc = -ENODEV;
  4723. goto end;
  4724. }
  4725. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4726. "qcom,sde-trusted-vm-env");
  4727. if (display->trusted_vm_env)
  4728. DSI_INFO("Display enabled with trusted vm path\n");
  4729. /* initialize panel id to UINT64_MAX */
  4730. display->panel_id = ~0x0;
  4731. display->display_type = of_get_property(pdev->dev.of_node,
  4732. "label", NULL);
  4733. if (!display->display_type)
  4734. display->display_type = "primary";
  4735. if (!strcmp(display->display_type, "secondary"))
  4736. index = DSI_SECONDARY;
  4737. boot_disp = &boot_displays[index];
  4738. node = pdev->dev.of_node;
  4739. if (boot_disp->boot_disp_en) {
  4740. /* The panel name should be same as UEFI name index */
  4741. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4742. if (!panel_node)
  4743. DSI_WARN("panel_node %s not found\n", boot_disp->name);
  4744. } else {
  4745. panel_node = of_parse_phandle(node,
  4746. "qcom,dsi-default-panel", 0);
  4747. if (!panel_node)
  4748. DSI_WARN("default panel not found\n");
  4749. if (IS_ENABLED(CONFIG_DSI_PARSER) && !display->trusted_vm_env)
  4750. firm_req = !request_firmware_nowait(
  4751. THIS_MODULE, 1, "dsi_prop",
  4752. &pdev->dev, GFP_KERNEL, display,
  4753. dsi_display_firmware_display);
  4754. }
  4755. boot_disp->node = pdev->dev.of_node;
  4756. boot_disp->disp = display;
  4757. display->panel_node = panel_node;
  4758. display->pdev = pdev;
  4759. display->boot_disp = boot_disp;
  4760. dsi_display_parse_cmdline_topology(display, index);
  4761. platform_set_drvdata(pdev, display);
  4762. /* initialize display in firmware callback */
  4763. if (!firm_req) {
  4764. rc = dsi_display_init(display);
  4765. if (rc)
  4766. goto end;
  4767. }
  4768. return 0;
  4769. end:
  4770. if (display)
  4771. devm_kfree(&pdev->dev, display);
  4772. return rc;
  4773. }
  4774. int dsi_display_dev_remove(struct platform_device *pdev)
  4775. {
  4776. int rc = 0, i = 0;
  4777. struct dsi_display *display;
  4778. struct dsi_display_ctrl *ctrl;
  4779. if (!pdev) {
  4780. DSI_ERR("Invalid device\n");
  4781. return -EINVAL;
  4782. }
  4783. display = platform_get_drvdata(pdev);
  4784. /* decrement ref count */
  4785. of_node_put(display->panel_node);
  4786. if (display->dma_cmd_workq) {
  4787. flush_workqueue(display->dma_cmd_workq);
  4788. destroy_workqueue(display->dma_cmd_workq);
  4789. display->dma_cmd_workq = NULL;
  4790. display_for_each_ctrl(i, display) {
  4791. ctrl = &display->ctrl[i];
  4792. if (!ctrl->ctrl)
  4793. continue;
  4794. ctrl->ctrl->dma_cmd_workq = NULL;
  4795. }
  4796. }
  4797. (void)_dsi_display_dev_deinit(display);
  4798. platform_set_drvdata(pdev, NULL);
  4799. devm_kfree(&pdev->dev, display);
  4800. return rc;
  4801. }
  4802. int dsi_display_get_num_of_displays(void)
  4803. {
  4804. int i, count = 0;
  4805. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4806. struct dsi_display *display = boot_displays[i].disp;
  4807. if (display && display->panel_node)
  4808. count++;
  4809. }
  4810. return count;
  4811. }
  4812. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  4813. {
  4814. int index = 0, count = 0;
  4815. if (!display_array || !max_display_count) {
  4816. DSI_ERR("invalid params\n");
  4817. return 0;
  4818. }
  4819. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  4820. struct dsi_display *display = boot_displays[index].disp;
  4821. if (display && display->panel_node)
  4822. display_array[count++] = display;
  4823. }
  4824. return count;
  4825. }
  4826. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  4827. {
  4828. if (!display)
  4829. return;
  4830. mutex_lock(&display->display_lock);
  4831. display->is_active = is_active;
  4832. mutex_unlock(&display->display_lock);
  4833. }
  4834. int dsi_display_drm_bridge_init(struct dsi_display *display,
  4835. struct drm_encoder *enc)
  4836. {
  4837. int rc = 0;
  4838. struct dsi_bridge *bridge;
  4839. struct msm_drm_private *priv = NULL;
  4840. if (!display || !display->drm_dev || !enc) {
  4841. DSI_ERR("invalid param(s)\n");
  4842. return -EINVAL;
  4843. }
  4844. mutex_lock(&display->display_lock);
  4845. priv = display->drm_dev->dev_private;
  4846. if (!priv) {
  4847. DSI_ERR("Private data is not present\n");
  4848. rc = -EINVAL;
  4849. goto error;
  4850. }
  4851. if (display->bridge) {
  4852. DSI_ERR("display is already initialize\n");
  4853. goto error;
  4854. }
  4855. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  4856. if (IS_ERR_OR_NULL(bridge)) {
  4857. rc = PTR_ERR(bridge);
  4858. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  4859. goto error;
  4860. }
  4861. display->bridge = bridge;
  4862. priv->bridges[priv->num_bridges++] = &bridge->base;
  4863. error:
  4864. mutex_unlock(&display->display_lock);
  4865. return rc;
  4866. }
  4867. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  4868. {
  4869. int rc = 0;
  4870. if (!display) {
  4871. DSI_ERR("Invalid params\n");
  4872. return -EINVAL;
  4873. }
  4874. mutex_lock(&display->display_lock);
  4875. dsi_drm_bridge_cleanup(display->bridge);
  4876. display->bridge = NULL;
  4877. mutex_unlock(&display->display_lock);
  4878. return rc;
  4879. }
  4880. /* Hook functions to call external connector, pointer validation is
  4881. * done in dsi_display_drm_ext_bridge_init.
  4882. */
  4883. static enum drm_connector_status dsi_display_drm_ext_detect(
  4884. struct drm_connector *connector,
  4885. bool force,
  4886. void *disp)
  4887. {
  4888. struct dsi_display *display = disp;
  4889. return display->ext_conn->funcs->detect(display->ext_conn, force);
  4890. }
  4891. static int dsi_display_drm_ext_get_modes(
  4892. struct drm_connector *connector, void *disp,
  4893. const struct msm_resource_caps_info *avail_res)
  4894. {
  4895. struct dsi_display *display = disp;
  4896. struct drm_display_mode *pmode, *pt;
  4897. int count;
  4898. /* if there are modes defined in panel, ignore external modes */
  4899. if (display->panel->num_timing_nodes)
  4900. return dsi_connector_get_modes(connector, disp, avail_res);
  4901. count = display->ext_conn->helper_private->get_modes(
  4902. display->ext_conn);
  4903. list_for_each_entry_safe(pmode, pt,
  4904. &display->ext_conn->probed_modes, head) {
  4905. list_move_tail(&pmode->head, &connector->probed_modes);
  4906. }
  4907. connector->display_info = display->ext_conn->display_info;
  4908. return count;
  4909. }
  4910. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  4911. struct drm_connector *connector,
  4912. struct drm_display_mode *mode,
  4913. void *disp, const struct msm_resource_caps_info *avail_res)
  4914. {
  4915. struct dsi_display *display = disp;
  4916. enum drm_mode_status status;
  4917. /* always do internal mode_valid check */
  4918. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  4919. if (status != MODE_OK)
  4920. return status;
  4921. return display->ext_conn->helper_private->mode_valid(
  4922. display->ext_conn, mode);
  4923. }
  4924. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  4925. void *disp,
  4926. struct drm_atomic_state *state)
  4927. {
  4928. struct dsi_display *display = disp;
  4929. struct drm_connector_state *c_state;
  4930. c_state = drm_atomic_get_new_connector_state(state, connector);
  4931. return display->ext_conn->helper_private->atomic_check(
  4932. display->ext_conn, state);
  4933. }
  4934. static int dsi_display_ext_get_info(struct drm_connector *connector,
  4935. struct msm_display_info *info, void *disp)
  4936. {
  4937. struct dsi_display *display;
  4938. int i;
  4939. if (!info || !disp) {
  4940. DSI_ERR("invalid params\n");
  4941. return -EINVAL;
  4942. }
  4943. display = disp;
  4944. if (!display->panel) {
  4945. DSI_ERR("invalid display panel\n");
  4946. return -EINVAL;
  4947. }
  4948. mutex_lock(&display->display_lock);
  4949. memset(info, 0, sizeof(struct msm_display_info));
  4950. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  4951. info->num_of_h_tiles = display->ctrl_count;
  4952. for (i = 0; i < info->num_of_h_tiles; i++)
  4953. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  4954. info->is_connected = connector->status != connector_status_disconnected;
  4955. if (!strcmp(display->display_type, "primary"))
  4956. info->display_type = SDE_CONNECTOR_PRIMARY;
  4957. else if (!strcmp(display->display_type, "secondary"))
  4958. info->display_type = SDE_CONNECTOR_SECONDARY;
  4959. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  4960. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  4961. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  4962. mutex_unlock(&display->display_lock);
  4963. return 0;
  4964. }
  4965. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  4966. const struct drm_display_mode *drm_mode,
  4967. struct msm_mode_info *mode_info,
  4968. void *display, const struct msm_resource_caps_info *avail_res)
  4969. {
  4970. struct msm_display_topology *topology;
  4971. if (!drm_mode || !mode_info ||
  4972. !avail_res || !avail_res->max_mixer_width)
  4973. return -EINVAL;
  4974. memset(mode_info, 0, sizeof(*mode_info));
  4975. mode_info->frame_rate = drm_mode->vrefresh;
  4976. mode_info->vtotal = drm_mode->vtotal;
  4977. topology = &mode_info->topology;
  4978. topology->num_lm = (avail_res->max_mixer_width
  4979. <= drm_mode->hdisplay) ? 2 : 1;
  4980. topology->num_enc = 0;
  4981. topology->num_intf = topology->num_lm;
  4982. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  4983. return 0;
  4984. }
  4985. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  4986. struct drm_bridge *bridge)
  4987. {
  4988. struct msm_drm_private *priv;
  4989. struct sde_kms *sde_kms;
  4990. struct drm_connector *conn;
  4991. struct drm_connector_list_iter conn_iter;
  4992. struct sde_connector *sde_conn;
  4993. struct dsi_display *display;
  4994. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  4995. int i;
  4996. if (!bridge || !bridge->encoder) {
  4997. SDE_ERROR("invalid argument\n");
  4998. return NULL;
  4999. }
  5000. priv = bridge->dev->dev_private;
  5001. sde_kms = to_sde_kms(priv->kms);
  5002. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5003. drm_for_each_connector_iter(conn, &conn_iter) {
  5004. sde_conn = to_sde_connector(conn);
  5005. if (sde_conn->encoder == bridge->encoder) {
  5006. display = sde_conn->display;
  5007. display_for_each_ctrl(i, display) {
  5008. if (display->ext_bridge[i].bridge == bridge) {
  5009. dsi_bridge = &display->ext_bridge[i];
  5010. break;
  5011. }
  5012. }
  5013. }
  5014. }
  5015. drm_connector_list_iter_end(&conn_iter);
  5016. return dsi_bridge;
  5017. }
  5018. static void dsi_display_drm_ext_adjust_timing(
  5019. const struct dsi_display *display,
  5020. struct drm_display_mode *mode)
  5021. {
  5022. mode->hdisplay /= display->ctrl_count;
  5023. mode->hsync_start /= display->ctrl_count;
  5024. mode->hsync_end /= display->ctrl_count;
  5025. mode->htotal /= display->ctrl_count;
  5026. mode->hskew /= display->ctrl_count;
  5027. mode->clock /= display->ctrl_count;
  5028. }
  5029. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5030. struct drm_bridge *bridge,
  5031. const struct drm_display_mode *mode)
  5032. {
  5033. struct dsi_display_ext_bridge *ext_bridge;
  5034. struct drm_display_mode tmp;
  5035. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5036. if (!ext_bridge)
  5037. return MODE_ERROR;
  5038. tmp = *mode;
  5039. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5040. return ext_bridge->orig_funcs->mode_valid(bridge, &tmp);
  5041. }
  5042. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5043. struct drm_bridge *bridge,
  5044. const struct drm_display_mode *mode,
  5045. struct drm_display_mode *adjusted_mode)
  5046. {
  5047. struct dsi_display_ext_bridge *ext_bridge;
  5048. struct drm_display_mode tmp;
  5049. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5050. if (!ext_bridge)
  5051. return false;
  5052. tmp = *mode;
  5053. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5054. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5055. }
  5056. static void dsi_display_drm_ext_bridge_mode_set(
  5057. struct drm_bridge *bridge,
  5058. const struct drm_display_mode *mode,
  5059. const struct drm_display_mode *adjusted_mode)
  5060. {
  5061. struct dsi_display_ext_bridge *ext_bridge;
  5062. struct drm_display_mode tmp;
  5063. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5064. if (!ext_bridge)
  5065. return;
  5066. tmp = *mode;
  5067. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5068. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5069. }
  5070. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5071. struct mipi_dsi_device *dsi)
  5072. {
  5073. struct dsi_display *display = to_dsi_display(host);
  5074. struct dsi_panel *panel;
  5075. if (!host || !dsi || !display->panel) {
  5076. DSI_ERR("Invalid param\n");
  5077. return -EINVAL;
  5078. }
  5079. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5080. dsi->name, dsi->channel, dsi->lanes,
  5081. dsi->format, dsi->mode_flags);
  5082. panel = display->panel;
  5083. panel->host_config.data_lanes = 0;
  5084. if (dsi->lanes > 0)
  5085. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5086. if (dsi->lanes > 1)
  5087. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5088. if (dsi->lanes > 2)
  5089. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5090. if (dsi->lanes > 3)
  5091. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5092. switch (dsi->format) {
  5093. case MIPI_DSI_FMT_RGB888:
  5094. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5095. break;
  5096. case MIPI_DSI_FMT_RGB666:
  5097. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5098. break;
  5099. case MIPI_DSI_FMT_RGB666_PACKED:
  5100. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5101. break;
  5102. case MIPI_DSI_FMT_RGB565:
  5103. default:
  5104. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5105. break;
  5106. }
  5107. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5108. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5109. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5110. panel->video_config.traffic_mode =
  5111. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5112. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5113. panel->video_config.traffic_mode =
  5114. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5115. else
  5116. panel->video_config.traffic_mode =
  5117. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5118. panel->video_config.hsa_lp11_en =
  5119. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5120. panel->video_config.hbp_lp11_en =
  5121. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5122. panel->video_config.hfp_lp11_en =
  5123. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5124. panel->video_config.pulse_mode_hsa_he =
  5125. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5126. panel->video_config.bllp_lp11_en =
  5127. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BLLP;
  5128. panel->video_config.eof_bllp_lp11_en =
  5129. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_EOF_BLLP;
  5130. } else {
  5131. panel->panel_mode = DSI_OP_CMD_MODE;
  5132. DSI_ERR("command mode not supported by ext bridge\n");
  5133. return -ENOTSUPP;
  5134. }
  5135. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5136. return 0;
  5137. }
  5138. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5139. .attach = dsi_host_ext_attach,
  5140. .detach = dsi_host_detach,
  5141. .transfer = dsi_host_transfer,
  5142. };
  5143. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5144. {
  5145. if (!display || !display->panel) {
  5146. pr_err("invalid param(s)\n");
  5147. return NULL;
  5148. }
  5149. return &display->panel->drm_panel;
  5150. }
  5151. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5152. struct drm_encoder *encoder, struct drm_connector *connector)
  5153. {
  5154. struct drm_device *drm;
  5155. struct drm_bridge *bridge;
  5156. struct drm_bridge *ext_bridge;
  5157. struct drm_connector *ext_conn;
  5158. struct sde_connector *sde_conn;
  5159. struct drm_bridge *prev_bridge;
  5160. int rc = 0, i;
  5161. if (!display || !encoder || !connector)
  5162. return -EINVAL;
  5163. drm = encoder->dev;
  5164. bridge = encoder->bridge;
  5165. sde_conn = to_sde_connector(connector);
  5166. prev_bridge = bridge;
  5167. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5168. return 0;
  5169. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5170. struct dsi_display_ext_bridge *ext_bridge_info =
  5171. &display->ext_bridge[i];
  5172. /* return if ext bridge is already initialized */
  5173. if (ext_bridge_info->bridge)
  5174. return 0;
  5175. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5176. if (IS_ERR_OR_NULL(ext_bridge)) {
  5177. rc = PTR_ERR(ext_bridge);
  5178. DSI_ERR("failed to find ext bridge\n");
  5179. goto error;
  5180. }
  5181. /* override functions for mode adjustment */
  5182. if (display->ext_bridge_cnt > 1) {
  5183. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5184. if (ext_bridge->funcs->mode_fixup)
  5185. ext_bridge_info->bridge_funcs.mode_fixup =
  5186. dsi_display_drm_ext_bridge_mode_fixup;
  5187. if (ext_bridge->funcs->mode_valid)
  5188. ext_bridge_info->bridge_funcs.mode_valid =
  5189. dsi_display_drm_ext_bridge_mode_valid;
  5190. if (ext_bridge->funcs->mode_set)
  5191. ext_bridge_info->bridge_funcs.mode_set =
  5192. dsi_display_drm_ext_bridge_mode_set;
  5193. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5194. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5195. }
  5196. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge);
  5197. if (rc) {
  5198. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5199. display->name, rc);
  5200. goto error;
  5201. }
  5202. ext_bridge_info->display = display;
  5203. ext_bridge_info->bridge = ext_bridge;
  5204. prev_bridge = ext_bridge;
  5205. /* ext bridge will init its own connector during attach,
  5206. * we need to extract it out of the connector list
  5207. */
  5208. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5209. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5210. struct drm_connector, head);
  5211. if (ext_conn && ext_conn != connector &&
  5212. ext_conn->encoder_ids[0] == bridge->encoder->base.id) {
  5213. list_del_init(&ext_conn->head);
  5214. display->ext_conn = ext_conn;
  5215. }
  5216. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5217. /* if there is no valid external connector created, or in split
  5218. * mode, default setting is used from panel defined in DT file.
  5219. */
  5220. if (!display->ext_conn ||
  5221. !display->ext_conn->funcs ||
  5222. !display->ext_conn->helper_private ||
  5223. display->ext_bridge_cnt > 1) {
  5224. display->ext_conn = NULL;
  5225. continue;
  5226. }
  5227. /* otherwise, hook up the functions to use external connector */
  5228. if (display->ext_conn->funcs->detect)
  5229. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5230. if (display->ext_conn->helper_private->get_modes)
  5231. sde_conn->ops.get_modes =
  5232. dsi_display_drm_ext_get_modes;
  5233. if (display->ext_conn->helper_private->mode_valid)
  5234. sde_conn->ops.mode_valid =
  5235. dsi_display_drm_ext_mode_valid;
  5236. if (display->ext_conn->helper_private->atomic_check)
  5237. sde_conn->ops.atomic_check =
  5238. dsi_display_drm_ext_atomic_check;
  5239. sde_conn->ops.get_info =
  5240. dsi_display_ext_get_info;
  5241. sde_conn->ops.get_mode_info =
  5242. dsi_display_ext_get_mode_info;
  5243. /* add support to attach/detach */
  5244. display->host.ops = &dsi_host_ext_ops;
  5245. }
  5246. return 0;
  5247. error:
  5248. return rc;
  5249. }
  5250. int dsi_display_get_info(struct drm_connector *connector,
  5251. struct msm_display_info *info, void *disp)
  5252. {
  5253. struct dsi_display *display;
  5254. struct dsi_panel_phy_props phy_props;
  5255. struct dsi_host_common_cfg *host;
  5256. int i, rc;
  5257. if (!info || !disp) {
  5258. DSI_ERR("invalid params\n");
  5259. return -EINVAL;
  5260. }
  5261. display = disp;
  5262. if (!display->panel) {
  5263. DSI_ERR("invalid display panel\n");
  5264. return -EINVAL;
  5265. }
  5266. mutex_lock(&display->display_lock);
  5267. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5268. if (rc) {
  5269. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5270. display->name, rc);
  5271. goto error;
  5272. }
  5273. memset(info, 0, sizeof(struct msm_display_info));
  5274. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5275. info->num_of_h_tiles = display->ctrl_count;
  5276. for (i = 0; i < info->num_of_h_tiles; i++)
  5277. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5278. info->is_connected = display->is_active;
  5279. if (!strcmp(display->display_type, "primary"))
  5280. info->display_type = SDE_CONNECTOR_PRIMARY;
  5281. else if (!strcmp(display->display_type, "secondary"))
  5282. info->display_type = SDE_CONNECTOR_SECONDARY;
  5283. info->width_mm = phy_props.panel_width_mm;
  5284. info->height_mm = phy_props.panel_height_mm;
  5285. info->max_width = 1920;
  5286. info->max_height = 1080;
  5287. info->qsync_min_fps =
  5288. display->panel->qsync_min_fps;
  5289. info->poms_align_vsync = display->panel->poms_align_vsync;
  5290. switch (display->panel->panel_mode) {
  5291. case DSI_OP_VIDEO_MODE:
  5292. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5293. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5294. if (display->panel->panel_mode_switch_enabled)
  5295. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5296. break;
  5297. case DSI_OP_CMD_MODE:
  5298. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5299. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5300. if (display->panel->panel_mode_switch_enabled)
  5301. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5302. info->is_te_using_watchdog_timer =
  5303. display->panel->te_using_watchdog_timer |
  5304. display->sw_te_using_wd;
  5305. break;
  5306. default:
  5307. DSI_ERR("unknwown dsi panel mode %d\n",
  5308. display->panel->panel_mode);
  5309. break;
  5310. }
  5311. if (display->panel->esd_config.esd_enabled &&
  5312. !display->sw_te_using_wd)
  5313. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5314. info->te_source = display->te_source;
  5315. host = &display->panel->host_config;
  5316. if (host->split_link.split_link_enabled)
  5317. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5318. info->dsc_count = display->panel->dsc_count;
  5319. info->lm_count = display->panel->lm_count;
  5320. error:
  5321. mutex_unlock(&display->display_lock);
  5322. return rc;
  5323. }
  5324. int dsi_display_get_mode_count(struct dsi_display *display,
  5325. u32 *count)
  5326. {
  5327. if (!display || !display->panel) {
  5328. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5329. display ? display->panel != NULL : 0);
  5330. return -EINVAL;
  5331. }
  5332. mutex_lock(&display->display_lock);
  5333. *count = display->panel->num_display_modes;
  5334. mutex_unlock(&display->display_lock);
  5335. return 0;
  5336. }
  5337. void dsi_display_adjust_mode_timing(
  5338. struct dsi_dyn_clk_caps *dyn_clk_caps,
  5339. struct dsi_display_mode *dsi_mode,
  5340. int lanes, int bpp)
  5341. {
  5342. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5343. /* Constant FPS is not supported on command mode */
  5344. if (dsi_mode->panel_mode == DSI_OP_CMD_MODE)
  5345. return;
  5346. if (!dyn_clk_caps->maintain_const_fps)
  5347. return;
  5348. /*
  5349. * When there is a dynamic clock switch, there is small change
  5350. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5351. * is adjusted. It has been assumed that the refined porch values
  5352. * are supported by the panel. This logic can be enhanced further
  5353. * in future by taking min/max porches supported by the panel.
  5354. */
  5355. switch (dyn_clk_caps->type) {
  5356. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5357. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5358. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5359. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5360. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5361. do_div(new_htotal, div);
  5362. if (old_htotal > new_htotal)
  5363. dsi_mode->timing.h_front_porch -=
  5364. (old_htotal - new_htotal);
  5365. else
  5366. dsi_mode->timing.h_front_porch +=
  5367. (new_htotal - old_htotal);
  5368. break;
  5369. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5370. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5371. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5372. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5373. do_div(new_vtotal, div);
  5374. dsi_mode->timing.v_front_porch = new_vtotal -
  5375. dsi_mode->timing.v_back_porch -
  5376. dsi_mode->timing.v_sync_width -
  5377. dsi_mode->timing.v_active;
  5378. break;
  5379. default:
  5380. break;
  5381. }
  5382. }
  5383. static void _dsi_display_populate_bit_clks(struct dsi_display *display,
  5384. int start, int end, u32 *mode_idx)
  5385. {
  5386. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5387. struct dsi_display_mode *src, *dst;
  5388. struct dsi_host_common_cfg *cfg;
  5389. struct dsi_display_mode_priv_info *priv_info;
  5390. int i, j, total_modes, bpp, lanes = 0;
  5391. size_t size = 0;
  5392. if (!display || !mode_idx)
  5393. return;
  5394. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5395. if (!dyn_clk_caps->dyn_clk_support)
  5396. return;
  5397. cfg = &(display->panel->host_config);
  5398. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5399. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5400. lanes++;
  5401. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5402. lanes++;
  5403. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5404. lanes++;
  5405. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5406. lanes++;
  5407. total_modes = display->panel->num_display_modes;
  5408. for (i = start; i < end; i++) {
  5409. src = &display->modes[i];
  5410. if (!src)
  5411. return;
  5412. /*
  5413. * TODO: currently setting the first bit rate in
  5414. * the list as preferred rate. But ideally should
  5415. * be based on user or device tree preferrence.
  5416. */
  5417. src->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[0];
  5418. dsi_display_adjust_mode_timing(dyn_clk_caps, src, lanes, bpp);
  5419. src->pixel_clk_khz =
  5420. div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5421. src->pixel_clk_khz /= 1000;
  5422. src->pixel_clk_khz *= display->ctrl_count;
  5423. }
  5424. for (i = 1; i < dyn_clk_caps->bit_clk_list_len; i++) {
  5425. if (*mode_idx >= total_modes)
  5426. return;
  5427. for (j = start; j < end; j++) {
  5428. src = &display->modes[j];
  5429. dst = &display->modes[*mode_idx];
  5430. if (!src || !dst) {
  5431. DSI_ERR("invalid mode index\n");
  5432. return;
  5433. }
  5434. memcpy(dst, src, sizeof(struct dsi_display_mode));
  5435. size = sizeof(struct dsi_display_mode_priv_info);
  5436. priv_info = kzalloc(size, GFP_KERNEL);
  5437. dst->priv_info = priv_info;
  5438. if (dst->priv_info)
  5439. memcpy(dst->priv_info, src->priv_info, size);
  5440. dst->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[i];
  5441. dsi_display_adjust_mode_timing(dyn_clk_caps, dst, lanes,
  5442. bpp);
  5443. dst->pixel_clk_khz =
  5444. div_u64(dst->timing.clk_rate_hz * lanes, bpp);
  5445. dst->pixel_clk_khz /= 1000;
  5446. dst->pixel_clk_khz *= display->ctrl_count;
  5447. (*mode_idx)++;
  5448. }
  5449. }
  5450. }
  5451. void dsi_display_put_mode(struct dsi_display *display,
  5452. struct dsi_display_mode *mode)
  5453. {
  5454. dsi_panel_put_mode(mode);
  5455. }
  5456. int dsi_display_get_modes(struct dsi_display *display,
  5457. struct dsi_display_mode **out_modes)
  5458. {
  5459. struct dsi_dfps_capabilities dfps_caps;
  5460. struct dsi_display_ctrl *ctrl;
  5461. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5462. bool is_split_link, is_cmd_mode;
  5463. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5464. u32 sublinks_count, mode_idx, array_idx = 0;
  5465. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5466. int i, start, end, rc = -EINVAL;
  5467. if (!display || !out_modes) {
  5468. DSI_ERR("Invalid params\n");
  5469. return -EINVAL;
  5470. }
  5471. *out_modes = NULL;
  5472. ctrl = &display->ctrl[0];
  5473. mutex_lock(&display->display_lock);
  5474. if (display->modes)
  5475. goto exit;
  5476. display_mode_count = display->panel->num_display_modes;
  5477. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5478. GFP_KERNEL);
  5479. if (!display->modes) {
  5480. rc = -ENOMEM;
  5481. goto error;
  5482. }
  5483. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5484. if (rc) {
  5485. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5486. display->name);
  5487. goto error;
  5488. }
  5489. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5490. timing_mode_count = display->panel->num_timing_nodes;
  5491. /* Validate command line timing */
  5492. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5493. (display->cmdline_timing >= timing_mode_count))
  5494. display->cmdline_timing = NO_OVERRIDE;
  5495. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5496. struct dsi_display_mode display_mode;
  5497. int topology_override = NO_OVERRIDE;
  5498. bool is_preferred = false;
  5499. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5500. if (display->cmdline_timing == mode_idx) {
  5501. topology_override = display->cmdline_topology;
  5502. is_preferred = true;
  5503. }
  5504. memset(&display_mode, 0, sizeof(display_mode));
  5505. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5506. &display_mode,
  5507. topology_override);
  5508. if (rc) {
  5509. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5510. display->name, mode_idx);
  5511. goto error;
  5512. }
  5513. is_cmd_mode = (display_mode.panel_mode == DSI_OP_CMD_MODE);
  5514. /* Setup widebus support */
  5515. display_mode.priv_info->widebus_support =
  5516. ctrl->ctrl->hw.widebus_support;
  5517. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5518. is_cmd_mode) ? 1 : dfps_caps.dfps_list_len);
  5519. /* Calculate dsi frame transfer time */
  5520. if (is_cmd_mode) {
  5521. dsi_panel_calc_dsi_transfer_time(
  5522. &display->panel->host_config,
  5523. &display_mode, frame_threshold_us);
  5524. display_mode.priv_info->dsi_transfer_time_us =
  5525. display_mode.timing.dsi_transfer_time_us;
  5526. display_mode.priv_info->min_dsi_clk_hz =
  5527. display_mode.timing.min_dsi_clk_hz;
  5528. display_mode.priv_info->mdp_transfer_time_us =
  5529. display_mode.timing.mdp_transfer_time_us;
  5530. }
  5531. is_split_link = host->split_link.split_link_enabled;
  5532. sublinks_count = host->split_link.num_sublinks;
  5533. if (is_split_link && sublinks_count > 1) {
  5534. display_mode.timing.h_active *= sublinks_count;
  5535. display_mode.timing.h_front_porch *= sublinks_count;
  5536. display_mode.timing.h_sync_width *= sublinks_count;
  5537. display_mode.timing.h_back_porch *= sublinks_count;
  5538. display_mode.timing.h_skew *= sublinks_count;
  5539. display_mode.pixel_clk_khz *= sublinks_count;
  5540. } else {
  5541. display_mode.timing.h_active *= display->ctrl_count;
  5542. display_mode.timing.h_front_porch *=
  5543. display->ctrl_count;
  5544. display_mode.timing.h_sync_width *=
  5545. display->ctrl_count;
  5546. display_mode.timing.h_back_porch *=
  5547. display->ctrl_count;
  5548. display_mode.timing.h_skew *= display->ctrl_count;
  5549. display_mode.pixel_clk_khz *= display->ctrl_count;
  5550. }
  5551. start = array_idx;
  5552. for (i = 0; i < num_dfps_rates; i++) {
  5553. struct dsi_display_mode *sub_mode =
  5554. &display->modes[array_idx];
  5555. u32 curr_refresh_rate;
  5556. if (!sub_mode) {
  5557. DSI_ERR("invalid mode data\n");
  5558. rc = -EFAULT;
  5559. goto error;
  5560. }
  5561. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5562. array_idx++;
  5563. if (!dfps_caps.dfps_support || is_cmd_mode)
  5564. continue;
  5565. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5566. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5567. dsi_display_get_dfps_timing(display, sub_mode,
  5568. curr_refresh_rate);
  5569. }
  5570. end = array_idx;
  5571. /*
  5572. * if POMS is enabled and boot up mode is video mode,
  5573. * skip bit clk rates update for command mode,
  5574. * else if dynamic clk switch is supported then update all
  5575. * the bit clk rates.
  5576. */
  5577. if (is_cmd_mode &&
  5578. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  5579. continue;
  5580. _dsi_display_populate_bit_clks(display, start, end, &array_idx);
  5581. if (is_preferred) {
  5582. /* Set first timing sub mode as preferred mode */
  5583. display->modes[start].is_preferred = true;
  5584. }
  5585. }
  5586. exit:
  5587. *out_modes = display->modes;
  5588. rc = 0;
  5589. error:
  5590. if (rc)
  5591. kfree(display->modes);
  5592. mutex_unlock(&display->display_lock);
  5593. return rc;
  5594. }
  5595. int dsi_display_get_panel_vfp(void *dsi_display,
  5596. int h_active, int v_active)
  5597. {
  5598. int i, rc = 0;
  5599. u32 count, refresh_rate = 0;
  5600. struct dsi_dfps_capabilities dfps_caps;
  5601. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5602. struct dsi_host_common_cfg *host;
  5603. if (!display || !display->panel)
  5604. return -EINVAL;
  5605. mutex_lock(&display->display_lock);
  5606. count = display->panel->num_display_modes;
  5607. if (display->panel->cur_mode)
  5608. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5609. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5610. if (dfps_caps.dfps_support)
  5611. refresh_rate = dfps_caps.max_refresh_rate;
  5612. if (!refresh_rate) {
  5613. mutex_unlock(&display->display_lock);
  5614. DSI_ERR("Null Refresh Rate\n");
  5615. return -EINVAL;
  5616. }
  5617. host = &display->panel->host_config;
  5618. if (host->split_link.split_link_enabled)
  5619. h_active *= host->split_link.num_sublinks;
  5620. else
  5621. h_active *= display->ctrl_count;
  5622. for (i = 0; i < count; i++) {
  5623. struct dsi_display_mode *m = &display->modes[i];
  5624. if (m && v_active == m->timing.v_active &&
  5625. h_active == m->timing.h_active &&
  5626. refresh_rate == m->timing.refresh_rate) {
  5627. rc = m->timing.v_front_porch;
  5628. break;
  5629. }
  5630. }
  5631. mutex_unlock(&display->display_lock);
  5632. return rc;
  5633. }
  5634. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5635. {
  5636. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5637. u32 count, i;
  5638. int rc = 0;
  5639. *num_lm = 0;
  5640. mutex_lock(&display->display_lock);
  5641. count = display->panel->num_display_modes;
  5642. mutex_unlock(&display->display_lock);
  5643. if (!display->modes) {
  5644. struct dsi_display_mode *m;
  5645. rc = dsi_display_get_modes(display, &m);
  5646. if (rc)
  5647. return rc;
  5648. }
  5649. mutex_lock(&display->display_lock);
  5650. for (i = 0; i < count; i++) {
  5651. struct dsi_display_mode *m = &display->modes[i];
  5652. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5653. }
  5654. mutex_unlock(&display->display_lock);
  5655. return rc;
  5656. }
  5657. int dsi_display_find_mode(struct dsi_display *display,
  5658. const struct dsi_display_mode *cmp,
  5659. struct dsi_display_mode **out_mode)
  5660. {
  5661. u32 count, i;
  5662. int rc;
  5663. if (!display || !out_mode)
  5664. return -EINVAL;
  5665. *out_mode = NULL;
  5666. mutex_lock(&display->display_lock);
  5667. count = display->panel->num_display_modes;
  5668. mutex_unlock(&display->display_lock);
  5669. if (!display->modes) {
  5670. struct dsi_display_mode *m;
  5671. rc = dsi_display_get_modes(display, &m);
  5672. if (rc)
  5673. return rc;
  5674. }
  5675. mutex_lock(&display->display_lock);
  5676. for (i = 0; i < count; i++) {
  5677. struct dsi_display_mode *m = &display->modes[i];
  5678. if (cmp->timing.v_active == m->timing.v_active &&
  5679. cmp->timing.h_active == m->timing.h_active &&
  5680. cmp->timing.refresh_rate == m->timing.refresh_rate &&
  5681. cmp->panel_mode == m->panel_mode &&
  5682. cmp->pixel_clk_khz == m->pixel_clk_khz) {
  5683. *out_mode = m;
  5684. rc = 0;
  5685. break;
  5686. }
  5687. }
  5688. mutex_unlock(&display->display_lock);
  5689. if (!*out_mode) {
  5690. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  5691. display->name, cmp->timing.v_active,
  5692. cmp->timing.h_active, cmp->timing.refresh_rate,
  5693. cmp->pixel_clk_khz);
  5694. rc = -ENOENT;
  5695. }
  5696. return rc;
  5697. }
  5698. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  5699. struct dsi_display_mode *adj)
  5700. {
  5701. /*
  5702. * If there is a change in the hfp or vfp of the current and adjoining
  5703. * mode,then either it is a dfps mode switch or dynamic clk change with
  5704. * constant fps.
  5705. */
  5706. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  5707. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  5708. return true;
  5709. else
  5710. return false;
  5711. }
  5712. /**
  5713. * dsi_display_validate_mode_change() - Validate mode change case.
  5714. * @display: DSI display handle.
  5715. * @cur_mode: Current mode.
  5716. * @adj_mode: Mode to be set.
  5717. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  5718. * is change in hfp or vfp but vactive and hactive are same.
  5719. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  5720. * is change in clk but vactive and hactive are same.
  5721. * Return: error code.
  5722. */
  5723. int dsi_display_validate_mode_change(struct dsi_display *display,
  5724. struct dsi_display_mode *cur_mode,
  5725. struct dsi_display_mode *adj_mode)
  5726. {
  5727. int rc = 0;
  5728. struct dsi_dfps_capabilities dfps_caps;
  5729. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5730. if (!display || !adj_mode) {
  5731. DSI_ERR("Invalid params\n");
  5732. return -EINVAL;
  5733. }
  5734. if (!display->panel || !display->panel->cur_mode) {
  5735. DSI_DEBUG("Current panel mode not set\n");
  5736. return rc;
  5737. }
  5738. mutex_lock(&display->display_lock);
  5739. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5740. if ((cur_mode->timing.v_active == adj_mode->timing.v_active) &&
  5741. (cur_mode->timing.h_active == adj_mode->timing.h_active) &&
  5742. (cur_mode->panel_mode == adj_mode->panel_mode)) {
  5743. /* dfps and dynamic clock with const fps use case */
  5744. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  5745. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5746. if (dfps_caps.dfps_support ||
  5747. dyn_clk_caps->maintain_const_fps) {
  5748. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  5749. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  5750. SDE_EVT32(cur_mode->timing.refresh_rate,
  5751. adj_mode->timing.refresh_rate,
  5752. cur_mode->timing.h_front_porch,
  5753. adj_mode->timing.h_front_porch);
  5754. }
  5755. }
  5756. /* dynamic clk change use case */
  5757. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  5758. if (dyn_clk_caps->dyn_clk_support) {
  5759. DSI_DEBUG("dynamic clk change detected\n");
  5760. if ((adj_mode->dsi_mode_flags &
  5761. DSI_MODE_FLAG_VRR) &&
  5762. (!dyn_clk_caps->maintain_const_fps)) {
  5763. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  5764. rc = -ENOTSUPP;
  5765. goto error;
  5766. }
  5767. adj_mode->dsi_mode_flags |=
  5768. DSI_MODE_FLAG_DYN_CLK;
  5769. SDE_EVT32(cur_mode->pixel_clk_khz,
  5770. adj_mode->pixel_clk_khz);
  5771. }
  5772. }
  5773. }
  5774. error:
  5775. mutex_unlock(&display->display_lock);
  5776. return rc;
  5777. }
  5778. int dsi_display_validate_mode(struct dsi_display *display,
  5779. struct dsi_display_mode *mode,
  5780. u32 flags)
  5781. {
  5782. int rc = 0;
  5783. int i;
  5784. struct dsi_display_ctrl *ctrl;
  5785. struct dsi_display_mode adj_mode;
  5786. if (!display || !mode) {
  5787. DSI_ERR("Invalid params\n");
  5788. return -EINVAL;
  5789. }
  5790. mutex_lock(&display->display_lock);
  5791. adj_mode = *mode;
  5792. adjust_timing_by_ctrl_count(display, &adj_mode);
  5793. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  5794. if (rc) {
  5795. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  5796. display->name, rc);
  5797. goto error;
  5798. }
  5799. display_for_each_ctrl(i, display) {
  5800. ctrl = &display->ctrl[i];
  5801. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  5802. if (rc) {
  5803. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  5804. display->name, rc);
  5805. goto error;
  5806. }
  5807. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  5808. if (rc) {
  5809. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  5810. display->name, rc);
  5811. goto error;
  5812. }
  5813. }
  5814. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  5815. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  5816. rc = dsi_display_validate_mode_seamless(display, mode);
  5817. if (rc) {
  5818. DSI_ERR("[%s] seamless not possible rc=%d\n",
  5819. display->name, rc);
  5820. goto error;
  5821. }
  5822. }
  5823. error:
  5824. mutex_unlock(&display->display_lock);
  5825. return rc;
  5826. }
  5827. int dsi_display_set_mode(struct dsi_display *display,
  5828. struct dsi_display_mode *mode,
  5829. u32 flags)
  5830. {
  5831. int rc = 0;
  5832. struct dsi_display_mode adj_mode;
  5833. struct dsi_mode_info timing;
  5834. if (!display || !mode || !display->panel) {
  5835. DSI_ERR("Invalid params\n");
  5836. return -EINVAL;
  5837. }
  5838. mutex_lock(&display->display_lock);
  5839. adj_mode = *mode;
  5840. timing = adj_mode.timing;
  5841. adjust_timing_by_ctrl_count(display, &adj_mode);
  5842. if (!display->panel->cur_mode) {
  5843. display->panel->cur_mode =
  5844. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  5845. if (!display->panel->cur_mode) {
  5846. rc = -ENOMEM;
  5847. goto error;
  5848. }
  5849. }
  5850. /*For dynamic DSI setting, use specified clock rate */
  5851. if (display->cached_clk_rate > 0)
  5852. adj_mode.priv_info->clk_rate_hz = display->cached_clk_rate;
  5853. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  5854. if (rc) {
  5855. DSI_ERR("[%s] mode cannot be set\n", display->name);
  5856. goto error;
  5857. }
  5858. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  5859. if (rc) {
  5860. DSI_ERR("[%s] failed to set mode\n", display->name);
  5861. goto error;
  5862. }
  5863. DSI_INFO("mdp_transfer_time_us=%d us\n",
  5864. adj_mode.priv_info->mdp_transfer_time_us);
  5865. DSI_INFO("hactive= %d,vactive= %d,fps=%d\n",
  5866. timing.h_active, timing.v_active,
  5867. timing.refresh_rate);
  5868. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  5869. error:
  5870. mutex_unlock(&display->display_lock);
  5871. return rc;
  5872. }
  5873. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  5874. {
  5875. int rc = 0;
  5876. int i;
  5877. struct dsi_display_ctrl *ctrl;
  5878. if (!display) {
  5879. DSI_ERR("Invalid params\n");
  5880. return -EINVAL;
  5881. }
  5882. display_for_each_ctrl(i, display) {
  5883. ctrl = &display->ctrl[i];
  5884. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  5885. if (rc) {
  5886. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  5887. display->name, i);
  5888. goto error;
  5889. }
  5890. }
  5891. display->is_tpg_enabled = enable;
  5892. error:
  5893. return rc;
  5894. }
  5895. static int dsi_display_pre_switch(struct dsi_display *display)
  5896. {
  5897. int rc = 0;
  5898. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5899. DSI_CORE_CLK, DSI_CLK_ON);
  5900. if (rc) {
  5901. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  5902. display->name, rc);
  5903. goto error;
  5904. }
  5905. rc = dsi_display_ctrl_update(display);
  5906. if (rc) {
  5907. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  5908. display->name, rc);
  5909. goto error_ctrl_clk_off;
  5910. }
  5911. if (!display->trusted_vm_env) {
  5912. rc = dsi_display_set_clk_src(display);
  5913. if (rc) {
  5914. DSI_ERR(
  5915. "[%s] failed to set DSI link clock source, rc=%d\n",
  5916. display->name, rc);
  5917. goto error_ctrl_deinit;
  5918. }
  5919. }
  5920. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5921. DSI_LINK_CLK, DSI_CLK_ON);
  5922. if (rc) {
  5923. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  5924. display->name, rc);
  5925. goto error_ctrl_deinit;
  5926. }
  5927. goto error;
  5928. error_ctrl_deinit:
  5929. (void)dsi_display_ctrl_deinit(display);
  5930. error_ctrl_clk_off:
  5931. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  5932. DSI_CORE_CLK, DSI_CLK_OFF);
  5933. error:
  5934. return rc;
  5935. }
  5936. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  5937. {
  5938. int i;
  5939. struct dsi_display_ctrl *ctrl;
  5940. display_for_each_ctrl(i, display) {
  5941. ctrl = &display->ctrl[i];
  5942. if (!ctrl->ctrl)
  5943. continue;
  5944. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  5945. return false;
  5946. }
  5947. return true;
  5948. }
  5949. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  5950. {
  5951. struct dsi_display *display = NULL;
  5952. display = container_of(work, struct dsi_display, fifo_underflow_work);
  5953. if (!display || !display->panel ||
  5954. atomic_read(&display->panel->esd_recovery_pending)) {
  5955. DSI_DEBUG("Invalid recovery use case\n");
  5956. return;
  5957. }
  5958. mutex_lock(&display->display_lock);
  5959. if (!_dsi_display_validate_host_state(display)) {
  5960. mutex_unlock(&display->display_lock);
  5961. return;
  5962. }
  5963. DSI_INFO("handle DSI FIFO underflow error\n");
  5964. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  5965. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5966. DSI_ALL_CLKS, DSI_CLK_ON);
  5967. dsi_display_soft_reset(display);
  5968. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5969. DSI_ALL_CLKS, DSI_CLK_OFF);
  5970. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  5971. mutex_unlock(&display->display_lock);
  5972. }
  5973. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  5974. {
  5975. struct dsi_display *display = NULL;
  5976. struct dsi_display_ctrl *ctrl;
  5977. int i, rc;
  5978. int mask = BIT(20); /* clock lane */
  5979. int (*cb_func)(void *event_usr_ptr,
  5980. uint32_t event_idx, uint32_t instance_idx,
  5981. uint32_t data0, uint32_t data1,
  5982. uint32_t data2, uint32_t data3);
  5983. void *data;
  5984. u32 version = 0;
  5985. display = container_of(work, struct dsi_display, fifo_overflow_work);
  5986. if (!display || !display->panel ||
  5987. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  5988. atomic_read(&display->panel->esd_recovery_pending)) {
  5989. DSI_DEBUG("Invalid recovery use case\n");
  5990. return;
  5991. }
  5992. mutex_lock(&display->display_lock);
  5993. if (!_dsi_display_validate_host_state(display)) {
  5994. mutex_unlock(&display->display_lock);
  5995. return;
  5996. }
  5997. DSI_INFO("handle DSI FIFO overflow error\n");
  5998. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  5999. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6000. DSI_ALL_CLKS, DSI_CLK_ON);
  6001. /*
  6002. * below recovery sequence is not applicable to
  6003. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6004. */
  6005. ctrl = &display->ctrl[display->clk_master_idx];
  6006. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6007. if (!version || (version < 0x20020001))
  6008. goto end;
  6009. /* reset ctrl and lanes */
  6010. display_for_each_ctrl(i, display) {
  6011. ctrl = &display->ctrl[i];
  6012. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6013. rc = dsi_phy_lane_reset(ctrl->phy);
  6014. }
  6015. /* wait for display line count to be in active area */
  6016. ctrl = &display->ctrl[display->clk_master_idx];
  6017. if (ctrl->ctrl->recovery_cb.event_cb) {
  6018. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6019. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6020. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6021. display->clk_master_idx, 0, 0, 0, 0);
  6022. if (rc < 0) {
  6023. DSI_DEBUG("sde callback failed\n");
  6024. goto end;
  6025. }
  6026. }
  6027. /* Enable Video mode for DSI controller */
  6028. display_for_each_ctrl(i, display) {
  6029. ctrl = &display->ctrl[i];
  6030. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6031. }
  6032. /*
  6033. * Add sufficient delay to make sure
  6034. * pixel transmission has started
  6035. */
  6036. udelay(200);
  6037. end:
  6038. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6039. DSI_ALL_CLKS, DSI_CLK_OFF);
  6040. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6041. mutex_unlock(&display->display_lock);
  6042. }
  6043. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6044. {
  6045. struct dsi_display *display = NULL;
  6046. struct dsi_display_ctrl *ctrl;
  6047. int i, rc;
  6048. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6049. int (*cb_func)(void *event_usr_ptr,
  6050. uint32_t event_idx, uint32_t instance_idx,
  6051. uint32_t data0, uint32_t data1,
  6052. uint32_t data2, uint32_t data3);
  6053. void *data;
  6054. u32 version = 0;
  6055. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6056. if (!display || !display->panel ||
  6057. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6058. atomic_read(&display->panel->esd_recovery_pending)) {
  6059. DSI_DEBUG("Invalid recovery use case\n");
  6060. return;
  6061. }
  6062. mutex_lock(&display->display_lock);
  6063. if (!_dsi_display_validate_host_state(display)) {
  6064. mutex_unlock(&display->display_lock);
  6065. return;
  6066. }
  6067. DSI_INFO("handle DSI LP RX Timeout error\n");
  6068. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6069. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6070. DSI_ALL_CLKS, DSI_CLK_ON);
  6071. /*
  6072. * below recovery sequence is not applicable to
  6073. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6074. */
  6075. ctrl = &display->ctrl[display->clk_master_idx];
  6076. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6077. if (!version || (version < 0x20020001))
  6078. goto end;
  6079. /* reset ctrl and lanes */
  6080. display_for_each_ctrl(i, display) {
  6081. ctrl = &display->ctrl[i];
  6082. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6083. rc = dsi_phy_lane_reset(ctrl->phy);
  6084. }
  6085. ctrl = &display->ctrl[display->clk_master_idx];
  6086. if (ctrl->ctrl->recovery_cb.event_cb) {
  6087. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6088. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6089. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6090. display->clk_master_idx, 0, 0, 0, 0);
  6091. if (rc < 0) {
  6092. DSI_DEBUG("Target is in suspend/shutdown\n");
  6093. goto end;
  6094. }
  6095. }
  6096. /* Enable Video mode for DSI controller */
  6097. display_for_each_ctrl(i, display) {
  6098. ctrl = &display->ctrl[i];
  6099. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6100. }
  6101. /*
  6102. * Add sufficient delay to make sure
  6103. * pixel transmission as started
  6104. */
  6105. udelay(200);
  6106. end:
  6107. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6108. DSI_ALL_CLKS, DSI_CLK_OFF);
  6109. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6110. mutex_unlock(&display->display_lock);
  6111. }
  6112. static int dsi_display_cb_error_handler(void *data,
  6113. uint32_t event_idx, uint32_t instance_idx,
  6114. uint32_t data0, uint32_t data1,
  6115. uint32_t data2, uint32_t data3)
  6116. {
  6117. struct dsi_display *display = data;
  6118. if (!display || !(display->err_workq))
  6119. return -EINVAL;
  6120. switch (event_idx) {
  6121. case DSI_FIFO_UNDERFLOW:
  6122. queue_work(display->err_workq, &display->fifo_underflow_work);
  6123. break;
  6124. case DSI_FIFO_OVERFLOW:
  6125. queue_work(display->err_workq, &display->fifo_overflow_work);
  6126. break;
  6127. case DSI_LP_Rx_TIMEOUT:
  6128. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6129. break;
  6130. default:
  6131. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6132. break;
  6133. }
  6134. return 0;
  6135. }
  6136. static void dsi_display_register_error_handler(struct dsi_display *display)
  6137. {
  6138. int i = 0;
  6139. struct dsi_display_ctrl *ctrl;
  6140. struct dsi_event_cb_info event_info;
  6141. if (!display)
  6142. return;
  6143. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6144. if (!display->err_workq) {
  6145. DSI_ERR("failed to create dsi workq!\n");
  6146. return;
  6147. }
  6148. INIT_WORK(&display->fifo_underflow_work,
  6149. dsi_display_handle_fifo_underflow);
  6150. INIT_WORK(&display->fifo_overflow_work,
  6151. dsi_display_handle_fifo_overflow);
  6152. INIT_WORK(&display->lp_rx_timeout_work,
  6153. dsi_display_handle_lp_rx_timeout);
  6154. memset(&event_info, 0, sizeof(event_info));
  6155. event_info.event_cb = dsi_display_cb_error_handler;
  6156. event_info.event_usr_ptr = display;
  6157. display_for_each_ctrl(i, display) {
  6158. ctrl = &display->ctrl[i];
  6159. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6160. }
  6161. }
  6162. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6163. {
  6164. int i = 0;
  6165. struct dsi_display_ctrl *ctrl;
  6166. if (!display)
  6167. return;
  6168. display_for_each_ctrl(i, display) {
  6169. ctrl = &display->ctrl[i];
  6170. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6171. 0, sizeof(struct dsi_event_cb_info));
  6172. }
  6173. if (display->err_workq) {
  6174. destroy_workqueue(display->err_workq);
  6175. display->err_workq = NULL;
  6176. }
  6177. }
  6178. int dsi_display_prepare(struct dsi_display *display)
  6179. {
  6180. int rc = 0;
  6181. struct dsi_display_mode *mode;
  6182. if (!display) {
  6183. DSI_ERR("Invalid params\n");
  6184. return -EINVAL;
  6185. }
  6186. if (!display->panel->cur_mode) {
  6187. DSI_ERR("no valid mode set for the display\n");
  6188. return -EINVAL;
  6189. }
  6190. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6191. mutex_lock(&display->display_lock);
  6192. mode = display->panel->cur_mode;
  6193. dsi_display_set_ctrl_esd_check_flag(display, false);
  6194. /* Set up ctrl isr before enabling core clk */
  6195. if (!display->trusted_vm_env)
  6196. dsi_display_ctrl_isr_configure(display, true);
  6197. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6198. if (display->is_cont_splash_enabled &&
  6199. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6200. DSI_ERR("DMS not supported on first frame\n");
  6201. rc = -EINVAL;
  6202. goto error;
  6203. }
  6204. if (!is_skip_op_required(display)) {
  6205. /* update dsi ctrl for new mode */
  6206. rc = dsi_display_pre_switch(display);
  6207. if (rc)
  6208. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6209. display->name, rc);
  6210. goto error;
  6211. }
  6212. }
  6213. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) &&
  6214. (!is_skip_op_required(display))) {
  6215. /*
  6216. * For continuous splash/trusted vm, we skip panel
  6217. * pre prepare since the regulator vote is already
  6218. * taken care in splash resource init
  6219. */
  6220. rc = dsi_panel_pre_prepare(display->panel);
  6221. if (rc) {
  6222. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6223. display->name, rc);
  6224. goto error;
  6225. }
  6226. }
  6227. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6228. DSI_CORE_CLK, DSI_CLK_ON);
  6229. if (rc) {
  6230. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6231. display->name, rc);
  6232. goto error_panel_post_unprep;
  6233. }
  6234. /*
  6235. * If ULPS during suspend feature is enabled, then DSI PHY was
  6236. * left on during suspend. In this case, we do not need to reset/init
  6237. * PHY. This would have already been done when the CORE clocks are
  6238. * turned on. However, if cont splash is disabled, the first time DSI
  6239. * is powered on, phy init needs to be done unconditionally.
  6240. */
  6241. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6242. rc = dsi_display_phy_sw_reset(display);
  6243. if (rc) {
  6244. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6245. display->name, rc);
  6246. goto error_ctrl_clk_off;
  6247. }
  6248. rc = dsi_display_phy_enable(display);
  6249. if (rc) {
  6250. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6251. display->name, rc);
  6252. goto error_ctrl_clk_off;
  6253. }
  6254. }
  6255. if (!display->trusted_vm_env) {
  6256. rc = dsi_display_set_clk_src(display);
  6257. if (rc) {
  6258. DSI_ERR(
  6259. "[%s] failed to set DSI link clock source, rc=%d\n",
  6260. display->name, rc);
  6261. goto error_phy_disable;
  6262. }
  6263. }
  6264. rc = dsi_display_ctrl_init(display);
  6265. if (rc) {
  6266. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6267. display->name, rc);
  6268. goto error_phy_disable;
  6269. }
  6270. /* Set up DSI ERROR event callback */
  6271. dsi_display_register_error_handler(display);
  6272. rc = dsi_display_ctrl_host_enable(display);
  6273. if (rc) {
  6274. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6275. display->name, rc);
  6276. goto error_ctrl_deinit;
  6277. }
  6278. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6279. DSI_LINK_CLK, DSI_CLK_ON);
  6280. if (rc) {
  6281. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6282. display->name, rc);
  6283. goto error_host_engine_off;
  6284. }
  6285. if (!is_skip_op_required(display)) {
  6286. /*
  6287. * For continuous splash/trusted vm, skip panel prepare and
  6288. * ctl reset since the pnael and ctrl is already in active
  6289. * state and panel on commands are not needed
  6290. */
  6291. rc = dsi_display_soft_reset(display);
  6292. if (rc) {
  6293. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6294. display->name, rc);
  6295. goto error_ctrl_link_off;
  6296. }
  6297. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS)) {
  6298. rc = dsi_panel_prepare(display->panel);
  6299. if (rc) {
  6300. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6301. display->name, rc);
  6302. goto error_ctrl_link_off;
  6303. }
  6304. }
  6305. }
  6306. goto error;
  6307. error_ctrl_link_off:
  6308. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6309. DSI_LINK_CLK, DSI_CLK_OFF);
  6310. error_host_engine_off:
  6311. (void)dsi_display_ctrl_host_disable(display);
  6312. error_ctrl_deinit:
  6313. (void)dsi_display_ctrl_deinit(display);
  6314. error_phy_disable:
  6315. (void)dsi_display_phy_disable(display);
  6316. error_ctrl_clk_off:
  6317. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6318. DSI_CORE_CLK, DSI_CLK_OFF);
  6319. error_panel_post_unprep:
  6320. (void)dsi_panel_post_unprepare(display->panel);
  6321. error:
  6322. mutex_unlock(&display->display_lock);
  6323. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6324. return rc;
  6325. }
  6326. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6327. const struct dsi_display_ctrl *ctrl,
  6328. const struct msm_roi_list *req_rois,
  6329. struct dsi_rect *out_roi)
  6330. {
  6331. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6332. struct dsi_display_mode *cur_mode;
  6333. struct msm_roi_caps *roi_caps;
  6334. struct dsi_rect req_roi = { 0 };
  6335. int rc = 0;
  6336. cur_mode = display->panel->cur_mode;
  6337. if (!cur_mode)
  6338. return 0;
  6339. roi_caps = &cur_mode->priv_info->roi_caps;
  6340. if (req_rois->num_rects > roi_caps->num_roi) {
  6341. DSI_ERR("request for %d rois greater than max %d\n",
  6342. req_rois->num_rects,
  6343. roi_caps->num_roi);
  6344. rc = -EINVAL;
  6345. goto exit;
  6346. }
  6347. /**
  6348. * if no rois, user wants to reset back to full resolution
  6349. * note: h_active is already divided by ctrl_count
  6350. */
  6351. if (!req_rois->num_rects) {
  6352. *out_roi = *bounds;
  6353. goto exit;
  6354. }
  6355. /* intersect with the bounds */
  6356. req_roi.x = req_rois->roi[0].x1;
  6357. req_roi.y = req_rois->roi[0].y1;
  6358. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6359. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6360. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6361. exit:
  6362. /* adjust the ctrl origin to be top left within the ctrl */
  6363. out_roi->x = out_roi->x - bounds->x;
  6364. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6365. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6366. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6367. bounds->x, bounds->y, bounds->w, bounds->h,
  6368. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6369. return rc;
  6370. }
  6371. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6372. {
  6373. int i;
  6374. int rc = 0;
  6375. if (!display->panel->qsync_min_fps) {
  6376. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6377. return 0;
  6378. }
  6379. mutex_lock(&display->display_lock);
  6380. display_for_each_ctrl(i, display) {
  6381. if (enable) {
  6382. /* send the commands to enable qsync */
  6383. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6384. if (rc) {
  6385. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6386. goto exit;
  6387. }
  6388. } else {
  6389. /* send the commands to enable qsync */
  6390. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6391. if (rc) {
  6392. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6393. goto exit;
  6394. }
  6395. }
  6396. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6397. }
  6398. exit:
  6399. SDE_EVT32(enable, display->panel->qsync_min_fps, rc);
  6400. mutex_unlock(&display->display_lock);
  6401. return rc;
  6402. }
  6403. static int dsi_display_set_roi(struct dsi_display *display,
  6404. struct msm_roi_list *rois)
  6405. {
  6406. struct dsi_display_mode *cur_mode;
  6407. struct msm_roi_caps *roi_caps;
  6408. int rc = 0;
  6409. int i;
  6410. if (!display || !rois || !display->panel)
  6411. return -EINVAL;
  6412. cur_mode = display->panel->cur_mode;
  6413. if (!cur_mode)
  6414. return 0;
  6415. roi_caps = &cur_mode->priv_info->roi_caps;
  6416. if (!roi_caps->enabled)
  6417. return 0;
  6418. display_for_each_ctrl(i, display) {
  6419. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6420. struct dsi_rect ctrl_roi;
  6421. bool changed = false;
  6422. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6423. if (rc) {
  6424. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6425. return rc;
  6426. }
  6427. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6428. if (rc) {
  6429. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6430. return rc;
  6431. }
  6432. if (!changed)
  6433. continue;
  6434. /* send the new roi to the panel via dcs commands */
  6435. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6436. if (rc) {
  6437. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6438. return rc;
  6439. }
  6440. /* re-program the ctrl with the timing based on the new roi */
  6441. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6442. if (rc) {
  6443. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6444. return rc;
  6445. }
  6446. }
  6447. return rc;
  6448. }
  6449. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6450. struct dsi_display *display,
  6451. struct msm_display_kickoff_params *params)
  6452. {
  6453. int rc = 0, ret = 0;
  6454. int i;
  6455. /* check and setup MISR */
  6456. if (display->misr_enable)
  6457. _dsi_display_setup_misr(display);
  6458. /* dynamic DSI clock setting */
  6459. if (atomic_read(&display->clkrate_change_pending)) {
  6460. mutex_lock(&display->display_lock);
  6461. /*
  6462. * acquire panel_lock to make sure no commands are in progress
  6463. */
  6464. dsi_panel_acquire_panel_lock(display->panel);
  6465. /*
  6466. * Wait for DSI command engine not to be busy sending data
  6467. * from display engine.
  6468. * If waiting fails, return "rc" instead of below "ret" so as
  6469. * not to impact DRM commit. The clock updating would be
  6470. * deferred to the next DRM commit.
  6471. */
  6472. display_for_each_ctrl(i, display) {
  6473. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6474. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6475. if (ret)
  6476. goto wait_failure;
  6477. }
  6478. /*
  6479. * Don't check the return value so as not to impact DRM commit
  6480. * when error occurs.
  6481. */
  6482. (void)dsi_display_force_update_dsi_clk(display);
  6483. wait_failure:
  6484. /* release panel_lock */
  6485. dsi_panel_release_panel_lock(display->panel);
  6486. mutex_unlock(&display->display_lock);
  6487. }
  6488. if (!ret)
  6489. rc = dsi_display_set_roi(display, params->rois);
  6490. return rc;
  6491. }
  6492. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6493. {
  6494. int rc = 0;
  6495. if (!display || !display->panel) {
  6496. DSI_ERR("Invalid params\n");
  6497. return -EINVAL;
  6498. }
  6499. if (!display->panel->cur_mode) {
  6500. DSI_ERR("no valid mode set for the display\n");
  6501. return -EINVAL;
  6502. }
  6503. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6504. rc = dsi_display_vid_engine_enable(display);
  6505. if (rc) {
  6506. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6507. display->name, rc);
  6508. goto error_out;
  6509. }
  6510. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6511. rc = dsi_display_cmd_engine_enable(display);
  6512. if (rc) {
  6513. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6514. display->name, rc);
  6515. goto error_out;
  6516. }
  6517. } else {
  6518. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6519. rc = -EINVAL;
  6520. }
  6521. error_out:
  6522. return rc;
  6523. }
  6524. int dsi_display_pre_commit(void *display,
  6525. struct msm_display_conn_params *params)
  6526. {
  6527. bool enable = false;
  6528. int rc = 0;
  6529. if (!display || !params) {
  6530. pr_err("Invalid params\n");
  6531. return -EINVAL;
  6532. }
  6533. if (params->qsync_update) {
  6534. enable = (params->qsync_mode > 0) ? true : false;
  6535. rc = dsi_display_qsync(display, enable);
  6536. if (rc)
  6537. pr_err("%s failed to send qsync commands\n",
  6538. __func__);
  6539. SDE_EVT32(params->qsync_mode, rc);
  6540. }
  6541. return rc;
  6542. }
  6543. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6544. {
  6545. if (display->panel_id != ~0x0 &&
  6546. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6547. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6548. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6549. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6550. 0, ((display->panel_id & 0xffffffff00000000) >> 31),
  6551. (display->panel_id & 0xffffffff), 0, 0);
  6552. }
  6553. }
  6554. int dsi_display_enable(struct dsi_display *display)
  6555. {
  6556. int rc = 0;
  6557. struct dsi_display_mode *mode;
  6558. if (!display || !display->panel) {
  6559. DSI_ERR("Invalid params\n");
  6560. return -EINVAL;
  6561. }
  6562. if (!display->panel->cur_mode) {
  6563. DSI_ERR("no valid mode set for the display\n");
  6564. return -EINVAL;
  6565. }
  6566. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6567. /*
  6568. * Engine states and panel states are populated during splash
  6569. * resource/trusted vm and hence we return early
  6570. */
  6571. if (is_skip_op_required(display)) {
  6572. dsi_display_config_ctrl_for_cont_splash(display);
  6573. rc = dsi_display_splash_res_cleanup(display);
  6574. if (rc) {
  6575. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6576. rc);
  6577. return -EINVAL;
  6578. }
  6579. display->panel->panel_initialized = true;
  6580. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6581. dsi_display_panel_id_notification(display);
  6582. return 0;
  6583. }
  6584. mutex_lock(&display->display_lock);
  6585. mode = display->panel->cur_mode;
  6586. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6587. rc = dsi_panel_post_switch(display->panel);
  6588. if (rc) {
  6589. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6590. display->name, rc);
  6591. goto error;
  6592. }
  6593. } else if (!(display->panel->cur_mode->dsi_mode_flags &
  6594. DSI_MODE_FLAG_POMS)){
  6595. rc = dsi_panel_enable(display->panel);
  6596. if (rc) {
  6597. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6598. display->name, rc);
  6599. goto error;
  6600. }
  6601. }
  6602. dsi_display_panel_id_notification(display);
  6603. /* Block sending pps command if modeset is due to fps difference */
  6604. if ((mode->priv_info->dsc_enabled ||
  6605. mode->priv_info->vdc_enabled) &&
  6606. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6607. rc = dsi_panel_update_pps(display->panel);
  6608. if (rc) {
  6609. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6610. display->name, rc);
  6611. goto error;
  6612. }
  6613. }
  6614. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6615. rc = dsi_panel_switch(display->panel);
  6616. if (rc)
  6617. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6618. display->name, rc);
  6619. goto error;
  6620. }
  6621. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6622. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6623. rc = dsi_display_vid_engine_enable(display);
  6624. if (rc) {
  6625. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6626. display->name, rc);
  6627. goto error_disable_panel;
  6628. }
  6629. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6630. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6631. rc = dsi_display_cmd_engine_enable(display);
  6632. if (rc) {
  6633. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6634. display->name, rc);
  6635. goto error_disable_panel;
  6636. }
  6637. } else {
  6638. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6639. rc = -EINVAL;
  6640. goto error_disable_panel;
  6641. }
  6642. goto error;
  6643. error_disable_panel:
  6644. (void)dsi_panel_disable(display->panel);
  6645. error:
  6646. mutex_unlock(&display->display_lock);
  6647. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6648. return rc;
  6649. }
  6650. int dsi_display_post_enable(struct dsi_display *display)
  6651. {
  6652. int rc = 0;
  6653. if (!display) {
  6654. DSI_ERR("Invalid params\n");
  6655. return -EINVAL;
  6656. }
  6657. mutex_lock(&display->display_lock);
  6658. if (display->panel->cur_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  6659. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6660. dsi_panel_mode_switch_to_cmd(display->panel);
  6661. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  6662. dsi_panel_mode_switch_to_vid(display->panel);
  6663. } else {
  6664. rc = dsi_panel_post_enable(display->panel);
  6665. if (rc)
  6666. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6667. display->name, rc);
  6668. }
  6669. /* remove the clk vote for CMD mode panels */
  6670. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6671. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6672. DSI_ALL_CLKS, DSI_CLK_OFF);
  6673. mutex_unlock(&display->display_lock);
  6674. return rc;
  6675. }
  6676. int dsi_display_pre_disable(struct dsi_display *display)
  6677. {
  6678. int rc = 0;
  6679. if (!display) {
  6680. DSI_ERR("Invalid params\n");
  6681. return -EINVAL;
  6682. }
  6683. mutex_lock(&display->display_lock);
  6684. /* enable the clk vote for CMD mode panels */
  6685. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6686. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6687. DSI_ALL_CLKS, DSI_CLK_ON);
  6688. if (display->poms_pending) {
  6689. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6690. dsi_panel_pre_mode_switch_to_video(display->panel);
  6691. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6692. /*
  6693. * Add unbalanced vote for clock & cmd engine to enable
  6694. * async trigger of pre video to cmd mode switch.
  6695. */
  6696. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6697. DSI_ALL_CLKS, DSI_CLK_ON);
  6698. if (rc) {
  6699. DSI_ERR("[%s]failed to enable all clocks,rc=%d",
  6700. display->name, rc);
  6701. goto exit;
  6702. }
  6703. rc = dsi_display_cmd_engine_enable(display);
  6704. if (rc) {
  6705. DSI_ERR("[%s]failed to enable cmd engine,rc=%d",
  6706. display->name, rc);
  6707. goto error_disable_clks;
  6708. }
  6709. dsi_panel_pre_mode_switch_to_cmd(display->panel);
  6710. }
  6711. } else {
  6712. rc = dsi_panel_pre_disable(display->panel);
  6713. if (rc)
  6714. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  6715. display->name, rc);
  6716. }
  6717. goto exit;
  6718. error_disable_clks:
  6719. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6720. DSI_ALL_CLKS, DSI_CLK_OFF);
  6721. if (rc)
  6722. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  6723. display->name, rc);
  6724. exit:
  6725. mutex_unlock(&display->display_lock);
  6726. return rc;
  6727. }
  6728. static void dsi_display_handle_poms_te(struct work_struct *work)
  6729. {
  6730. struct dsi_display *display = NULL;
  6731. struct delayed_work *dw = to_delayed_work(work);
  6732. struct mipi_dsi_device *dsi;
  6733. int rc = 0;
  6734. display = container_of(dw, struct dsi_display, poms_te_work);
  6735. if (!display || !display->panel) {
  6736. DSI_ERR("Invalid params\n");
  6737. return;
  6738. }
  6739. dsi = &display->panel->mipi_device;
  6740. rc = mipi_dsi_dcs_set_tear_off(dsi);
  6741. if (rc < 0)
  6742. DSI_ERR("failed to set tear off\n");
  6743. }
  6744. int dsi_display_disable(struct dsi_display *display)
  6745. {
  6746. int rc = 0;
  6747. if (!display) {
  6748. DSI_ERR("Invalid params\n");
  6749. return -EINVAL;
  6750. }
  6751. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6752. mutex_lock(&display->display_lock);
  6753. /* cancel delayed work */
  6754. if (display->poms_pending &&
  6755. display->panel->poms_align_vsync)
  6756. cancel_delayed_work_sync(&display->poms_te_work);
  6757. rc = dsi_display_wake_up(display);
  6758. if (rc)
  6759. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6760. display->name, rc);
  6761. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6762. rc = dsi_display_vid_engine_disable(display);
  6763. if (rc)
  6764. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  6765. display->name, rc);
  6766. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6767. /**
  6768. * On POMS request , disable panel TE through
  6769. * delayed work queue.
  6770. */
  6771. if (display->poms_pending &&
  6772. display->panel->poms_align_vsync) {
  6773. INIT_DELAYED_WORK(&display->poms_te_work,
  6774. dsi_display_handle_poms_te);
  6775. queue_delayed_work(system_wq,
  6776. &display->poms_te_work,
  6777. msecs_to_jiffies(100));
  6778. }
  6779. rc = dsi_display_cmd_engine_disable(display);
  6780. if (rc)
  6781. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  6782. display->name, rc);
  6783. } else {
  6784. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6785. rc = -EINVAL;
  6786. }
  6787. if (!display->poms_pending && !is_skip_op_required(display)) {
  6788. rc = dsi_panel_disable(display->panel);
  6789. if (rc)
  6790. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  6791. display->name, rc);
  6792. }
  6793. if (is_skip_op_required(display)) {
  6794. /* applicable only for trusted vm */
  6795. display->panel->panel_initialized = false;
  6796. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  6797. }
  6798. mutex_unlock(&display->display_lock);
  6799. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6800. return rc;
  6801. }
  6802. int dsi_display_update_pps(char *pps_cmd, void *disp)
  6803. {
  6804. struct dsi_display *display;
  6805. if (pps_cmd == NULL || disp == NULL) {
  6806. DSI_ERR("Invalid parameter\n");
  6807. return -EINVAL;
  6808. }
  6809. display = disp;
  6810. mutex_lock(&display->display_lock);
  6811. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  6812. mutex_unlock(&display->display_lock);
  6813. return 0;
  6814. }
  6815. int dsi_display_dump_clks_state(struct dsi_display *display)
  6816. {
  6817. int rc = 0;
  6818. if (!display) {
  6819. DSI_ERR("invalid display argument\n");
  6820. return -EINVAL;
  6821. }
  6822. if (!display->clk_mngr) {
  6823. DSI_ERR("invalid clk manager\n");
  6824. return -EINVAL;
  6825. }
  6826. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  6827. DSI_ERR("invalid clk handles\n");
  6828. return -EINVAL;
  6829. }
  6830. mutex_lock(&display->display_lock);
  6831. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  6832. if (rc) {
  6833. DSI_ERR("failed to dump dsi clock state\n");
  6834. goto end;
  6835. }
  6836. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  6837. if (rc) {
  6838. DSI_ERR("failed to dump mdp clock state\n");
  6839. goto end;
  6840. }
  6841. end:
  6842. mutex_unlock(&display->display_lock);
  6843. return rc;
  6844. }
  6845. int dsi_display_unprepare(struct dsi_display *display)
  6846. {
  6847. int rc = 0, i;
  6848. struct dsi_display_ctrl *ctrl;
  6849. if (!display) {
  6850. DSI_ERR("Invalid params\n");
  6851. return -EINVAL;
  6852. }
  6853. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6854. mutex_lock(&display->display_lock);
  6855. rc = dsi_display_wake_up(display);
  6856. if (rc)
  6857. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6858. display->name, rc);
  6859. if (!display->poms_pending && !is_skip_op_required(display)) {
  6860. rc = dsi_panel_unprepare(display->panel);
  6861. if (rc)
  6862. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  6863. display->name, rc);
  6864. }
  6865. /* Remove additional vote added for pre_mode_switch_to_cmd */
  6866. if (display->poms_pending &&
  6867. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6868. display_for_each_ctrl(i, display) {
  6869. ctrl = &display->ctrl[i];
  6870. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  6871. continue;
  6872. flush_workqueue(display->dma_cmd_workq);
  6873. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  6874. ctrl->ctrl->dma_wait_queued = false;
  6875. }
  6876. dsi_display_cmd_engine_disable(display);
  6877. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6878. DSI_ALL_CLKS, DSI_CLK_OFF);
  6879. }
  6880. rc = dsi_display_ctrl_host_disable(display);
  6881. if (rc)
  6882. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  6883. display->name, rc);
  6884. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6885. DSI_LINK_CLK, DSI_CLK_OFF);
  6886. if (rc)
  6887. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  6888. display->name, rc);
  6889. rc = dsi_display_ctrl_deinit(display);
  6890. if (rc)
  6891. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  6892. display->name, rc);
  6893. if (!display->panel->ulps_suspend_enabled) {
  6894. rc = dsi_display_phy_disable(display);
  6895. if (rc)
  6896. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  6897. display->name, rc);
  6898. }
  6899. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6900. DSI_CORE_CLK, DSI_CLK_OFF);
  6901. if (rc)
  6902. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  6903. display->name, rc);
  6904. /* destrory dsi isr set up */
  6905. dsi_display_ctrl_isr_configure(display, false);
  6906. if (!display->poms_pending && !is_skip_op_required(display)) {
  6907. rc = dsi_panel_post_unprepare(display->panel);
  6908. if (rc)
  6909. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  6910. display->name, rc);
  6911. }
  6912. mutex_unlock(&display->display_lock);
  6913. /* Free up DSI ERROR event callback */
  6914. dsi_display_unregister_error_handler(display);
  6915. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6916. return rc;
  6917. }
  6918. void __init dsi_display_register(void)
  6919. {
  6920. dsi_phy_drv_register();
  6921. dsi_ctrl_drv_register();
  6922. dsi_display_parse_boot_display_selection();
  6923. platform_driver_register(&dsi_display_driver);
  6924. }
  6925. void __exit dsi_display_unregister(void)
  6926. {
  6927. platform_driver_unregister(&dsi_display_driver);
  6928. dsi_ctrl_drv_unregister();
  6929. dsi_phy_drv_unregister();
  6930. }
  6931. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  6932. 0600);
  6933. MODULE_PARM_DESC(dsi_display0,
  6934. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  6935. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  6936. 0600);
  6937. MODULE_PARM_DESC(dsi_display1,
  6938. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");