htt.h 834 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. * 3.79 Add HTT_NUM_AC_WMM def.
  197. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  198. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  199. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  200. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  201. * 3.84 Add fisa_control_bits_v2 def.
  202. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  203. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  204. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  205. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  206. * 3.89 Add MSDU queue enumerations.
  207. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  208. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  209. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  210. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  211. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  212. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  213. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  214. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  216. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  217. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  218. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  219. * 3.100 Add htt_tx_wbm_completion_v3 def.
  220. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  221. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  222. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  223. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  224. */
  225. #define HTT_CURRENT_VERSION_MAJOR 3
  226. #define HTT_CURRENT_VERSION_MINOR 104
  227. #define HTT_NUM_TX_FRAG_DESC 1024
  228. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  229. #define HTT_CHECK_SET_VAL(field, val) \
  230. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  231. /* macros to assist in sign-extending fields from HTT messages */
  232. #define HTT_SIGN_BIT_MASK(field) \
  233. ((field ## _M + (1 << field ## _S)) >> 1)
  234. #define HTT_SIGN_BIT(_val, field) \
  235. (_val & HTT_SIGN_BIT_MASK(field))
  236. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  237. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  238. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  239. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  240. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  241. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  242. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  243. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  244. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  245. /*
  246. * TEMPORARY:
  247. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  248. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  249. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  250. * updated.
  251. */
  252. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  253. /*
  254. * TEMPORARY:
  255. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  256. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  257. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  258. * updated.
  259. */
  260. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  261. /**
  262. * htt_dbg_stats_type -
  263. * bit positions for each stats type within a stats type bitmask
  264. * The bitmask contains 24 bits.
  265. */
  266. enum htt_dbg_stats_type {
  267. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  268. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  269. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  270. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  271. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  272. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  273. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  274. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  275. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  276. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  277. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  278. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  279. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  280. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  281. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  282. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  283. /* bits 16-23 currently reserved */
  284. /* keep this last */
  285. HTT_DBG_NUM_STATS
  286. };
  287. /*=== HTT option selection TLVs ===
  288. * Certain HTT messages have alternatives or options.
  289. * For such cases, the host and target need to agree on which option to use.
  290. * Option specification TLVs can be appended to the VERSION_REQ and
  291. * VERSION_CONF messages to select options other than the default.
  292. * These TLVs are entirely optional - if they are not provided, there is a
  293. * well-defined default for each option. If they are provided, they can be
  294. * provided in any order. Each TLV can be present or absent independent of
  295. * the presence / absence of other TLVs.
  296. *
  297. * The HTT option selection TLVs use the following format:
  298. * |31 16|15 8|7 0|
  299. * |---------------------------------+----------------+----------------|
  300. * | value (payload) | length | tag |
  301. * |-------------------------------------------------------------------|
  302. * The value portion need not be only 2 bytes; it can be extended by any
  303. * integer number of 4-byte units. The total length of the TLV, including
  304. * the tag and length fields, must be a multiple of 4 bytes. The length
  305. * field specifies the total TLV size in 4-byte units. Thus, the typical
  306. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  307. * field, would store 0x1 in its length field, to show that the TLV occupies
  308. * a single 4-byte unit.
  309. */
  310. /*--- TLV header format - applies to all HTT option TLVs ---*/
  311. enum HTT_OPTION_TLV_TAGS {
  312. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  313. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  314. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  315. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  316. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  317. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  318. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  319. };
  320. PREPACK struct htt_option_tlv_header_t {
  321. A_UINT8 tag;
  322. A_UINT8 length;
  323. } POSTPACK;
  324. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  325. #define HTT_OPTION_TLV_TAG_S 0
  326. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  327. #define HTT_OPTION_TLV_LENGTH_S 8
  328. /*
  329. * value0 - 16 bit value field stored in word0
  330. * The TLV's value field may be longer than 2 bytes, in which case
  331. * the remainder of the value is stored in word1, word2, etc.
  332. */
  333. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  334. #define HTT_OPTION_TLV_VALUE0_S 16
  335. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  336. do { \
  337. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  338. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  339. } while (0)
  340. #define HTT_OPTION_TLV_TAG_GET(word) \
  341. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  342. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  343. do { \
  344. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  345. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  346. } while (0)
  347. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  348. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  349. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  350. do { \
  351. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  352. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  353. } while (0)
  354. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  355. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  356. /*--- format of specific HTT option TLVs ---*/
  357. /*
  358. * HTT option TLV for specifying LL bus address size
  359. * Some chips require bus addresses used by the target to access buffers
  360. * within the host's memory to be 32 bits; others require bus addresses
  361. * used by the target to access buffers within the host's memory to be
  362. * 64 bits.
  363. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  364. * a suffix to the VERSION_CONF message to specify which bus address format
  365. * the target requires.
  366. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  367. * default to providing bus addresses to the target in 32-bit format.
  368. */
  369. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  370. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  371. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  372. };
  373. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  374. struct htt_option_tlv_header_t hdr;
  375. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  376. } POSTPACK;
  377. /*
  378. * HTT option TLV for specifying whether HL systems should indicate
  379. * over-the-air tx completion for individual frames, or should instead
  380. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  381. * requests an OTA tx completion for a particular tx frame.
  382. * This option does not apply to LL systems, where the TX_COMPL_IND
  383. * is mandatory.
  384. * This option is primarily intended for HL systems in which the tx frame
  385. * downloads over the host --> target bus are as slow as or slower than
  386. * the transmissions over the WLAN PHY. For cases where the bus is faster
  387. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  388. * and consquently will send one TX_COMPL_IND message that covers several
  389. * tx frames. For cases where the WLAN PHY is faster than the bus,
  390. * the target will end up transmitting very short A-MPDUs, and consequently
  391. * sending many TX_COMPL_IND messages, which each cover a very small number
  392. * of tx frames.
  393. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  394. * a suffix to the VERSION_REQ message to request whether the host desires to
  395. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  396. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  397. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  398. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  399. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  400. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  401. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  402. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  403. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  404. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  405. * TLV.
  406. */
  407. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  408. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  409. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  410. };
  411. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  412. struct htt_option_tlv_header_t hdr;
  413. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  414. } POSTPACK;
  415. /*
  416. * HTT option TLV for specifying how many tx queue groups the target
  417. * may establish.
  418. * This TLV specifies the maximum value the target may send in the
  419. * txq_group_id field of any TXQ_GROUP information elements sent by
  420. * the target to the host. This allows the host to pre-allocate an
  421. * appropriate number of tx queue group structs.
  422. *
  423. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  424. * a suffix to the VERSION_REQ message to specify whether the host supports
  425. * tx queue groups at all, and if so if there is any limit on the number of
  426. * tx queue groups that the host supports.
  427. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  428. * a suffix to the VERSION_CONF message. If the host has specified in the
  429. * VER_REQ message a limit on the number of tx queue groups the host can
  430. * supprt, the target shall limit its specification of the maximum tx groups
  431. * to be no larger than this host-specified limit.
  432. *
  433. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  434. * shall preallocate 4 tx queue group structs, and the target shall not
  435. * specify a txq_group_id larger than 3.
  436. */
  437. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  438. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  439. /*
  440. * values 1 through N specify the max number of tx queue groups
  441. * the sender supports
  442. */
  443. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  444. };
  445. /* TEMPORARY backwards-compatibility alias for a typo fix -
  446. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  447. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  448. * to support the old name (with the typo) until all references to the
  449. * old name are replaced with the new name.
  450. */
  451. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  452. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  453. struct htt_option_tlv_header_t hdr;
  454. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  455. } POSTPACK;
  456. /*
  457. * HTT option TLV for specifying whether the target supports an extended
  458. * version of the HTT tx descriptor. If the target provides this TLV
  459. * and specifies in the TLV that the target supports an extended version
  460. * of the HTT tx descriptor, the target must check the "extension" bit in
  461. * the HTT tx descriptor, and if the extension bit is set, to expect a
  462. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  463. * descriptor. Furthermore, the target must provide room for the HTT
  464. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  465. * This option is intended for systems where the host needs to explicitly
  466. * control the transmission parameters such as tx power for individual
  467. * tx frames.
  468. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  469. * as a suffix to the VERSION_CONF message to explicitly specify whether
  470. * the target supports the HTT tx MSDU extension descriptor.
  471. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  472. * by the host as lack of target support for the HTT tx MSDU extension
  473. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  474. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  475. * the HTT tx MSDU extension descriptor.
  476. * The host is not required to provide the HTT tx MSDU extension descriptor
  477. * just because the target supports it; the target must check the
  478. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  479. * extension descriptor is present.
  480. */
  481. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  482. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  483. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  484. };
  485. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  486. struct htt_option_tlv_header_t hdr;
  487. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  488. } POSTPACK;
  489. /*
  490. * For the tcl data command V2 and higher support added a new
  491. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  492. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  493. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  494. * HTT option TLV for specifying which version of the TCL metadata struct
  495. * should be used:
  496. * V1 -> use htt_tx_tcl_metadata struct
  497. * V2 -> use htt_tx_tcl_metadata_v2 struct
  498. * Old FW will only support V1.
  499. * New FW will support V2. New FW will still support V1, at least during
  500. * a transition period.
  501. * Similarly, old host will only support V1, and new host will support V1 + V2.
  502. *
  503. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  504. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  505. * of TCL metadata the host supports. If the host doesn't provide a
  506. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  507. * is implicitly understood that the host only supports V1.
  508. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  509. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  510. * the host shall use. The target shall only select one of the versions
  511. * supported by the host. If the target doesn't provide a
  512. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  513. * is implicitly understood that the V1 TCL metadata shall be used.
  514. */
  515. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  516. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  517. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  518. };
  519. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  520. struct htt_option_tlv_header_t hdr;
  521. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  522. } POSTPACK;
  523. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  524. HTT_OPTION_TLV_VALUE0_SET(word, value)
  525. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  526. HTT_OPTION_TLV_VALUE0_GET(word)
  527. typedef struct {
  528. union {
  529. /* BIT [11 : 0] :- tag
  530. * BIT [23 : 12] :- length
  531. * BIT [31 : 24] :- reserved
  532. */
  533. A_UINT32 tag__length;
  534. /*
  535. * The following struct is not endian-portable.
  536. * It is suitable for use within the target, which is known to be
  537. * little-endian.
  538. * The host should use the above endian-portable macros to access
  539. * the tag and length bitfields in an endian-neutral manner.
  540. */
  541. struct {
  542. A_UINT32 tag : 12, /* BIT [11 : 0] */
  543. length : 12, /* BIT [23 : 12] */
  544. reserved : 8; /* BIT [31 : 24] */
  545. };
  546. };
  547. } htt_tlv_hdr_t;
  548. /** HTT stats TLV tag values */
  549. typedef enum {
  550. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  551. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  552. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  553. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  554. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  555. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  556. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  557. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  558. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  559. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  560. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  561. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  562. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  563. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  564. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  565. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  566. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  567. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  568. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  569. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  570. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  571. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  572. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  573. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  574. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  575. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  576. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  577. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  578. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  579. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  580. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  581. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  582. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  583. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  584. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  585. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  586. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  587. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  588. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  589. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  590. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  591. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  592. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  593. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  594. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  595. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  596. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  597. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  598. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  599. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  600. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  601. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  602. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  603. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  604. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  605. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  606. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  607. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  608. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  609. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  610. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  611. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  612. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  613. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  614. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  615. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  616. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  617. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  618. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  619. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  620. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  621. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  622. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  623. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  624. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  625. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  626. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  627. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  628. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  629. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  630. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  631. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  632. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  633. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  634. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  635. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  636. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  637. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  638. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  639. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  640. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  641. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  642. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  643. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  644. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  645. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  646. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  647. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  648. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  649. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  650. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  651. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  652. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  653. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  654. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  655. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  656. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  657. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  658. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  659. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  660. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  661. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  662. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  663. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv */
  664. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv */
  665. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv */
  666. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv */
  667. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  668. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  669. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  670. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  671. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  672. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  673. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  674. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  675. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  676. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  677. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  678. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  679. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  680. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  681. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  682. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  683. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  684. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  685. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  686. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  687. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  688. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  689. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  690. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  691. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  692. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  693. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  694. HTT_STATS_MAX_TAG,
  695. } htt_stats_tlv_tag_t;
  696. /* retain deprecated enum name as an alias for the current enum name */
  697. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  698. #define HTT_STATS_TLV_TAG_M 0x00000fff
  699. #define HTT_STATS_TLV_TAG_S 0
  700. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  701. #define HTT_STATS_TLV_LENGTH_S 12
  702. #define HTT_STATS_TLV_TAG_GET(_var) \
  703. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  704. HTT_STATS_TLV_TAG_S)
  705. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  706. do { \
  707. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  708. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  709. } while (0)
  710. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  711. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  712. HTT_STATS_TLV_LENGTH_S)
  713. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  714. do { \
  715. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  716. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  717. } while (0)
  718. /*=== host -> target messages ===============================================*/
  719. enum htt_h2t_msg_type {
  720. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  721. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  722. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  723. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  724. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  725. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  726. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  727. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  728. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  729. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  730. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  731. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  732. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  733. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  734. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  735. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  736. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  737. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  738. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  739. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  740. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  741. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  742. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  743. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  744. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  745. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  746. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  747. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  748. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  749. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  750. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  751. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  752. /* keep this last */
  753. HTT_H2T_NUM_MSGS
  754. };
  755. /*
  756. * HTT host to target message type -
  757. * stored in bits 7:0 of the first word of the message
  758. */
  759. #define HTT_H2T_MSG_TYPE_M 0xff
  760. #define HTT_H2T_MSG_TYPE_S 0
  761. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  762. do { \
  763. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  764. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  765. } while (0)
  766. #define HTT_H2T_MSG_TYPE_GET(word) \
  767. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  768. /**
  769. * @brief host -> target version number request message definition
  770. *
  771. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  772. *
  773. *
  774. * |31 24|23 16|15 8|7 0|
  775. * |----------------+----------------+----------------+----------------|
  776. * | reserved | msg type |
  777. * |-------------------------------------------------------------------|
  778. * : option request TLV (optional) |
  779. * :...................................................................:
  780. *
  781. * The VER_REQ message may consist of a single 4-byte word, or may be
  782. * extended with TLVs that specify which HTT options the host is requesting
  783. * from the target.
  784. * The following option TLVs may be appended to the VER_REQ message:
  785. * - HL_SUPPRESS_TX_COMPL_IND
  786. * - HL_MAX_TX_QUEUE_GROUPS
  787. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  788. * may be appended to the VER_REQ message (but only one TLV of each type).
  789. *
  790. * Header fields:
  791. * - MSG_TYPE
  792. * Bits 7:0
  793. * Purpose: identifies this as a version number request message
  794. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  795. */
  796. #define HTT_VER_REQ_BYTES 4
  797. /* TBDXXX: figure out a reasonable number */
  798. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  799. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  800. /**
  801. * @brief HTT tx MSDU descriptor
  802. *
  803. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  804. *
  805. * @details
  806. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  807. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  808. * the target firmware needs for the FW's tx processing, particularly
  809. * for creating the HW msdu descriptor.
  810. * The same HTT tx descriptor is used for HL and LL systems, though
  811. * a few fields within the tx descriptor are used only by LL or
  812. * only by HL.
  813. * The HTT tx descriptor is defined in two manners: by a struct with
  814. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  815. * definitions.
  816. * The target should use the struct def, for simplicitly and clarity,
  817. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  818. * neutral. Specifically, the host shall use the get/set macros built
  819. * around the mask + shift defs.
  820. */
  821. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  822. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  823. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  824. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  825. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  826. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  827. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  828. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  829. #define HTT_TX_VDEV_ID_WORD 0
  830. #define HTT_TX_VDEV_ID_MASK 0x3f
  831. #define HTT_TX_VDEV_ID_SHIFT 16
  832. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  833. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  834. #define HTT_TX_MSDU_LEN_DWORD 1
  835. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  836. /*
  837. * HTT_VAR_PADDR macros
  838. * Allow physical / bus addresses to be either a single 32-bit value,
  839. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  840. */
  841. #define HTT_VAR_PADDR32(var_name) \
  842. A_UINT32 var_name
  843. #define HTT_VAR_PADDR64_LE(var_name) \
  844. struct { \
  845. /* little-endian: lo precedes hi */ \
  846. A_UINT32 lo; \
  847. A_UINT32 hi; \
  848. } var_name
  849. /*
  850. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  851. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  852. * addresses are stored in a XXX-bit field.
  853. * This macro is used to define both htt_tx_msdu_desc32_t and
  854. * htt_tx_msdu_desc64_t structs.
  855. */
  856. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  857. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  858. { \
  859. /* DWORD 0: flags and meta-data */ \
  860. A_UINT32 \
  861. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  862. \
  863. /* pkt_subtype - \
  864. * Detailed specification of the tx frame contents, extending the \
  865. * general specification provided by pkt_type. \
  866. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  867. * pkt_type | pkt_subtype \
  868. * ============================================================== \
  869. * 802.3 | bit 0:3 - Reserved \
  870. * | bit 4: 0x0 - Copy-Engine Classification Results \
  871. * | not appended to the HTT message \
  872. * | 0x1 - Copy-Engine Classification Results \
  873. * | appended to the HTT message in the \
  874. * | format: \
  875. * | [HTT tx desc, frame header, \
  876. * | CE classification results] \
  877. * | The CE classification results begin \
  878. * | at the next 4-byte boundary after \
  879. * | the frame header. \
  880. * ------------+------------------------------------------------- \
  881. * Eth2 | bit 0:3 - Reserved \
  882. * | bit 4: 0x0 - Copy-Engine Classification Results \
  883. * | not appended to the HTT message \
  884. * | 0x1 - Copy-Engine Classification Results \
  885. * | appended to the HTT message. \
  886. * | See the above specification of the \
  887. * | CE classification results location. \
  888. * ------------+------------------------------------------------- \
  889. * native WiFi | bit 0:3 - Reserved \
  890. * | bit 4: 0x0 - Copy-Engine Classification Results \
  891. * | not appended to the HTT message \
  892. * | 0x1 - Copy-Engine Classification Results \
  893. * | appended to the HTT message. \
  894. * | See the above specification of the \
  895. * | CE classification results location. \
  896. * ------------+------------------------------------------------- \
  897. * mgmt | 0x0 - 802.11 MAC header absent \
  898. * | 0x1 - 802.11 MAC header present \
  899. * ------------+------------------------------------------------- \
  900. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  901. * | 0x1 - 802.11 MAC header present \
  902. * | bit 1: 0x0 - allow aggregation \
  903. * | 0x1 - don't allow aggregation \
  904. * | bit 2: 0x0 - perform encryption \
  905. * | 0x1 - don't perform encryption \
  906. * | bit 3: 0x0 - perform tx classification / queuing \
  907. * | 0x1 - don't perform tx classification; \
  908. * | insert the frame into the "misc" \
  909. * | tx queue \
  910. * | bit 4: 0x0 - Copy-Engine Classification Results \
  911. * | not appended to the HTT message \
  912. * | 0x1 - Copy-Engine Classification Results \
  913. * | appended to the HTT message. \
  914. * | See the above specification of the \
  915. * | CE classification results location. \
  916. */ \
  917. pkt_subtype: 5, \
  918. \
  919. /* pkt_type - \
  920. * General specification of the tx frame contents. \
  921. * The htt_pkt_type enum should be used to specify and check the \
  922. * value of this field. \
  923. */ \
  924. pkt_type: 3, \
  925. \
  926. /* vdev_id - \
  927. * ID for the vdev that is sending this tx frame. \
  928. * For certain non-standard packet types, e.g. pkt_type == raw \
  929. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  930. * This field is used primarily for determining where to queue \
  931. * broadcast and multicast frames. \
  932. */ \
  933. vdev_id: 6, \
  934. /* ext_tid - \
  935. * The extended traffic ID. \
  936. * If the TID is unknown, the extended TID is set to \
  937. * HTT_TX_EXT_TID_INVALID. \
  938. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  939. * value of the QoS TID. \
  940. * If the tx frame is non-QoS data, then the extended TID is set to \
  941. * HTT_TX_EXT_TID_NON_QOS. \
  942. * If the tx frame is multicast or broadcast, then the extended TID \
  943. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  944. */ \
  945. ext_tid: 5, \
  946. \
  947. /* postponed - \
  948. * This flag indicates whether the tx frame has been downloaded to \
  949. * the target before but discarded by the target, and now is being \
  950. * downloaded again; or if this is a new frame that is being \
  951. * downloaded for the first time. \
  952. * This flag allows the target to determine the correct order for \
  953. * transmitting new vs. old frames. \
  954. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  955. * This flag only applies to HL systems, since in LL systems, \
  956. * the tx flow control is handled entirely within the target. \
  957. */ \
  958. postponed: 1, \
  959. \
  960. /* extension - \
  961. * This flag indicates whether a HTT tx MSDU extension descriptor \
  962. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  963. * \
  964. * 0x0 - no extension MSDU descriptor is present \
  965. * 0x1 - an extension MSDU descriptor immediately follows the \
  966. * regular MSDU descriptor \
  967. */ \
  968. extension: 1, \
  969. \
  970. /* cksum_offload - \
  971. * This flag indicates whether checksum offload is enabled or not \
  972. * for this frame. Target FW use this flag to turn on HW checksumming \
  973. * 0x0 - No checksum offload \
  974. * 0x1 - L3 header checksum only \
  975. * 0x2 - L4 checksum only \
  976. * 0x3 - L3 header checksum + L4 checksum \
  977. */ \
  978. cksum_offload: 2, \
  979. \
  980. /* tx_comp_req - \
  981. * This flag indicates whether Tx Completion \
  982. * from fw is required or not. \
  983. * This flag is only relevant if tx completion is not \
  984. * universally enabled. \
  985. * For all LL systems, tx completion is mandatory, \
  986. * so this flag will be irrelevant. \
  987. * For HL systems tx completion is optional, but HL systems in which \
  988. * the bus throughput exceeds the WLAN throughput will \
  989. * probably want to always use tx completion, and thus \
  990. * would not check this flag. \
  991. * This flag is required when tx completions are not used universally, \
  992. * but are still required for certain tx frames for which \
  993. * an OTA delivery acknowledgment is needed by the host. \
  994. * In practice, this would be for HL systems in which the \
  995. * bus throughput is less than the WLAN throughput. \
  996. * \
  997. * 0x0 - Tx Completion Indication from Fw not required \
  998. * 0x1 - Tx Completion Indication from Fw is required \
  999. */ \
  1000. tx_compl_req: 1; \
  1001. \
  1002. \
  1003. /* DWORD 1: MSDU length and ID */ \
  1004. A_UINT32 \
  1005. len: 16, /* MSDU length, in bytes */ \
  1006. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1007. * and this id is used to calculate fragmentation \
  1008. * descriptor pointer inside the target based on \
  1009. * the base address, configured inside the target. \
  1010. */ \
  1011. \
  1012. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1013. /* frags_desc_ptr - \
  1014. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1015. * where the tx frame's fragments reside in memory. \
  1016. * This field only applies to LL systems, since in HL systems the \
  1017. * (degenerate single-fragment) fragmentation descriptor is created \
  1018. * within the target. \
  1019. */ \
  1020. _paddr__frags_desc_ptr_; \
  1021. \
  1022. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1023. /* \
  1024. * Peer ID : Target can use this value to know which peer-id packet \
  1025. * destined to. \
  1026. * It's intended to be specified by host in case of NAWDS. \
  1027. */ \
  1028. A_UINT16 peerid; \
  1029. \
  1030. /* \
  1031. * Channel frequency: This identifies the desired channel \
  1032. * frequency (in mhz) for tx frames. This is used by FW to help \
  1033. * determine when it is safe to transmit or drop frames for \
  1034. * off-channel operation. \
  1035. * The default value of zero indicates to FW that the corresponding \
  1036. * VDEV's home channel (if there is one) is the desired channel \
  1037. * frequency. \
  1038. */ \
  1039. A_UINT16 chanfreq; \
  1040. \
  1041. /* Reason reserved is commented is increasing the htt structure size \
  1042. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  1043. * A_UINT32 reserved_dword3_bits0_31; \
  1044. */ \
  1045. } POSTPACK
  1046. /* define a htt_tx_msdu_desc32_t type */
  1047. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1048. /* define a htt_tx_msdu_desc64_t type */
  1049. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1050. /*
  1051. * Make htt_tx_msdu_desc_t be an alias for either
  1052. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1053. */
  1054. #if HTT_PADDR64
  1055. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1056. #else
  1057. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1058. #endif
  1059. /* decriptor information for Management frame*/
  1060. /*
  1061. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1062. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1063. */
  1064. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1065. extern A_UINT32 mgmt_hdr_len;
  1066. PREPACK struct htt_mgmt_tx_desc_t {
  1067. A_UINT32 msg_type;
  1068. #if HTT_PADDR64
  1069. A_UINT64 frag_paddr; /* DMAble address of the data */
  1070. #else
  1071. A_UINT32 frag_paddr; /* DMAble address of the data */
  1072. #endif
  1073. A_UINT32 desc_id; /* returned to host during completion
  1074. * to free the meory*/
  1075. A_UINT32 len; /* Fragment length */
  1076. A_UINT32 vdev_id; /* virtual device ID*/
  1077. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1078. } POSTPACK;
  1079. PREPACK struct htt_mgmt_tx_compl_ind {
  1080. A_UINT32 desc_id;
  1081. A_UINT32 status;
  1082. } POSTPACK;
  1083. /*
  1084. * This SDU header size comes from the summation of the following:
  1085. * 1. Max of:
  1086. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1087. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1088. * b. 802.11 header, for raw frames: 36 bytes
  1089. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1090. * QoS header, HT header)
  1091. * c. 802.3 header, for ethernet frames: 14 bytes
  1092. * (destination address, source address, ethertype / length)
  1093. * 2. Max of:
  1094. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1095. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1096. * 3. 802.1Q VLAN header: 4 bytes
  1097. * 4. LLC/SNAP header: 8 bytes
  1098. */
  1099. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1100. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1101. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1102. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1103. A_COMPILE_TIME_ASSERT(
  1104. htt_encap_hdr_size_max_check_nwifi,
  1105. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1106. A_COMPILE_TIME_ASSERT(
  1107. htt_encap_hdr_size_max_check_enet,
  1108. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1109. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1110. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1111. #define HTT_TX_HDR_SIZE_802_1Q 4
  1112. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1113. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1114. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1115. HTT_TX_HDR_SIZE_802_1Q + \
  1116. HTT_TX_HDR_SIZE_LLC_SNAP)
  1117. #define HTT_HL_TX_FRM_HDR_LEN \
  1118. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1119. #define HTT_LL_TX_FRM_HDR_LEN \
  1120. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1121. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1122. /* dword 0 */
  1123. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1124. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1125. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1126. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1127. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1128. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1129. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1130. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1131. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1132. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1133. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1134. #define HTT_TX_DESC_PKT_TYPE_S 13
  1135. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1136. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1137. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1138. #define HTT_TX_DESC_VDEV_ID_S 16
  1139. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1140. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1141. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1142. #define HTT_TX_DESC_EXT_TID_S 22
  1143. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1144. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1145. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1146. #define HTT_TX_DESC_POSTPONED_S 27
  1147. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1148. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1149. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1150. #define HTT_TX_DESC_EXTENSION_S 28
  1151. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1152. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1153. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1154. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1155. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1156. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1157. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1158. #define HTT_TX_DESC_TX_COMP_S 31
  1159. /* dword 1 */
  1160. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1161. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1162. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1163. #define HTT_TX_DESC_FRM_LEN_S 0
  1164. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1165. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1166. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1167. #define HTT_TX_DESC_FRM_ID_S 16
  1168. /* dword 2 */
  1169. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1170. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1171. /* for systems using 64-bit format for bus addresses */
  1172. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1173. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1174. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1175. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1176. /* for systems using 32-bit format for bus addresses */
  1177. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1178. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1179. /* dword 3 */
  1180. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1181. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1182. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1183. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1184. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1185. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1186. #if HTT_PADDR64
  1187. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1188. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1189. #else
  1190. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1191. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1192. #endif
  1193. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1194. #define HTT_TX_DESC_PEER_ID_S 0
  1195. /*
  1196. * TEMPORARY:
  1197. * The original definitions for the PEER_ID fields contained typos
  1198. * (with _DESC_PADDR appended to this PEER_ID field name).
  1199. * Retain deprecated original names for PEER_ID fields until all code that
  1200. * refers to them has been updated.
  1201. */
  1202. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1203. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1204. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1205. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1206. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1207. HTT_TX_DESC_PEER_ID_M
  1208. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1209. HTT_TX_DESC_PEER_ID_S
  1210. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1211. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1212. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1213. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1214. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1215. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1216. #if HTT_PADDR64
  1217. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1218. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1219. #else
  1220. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1221. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1222. #endif
  1223. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1224. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1225. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1226. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1227. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1228. do { \
  1229. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1230. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1231. } while (0)
  1232. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1233. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1234. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1235. do { \
  1236. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1237. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1238. } while (0)
  1239. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1240. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1241. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1242. do { \
  1243. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1244. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1245. } while (0)
  1246. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1247. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1248. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1249. do { \
  1250. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1251. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1252. } while (0)
  1253. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1254. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1255. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1256. do { \
  1257. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1258. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1259. } while (0)
  1260. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1261. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1262. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1263. do { \
  1264. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1265. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1266. } while (0)
  1267. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1268. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1269. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1270. do { \
  1271. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1272. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1273. } while (0)
  1274. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1275. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1276. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1277. do { \
  1278. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1279. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1280. } while (0)
  1281. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1282. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1283. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1284. do { \
  1285. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1286. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1287. } while (0)
  1288. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1289. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1290. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1291. do { \
  1292. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1293. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1294. } while (0)
  1295. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1296. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1297. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1298. do { \
  1299. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1300. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1301. } while (0)
  1302. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1303. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1304. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1305. do { \
  1306. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1307. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1308. } while (0)
  1309. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1310. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1311. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1312. do { \
  1313. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1314. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1315. } while (0)
  1316. /* enums used in the HTT tx MSDU extension descriptor */
  1317. enum {
  1318. htt_tx_guard_interval_regular = 0,
  1319. htt_tx_guard_interval_short = 1,
  1320. };
  1321. enum {
  1322. htt_tx_preamble_type_ofdm = 0,
  1323. htt_tx_preamble_type_cck = 1,
  1324. htt_tx_preamble_type_ht = 2,
  1325. htt_tx_preamble_type_vht = 3,
  1326. };
  1327. enum {
  1328. htt_tx_bandwidth_5MHz = 0,
  1329. htt_tx_bandwidth_10MHz = 1,
  1330. htt_tx_bandwidth_20MHz = 2,
  1331. htt_tx_bandwidth_40MHz = 3,
  1332. htt_tx_bandwidth_80MHz = 4,
  1333. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1334. };
  1335. /**
  1336. * @brief HTT tx MSDU extension descriptor
  1337. * @details
  1338. * If the target supports HTT tx MSDU extension descriptors, the host has
  1339. * the option of appending the following struct following the regular
  1340. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1341. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1342. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1343. * tx specs for each frame.
  1344. */
  1345. PREPACK struct htt_tx_msdu_desc_ext_t {
  1346. /* DWORD 0: flags */
  1347. A_UINT32
  1348. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1349. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1350. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1351. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1352. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1353. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1354. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1355. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1356. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1357. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1358. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1359. /* DWORD 1: tx power, tx rate, tx BW */
  1360. A_UINT32
  1361. /* pwr -
  1362. * Specify what power the tx frame needs to be transmitted at.
  1363. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1364. * The value needs to be appropriately sign-extended when extracting
  1365. * the value from the message and storing it in a variable that is
  1366. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1367. * automatically handles this sign-extension.)
  1368. * If the transmission uses multiple tx chains, this power spec is
  1369. * the total transmit power, assuming incoherent combination of
  1370. * per-chain power to produce the total power.
  1371. */
  1372. pwr: 8,
  1373. /* mcs_mask -
  1374. * Specify the allowable values for MCS index (modulation and coding)
  1375. * to use for transmitting the frame.
  1376. *
  1377. * For HT / VHT preamble types, this mask directly corresponds to
  1378. * the HT or VHT MCS indices that are allowed. For each bit N set
  1379. * within the mask, MCS index N is allowed for transmitting the frame.
  1380. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1381. * rates versus OFDM rates, so the host has the option of specifying
  1382. * that the target must transmit the frame with CCK or OFDM rates
  1383. * (not HT or VHT), but leaving the decision to the target whether
  1384. * to use CCK or OFDM.
  1385. *
  1386. * For CCK and OFDM, the bits within this mask are interpreted as
  1387. * follows:
  1388. * bit 0 -> CCK 1 Mbps rate is allowed
  1389. * bit 1 -> CCK 2 Mbps rate is allowed
  1390. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1391. * bit 3 -> CCK 11 Mbps rate is allowed
  1392. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1393. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1394. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1395. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1396. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1397. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1398. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1399. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1400. *
  1401. * The MCS index specification needs to be compatible with the
  1402. * bandwidth mask specification. For example, a MCS index == 9
  1403. * specification is inconsistent with a preamble type == VHT,
  1404. * Nss == 1, and channel bandwidth == 20 MHz.
  1405. *
  1406. * Furthermore, the host has only a limited ability to specify to
  1407. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1408. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1409. */
  1410. mcs_mask: 12,
  1411. /* nss_mask -
  1412. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1413. * Each bit in this mask corresponds to a Nss value:
  1414. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1415. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1416. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1417. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1418. * The values in the Nss mask must be suitable for the recipient, e.g.
  1419. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1420. * recipient which only supports 2x2 MIMO.
  1421. */
  1422. nss_mask: 4,
  1423. /* guard_interval -
  1424. * Specify a htt_tx_guard_interval enum value to indicate whether
  1425. * the transmission should use a regular guard interval or a
  1426. * short guard interval.
  1427. */
  1428. guard_interval: 1,
  1429. /* preamble_type_mask -
  1430. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1431. * may choose from for transmitting this frame.
  1432. * The bits in this mask correspond to the values in the
  1433. * htt_tx_preamble_type enum. For example, to allow the target
  1434. * to transmit the frame as either CCK or OFDM, this field would
  1435. * be set to
  1436. * (1 << htt_tx_preamble_type_ofdm) |
  1437. * (1 << htt_tx_preamble_type_cck)
  1438. */
  1439. preamble_type_mask: 4,
  1440. reserved1_31_29: 3; /* unused, set to 0x0 */
  1441. /* DWORD 2: tx chain mask, tx retries */
  1442. A_UINT32
  1443. /* chain_mask - specify which chains to transmit from */
  1444. chain_mask: 4,
  1445. /* retry_limit -
  1446. * Specify the maximum number of transmissions, including the
  1447. * initial transmission, to attempt before giving up if no ack
  1448. * is received.
  1449. * If the tx rate is specified, then all retries shall use the
  1450. * same rate as the initial transmission.
  1451. * If no tx rate is specified, the target can choose whether to
  1452. * retain the original rate during the retransmissions, or to
  1453. * fall back to a more robust rate.
  1454. */
  1455. retry_limit: 4,
  1456. /* bandwidth_mask -
  1457. * Specify what channel widths may be used for the transmission.
  1458. * A value of zero indicates "don't care" - the target may choose
  1459. * the transmission bandwidth.
  1460. * The bits within this mask correspond to the htt_tx_bandwidth
  1461. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1462. * The bandwidth_mask must be consistent with the preamble_type_mask
  1463. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1464. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1465. */
  1466. bandwidth_mask: 6,
  1467. reserved2_31_14: 18; /* unused, set to 0x0 */
  1468. /* DWORD 3: tx expiry time (TSF) LSBs */
  1469. A_UINT32 expire_tsf_lo;
  1470. /* DWORD 4: tx expiry time (TSF) MSBs */
  1471. A_UINT32 expire_tsf_hi;
  1472. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1473. } POSTPACK;
  1474. /* DWORD 0 */
  1475. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1476. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1477. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1478. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1479. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1480. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1481. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1482. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1483. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1484. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1485. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1486. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1487. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1488. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1489. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1490. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1491. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1492. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1493. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1494. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1495. /* DWORD 1 */
  1496. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1497. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1498. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1499. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1500. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1501. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1502. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1503. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1504. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1505. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1506. /* DWORD 2 */
  1507. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1508. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1509. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1510. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1511. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1512. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1513. /* DWORD 0 */
  1514. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1515. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1516. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1517. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1518. do { \
  1519. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1520. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1521. } while (0)
  1522. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1523. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1524. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1525. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1526. do { \
  1527. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1528. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1529. } while (0)
  1530. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1531. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1532. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1533. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1534. do { \
  1535. HTT_CHECK_SET_VAL( \
  1536. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1537. ((_var) |= ((_val) \
  1538. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1539. } while (0)
  1540. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1541. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1542. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1543. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1544. do { \
  1545. HTT_CHECK_SET_VAL( \
  1546. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1547. ((_var) |= ((_val) \
  1548. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1549. } while (0)
  1550. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1551. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1552. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1553. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1554. do { \
  1555. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1556. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1557. } while (0)
  1558. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1559. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1560. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1561. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1562. do { \
  1563. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1564. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1565. } while (0)
  1566. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1567. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1568. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1569. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1570. do { \
  1571. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1572. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1573. } while (0)
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1575. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1576. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1578. do { \
  1579. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1580. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1581. } while (0)
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1583. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1584. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1586. do { \
  1587. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1588. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1589. } while (0)
  1590. /* DWORD 1 */
  1591. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1592. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1593. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1594. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1595. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1596. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1597. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1598. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1599. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1600. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1601. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1602. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1603. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1604. do { \
  1605. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1606. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1607. } while (0)
  1608. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1609. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1610. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1611. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1612. do { \
  1613. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1614. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1615. } while (0)
  1616. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1617. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1618. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1619. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1620. do { \
  1621. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1622. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1623. } while (0)
  1624. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1625. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1626. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1627. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1628. do { \
  1629. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1630. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1631. } while (0)
  1632. /* DWORD 2 */
  1633. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1634. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1635. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1636. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1637. do { \
  1638. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1639. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1640. } while (0)
  1641. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1642. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1643. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1644. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1645. do { \
  1646. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1647. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1648. } while (0)
  1649. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1650. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1651. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1652. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1653. do { \
  1654. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1655. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1656. } while (0)
  1657. typedef enum {
  1658. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1659. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1660. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1661. } htt_11ax_ltf_subtype_t;
  1662. typedef enum {
  1663. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1664. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1665. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1666. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1667. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1668. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1669. } htt_tx_ext2_preamble_type_t;
  1670. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1671. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1672. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1673. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1674. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1675. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1676. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1677. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1678. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1679. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1680. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1681. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1682. /**
  1683. * @brief HTT tx MSDU extension descriptor v2
  1684. * @details
  1685. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1686. * is received as tcl_exit_base->host_meta_info in firmware.
  1687. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1688. * are already part of tcl_exit_base.
  1689. */
  1690. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1691. /* DWORD 0: flags */
  1692. A_UINT32
  1693. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1694. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1695. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1696. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1697. valid_retries : 1, /* if set, tx retries spec is valid */
  1698. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1699. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1700. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1701. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1702. valid_key_flags : 1, /* if set, key flags is valid */
  1703. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1704. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1705. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1706. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1707. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1708. 1 = ENCRYPT,
  1709. 2 ~ 3 - Reserved */
  1710. /* retry_limit -
  1711. * Specify the maximum number of transmissions, including the
  1712. * initial transmission, to attempt before giving up if no ack
  1713. * is received.
  1714. * If the tx rate is specified, then all retries shall use the
  1715. * same rate as the initial transmission.
  1716. * If no tx rate is specified, the target can choose whether to
  1717. * retain the original rate during the retransmissions, or to
  1718. * fall back to a more robust rate.
  1719. */
  1720. retry_limit : 4,
  1721. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1722. * Valid only for 11ax preamble types HE_SU
  1723. * and HE_EXT_SU
  1724. */
  1725. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1726. * Valid only for 11ax preamble types HE_SU
  1727. * and HE_EXT_SU
  1728. */
  1729. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1730. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1731. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1732. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1733. */
  1734. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1735. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1736. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1737. * Use cases:
  1738. * Any time firmware uses TQM-BYPASS for Data
  1739. * TID, firmware expect host to set this bit.
  1740. */
  1741. /* DWORD 1: tx power, tx rate */
  1742. A_UINT32
  1743. power : 8, /* unit of the power field is 0.5 dbm
  1744. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1745. * signed value ranging from -64dbm to 63.5 dbm
  1746. */
  1747. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1748. * Setting more than one MCS isn't currently
  1749. * supported by the target (but is supported
  1750. * in the interface in case in the future
  1751. * the target supports specifications of
  1752. * a limited set of MCS values.
  1753. */
  1754. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1755. * Setting more than one Nss isn't currently
  1756. * supported by the target (but is supported
  1757. * in the interface in case in the future
  1758. * the target supports specifications of
  1759. * a limited set of Nss values.
  1760. */
  1761. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1762. update_peer_cache : 1; /* When set these custom values will be
  1763. * used for all packets, until the next
  1764. * update via this ext header.
  1765. * This is to make sure not all packets
  1766. * need to include this header.
  1767. */
  1768. /* DWORD 2: tx chain mask, tx retries */
  1769. A_UINT32
  1770. /* chain_mask - specify which chains to transmit from */
  1771. chain_mask : 8,
  1772. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1773. * TODO: Update Enum values for key_flags
  1774. */
  1775. /*
  1776. * Channel frequency: This identifies the desired channel
  1777. * frequency (in MHz) for tx frames. This is used by FW to help
  1778. * determine when it is safe to transmit or drop frames for
  1779. * off-channel operation.
  1780. * The default value of zero indicates to FW that the corresponding
  1781. * VDEV's home channel (if there is one) is the desired channel
  1782. * frequency.
  1783. */
  1784. chanfreq : 16;
  1785. /* DWORD 3: tx expiry time (TSF) LSBs */
  1786. A_UINT32 expire_tsf_lo;
  1787. /* DWORD 4: tx expiry time (TSF) MSBs */
  1788. A_UINT32 expire_tsf_hi;
  1789. /* DWORD 5: flags to control routing / processing of the MSDU */
  1790. A_UINT32
  1791. /* learning_frame
  1792. * When this flag is set, this frame will be dropped by FW
  1793. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1794. */
  1795. learning_frame : 1,
  1796. /* send_as_standalone
  1797. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1798. * i.e. with no A-MSDU or A-MPDU aggregation.
  1799. * The scope is extended to other use-cases.
  1800. */
  1801. send_as_standalone : 1,
  1802. /* is_host_opaque_valid
  1803. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1804. * with valid information.
  1805. */
  1806. is_host_opaque_valid : 1,
  1807. rsvd0 : 29;
  1808. /* DWORD 6 : Host opaque cookie for special frames */
  1809. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1810. rsvd1 : 16;
  1811. /*
  1812. * This structure can be expanded further up to 40 bytes
  1813. * by adding further DWORDs as needed.
  1814. */
  1815. } POSTPACK;
  1816. /* DWORD 0 */
  1817. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1818. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1819. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1820. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1821. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1822. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1823. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1824. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1825. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1826. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1827. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1828. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1829. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1830. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1831. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1832. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1833. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1834. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1835. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1836. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1837. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1838. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1839. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1840. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1841. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1842. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1843. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1844. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1845. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1846. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1847. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1848. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1849. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1850. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1851. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1852. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1853. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1854. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1855. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1856. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1857. /* DWORD 1 */
  1858. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1859. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1860. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1861. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1862. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1863. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1864. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1865. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1866. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1867. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1868. /* DWORD 2 */
  1869. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1870. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1871. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1872. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1873. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1874. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1875. /* DWORD 5 */
  1876. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1877. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1878. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1879. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1880. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1882. /* DWORD 6 */
  1883. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1884. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1885. /* DWORD 0 */
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1887. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1888. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1890. do { \
  1891. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1892. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1893. } while (0)
  1894. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1895. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1896. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1898. do { \
  1899. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1900. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1901. } while (0)
  1902. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1903. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1904. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1905. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1906. do { \
  1907. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1908. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1909. } while (0)
  1910. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1911. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1912. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1914. do { \
  1915. HTT_CHECK_SET_VAL( \
  1916. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1917. ((_var) |= ((_val) \
  1918. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1919. } while (0)
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1921. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1922. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1924. do { \
  1925. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1926. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1927. } while (0)
  1928. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1929. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1930. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1931. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1932. do { \
  1933. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1934. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1935. } while (0)
  1936. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1937. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1938. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1939. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1940. do { \
  1941. HTT_CHECK_SET_VAL( \
  1942. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1943. ((_var) |= ((_val) \
  1944. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1945. } while (0)
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1947. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1948. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1949. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1950. do { \
  1951. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1952. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1953. } while (0)
  1954. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1955. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1956. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1957. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1958. do { \
  1959. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1960. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1961. } while (0)
  1962. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1963. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1964. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1965. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1966. do { \
  1967. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1968. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1969. } while (0)
  1970. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1971. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1972. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1973. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1974. do { \
  1975. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1976. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1977. } while (0)
  1978. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1979. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1980. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1981. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1982. do { \
  1983. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1984. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1985. } while (0)
  1986. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1987. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1988. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1989. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1990. do { \
  1991. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1992. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1993. } while (0)
  1994. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1995. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1996. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1997. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1998. do { \
  1999. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2000. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2001. } while (0)
  2002. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2003. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2004. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2005. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2006. do { \
  2007. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2008. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2009. } while (0)
  2010. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2011. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2012. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2013. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2014. do { \
  2015. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2016. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2017. } while (0)
  2018. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2019. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2020. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2021. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2022. do { \
  2023. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2024. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2025. } while (0)
  2026. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2027. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2028. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2029. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2030. do { \
  2031. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2032. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2033. } while (0)
  2034. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2035. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2036. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2037. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2038. do { \
  2039. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2040. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2041. } while (0)
  2042. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2043. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2044. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2045. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2046. do { \
  2047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2048. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2049. } while (0)
  2050. /* DWORD 1 */
  2051. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2052. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2053. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2054. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2055. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2056. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2057. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2058. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2059. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2060. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2061. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2062. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2063. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2064. do { \
  2065. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2066. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2067. } while (0)
  2068. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2069. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2070. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2071. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2072. do { \
  2073. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2074. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2075. } while (0)
  2076. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2077. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2078. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2079. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2080. do { \
  2081. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2082. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2083. } while (0)
  2084. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2085. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2086. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2087. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2088. do { \
  2089. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2090. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2091. } while (0)
  2092. /* DWORD 2 */
  2093. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2094. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2095. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2096. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2097. do { \
  2098. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2099. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2100. } while (0)
  2101. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2102. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2103. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2104. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2105. do { \
  2106. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2107. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2108. } while (0)
  2109. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2110. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2111. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2112. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2113. do { \
  2114. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2115. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2116. } while (0)
  2117. /* DWORD 5 */
  2118. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2119. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2120. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2121. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2122. do { \
  2123. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2124. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2125. } while (0)
  2126. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2127. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2128. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2129. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2130. do { \
  2131. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2132. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2133. } while (0)
  2134. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2135. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2136. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2137. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2138. do { \
  2139. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2140. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2141. } while (0)
  2142. /* DWORD 6 */
  2143. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2144. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2145. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2146. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2147. do { \
  2148. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2149. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2150. } while (0)
  2151. typedef enum {
  2152. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2153. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2154. } htt_tcl_metadata_type;
  2155. /**
  2156. * @brief HTT TCL command number format
  2157. * @details
  2158. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2159. * available to firmware as tcl_exit_base->tcl_status_number.
  2160. * For regular / multicast packets host will send vdev and mac id and for
  2161. * NAWDS packets, host will send peer id.
  2162. * A_UINT32 is used to avoid endianness conversion problems.
  2163. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2164. */
  2165. typedef struct {
  2166. A_UINT32
  2167. type: 1, /* vdev_id based or peer_id based */
  2168. rsvd: 31;
  2169. } htt_tx_tcl_vdev_or_peer_t;
  2170. typedef struct {
  2171. A_UINT32
  2172. type: 1, /* vdev_id based or peer_id based */
  2173. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2174. vdev_id: 8,
  2175. pdev_id: 2,
  2176. host_inspected:1,
  2177. rsvd: 19;
  2178. } htt_tx_tcl_vdev_metadata;
  2179. typedef struct {
  2180. A_UINT32
  2181. type: 1, /* vdev_id based or peer_id based */
  2182. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2183. peer_id: 14,
  2184. rsvd: 16;
  2185. } htt_tx_tcl_peer_metadata;
  2186. PREPACK struct htt_tx_tcl_metadata {
  2187. union {
  2188. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2189. htt_tx_tcl_vdev_metadata vdev_meta;
  2190. htt_tx_tcl_peer_metadata peer_meta;
  2191. };
  2192. } POSTPACK;
  2193. /* DWORD 0 */
  2194. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2195. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2196. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2197. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2198. /* VDEV metadata */
  2199. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2200. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2201. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2202. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2203. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2204. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2205. /* PEER metadata */
  2206. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2207. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2208. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2209. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2210. HTT_TX_TCL_METADATA_TYPE_S)
  2211. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2212. do { \
  2213. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2214. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2215. } while (0)
  2216. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2217. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2218. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2219. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2220. do { \
  2221. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2222. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2223. } while (0)
  2224. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2225. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2226. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2227. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2228. do { \
  2229. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2230. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2231. } while (0)
  2232. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2233. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2234. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2235. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2236. do { \
  2237. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2238. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2239. } while (0)
  2240. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2241. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2242. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2243. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2244. do { \
  2245. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2246. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2247. } while (0)
  2248. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2249. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2250. HTT_TX_TCL_METADATA_PEER_ID_S)
  2251. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2252. do { \
  2253. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2254. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2255. } while (0)
  2256. /*------------------------------------------------------------------
  2257. * V2 Version of TCL Data Command
  2258. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2259. * MLO global_seq all flavours of TCL Data Cmd.
  2260. *-----------------------------------------------------------------*/
  2261. typedef enum {
  2262. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2263. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2264. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2265. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2266. } htt_tcl_metadata_type_v2;
  2267. /**
  2268. * @brief HTT TCL command number format
  2269. * @details
  2270. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2271. * available to firmware as tcl_exit_base->tcl_status_number.
  2272. * A_UINT32 is used to avoid endianness conversion problems.
  2273. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2274. */
  2275. typedef struct {
  2276. A_UINT32
  2277. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2278. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2279. vdev_id: 8,
  2280. pdev_id: 2,
  2281. host_inspected:1,
  2282. rsvd: 2,
  2283. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2284. } htt_tx_tcl_vdev_metadata_v2;
  2285. typedef struct {
  2286. A_UINT32
  2287. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2288. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2289. peer_id: 13,
  2290. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2291. } htt_tx_tcl_peer_metadata_v2;
  2292. typedef struct {
  2293. A_UINT32
  2294. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2295. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2296. svc_class_id: 8,
  2297. rsvd: 5,
  2298. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2299. } htt_tx_tcl_svc_class_id_metadata;
  2300. typedef struct {
  2301. A_UINT32
  2302. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2303. host_inspected: 1,
  2304. global_seq_no: 12,
  2305. rsvd: 1,
  2306. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2307. } htt_tx_tcl_global_seq_metadata;
  2308. PREPACK struct htt_tx_tcl_metadata_v2 {
  2309. union {
  2310. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2311. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2312. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2313. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2314. };
  2315. } POSTPACK;
  2316. /* DWORD 0 */
  2317. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2318. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2319. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2320. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2321. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2322. /* VDEV V2 metadata */
  2323. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2324. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2325. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2326. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2327. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2328. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2329. /* PEER V2 metadata */
  2330. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2331. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2332. /* SVC_CLASS_ID metadata */
  2333. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2334. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2335. /* Global Seq no metadata */
  2336. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2337. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2338. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2339. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2340. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2341. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2342. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2343. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2344. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2345. do { \
  2346. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2347. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2348. } while (0)
  2349. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2350. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2351. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2352. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2353. do { \
  2354. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2355. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2356. } while (0)
  2357. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2358. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2359. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2360. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2361. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2362. do { \
  2363. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2364. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2365. } while (0)
  2366. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2367. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2368. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2369. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2370. do { \
  2371. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2372. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2373. } while (0)
  2374. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2375. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2376. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2377. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2378. do { \
  2379. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2380. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2381. } while (0)
  2382. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2383. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2384. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2385. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2386. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2387. do { \
  2388. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2389. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2390. } while (0)
  2391. /*----- Get and Set V2 type field in Service Class fields ----*/
  2392. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2393. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2394. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2395. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2396. do { \
  2397. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2398. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2399. } while (0)
  2400. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2401. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2402. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2403. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2404. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2405. do { \
  2406. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2407. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2408. } while (0)
  2409. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2410. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2411. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2412. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2413. do { \
  2414. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2415. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2416. } while (0)
  2417. /*------------------------------------------------------------------
  2418. * End V2 Version of TCL Data Command
  2419. *-----------------------------------------------------------------*/
  2420. typedef enum {
  2421. HTT_TX_FW2WBM_TX_STATUS_OK,
  2422. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2423. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2424. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2425. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2426. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2427. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2428. HTT_TX_FW2WBM_TX_STATUS_MAX
  2429. } htt_tx_fw2wbm_tx_status_t;
  2430. typedef enum {
  2431. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2432. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2433. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2434. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2435. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2436. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2437. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2438. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2439. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2440. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2441. } htt_tx_fw2wbm_reinject_reason_t;
  2442. /**
  2443. * @brief HTT TX WBM Completion from firmware to host
  2444. * @details
  2445. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2446. * DWORD 3 and 4 for software based completions (Exception frames and
  2447. * TQM bypass frames)
  2448. * For software based completions, wbm_release_ring->release_source_module will
  2449. * be set to release_source_fw
  2450. */
  2451. PREPACK struct htt_tx_wbm_completion {
  2452. A_UINT32
  2453. sch_cmd_id: 24,
  2454. exception_frame: 1, /* If set, this packet was queued via exception path */
  2455. rsvd0_31_25: 7;
  2456. A_UINT32
  2457. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2458. * reception of an ACK or BA, this field indicates
  2459. * the RSSI of the received ACK or BA frame.
  2460. * When the frame is removed as result of a direct
  2461. * remove command from the SW, this field is set
  2462. * to 0x0 (which is never a valid value when real
  2463. * RSSI is available).
  2464. * Units: dB w.r.t noise floor
  2465. */
  2466. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2467. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2468. rsvd1_31_16: 16;
  2469. } POSTPACK;
  2470. /* DWORD 0 */
  2471. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2472. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2473. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2474. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2475. /* DWORD 1 */
  2476. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2477. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2478. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2479. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2480. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2481. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2482. /* DWORD 0 */
  2483. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2484. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2485. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2486. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2487. do { \
  2488. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2489. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2490. } while (0)
  2491. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2492. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2493. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2494. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2495. do { \
  2496. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2497. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2498. } while (0)
  2499. /* DWORD 1 */
  2500. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2501. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2502. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2503. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2504. do { \
  2505. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2506. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2507. } while (0)
  2508. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2509. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2510. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2511. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2512. do { \
  2513. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2514. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2515. } while (0)
  2516. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2517. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2518. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2519. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2520. do { \
  2521. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2522. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2523. } while (0)
  2524. /**
  2525. * @brief HTT TX WBM Completion from firmware to host
  2526. * @details
  2527. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2528. * (WBM) offload HW.
  2529. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2530. * For software based completions, release_source_module will
  2531. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2532. * struct wbm_release_ring and then switch to this after looking at
  2533. * release_source_module.
  2534. */
  2535. PREPACK struct htt_tx_wbm_completion_v2 {
  2536. A_UINT32
  2537. used_by_hw0; /* Refer to struct wbm_release_ring */
  2538. A_UINT32
  2539. used_by_hw1; /* Refer to struct wbm_release_ring */
  2540. A_UINT32
  2541. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2542. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2543. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2544. exception_frame: 1,
  2545. rsvd0: 12, /* For future use */
  2546. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2547. rsvd1: 1; /* For future use */
  2548. A_UINT32
  2549. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2550. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2551. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2552. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2553. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2554. */
  2555. A_UINT32
  2556. data1: 32;
  2557. A_UINT32
  2558. data2: 32;
  2559. A_UINT32
  2560. used_by_hw3; /* Refer to struct wbm_release_ring */
  2561. } POSTPACK;
  2562. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2563. /* DWORD 3 */
  2564. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2565. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2566. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2567. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2568. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2569. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2570. /* DWORD 3 */
  2571. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2572. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2573. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2574. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2575. do { \
  2576. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2577. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2578. } while (0)
  2579. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2580. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2581. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2582. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2583. do { \
  2584. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2585. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2586. } while (0)
  2587. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2588. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2589. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2590. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2591. do { \
  2592. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2593. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2594. } while (0)
  2595. /**
  2596. * @brief HTT TX WBM Completion from firmware to host (V3)
  2597. * @details
  2598. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2599. * (WBM) offload HW.
  2600. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2601. * For software based completions, release_source_module will
  2602. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2603. * struct wbm_release_ring and then switch to this after looking at
  2604. * release_source_module.
  2605. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2606. * by new generations of targets.
  2607. */
  2608. PREPACK struct htt_tx_wbm_completion_v3 {
  2609. A_UINT32
  2610. used_by_hw0; /* Refer to struct wbm_release_ring */
  2611. A_UINT32
  2612. used_by_hw1; /* Refer to struct wbm_release_ring */
  2613. A_UINT32
  2614. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2615. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2616. used_by_hw3: 15;
  2617. A_UINT32
  2618. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2619. exception_frame: 1,
  2620. rsvd0: 27; /* For future use */
  2621. A_UINT32
  2622. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2623. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2624. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2625. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2626. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2627. */
  2628. A_UINT32
  2629. data1: 32;
  2630. A_UINT32
  2631. data2: 32;
  2632. A_UINT32
  2633. rsvd1: 20,
  2634. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2635. } POSTPACK;
  2636. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2637. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2638. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2639. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2640. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2641. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2642. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2643. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2644. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2645. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2646. do { \
  2647. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2648. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2649. } while (0)
  2650. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2651. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2652. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2653. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2654. do { \
  2655. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2656. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2657. } while (0)
  2658. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2659. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2660. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2661. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2662. do { \
  2663. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2664. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2665. } while (0)
  2666. typedef enum {
  2667. TX_FRAME_TYPE_UNDEFINED = 0,
  2668. TX_FRAME_TYPE_EAPOL = 1,
  2669. } htt_tx_wbm_status_frame_type;
  2670. /**
  2671. * @brief HTT TX WBM transmit status from firmware to host
  2672. * @details
  2673. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2674. * (WBM) offload HW.
  2675. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2676. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2677. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2678. */
  2679. PREPACK struct htt_tx_wbm_transmit_status {
  2680. A_UINT32
  2681. sch_cmd_id: 24,
  2682. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2683. * reception of an ACK or BA, this field indicates
  2684. * the RSSI of the received ACK or BA frame.
  2685. * When the frame is removed as result of a direct
  2686. * remove command from the SW, this field is set
  2687. * to 0x0 (which is never a valid value when real
  2688. * RSSI is available).
  2689. * Units: dB w.r.t noise floor
  2690. */
  2691. A_UINT32
  2692. sw_peer_id: 16,
  2693. tid_num: 5,
  2694. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2695. * and tid_num fields contain valid data.
  2696. * If this "valid" flag is not set, the
  2697. * sw_peer_id and tid_num fields must be ignored.
  2698. */
  2699. mcast: 1,
  2700. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2701. * contains valid data.
  2702. */
  2703. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2704. reserved: 4;
  2705. A_UINT32
  2706. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2707. * packets in the wbm completion path
  2708. */
  2709. } POSTPACK;
  2710. /* DWORD 4 */
  2711. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2712. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2713. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2714. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2715. /* DWORD 5 */
  2716. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2717. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2718. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2719. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2720. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2721. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2722. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2723. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2724. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2725. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2726. /* DWORD 4 */
  2727. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2728. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2729. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2730. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2731. do { \
  2732. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2733. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2734. } while (0)
  2735. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2736. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2737. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2738. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2739. do { \
  2740. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2741. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2742. } while (0)
  2743. /* DWORD 5 */
  2744. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2745. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2746. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2747. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2748. do { \
  2749. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2750. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2751. } while (0)
  2752. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2753. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2754. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2755. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2756. do { \
  2757. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2758. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2759. } while (0)
  2760. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2761. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2762. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2763. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2764. do { \
  2765. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2766. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2767. } while (0)
  2768. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2769. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2770. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2771. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2772. do { \
  2773. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2774. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2775. } while (0)
  2776. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2777. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2778. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2779. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2780. do { \
  2781. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2782. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2783. } while (0)
  2784. /**
  2785. * @brief HTT TX WBM reinject status from firmware to host
  2786. * @details
  2787. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2788. * (WBM) offload HW.
  2789. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2790. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2791. */
  2792. PREPACK struct htt_tx_wbm_reinject_status {
  2793. A_UINT32
  2794. reserved0: 32;
  2795. A_UINT32
  2796. reserved1: 32;
  2797. A_UINT32
  2798. reserved2: 32;
  2799. } POSTPACK;
  2800. /**
  2801. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2802. * @details
  2803. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2804. * (WBM) offload HW.
  2805. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2806. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2807. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2808. * STA side.
  2809. */
  2810. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2811. A_UINT32
  2812. mec_sa_addr_31_0;
  2813. A_UINT32
  2814. mec_sa_addr_47_32: 16,
  2815. sa_ast_index: 16;
  2816. A_UINT32
  2817. vdev_id: 8,
  2818. reserved0: 24;
  2819. } POSTPACK;
  2820. /* DWORD 4 - mec_sa_addr_31_0 */
  2821. /* DWORD 5 */
  2822. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2823. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2824. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2825. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2826. /* DWORD 6 */
  2827. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2828. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2829. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2830. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2831. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2832. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2833. do { \
  2834. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2835. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2836. } while (0)
  2837. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2838. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2839. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2840. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2841. do { \
  2842. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2843. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2844. } while (0)
  2845. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2846. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2847. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2848. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2849. do { \
  2850. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2851. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2852. } while (0)
  2853. typedef enum {
  2854. TX_FLOW_PRIORITY_BE,
  2855. TX_FLOW_PRIORITY_HIGH,
  2856. TX_FLOW_PRIORITY_LOW,
  2857. } htt_tx_flow_priority_t;
  2858. typedef enum {
  2859. TX_FLOW_LATENCY_SENSITIVE,
  2860. TX_FLOW_LATENCY_INSENSITIVE,
  2861. } htt_tx_flow_latency_t;
  2862. typedef enum {
  2863. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2864. TX_FLOW_INTERACTIVE_TRAFFIC,
  2865. TX_FLOW_PERIODIC_TRAFFIC,
  2866. TX_FLOW_BURSTY_TRAFFIC,
  2867. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2868. } htt_tx_flow_traffic_pattern_t;
  2869. /**
  2870. * @brief HTT TX Flow search metadata format
  2871. * @details
  2872. * Host will set this metadata in flow table's flow search entry along with
  2873. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2874. * firmware and TQM ring if the flow search entry wins.
  2875. * This metadata is available to firmware in that first MSDU's
  2876. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2877. * to one of the available flows for specific tid and returns the tqm flow
  2878. * pointer as part of htt_tx_map_flow_info message.
  2879. */
  2880. PREPACK struct htt_tx_flow_metadata {
  2881. A_UINT32
  2882. rsvd0_1_0: 2,
  2883. tid: 4,
  2884. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2885. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2886. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2887. * Else choose final tid based on latency, priority.
  2888. */
  2889. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2890. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2891. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2892. } POSTPACK;
  2893. /* DWORD 0 */
  2894. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2895. #define HTT_TX_FLOW_METADATA_TID_S 2
  2896. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2897. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2898. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2899. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2900. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2901. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2902. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2903. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2904. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2905. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2906. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2907. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2908. /* DWORD 0 */
  2909. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2910. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2911. HTT_TX_FLOW_METADATA_TID_S)
  2912. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2913. do { \
  2914. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2915. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2916. } while (0)
  2917. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2918. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2919. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2920. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2921. do { \
  2922. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2923. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2924. } while (0)
  2925. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2926. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2927. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2928. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2929. do { \
  2930. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2931. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2932. } while (0)
  2933. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2934. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2935. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2936. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2937. do { \
  2938. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2939. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2940. } while (0)
  2941. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2942. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2943. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2944. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2945. do { \
  2946. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2947. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2948. } while (0)
  2949. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2950. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2951. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2952. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2953. do { \
  2954. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2955. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2956. } while (0)
  2957. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2958. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2959. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2960. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2961. do { \
  2962. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2963. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2964. } while (0)
  2965. /**
  2966. * @brief host -> target ADD WDS Entry
  2967. *
  2968. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  2969. *
  2970. * @brief host -> target DELETE WDS Entry
  2971. *
  2972. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2973. *
  2974. * @details
  2975. * HTT wds entry from source port learning
  2976. * Host will learn wds entries from rx and send this message to firmware
  2977. * to enable firmware to configure/delete AST entries for wds clients.
  2978. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2979. * and when SA's entry is deleted, firmware removes this AST entry
  2980. *
  2981. * The message would appear as follows:
  2982. *
  2983. * |31 30|29 |17 16|15 8|7 0|
  2984. * |----------------+----------------+----------------+----------------|
  2985. * | rsvd0 |PDVID| vdev_id | msg_type |
  2986. * |-------------------------------------------------------------------|
  2987. * | sa_addr_31_0 |
  2988. * |-------------------------------------------------------------------|
  2989. * | | ta_peer_id | sa_addr_47_32 |
  2990. * |-------------------------------------------------------------------|
  2991. * Where PDVID = pdev_id
  2992. *
  2993. * The message is interpreted as follows:
  2994. *
  2995. * dword0 - b'0:7 - msg_type: This will be set to
  2996. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  2997. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  2998. *
  2999. * dword0 - b'8:15 - vdev_id
  3000. *
  3001. * dword0 - b'16:17 - pdev_id
  3002. *
  3003. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3004. *
  3005. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3006. *
  3007. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3008. *
  3009. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3010. */
  3011. PREPACK struct htt_wds_entry {
  3012. A_UINT32
  3013. msg_type: 8,
  3014. vdev_id: 8,
  3015. pdev_id: 2,
  3016. rsvd0: 14;
  3017. A_UINT32 sa_addr_31_0;
  3018. A_UINT32
  3019. sa_addr_47_32: 16,
  3020. ta_peer_id: 14,
  3021. rsvd2: 2;
  3022. } POSTPACK;
  3023. /* DWORD 0 */
  3024. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3025. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3026. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3027. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3028. /* DWORD 2 */
  3029. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3030. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3031. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3032. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3033. /* DWORD 0 */
  3034. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3035. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3036. HTT_WDS_ENTRY_VDEV_ID_S)
  3037. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3038. do { \
  3039. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3040. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3041. } while (0)
  3042. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3043. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3044. HTT_WDS_ENTRY_PDEV_ID_S)
  3045. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3046. do { \
  3047. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3048. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3049. } while (0)
  3050. /* DWORD 2 */
  3051. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3052. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3053. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3054. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3055. do { \
  3056. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3057. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3058. } while (0)
  3059. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3060. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3061. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3062. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3063. do { \
  3064. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3065. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3066. } while (0)
  3067. /**
  3068. * @brief MAC DMA rx ring setup specification
  3069. *
  3070. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3071. *
  3072. * @details
  3073. * To allow for dynamic rx ring reconfiguration and to avoid race
  3074. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3075. * it uses. Instead, it sends this message to the target, indicating how
  3076. * the rx ring used by the host should be set up and maintained.
  3077. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3078. * specifications.
  3079. *
  3080. * |31 16|15 8|7 0|
  3081. * |---------------------------------------------------------------|
  3082. * header: | reserved | num rings | msg type |
  3083. * |---------------------------------------------------------------|
  3084. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3085. #if HTT_PADDR64
  3086. * | FW_IDX shadow register physical address (bits 63:32) |
  3087. #endif
  3088. * |---------------------------------------------------------------|
  3089. * | rx ring base physical address (bits 31:0) |
  3090. #if HTT_PADDR64
  3091. * | rx ring base physical address (bits 63:32) |
  3092. #endif
  3093. * |---------------------------------------------------------------|
  3094. * | rx ring buffer size | rx ring length |
  3095. * |---------------------------------------------------------------|
  3096. * | FW_IDX initial value | enabled flags |
  3097. * |---------------------------------------------------------------|
  3098. * | MSDU payload offset | 802.11 header offset |
  3099. * |---------------------------------------------------------------|
  3100. * | PPDU end offset | PPDU start offset |
  3101. * |---------------------------------------------------------------|
  3102. * | MPDU end offset | MPDU start offset |
  3103. * |---------------------------------------------------------------|
  3104. * | MSDU end offset | MSDU start offset |
  3105. * |---------------------------------------------------------------|
  3106. * | frag info offset | rx attention offset |
  3107. * |---------------------------------------------------------------|
  3108. * payload 2, if present, has the same format as payload 1
  3109. * Header fields:
  3110. * - MSG_TYPE
  3111. * Bits 7:0
  3112. * Purpose: identifies this as an rx ring configuration message
  3113. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3114. * - NUM_RINGS
  3115. * Bits 15:8
  3116. * Purpose: indicates whether the host is setting up one rx ring or two
  3117. * Value: 1 or 2
  3118. * Payload:
  3119. * for systems using 64-bit format for bus addresses:
  3120. * - IDX_SHADOW_REG_PADDR_LO
  3121. * Bits 31:0
  3122. * Value: lower 4 bytes of physical address of the host's
  3123. * FW_IDX shadow register
  3124. * - IDX_SHADOW_REG_PADDR_HI
  3125. * Bits 31:0
  3126. * Value: upper 4 bytes of physical address of the host's
  3127. * FW_IDX shadow register
  3128. * - RING_BASE_PADDR_LO
  3129. * Bits 31:0
  3130. * Value: lower 4 bytes of physical address of the host's rx ring
  3131. * - RING_BASE_PADDR_HI
  3132. * Bits 31:0
  3133. * Value: uppper 4 bytes of physical address of the host's rx ring
  3134. * for systems using 32-bit format for bus addresses:
  3135. * - IDX_SHADOW_REG_PADDR
  3136. * Bits 31:0
  3137. * Value: physical address of the host's FW_IDX shadow register
  3138. * - RING_BASE_PADDR
  3139. * Bits 31:0
  3140. * Value: physical address of the host's rx ring
  3141. * - RING_LEN
  3142. * Bits 15:0
  3143. * Value: number of elements in the rx ring
  3144. * - RING_BUF_SZ
  3145. * Bits 31:16
  3146. * Value: size of the buffers referenced by the rx ring, in byte units
  3147. * - ENABLED_FLAGS
  3148. * Bits 15:0
  3149. * Value: 1-bit flags to show whether different rx fields are enabled
  3150. * bit 0: 802.11 header enabled (1) or disabled (0)
  3151. * bit 1: MSDU payload enabled (1) or disabled (0)
  3152. * bit 2: PPDU start enabled (1) or disabled (0)
  3153. * bit 3: PPDU end enabled (1) or disabled (0)
  3154. * bit 4: MPDU start enabled (1) or disabled (0)
  3155. * bit 5: MPDU end enabled (1) or disabled (0)
  3156. * bit 6: MSDU start enabled (1) or disabled (0)
  3157. * bit 7: MSDU end enabled (1) or disabled (0)
  3158. * bit 8: rx attention enabled (1) or disabled (0)
  3159. * bit 9: frag info enabled (1) or disabled (0)
  3160. * bit 10: unicast rx enabled (1) or disabled (0)
  3161. * bit 11: multicast rx enabled (1) or disabled (0)
  3162. * bit 12: ctrl rx enabled (1) or disabled (0)
  3163. * bit 13: mgmt rx enabled (1) or disabled (0)
  3164. * bit 14: null rx enabled (1) or disabled (0)
  3165. * bit 15: phy data rx enabled (1) or disabled (0)
  3166. * - IDX_INIT_VAL
  3167. * Bits 31:16
  3168. * Purpose: Specify the initial value for the FW_IDX.
  3169. * Value: the number of buffers initially present in the host's rx ring
  3170. * - OFFSET_802_11_HDR
  3171. * Bits 15:0
  3172. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3173. * - OFFSET_MSDU_PAYLOAD
  3174. * Bits 31:16
  3175. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3176. * - OFFSET_PPDU_START
  3177. * Bits 15:0
  3178. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3179. * - OFFSET_PPDU_END
  3180. * Bits 31:16
  3181. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3182. * - OFFSET_MPDU_START
  3183. * Bits 15:0
  3184. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3185. * - OFFSET_MPDU_END
  3186. * Bits 31:16
  3187. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3188. * - OFFSET_MSDU_START
  3189. * Bits 15:0
  3190. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3191. * - OFFSET_MSDU_END
  3192. * Bits 31:16
  3193. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3194. * - OFFSET_RX_ATTN
  3195. * Bits 15:0
  3196. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3197. * - OFFSET_FRAG_INFO
  3198. * Bits 31:16
  3199. * Value: offset in QUAD-bytes of frag info table
  3200. */
  3201. /* header fields */
  3202. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3203. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3204. /* payload fields */
  3205. /* for systems using a 64-bit format for bus addresses */
  3206. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3207. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3208. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3209. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3210. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3211. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3212. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3213. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3214. /* for systems using a 32-bit format for bus addresses */
  3215. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3216. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3217. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3218. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3219. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3220. #define HTT_RX_RING_CFG_LEN_S 0
  3221. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3222. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3223. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3224. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3225. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3226. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3227. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3228. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3229. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3230. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3231. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3232. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3233. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3234. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3235. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3236. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3237. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3238. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3239. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3240. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3241. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3242. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3243. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3244. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3245. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3246. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3247. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3248. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3249. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3250. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3251. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3252. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3253. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3254. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3255. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3256. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3257. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3258. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3259. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3260. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3261. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3262. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3263. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3264. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3265. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3266. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3267. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3268. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3269. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3270. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3271. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3272. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3273. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3274. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3275. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3276. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3277. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3278. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3279. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3280. #if HTT_PADDR64
  3281. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3282. #else
  3283. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3284. #endif
  3285. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3286. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3287. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3288. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3289. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3290. do { \
  3291. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3292. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3293. } while (0)
  3294. /* degenerate case for 32-bit fields */
  3295. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3296. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3297. ((_var) = (_val))
  3298. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3299. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3300. ((_var) = (_val))
  3301. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3302. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3303. ((_var) = (_val))
  3304. /* degenerate case for 32-bit fields */
  3305. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3306. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3307. ((_var) = (_val))
  3308. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3309. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3310. ((_var) = (_val))
  3311. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3312. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3313. ((_var) = (_val))
  3314. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3315. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3316. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3317. do { \
  3318. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3319. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3320. } while (0)
  3321. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3322. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3323. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3324. do { \
  3325. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3326. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3327. } while (0)
  3328. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3329. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3330. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3331. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3332. do { \
  3333. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3334. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3335. } while (0)
  3336. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3337. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3338. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3339. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3340. do { \
  3341. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3342. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3343. } while (0)
  3344. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3345. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3346. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3347. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3348. do { \
  3349. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3350. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3351. } while (0)
  3352. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3353. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3354. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3355. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3356. do { \
  3357. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3358. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3359. } while (0)
  3360. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3361. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3362. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3363. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3364. do { \
  3365. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3366. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3367. } while (0)
  3368. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3369. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3370. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3371. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3372. do { \
  3373. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3374. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3375. } while (0)
  3376. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3377. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3378. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3379. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3380. do { \
  3381. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3382. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3383. } while (0)
  3384. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3385. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3386. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3387. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3388. do { \
  3389. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3390. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3391. } while (0)
  3392. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3393. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3394. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3395. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3396. do { \
  3397. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3398. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3399. } while (0)
  3400. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3401. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3402. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3403. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3404. do { \
  3405. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3406. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3407. } while (0)
  3408. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3409. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3410. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3411. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3412. do { \
  3413. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3414. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3415. } while (0)
  3416. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3417. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3418. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3419. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3420. do { \
  3421. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3422. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3423. } while (0)
  3424. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3425. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3426. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3427. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3428. do { \
  3429. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3430. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3431. } while (0)
  3432. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3433. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3434. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3435. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3436. do { \
  3437. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3438. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3439. } while (0)
  3440. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3441. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3442. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3443. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3444. do { \
  3445. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3446. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3447. } while (0)
  3448. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3449. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3450. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3451. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3452. do { \
  3453. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3454. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3455. } while (0)
  3456. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3457. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3458. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3459. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3460. do { \
  3461. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3462. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3463. } while (0)
  3464. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3465. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3466. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3467. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3468. do { \
  3469. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3470. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3471. } while (0)
  3472. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3473. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3474. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3475. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3476. do { \
  3477. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3478. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3479. } while (0)
  3480. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3481. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3482. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3483. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3484. do { \
  3485. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3486. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3487. } while (0)
  3488. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3489. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3490. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3491. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3492. do { \
  3493. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3494. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3495. } while (0)
  3496. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3497. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3498. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3499. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3500. do { \
  3501. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3502. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3503. } while (0)
  3504. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3505. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3506. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3507. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3508. do { \
  3509. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3510. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3511. } while (0)
  3512. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3513. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3514. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3515. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3516. do { \
  3517. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3518. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3519. } while (0)
  3520. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3521. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3522. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3523. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3524. do { \
  3525. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3526. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3527. } while (0)
  3528. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3529. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3530. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3531. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3532. do { \
  3533. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3534. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3535. } while (0)
  3536. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3537. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3538. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3539. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3540. do { \
  3541. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3542. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3543. } while (0)
  3544. /**
  3545. * @brief host -> target FW statistics retrieve
  3546. *
  3547. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3548. *
  3549. * @details
  3550. * The following field definitions describe the format of the HTT host
  3551. * to target FW stats retrieve message. The message specifies the type of
  3552. * stats host wants to retrieve.
  3553. *
  3554. * |31 24|23 16|15 8|7 0|
  3555. * |-----------------------------------------------------------|
  3556. * | stats types request bitmask | msg type |
  3557. * |-----------------------------------------------------------|
  3558. * | stats types reset bitmask | reserved |
  3559. * |-----------------------------------------------------------|
  3560. * | stats type | config value |
  3561. * |-----------------------------------------------------------|
  3562. * | cookie LSBs |
  3563. * |-----------------------------------------------------------|
  3564. * | cookie MSBs |
  3565. * |-----------------------------------------------------------|
  3566. * Header fields:
  3567. * - MSG_TYPE
  3568. * Bits 7:0
  3569. * Purpose: identifies this is a stats upload request message
  3570. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3571. * - UPLOAD_TYPES
  3572. * Bits 31:8
  3573. * Purpose: identifies which types of FW statistics to upload
  3574. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3575. * - RESET_TYPES
  3576. * Bits 31:8
  3577. * Purpose: identifies which types of FW statistics to reset
  3578. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3579. * - CFG_VAL
  3580. * Bits 23:0
  3581. * Purpose: give an opaque configuration value to the specified stats type
  3582. * Value: stats-type specific configuration value
  3583. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3584. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3585. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3586. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3587. * - CFG_STAT_TYPE
  3588. * Bits 31:24
  3589. * Purpose: specify which stats type (if any) the config value applies to
  3590. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3591. * a valid configuration specification
  3592. * - COOKIE_LSBS
  3593. * Bits 31:0
  3594. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3595. * message with its preceding host->target stats request message.
  3596. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3597. * - COOKIE_MSBS
  3598. * Bits 31:0
  3599. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3600. * message with its preceding host->target stats request message.
  3601. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3602. */
  3603. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3604. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3605. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3606. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3607. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3608. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3609. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3610. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3611. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3612. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3613. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3614. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3615. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3616. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3617. do { \
  3618. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3619. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3620. } while (0)
  3621. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3622. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3623. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3624. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3625. do { \
  3626. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3627. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3628. } while (0)
  3629. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3630. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3631. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3632. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3633. do { \
  3634. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3635. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3636. } while (0)
  3637. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3638. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3639. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3640. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3641. do { \
  3642. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3643. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3644. } while (0)
  3645. /**
  3646. * @brief host -> target HTT out-of-band sync request
  3647. *
  3648. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3649. *
  3650. * @details
  3651. * The HTT SYNC tells the target to suspend processing of subsequent
  3652. * HTT host-to-target messages until some other target agent locally
  3653. * informs the target HTT FW that the current sync counter is equal to
  3654. * or greater than (in a modulo sense) the sync counter specified in
  3655. * the SYNC message.
  3656. * This allows other host-target components to synchronize their operation
  3657. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3658. * security key has been downloaded to and activated by the target.
  3659. * In the absence of any explicit synchronization counter value
  3660. * specification, the target HTT FW will use zero as the default current
  3661. * sync value.
  3662. *
  3663. * |31 24|23 16|15 8|7 0|
  3664. * |-----------------------------------------------------------|
  3665. * | reserved | sync count | msg type |
  3666. * |-----------------------------------------------------------|
  3667. * Header fields:
  3668. * - MSG_TYPE
  3669. * Bits 7:0
  3670. * Purpose: identifies this as a sync message
  3671. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3672. * - SYNC_COUNT
  3673. * Bits 15:8
  3674. * Purpose: specifies what sync value the HTT FW will wait for from
  3675. * an out-of-band specification to resume its operation
  3676. * Value: in-band sync counter value to compare against the out-of-band
  3677. * counter spec.
  3678. * The HTT target FW will suspend its host->target message processing
  3679. * as long as
  3680. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3681. */
  3682. #define HTT_H2T_SYNC_MSG_SZ 4
  3683. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3684. #define HTT_H2T_SYNC_COUNT_S 8
  3685. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3686. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3687. HTT_H2T_SYNC_COUNT_S)
  3688. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3689. do { \
  3690. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3691. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3692. } while (0)
  3693. /**
  3694. * @brief host -> target HTT aggregation configuration
  3695. *
  3696. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3697. */
  3698. #define HTT_AGGR_CFG_MSG_SZ 4
  3699. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3700. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3701. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3702. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3703. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3704. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3705. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3706. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3707. do { \
  3708. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3709. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3710. } while (0)
  3711. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3712. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3713. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3714. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3715. do { \
  3716. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3717. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3718. } while (0)
  3719. /**
  3720. * @brief host -> target HTT configure max amsdu info per vdev
  3721. *
  3722. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3723. *
  3724. * @details
  3725. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3726. *
  3727. * |31 21|20 16|15 8|7 0|
  3728. * |-----------------------------------------------------------|
  3729. * | reserved | vdev id | max amsdu | msg type |
  3730. * |-----------------------------------------------------------|
  3731. * Header fields:
  3732. * - MSG_TYPE
  3733. * Bits 7:0
  3734. * Purpose: identifies this as a aggr cfg ex message
  3735. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3736. * - MAX_NUM_AMSDU_SUBFRM
  3737. * Bits 15:8
  3738. * Purpose: max MSDUs per A-MSDU
  3739. * - VDEV_ID
  3740. * Bits 20:16
  3741. * Purpose: ID of the vdev to which this limit is applied
  3742. */
  3743. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3744. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3745. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3746. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3747. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3748. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3749. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3750. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3751. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3752. do { \
  3753. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3754. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3755. } while (0)
  3756. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3757. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3758. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3759. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3760. do { \
  3761. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3762. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3763. } while (0)
  3764. /**
  3765. * @brief HTT WDI_IPA Config Message
  3766. *
  3767. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3768. *
  3769. * @details
  3770. * The HTT WDI_IPA config message is created/sent by host at driver
  3771. * init time. It contains information about data structures used on
  3772. * WDI_IPA TX and RX path.
  3773. * TX CE ring is used for pushing packet metadata from IPA uC
  3774. * to WLAN FW
  3775. * TX Completion ring is used for generating TX completions from
  3776. * WLAN FW to IPA uC
  3777. * RX Indication ring is used for indicating RX packets from FW
  3778. * to IPA uC
  3779. * RX Ring2 is used as either completion ring or as second
  3780. * indication ring. when Ring2 is used as completion ring, IPA uC
  3781. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3782. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3783. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3784. * indicated in RX Indication ring. Please see WDI_IPA specification
  3785. * for more details.
  3786. * |31 24|23 16|15 8|7 0|
  3787. * |----------------+----------------+----------------+----------------|
  3788. * | tx pkt pool size | Rsvd | msg_type |
  3789. * |-------------------------------------------------------------------|
  3790. * | tx comp ring base (bits 31:0) |
  3791. #if HTT_PADDR64
  3792. * | tx comp ring base (bits 63:32) |
  3793. #endif
  3794. * |-------------------------------------------------------------------|
  3795. * | tx comp ring size |
  3796. * |-------------------------------------------------------------------|
  3797. * | tx comp WR_IDX physical address (bits 31:0) |
  3798. #if HTT_PADDR64
  3799. * | tx comp WR_IDX physical address (bits 63:32) |
  3800. #endif
  3801. * |-------------------------------------------------------------------|
  3802. * | tx CE WR_IDX physical address (bits 31:0) |
  3803. #if HTT_PADDR64
  3804. * | tx CE WR_IDX physical address (bits 63:32) |
  3805. #endif
  3806. * |-------------------------------------------------------------------|
  3807. * | rx indication ring base (bits 31:0) |
  3808. #if HTT_PADDR64
  3809. * | rx indication ring base (bits 63:32) |
  3810. #endif
  3811. * |-------------------------------------------------------------------|
  3812. * | rx indication ring size |
  3813. * |-------------------------------------------------------------------|
  3814. * | rx ind RD_IDX physical address (bits 31:0) |
  3815. #if HTT_PADDR64
  3816. * | rx ind RD_IDX physical address (bits 63:32) |
  3817. #endif
  3818. * |-------------------------------------------------------------------|
  3819. * | rx ind WR_IDX physical address (bits 31:0) |
  3820. #if HTT_PADDR64
  3821. * | rx ind WR_IDX physical address (bits 63:32) |
  3822. #endif
  3823. * |-------------------------------------------------------------------|
  3824. * |-------------------------------------------------------------------|
  3825. * | rx ring2 base (bits 31:0) |
  3826. #if HTT_PADDR64
  3827. * | rx ring2 base (bits 63:32) |
  3828. #endif
  3829. * |-------------------------------------------------------------------|
  3830. * | rx ring2 size |
  3831. * |-------------------------------------------------------------------|
  3832. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3833. #if HTT_PADDR64
  3834. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3835. #endif
  3836. * |-------------------------------------------------------------------|
  3837. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3838. #if HTT_PADDR64
  3839. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3840. #endif
  3841. * |-------------------------------------------------------------------|
  3842. *
  3843. * Header fields:
  3844. * Header fields:
  3845. * - MSG_TYPE
  3846. * Bits 7:0
  3847. * Purpose: Identifies this as WDI_IPA config message
  3848. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3849. * - TX_PKT_POOL_SIZE
  3850. * Bits 15:0
  3851. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3852. * WDI_IPA TX path
  3853. * For systems using 32-bit format for bus addresses:
  3854. * - TX_COMP_RING_BASE_ADDR
  3855. * Bits 31:0
  3856. * Purpose: TX Completion Ring base address in DDR
  3857. * - TX_COMP_RING_SIZE
  3858. * Bits 31:0
  3859. * Purpose: TX Completion Ring size (must be power of 2)
  3860. * - TX_COMP_WR_IDX_ADDR
  3861. * Bits 31:0
  3862. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3863. * updates the Write Index for WDI_IPA TX completion ring
  3864. * - TX_CE_WR_IDX_ADDR
  3865. * Bits 31:0
  3866. * Purpose: DDR address where IPA uC
  3867. * updates the WR Index for TX CE ring
  3868. * (needed for fusion platforms)
  3869. * - RX_IND_RING_BASE_ADDR
  3870. * Bits 31:0
  3871. * Purpose: RX Indication Ring base address in DDR
  3872. * - RX_IND_RING_SIZE
  3873. * Bits 31:0
  3874. * Purpose: RX Indication Ring size
  3875. * - RX_IND_RD_IDX_ADDR
  3876. * Bits 31:0
  3877. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3878. * RX indication ring
  3879. * - RX_IND_WR_IDX_ADDR
  3880. * Bits 31:0
  3881. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3882. * updates the Write Index for WDI_IPA RX indication ring
  3883. * - RX_RING2_BASE_ADDR
  3884. * Bits 31:0
  3885. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3886. * - RX_RING2_SIZE
  3887. * Bits 31:0
  3888. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3889. * - RX_RING2_RD_IDX_ADDR
  3890. * Bits 31:0
  3891. * Purpose: If Second RX ring is Indication ring, DDR address where
  3892. * IPA uC updates the Read Index for Ring2.
  3893. * If Second RX ring is completion ring, this is NOT used
  3894. * - RX_RING2_WR_IDX_ADDR
  3895. * Bits 31:0
  3896. * Purpose: If Second RX ring is Indication ring, DDR address where
  3897. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3898. * If second RX ring is completion ring, DDR address where
  3899. * IPA uC updates the Write Index for Ring 2.
  3900. * For systems using 64-bit format for bus addresses:
  3901. * - TX_COMP_RING_BASE_ADDR_LO
  3902. * Bits 31:0
  3903. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3904. * - TX_COMP_RING_BASE_ADDR_HI
  3905. * Bits 31:0
  3906. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3907. * - TX_COMP_RING_SIZE
  3908. * Bits 31:0
  3909. * Purpose: TX Completion Ring size (must be power of 2)
  3910. * - TX_COMP_WR_IDX_ADDR_LO
  3911. * Bits 31:0
  3912. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3913. * Lower 4 bytes of DDR address where WIFI FW
  3914. * updates the Write Index for WDI_IPA TX completion ring
  3915. * - TX_COMP_WR_IDX_ADDR_HI
  3916. * Bits 31:0
  3917. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3918. * Higher 4 bytes of DDR address where WIFI FW
  3919. * updates the Write Index for WDI_IPA TX completion ring
  3920. * - TX_CE_WR_IDX_ADDR_LO
  3921. * Bits 31:0
  3922. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3923. * updates the WR Index for TX CE ring
  3924. * (needed for fusion platforms)
  3925. * - TX_CE_WR_IDX_ADDR_HI
  3926. * Bits 31:0
  3927. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3928. * updates the WR Index for TX CE ring
  3929. * (needed for fusion platforms)
  3930. * - RX_IND_RING_BASE_ADDR_LO
  3931. * Bits 31:0
  3932. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3933. * - RX_IND_RING_BASE_ADDR_HI
  3934. * Bits 31:0
  3935. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3936. * - RX_IND_RING_SIZE
  3937. * Bits 31:0
  3938. * Purpose: RX Indication Ring size
  3939. * - RX_IND_RD_IDX_ADDR_LO
  3940. * Bits 31:0
  3941. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3942. * for WDI_IPA RX indication ring
  3943. * - RX_IND_RD_IDX_ADDR_HI
  3944. * Bits 31:0
  3945. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3946. * for WDI_IPA RX indication ring
  3947. * - RX_IND_WR_IDX_ADDR_LO
  3948. * Bits 31:0
  3949. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3950. * Lower 4 bytes of DDR address where WIFI FW
  3951. * updates the Write Index for WDI_IPA RX indication ring
  3952. * - RX_IND_WR_IDX_ADDR_HI
  3953. * Bits 31:0
  3954. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3955. * Higher 4 bytes of DDR address where WIFI FW
  3956. * updates the Write Index for WDI_IPA RX indication ring
  3957. * - RX_RING2_BASE_ADDR_LO
  3958. * Bits 31:0
  3959. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3960. * - RX_RING2_BASE_ADDR_HI
  3961. * Bits 31:0
  3962. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3963. * - RX_RING2_SIZE
  3964. * Bits 31:0
  3965. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3966. * - RX_RING2_RD_IDX_ADDR_LO
  3967. * Bits 31:0
  3968. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3969. * DDR address where IPA uC updates the Read Index for Ring2.
  3970. * If Second RX ring is completion ring, this is NOT used
  3971. * - RX_RING2_RD_IDX_ADDR_HI
  3972. * Bits 31:0
  3973. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3974. * DDR address where IPA uC updates the Read Index for Ring2.
  3975. * If Second RX ring is completion ring, this is NOT used
  3976. * - RX_RING2_WR_IDX_ADDR_LO
  3977. * Bits 31:0
  3978. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3979. * DDR address where WIFI FW updates the Write Index
  3980. * for WDI_IPA RX ring2
  3981. * If second RX ring is completion ring, lower 4 bytes of
  3982. * DDR address where IPA uC updates the Write Index for Ring 2.
  3983. * - RX_RING2_WR_IDX_ADDR_HI
  3984. * Bits 31:0
  3985. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3986. * DDR address where WIFI FW updates the Write Index
  3987. * for WDI_IPA RX ring2
  3988. * If second RX ring is completion ring, higher 4 bytes of
  3989. * DDR address where IPA uC updates the Write Index for Ring 2.
  3990. */
  3991. #if HTT_PADDR64
  3992. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3993. #else
  3994. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3995. #endif
  3996. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3997. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3998. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3999. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4000. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4001. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4002. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4003. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4004. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4005. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4006. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4007. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4008. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4009. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4010. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4011. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4012. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4013. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4014. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4015. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4016. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4017. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4018. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4019. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4020. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4021. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4022. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4023. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4024. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4025. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4026. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4027. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4028. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4029. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4030. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4031. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4032. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4033. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4034. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4035. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4036. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4037. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4038. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4039. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4040. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4041. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4042. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4043. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4044. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4045. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4046. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4047. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4048. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4049. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4050. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4051. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4052. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4053. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4054. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4055. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4056. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4057. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4058. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4059. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4060. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4061. do { \
  4062. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4063. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4064. } while (0)
  4065. /* for systems using 32-bit format for bus addr */
  4066. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4067. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4068. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4069. do { \
  4070. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4071. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4072. } while (0)
  4073. /* for systems using 64-bit format for bus addr */
  4074. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4075. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4076. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4077. do { \
  4078. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4079. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4080. } while (0)
  4081. /* for systems using 64-bit format for bus addr */
  4082. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4083. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4084. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4085. do { \
  4086. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4087. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4088. } while (0)
  4089. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4090. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4091. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4092. do { \
  4093. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4094. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4095. } while (0)
  4096. /* for systems using 32-bit format for bus addr */
  4097. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4098. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4099. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4100. do { \
  4101. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4102. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4103. } while (0)
  4104. /* for systems using 64-bit format for bus addr */
  4105. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4106. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4107. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4108. do { \
  4109. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4110. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4111. } while (0)
  4112. /* for systems using 64-bit format for bus addr */
  4113. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4114. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4115. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4116. do { \
  4117. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4118. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4119. } while (0)
  4120. /* for systems using 32-bit format for bus addr */
  4121. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4122. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4123. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4124. do { \
  4125. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4126. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4127. } while (0)
  4128. /* for systems using 64-bit format for bus addr */
  4129. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4130. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4131. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4132. do { \
  4133. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4134. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4135. } while (0)
  4136. /* for systems using 64-bit format for bus addr */
  4137. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4138. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4139. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4140. do { \
  4141. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4142. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4143. } while (0)
  4144. /* for systems using 32-bit format for bus addr */
  4145. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4146. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4147. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4148. do { \
  4149. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4150. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4151. } while (0)
  4152. /* for systems using 64-bit format for bus addr */
  4153. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4154. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4155. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4156. do { \
  4157. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4158. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4159. } while (0)
  4160. /* for systems using 64-bit format for bus addr */
  4161. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4162. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4163. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4164. do { \
  4165. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4166. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4167. } while (0)
  4168. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4169. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4170. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4171. do { \
  4172. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4173. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4174. } while (0)
  4175. /* for systems using 32-bit format for bus addr */
  4176. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4177. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4178. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4179. do { \
  4180. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4181. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4182. } while (0)
  4183. /* for systems using 64-bit format for bus addr */
  4184. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4185. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4186. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4187. do { \
  4188. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4189. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4190. } while (0)
  4191. /* for systems using 64-bit format for bus addr */
  4192. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4193. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4194. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4195. do { \
  4196. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4197. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4198. } while (0)
  4199. /* for systems using 32-bit format for bus addr */
  4200. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4201. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4202. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4203. do { \
  4204. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4205. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4206. } while (0)
  4207. /* for systems using 64-bit format for bus addr */
  4208. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4209. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4210. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4211. do { \
  4212. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4213. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4214. } while (0)
  4215. /* for systems using 64-bit format for bus addr */
  4216. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4217. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4218. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4221. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4222. } while (0)
  4223. /* for systems using 32-bit format for bus addr */
  4224. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4225. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4226. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4227. do { \
  4228. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4229. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4230. } while (0)
  4231. /* for systems using 64-bit format for bus addr */
  4232. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4233. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4234. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4235. do { \
  4236. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4237. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4238. } while (0)
  4239. /* for systems using 64-bit format for bus addr */
  4240. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4241. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4242. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4245. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4246. } while (0)
  4247. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4248. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4249. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4250. do { \
  4251. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4252. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4253. } while (0)
  4254. /* for systems using 32-bit format for bus addr */
  4255. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4256. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4257. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4258. do { \
  4259. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4260. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4261. } while (0)
  4262. /* for systems using 64-bit format for bus addr */
  4263. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4264. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4265. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4266. do { \
  4267. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4268. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4269. } while (0)
  4270. /* for systems using 64-bit format for bus addr */
  4271. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4272. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4273. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4274. do { \
  4275. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4276. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4277. } while (0)
  4278. /* for systems using 32-bit format for bus addr */
  4279. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4280. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4281. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4282. do { \
  4283. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4284. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4285. } while (0)
  4286. /* for systems using 64-bit format for bus addr */
  4287. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4288. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4289. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4290. do { \
  4291. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4292. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4293. } while (0)
  4294. /* for systems using 64-bit format for bus addr */
  4295. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4296. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4297. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4298. do { \
  4299. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4300. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4301. } while (0)
  4302. /*
  4303. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4304. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4305. * addresses are stored in a XXX-bit field.
  4306. * This macro is used to define both htt_wdi_ipa_config32_t and
  4307. * htt_wdi_ipa_config64_t structs.
  4308. */
  4309. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4310. _paddr__tx_comp_ring_base_addr_, \
  4311. _paddr__tx_comp_wr_idx_addr_, \
  4312. _paddr__tx_ce_wr_idx_addr_, \
  4313. _paddr__rx_ind_ring_base_addr_, \
  4314. _paddr__rx_ind_rd_idx_addr_, \
  4315. _paddr__rx_ind_wr_idx_addr_, \
  4316. _paddr__rx_ring2_base_addr_,\
  4317. _paddr__rx_ring2_rd_idx_addr_,\
  4318. _paddr__rx_ring2_wr_idx_addr_) \
  4319. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4320. { \
  4321. /* DWORD 0: flags and meta-data */ \
  4322. A_UINT32 \
  4323. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4324. reserved: 8, \
  4325. tx_pkt_pool_size: 16;\
  4326. /* DWORD 1 */\
  4327. _paddr__tx_comp_ring_base_addr_;\
  4328. /* DWORD 2 (or 3)*/\
  4329. A_UINT32 tx_comp_ring_size;\
  4330. /* DWORD 3 (or 4)*/\
  4331. _paddr__tx_comp_wr_idx_addr_;\
  4332. /* DWORD 4 (or 6)*/\
  4333. _paddr__tx_ce_wr_idx_addr_;\
  4334. /* DWORD 5 (or 8)*/\
  4335. _paddr__rx_ind_ring_base_addr_;\
  4336. /* DWORD 6 (or 10)*/\
  4337. A_UINT32 rx_ind_ring_size;\
  4338. /* DWORD 7 (or 11)*/\
  4339. _paddr__rx_ind_rd_idx_addr_;\
  4340. /* DWORD 8 (or 13)*/\
  4341. _paddr__rx_ind_wr_idx_addr_;\
  4342. /* DWORD 9 (or 15)*/\
  4343. _paddr__rx_ring2_base_addr_;\
  4344. /* DWORD 10 (or 17) */\
  4345. A_UINT32 rx_ring2_size;\
  4346. /* DWORD 11 (or 18) */\
  4347. _paddr__rx_ring2_rd_idx_addr_;\
  4348. /* DWORD 12 (or 20) */\
  4349. _paddr__rx_ring2_wr_idx_addr_;\
  4350. } POSTPACK
  4351. /* define a htt_wdi_ipa_config32_t type */
  4352. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4353. /* define a htt_wdi_ipa_config64_t type */
  4354. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4355. #if HTT_PADDR64
  4356. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4357. #else
  4358. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4359. #endif
  4360. enum htt_wdi_ipa_op_code {
  4361. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4362. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4363. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4364. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4365. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4366. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4367. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4368. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4369. /* keep this last */
  4370. HTT_WDI_IPA_OPCODE_MAX
  4371. };
  4372. /**
  4373. * @brief HTT WDI_IPA Operation Request Message
  4374. *
  4375. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4376. *
  4377. * @details
  4378. * HTT WDI_IPA Operation Request message is sent by host
  4379. * to either suspend or resume WDI_IPA TX or RX path.
  4380. * |31 24|23 16|15 8|7 0|
  4381. * |----------------+----------------+----------------+----------------|
  4382. * | op_code | Rsvd | msg_type |
  4383. * |-------------------------------------------------------------------|
  4384. *
  4385. * Header fields:
  4386. * - MSG_TYPE
  4387. * Bits 7:0
  4388. * Purpose: Identifies this as WDI_IPA Operation Request message
  4389. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4390. * - OP_CODE
  4391. * Bits 31:16
  4392. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4393. * value: = enum htt_wdi_ipa_op_code
  4394. */
  4395. PREPACK struct htt_wdi_ipa_op_request_t
  4396. {
  4397. /* DWORD 0: flags and meta-data */
  4398. A_UINT32
  4399. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4400. reserved: 8,
  4401. op_code: 16;
  4402. } POSTPACK;
  4403. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4404. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4405. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4406. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4407. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4408. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4409. do { \
  4410. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4411. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4412. } while (0)
  4413. /*
  4414. * @brief host -> target HTT_MSI_SETUP message
  4415. *
  4416. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4417. *
  4418. * @details
  4419. * After target is booted up, host can send MSI setup message so that
  4420. * target sets up HW registers based on setup message.
  4421. *
  4422. * The message would appear as follows:
  4423. * |31 24|23 16|15|14 8|7 0|
  4424. * |---------------+-----------------+-----------------+-----------------|
  4425. * | reserved | msi_type | pdev_id | msg_type |
  4426. * |---------------------------------------------------------------------|
  4427. * | msi_addr_lo |
  4428. * |---------------------------------------------------------------------|
  4429. * | msi_addr_hi |
  4430. * |---------------------------------------------------------------------|
  4431. * | msi_data |
  4432. * |---------------------------------------------------------------------|
  4433. *
  4434. * The message is interpreted as follows:
  4435. * dword0 - b'0:7 - msg_type: This will be set to
  4436. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4437. * b'8:15 - pdev_id:
  4438. * 0 (for rings at SOC/UMAC level),
  4439. * 1/2/3 mac id (for rings at LMAC level)
  4440. * b'16:23 - msi_type: identify which msi registers need to be setup
  4441. * more details can be got from enum htt_msi_setup_type
  4442. * b'24:31 - reserved
  4443. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4444. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4445. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4446. */
  4447. PREPACK struct htt_msi_setup_t {
  4448. A_UINT32 msg_type: 8,
  4449. pdev_id: 8,
  4450. msi_type: 8,
  4451. reserved: 8;
  4452. A_UINT32 msi_addr_lo;
  4453. A_UINT32 msi_addr_hi;
  4454. A_UINT32 msi_data;
  4455. } POSTPACK;
  4456. enum htt_msi_setup_type {
  4457. HTT_PPDU_END_MSI_SETUP_TYPE,
  4458. /* Insert new types here*/
  4459. };
  4460. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4461. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4462. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4463. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4464. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4465. HTT_MSI_SETUP_PDEV_ID_S)
  4466. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4467. do { \
  4468. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4469. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4470. } while (0)
  4471. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4472. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4473. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4474. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4475. HTT_MSI_SETUP_MSI_TYPE_S)
  4476. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4477. do { \
  4478. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4479. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4480. } while (0)
  4481. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4482. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4483. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4484. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4485. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4486. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4487. do { \
  4488. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4489. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4490. } while (0)
  4491. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4492. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4493. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4494. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4495. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4496. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4497. do { \
  4498. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4499. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4500. } while (0)
  4501. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4502. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4503. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4504. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4505. HTT_MSI_SETUP_MSI_DATA_S)
  4506. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4507. do { \
  4508. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4509. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4510. } while (0)
  4511. /*
  4512. * @brief host -> target HTT_SRING_SETUP message
  4513. *
  4514. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4515. *
  4516. * @details
  4517. * After target is booted up, Host can send SRING setup message for
  4518. * each host facing LMAC SRING. Target setups up HW registers based
  4519. * on setup message and confirms back to Host if response_required is set.
  4520. * Host should wait for confirmation message before sending new SRING
  4521. * setup message
  4522. *
  4523. * The message would appear as follows:
  4524. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4525. * |--------------- +-----------------+-----------------+-----------------|
  4526. * | ring_type | ring_id | pdev_id | msg_type |
  4527. * |----------------------------------------------------------------------|
  4528. * | ring_base_addr_lo |
  4529. * |----------------------------------------------------------------------|
  4530. * | ring_base_addr_hi |
  4531. * |----------------------------------------------------------------------|
  4532. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4533. * |----------------------------------------------------------------------|
  4534. * | ring_head_offset32_remote_addr_lo |
  4535. * |----------------------------------------------------------------------|
  4536. * | ring_head_offset32_remote_addr_hi |
  4537. * |----------------------------------------------------------------------|
  4538. * | ring_tail_offset32_remote_addr_lo |
  4539. * |----------------------------------------------------------------------|
  4540. * | ring_tail_offset32_remote_addr_hi |
  4541. * |----------------------------------------------------------------------|
  4542. * | ring_msi_addr_lo |
  4543. * |----------------------------------------------------------------------|
  4544. * | ring_msi_addr_hi |
  4545. * |----------------------------------------------------------------------|
  4546. * | ring_msi_data |
  4547. * |----------------------------------------------------------------------|
  4548. * | intr_timer_th |IM| intr_batch_counter_th |
  4549. * |----------------------------------------------------------------------|
  4550. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4551. * |----------------------------------------------------------------------|
  4552. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4553. * |----------------------------------------------------------------------|
  4554. * Where
  4555. * IM = sw_intr_mode
  4556. * RR = response_required
  4557. * PTCF = prefetch_timer_cfg
  4558. * IP = IPA drop flag
  4559. *
  4560. * The message is interpreted as follows:
  4561. * dword0 - b'0:7 - msg_type: This will be set to
  4562. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4563. * b'8:15 - pdev_id:
  4564. * 0 (for rings at SOC/UMAC level),
  4565. * 1/2/3 mac id (for rings at LMAC level)
  4566. * b'16:23 - ring_id: identify which ring is to setup,
  4567. * more details can be got from enum htt_srng_ring_id
  4568. * b'24:31 - ring_type: identify type of host rings,
  4569. * more details can be got from enum htt_srng_ring_type
  4570. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4571. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4572. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4573. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4574. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4575. * SW_TO_HW_RING.
  4576. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4577. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4578. * Lower 32 bits of memory address of the remote variable
  4579. * storing the 4-byte word offset that identifies the head
  4580. * element within the ring.
  4581. * (The head offset variable has type A_UINT32.)
  4582. * Valid for HW_TO_SW and SW_TO_SW rings.
  4583. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4584. * Upper 32 bits of memory address of the remote variable
  4585. * storing the 4-byte word offset that identifies the head
  4586. * element within the ring.
  4587. * (The head offset variable has type A_UINT32.)
  4588. * Valid for HW_TO_SW and SW_TO_SW rings.
  4589. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4590. * Lower 32 bits of memory address of the remote variable
  4591. * storing the 4-byte word offset that identifies the tail
  4592. * element within the ring.
  4593. * (The tail offset variable has type A_UINT32.)
  4594. * Valid for HW_TO_SW and SW_TO_SW rings.
  4595. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4596. * Upper 32 bits of memory address of the remote variable
  4597. * storing the 4-byte word offset that identifies the tail
  4598. * element within the ring.
  4599. * (The tail offset variable has type A_UINT32.)
  4600. * Valid for HW_TO_SW and SW_TO_SW rings.
  4601. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4602. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4603. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4604. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4605. * dword10 - b'0:31 - ring_msi_data: MSI data
  4606. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4607. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4608. * dword11 - b'0:14 - intr_batch_counter_th:
  4609. * batch counter threshold is in units of 4-byte words.
  4610. * HW internally maintains and increments batch count.
  4611. * (see SRING spec for detail description).
  4612. * When batch count reaches threshold value, an interrupt
  4613. * is generated by HW.
  4614. * b'15 - sw_intr_mode:
  4615. * This configuration shall be static.
  4616. * Only programmed at power up.
  4617. * 0: generate pulse style sw interrupts
  4618. * 1: generate level style sw interrupts
  4619. * b'16:31 - intr_timer_th:
  4620. * The timer init value when timer is idle or is
  4621. * initialized to start downcounting.
  4622. * In 8us units (to cover a range of 0 to 524 ms)
  4623. * dword12 - b'0:15 - intr_low_threshold:
  4624. * Used only by Consumer ring to generate ring_sw_int_p.
  4625. * Ring entries low threshold water mark, that is used
  4626. * in combination with the interrupt timer as well as
  4627. * the the clearing of the level interrupt.
  4628. * b'16:18 - prefetch_timer_cfg:
  4629. * Used only by Consumer ring to set timer mode to
  4630. * support Application prefetch handling.
  4631. * The external tail offset/pointer will be updated
  4632. * at following intervals:
  4633. * 3'b000: (Prefetch feature disabled; used only for debug)
  4634. * 3'b001: 1 usec
  4635. * 3'b010: 4 usec
  4636. * 3'b011: 8 usec (default)
  4637. * 3'b100: 16 usec
  4638. * Others: Reserverd
  4639. * b'19 - response_required:
  4640. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4641. * b'20 - ipa_drop_flag:
  4642. Indicates that host will config ipa drop threshold percentage
  4643. * b'21:31 - reserved: reserved for future use
  4644. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4645. * b'8:15 - ipa drop high threshold percentage:
  4646. * b'16:31 - Reserved
  4647. */
  4648. PREPACK struct htt_sring_setup_t {
  4649. A_UINT32 msg_type: 8,
  4650. pdev_id: 8,
  4651. ring_id: 8,
  4652. ring_type: 8;
  4653. A_UINT32 ring_base_addr_lo;
  4654. A_UINT32 ring_base_addr_hi;
  4655. A_UINT32 ring_size: 16,
  4656. ring_entry_size: 8,
  4657. ring_misc_cfg_flag: 8;
  4658. A_UINT32 ring_head_offset32_remote_addr_lo;
  4659. A_UINT32 ring_head_offset32_remote_addr_hi;
  4660. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4661. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4662. A_UINT32 ring_msi_addr_lo;
  4663. A_UINT32 ring_msi_addr_hi;
  4664. A_UINT32 ring_msi_data;
  4665. A_UINT32 intr_batch_counter_th: 15,
  4666. sw_intr_mode: 1,
  4667. intr_timer_th: 16;
  4668. A_UINT32 intr_low_threshold: 16,
  4669. prefetch_timer_cfg: 3,
  4670. response_required: 1,
  4671. ipa_drop_flag: 1,
  4672. reserved1: 11;
  4673. A_UINT32 ipa_drop_low_threshold: 8,
  4674. ipa_drop_high_threshold: 8,
  4675. reserved: 16;
  4676. } POSTPACK;
  4677. enum htt_srng_ring_type {
  4678. HTT_HW_TO_SW_RING = 0,
  4679. HTT_SW_TO_HW_RING,
  4680. HTT_SW_TO_SW_RING,
  4681. /* Insert new ring types above this line */
  4682. };
  4683. enum htt_srng_ring_id {
  4684. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4685. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4686. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4687. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4688. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4689. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4690. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4691. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4692. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4693. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4694. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4695. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4696. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4697. /* Add Other SRING which can't be directly configured by host software above this line */
  4698. };
  4699. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4700. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4701. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4702. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4703. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4704. HTT_SRING_SETUP_PDEV_ID_S)
  4705. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4706. do { \
  4707. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4708. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4709. } while (0)
  4710. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4711. #define HTT_SRING_SETUP_RING_ID_S 16
  4712. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4713. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4714. HTT_SRING_SETUP_RING_ID_S)
  4715. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4716. do { \
  4717. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4718. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4719. } while (0)
  4720. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4721. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4722. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4723. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4724. HTT_SRING_SETUP_RING_TYPE_S)
  4725. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4726. do { \
  4727. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4728. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4729. } while (0)
  4730. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4731. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4732. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4733. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4734. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4735. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4736. do { \
  4737. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4738. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4739. } while (0)
  4740. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4741. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4742. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4743. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4744. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4745. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4746. do { \
  4747. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4748. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4749. } while (0)
  4750. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4751. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4752. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4753. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4754. HTT_SRING_SETUP_RING_SIZE_S)
  4755. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4756. do { \
  4757. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4758. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4759. } while (0)
  4760. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4761. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4762. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4763. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4764. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4765. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4766. do { \
  4767. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4768. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4769. } while (0)
  4770. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4771. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4772. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4773. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4774. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4775. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4776. do { \
  4777. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4778. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4779. } while (0)
  4780. /* This control bit is applicable to only Producer, which updates Ring ID field
  4781. * of each descriptor before pushing into the ring.
  4782. * 0: updates ring_id(default)
  4783. * 1: ring_id updating disabled */
  4784. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4785. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4786. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4787. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4788. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4789. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4790. do { \
  4791. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4792. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4793. } while (0)
  4794. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4795. * of each descriptor before pushing into the ring.
  4796. * 0: updates Loopcnt(default)
  4797. * 1: Loopcnt updating disabled */
  4798. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4799. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4800. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4801. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4802. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4803. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4804. do { \
  4805. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4806. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4807. } while (0)
  4808. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4809. * into security_id port of GXI/AXI. */
  4810. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4811. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4812. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4813. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4814. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4815. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4816. do { \
  4817. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4818. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4819. } while (0)
  4820. /* During MSI write operation, SRNG drives value of this register bit into
  4821. * swap bit of GXI/AXI. */
  4822. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4823. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4824. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4825. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4826. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4827. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4828. do { \
  4829. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4830. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4831. } while (0)
  4832. /* During Pointer write operation, SRNG drives value of this register bit into
  4833. * swap bit of GXI/AXI. */
  4834. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4835. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4836. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4837. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4838. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4839. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4840. do { \
  4841. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4842. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4843. } while (0)
  4844. /* During any data or TLV write operation, SRNG drives value of this register
  4845. * bit into swap bit of GXI/AXI. */
  4846. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4847. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4848. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4849. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4850. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4851. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4852. do { \
  4853. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4854. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4855. } while (0)
  4856. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4857. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4858. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4859. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4860. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4861. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4862. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4863. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4864. do { \
  4865. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4866. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4867. } while (0)
  4868. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4869. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4870. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4871. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4872. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4873. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4874. do { \
  4875. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4876. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4877. } while (0)
  4878. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4879. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4880. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4881. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4882. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4883. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4884. do { \
  4885. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4886. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4887. } while (0)
  4888. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4889. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4890. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4891. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4892. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4893. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4894. do { \
  4895. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4896. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4897. } while (0)
  4898. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4899. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4900. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4901. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4902. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4903. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4904. do { \
  4905. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4906. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4907. } while (0)
  4908. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4909. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4910. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4911. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4912. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4913. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4914. do { \
  4915. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4916. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4917. } while (0)
  4918. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4919. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4920. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4921. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4922. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4923. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4924. do { \
  4925. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4926. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4927. } while (0)
  4928. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4929. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4930. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4931. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4932. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4933. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4934. do { \
  4935. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4936. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4937. } while (0)
  4938. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4939. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4940. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4941. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4942. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4943. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4944. do { \
  4945. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4946. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4947. } while (0)
  4948. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4949. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4950. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4951. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4952. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4953. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4954. do { \
  4955. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4956. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4957. } while (0)
  4958. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4959. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4960. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4961. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4962. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4963. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4964. do { \
  4965. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4966. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4967. } while (0)
  4968. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4969. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4970. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4971. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4972. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4973. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4974. do { \
  4975. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4976. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4977. } while (0)
  4978. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4979. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4980. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4981. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4982. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4983. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4984. do { \
  4985. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4986. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4987. } while (0)
  4988. /**
  4989. * @brief host -> target RX ring selection config message
  4990. *
  4991. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4992. *
  4993. * @details
  4994. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4995. * configure RXDMA rings.
  4996. * The configuration is per ring based and includes both packet subtypes
  4997. * and PPDU/MPDU TLVs.
  4998. *
  4999. * The message would appear as follows:
  5000. *
  5001. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  5002. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  5003. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5004. * |-------------------------------------------------------------------|
  5005. * | rsvd2 | ring_buffer_size |
  5006. * |-------------------------------------------------------------------|
  5007. * | packet_type_enable_flags_0 |
  5008. * |-------------------------------------------------------------------|
  5009. * | packet_type_enable_flags_1 |
  5010. * |-------------------------------------------------------------------|
  5011. * | packet_type_enable_flags_2 |
  5012. * |-------------------------------------------------------------------|
  5013. * | packet_type_enable_flags_3 |
  5014. * |-------------------------------------------------------------------|
  5015. * | tlv_filter_in_flags |
  5016. * |-------------------------------------------------------------------|
  5017. * | rx_header_offset | rx_packet_offset |
  5018. * |-------------------------------------------------------------------|
  5019. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5020. * |-------------------------------------------------------------------|
  5021. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5022. * |-------------------------------------------------------------------|
  5023. * | rsvd3 | rx_attention_offset |
  5024. * |-------------------------------------------------------------------|
  5025. * | rsvd4 | mo| fp| rx_drop_threshold |
  5026. * | |ndp|ndp| |
  5027. * |-------------------------------------------------------------------|
  5028. * Where:
  5029. * PS = pkt_swap
  5030. * SS = status_swap
  5031. * OV = rx_offsets_valid
  5032. * DT = drop_thresh_valid
  5033. * The message is interpreted as follows:
  5034. * dword0 - b'0:7 - msg_type: This will be set to
  5035. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5036. * b'8:15 - pdev_id:
  5037. * 0 (for rings at SOC/UMAC level),
  5038. * 1/2/3 mac id (for rings at LMAC level)
  5039. * b'16:23 - ring_id : Identify the ring to configure.
  5040. * More details can be got from enum htt_srng_ring_id
  5041. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5042. * BUF_RING_CFG_0 defs within HW .h files,
  5043. * e.g. wmac_top_reg_seq_hwioreg.h
  5044. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5045. * BUF_RING_CFG_0 defs within HW .h files,
  5046. * e.g. wmac_top_reg_seq_hwioreg.h
  5047. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5048. * configuration fields are valid
  5049. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5050. * rx_drop_threshold field is valid
  5051. * b'28:31 - rsvd1: reserved for future use
  5052. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5053. * in byte units.
  5054. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5055. * b'16:18 - config_length_mgmt (MGMT):
  5056. * Represents the length of mpdu bytes for mgmt pkt.
  5057. * valid values:
  5058. * 001 - 64bytes
  5059. * 010 - 128bytes
  5060. * 100 - 256bytes
  5061. * 111 - Full mpdu bytes
  5062. * b'19:21 - config_length_ctrl (CTRL):
  5063. * Represents the length of mpdu bytes for ctrl pkt.
  5064. * valid values:
  5065. * 001 - 64bytes
  5066. * 010 - 128bytes
  5067. * 100 - 256bytes
  5068. * 111 - Full mpdu bytes
  5069. * b'22:24 - config_length_data (DATA):
  5070. * Represents the length of mpdu bytes for data pkt.
  5071. * valid values:
  5072. * 001 - 64bytes
  5073. * 010 - 128bytes
  5074. * 100 - 256bytes
  5075. * 111 - Full mpdu bytes
  5076. * b'25:31 - rsvd2: Reserved for future use
  5077. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5078. * Enable MGMT packet from 0b0000 to 0b1001
  5079. * bits from low to high: FP, MD, MO - 3 bits
  5080. * FP: Filter_Pass
  5081. * MD: Monitor_Direct
  5082. * MO: Monitor_Other
  5083. * 10 mgmt subtypes * 3 bits -> 30 bits
  5084. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5085. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5086. * Enable MGMT packet from 0b1010 to 0b1111
  5087. * bits from low to high: FP, MD, MO - 3 bits
  5088. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5089. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5090. * Enable CTRL packet from 0b0000 to 0b1001
  5091. * bits from low to high: FP, MD, MO - 3 bits
  5092. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5093. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5094. * Enable CTRL packet from 0b1010 to 0b1111,
  5095. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5096. * bits from low to high: FP, MD, MO - 3 bits
  5097. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5098. * dword6 - b'0:31 - tlv_filter_in_flags:
  5099. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5100. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5101. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5102. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5103. * A value of 0 will be considered as ignore this config.
  5104. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5105. * e.g. wmac_top_reg_seq_hwioreg.h
  5106. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5107. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5108. * A value of 0 will be considered as ignore this config.
  5109. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5110. * e.g. wmac_top_reg_seq_hwioreg.h
  5111. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5112. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5113. * A value of 0 will be considered as ignore this config.
  5114. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5115. * e.g. wmac_top_reg_seq_hwioreg.h
  5116. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5117. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5118. * A value of 0 will be considered as ignore this config.
  5119. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5120. * e.g. wmac_top_reg_seq_hwioreg.h
  5121. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5122. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5123. * A value of 0 will be considered as ignore this config.
  5124. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5125. * e.g. wmac_top_reg_seq_hwioreg.h
  5126. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5127. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5128. * A value of 0 will be considered as ignore this config.
  5129. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5130. * e.g. wmac_top_reg_seq_hwioreg.h
  5131. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5132. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5133. * A value of 0 will be considered as ignore this config.
  5134. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5135. * e.g. wmac_top_reg_seq_hwioreg.h
  5136. * - b'16:31 - rsvd3 for future use
  5137. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5138. * to source rings. Consumer drops packets if the available
  5139. * words in the ring falls below the configured threshold
  5140. * value.
  5141. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5142. * by host. 1 -> subscribed
  5143. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5144. * by host. 1 -> subscribed
  5145. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5146. * subscribed by host. 1 -> subscribed
  5147. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5148. * selection for the FP PHY ERR status tlv.
  5149. * 0 - wbm2rxdma_buf_source_ring
  5150. * 1 - fw2rxdma_buf_source_ring
  5151. * 2 - sw2rxdma_buf_source_ring
  5152. * 3 - no_buffer_ring
  5153. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5154. * selection for the FP PHY ERR status tlv.
  5155. * 0 - rxdma_release_ring
  5156. * 1 - rxdma2fw_ring
  5157. * 2 - rxdma2sw_ring
  5158. * 3 - rxdma2reo_ring
  5159. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5160. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5161. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5162. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5163. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5164. * 0: MSDU level logging
  5165. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5166. * 0: MSDU level logging
  5167. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5168. * 0: MSDU level logging
  5169. * - b'23 - word_mask_compaction: enable/disable word mask for
  5170. * mpdu/msdu start/end tlvs
  5171. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5172. * manager override
  5173. * - b'25:28 - rbm_override_val: return buffer manager override value
  5174. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5175. * which have to be posted to host from phy.
  5176. * Corresponding to errors defined in
  5177. * phyrx_abort_request_reason enums 0 to 31.
  5178. * Refer to RXPCU register definition header files for the
  5179. * phyrx_abort_request_reason enum definition.
  5180. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5181. * errors which have to be posted to host from phy.
  5182. * Corresponding to errors defined in
  5183. * phyrx_abort_request_reason enums 32 to 63.
  5184. * Refer to RXPCU register definition header files for the
  5185. * phyrx_abort_request_reason enum definition.
  5186. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5187. * applicable if word mask enabled
  5188. * - b'16:31 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5189. * applicable if word mask enabled
  5190. * dword15- b'0:16 - rx_msdu_end_word_mask
  5191. b'17:31 - rsvd5
  5192. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5193. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5194. * buffer
  5195. * 1: RX_PKT TLV logging at specified offset for the
  5196. * subsequent buffer
  5197. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5198. */
  5199. PREPACK struct htt_rx_ring_selection_cfg_t {
  5200. A_UINT32 msg_type: 8,
  5201. pdev_id: 8,
  5202. ring_id: 8,
  5203. status_swap: 1,
  5204. pkt_swap: 1,
  5205. rx_offsets_valid: 1,
  5206. drop_thresh_valid: 1,
  5207. rsvd1: 4;
  5208. A_UINT32 ring_buffer_size: 16,
  5209. config_length_mgmt:3,
  5210. config_length_ctrl:3,
  5211. config_length_data:3,
  5212. rsvd2: 7;
  5213. A_UINT32 packet_type_enable_flags_0;
  5214. A_UINT32 packet_type_enable_flags_1;
  5215. A_UINT32 packet_type_enable_flags_2;
  5216. A_UINT32 packet_type_enable_flags_3;
  5217. A_UINT32 tlv_filter_in_flags;
  5218. A_UINT32 rx_packet_offset: 16,
  5219. rx_header_offset: 16;
  5220. A_UINT32 rx_mpdu_end_offset: 16,
  5221. rx_mpdu_start_offset: 16;
  5222. A_UINT32 rx_msdu_end_offset: 16,
  5223. rx_msdu_start_offset: 16;
  5224. A_UINT32 rx_attn_offset: 16,
  5225. rsvd3: 16;
  5226. A_UINT32 rx_drop_threshold: 10,
  5227. fp_ndp: 1,
  5228. mo_ndp: 1,
  5229. fp_phy_err: 1,
  5230. fp_phy_err_buf_src: 2,
  5231. fp_phy_err_buf_dest: 2,
  5232. pkt_type_enable_msdu_or_mpdu_logging:3,
  5233. dma_mpdu_mgmt: 1,
  5234. dma_mpdu_ctrl: 1,
  5235. dma_mpdu_data: 1,
  5236. word_mask_compaction_enable:1,
  5237. rbm_override_enable: 1,
  5238. rbm_override_val: 4,
  5239. rsvd4: 3;
  5240. A_UINT32 phy_err_mask;
  5241. A_UINT32 phy_err_mask_cont;
  5242. A_UINT32 rx_mpdu_start_word_mask:16,
  5243. rx_mpdu_end_word_mask: 16;
  5244. A_UINT32 rx_msdu_end_word_mask: 17,
  5245. rsvd5: 15;
  5246. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5247. rx_pkt_tlv_offset: 15,
  5248. rsvd6: 16;
  5249. } POSTPACK;
  5250. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5251. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5252. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5253. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5254. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5255. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5256. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5257. do { \
  5258. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5259. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5260. } while (0)
  5261. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5262. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5263. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5264. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5265. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5266. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5267. do { \
  5268. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5269. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5270. } while (0)
  5271. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5272. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5273. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5274. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5275. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5276. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5277. do { \
  5278. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5279. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5280. } while (0)
  5281. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5282. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5283. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5284. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5285. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5286. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5287. do { \
  5288. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5289. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5290. } while (0)
  5291. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5292. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5293. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5294. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5295. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5296. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5297. do { \
  5298. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5299. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5300. } while (0)
  5301. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5302. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5303. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5304. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5305. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5306. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5307. do { \
  5308. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5309. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5310. } while (0)
  5311. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5312. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5313. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5314. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5315. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5316. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5317. do { \
  5318. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5319. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5320. } while (0)
  5321. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5322. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5323. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5324. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5325. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5326. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5327. do { \
  5328. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5329. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  5330. } while (0)
  5331. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5332. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5333. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5334. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5335. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5336. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5337. do { \
  5338. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5339. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5340. } while (0)
  5341. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5342. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5343. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5344. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5345. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5346. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5347. do { \
  5348. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5349. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5350. } while (0)
  5351. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5352. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5353. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5354. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5355. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5356. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5357. do { \
  5358. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5359. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5360. } while (0)
  5361. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5362. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5363. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5364. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5365. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5366. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5367. do { \
  5368. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5369. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5370. } while (0)
  5371. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5372. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5373. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5374. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5375. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5376. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5377. do { \
  5378. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5379. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5380. } while (0)
  5381. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5382. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5383. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5384. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5385. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5386. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5387. do { \
  5388. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5389. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5390. } while (0)
  5391. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5392. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5393. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5394. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5395. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5396. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5397. do { \
  5398. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5399. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5400. } while (0)
  5401. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5402. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5403. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5404. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5405. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5406. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5407. do { \
  5408. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5409. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5410. } while (0)
  5411. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5412. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5413. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5414. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5415. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5416. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5417. do { \
  5418. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5419. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5420. } while (0)
  5421. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5422. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5423. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5424. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5425. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5426. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5427. do { \
  5428. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5429. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5430. } while (0)
  5431. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5432. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5433. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5434. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5435. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5436. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5437. do { \
  5438. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5439. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5440. } while (0)
  5441. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5442. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5443. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5444. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5445. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5446. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5447. do { \
  5448. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5449. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5450. } while (0)
  5451. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5452. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5453. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5454. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5455. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5456. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5457. do { \
  5458. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5459. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5460. } while (0)
  5461. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5462. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5463. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5464. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5465. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5466. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5467. do { \
  5468. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5469. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5470. } while (0)
  5471. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5472. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5473. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5474. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5475. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5476. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5477. do { \
  5478. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5479. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5480. } while (0)
  5481. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5482. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5483. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5484. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5485. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5486. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5487. do { \
  5488. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5489. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5490. } while (0)
  5491. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5492. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5493. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5494. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5495. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5496. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5497. do { \
  5498. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5499. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5500. } while (0)
  5501. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5502. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5503. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5504. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5505. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5506. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5507. do { \
  5508. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5509. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5510. } while (0)
  5511. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5512. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5513. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5514. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5515. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5516. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5517. do { \
  5518. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5519. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5520. } while (0)
  5521. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5522. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5523. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5524. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5525. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5526. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5527. do { \
  5528. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5529. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5530. } while (0)
  5531. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5532. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5533. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5534. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5535. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5536. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5537. do { \
  5538. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5539. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5540. } while (0)
  5541. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5542. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5543. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5544. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5545. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5546. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5547. do { \
  5548. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5549. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5550. } while (0)
  5551. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5552. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5553. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5554. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5555. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5556. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5557. do { \
  5558. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5559. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5560. } while (0)
  5561. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5562. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5563. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5564. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5565. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5566. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5567. do { \
  5568. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5569. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5570. } while (0)
  5571. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5572. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5573. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5574. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5575. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5576. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5577. do { \
  5578. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5579. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5580. } while (0)
  5581. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5582. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5583. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5584. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5585. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5586. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5587. do { \
  5588. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5589. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5590. } while (0)
  5591. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5592. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5593. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5594. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5595. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5596. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5597. do { \
  5598. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5599. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5600. } while (0)
  5601. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5602. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5603. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5604. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5605. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5606. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5607. do { \
  5608. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5609. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5610. } while (0)
  5611. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5612. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5613. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5614. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5615. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5616. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5617. do { \
  5618. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5619. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5620. } while (0)
  5621. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5622. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5623. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5624. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5625. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5626. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5629. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5630. } while (0)
  5631. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0xFFFF0000
  5632. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5633. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5634. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5635. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5636. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5639. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5640. } while (0)
  5641. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5642. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5643. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5644. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5645. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5646. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5647. do { \
  5648. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5649. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5650. } while (0)
  5651. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5652. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5653. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5654. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5655. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5656. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5657. do { \
  5658. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5659. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5660. } while (0)
  5661. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5662. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5664. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5665. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5666. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5669. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5670. } while (0)
  5671. /*
  5672. * Subtype based MGMT frames enable bits.
  5673. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5674. */
  5675. /* association request */
  5676. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5677. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5678. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5679. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5680. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5681. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5682. /* association response */
  5683. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5684. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5685. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5686. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5687. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5688. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5689. /* Reassociation request */
  5690. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5691. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5692. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5693. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5694. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5695. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5696. /* Reassociation response */
  5697. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5698. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5699. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5700. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5701. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5702. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5703. /* Probe request */
  5704. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5705. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5706. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5707. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5708. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5709. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5710. /* Probe response */
  5711. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5712. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5713. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5714. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5715. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5716. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5717. /* Timing Advertisement */
  5718. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5719. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5720. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5721. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5722. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5723. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5724. /* Reserved */
  5725. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5726. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5727. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5728. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5729. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5730. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5731. /* Beacon */
  5732. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5733. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5734. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5735. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5736. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5737. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5738. /* ATIM */
  5739. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5740. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5741. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5742. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5743. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5745. /* Disassociation */
  5746. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5749. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5750. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5752. /* Authentication */
  5753. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5757. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5759. /* Deauthentication */
  5760. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5764. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5766. /* Action */
  5767. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5773. /* Action No Ack */
  5774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5778. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5780. /* Reserved */
  5781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5787. /*
  5788. * Subtype based CTRL frames enable bits.
  5789. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5790. */
  5791. /* Reserved */
  5792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5798. /* Reserved */
  5799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5805. /* Reserved */
  5806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  5809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  5810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  5811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  5812. /* Reserved */
  5813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  5814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  5815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  5816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  5817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  5818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  5819. /* Reserved */
  5820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  5821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  5822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  5823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  5824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  5825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  5826. /* Reserved */
  5827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  5828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  5829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  5830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  5831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  5832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  5833. /* Reserved */
  5834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  5835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  5836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  5837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  5838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  5839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  5840. /* Control Wrapper */
  5841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  5842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  5843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  5844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  5845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  5846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  5847. /* Block Ack Request */
  5848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  5849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  5850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  5851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  5852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  5853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  5854. /* Block Ack*/
  5855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  5856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  5857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  5858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  5859. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  5860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  5861. /* PS-POLL */
  5862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  5863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  5864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  5865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  5866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  5868. /* RTS */
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  5873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  5875. /* CTS */
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  5880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  5882. /* ACK */
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  5887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  5889. /* CF-END */
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  5894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  5896. /* CF-END + CF-ACK */
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  5903. /* Multicast data */
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5910. /* Unicast data */
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5917. /* NULL data */
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5925. do { \
  5926. HTT_CHECK_SET_VAL(httsym, value); \
  5927. (word) |= (value) << httsym##_S; \
  5928. } while (0)
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5930. (((word) & httsym##_M) >> httsym##_S)
  5931. #define htt_rx_ring_pkt_enable_subtype_set( \
  5932. word, flag, mode, type, subtype, val) \
  5933. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5934. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5935. #define htt_rx_ring_pkt_enable_subtype_get( \
  5936. word, flag, mode, type, subtype) \
  5937. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5938. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5939. /* Definition to filter in TLVs */
  5940. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5941. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5942. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5943. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5944. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5945. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5946. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5947. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5948. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5949. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5950. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5951. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5952. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5953. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5954. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5955. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5956. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5957. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5958. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5959. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5960. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5961. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5962. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5963. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5964. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5965. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5966. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5967. do { \
  5968. HTT_CHECK_SET_VAL(httsym, enable); \
  5969. (word) |= (enable) << httsym##_S; \
  5970. } while (0)
  5971. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5972. (((word) & httsym##_M) >> httsym##_S)
  5973. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5974. HTT_RX_RING_TLV_ENABLE_SET( \
  5975. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5976. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5977. HTT_RX_RING_TLV_ENABLE_GET( \
  5978. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5979. /**
  5980. * @brief host -> target TX monitor config message
  5981. *
  5982. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  5983. *
  5984. * @details
  5985. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  5986. * configure RXDMA rings.
  5987. * The configuration is per ring based and includes both packet types
  5988. * and PPDU/MPDU TLVs.
  5989. *
  5990. * The message would appear as follows:
  5991. *
  5992. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  5993. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  5994. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  5995. * |-----------+--------+--------+-----+------------------------------------|
  5996. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  5997. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  5998. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  5999. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6000. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6001. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6002. * |------------------------------------------------------------------------|
  6003. * | tlv_filter_mask_in0 |
  6004. * |------------------------------------------------------------------------|
  6005. * | tlv_filter_mask_in1 |
  6006. * |------------------------------------------------------------------------|
  6007. * | tlv_filter_mask_in2 |
  6008. * |------------------------------------------------------------------------|
  6009. * | tlv_filter_mask_in3 |
  6010. * |-----------------+-----------------+---------------------+--------------|
  6011. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6012. * |------------------------------------------------------------------------|
  6013. * | pcu_ppdu_setup_word_mask |
  6014. * |--------------------+--+--+--+-----+---------------------+--------------|
  6015. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6016. * |------------------------------------------------------------------------|
  6017. *
  6018. * Where:
  6019. * PS = pkt_swap
  6020. * SS = status_swap
  6021. * The message is interpreted as follows:
  6022. * dword0 - b'0:7 - msg_type: This will be set to
  6023. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6024. * b'8:15 - pdev_id:
  6025. * 0 (for rings at SOC level),
  6026. * 1/2/3 mac id (for rings at LMAC level)
  6027. * b'16:23 - ring_id : Identify the ring to configure.
  6028. * More details can be got from enum htt_srng_ring_id
  6029. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6030. * BUF_RING_CFG_0 defs within HW .h files,
  6031. * e.g. wmac_top_reg_seq_hwioreg.h
  6032. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6033. * BUF_RING_CFG_0 defs within HW .h files,
  6034. * e.g. wmac_top_reg_seq_hwioreg.h
  6035. * b'26:31 - rsvd1: reserved for future use
  6036. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6037. * in byte units.
  6038. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6039. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6040. * 64, 128, 256.
  6041. * If all 3 bits are set config length is > 256.
  6042. * if val is '0', then ignore this field.
  6043. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6044. * 64, 128, 256.
  6045. * If all 3 bits are set config length is > 256.
  6046. * if val is '0', then ignore this field.
  6047. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6048. * 64, 128, 256.
  6049. * If all 3 bits are set config length is > 256.
  6050. * If val is '0', then ignore this field.
  6051. * - b'25:31 - rsvd2: Reserved for future use
  6052. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6053. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6054. * If packet_type_enable_flags is '1' for MGMT type,
  6055. * monitor will ignore this bit and allow this TLV.
  6056. * If packet_type_enable_flags is '0' for MGMT type,
  6057. * monitor will use this bit to enable/disable logging
  6058. * of this TLV.
  6059. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6060. * If packet_type_enable_flags is '1' for CTRL type,
  6061. * monitor will ignore this bit and allow this TLV.
  6062. * If packet_type_enable_flags is '0' for CTRL type,
  6063. * monitor will use this bit to enable/disable logging
  6064. * of this TLV.
  6065. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6066. * If packet_type_enable_flags is '1' for DATA type,
  6067. * monitor will ignore this bit and allow this TLV.
  6068. * If packet_type_enable_flags is '0' for DATA type,
  6069. * monitor will use this bit to enable/disable logging
  6070. * of this TLV.
  6071. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6072. * If packet_type_enable_flags is '1' for MGMT type,
  6073. * monitor will ignore this bit and allow this TLV.
  6074. * If packet_type_enable_flags is '0' for MGMT type,
  6075. * monitor will use this bit to enable/disable logging
  6076. * of this TLV.
  6077. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6078. * If packet_type_enable_flags is '1' for CTRL type,
  6079. * monitor will ignore this bit and allow this TLV.
  6080. * If packet_type_enable_flags is '0' for CTRL type,
  6081. * monitor will use this bit to enable/disable logging
  6082. * of this TLV.
  6083. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6084. * If packet_type_enable_flags is '1' for DATA type,
  6085. * monitor will ignore this bit and allow this TLV.
  6086. * If packet_type_enable_flags is '0' for DATA type,
  6087. * monitor will use this bit to enable/disable logging
  6088. * of this TLV.
  6089. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6090. * If packet_type_enable_flags is '1' for MGMT type,
  6091. * monitor will ignore this bit and allow this TLV.
  6092. * If packet_type_enable_flags is '0' for MGMT type,
  6093. * monitor will use this bit to enable/disable logging
  6094. * of this TLV.
  6095. * If filter_in_TX_MPDU_START = 1 it is recommended
  6096. * to set this bit.
  6097. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6098. * If packet_type_enable_flags is '1' for CTRL type,
  6099. * monitor will ignore this bit and allow this TLV.
  6100. * If packet_type_enable_flags is '0' for CTRL type,
  6101. * monitor will use this bit to enable/disable logging
  6102. * of this TLV.
  6103. * If filter_in_TX_MPDU_START = 1 it is recommended
  6104. * to set this bit.
  6105. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6106. * If packet_type_enable_flags is '1' for DATA type,
  6107. * monitor will ignore this bit and allow this TLV.
  6108. * If packet_type_enable_flags is '0' for DATA type,
  6109. * monitor will use this bit to enable/disable logging
  6110. * of this TLV.
  6111. * If filter_in_TX_MPDU_START = 1 it is recommended
  6112. * to set this bit.
  6113. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6114. * If packet_type_enable_flags is '1' for MGMT type,
  6115. * monitor will ignore this bit and allow this TLV.
  6116. * If packet_type_enable_flags is '0' for MGMT type,
  6117. * monitor will use this bit to enable/disable logging
  6118. * of this TLV.
  6119. * If filter_in_TX_MSDU_START = 1 it is recommended
  6120. * to set this bit.
  6121. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6122. * If packet_type_enable_flags is '1' for CTRL type,
  6123. * monitor will ignore this bit and allow this TLV.
  6124. * If packet_type_enable_flags is '0' for CTRL type,
  6125. * monitor will use this bit to enable/disable logging
  6126. * of this TLV.
  6127. * If filter_in_TX_MSDU_START = 1 it is recommended
  6128. * to set this bit.
  6129. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6130. * If packet_type_enable_flags is '1' for DATA type,
  6131. * monitor will ignore this bit and allow this TLV.
  6132. * If packet_type_enable_flags is '0' for DATA type,
  6133. * monitor will use this bit to enable/disable logging
  6134. * of this TLV.
  6135. * If filter_in_TX_MSDU_START = 1 it is recommended
  6136. * to set this bit.
  6137. * b'15:31 - rsvd3: Reserved for future use
  6138. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6139. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6140. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6141. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6142. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6143. * - b'8:15 - tx_peer_entry_word_mask:
  6144. * - b'16:23 - tx_queue_ext_word_mask:
  6145. * - b'24:31 - tx_msdu_start_word_mask:
  6146. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6147. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6148. * - b'8:15 - rxpcu_user_setup_word_mask:
  6149. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6150. * MGMT, CTRL, DATA
  6151. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6152. * 0 -> MSDU level logging is enabled
  6153. * (valid only if bit is set in
  6154. * pkt_type_enable_msdu_or_mpdu_logging)
  6155. * 1 -> MPDU level logging is enabled
  6156. * (valid only if bit is set in
  6157. * pkt_type_enable_msdu_or_mpdu_logging)
  6158. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6159. * 0 -> MSDU level logging is enabled
  6160. * (valid only if bit is set in
  6161. * pkt_type_enable_msdu_or_mpdu_logging)
  6162. * 1 -> MPDU level logging is enabled
  6163. * (valid only if bit is set in
  6164. * pkt_type_enable_msdu_or_mpdu_logging)
  6165. * - b'21 - dma_mpdu_data(D) : For DATA
  6166. * 0 -> MSDU level logging is enabled
  6167. * (valid only if bit is set in
  6168. * pkt_type_enable_msdu_or_mpdu_logging)
  6169. * 1 -> MPDU level logging is enabled
  6170. * (valid only if bit is set in
  6171. * pkt_type_enable_msdu_or_mpdu_logging)
  6172. * - b'22:31 - rsvd4 for future use
  6173. */
  6174. PREPACK struct htt_tx_monitor_cfg_t {
  6175. A_UINT32 msg_type: 8,
  6176. pdev_id: 8,
  6177. ring_id: 8,
  6178. status_swap: 1,
  6179. pkt_swap: 1,
  6180. rsvd1: 6;
  6181. A_UINT32 ring_buffer_size: 16,
  6182. config_length_mgmt: 3,
  6183. config_length_ctrl: 3,
  6184. config_length_data: 3,
  6185. rsvd2: 7;
  6186. A_UINT32 pkt_type_enable_flags: 3,
  6187. filter_in_tx_mpdu_start_mgmt: 1,
  6188. filter_in_tx_mpdu_start_ctrl: 1,
  6189. filter_in_tx_mpdu_start_data: 1,
  6190. filter_in_tx_msdu_start_mgmt: 1,
  6191. filter_in_tx_msdu_start_ctrl: 1,
  6192. filter_in_tx_msdu_start_data: 1,
  6193. filter_in_tx_mpdu_end_mgmt: 1,
  6194. filter_in_tx_mpdu_end_ctrl: 1,
  6195. filter_in_tx_mpdu_end_data: 1,
  6196. filter_in_tx_msdu_end_mgmt: 1,
  6197. filter_in_tx_msdu_end_ctrl: 1,
  6198. filter_in_tx_msdu_end_data: 1,
  6199. rsvd3: 17;
  6200. A_UINT32 tlv_filter_mask_in0;
  6201. A_UINT32 tlv_filter_mask_in1;
  6202. A_UINT32 tlv_filter_mask_in2;
  6203. A_UINT32 tlv_filter_mask_in3;
  6204. A_UINT32 tx_fes_setup_word_mask: 8,
  6205. tx_peer_entry_word_mask: 8,
  6206. tx_queue_ext_word_mask: 8,
  6207. tx_msdu_start_word_mask: 8;
  6208. A_UINT32 pcu_ppdu_setup_word_mask;
  6209. A_UINT32 tx_mpdu_start_word_mask: 8,
  6210. rxpcu_user_setup_word_mask: 8,
  6211. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6212. dma_mpdu_mgmt: 1,
  6213. dma_mpdu_ctrl: 1,
  6214. dma_mpdu_data: 1,
  6215. rsvd4: 10;
  6216. } POSTPACK;
  6217. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6218. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6219. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6220. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6221. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6222. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6223. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6224. do { \
  6225. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6226. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6227. } while (0)
  6228. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6229. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6230. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6231. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6232. HTT_TX_MONITOR_CFG_RING_ID_S)
  6233. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6234. do { \
  6235. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6236. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6237. } while (0)
  6238. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6239. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6240. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6241. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6242. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6243. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6244. do { \
  6245. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6246. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6247. } while (0)
  6248. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6249. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6250. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6251. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6252. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6253. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6254. do { \
  6255. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6256. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6257. } while (0)
  6258. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6259. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6260. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6261. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6262. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6263. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6264. do { \
  6265. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6266. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6267. } while (0)
  6268. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6269. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6270. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6271. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6272. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6273. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6274. do { \
  6275. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6276. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6277. } while (0)
  6278. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6279. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6280. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6281. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6282. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6283. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6284. do { \
  6285. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6286. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6287. } while (0)
  6288. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6289. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6290. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6291. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6292. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6293. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6294. do { \
  6295. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6296. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6297. } while (0)
  6298. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6299. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6300. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6301. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6302. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6303. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6304. do { \
  6305. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6306. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6307. } while (0)
  6308. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6309. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6310. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6311. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6312. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6313. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6314. do { \
  6315. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6316. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6317. } while (0)
  6318. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6319. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6320. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6321. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6322. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6323. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6324. do { \
  6325. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6326. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6327. } while (0
  6328. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6329. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6330. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6331. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6332. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6333. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6334. do { \
  6335. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6336. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6337. } while (0)
  6338. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6339. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6340. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6341. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6342. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6343. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6344. do { \
  6345. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6346. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6347. } while (0)
  6348. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6349. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6350. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6351. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6352. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6353. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6354. do { \
  6355. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6356. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6357. } while (0
  6358. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6359. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6360. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6361. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6362. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6363. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6364. do { \
  6365. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6366. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6367. } while (0)
  6368. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6369. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6370. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6371. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6372. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6373. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6374. do { \
  6375. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6376. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6377. } while (0)
  6378. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6379. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6380. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6381. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6382. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6383. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6384. do { \
  6385. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6386. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6387. } while (0
  6388. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6389. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6390. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6391. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6392. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6393. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6394. do { \
  6395. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6396. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6397. } while (0)
  6398. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6399. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6400. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6401. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6402. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6403. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6404. do { \
  6405. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6406. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6407. } while (0)
  6408. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6409. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6410. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6411. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6412. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6413. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6414. do { \
  6415. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6416. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6417. } while (0
  6418. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6419. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6420. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6421. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6422. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6423. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6424. do { \
  6425. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6426. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6427. } while (0)
  6428. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6429. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6430. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6431. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6432. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6433. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6434. do { \
  6435. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6436. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6437. } while (0)
  6438. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6439. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6440. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6441. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6442. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6443. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6444. do { \
  6445. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6446. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6447. } while (0)
  6448. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6449. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6450. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6451. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6452. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6453. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6454. do { \
  6455. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6456. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6457. } while (0)
  6458. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6459. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6460. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6461. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6462. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6463. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6464. do { \
  6465. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6466. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6467. } while (0)
  6468. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6469. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6470. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6471. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6472. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6473. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6474. do { \
  6475. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6476. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6477. } while (0)
  6478. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6479. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6480. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6481. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6482. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6483. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6484. do { \
  6485. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6486. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6487. } while (0)
  6488. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6489. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6490. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6491. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6492. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6493. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6494. do { \
  6495. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6496. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6497. } while (0)
  6498. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6499. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6500. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6501. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6502. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6503. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6504. do { \
  6505. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6506. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6507. } while (0)
  6508. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6509. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6510. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6511. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6512. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6513. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6514. do { \
  6515. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6516. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6517. } while (0)
  6518. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6519. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6520. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6521. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6522. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6523. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6524. do { \
  6525. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6526. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6527. } while (0)
  6528. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6529. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6530. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6531. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6532. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6533. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6534. do { \
  6535. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6536. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6537. } while (0)
  6538. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6539. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6540. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6541. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6542. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6543. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6544. do { \
  6545. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6546. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6547. } while (0)
  6548. /*
  6549. * pkt_type_enable_flags
  6550. */
  6551. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6552. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6553. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6554. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6555. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6556. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6557. /*
  6558. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6559. */
  6560. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6561. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6562. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6563. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6564. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6565. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6566. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6567. do { \
  6568. HTT_CHECK_SET_VAL(httsym, value); \
  6569. (word) |= (value) << httsym##_S; \
  6570. } while (0)
  6571. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6572. (((word) & httsym##_M) >> httsym##_S)
  6573. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6574. * type -> MGMT, CTRL, DATA*/
  6575. #define htt_tx_ring_pkt_type_set( \
  6576. word, mode, type, val) \
  6577. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6578. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6579. #define htt_tx_ring_pkt_type_get( \
  6580. word, mode, type) \
  6581. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6582. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6583. /* Definition to filter in TLVs */
  6584. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6585. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6586. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6587. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6588. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6589. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6590. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6591. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6592. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6593. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6594. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6595. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6596. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6597. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6598. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6599. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6600. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6601. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6602. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6603. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6604. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6605. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6606. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6607. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6608. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6609. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6610. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6611. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6612. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6613. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6614. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6615. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6616. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6617. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6618. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6619. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6620. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6621. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6622. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6623. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6624. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6625. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6626. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6627. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6628. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6629. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6630. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6631. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6632. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6633. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6634. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6635. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6636. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6637. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6638. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6639. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6640. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6641. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6642. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6643. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6644. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6645. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6646. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6647. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  6648. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  6649. do { \
  6650. HTT_CHECK_SET_VAL(httsym, enable); \
  6651. (word) |= (enable) << httsym##_S; \
  6652. } while (0)
  6653. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  6654. (((word) & httsym##_M) >> httsym##_S)
  6655. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  6656. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  6657. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  6658. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  6659. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  6660. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  6661. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  6662. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  6663. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  6664. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  6665. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  6666. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  6667. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  6668. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  6669. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  6670. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  6671. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  6672. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  6673. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  6674. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  6675. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  6676. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  6677. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  6678. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  6679. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  6680. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  6681. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  6682. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  6683. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  6684. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  6685. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  6686. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  6687. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  6688. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  6689. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  6690. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  6691. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  6692. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  6693. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  6694. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  6695. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  6696. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  6697. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  6698. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  6699. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  6700. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  6701. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  6702. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  6703. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  6704. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  6705. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  6706. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  6707. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  6708. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  6709. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  6710. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  6711. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  6712. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  6713. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  6714. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  6715. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  6716. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  6717. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  6718. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  6719. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  6720. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  6721. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  6722. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  6723. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  6724. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  6725. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  6726. do { \
  6727. HTT_CHECK_SET_VAL(httsym, enable); \
  6728. (word) |= (enable) << httsym##_S; \
  6729. } while (0)
  6730. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  6731. (((word) & httsym##_M) >> httsym##_S)
  6732. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  6733. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  6734. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  6735. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  6736. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  6737. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  6738. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  6739. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  6740. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  6741. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  6742. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  6743. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  6744. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  6745. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  6746. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  6747. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  6748. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  6749. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  6750. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  6751. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  6752. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  6753. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  6754. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  6755. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  6756. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  6757. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  6758. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  6759. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  6760. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  6761. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  6762. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  6763. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  6764. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  6765. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  6766. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  6767. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  6768. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  6769. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  6770. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  6771. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  6772. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  6773. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  6774. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  6775. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  6776. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  6777. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  6778. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  6779. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  6780. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  6781. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  6782. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  6783. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  6784. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  6785. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  6786. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  6787. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  6788. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  6789. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  6790. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  6791. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  6792. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  6793. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  6794. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  6795. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  6796. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  6797. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  6798. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  6799. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  6800. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  6801. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  6802. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  6803. do { \
  6804. HTT_CHECK_SET_VAL(httsym, enable); \
  6805. (word) |= (enable) << httsym##_S; \
  6806. } while (0)
  6807. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  6808. (((word) & httsym##_M) >> httsym##_S)
  6809. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  6810. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  6811. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  6812. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  6813. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  6814. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  6815. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  6816. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  6817. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  6818. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  6819. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  6820. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  6821. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  6822. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  6823. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  6824. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  6825. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  6826. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  6827. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  6828. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  6829. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  6830. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  6831. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  6832. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  6833. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  6834. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  6835. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  6836. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  6837. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  6838. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  6839. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  6840. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  6841. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  6842. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  6843. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  6844. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  6845. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  6846. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  6847. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  6848. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  6849. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  6850. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  6851. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  6852. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  6853. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  6854. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  6855. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  6858. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  6859. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  6860. do { \
  6861. HTT_CHECK_SET_VAL(httsym, enable); \
  6862. (word) |= (enable) << httsym##_S; \
  6863. } while (0)
  6864. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  6865. (((word) & httsym##_M) >> httsym##_S)
  6866. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  6867. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  6868. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  6869. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  6870. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  6871. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  6872. /**
  6873. * @brief host --> target Receive Flow Steering configuration message definition
  6874. *
  6875. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  6876. *
  6877. * host --> target Receive Flow Steering configuration message definition.
  6878. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6879. * The reason for this is we want RFS to be configured and ready before MAC
  6880. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6881. *
  6882. * |31 24|23 16|15 9|8|7 0|
  6883. * |----------------+----------------+----------------+----------------|
  6884. * | reserved |E| msg type |
  6885. * |-------------------------------------------------------------------|
  6886. * Where E = RFS enable flag
  6887. *
  6888. * The RFS_CONFIG message consists of a single 4-byte word.
  6889. *
  6890. * Header fields:
  6891. * - MSG_TYPE
  6892. * Bits 7:0
  6893. * Purpose: identifies this as a RFS config msg
  6894. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  6895. * - RFS_CONFIG
  6896. * Bit 8
  6897. * Purpose: Tells target whether to enable (1) or disable (0)
  6898. * flow steering feature when sending rx indication messages to host
  6899. */
  6900. #define HTT_H2T_RFS_CONFIG_M 0x100
  6901. #define HTT_H2T_RFS_CONFIG_S 8
  6902. #define HTT_RX_RFS_CONFIG_GET(_var) \
  6903. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  6904. HTT_H2T_RFS_CONFIG_S)
  6905. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  6906. do { \
  6907. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  6908. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  6909. } while (0)
  6910. #define HTT_RFS_CFG_REQ_BYTES 4
  6911. /**
  6912. * @brief host -> target FW extended statistics retrieve
  6913. *
  6914. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  6915. *
  6916. * @details
  6917. * The following field definitions describe the format of the HTT host
  6918. * to target FW extended stats retrieve message.
  6919. * The message specifies the type of stats the host wants to retrieve.
  6920. *
  6921. * |31 24|23 16|15 8|7 0|
  6922. * |-----------------------------------------------------------|
  6923. * | reserved | stats type | pdev_mask | msg type |
  6924. * |-----------------------------------------------------------|
  6925. * | config param [0] |
  6926. * |-----------------------------------------------------------|
  6927. * | config param [1] |
  6928. * |-----------------------------------------------------------|
  6929. * | config param [2] |
  6930. * |-----------------------------------------------------------|
  6931. * | config param [3] |
  6932. * |-----------------------------------------------------------|
  6933. * | reserved |
  6934. * |-----------------------------------------------------------|
  6935. * | cookie LSBs |
  6936. * |-----------------------------------------------------------|
  6937. * | cookie MSBs |
  6938. * |-----------------------------------------------------------|
  6939. * Header fields:
  6940. * - MSG_TYPE
  6941. * Bits 7:0
  6942. * Purpose: identifies this is a extended stats upload request message
  6943. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  6944. * - PDEV_MASK
  6945. * Bits 8:15
  6946. * Purpose: identifies the mask of PDEVs to retrieve stats from
  6947. * Value: This is a overloaded field, refer to usage and interpretation of
  6948. * PDEV in interface document.
  6949. * Bit 8 : Reserved for SOC stats
  6950. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  6951. * Indicates MACID_MASK in DBS
  6952. * - STATS_TYPE
  6953. * Bits 23:16
  6954. * Purpose: identifies which FW statistics to upload
  6955. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  6956. * - Reserved
  6957. * Bits 31:24
  6958. * - CONFIG_PARAM [0]
  6959. * Bits 31:0
  6960. * Purpose: give an opaque configuration value to the specified stats type
  6961. * Value: stats-type specific configuration value
  6962. * Refer to htt_stats.h for interpretation for each stats sub_type
  6963. * - CONFIG_PARAM [1]
  6964. * Bits 31:0
  6965. * Purpose: give an opaque configuration value to the specified stats type
  6966. * Value: stats-type specific configuration value
  6967. * Refer to htt_stats.h for interpretation for each stats sub_type
  6968. * - CONFIG_PARAM [2]
  6969. * Bits 31:0
  6970. * Purpose: give an opaque configuration value to the specified stats type
  6971. * Value: stats-type specific configuration value
  6972. * Refer to htt_stats.h for interpretation for each stats sub_type
  6973. * - CONFIG_PARAM [3]
  6974. * Bits 31:0
  6975. * Purpose: give an opaque configuration value to the specified stats type
  6976. * Value: stats-type specific configuration value
  6977. * Refer to htt_stats.h for interpretation for each stats sub_type
  6978. * - Reserved [31:0] for future use.
  6979. * - COOKIE_LSBS
  6980. * Bits 31:0
  6981. * Purpose: Provide a mechanism to match a target->host stats confirmation
  6982. * message with its preceding host->target stats request message.
  6983. * Value: LSBs of the opaque cookie specified by the host-side requestor
  6984. * - COOKIE_MSBS
  6985. * Bits 31:0
  6986. * Purpose: Provide a mechanism to match a target->host stats confirmation
  6987. * message with its preceding host->target stats request message.
  6988. * Value: MSBs of the opaque cookie specified by the host-side requestor
  6989. */
  6990. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  6991. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  6992. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  6993. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  6994. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  6995. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  6996. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  6997. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  6998. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  6999. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7000. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7001. do { \
  7002. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7003. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7004. } while (0)
  7005. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7006. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7007. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7008. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7009. do { \
  7010. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7011. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7012. } while (0)
  7013. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7014. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7015. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7016. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7017. do { \
  7018. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7019. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7020. } while (0)
  7021. /**
  7022. * @brief host -> target FW PPDU_STATS request message
  7023. *
  7024. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7025. *
  7026. * @details
  7027. * The following field definitions describe the format of the HTT host
  7028. * to target FW for PPDU_STATS_CFG msg.
  7029. * The message allows the host to configure the PPDU_STATS_IND messages
  7030. * produced by the target.
  7031. *
  7032. * |31 24|23 16|15 8|7 0|
  7033. * |-----------------------------------------------------------|
  7034. * | REQ bit mask | pdev_mask | msg type |
  7035. * |-----------------------------------------------------------|
  7036. * Header fields:
  7037. * - MSG_TYPE
  7038. * Bits 7:0
  7039. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7040. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7041. * - PDEV_MASK
  7042. * Bits 8:15
  7043. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7044. * Value: This is a overloaded field, refer to usage and interpretation of
  7045. * PDEV in interface document.
  7046. * Bit 8 : Reserved for SOC stats
  7047. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7048. * Indicates MACID_MASK in DBS
  7049. * - REQ_TLV_BIT_MASK
  7050. * Bits 16:31
  7051. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7052. * needs to be included in the target's PPDU_STATS_IND messages.
  7053. * Value: refer htt_ppdu_stats_tlv_tag_t
  7054. *
  7055. */
  7056. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7057. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7058. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7059. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7060. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7061. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7062. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7063. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7064. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7065. do { \
  7066. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7067. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7068. } while (0)
  7069. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7070. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7071. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7072. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7073. do { \
  7074. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7075. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7076. } while (0)
  7077. /**
  7078. * @brief Host-->target HTT RX FSE setup message
  7079. *
  7080. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7081. *
  7082. * @details
  7083. * Through this message, the host will provide details of the flow tables
  7084. * in host DDR along with hash keys.
  7085. * This message can be sent per SOC or per PDEV, which is differentiated
  7086. * by pdev id values.
  7087. * The host will allocate flow search table and sends table size,
  7088. * physical DMA address of flow table, and hash keys to firmware to
  7089. * program into the RXOLE FSE HW block.
  7090. *
  7091. * The following field definitions describe the format of the RX FSE setup
  7092. * message sent from the host to target
  7093. *
  7094. * Header fields:
  7095. * dword0 - b'7:0 - msg_type: This will be set to
  7096. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7097. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7098. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7099. * pdev's LMAC ring.
  7100. * b'31:16 - reserved : Reserved for future use
  7101. * dword1 - b'19:0 - number of records: This field indicates the number of
  7102. * entries in the flow table. For example: 8k number of
  7103. * records is equivalent to
  7104. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7105. * b'27:20 - max search: This field specifies the skid length to FSE
  7106. * parser HW module whenever match is not found at the
  7107. * exact index pointed by hash.
  7108. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7109. * Refer htt_ip_da_sa_prefix below for more details.
  7110. * b'31:30 - reserved: Reserved for future use
  7111. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7112. * table allocated by host in DDR
  7113. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7114. * table allocated by host in DDR
  7115. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7116. * entry hashing
  7117. *
  7118. *
  7119. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7120. * |---------------------------------------------------------------|
  7121. * | reserved | pdev_id | MSG_TYPE |
  7122. * |---------------------------------------------------------------|
  7123. * |resvd|IPDSA| max_search | Number of records |
  7124. * |---------------------------------------------------------------|
  7125. * | base address lo |
  7126. * |---------------------------------------------------------------|
  7127. * | base address high |
  7128. * |---------------------------------------------------------------|
  7129. * | toeplitz key 31_0 |
  7130. * |---------------------------------------------------------------|
  7131. * | toeplitz key 63_32 |
  7132. * |---------------------------------------------------------------|
  7133. * | toeplitz key 95_64 |
  7134. * |---------------------------------------------------------------|
  7135. * | toeplitz key 127_96 |
  7136. * |---------------------------------------------------------------|
  7137. * | toeplitz key 159_128 |
  7138. * |---------------------------------------------------------------|
  7139. * | toeplitz key 191_160 |
  7140. * |---------------------------------------------------------------|
  7141. * | toeplitz key 223_192 |
  7142. * |---------------------------------------------------------------|
  7143. * | toeplitz key 255_224 |
  7144. * |---------------------------------------------------------------|
  7145. * | toeplitz key 287_256 |
  7146. * |---------------------------------------------------------------|
  7147. * | reserved | toeplitz key 314_288(26:0 bits) |
  7148. * |---------------------------------------------------------------|
  7149. * where:
  7150. * IPDSA = ip_da_sa
  7151. */
  7152. /**
  7153. * @brief: htt_ip_da_sa_prefix
  7154. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7155. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7156. * documentation per RFC3849
  7157. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7158. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7159. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7160. */
  7161. enum htt_ip_da_sa_prefix {
  7162. HTT_RX_IPV6_20010db8,
  7163. HTT_RX_IPV4_MAPPED_IPV6,
  7164. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7165. HTT_RX_IPV6_64FF9B,
  7166. };
  7167. /**
  7168. * @brief Host-->target HTT RX FISA configure and enable
  7169. *
  7170. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7171. *
  7172. * @details
  7173. * The host will send this command down to configure and enable the FISA
  7174. * operational params.
  7175. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7176. * register.
  7177. * Should configure both the MACs.
  7178. *
  7179. * dword0 - b'7:0 - msg_type:
  7180. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7181. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7182. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7183. * pdev's LMAC ring.
  7184. * b'31:16 - reserved : Reserved for future use
  7185. *
  7186. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7187. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7188. * packets. 1 flow search will be skipped
  7189. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7190. * tcp,udp packets
  7191. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7192. * calculation
  7193. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7194. * calculation
  7195. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7196. * calculation
  7197. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7198. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7199. * length
  7200. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7201. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7202. * length
  7203. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7204. * num jump
  7205. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7206. * num jump
  7207. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7208. * data type switch has happend for MPDU Sequence num jump
  7209. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7210. * for MPDU Sequence num jump
  7211. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7212. * for decrypt errors
  7213. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7214. * while aggregating a msdu
  7215. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7216. * The aggregation is done until (number of MSDUs aggregated
  7217. * < LIMIT + 1)
  7218. * b'31:18 - Reserved
  7219. *
  7220. * fisa_control_value - 32bit value FW can write to register
  7221. *
  7222. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7223. * Threshold value for FISA timeout (units are microseconds).
  7224. * When the global timestamp exceeds this threshold, FISA
  7225. * aggregation will be restarted.
  7226. * A value of 0 means timeout is disabled.
  7227. * Compare the threshold register with timestamp field in
  7228. * flow entry to generate timeout for the flow.
  7229. *
  7230. * |31 18 |17 16|15 8|7 0|
  7231. * |-------------------------------------------------------------|
  7232. * | reserved | pdev_mask | msg type |
  7233. * |-------------------------------------------------------------|
  7234. * | reserved | FISA_CTRL |
  7235. * |-------------------------------------------------------------|
  7236. * | FISA_TIMEOUT_THRESH |
  7237. * |-------------------------------------------------------------|
  7238. */
  7239. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7240. A_UINT32 msg_type:8,
  7241. pdev_id:8,
  7242. reserved0:16;
  7243. /**
  7244. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7245. * [17:0]
  7246. */
  7247. union {
  7248. /*
  7249. * fisa_control_bits structure is deprecated.
  7250. * Please use fisa_control_bits_v2 going forward.
  7251. */
  7252. struct {
  7253. A_UINT32 fisa_enable: 1,
  7254. ipsec_skip_search: 1,
  7255. nontcp_skip_search: 1,
  7256. add_ipv4_fixed_hdr_len: 1,
  7257. add_ipv6_fixed_hdr_len: 1,
  7258. add_tcp_fixed_hdr_len: 1,
  7259. add_udp_hdr_len: 1,
  7260. chksum_cum_ip_len_en: 1,
  7261. disable_tid_check: 1,
  7262. disable_ta_check: 1,
  7263. disable_qos_check: 1,
  7264. disable_raw_check: 1,
  7265. disable_decrypt_err_check: 1,
  7266. disable_msdu_drop_check: 1,
  7267. fisa_aggr_limit: 4,
  7268. reserved: 14;
  7269. } fisa_control_bits;
  7270. struct {
  7271. A_UINT32 fisa_enable: 1,
  7272. fisa_aggr_limit: 4,
  7273. reserved: 27;
  7274. } fisa_control_bits_v2;
  7275. A_UINT32 fisa_control_value;
  7276. } u_fisa_control;
  7277. /**
  7278. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7279. * timeout threshold for aggregation. Unit in usec.
  7280. * [31:0]
  7281. */
  7282. A_UINT32 fisa_timeout_threshold;
  7283. } POSTPACK;
  7284. /* DWord 0: pdev-ID */
  7285. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7286. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7287. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7288. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7289. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7290. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7291. do { \
  7292. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7293. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7294. } while (0)
  7295. /* Dword 1: fisa_control_value fisa config */
  7296. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7297. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7298. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7299. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7300. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7301. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7302. do { \
  7303. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7304. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7305. } while (0)
  7306. /* Dword 1: fisa_control_value ipsec_skip_search */
  7307. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7308. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7309. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7310. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7311. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7312. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7313. do { \
  7314. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7315. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7316. } while (0)
  7317. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7318. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7319. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7320. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7321. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7322. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7323. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7324. do { \
  7325. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7326. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7327. } while (0)
  7328. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7329. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7330. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7331. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7332. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7333. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7334. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7335. do { \
  7336. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7337. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7338. } while (0)
  7339. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7340. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7341. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7342. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7343. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7344. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7345. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7346. do { \
  7347. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7348. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7349. } while (0)
  7350. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7351. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7352. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7353. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7354. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7355. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7356. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7357. do { \
  7358. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7359. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7360. } while (0)
  7361. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7362. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7363. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7364. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7365. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7366. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7367. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7368. do { \
  7369. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7370. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7371. } while (0)
  7372. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7373. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7374. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7375. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7376. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7377. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7378. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7379. do { \
  7380. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7381. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7382. } while (0)
  7383. /* Dword 1: fisa_control_value disable_tid_check */
  7384. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7385. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7386. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7387. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7388. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7389. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7390. do { \
  7391. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7392. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7393. } while (0)
  7394. /* Dword 1: fisa_control_value disable_ta_check */
  7395. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7396. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7397. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7398. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7399. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7400. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7401. do { \
  7402. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7403. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7404. } while (0)
  7405. /* Dword 1: fisa_control_value disable_qos_check */
  7406. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7407. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7408. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7409. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7410. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7411. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7412. do { \
  7413. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7414. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7415. } while (0)
  7416. /* Dword 1: fisa_control_value disable_raw_check */
  7417. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7418. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7419. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7420. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7421. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7422. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7423. do { \
  7424. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7425. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7426. } while (0)
  7427. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7428. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7429. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7430. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7431. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7432. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7433. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7434. do { \
  7435. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7436. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7437. } while (0)
  7438. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7439. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7440. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7441. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7442. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7443. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7444. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7445. do { \
  7446. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7447. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7448. } while (0)
  7449. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7450. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7451. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7452. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7453. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7454. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7455. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7456. do { \
  7457. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7458. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7459. } while (0)
  7460. /* Dword 1: fisa_control_value fisa config */
  7461. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7462. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7463. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7464. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7465. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7466. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7467. do { \
  7468. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7469. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7470. } while (0)
  7471. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7472. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7473. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7474. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7475. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7476. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7477. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7478. do { \
  7479. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7480. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7481. } while (0)
  7482. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7483. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7484. pdev_id:8,
  7485. reserved0:16;
  7486. A_UINT32 num_records:20,
  7487. max_search:8,
  7488. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7489. reserved1:2;
  7490. A_UINT32 base_addr_lo;
  7491. A_UINT32 base_addr_hi;
  7492. A_UINT32 toeplitz31_0;
  7493. A_UINT32 toeplitz63_32;
  7494. A_UINT32 toeplitz95_64;
  7495. A_UINT32 toeplitz127_96;
  7496. A_UINT32 toeplitz159_128;
  7497. A_UINT32 toeplitz191_160;
  7498. A_UINT32 toeplitz223_192;
  7499. A_UINT32 toeplitz255_224;
  7500. A_UINT32 toeplitz287_256;
  7501. A_UINT32 toeplitz314_288:27,
  7502. reserved2:5;
  7503. } POSTPACK;
  7504. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7505. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7506. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7507. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7508. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7509. /* DWORD 0: Pdev ID */
  7510. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7511. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7512. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7513. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7514. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7515. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7516. do { \
  7517. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7518. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7519. } while (0)
  7520. /* DWORD 1:num of records */
  7521. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7522. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7523. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7524. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7525. HTT_RX_FSE_SETUP_NUM_REC_S)
  7526. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7527. do { \
  7528. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7529. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7530. } while (0)
  7531. /* DWORD 1:max_search */
  7532. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7533. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7534. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7535. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7536. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7537. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7538. do { \
  7539. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7540. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7541. } while (0)
  7542. /* DWORD 1:ip_da_sa prefix */
  7543. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7544. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7545. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7546. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7547. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7548. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7549. do { \
  7550. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7551. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7552. } while (0)
  7553. /* DWORD 2: Base Address LO */
  7554. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7555. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7556. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7557. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7558. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7559. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7560. do { \
  7561. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7562. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7563. } while (0)
  7564. /* DWORD 3: Base Address High */
  7565. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  7566. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  7567. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  7568. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  7569. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  7570. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  7571. do { \
  7572. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  7573. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  7574. } while (0)
  7575. /* DWORD 4-12: Hash Value */
  7576. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  7577. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  7578. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  7579. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  7580. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  7581. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  7582. do { \
  7583. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  7584. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  7585. } while (0)
  7586. /* DWORD 13: Hash Value 314:288 bits */
  7587. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  7588. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  7589. HTT_RX_FSE_SETUP_HASH_314_288_S)
  7590. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  7591. do { \
  7592. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  7593. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  7594. } while (0)
  7595. /**
  7596. * @brief Host-->target HTT RX FSE operation message
  7597. *
  7598. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  7599. *
  7600. * @details
  7601. * The host will send this Flow Search Engine (FSE) operation message for
  7602. * every flow add/delete operation.
  7603. * The FSE operation includes FSE full cache invalidation or individual entry
  7604. * invalidation.
  7605. * This message can be sent per SOC or per PDEV which is differentiated
  7606. * by pdev id values.
  7607. *
  7608. * |31 16|15 8|7 1|0|
  7609. * |-------------------------------------------------------------|
  7610. * | reserved | pdev_id | MSG_TYPE |
  7611. * |-------------------------------------------------------------|
  7612. * | reserved | operation |I|
  7613. * |-------------------------------------------------------------|
  7614. * | ip_src_addr_31_0 |
  7615. * |-------------------------------------------------------------|
  7616. * | ip_src_addr_63_32 |
  7617. * |-------------------------------------------------------------|
  7618. * | ip_src_addr_95_64 |
  7619. * |-------------------------------------------------------------|
  7620. * | ip_src_addr_127_96 |
  7621. * |-------------------------------------------------------------|
  7622. * | ip_dst_addr_31_0 |
  7623. * |-------------------------------------------------------------|
  7624. * | ip_dst_addr_63_32 |
  7625. * |-------------------------------------------------------------|
  7626. * | ip_dst_addr_95_64 |
  7627. * |-------------------------------------------------------------|
  7628. * | ip_dst_addr_127_96 |
  7629. * |-------------------------------------------------------------|
  7630. * | l4_dst_port | l4_src_port |
  7631. * | (32-bit SPI incase of IPsec) |
  7632. * |-------------------------------------------------------------|
  7633. * | reserved | l4_proto |
  7634. * |-------------------------------------------------------------|
  7635. *
  7636. * where I is 1-bit ipsec_valid.
  7637. *
  7638. * The following field definitions describe the format of the RX FSE operation
  7639. * message sent from the host to target for every add/delete flow entry to flow
  7640. * table.
  7641. *
  7642. * Header fields:
  7643. * dword0 - b'7:0 - msg_type: This will be set to
  7644. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  7645. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7646. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7647. * specified pdev's LMAC ring.
  7648. * b'31:16 - reserved : Reserved for future use
  7649. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  7650. * (Internet Protocol Security).
  7651. * IPsec describes the framework for providing security at
  7652. * IP layer. IPsec is defined for both versions of IP:
  7653. * IPV4 and IPV6.
  7654. * Please refer to htt_rx_flow_proto enumeration below for
  7655. * more info.
  7656. * ipsec_valid = 1 for IPSEC packets
  7657. * ipsec_valid = 0 for IP Packets
  7658. * b'7:1 - operation: This indicates types of FSE operation.
  7659. * Refer to htt_rx_fse_operation enumeration:
  7660. * 0 - No Cache Invalidation required
  7661. * 1 - Cache invalidate only one entry given by IP
  7662. * src/dest address at DWORD[2:9]
  7663. * 2 - Complete FSE Cache Invalidation
  7664. * 3 - FSE Disable
  7665. * 4 - FSE Enable
  7666. * b'31:8 - reserved: Reserved for future use
  7667. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  7668. * for per flow addition/deletion
  7669. * For IPV4 src/dest addresses, the first A_UINT32 is used
  7670. * and the subsequent 3 A_UINT32 will be padding bytes.
  7671. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  7672. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  7673. * from 0 to 65535 but only 0 to 1023 are designated as
  7674. * well-known ports. Refer to [RFC1700] for more details.
  7675. * This field is valid only if
  7676. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7677. * - L4 dest port (31:16): 16-bit Destination Port numbers
  7678. * range from 0 to 65535 but only 0 to 1023 are designated
  7679. * as well-known ports. Refer to [RFC1700] for more details.
  7680. * This field is valid only if
  7681. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7682. * - SPI (31:0): Security Parameters Index is an
  7683. * identification tag added to the header while using IPsec
  7684. * for tunneling the IP traffici.
  7685. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  7686. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  7687. * Assigned Internet Protocol Numbers.
  7688. * l4_proto numbers for standard protocol like UDP/TCP
  7689. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  7690. * l4_proto = 17 for UDP etc.
  7691. * b'31:8 - reserved: Reserved for future use.
  7692. *
  7693. */
  7694. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  7695. A_UINT32 msg_type:8,
  7696. pdev_id:8,
  7697. reserved0:16;
  7698. A_UINT32 ipsec_valid:1,
  7699. operation:7,
  7700. reserved1:24;
  7701. A_UINT32 ip_src_addr_31_0;
  7702. A_UINT32 ip_src_addr_63_32;
  7703. A_UINT32 ip_src_addr_95_64;
  7704. A_UINT32 ip_src_addr_127_96;
  7705. A_UINT32 ip_dest_addr_31_0;
  7706. A_UINT32 ip_dest_addr_63_32;
  7707. A_UINT32 ip_dest_addr_95_64;
  7708. A_UINT32 ip_dest_addr_127_96;
  7709. union {
  7710. A_UINT32 spi;
  7711. struct {
  7712. A_UINT32 l4_src_port:16,
  7713. l4_dest_port:16;
  7714. } ip;
  7715. } u;
  7716. A_UINT32 l4_proto:8,
  7717. reserved:24;
  7718. } POSTPACK;
  7719. /**
  7720. * @brief Host-->target HTT RX Full monitor mode register configuration message
  7721. *
  7722. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  7723. *
  7724. * @details
  7725. * The host will send this Full monitor mode register configuration message.
  7726. * This message can be sent per SOC or per PDEV which is differentiated
  7727. * by pdev id values.
  7728. *
  7729. * |31 16|15 11|10 8|7 3|2|1|0|
  7730. * |-------------------------------------------------------------|
  7731. * | reserved | pdev_id | MSG_TYPE |
  7732. * |-------------------------------------------------------------|
  7733. * | reserved |Release Ring |N|Z|E|
  7734. * |-------------------------------------------------------------|
  7735. *
  7736. * where E is 1-bit full monitor mode enable/disable.
  7737. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  7738. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  7739. *
  7740. * The following field definitions describe the format of the full monitor
  7741. * mode configuration message sent from the host to target for each pdev.
  7742. *
  7743. * Header fields:
  7744. * dword0 - b'7:0 - msg_type: This will be set to
  7745. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  7746. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7747. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7748. * specified pdev's LMAC ring.
  7749. * b'31:16 - reserved : Reserved for future use.
  7750. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  7751. * monitor mode rxdma register is to be enabled or disabled.
  7752. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  7753. * additional descriptors at ppdu end for zero mpdus
  7754. * enabled or disabled.
  7755. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  7756. * additional descriptors at ppdu end for non zero mpdus
  7757. * enabled or disabled.
  7758. * b'10:3 - release_ring: This indicates the destination ring
  7759. * selection for the descriptor at the end of PPDU
  7760. * 0 - REO ring select
  7761. * 1 - FW ring select
  7762. * 2 - SW ring select
  7763. * 3 - Release ring select
  7764. * Refer to htt_rx_full_mon_release_ring.
  7765. * b'31:11 - reserved for future use
  7766. */
  7767. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  7768. A_UINT32 msg_type:8,
  7769. pdev_id:8,
  7770. reserved0:16;
  7771. A_UINT32 full_monitor_mode_enable:1,
  7772. addnl_descs_zero_mpdus_end:1,
  7773. addnl_descs_non_zero_mpdus_end:1,
  7774. release_ring:8,
  7775. reserved1:21;
  7776. } POSTPACK;
  7777. /**
  7778. * Enumeration for full monitor mode destination ring select
  7779. * 0 - REO destination ring select
  7780. * 1 - FW destination ring select
  7781. * 2 - SW destination ring select
  7782. * 3 - Release destination ring select
  7783. */
  7784. enum htt_rx_full_mon_release_ring {
  7785. HTT_RX_MON_RING_REO,
  7786. HTT_RX_MON_RING_FW,
  7787. HTT_RX_MON_RING_SW,
  7788. HTT_RX_MON_RING_RELEASE,
  7789. };
  7790. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  7791. /* DWORD 0: Pdev ID */
  7792. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  7793. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  7794. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  7795. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  7796. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  7797. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  7798. do { \
  7799. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  7800. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  7801. } while (0)
  7802. /* DWORD 1:ENABLE */
  7803. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  7804. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  7805. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  7806. do { \
  7807. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  7808. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  7809. } while (0)
  7810. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  7811. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  7812. /* DWORD 1:ZERO_MPDU */
  7813. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  7814. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  7815. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  7816. do { \
  7817. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  7818. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  7819. } while (0)
  7820. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  7821. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  7822. /* DWORD 1:NON_ZERO_MPDU */
  7823. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  7824. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  7825. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  7826. do { \
  7827. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  7828. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  7829. } while (0)
  7830. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  7831. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  7832. /* DWORD 1:RELEASE_RINGS */
  7833. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  7834. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  7835. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  7836. do { \
  7837. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  7838. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  7839. } while (0)
  7840. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  7841. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  7842. /**
  7843. * Enumeration for IP Protocol or IPSEC Protocol
  7844. * IPsec describes the framework for providing security at IP layer.
  7845. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  7846. */
  7847. enum htt_rx_flow_proto {
  7848. HTT_RX_FLOW_IP_PROTO,
  7849. HTT_RX_FLOW_IPSEC_PROTO,
  7850. };
  7851. /**
  7852. * Enumeration for FSE Cache Invalidation
  7853. * 0 - No Cache Invalidation required
  7854. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  7855. * 2 - Complete FSE Cache Invalidation
  7856. * 3 - FSE Disable
  7857. * 4 - FSE Enable
  7858. */
  7859. enum htt_rx_fse_operation {
  7860. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  7861. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  7862. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  7863. HTT_RX_FSE_DISABLE,
  7864. HTT_RX_FSE_ENABLE,
  7865. };
  7866. /* DWORD 0: Pdev ID */
  7867. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  7868. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  7869. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  7870. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  7871. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  7872. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  7873. do { \
  7874. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  7875. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  7876. } while (0)
  7877. /* DWORD 1:IP PROTO or IPSEC */
  7878. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  7879. #define HTT_RX_FSE_IPSEC_VALID_S 0
  7880. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  7881. do { \
  7882. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  7883. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  7884. } while (0)
  7885. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  7886. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  7887. /* DWORD 1:FSE Operation */
  7888. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  7889. #define HTT_RX_FSE_OPERATION_S 1
  7890. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  7891. do { \
  7892. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  7893. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  7894. } while (0)
  7895. #define HTT_RX_FSE_OPERATION_GET(word) \
  7896. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  7897. /* DWORD 2-9:IP Address */
  7898. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  7899. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  7900. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  7901. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  7902. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  7903. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  7904. do { \
  7905. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  7906. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  7907. } while (0)
  7908. /* DWORD 10:Source Port Number */
  7909. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  7910. #define HTT_RX_FSE_SOURCEPORT_S 0
  7911. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  7912. do { \
  7913. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  7914. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  7915. } while (0)
  7916. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  7917. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  7918. /* DWORD 11:Destination Port Number */
  7919. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  7920. #define HTT_RX_FSE_DESTPORT_S 16
  7921. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  7922. do { \
  7923. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  7924. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  7925. } while (0)
  7926. #define HTT_RX_FSE_DESTPORT_GET(word) \
  7927. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  7928. /* DWORD 10-11:SPI (In case of IPSEC) */
  7929. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  7930. #define HTT_RX_FSE_OPERATION_SPI_S 0
  7931. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  7932. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  7933. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  7934. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  7935. do { \
  7936. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  7937. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  7938. } while (0)
  7939. /* DWORD 12:L4 PROTO */
  7940. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  7941. #define HTT_RX_FSE_L4_PROTO_S 0
  7942. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  7943. do { \
  7944. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  7945. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  7946. } while (0)
  7947. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  7948. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  7949. /**
  7950. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  7951. *
  7952. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  7953. *
  7954. * |31 24|23 |15 8|7 2|1|0|
  7955. * |----------------+----------------+----------------+----------------|
  7956. * | reserved | pdev_id | msg_type |
  7957. * |---------------------------------+----------------+----------------|
  7958. * | reserved |E|F|
  7959. * |---------------------------------+----------------+----------------|
  7960. * Where E = Configure the target to provide the 3-tuple hash value in
  7961. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  7962. * F = Configure the target to provide the 3-tuple hash value in
  7963. * flow_id_toeplitz field of rx_msdu_start tlv
  7964. *
  7965. * The following field definitions describe the format of the 3 tuple hash value
  7966. * message sent from the host to target as part of initialization sequence.
  7967. *
  7968. * Header fields:
  7969. * dword0 - b'7:0 - msg_type: This will be set to
  7970. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  7971. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7972. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7973. * specified pdev's LMAC ring.
  7974. * b'31:16 - reserved : Reserved for future use
  7975. * dword1 - b'0 - flow_id_toeplitz_field_enable
  7976. * b'1 - toeplitz_hash_2_or_4_field_enable
  7977. * b'31:2 - reserved : Reserved for future use
  7978. * ---------+------+----------------------------------------------------------
  7979. * bit1 | bit0 | Functionality
  7980. * ---------+------+----------------------------------------------------------
  7981. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  7982. * | | in flow_id_toeplitz field
  7983. * ---------+------+----------------------------------------------------------
  7984. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  7985. * | | in toeplitz_hash_2_or_4 field
  7986. * ---------+------+----------------------------------------------------------
  7987. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  7988. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  7989. * ---------+------+----------------------------------------------------------
  7990. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  7991. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  7992. * | | toeplitz_hash_2_or_4 field
  7993. *----------------------------------------------------------------------------
  7994. */
  7995. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  7996. A_UINT32 msg_type :8,
  7997. pdev_id :8,
  7998. reserved0 :16;
  7999. A_UINT32 flow_id_toeplitz_field_enable :1,
  8000. toeplitz_hash_2_or_4_field_enable :1,
  8001. reserved1 :30;
  8002. } POSTPACK;
  8003. /* DWORD0 : pdev_id configuration Macros */
  8004. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8005. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8006. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8007. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8008. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8009. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8010. do { \
  8011. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8012. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8013. } while (0)
  8014. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8015. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8016. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8017. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8018. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8019. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8020. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8021. do { \
  8022. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8023. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8024. } while (0)
  8025. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8026. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8027. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8028. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8029. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8030. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8031. do { \
  8032. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8033. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8034. } while (0)
  8035. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8036. /**
  8037. * @brief host --> target Host PA Address Size
  8038. *
  8039. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8040. *
  8041. * @details
  8042. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8043. * provide the physical start address and size of each of the memory
  8044. * areas within host DDR that the target FW may need to access.
  8045. *
  8046. * For example, the host can use this message to allow the target FW
  8047. * to set up access to the host's pools of TQM link descriptors.
  8048. * The message would appear as follows:
  8049. *
  8050. * |31 24|23 16|15 8|7 0|
  8051. * |----------------+----------------+----------------+----------------|
  8052. * | reserved | num_entries | msg_type |
  8053. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8054. * | mem area 0 size |
  8055. * |----------------+----------------+----------------+----------------|
  8056. * | mem area 0 physical_address_lo |
  8057. * |----------------+----------------+----------------+----------------|
  8058. * | mem area 0 physical_address_hi |
  8059. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8060. * | mem area 1 size |
  8061. * |----------------+----------------+----------------+----------------|
  8062. * | mem area 1 physical_address_lo |
  8063. * |----------------+----------------+----------------+----------------|
  8064. * | mem area 1 physical_address_hi |
  8065. * |----------------+----------------+----------------+----------------|
  8066. * ...
  8067. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8068. * | mem area N size |
  8069. * |----------------+----------------+----------------+----------------|
  8070. * | mem area N physical_address_lo |
  8071. * |----------------+----------------+----------------+----------------|
  8072. * | mem area N physical_address_hi |
  8073. * |----------------+----------------+----------------+----------------|
  8074. *
  8075. * The message is interpreted as follows:
  8076. * dword0 - b'0:7 - msg_type: This will be set to
  8077. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8078. * b'8:15 - number_entries: Indicated the number of host memory
  8079. * areas specified within the remainder of the message
  8080. * b'16:31 - reserved.
  8081. * dword1 - b'0:31 - memory area 0 size in bytes
  8082. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8083. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8084. * and similar for memory area 1 through memory area N.
  8085. */
  8086. PREPACK struct htt_h2t_host_paddr_size {
  8087. A_UINT32 msg_type: 8,
  8088. num_entries: 8,
  8089. reserved: 16;
  8090. } POSTPACK;
  8091. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8092. A_UINT32 size;
  8093. A_UINT32 physical_address_lo;
  8094. A_UINT32 physical_address_hi;
  8095. } POSTPACK;
  8096. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8097. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8098. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8099. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8100. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8101. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8102. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8103. do { \
  8104. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8105. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8106. } while (0)
  8107. /**
  8108. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8109. *
  8110. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8111. *
  8112. * @details
  8113. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8114. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8115. *
  8116. * The message would appear as follows:
  8117. *
  8118. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8119. * |---------------------------------+---+---+----------+-+-----------|
  8120. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8121. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8122. *
  8123. *
  8124. * The message is interpreted as follows:
  8125. * dword0 - b'0:7 - msg_type: This will be set to
  8126. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8127. * b'8 - override bit to drive MSDUs to PPE ring
  8128. * b'9:13 - REO destination ring indication
  8129. * b'14 - Multi buffer msdu override enable bit
  8130. * b'15 - Intra BSS override
  8131. * b'16 - Decap raw override
  8132. * b'17 - Decap Native wifi override
  8133. * b'18 - IP frag override
  8134. * b'19:31 - reserved
  8135. */
  8136. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8137. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8138. override: 1,
  8139. reo_destination_indication: 5,
  8140. multi_buffer_msdu_override_en: 1,
  8141. intra_bss_override: 1,
  8142. decap_raw_override: 1,
  8143. decap_nwifi_override: 1,
  8144. ip_frag_override: 1,
  8145. reserved: 13;
  8146. } POSTPACK;
  8147. /* DWORD 0: Override */
  8148. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8149. #define HTT_PPE_CFG_OVERRIDE_S 8
  8150. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8151. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8152. HTT_PPE_CFG_OVERRIDE_S)
  8153. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8154. do { \
  8155. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8156. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8157. } while (0)
  8158. /* DWORD 0: REO Destination Indication*/
  8159. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8160. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8161. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8162. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8163. HTT_PPE_CFG_REO_DEST_IND_S)
  8164. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8165. do { \
  8166. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8167. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8168. } while (0)
  8169. /* DWORD 0: Multi buffer MSDU override */
  8170. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8171. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8172. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8173. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8174. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8175. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8176. do { \
  8177. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8178. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8179. } while (0)
  8180. /* DWORD 0: Intra BSS override */
  8181. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8182. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8183. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8184. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8185. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8186. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8187. do { \
  8188. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8189. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8190. } while (0)
  8191. /* DWORD 0: Decap RAW override */
  8192. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8193. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8194. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8195. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8196. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8197. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8198. do { \
  8199. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8200. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8201. } while (0)
  8202. /* DWORD 0: Decap NWIFI override */
  8203. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8204. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8205. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8206. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8207. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8208. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8209. do { \
  8210. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8211. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8212. } while (0)
  8213. /* DWORD 0: IP frag override */
  8214. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8215. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8216. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8217. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8218. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8219. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8220. do { \
  8221. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8222. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8223. } while (0)
  8224. /*
  8225. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8226. *
  8227. * @details
  8228. * The following field definitions describe the format of the HTT host
  8229. * to target FW VDEV TX RX stats retrieve message.
  8230. * The message specifies the type of stats the host wants to retrieve.
  8231. *
  8232. * |31 27|26 25|24 17|16|15 8|7 0|
  8233. * |-----------------------------------------------------------|
  8234. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8235. * |-----------------------------------------------------------|
  8236. * | vdev_id lower bitmask |
  8237. * |-----------------------------------------------------------|
  8238. * | vdev_id upper bitmask |
  8239. * |-----------------------------------------------------------|
  8240. * Header fields:
  8241. * Where:
  8242. * dword0 - b'7:0 - msg_type: This will be set to
  8243. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8244. * b'15:8 - pdev id
  8245. * b'16(E) - Enable/Disable the vdev HW stats
  8246. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8247. * b'25:26(R) - Reset stats bits
  8248. * 0: don't reset stats
  8249. * 1: reset stats once
  8250. * 2: reset stats at the start of each periodic interval
  8251. * b'27:31 - reserved for future use
  8252. * dword1 - b'0:31 - vdev_id lower bitmask
  8253. * dword2 - b'0:31 - vdev_id upper bitmask
  8254. */
  8255. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8256. A_UINT32 msg_type :8,
  8257. pdev_id :8,
  8258. enable :1,
  8259. periodic_interval :8,
  8260. reset_stats_bits :2,
  8261. reserved0 :5;
  8262. A_UINT32 vdev_id_lower_bitmask;
  8263. A_UINT32 vdev_id_upper_bitmask;
  8264. } POSTPACK;
  8265. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8266. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8267. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8268. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8269. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8270. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8271. do { \
  8272. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8273. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8274. } while (0)
  8275. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8276. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8277. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8278. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8279. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8280. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8281. do { \
  8282. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8283. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8284. } while (0)
  8285. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8286. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8287. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8288. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8289. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8290. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8291. do { \
  8292. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8293. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8294. } while (0)
  8295. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8296. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8297. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8298. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8299. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8300. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8301. do { \
  8302. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8303. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8304. } while (0)
  8305. /*
  8306. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8307. *
  8308. * @details
  8309. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8310. * the default MSDU queues for one of the TIDs within the specified peer
  8311. * to the specified service class.
  8312. * The TID is indirectly specified - each service class is associated
  8313. * with a TID. All default MSDU queues for this peer-TID will be
  8314. * linked to the service class in question.
  8315. *
  8316. * |31 16|15 8|7 0|
  8317. * |------------------------------+--------------+--------------|
  8318. * | peer ID | svc class ID | msg type |
  8319. * |------------------------------------------------------------|
  8320. * Header fields:
  8321. * dword0 - b'7:0 - msg_type: This will be set to
  8322. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8323. * b'15:8 - service class ID
  8324. * b'31:16 - peer ID
  8325. */
  8326. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8327. A_UINT32 msg_type :8,
  8328. svc_class_id :8,
  8329. peer_id :16;
  8330. } POSTPACK;
  8331. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8332. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8333. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8334. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8335. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8336. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8337. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8338. do { \
  8339. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8340. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8341. } while (0)
  8342. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8343. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8344. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8345. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8346. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8347. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8348. do { \
  8349. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8350. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8351. } while (0)
  8352. /*
  8353. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8354. *
  8355. * @details
  8356. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8357. * remove the linkage of the specified peer-TID's MSDU queues to
  8358. * service classes.
  8359. *
  8360. * |31 16|15 8|7 0|
  8361. * |------------------------------+--------------+--------------|
  8362. * | peer ID | svc class ID | msg type |
  8363. * |------------------------------------------------------------|
  8364. * Header fields:
  8365. * dword0 - b'7:0 - msg_type: This will be set to
  8366. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8367. * b'15:8 - service class ID
  8368. * dword1 - b'31:16 - peer ID
  8369. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8370. * value for peer ID indicates that the target should
  8371. * apply the UNMAP_REQ to all peers.
  8372. */
  8373. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8374. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8375. A_UINT32 msg_type :8,
  8376. svc_class_id :8,
  8377. peer_id :16;
  8378. } POSTPACK;
  8379. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8380. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8381. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8382. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(_var) \
  8383. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8384. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8385. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8386. do { \
  8387. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8388. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8389. } while (0)
  8390. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8391. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8392. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(_var) \
  8393. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8394. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8395. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(_var, _val) \
  8396. do { \
  8397. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8398. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8399. } while (0)
  8400. /*
  8401. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8402. *
  8403. * @details
  8404. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8405. * request the target to report what service class the default MSDU queues
  8406. * of the specified TIDs within the peer are linked to.
  8407. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8408. * to report what service class (if any) the default MSDU queues for
  8409. * each of the specified TIDs are linked to.
  8410. *
  8411. * |31 16|15 8|7 0|
  8412. * |------------------------------+--------------+--------------|
  8413. * | peer ID | TID mask | msg type |
  8414. * |------------------------------------------------------------|
  8415. * Header fields:
  8416. * dword0 - b'7:0 - msg_type: This will be set to
  8417. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8418. * b'15:8 - TID mask
  8419. * dword1 - b'31:16 - peer ID
  8420. */
  8421. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8422. A_UINT32 msg_type :8,
  8423. tid_mask :8,
  8424. peer_id :16;
  8425. } POSTPACK;
  8426. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 4
  8427. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8428. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8429. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(_var) \
  8430. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8431. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8432. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(_var, _val) \
  8433. do { \
  8434. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8435. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8436. } while (0)
  8437. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8438. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8439. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(_var) \
  8440. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8441. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8442. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(_var, _val) \
  8443. do { \
  8444. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8445. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8446. } while (0)
  8447. /*=== target -> host messages ===============================================*/
  8448. enum htt_t2h_msg_type {
  8449. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  8450. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  8451. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  8452. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  8453. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  8454. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  8455. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  8456. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  8457. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  8458. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  8459. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  8460. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  8461. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  8462. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  8463. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  8464. /* only used for HL, add HTT MSG for HTT CREDIT update */
  8465. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  8466. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  8467. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  8468. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  8469. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  8470. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  8471. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  8472. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  8473. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  8474. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  8475. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  8476. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  8477. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  8478. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  8479. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  8480. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  8481. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  8482. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  8483. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  8484. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  8485. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  8486. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  8487. /* TX_OFFLOAD_DELIVER_IND:
  8488. * Forward the target's locally-generated packets to the host,
  8489. * to provide to the monitor mode interface.
  8490. */
  8491. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  8492. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  8493. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  8494. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  8495. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  8496. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  8497. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  8498. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  8499. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  8500. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e,
  8501. HTT_T2H_MSG_TYPE_TEST,
  8502. /* keep this last */
  8503. HTT_T2H_NUM_MSGS
  8504. };
  8505. /*
  8506. * HTT target to host message type -
  8507. * stored in bits 7:0 of the first word of the message
  8508. */
  8509. #define HTT_T2H_MSG_TYPE_M 0xff
  8510. #define HTT_T2H_MSG_TYPE_S 0
  8511. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  8512. do { \
  8513. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  8514. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  8515. } while (0)
  8516. #define HTT_T2H_MSG_TYPE_GET(word) \
  8517. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  8518. /**
  8519. * @brief target -> host version number confirmation message definition
  8520. *
  8521. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  8522. *
  8523. * |31 24|23 16|15 8|7 0|
  8524. * |----------------+----------------+----------------+----------------|
  8525. * | reserved | major number | minor number | msg type |
  8526. * |-------------------------------------------------------------------|
  8527. * : option request TLV (optional) |
  8528. * :...................................................................:
  8529. *
  8530. * The VER_CONF message may consist of a single 4-byte word, or may be
  8531. * extended with TLVs that specify HTT options selected by the target.
  8532. * The following option TLVs may be appended to the VER_CONF message:
  8533. * - LL_BUS_ADDR_SIZE
  8534. * - HL_SUPPRESS_TX_COMPL_IND
  8535. * - MAX_TX_QUEUE_GROUPS
  8536. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  8537. * may be appended to the VER_CONF message (but only one TLV of each type).
  8538. *
  8539. * Header fields:
  8540. * - MSG_TYPE
  8541. * Bits 7:0
  8542. * Purpose: identifies this as a version number confirmation message
  8543. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  8544. * - VER_MINOR
  8545. * Bits 15:8
  8546. * Purpose: Specify the minor number of the HTT message library version
  8547. * in use by the target firmware.
  8548. * The minor number specifies the specific revision within a range
  8549. * of fundamentally compatible HTT message definition revisions.
  8550. * Compatible revisions involve adding new messages or perhaps
  8551. * adding new fields to existing messages, in a backwards-compatible
  8552. * manner.
  8553. * Incompatible revisions involve changing the message type values,
  8554. * or redefining existing messages.
  8555. * Value: minor number
  8556. * - VER_MAJOR
  8557. * Bits 15:8
  8558. * Purpose: Specify the major number of the HTT message library version
  8559. * in use by the target firmware.
  8560. * The major number specifies the family of minor revisions that are
  8561. * fundamentally compatible with each other, but not with prior or
  8562. * later families.
  8563. * Value: major number
  8564. */
  8565. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  8566. #define HTT_VER_CONF_MINOR_S 8
  8567. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  8568. #define HTT_VER_CONF_MAJOR_S 16
  8569. #define HTT_VER_CONF_MINOR_SET(word, value) \
  8570. do { \
  8571. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  8572. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  8573. } while (0)
  8574. #define HTT_VER_CONF_MINOR_GET(word) \
  8575. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  8576. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  8577. do { \
  8578. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  8579. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  8580. } while (0)
  8581. #define HTT_VER_CONF_MAJOR_GET(word) \
  8582. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  8583. #define HTT_VER_CONF_BYTES 4
  8584. /**
  8585. * @brief - target -> host HTT Rx In order indication message
  8586. *
  8587. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  8588. *
  8589. * @details
  8590. *
  8591. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  8592. * |----------------+-------------------+---------------------+---------------|
  8593. * | peer ID | P| F| O| ext TID | msg type |
  8594. * |--------------------------------------------------------------------------|
  8595. * | MSDU count | Reserved | vdev id |
  8596. * |--------------------------------------------------------------------------|
  8597. * | MSDU 0 bus address (bits 31:0) |
  8598. #if HTT_PADDR64
  8599. * | MSDU 0 bus address (bits 63:32) |
  8600. #endif
  8601. * |--------------------------------------------------------------------------|
  8602. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  8603. * |--------------------------------------------------------------------------|
  8604. * | MSDU 1 bus address (bits 31:0) |
  8605. #if HTT_PADDR64
  8606. * | MSDU 1 bus address (bits 63:32) |
  8607. #endif
  8608. * |--------------------------------------------------------------------------|
  8609. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  8610. * |--------------------------------------------------------------------------|
  8611. */
  8612. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  8613. *
  8614. * @details
  8615. * bits
  8616. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  8617. * |-----+----+-------+--------+--------+---------+---------+-----------|
  8618. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  8619. * | | frag | | | | fail |chksum fail|
  8620. * |-----+----+-------+--------+--------+---------+---------+-----------|
  8621. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  8622. */
  8623. struct htt_rx_in_ord_paddr_ind_hdr_t
  8624. {
  8625. A_UINT32 /* word 0 */
  8626. msg_type: 8,
  8627. ext_tid: 5,
  8628. offload: 1,
  8629. frag: 1,
  8630. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  8631. peer_id: 16;
  8632. A_UINT32 /* word 1 */
  8633. vap_id: 8,
  8634. /* NOTE:
  8635. * This reserved_1 field is not truly reserved - certain targets use
  8636. * this field internally to store debug information, and do not zero
  8637. * out the contents of the field before uploading the message to the
  8638. * host. Thus, any host-target communication supported by this field
  8639. * is limited to using values that are never used by the debug
  8640. * information stored by certain targets in the reserved_1 field.
  8641. * In particular, the targets in question don't use the value 0x3
  8642. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  8643. * so this previously-unused value within these bits is available to
  8644. * use as the host / target PKT_CAPTURE_MODE flag.
  8645. */
  8646. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  8647. /* if pkt_capture_mode == 0x3, host should
  8648. * send rx frames to monitor mode interface
  8649. */
  8650. msdu_cnt: 16;
  8651. };
  8652. struct htt_rx_in_ord_paddr_ind_msdu32_t
  8653. {
  8654. A_UINT32 dma_addr;
  8655. A_UINT32
  8656. length: 16,
  8657. fw_desc: 8,
  8658. msdu_info:8;
  8659. };
  8660. struct htt_rx_in_ord_paddr_ind_msdu64_t
  8661. {
  8662. A_UINT32 dma_addr_lo;
  8663. A_UINT32 dma_addr_hi;
  8664. A_UINT32
  8665. length: 16,
  8666. fw_desc: 8,
  8667. msdu_info:8;
  8668. };
  8669. #if HTT_PADDR64
  8670. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  8671. #else
  8672. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  8673. #endif
  8674. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  8675. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  8676. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  8677. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  8678. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  8679. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  8680. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  8681. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  8682. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  8683. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  8684. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  8685. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  8686. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  8687. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  8688. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  8689. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  8690. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  8691. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  8692. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  8693. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  8694. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  8695. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  8696. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  8697. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  8698. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  8699. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  8700. /* for systems using 64-bit format for bus addresses */
  8701. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  8702. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  8703. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  8704. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  8705. /* for systems using 32-bit format for bus addresses */
  8706. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  8707. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  8708. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  8709. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  8710. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  8711. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  8712. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  8713. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  8714. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  8715. do { \
  8716. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  8717. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  8718. } while (0)
  8719. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  8720. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  8721. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  8722. do { \
  8723. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  8724. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  8725. } while (0)
  8726. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  8727. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  8728. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  8729. do { \
  8730. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  8731. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  8732. } while (0)
  8733. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  8734. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  8735. /*
  8736. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  8737. * deliver the rx frames to the monitor mode interface.
  8738. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  8739. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  8740. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  8741. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  8742. */
  8743. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  8744. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  8745. do { \
  8746. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  8747. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  8748. } while (0)
  8749. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  8750. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  8751. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  8752. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  8753. do { \
  8754. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  8755. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  8756. } while (0)
  8757. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  8758. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  8759. /* for systems using 64-bit format for bus addresses */
  8760. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  8761. do { \
  8762. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  8763. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  8764. } while (0)
  8765. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  8766. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  8767. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  8768. do { \
  8769. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  8770. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  8771. } while (0)
  8772. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  8773. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  8774. /* for systems using 32-bit format for bus addresses */
  8775. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  8776. do { \
  8777. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  8778. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  8779. } while (0)
  8780. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  8781. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  8782. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  8783. do { \
  8784. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  8785. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  8786. } while (0)
  8787. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  8788. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  8789. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  8790. do { \
  8791. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  8792. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  8793. } while (0)
  8794. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  8795. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  8796. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  8797. do { \
  8798. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  8799. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  8800. } while (0)
  8801. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  8802. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  8803. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  8804. do { \
  8805. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  8806. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  8807. } while (0)
  8808. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  8809. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  8810. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  8811. do { \
  8812. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  8813. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  8814. } while (0)
  8815. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  8816. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  8817. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  8818. do { \
  8819. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  8820. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  8821. } while (0)
  8822. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  8823. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  8824. /* definitions used within target -> host rx indication message */
  8825. PREPACK struct htt_rx_ind_hdr_prefix_t
  8826. {
  8827. A_UINT32 /* word 0 */
  8828. msg_type: 8,
  8829. ext_tid: 5,
  8830. release_valid: 1,
  8831. flush_valid: 1,
  8832. reserved0: 1,
  8833. peer_id: 16;
  8834. A_UINT32 /* word 1 */
  8835. flush_start_seq_num: 6,
  8836. flush_end_seq_num: 6,
  8837. release_start_seq_num: 6,
  8838. release_end_seq_num: 6,
  8839. num_mpdu_ranges: 8;
  8840. } POSTPACK;
  8841. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  8842. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  8843. #define HTT_TGT_RSSI_INVALID 0x80
  8844. PREPACK struct htt_rx_ppdu_desc_t
  8845. {
  8846. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  8847. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  8848. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  8849. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  8850. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  8851. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  8852. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  8853. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  8854. A_UINT32 /* word 0 */
  8855. rssi_cmb: 8,
  8856. timestamp_submicrosec: 8,
  8857. phy_err_code: 8,
  8858. phy_err: 1,
  8859. legacy_rate: 4,
  8860. legacy_rate_sel: 1,
  8861. end_valid: 1,
  8862. start_valid: 1;
  8863. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  8864. union {
  8865. A_UINT32 /* word 1 */
  8866. rssi0_pri20: 8,
  8867. rssi0_ext20: 8,
  8868. rssi0_ext40: 8,
  8869. rssi0_ext80: 8;
  8870. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  8871. } u0;
  8872. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  8873. union {
  8874. A_UINT32 /* word 2 */
  8875. rssi1_pri20: 8,
  8876. rssi1_ext20: 8,
  8877. rssi1_ext40: 8,
  8878. rssi1_ext80: 8;
  8879. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  8880. } u1;
  8881. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  8882. union {
  8883. A_UINT32 /* word 3 */
  8884. rssi2_pri20: 8,
  8885. rssi2_ext20: 8,
  8886. rssi2_ext40: 8,
  8887. rssi2_ext80: 8;
  8888. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  8889. } u2;
  8890. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  8891. union {
  8892. A_UINT32 /* word 4 */
  8893. rssi3_pri20: 8,
  8894. rssi3_ext20: 8,
  8895. rssi3_ext40: 8,
  8896. rssi3_ext80: 8;
  8897. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  8898. } u3;
  8899. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  8900. A_UINT32 tsf32; /* word 5 */
  8901. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  8902. A_UINT32 timestamp_microsec; /* word 6 */
  8903. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  8904. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  8905. A_UINT32 /* word 7 */
  8906. vht_sig_a1: 24,
  8907. preamble_type: 8;
  8908. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  8909. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  8910. A_UINT32 /* word 8 */
  8911. vht_sig_a2: 24,
  8912. /* sa_ant_matrix
  8913. * For cases where a single rx chain has options to be connected to
  8914. * different rx antennas, show which rx antennas were in use during
  8915. * receipt of a given PPDU.
  8916. * This sa_ant_matrix provides a bitmask of the antennas used while
  8917. * receiving this frame.
  8918. */
  8919. sa_ant_matrix: 8;
  8920. } POSTPACK;
  8921. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  8922. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  8923. PREPACK struct htt_rx_ind_hdr_suffix_t
  8924. {
  8925. A_UINT32 /* word 0 */
  8926. fw_rx_desc_bytes: 16,
  8927. reserved0: 16;
  8928. } POSTPACK;
  8929. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  8930. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  8931. PREPACK struct htt_rx_ind_hdr_t
  8932. {
  8933. struct htt_rx_ind_hdr_prefix_t prefix;
  8934. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  8935. struct htt_rx_ind_hdr_suffix_t suffix;
  8936. } POSTPACK;
  8937. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  8938. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  8939. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  8940. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  8941. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  8942. /*
  8943. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  8944. * the offset into the HTT rx indication message at which the
  8945. * FW rx PPDU descriptor resides
  8946. */
  8947. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  8948. /*
  8949. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  8950. * the offset into the HTT rx indication message at which the
  8951. * header suffix (FW rx MSDU byte count) resides
  8952. */
  8953. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  8954. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  8955. /*
  8956. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  8957. * the offset into the HTT rx indication message at which the per-MSDU
  8958. * information starts
  8959. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  8960. * per-MSDU information portion of the message. The per-MSDU info itself
  8961. * starts at byte 12.
  8962. */
  8963. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  8964. /**
  8965. * @brief target -> host rx indication message definition
  8966. *
  8967. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  8968. *
  8969. * @details
  8970. * The following field definitions describe the format of the rx indication
  8971. * message sent from the target to the host.
  8972. * The message consists of three major sections:
  8973. * 1. a fixed-length header
  8974. * 2. a variable-length list of firmware rx MSDU descriptors
  8975. * 3. one or more 4-octet MPDU range information elements
  8976. * The fixed length header itself has two sub-sections
  8977. * 1. the message meta-information, including identification of the
  8978. * sender and type of the received data, and a 4-octet flush/release IE
  8979. * 2. the firmware rx PPDU descriptor
  8980. *
  8981. * The format of the message is depicted below.
  8982. * in this depiction, the following abbreviations are used for information
  8983. * elements within the message:
  8984. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  8985. * elements associated with the PPDU start are valid.
  8986. * Specifically, the following fields are valid only if SV is set:
  8987. * RSSI (all variants), L, legacy rate, preamble type, service,
  8988. * VHT-SIG-A
  8989. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  8990. * elements associated with the PPDU end are valid.
  8991. * Specifically, the following fields are valid only if EV is set:
  8992. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  8993. * - L - Legacy rate selector - if legacy rates are used, this flag
  8994. * indicates whether the rate is from a CCK (L == 1) or OFDM
  8995. * (L == 0) PHY.
  8996. * - P - PHY error flag - boolean indication of whether the rx frame had
  8997. * a PHY error
  8998. *
  8999. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9000. * |----------------+-------------------+---------------------+---------------|
  9001. * | peer ID | |RV|FV| ext TID | msg type |
  9002. * |--------------------------------------------------------------------------|
  9003. * | num | release | release | flush | flush |
  9004. * | MPDU | end | start | end | start |
  9005. * | ranges | seq num | seq num | seq num | seq num |
  9006. * |==========================================================================|
  9007. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  9008. * |V|V| | rate | | | timestamp | RSSI |
  9009. * |--------------------------------------------------------------------------|
  9010. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  9011. * |--------------------------------------------------------------------------|
  9012. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  9013. * |--------------------------------------------------------------------------|
  9014. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  9015. * |--------------------------------------------------------------------------|
  9016. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  9017. * |--------------------------------------------------------------------------|
  9018. * | TSF LSBs |
  9019. * |--------------------------------------------------------------------------|
  9020. * | microsec timestamp |
  9021. * |--------------------------------------------------------------------------|
  9022. * | preamble type | HT-SIG / VHT-SIG-A1 |
  9023. * |--------------------------------------------------------------------------|
  9024. * | service | HT-SIG / VHT-SIG-A2 |
  9025. * |==========================================================================|
  9026. * | reserved | FW rx desc bytes |
  9027. * |--------------------------------------------------------------------------|
  9028. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  9029. * | desc B3 | desc B2 | desc B1 | desc B0 |
  9030. * |--------------------------------------------------------------------------|
  9031. * : : :
  9032. * |--------------------------------------------------------------------------|
  9033. * | alignment | MSDU Rx |
  9034. * | padding | desc Bn |
  9035. * |--------------------------------------------------------------------------|
  9036. * | reserved | MPDU range status | MPDU count |
  9037. * |--------------------------------------------------------------------------|
  9038. * : reserved : MPDU range status : MPDU count :
  9039. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  9040. *
  9041. * Header fields:
  9042. * - MSG_TYPE
  9043. * Bits 7:0
  9044. * Purpose: identifies this as an rx indication message
  9045. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  9046. * - EXT_TID
  9047. * Bits 12:8
  9048. * Purpose: identify the traffic ID of the rx data, including
  9049. * special "extended" TID values for multicast, broadcast, and
  9050. * non-QoS data frames
  9051. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9052. * - FLUSH_VALID (FV)
  9053. * Bit 13
  9054. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9055. * is valid
  9056. * Value:
  9057. * 1 -> flush IE is valid and needs to be processed
  9058. * 0 -> flush IE is not valid and should be ignored
  9059. * - REL_VALID (RV)
  9060. * Bit 13
  9061. * Purpose: indicate whether the release IE (start/end sequence numbers)
  9062. * is valid
  9063. * Value:
  9064. * 1 -> release IE is valid and needs to be processed
  9065. * 0 -> release IE is not valid and should be ignored
  9066. * - PEER_ID
  9067. * Bits 31:16
  9068. * Purpose: Identify, by ID, which peer sent the rx data
  9069. * Value: ID of the peer who sent the rx data
  9070. * - FLUSH_SEQ_NUM_START
  9071. * Bits 5:0
  9072. * Purpose: Indicate the start of a series of MPDUs to flush
  9073. * Not all MPDUs within this series are necessarily valid - the host
  9074. * must check each sequence number within this range to see if the
  9075. * corresponding MPDU is actually present.
  9076. * This field is only valid if the FV bit is set.
  9077. * Value:
  9078. * The sequence number for the first MPDUs to check to flush.
  9079. * The sequence number is masked by 0x3f.
  9080. * - FLUSH_SEQ_NUM_END
  9081. * Bits 11:6
  9082. * Purpose: Indicate the end of a series of MPDUs to flush
  9083. * Value:
  9084. * The sequence number one larger than the sequence number of the
  9085. * last MPDU to check to flush.
  9086. * The sequence number is masked by 0x3f.
  9087. * Not all MPDUs within this series are necessarily valid - the host
  9088. * must check each sequence number within this range to see if the
  9089. * corresponding MPDU is actually present.
  9090. * This field is only valid if the FV bit is set.
  9091. * - REL_SEQ_NUM_START
  9092. * Bits 17:12
  9093. * Purpose: Indicate the start of a series of MPDUs to release.
  9094. * All MPDUs within this series are present and valid - the host
  9095. * need not check each sequence number within this range to see if
  9096. * the corresponding MPDU is actually present.
  9097. * This field is only valid if the RV bit is set.
  9098. * Value:
  9099. * The sequence number for the first MPDUs to check to release.
  9100. * The sequence number is masked by 0x3f.
  9101. * - REL_SEQ_NUM_END
  9102. * Bits 23:18
  9103. * Purpose: Indicate the end of a series of MPDUs to release.
  9104. * Value:
  9105. * The sequence number one larger than the sequence number of the
  9106. * last MPDU to check to release.
  9107. * The sequence number is masked by 0x3f.
  9108. * All MPDUs within this series are present and valid - the host
  9109. * need not check each sequence number within this range to see if
  9110. * the corresponding MPDU is actually present.
  9111. * This field is only valid if the RV bit is set.
  9112. * - NUM_MPDU_RANGES
  9113. * Bits 31:24
  9114. * Purpose: Indicate how many ranges of MPDUs are present.
  9115. * Each MPDU range consists of a series of contiguous MPDUs within the
  9116. * rx frame sequence which all have the same MPDU status.
  9117. * Value: 1-63 (typically a small number, like 1-3)
  9118. *
  9119. * Rx PPDU descriptor fields:
  9120. * - RSSI_CMB
  9121. * Bits 7:0
  9122. * Purpose: Combined RSSI from all active rx chains, across the active
  9123. * bandwidth.
  9124. * Value: RSSI dB units w.r.t. noise floor
  9125. * - TIMESTAMP_SUBMICROSEC
  9126. * Bits 15:8
  9127. * Purpose: high-resolution timestamp
  9128. * Value:
  9129. * Sub-microsecond time of PPDU reception.
  9130. * This timestamp ranges from [0,MAC clock MHz).
  9131. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  9132. * to form a high-resolution, large range rx timestamp.
  9133. * - PHY_ERR_CODE
  9134. * Bits 23:16
  9135. * Purpose:
  9136. * If the rx frame processing resulted in a PHY error, indicate what
  9137. * type of rx PHY error occurred.
  9138. * Value:
  9139. * This field is valid if the "P" (PHY_ERR) flag is set.
  9140. * TBD: document/specify the values for this field
  9141. * - PHY_ERR
  9142. * Bit 24
  9143. * Purpose: indicate whether the rx PPDU had a PHY error
  9144. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  9145. * - LEGACY_RATE
  9146. * Bits 28:25
  9147. * Purpose:
  9148. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  9149. * specify which rate was used.
  9150. * Value:
  9151. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  9152. * flag.
  9153. * If LEGACY_RATE_SEL is 0:
  9154. * 0x8: OFDM 48 Mbps
  9155. * 0x9: OFDM 24 Mbps
  9156. * 0xA: OFDM 12 Mbps
  9157. * 0xB: OFDM 6 Mbps
  9158. * 0xC: OFDM 54 Mbps
  9159. * 0xD: OFDM 36 Mbps
  9160. * 0xE: OFDM 18 Mbps
  9161. * 0xF: OFDM 9 Mbps
  9162. * If LEGACY_RATE_SEL is 1:
  9163. * 0x8: CCK 11 Mbps long preamble
  9164. * 0x9: CCK 5.5 Mbps long preamble
  9165. * 0xA: CCK 2 Mbps long preamble
  9166. * 0xB: CCK 1 Mbps long preamble
  9167. * 0xC: CCK 11 Mbps short preamble
  9168. * 0xD: CCK 5.5 Mbps short preamble
  9169. * 0xE: CCK 2 Mbps short preamble
  9170. * - LEGACY_RATE_SEL
  9171. * Bit 29
  9172. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  9173. * Value:
  9174. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  9175. * used a legacy rate.
  9176. * 0 -> OFDM, 1 -> CCK
  9177. * - END_VALID
  9178. * Bit 30
  9179. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9180. * the start of the PPDU are valid. Specifically, the following
  9181. * fields are only valid if END_VALID is set:
  9182. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  9183. * TIMESTAMP_SUBMICROSEC
  9184. * Value:
  9185. * 0 -> rx PPDU desc end fields are not valid
  9186. * 1 -> rx PPDU desc end fields are valid
  9187. * - START_VALID
  9188. * Bit 31
  9189. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9190. * the end of the PPDU are valid. Specifically, the following
  9191. * fields are only valid if START_VALID is set:
  9192. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  9193. * VHT-SIG-A
  9194. * Value:
  9195. * 0 -> rx PPDU desc start fields are not valid
  9196. * 1 -> rx PPDU desc start fields are valid
  9197. * - RSSI0_PRI20
  9198. * Bits 7:0
  9199. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  9200. * Value: RSSI dB units w.r.t. noise floor
  9201. *
  9202. * - RSSI0_EXT20
  9203. * Bits 7:0
  9204. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  9205. * (if the rx bandwidth was >= 40 MHz)
  9206. * Value: RSSI dB units w.r.t. noise floor
  9207. * - RSSI0_EXT40
  9208. * Bits 7:0
  9209. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  9210. * (if the rx bandwidth was >= 80 MHz)
  9211. * Value: RSSI dB units w.r.t. noise floor
  9212. * - RSSI0_EXT80
  9213. * Bits 7:0
  9214. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  9215. * (if the rx bandwidth was >= 160 MHz)
  9216. * Value: RSSI dB units w.r.t. noise floor
  9217. *
  9218. * - RSSI1_PRI20
  9219. * Bits 7:0
  9220. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  9221. * Value: RSSI dB units w.r.t. noise floor
  9222. * - RSSI1_EXT20
  9223. * Bits 7:0
  9224. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  9225. * (if the rx bandwidth was >= 40 MHz)
  9226. * Value: RSSI dB units w.r.t. noise floor
  9227. * - RSSI1_EXT40
  9228. * Bits 7:0
  9229. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  9230. * (if the rx bandwidth was >= 80 MHz)
  9231. * Value: RSSI dB units w.r.t. noise floor
  9232. * - RSSI1_EXT80
  9233. * Bits 7:0
  9234. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  9235. * (if the rx bandwidth was >= 160 MHz)
  9236. * Value: RSSI dB units w.r.t. noise floor
  9237. *
  9238. * - RSSI2_PRI20
  9239. * Bits 7:0
  9240. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  9241. * Value: RSSI dB units w.r.t. noise floor
  9242. * - RSSI2_EXT20
  9243. * Bits 7:0
  9244. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  9245. * (if the rx bandwidth was >= 40 MHz)
  9246. * Value: RSSI dB units w.r.t. noise floor
  9247. * - RSSI2_EXT40
  9248. * Bits 7:0
  9249. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  9250. * (if the rx bandwidth was >= 80 MHz)
  9251. * Value: RSSI dB units w.r.t. noise floor
  9252. * - RSSI2_EXT80
  9253. * Bits 7:0
  9254. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  9255. * (if the rx bandwidth was >= 160 MHz)
  9256. * Value: RSSI dB units w.r.t. noise floor
  9257. *
  9258. * - RSSI3_PRI20
  9259. * Bits 7:0
  9260. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  9261. * Value: RSSI dB units w.r.t. noise floor
  9262. * - RSSI3_EXT20
  9263. * Bits 7:0
  9264. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  9265. * (if the rx bandwidth was >= 40 MHz)
  9266. * Value: RSSI dB units w.r.t. noise floor
  9267. * - RSSI3_EXT40
  9268. * Bits 7:0
  9269. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  9270. * (if the rx bandwidth was >= 80 MHz)
  9271. * Value: RSSI dB units w.r.t. noise floor
  9272. * - RSSI3_EXT80
  9273. * Bits 7:0
  9274. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  9275. * (if the rx bandwidth was >= 160 MHz)
  9276. * Value: RSSI dB units w.r.t. noise floor
  9277. *
  9278. * - TSF32
  9279. * Bits 31:0
  9280. * Purpose: specify the time the rx PPDU was received, in TSF units
  9281. * Value: 32 LSBs of the TSF
  9282. * - TIMESTAMP_MICROSEC
  9283. * Bits 31:0
  9284. * Purpose: specify the time the rx PPDU was received, in microsecond units
  9285. * Value: PPDU rx time, in microseconds
  9286. * - VHT_SIG_A1
  9287. * Bits 23:0
  9288. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  9289. * from the rx PPDU
  9290. * Value:
  9291. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9292. * VHT-SIG-A1 data.
  9293. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9294. * first 24 bits of the HT-SIG data.
  9295. * Otherwise, this field is invalid.
  9296. * Refer to the the 802.11 protocol for the definition of the
  9297. * HT-SIG and VHT-SIG-A1 fields
  9298. * - VHT_SIG_A2
  9299. * Bits 23:0
  9300. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  9301. * from the rx PPDU
  9302. * Value:
  9303. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9304. * VHT-SIG-A2 data.
  9305. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9306. * last 24 bits of the HT-SIG data.
  9307. * Otherwise, this field is invalid.
  9308. * Refer to the the 802.11 protocol for the definition of the
  9309. * HT-SIG and VHT-SIG-A2 fields
  9310. * - PREAMBLE_TYPE
  9311. * Bits 31:24
  9312. * Purpose: indicate the PHY format of the received burst
  9313. * Value:
  9314. * 0x4: Legacy (OFDM/CCK)
  9315. * 0x8: HT
  9316. * 0x9: HT with TxBF
  9317. * 0xC: VHT
  9318. * 0xD: VHT with TxBF
  9319. * - SERVICE
  9320. * Bits 31:24
  9321. * Purpose: TBD
  9322. * Value: TBD
  9323. *
  9324. * Rx MSDU descriptor fields:
  9325. * - FW_RX_DESC_BYTES
  9326. * Bits 15:0
  9327. * Purpose: Indicate how many bytes in the Rx indication are used for
  9328. * FW Rx descriptors
  9329. *
  9330. * Payload fields:
  9331. * - MPDU_COUNT
  9332. * Bits 7:0
  9333. * Purpose: Indicate how many sequential MPDUs share the same status.
  9334. * All MPDUs within the indicated list are from the same RA-TA-TID.
  9335. * - MPDU_STATUS
  9336. * Bits 15:8
  9337. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  9338. * received successfully.
  9339. * Value:
  9340. * 0x1: success
  9341. * 0x2: FCS error
  9342. * 0x3: duplicate error
  9343. * 0x4: replay error
  9344. * 0x5: invalid peer
  9345. */
  9346. /* header fields */
  9347. #define HTT_RX_IND_EXT_TID_M 0x1f00
  9348. #define HTT_RX_IND_EXT_TID_S 8
  9349. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  9350. #define HTT_RX_IND_FLUSH_VALID_S 13
  9351. #define HTT_RX_IND_REL_VALID_M 0x4000
  9352. #define HTT_RX_IND_REL_VALID_S 14
  9353. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  9354. #define HTT_RX_IND_PEER_ID_S 16
  9355. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  9356. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  9357. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  9358. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  9359. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  9360. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  9361. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  9362. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  9363. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  9364. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  9365. /* rx PPDU descriptor fields */
  9366. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  9367. #define HTT_RX_IND_RSSI_CMB_S 0
  9368. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  9369. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  9370. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  9371. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  9372. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  9373. #define HTT_RX_IND_PHY_ERR_S 24
  9374. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  9375. #define HTT_RX_IND_LEGACY_RATE_S 25
  9376. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  9377. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  9378. #define HTT_RX_IND_END_VALID_M 0x40000000
  9379. #define HTT_RX_IND_END_VALID_S 30
  9380. #define HTT_RX_IND_START_VALID_M 0x80000000
  9381. #define HTT_RX_IND_START_VALID_S 31
  9382. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  9383. #define HTT_RX_IND_RSSI_PRI20_S 0
  9384. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  9385. #define HTT_RX_IND_RSSI_EXT20_S 8
  9386. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  9387. #define HTT_RX_IND_RSSI_EXT40_S 16
  9388. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  9389. #define HTT_RX_IND_RSSI_EXT80_S 24
  9390. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  9391. #define HTT_RX_IND_VHT_SIG_A1_S 0
  9392. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  9393. #define HTT_RX_IND_VHT_SIG_A2_S 0
  9394. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  9395. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  9396. #define HTT_RX_IND_SERVICE_M 0xff000000
  9397. #define HTT_RX_IND_SERVICE_S 24
  9398. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  9399. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  9400. /* rx MSDU descriptor fields */
  9401. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  9402. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  9403. /* payload fields */
  9404. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  9405. #define HTT_RX_IND_MPDU_COUNT_S 0
  9406. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  9407. #define HTT_RX_IND_MPDU_STATUS_S 8
  9408. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  9409. do { \
  9410. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  9411. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  9412. } while (0)
  9413. #define HTT_RX_IND_EXT_TID_GET(word) \
  9414. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  9415. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  9416. do { \
  9417. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  9418. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  9419. } while (0)
  9420. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  9421. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  9422. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  9423. do { \
  9424. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  9425. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  9426. } while (0)
  9427. #define HTT_RX_IND_REL_VALID_GET(word) \
  9428. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  9429. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  9430. do { \
  9431. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  9432. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  9433. } while (0)
  9434. #define HTT_RX_IND_PEER_ID_GET(word) \
  9435. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  9436. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  9437. do { \
  9438. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  9439. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  9440. } while (0)
  9441. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  9442. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  9443. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  9444. do { \
  9445. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  9446. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  9447. } while (0)
  9448. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  9449. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  9450. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  9451. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  9452. do { \
  9453. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  9454. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  9455. } while (0)
  9456. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  9457. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  9458. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  9459. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  9460. do { \
  9461. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  9462. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  9463. } while (0)
  9464. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  9465. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  9466. HTT_RX_IND_REL_SEQ_NUM_START_S)
  9467. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  9468. do { \
  9469. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  9470. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  9471. } while (0)
  9472. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  9473. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  9474. HTT_RX_IND_REL_SEQ_NUM_END_S)
  9475. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  9476. do { \
  9477. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  9478. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  9479. } while (0)
  9480. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  9481. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  9482. HTT_RX_IND_NUM_MPDU_RANGES_S)
  9483. /* FW rx PPDU descriptor fields */
  9484. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  9485. do { \
  9486. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  9487. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  9488. } while (0)
  9489. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  9490. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  9491. HTT_RX_IND_RSSI_CMB_S)
  9492. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  9493. do { \
  9494. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  9495. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  9496. } while (0)
  9497. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  9498. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  9499. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  9500. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  9501. do { \
  9502. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  9503. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  9504. } while (0)
  9505. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  9506. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  9507. HTT_RX_IND_PHY_ERR_CODE_S)
  9508. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  9509. do { \
  9510. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  9511. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  9512. } while (0)
  9513. #define HTT_RX_IND_PHY_ERR_GET(word) \
  9514. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  9515. HTT_RX_IND_PHY_ERR_S)
  9516. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  9517. do { \
  9518. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  9519. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  9520. } while (0)
  9521. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  9522. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  9523. HTT_RX_IND_LEGACY_RATE_S)
  9524. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  9525. do { \
  9526. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  9527. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  9528. } while (0)
  9529. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  9530. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  9531. HTT_RX_IND_LEGACY_RATE_SEL_S)
  9532. #define HTT_RX_IND_END_VALID_SET(word, value) \
  9533. do { \
  9534. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  9535. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  9536. } while (0)
  9537. #define HTT_RX_IND_END_VALID_GET(word) \
  9538. (((word) & HTT_RX_IND_END_VALID_M) >> \
  9539. HTT_RX_IND_END_VALID_S)
  9540. #define HTT_RX_IND_START_VALID_SET(word, value) \
  9541. do { \
  9542. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  9543. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  9544. } while (0)
  9545. #define HTT_RX_IND_START_VALID_GET(word) \
  9546. (((word) & HTT_RX_IND_START_VALID_M) >> \
  9547. HTT_RX_IND_START_VALID_S)
  9548. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  9549. do { \
  9550. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  9551. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  9552. } while (0)
  9553. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  9554. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  9555. HTT_RX_IND_RSSI_PRI20_S)
  9556. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  9557. do { \
  9558. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  9559. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  9560. } while (0)
  9561. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  9562. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  9563. HTT_RX_IND_RSSI_EXT20_S)
  9564. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  9565. do { \
  9566. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  9567. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  9568. } while (0)
  9569. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  9570. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  9571. HTT_RX_IND_RSSI_EXT40_S)
  9572. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  9573. do { \
  9574. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  9575. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  9576. } while (0)
  9577. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  9578. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  9579. HTT_RX_IND_RSSI_EXT80_S)
  9580. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  9581. do { \
  9582. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  9583. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  9584. } while (0)
  9585. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  9586. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  9587. HTT_RX_IND_VHT_SIG_A1_S)
  9588. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  9589. do { \
  9590. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  9591. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  9592. } while (0)
  9593. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  9594. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  9595. HTT_RX_IND_VHT_SIG_A2_S)
  9596. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  9597. do { \
  9598. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  9599. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  9600. } while (0)
  9601. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  9602. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  9603. HTT_RX_IND_PREAMBLE_TYPE_S)
  9604. #define HTT_RX_IND_SERVICE_SET(word, value) \
  9605. do { \
  9606. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  9607. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  9608. } while (0)
  9609. #define HTT_RX_IND_SERVICE_GET(word) \
  9610. (((word) & HTT_RX_IND_SERVICE_M) >> \
  9611. HTT_RX_IND_SERVICE_S)
  9612. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  9613. do { \
  9614. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  9615. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  9616. } while (0)
  9617. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  9618. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  9619. HTT_RX_IND_SA_ANT_MATRIX_S)
  9620. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  9621. do { \
  9622. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  9623. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  9624. } while (0)
  9625. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  9626. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  9627. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  9628. do { \
  9629. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  9630. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  9631. } while (0)
  9632. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  9633. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  9634. #define HTT_RX_IND_HL_BYTES \
  9635. (HTT_RX_IND_HDR_BYTES + \
  9636. 4 /* single FW rx MSDU descriptor */ + \
  9637. 4 /* single MPDU range information element */)
  9638. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  9639. /* Could we use one macro entry? */
  9640. #define HTT_WORD_SET(word, field, value) \
  9641. do { \
  9642. HTT_CHECK_SET_VAL(field, value); \
  9643. (word) |= ((value) << field ## _S); \
  9644. } while (0)
  9645. #define HTT_WORD_GET(word, field) \
  9646. (((word) & field ## _M) >> field ## _S)
  9647. PREPACK struct hl_htt_rx_ind_base {
  9648. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  9649. } POSTPACK;
  9650. /*
  9651. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  9652. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  9653. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  9654. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  9655. * htt_rx_ind_hl_rx_desc_t.
  9656. */
  9657. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  9658. struct htt_rx_ind_hl_rx_desc_t {
  9659. A_UINT8 ver;
  9660. A_UINT8 len;
  9661. struct {
  9662. A_UINT8
  9663. first_msdu: 1,
  9664. last_msdu: 1,
  9665. c3_failed: 1,
  9666. c4_failed: 1,
  9667. ipv6: 1,
  9668. tcp: 1,
  9669. udp: 1,
  9670. reserved: 1;
  9671. } flags;
  9672. /* NOTE: no reserved space - don't append any new fields here */
  9673. };
  9674. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  9675. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9676. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  9677. #define HTT_RX_IND_HL_RX_DESC_VER 0
  9678. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  9679. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9680. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  9681. #define HTT_RX_IND_HL_FLAG_OFFSET \
  9682. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9683. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  9684. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  9685. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  9686. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  9687. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  9688. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  9689. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  9690. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  9691. /* This structure is used in HL, the basic descriptor information
  9692. * used by host. the structure is translated by FW from HW desc
  9693. * or generated by FW. But in HL monitor mode, the host would use
  9694. * the same structure with LL.
  9695. */
  9696. PREPACK struct hl_htt_rx_desc_base {
  9697. A_UINT32
  9698. seq_num:12,
  9699. encrypted:1,
  9700. chan_info_present:1,
  9701. resv0:2,
  9702. mcast_bcast:1,
  9703. fragment:1,
  9704. key_id_oct:8,
  9705. resv1:6;
  9706. A_UINT32
  9707. pn_31_0;
  9708. union {
  9709. struct {
  9710. A_UINT16 pn_47_32;
  9711. A_UINT16 pn_63_48;
  9712. } pn16;
  9713. A_UINT32 pn_63_32;
  9714. } u0;
  9715. A_UINT32
  9716. pn_95_64;
  9717. A_UINT32
  9718. pn_127_96;
  9719. } POSTPACK;
  9720. /*
  9721. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  9722. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  9723. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  9724. * Please see htt_chan_change_t for description of the fields.
  9725. */
  9726. PREPACK struct htt_chan_info_t
  9727. {
  9728. A_UINT32 primary_chan_center_freq_mhz: 16,
  9729. contig_chan1_center_freq_mhz: 16;
  9730. A_UINT32 contig_chan2_center_freq_mhz: 16,
  9731. phy_mode: 8,
  9732. reserved: 8;
  9733. } POSTPACK;
  9734. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  9735. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  9736. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  9737. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  9738. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  9739. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  9740. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  9741. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  9742. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  9743. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  9744. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  9745. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  9746. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  9747. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  9748. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  9749. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  9750. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  9751. /* Channel information */
  9752. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  9753. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  9754. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  9755. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  9756. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  9757. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  9758. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  9759. #define HTT_CHAN_INFO_PHY_MODE_S 16
  9760. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  9761. do { \
  9762. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  9763. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  9764. } while (0)
  9765. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  9766. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  9767. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  9768. do { \
  9769. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  9770. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  9771. } while (0)
  9772. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  9773. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  9774. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  9775. do { \
  9776. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  9777. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  9778. } while (0)
  9779. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  9780. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  9781. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  9782. do { \
  9783. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  9784. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  9785. } while (0)
  9786. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  9787. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  9788. /*
  9789. * @brief target -> host message definition for FW offloaded pkts
  9790. *
  9791. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  9792. *
  9793. * @details
  9794. * The following field definitions describe the format of the firmware
  9795. * offload deliver message sent from the target to the host.
  9796. *
  9797. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  9798. *
  9799. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  9800. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  9801. * | reserved_1 | msg type |
  9802. * |--------------------------------------------------------------------------|
  9803. * | phy_timestamp_l32 |
  9804. * |--------------------------------------------------------------------------|
  9805. * | WORD2 (see below) |
  9806. * |--------------------------------------------------------------------------|
  9807. * | seqno | framectrl |
  9808. * |--------------------------------------------------------------------------|
  9809. * | reserved_3 | vdev_id | tid_num|
  9810. * |--------------------------------------------------------------------------|
  9811. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  9812. * |--------------------------------------------------------------------------|
  9813. *
  9814. * where:
  9815. * STAT = status
  9816. * F = format (802.3 vs. 802.11)
  9817. *
  9818. * definition for word 2
  9819. *
  9820. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  9821. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  9822. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  9823. * |--------------------------------------------------------------------------|
  9824. *
  9825. * where:
  9826. * PR = preamble
  9827. * BF = beamformed
  9828. */
  9829. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  9830. {
  9831. A_UINT32 /* word 0 */
  9832. msg_type:8, /* [ 7: 0] */
  9833. reserved_1:24; /* [31: 8] */
  9834. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  9835. A_UINT32 /* word 2 */
  9836. /* preamble:
  9837. * 0-OFDM,
  9838. * 1-CCk,
  9839. * 2-HT,
  9840. * 3-VHT
  9841. */
  9842. preamble: 2, /* [1:0] */
  9843. /* mcs:
  9844. * In case of HT preamble interpret
  9845. * MCS along with NSS.
  9846. * Valid values for HT are 0 to 7.
  9847. * HT mcs 0 with NSS 2 is mcs 8.
  9848. * Valid values for VHT are 0 to 9.
  9849. */
  9850. mcs: 4, /* [5:2] */
  9851. /* rate:
  9852. * This is applicable only for
  9853. * CCK and OFDM preamble type
  9854. * rate 0: OFDM 48 Mbps,
  9855. * 1: OFDM 24 Mbps,
  9856. * 2: OFDM 12 Mbps
  9857. * 3: OFDM 6 Mbps
  9858. * 4: OFDM 54 Mbps
  9859. * 5: OFDM 36 Mbps
  9860. * 6: OFDM 18 Mbps
  9861. * 7: OFDM 9 Mbps
  9862. * rate 0: CCK 11 Mbps Long
  9863. * 1: CCK 5.5 Mbps Long
  9864. * 2: CCK 2 Mbps Long
  9865. * 3: CCK 1 Mbps Long
  9866. * 4: CCK 11 Mbps Short
  9867. * 5: CCK 5.5 Mbps Short
  9868. * 6: CCK 2 Mbps Short
  9869. */
  9870. rate : 3, /* [ 8: 6] */
  9871. rssi : 8, /* [16: 9] units=dBm */
  9872. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9873. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9874. stbc : 1, /* [22] */
  9875. sgi : 1, /* [23] */
  9876. ldpc : 1, /* [24] */
  9877. beamformed: 1, /* [25] */
  9878. reserved_2: 6; /* [31:26] */
  9879. A_UINT32 /* word 3 */
  9880. framectrl:16, /* [15: 0] */
  9881. seqno:16; /* [31:16] */
  9882. A_UINT32 /* word 4 */
  9883. tid_num:5, /* [ 4: 0] actual TID number */
  9884. vdev_id:8, /* [12: 5] */
  9885. reserved_3:19; /* [31:13] */
  9886. A_UINT32 /* word 5 */
  9887. /* status:
  9888. * 0: tx_ok
  9889. * 1: retry
  9890. * 2: drop
  9891. * 3: filtered
  9892. * 4: abort
  9893. * 5: tid delete
  9894. * 6: sw abort
  9895. * 7: dropped by peer migration
  9896. */
  9897. status:3, /* [2:0] */
  9898. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  9899. tx_mpdu_bytes:16, /* [19:4] */
  9900. /* Indicates retry count of offloaded/local generated Data tx frames */
  9901. tx_retry_cnt:6, /* [25:20] */
  9902. reserved_4:6; /* [31:26] */
  9903. } POSTPACK;
  9904. /* FW offload deliver ind message header fields */
  9905. /* DWORD one */
  9906. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  9907. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  9908. /* DWORD two */
  9909. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  9910. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  9911. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  9912. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  9913. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  9914. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  9915. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  9916. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  9917. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  9918. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  9919. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  9920. #define HTT_FW_OFFLOAD_IND_BW_S 19
  9921. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  9922. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  9923. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  9924. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  9925. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  9926. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  9927. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  9928. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  9929. /* DWORD three*/
  9930. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  9931. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  9932. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  9933. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  9934. /* DWORD four */
  9935. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  9936. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  9937. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  9938. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  9939. /* DWORD five */
  9940. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  9941. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  9942. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  9943. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  9944. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  9945. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  9946. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  9947. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  9948. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  9949. do { \
  9950. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  9951. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  9952. } while (0)
  9953. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  9954. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  9955. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  9956. do { \
  9957. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  9958. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  9959. } while (0)
  9960. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  9961. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  9962. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  9963. do { \
  9964. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  9965. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  9966. } while (0)
  9967. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  9968. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  9969. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  9970. do { \
  9971. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  9972. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  9973. } while (0)
  9974. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  9975. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  9976. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  9977. do { \
  9978. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  9979. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  9980. } while (0)
  9981. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  9982. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  9983. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  9984. do { \
  9985. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  9986. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  9987. } while (0)
  9988. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  9989. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  9990. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  9991. do { \
  9992. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  9993. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  9994. } while (0)
  9995. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  9996. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  9997. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  9998. do { \
  9999. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  10000. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  10001. } while (0)
  10002. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  10003. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  10004. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  10005. do { \
  10006. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  10007. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  10008. } while (0)
  10009. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  10010. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  10011. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  10012. do { \
  10013. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  10014. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  10015. } while (0)
  10016. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  10017. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  10018. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  10019. do { \
  10020. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  10021. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  10022. } while (0)
  10023. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  10024. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  10025. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  10026. do { \
  10027. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  10028. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  10029. } while (0)
  10030. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  10031. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  10032. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  10033. do { \
  10034. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  10035. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  10036. } while (0)
  10037. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  10038. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  10039. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  10040. do { \
  10041. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  10042. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  10043. } while (0)
  10044. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  10045. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  10046. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  10047. do { \
  10048. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  10049. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  10050. } while (0)
  10051. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  10052. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  10053. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  10054. do { \
  10055. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  10056. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  10057. } while (0)
  10058. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  10059. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  10060. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  10061. do { \
  10062. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  10063. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  10064. } while (0)
  10065. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  10066. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  10067. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  10068. do { \
  10069. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  10070. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  10071. } while (0)
  10072. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  10073. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  10074. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  10075. do { \
  10076. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  10077. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  10078. } while (0)
  10079. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  10080. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  10081. /*
  10082. * @brief target -> host rx reorder flush message definition
  10083. *
  10084. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  10085. *
  10086. * @details
  10087. * The following field definitions describe the format of the rx flush
  10088. * message sent from the target to the host.
  10089. * The message consists of a 4-octet header, followed by one or more
  10090. * 4-octet payload information elements.
  10091. *
  10092. * |31 24|23 8|7 0|
  10093. * |--------------------------------------------------------------|
  10094. * | TID | peer ID | msg type |
  10095. * |--------------------------------------------------------------|
  10096. * | seq num end | seq num start | MPDU status | reserved |
  10097. * |--------------------------------------------------------------|
  10098. * First DWORD:
  10099. * - MSG_TYPE
  10100. * Bits 7:0
  10101. * Purpose: identifies this as an rx flush message
  10102. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  10103. * - PEER_ID
  10104. * Bits 23:8 (only bits 18:8 actually used)
  10105. * Purpose: identify which peer's rx data is being flushed
  10106. * Value: (rx) peer ID
  10107. * - TID
  10108. * Bits 31:24 (only bits 27:24 actually used)
  10109. * Purpose: Specifies which traffic identifier's rx data is being flushed
  10110. * Value: traffic identifier
  10111. * Second DWORD:
  10112. * - MPDU_STATUS
  10113. * Bits 15:8
  10114. * Purpose:
  10115. * Indicate whether the flushed MPDUs should be discarded or processed.
  10116. * Value:
  10117. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  10118. * stages of rx processing
  10119. * other: discard the MPDUs
  10120. * It is anticipated that flush messages will always have
  10121. * MPDU status == 1, but the status flag is included for
  10122. * flexibility.
  10123. * - SEQ_NUM_START
  10124. * Bits 23:16
  10125. * Purpose:
  10126. * Indicate the start of a series of consecutive MPDUs being flushed.
  10127. * Not all MPDUs within this range are necessarily valid - the host
  10128. * must check each sequence number within this range to see if the
  10129. * corresponding MPDU is actually present.
  10130. * Value:
  10131. * The sequence number for the first MPDU in the sequence.
  10132. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10133. * - SEQ_NUM_END
  10134. * Bits 30:24
  10135. * Purpose:
  10136. * Indicate the end of a series of consecutive MPDUs being flushed.
  10137. * Value:
  10138. * The sequence number one larger than the sequence number of the
  10139. * last MPDU being flushed.
  10140. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10141. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  10142. * are to be released for further rx processing.
  10143. * Not all MPDUs within this range are necessarily valid - the host
  10144. * must check each sequence number within this range to see if the
  10145. * corresponding MPDU is actually present.
  10146. */
  10147. /* first DWORD */
  10148. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  10149. #define HTT_RX_FLUSH_PEER_ID_S 8
  10150. #define HTT_RX_FLUSH_TID_M 0xff000000
  10151. #define HTT_RX_FLUSH_TID_S 24
  10152. /* second DWORD */
  10153. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  10154. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  10155. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  10156. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  10157. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  10158. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  10159. #define HTT_RX_FLUSH_BYTES 8
  10160. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  10161. do { \
  10162. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  10163. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  10164. } while (0)
  10165. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  10166. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  10167. #define HTT_RX_FLUSH_TID_SET(word, value) \
  10168. do { \
  10169. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  10170. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  10171. } while (0)
  10172. #define HTT_RX_FLUSH_TID_GET(word) \
  10173. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  10174. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  10175. do { \
  10176. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  10177. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  10178. } while (0)
  10179. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  10180. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  10181. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  10182. do { \
  10183. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  10184. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  10185. } while (0)
  10186. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  10187. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  10188. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  10189. do { \
  10190. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  10191. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  10192. } while (0)
  10193. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  10194. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  10195. /*
  10196. * @brief target -> host rx pn check indication message
  10197. *
  10198. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  10199. *
  10200. * @details
  10201. * The following field definitions describe the format of the Rx PN check
  10202. * indication message sent from the target to the host.
  10203. * The message consists of a 4-octet header, followed by the start and
  10204. * end sequence numbers to be released, followed by the PN IEs. Each PN
  10205. * IE is one octet containing the sequence number that failed the PN
  10206. * check.
  10207. *
  10208. * |31 24|23 8|7 0|
  10209. * |--------------------------------------------------------------|
  10210. * | TID | peer ID | msg type |
  10211. * |--------------------------------------------------------------|
  10212. * | Reserved | PN IE count | seq num end | seq num start|
  10213. * |--------------------------------------------------------------|
  10214. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  10215. * |--------------------------------------------------------------|
  10216. * First DWORD:
  10217. * - MSG_TYPE
  10218. * Bits 7:0
  10219. * Purpose: Identifies this as an rx pn check indication message
  10220. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  10221. * - PEER_ID
  10222. * Bits 23:8 (only bits 18:8 actually used)
  10223. * Purpose: identify which peer
  10224. * Value: (rx) peer ID
  10225. * - TID
  10226. * Bits 31:24 (only bits 27:24 actually used)
  10227. * Purpose: identify traffic identifier
  10228. * Value: traffic identifier
  10229. * Second DWORD:
  10230. * - SEQ_NUM_START
  10231. * Bits 7:0
  10232. * Purpose:
  10233. * Indicates the starting sequence number of the MPDU in this
  10234. * series of MPDUs that went though PN check.
  10235. * Value:
  10236. * The sequence number for the first MPDU in the sequence.
  10237. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10238. * - SEQ_NUM_END
  10239. * Bits 15:8
  10240. * Purpose:
  10241. * Indicates the ending sequence number of the MPDU in this
  10242. * series of MPDUs that went though PN check.
  10243. * Value:
  10244. * The sequence number one larger then the sequence number of the last
  10245. * MPDU being flushed.
  10246. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10247. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  10248. * for invalid PN numbers and are ready to be released for further processing.
  10249. * Not all MPDUs within this range are necessarily valid - the host
  10250. * must check each sequence number within this range to see if the
  10251. * corresponding MPDU is actually present.
  10252. * - PN_IE_COUNT
  10253. * Bits 23:16
  10254. * Purpose:
  10255. * Used to determine the variable number of PN information elements in this
  10256. * message
  10257. *
  10258. * PN information elements:
  10259. * - PN_IE_x-
  10260. * Purpose:
  10261. * Each PN information element contains the sequence number of the MPDU that
  10262. * has failed the target PN check.
  10263. * Value:
  10264. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  10265. * that failed the PN check.
  10266. */
  10267. /* first DWORD */
  10268. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  10269. #define HTT_RX_PN_IND_PEER_ID_S 8
  10270. #define HTT_RX_PN_IND_TID_M 0xff000000
  10271. #define HTT_RX_PN_IND_TID_S 24
  10272. /* second DWORD */
  10273. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  10274. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  10275. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  10276. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  10277. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  10278. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  10279. #define HTT_RX_PN_IND_BYTES 8
  10280. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  10281. do { \
  10282. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  10283. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  10284. } while (0)
  10285. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  10286. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  10287. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  10288. do { \
  10289. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  10290. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  10291. } while (0)
  10292. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  10293. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  10294. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  10295. do { \
  10296. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  10297. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  10298. } while (0)
  10299. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  10300. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  10301. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  10302. do { \
  10303. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  10304. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  10305. } while (0)
  10306. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  10307. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  10308. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  10309. do { \
  10310. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  10311. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  10312. } while (0)
  10313. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  10314. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  10315. /*
  10316. * @brief target -> host rx offload deliver message for LL system
  10317. *
  10318. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  10319. *
  10320. * @details
  10321. * In a low latency system this message is sent whenever the offload
  10322. * manager flushes out the packets it has coalesced in its coalescing buffer.
  10323. * The DMA of the actual packets into host memory is done before sending out
  10324. * this message. This message indicates only how many MSDUs to reap. The
  10325. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  10326. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  10327. * DMA'd by the MAC directly into host memory these packets do not contain
  10328. * the MAC descriptors in the header portion of the packet. Instead they contain
  10329. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  10330. * message, the packets are delivered directly to the NW stack without going
  10331. * through the regular reorder buffering and PN checking path since it has
  10332. * already been done in target.
  10333. *
  10334. * |31 24|23 16|15 8|7 0|
  10335. * |-----------------------------------------------------------------------|
  10336. * | Total MSDU count | reserved | msg type |
  10337. * |-----------------------------------------------------------------------|
  10338. *
  10339. * @brief target -> host rx offload deliver message for HL system
  10340. *
  10341. * @details
  10342. * In a high latency system this message is sent whenever the offload manager
  10343. * flushes out the packets it has coalesced in its coalescing buffer. The
  10344. * actual packets are also carried along with this message. When the host
  10345. * receives this message, it is expected to deliver these packets to the NW
  10346. * stack directly instead of routing them through the reorder buffering and
  10347. * PN checking path since it has already been done in target.
  10348. *
  10349. * |31 24|23 16|15 8|7 0|
  10350. * |-----------------------------------------------------------------------|
  10351. * | Total MSDU count | reserved | msg type |
  10352. * |-----------------------------------------------------------------------|
  10353. * | peer ID | MSDU length |
  10354. * |-----------------------------------------------------------------------|
  10355. * | MSDU payload | FW Desc | tid | vdev ID |
  10356. * |-----------------------------------------------------------------------|
  10357. * | MSDU payload contd. |
  10358. * |-----------------------------------------------------------------------|
  10359. * | peer ID | MSDU length |
  10360. * |-----------------------------------------------------------------------|
  10361. * | MSDU payload | FW Desc | tid | vdev ID |
  10362. * |-----------------------------------------------------------------------|
  10363. * | MSDU payload contd. |
  10364. * |-----------------------------------------------------------------------|
  10365. *
  10366. */
  10367. /* first DWORD */
  10368. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  10369. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  10370. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  10371. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  10372. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  10373. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  10374. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  10375. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  10376. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  10377. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  10378. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  10379. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  10380. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  10381. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  10382. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  10383. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  10384. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  10385. do { \
  10386. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  10387. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  10388. } while (0)
  10389. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  10390. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  10391. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  10392. do { \
  10393. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  10394. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  10395. } while (0)
  10396. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  10397. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  10398. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  10399. do { \
  10400. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  10401. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  10402. } while (0)
  10403. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  10404. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  10405. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  10406. do { \
  10407. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  10408. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  10409. } while (0)
  10410. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  10411. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  10412. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  10413. do { \
  10414. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  10415. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  10416. } while (0)
  10417. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  10418. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  10419. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  10420. do { \
  10421. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  10422. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  10423. } while (0)
  10424. /**
  10425. * @brief target -> host rx peer map/unmap message definition
  10426. *
  10427. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  10428. *
  10429. * @details
  10430. * The following diagram shows the format of the rx peer map message sent
  10431. * from the target to the host. This layout assumes the target operates
  10432. * as little-endian.
  10433. *
  10434. * This message always contains a SW peer ID. The main purpose of the
  10435. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10436. * with, so that the host can use that peer ID to determine which peer
  10437. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10438. * other purposes, such as identifying during tx completions which peer
  10439. * the tx frames in question were transmitted to.
  10440. *
  10441. * In certain generations of chips, the peer map message also contains
  10442. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  10443. * to identify which peer the frame needs to be forwarded to (i.e. the
  10444. * peer assocated with the Destination MAC Address within the packet),
  10445. * and particularly which vdev needs to transmit the frame (for cases
  10446. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  10447. * meaning as AST_INDEX_0.
  10448. * This DA-based peer ID that is provided for certain rx frames
  10449. * (the rx frames that need to be re-transmitted as tx frames)
  10450. * is the ID that the HW uses for referring to the peer in question,
  10451. * rather than the peer ID that the SW+FW use to refer to the peer.
  10452. *
  10453. *
  10454. * |31 24|23 16|15 8|7 0|
  10455. * |-----------------------------------------------------------------------|
  10456. * | SW peer ID | VDEV ID | msg type |
  10457. * |-----------------------------------------------------------------------|
  10458. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10459. * |-----------------------------------------------------------------------|
  10460. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10461. * |-----------------------------------------------------------------------|
  10462. *
  10463. *
  10464. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  10465. *
  10466. * The following diagram shows the format of the rx peer unmap message sent
  10467. * from the target to the host.
  10468. *
  10469. * |31 24|23 16|15 8|7 0|
  10470. * |-----------------------------------------------------------------------|
  10471. * | SW peer ID | VDEV ID | msg type |
  10472. * |-----------------------------------------------------------------------|
  10473. *
  10474. * The following field definitions describe the format of the rx peer map
  10475. * and peer unmap messages sent from the target to the host.
  10476. * - MSG_TYPE
  10477. * Bits 7:0
  10478. * Purpose: identifies this as an rx peer map or peer unmap message
  10479. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  10480. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  10481. * - VDEV_ID
  10482. * Bits 15:8
  10483. * Purpose: Indicates which virtual device the peer is associated
  10484. * with.
  10485. * Value: vdev ID (used in the host to look up the vdev object)
  10486. * - PEER_ID (a.k.a. SW_PEER_ID)
  10487. * Bits 31:16
  10488. * Purpose: The peer ID (index) that WAL is allocating (map) or
  10489. * freeing (unmap)
  10490. * Value: (rx) peer ID
  10491. * - MAC_ADDR_L32 (peer map only)
  10492. * Bits 31:0
  10493. * Purpose: Identifies which peer node the peer ID is for.
  10494. * Value: lower 4 bytes of peer node's MAC address
  10495. * - MAC_ADDR_U16 (peer map only)
  10496. * Bits 15:0
  10497. * Purpose: Identifies which peer node the peer ID is for.
  10498. * Value: upper 2 bytes of peer node's MAC address
  10499. * - HW_PEER_ID
  10500. * Bits 31:16
  10501. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10502. * address, so for rx frames marked for rx --> tx forwarding, the
  10503. * host can determine from the HW peer ID provided as meta-data with
  10504. * the rx frame which peer the frame is supposed to be forwarded to.
  10505. * Value: ID used by the MAC HW to identify the peer
  10506. */
  10507. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  10508. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  10509. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  10510. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  10511. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  10512. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  10513. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  10514. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  10515. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  10516. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  10517. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  10518. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  10519. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  10520. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  10521. do { \
  10522. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  10523. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  10524. } while (0)
  10525. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  10526. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  10527. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  10528. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  10529. do { \
  10530. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  10531. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  10532. } while (0)
  10533. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  10534. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  10535. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  10536. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  10537. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  10538. do { \
  10539. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  10540. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  10541. } while (0)
  10542. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  10543. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  10544. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  10545. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  10546. #define HTT_RX_PEER_MAP_BYTES 12
  10547. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  10548. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  10549. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  10550. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  10551. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  10552. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  10553. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  10554. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  10555. #define HTT_RX_PEER_UNMAP_BYTES 4
  10556. /**
  10557. * @brief target -> host rx peer map V2 message definition
  10558. *
  10559. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  10560. *
  10561. * @details
  10562. * The following diagram shows the format of the rx peer map v2 message sent
  10563. * from the target to the host. This layout assumes the target operates
  10564. * as little-endian.
  10565. *
  10566. * This message always contains a SW peer ID. The main purpose of the
  10567. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10568. * with, so that the host can use that peer ID to determine which peer
  10569. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10570. * other purposes, such as identifying during tx completions which peer
  10571. * the tx frames in question were transmitted to.
  10572. *
  10573. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  10574. * is used during rx --> tx frame forwarding to identify which peer the
  10575. * frame needs to be forwarded to (i.e. the peer assocated with the
  10576. * Destination MAC Address within the packet), and particularly which vdev
  10577. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  10578. * This DA-based peer ID that is provided for certain rx frames
  10579. * (the rx frames that need to be re-transmitted as tx frames)
  10580. * is the ID that the HW uses for referring to the peer in question,
  10581. * rather than the peer ID that the SW+FW use to refer to the peer.
  10582. *
  10583. * The HW peer id here is the same meaning as AST_INDEX_0.
  10584. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  10585. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  10586. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  10587. * AST is valid.
  10588. *
  10589. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  10590. * |-------------------------------------------------------------------------|
  10591. * | SW peer ID | VDEV ID | msg type |
  10592. * |-------------------------------------------------------------------------|
  10593. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10594. * |-------------------------------------------------------------------------|
  10595. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10596. * |-------------------------------------------------------------------------|
  10597. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  10598. * |-------------------------------------------------------------------------|
  10599. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  10600. * |-------------------------------------------------------------------------|
  10601. * |TID valid low pri| TID valid hi pri | AST index 2 |
  10602. * |-------------------------------------------------------------------------|
  10603. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  10604. * |-------------------------------------------------------------------------|
  10605. * | Reserved_2 |
  10606. * |-------------------------------------------------------------------------|
  10607. * Where:
  10608. * NH = Next Hop
  10609. * ASTVM = AST valid mask
  10610. * OA = on-chip AST valid bit
  10611. * ASTFM = AST flow mask
  10612. *
  10613. * The following field definitions describe the format of the rx peer map v2
  10614. * messages sent from the target to the host.
  10615. * - MSG_TYPE
  10616. * Bits 7:0
  10617. * Purpose: identifies this as an rx peer map v2 message
  10618. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  10619. * - VDEV_ID
  10620. * Bits 15:8
  10621. * Purpose: Indicates which virtual device the peer is associated with.
  10622. * Value: vdev ID (used in the host to look up the vdev object)
  10623. * - SW_PEER_ID
  10624. * Bits 31:16
  10625. * Purpose: The peer ID (index) that WAL is allocating
  10626. * Value: (rx) peer ID
  10627. * - MAC_ADDR_L32
  10628. * Bits 31:0
  10629. * Purpose: Identifies which peer node the peer ID is for.
  10630. * Value: lower 4 bytes of peer node's MAC address
  10631. * - MAC_ADDR_U16
  10632. * Bits 15:0
  10633. * Purpose: Identifies which peer node the peer ID is for.
  10634. * Value: upper 2 bytes of peer node's MAC address
  10635. * - HW_PEER_ID / AST_INDEX_0
  10636. * Bits 31:16
  10637. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10638. * address, so for rx frames marked for rx --> tx forwarding, the
  10639. * host can determine from the HW peer ID provided as meta-data with
  10640. * the rx frame which peer the frame is supposed to be forwarded to.
  10641. * Value: ID used by the MAC HW to identify the peer
  10642. * - AST_HASH_VALUE
  10643. * Bits 15:0
  10644. * Purpose: Indicates AST Hash value is required for the TCL AST index
  10645. * override feature.
  10646. * - NEXT_HOP
  10647. * Bit 16
  10648. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  10649. * (Wireless Distribution System).
  10650. * - AST_VALID_MASK
  10651. * Bits 19:17
  10652. * Purpose: Indicate if the AST 1 through AST 3 are valid
  10653. * - ONCHIP_AST_VALID_FLAG
  10654. * Bit 20
  10655. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  10656. * is valid.
  10657. * - AST_INDEX_1
  10658. * Bits 15:0
  10659. * Purpose: indicate the second AST index for this peer
  10660. * - AST_0_FLOW_MASK
  10661. * Bits 19:16
  10662. * Purpose: identify the which flow the AST 0 entry corresponds to.
  10663. * - AST_1_FLOW_MASK
  10664. * Bits 23:20
  10665. * Purpose: identify the which flow the AST 1 entry corresponds to.
  10666. * - AST_2_FLOW_MASK
  10667. * Bits 27:24
  10668. * Purpose: identify the which flow the AST 2 entry corresponds to.
  10669. * - AST_3_FLOW_MASK
  10670. * Bits 31:28
  10671. * Purpose: identify the which flow the AST 3 entry corresponds to.
  10672. * - AST_INDEX_2
  10673. * Bits 15:0
  10674. * Purpose: indicate the third AST index for this peer
  10675. * - TID_VALID_HI_PRI
  10676. * Bits 23:16
  10677. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  10678. * - TID_VALID_LOW_PRI
  10679. * Bits 31:24
  10680. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  10681. * - AST_INDEX_3
  10682. * Bits 15:0
  10683. * Purpose: indicate the fourth AST index for this peer
  10684. * - ONCHIP_AST_IDX / RESERVED
  10685. * Bits 31:16
  10686. * Purpose: This field is valid only when split AST feature is enabled.
  10687. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  10688. * If valid, identifies the HW peer ID corresponding to the peer MAC
  10689. * address, this ast_idx is used for LMAC modules for RXPCU.
  10690. * Value: ID used by the LMAC HW to identify the peer
  10691. */
  10692. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  10693. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  10694. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  10695. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  10696. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  10697. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  10698. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  10699. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  10700. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  10701. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  10702. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  10703. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  10704. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  10705. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  10706. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  10707. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  10708. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  10709. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  10710. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  10711. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  10712. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  10713. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  10714. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  10715. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  10716. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  10717. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  10718. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  10719. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  10720. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  10721. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  10722. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  10723. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  10724. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  10725. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  10726. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  10727. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  10728. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  10729. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  10730. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  10731. do { \
  10732. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  10733. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  10734. } while (0)
  10735. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  10736. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  10737. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  10738. do { \
  10739. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  10740. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  10741. } while (0)
  10742. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  10743. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  10744. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  10745. do { \
  10746. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  10747. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  10748. } while (0)
  10749. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  10750. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  10751. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  10752. do { \
  10753. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  10754. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  10755. } while (0)
  10756. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  10757. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  10758. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  10759. do { \
  10760. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  10761. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  10762. } while (0)
  10763. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  10764. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  10765. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  10766. do { \
  10767. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  10768. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  10769. } while (0)
  10770. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  10771. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  10772. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  10773. do { \
  10774. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  10775. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  10776. } while (0)
  10777. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  10778. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  10779. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  10780. do { \
  10781. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  10782. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  10783. } while (0)
  10784. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  10785. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  10786. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  10787. do { \
  10788. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  10789. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  10790. } while (0)
  10791. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  10792. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  10793. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  10794. do { \
  10795. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  10796. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  10797. } while (0)
  10798. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  10799. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  10800. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  10801. do { \
  10802. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  10803. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  10804. } while (0)
  10805. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  10806. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  10807. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  10808. do { \
  10809. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  10810. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  10811. } while (0)
  10812. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  10813. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  10814. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  10815. do { \
  10816. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  10817. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  10818. } while (0)
  10819. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  10820. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  10821. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  10822. do { \
  10823. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  10824. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  10825. } while (0)
  10826. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  10827. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  10828. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  10829. do { \
  10830. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  10831. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  10832. } while (0)
  10833. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  10834. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  10835. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  10836. do { \
  10837. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  10838. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  10839. } while (0)
  10840. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  10841. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  10842. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  10843. do { \
  10844. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  10845. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  10846. } while (0)
  10847. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  10848. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  10849. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  10850. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  10851. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  10852. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  10853. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  10854. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  10855. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  10856. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  10857. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  10858. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  10859. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  10860. #define HTT_RX_PEER_MAP_V2_BYTES 32
  10861. /**
  10862. * @brief target -> host rx peer map V3 message definition
  10863. *
  10864. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  10865. *
  10866. * @details
  10867. * The following diagram shows the format of the rx peer map v3 message sent
  10868. * from the target to the host.
  10869. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  10870. * This layout assumes the target operates as little-endian.
  10871. *
  10872. * |31 24|23 20|19|18|17|16|15 8|7 0|
  10873. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  10874. * | SW peer ID | VDEV ID | msg type |
  10875. * |-----------------+--------------------+-----------------+-----------------|
  10876. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10877. * |-----------------+--------------------+-----------------+-----------------|
  10878. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  10879. * |-----------------+--------+-----------+-----------------+-----------------|
  10880. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  10881. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  10882. * | (8bits) | | (4bits) | |
  10883. * |-----------------+--------+--+--+--+--------------------------------------|
  10884. * | RESERVED |E |O | | |
  10885. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  10886. * | |V |V | | |
  10887. * |-----------------+--------------------+-----------------------------------|
  10888. * | HTT_MSDU_IDX_ | RESERVED | |
  10889. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  10890. * | (8bits) | | |
  10891. * |-----------------+--------------------+-----------------------------------|
  10892. * | Reserved_2 |
  10893. * |--------------------------------------------------------------------------|
  10894. * | Reserved_3 |
  10895. * |--------------------------------------------------------------------------|
  10896. *
  10897. * Where:
  10898. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  10899. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  10900. * NH = Next Hop
  10901. * The following field definitions describe the format of the rx peer map v3
  10902. * messages sent from the target to the host.
  10903. * - MSG_TYPE
  10904. * Bits 7:0
  10905. * Purpose: identifies this as a peer map v3 message
  10906. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  10907. * - VDEV_ID
  10908. * Bits 15:8
  10909. * Purpose: Indicates which virtual device the peer is associated with.
  10910. * - SW_PEER_ID
  10911. * Bits 31:16
  10912. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  10913. * - MAC_ADDR_L32
  10914. * Bits 31:0
  10915. * Purpose: Identifies which peer node the peer ID is for.
  10916. * Value: lower 4 bytes of peer node's MAC address
  10917. * - MAC_ADDR_U16
  10918. * Bits 15:0
  10919. * Purpose: Identifies which peer node the peer ID is for.
  10920. * Value: upper 2 bytes of peer node's MAC address
  10921. * - MULTICAST_SW_PEER_ID
  10922. * Bits 31:16
  10923. * Purpose: The multicast peer ID (index)
  10924. * Value: set to HTT_INVALID_PEER if not valid
  10925. * - HW_PEER_ID / AST_INDEX
  10926. * Bits 15:0
  10927. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10928. * address, so for rx frames marked for rx --> tx forwarding, the
  10929. * host can determine from the HW peer ID provided as meta-data with
  10930. * the rx frame which peer the frame is supposed to be forwarded to.
  10931. * - CACHE_SET_NUM
  10932. * Bits 19:16
  10933. * Purpose: Cache Set Number for AST_INDEX
  10934. * Cache set number that should be used to cache the index based
  10935. * search results, for address and flow search.
  10936. * This value should be equal to LSB 4 bits of the hash value
  10937. * of match data, in case of search index points to an entry which
  10938. * may be used in content based search also. The value can be
  10939. * anything when the entry pointed by search index will not be
  10940. * used for content based search.
  10941. * - HTT_MSDU_IDX_VALID_MASK
  10942. * Bits 31:24
  10943. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  10944. * - ONCHIP_AST_IDX / RESERVED
  10945. * Bits 15:0
  10946. * Purpose: This field is valid only when split AST feature is enabled.
  10947. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  10948. * If valid, identifies the HW peer ID corresponding to the peer MAC
  10949. * address, this ast_idx is used for LMAC modules for RXPCU.
  10950. * - NEXT_HOP
  10951. * Bits 16
  10952. * Purpose: Flag indicates next_hop AST entry used for WDS
  10953. * (Wireless Distribution System).
  10954. * - ONCHIP_AST_VALID
  10955. * Bits 17
  10956. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  10957. * - EXT_AST_VALID
  10958. * Bits 18
  10959. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  10960. * - EXT_AST_INDEX
  10961. * Bits 15:0
  10962. * Purpose: This field describes Extended AST index
  10963. * Valid if EXT_AST_VALID flag set
  10964. * - HTT_MSDU_IDX_VALID_MASK_EXT
  10965. * Bits 31:24
  10966. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  10967. */
  10968. /* dword 0 */
  10969. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  10970. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  10971. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  10972. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  10973. /* dword 1 */
  10974. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  10975. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  10976. /* dword 2 */
  10977. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  10978. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  10979. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  10980. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  10981. /* dword 3 */
  10982. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  10983. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  10984. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  10985. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  10986. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  10987. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  10988. /* dword 4 */
  10989. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  10990. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  10991. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  10992. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  10993. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  10994. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  10995. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  10996. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  10997. /* dword 5 */
  10998. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  10999. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  11000. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  11001. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  11002. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  11003. do { \
  11004. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  11005. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  11006. } while (0)
  11007. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  11008. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  11009. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  11010. do { \
  11011. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  11012. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  11013. } while (0)
  11014. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  11015. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  11016. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  11017. do { \
  11018. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  11019. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  11020. } while (0)
  11021. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  11022. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  11023. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  11024. do { \
  11025. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  11026. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  11027. } while (0)
  11028. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  11029. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  11030. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  11031. do { \
  11032. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  11033. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  11034. } while (0)
  11035. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  11036. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  11037. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  11038. do { \
  11039. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  11040. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  11041. } while (0)
  11042. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  11043. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  11044. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  11045. do { \
  11046. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  11047. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  11048. } while (0)
  11049. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  11050. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  11051. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  11052. do { \
  11053. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  11054. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  11055. } while (0)
  11056. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  11057. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  11058. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11059. do { \
  11060. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  11061. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  11062. } while (0)
  11063. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  11064. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  11065. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  11066. do { \
  11067. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  11068. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  11069. } while (0)
  11070. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  11071. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  11072. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  11073. do { \
  11074. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  11075. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  11076. } while (0)
  11077. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  11078. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  11079. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  11080. do { \
  11081. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  11082. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  11083. } while (0)
  11084. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  11085. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  11086. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  11087. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  11088. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  11089. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  11090. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  11091. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  11092. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  11093. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11094. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11095. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  11096. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  11097. #define HTT_RX_PEER_MAP_V3_BYTES 32
  11098. /**
  11099. * @brief target -> host rx peer unmap V2 message definition
  11100. *
  11101. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  11102. *
  11103. * The following diagram shows the format of the rx peer unmap message sent
  11104. * from the target to the host.
  11105. *
  11106. * |31 24|23 16|15 8|7 0|
  11107. * |-----------------------------------------------------------------------|
  11108. * | SW peer ID | VDEV ID | msg type |
  11109. * |-----------------------------------------------------------------------|
  11110. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11111. * |-----------------------------------------------------------------------|
  11112. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  11113. * |-----------------------------------------------------------------------|
  11114. * | Peer Delete Duration |
  11115. * |-----------------------------------------------------------------------|
  11116. * | Reserved_0 | WDS Free Count |
  11117. * |-----------------------------------------------------------------------|
  11118. * | Reserved_1 |
  11119. * |-----------------------------------------------------------------------|
  11120. * | Reserved_2 |
  11121. * |-----------------------------------------------------------------------|
  11122. *
  11123. *
  11124. * The following field definitions describe the format of the rx peer unmap
  11125. * messages sent from the target to the host.
  11126. * - MSG_TYPE
  11127. * Bits 7:0
  11128. * Purpose: identifies this as an rx peer unmap v2 message
  11129. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  11130. * - VDEV_ID
  11131. * Bits 15:8
  11132. * Purpose: Indicates which virtual device the peer is associated
  11133. * with.
  11134. * Value: vdev ID (used in the host to look up the vdev object)
  11135. * - SW_PEER_ID
  11136. * Bits 31:16
  11137. * Purpose: The peer ID (index) that WAL is freeing
  11138. * Value: (rx) peer ID
  11139. * - MAC_ADDR_L32
  11140. * Bits 31:0
  11141. * Purpose: Identifies which peer node the peer ID is for.
  11142. * Value: lower 4 bytes of peer node's MAC address
  11143. * - MAC_ADDR_U16
  11144. * Bits 15:0
  11145. * Purpose: Identifies which peer node the peer ID is for.
  11146. * Value: upper 2 bytes of peer node's MAC address
  11147. * - NEXT_HOP
  11148. * Bits 16
  11149. * Purpose: Bit indicates next_hop AST entry used for WDS
  11150. * (Wireless Distribution System).
  11151. * - PEER_DELETE_DURATION
  11152. * Bits 31:0
  11153. * Purpose: Time taken to delete peer, in msec,
  11154. * Used for monitoring / debugging PEER delete response delay
  11155. * - PEER_WDS_FREE_COUNT
  11156. * Bits 15:0
  11157. * Purpose: Count of WDS entries deleted associated to peer deleted
  11158. */
  11159. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  11160. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  11161. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  11162. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  11163. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  11164. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  11165. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  11166. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  11167. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  11168. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  11169. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  11170. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  11171. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  11172. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  11173. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  11174. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  11175. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  11176. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  11177. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  11178. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  11179. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  11180. do { \
  11181. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  11182. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  11183. } while (0)
  11184. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  11185. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  11186. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  11187. do { \
  11188. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  11189. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  11190. } while (0)
  11191. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  11192. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  11193. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11194. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  11195. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  11196. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  11197. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  11198. /**
  11199. * @brief target -> host rx peer mlo map message definition
  11200. *
  11201. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  11202. *
  11203. * @details
  11204. * The following diagram shows the format of the rx mlo peer map message sent
  11205. * from the target to the host. This layout assumes the target operates
  11206. * as little-endian.
  11207. *
  11208. * MCC:
  11209. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  11210. *
  11211. * WIN:
  11212. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  11213. * It will be sent on the Assoc Link.
  11214. *
  11215. * This message always contains a MLO peer ID. The main purpose of the
  11216. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  11217. * with, so that the host can use that MLO peer ID to determine which peer
  11218. * transmitted the rx frame.
  11219. *
  11220. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  11221. * |-------------------------------------------------------------------------|
  11222. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  11223. * |-------------------------------------------------------------------------|
  11224. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11225. * |-------------------------------------------------------------------------|
  11226. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  11227. * |-------------------------------------------------------------------------|
  11228. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  11229. * |-------------------------------------------------------------------------|
  11230. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  11231. * |-------------------------------------------------------------------------|
  11232. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  11233. * |-------------------------------------------------------------------------|
  11234. * |RSVD |
  11235. * |-------------------------------------------------------------------------|
  11236. * |RSVD |
  11237. * |-------------------------------------------------------------------------|
  11238. * | htt_tlv_hdr_t |
  11239. * |-------------------------------------------------------------------------|
  11240. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11241. * |-------------------------------------------------------------------------|
  11242. * | htt_tlv_hdr_t |
  11243. * |-------------------------------------------------------------------------|
  11244. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11245. * |-------------------------------------------------------------------------|
  11246. * | htt_tlv_hdr_t |
  11247. * |-------------------------------------------------------------------------|
  11248. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11249. * |-------------------------------------------------------------------------|
  11250. *
  11251. * Where:
  11252. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  11253. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  11254. * V (valid) - 1 Bit Bit17
  11255. * CHIPID - 3 Bits
  11256. * TIDMASK - 8 Bits
  11257. * CACHE_SET_NUM - 8 Bits
  11258. *
  11259. * The following field definitions describe the format of the rx MLO peer map
  11260. * messages sent from the target to the host.
  11261. * - MSG_TYPE
  11262. * Bits 7:0
  11263. * Purpose: identifies this as an rx mlo peer map message
  11264. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  11265. *
  11266. * - MLO_PEER_ID
  11267. * Bits 23:8
  11268. * Purpose: The MLO peer ID (index).
  11269. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  11270. * Value: MLO peer ID
  11271. *
  11272. * - NUMLINK
  11273. * Bits: 26:24 (3Bits)
  11274. * Purpose: Indicate the max number of logical links supported per client.
  11275. * Value: number of logical links
  11276. *
  11277. * - PRC
  11278. * Bits: 29:27 (3Bits)
  11279. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  11280. * if there is migration of the primary chip.
  11281. * Value: Primary REO CHIPID
  11282. *
  11283. * - MAC_ADDR_L32
  11284. * Bits 31:0
  11285. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  11286. * Value: lower 4 bytes of peer node's MAC address
  11287. *
  11288. * - MAC_ADDR_U16
  11289. * Bits 15:0
  11290. * Purpose: Identifies which peer node the peer ID is for.
  11291. * Value: upper 2 bytes of peer node's MAC address
  11292. *
  11293. * - PRIMARY_TCL_AST_IDX
  11294. * Bits 15:0
  11295. * Purpose: Primary TCL AST index for this peer.
  11296. *
  11297. * - V
  11298. * 1 Bit Position 16
  11299. * Purpose: If the ast idx is valid.
  11300. *
  11301. * - CHIPID
  11302. * Bits 19:17
  11303. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  11304. *
  11305. * - TIDMASK
  11306. * Bits 27:20
  11307. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  11308. *
  11309. * - CACHE_SET_NUM
  11310. * Bits 31:28
  11311. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  11312. * Cache set number that should be used to cache the index based
  11313. * search results, for address and flow search.
  11314. * This value should be equal to LSB four bits of the hash value
  11315. * of match data, in case of search index points to an entry which
  11316. * may be used in content based search also. The value can be
  11317. * anything when the entry pointed by search index will not be
  11318. * used for content based search.
  11319. *
  11320. * - htt_tlv_hdr_t
  11321. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  11322. *
  11323. * Bits 11:0
  11324. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  11325. *
  11326. * Bits 23:12
  11327. * Purpose: Length, Length of the value that follows the header
  11328. *
  11329. * Bits 31:28
  11330. * Purpose: Reserved.
  11331. *
  11332. *
  11333. * - SW_PEER_ID
  11334. * Bits 15:0
  11335. * Purpose: The peer ID (index) that WAL is allocating
  11336. * Value: (rx) peer ID
  11337. *
  11338. * - VDEV_ID
  11339. * Bits 23:16
  11340. * Purpose: Indicates which virtual device the peer is associated with.
  11341. * Value: vdev ID (used in the host to look up the vdev object)
  11342. *
  11343. * - CHIPID
  11344. * Bits 26:24
  11345. * Purpose: Indicates which Chip id the peer is associated with.
  11346. * Value: chip ID (Provided by Host as part of QMI exchange)
  11347. */
  11348. typedef enum {
  11349. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  11350. } MLO_PEER_MAP_TLV_TAG_ID;
  11351. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  11352. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  11353. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  11354. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  11355. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  11356. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  11357. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11358. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  11359. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  11360. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  11361. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  11362. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  11363. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  11364. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  11365. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  11366. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  11367. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  11368. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  11369. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  11370. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  11371. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  11372. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  11373. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  11374. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  11375. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  11376. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  11377. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  11378. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  11379. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  11380. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  11381. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  11382. do { \
  11383. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  11384. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  11385. } while (0)
  11386. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  11387. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  11388. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  11389. do { \
  11390. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  11391. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  11392. } while (0)
  11393. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  11394. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  11395. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  11396. do { \
  11397. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  11398. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  11399. } while (0)
  11400. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  11401. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  11402. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  11403. do { \
  11404. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  11405. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  11406. } while (0)
  11407. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  11408. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  11409. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  11410. do { \
  11411. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  11412. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  11413. } while (0)
  11414. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  11415. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  11416. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  11417. do { \
  11418. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  11419. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  11420. } while (0)
  11421. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  11422. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  11423. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  11424. do { \
  11425. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  11426. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  11427. } while (0)
  11428. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  11429. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  11430. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  11431. do { \
  11432. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  11433. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  11434. } while (0)
  11435. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  11436. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  11437. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  11438. do { \
  11439. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  11440. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  11441. } while (0)
  11442. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  11443. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  11444. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  11445. do { \
  11446. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  11447. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  11448. } while (0)
  11449. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  11450. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  11451. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  11452. do { \
  11453. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  11454. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  11455. } while (0)
  11456. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  11457. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  11458. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  11459. do { \
  11460. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  11461. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  11462. } while (0)
  11463. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  11464. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  11465. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  11466. do { \
  11467. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  11468. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  11469. } while (0)
  11470. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  11471. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  11472. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11473. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  11474. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  11475. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  11476. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  11477. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  11478. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  11479. *
  11480. * The following diagram shows the format of the rx mlo peer unmap message sent
  11481. * from the target to the host.
  11482. *
  11483. * |31 24|23 16|15 8|7 0|
  11484. * |-----------------------------------------------------------------------|
  11485. * | RSVD_24_31 | MLO peer ID | msg type |
  11486. * |-----------------------------------------------------------------------|
  11487. */
  11488. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  11489. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  11490. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  11491. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  11492. /**
  11493. * @brief target -> host message specifying security parameters
  11494. *
  11495. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  11496. *
  11497. * @details
  11498. * The following diagram shows the format of the security specification
  11499. * message sent from the target to the host.
  11500. * This security specification message tells the host whether a PN check is
  11501. * necessary on rx data frames, and if so, how large the PN counter is.
  11502. * This message also tells the host about the security processing to apply
  11503. * to defragmented rx frames - specifically, whether a Message Integrity
  11504. * Check is required, and the Michael key to use.
  11505. *
  11506. * |31 24|23 16|15|14 8|7 0|
  11507. * |-----------------------------------------------------------------------|
  11508. * | peer ID | U| security type | msg type |
  11509. * |-----------------------------------------------------------------------|
  11510. * | Michael Key K0 |
  11511. * |-----------------------------------------------------------------------|
  11512. * | Michael Key K1 |
  11513. * |-----------------------------------------------------------------------|
  11514. * | WAPI RSC Low0 |
  11515. * |-----------------------------------------------------------------------|
  11516. * | WAPI RSC Low1 |
  11517. * |-----------------------------------------------------------------------|
  11518. * | WAPI RSC Hi0 |
  11519. * |-----------------------------------------------------------------------|
  11520. * | WAPI RSC Hi1 |
  11521. * |-----------------------------------------------------------------------|
  11522. *
  11523. * The following field definitions describe the format of the security
  11524. * indication message sent from the target to the host.
  11525. * - MSG_TYPE
  11526. * Bits 7:0
  11527. * Purpose: identifies this as a security specification message
  11528. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  11529. * - SEC_TYPE
  11530. * Bits 14:8
  11531. * Purpose: specifies which type of security applies to the peer
  11532. * Value: htt_sec_type enum value
  11533. * - UNICAST
  11534. * Bit 15
  11535. * Purpose: whether this security is applied to unicast or multicast data
  11536. * Value: 1 -> unicast, 0 -> multicast
  11537. * - PEER_ID
  11538. * Bits 31:16
  11539. * Purpose: The ID number for the peer the security specification is for
  11540. * Value: peer ID
  11541. * - MICHAEL_KEY_K0
  11542. * Bits 31:0
  11543. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  11544. * Value: Michael Key K0 (if security type is TKIP)
  11545. * - MICHAEL_KEY_K1
  11546. * Bits 31:0
  11547. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  11548. * Value: Michael Key K1 (if security type is TKIP)
  11549. * - WAPI_RSC_LOW0
  11550. * Bits 31:0
  11551. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  11552. * Value: WAPI RSC Low0 (if security type is WAPI)
  11553. * - WAPI_RSC_LOW1
  11554. * Bits 31:0
  11555. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  11556. * Value: WAPI RSC Low1 (if security type is WAPI)
  11557. * - WAPI_RSC_HI0
  11558. * Bits 31:0
  11559. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  11560. * Value: WAPI RSC Hi0 (if security type is WAPI)
  11561. * - WAPI_RSC_HI1
  11562. * Bits 31:0
  11563. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  11564. * Value: WAPI RSC Hi1 (if security type is WAPI)
  11565. */
  11566. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  11567. #define HTT_SEC_IND_SEC_TYPE_S 8
  11568. #define HTT_SEC_IND_UNICAST_M 0x00008000
  11569. #define HTT_SEC_IND_UNICAST_S 15
  11570. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  11571. #define HTT_SEC_IND_PEER_ID_S 16
  11572. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  11573. do { \
  11574. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  11575. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  11576. } while (0)
  11577. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  11578. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  11579. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  11580. do { \
  11581. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  11582. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  11583. } while (0)
  11584. #define HTT_SEC_IND_UNICAST_GET(word) \
  11585. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  11586. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  11587. do { \
  11588. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  11589. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  11590. } while (0)
  11591. #define HTT_SEC_IND_PEER_ID_GET(word) \
  11592. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  11593. #define HTT_SEC_IND_BYTES 28
  11594. /**
  11595. * @brief target -> host rx ADDBA / DELBA message definitions
  11596. *
  11597. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  11598. *
  11599. * @details
  11600. * The following diagram shows the format of the rx ADDBA message sent
  11601. * from the target to the host:
  11602. *
  11603. * |31 20|19 16|15 8|7 0|
  11604. * |---------------------------------------------------------------------|
  11605. * | peer ID | TID | window size | msg type |
  11606. * |---------------------------------------------------------------------|
  11607. *
  11608. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  11609. *
  11610. * The following diagram shows the format of the rx DELBA message sent
  11611. * from the target to the host:
  11612. *
  11613. * |31 20|19 16|15 10|9 8|7 0|
  11614. * |---------------------------------------------------------------------|
  11615. * | peer ID | TID | window size | IR| msg type |
  11616. * |---------------------------------------------------------------------|
  11617. *
  11618. * The following field definitions describe the format of the rx ADDBA
  11619. * and DELBA messages sent from the target to the host.
  11620. * - MSG_TYPE
  11621. * Bits 7:0
  11622. * Purpose: identifies this as an rx ADDBA or DELBA message
  11623. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  11624. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  11625. * - IR (initiator / recipient)
  11626. * Bits 9:8 (DELBA only)
  11627. * Purpose: specify whether the DELBA handshake was initiated by the
  11628. * local STA/AP, or by the peer STA/AP
  11629. * Value:
  11630. * 0 - unspecified
  11631. * 1 - initiator (a.k.a. originator)
  11632. * 2 - recipient (a.k.a. responder)
  11633. * 3 - unused / reserved
  11634. * - WIN_SIZE
  11635. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  11636. * Purpose: Specifies the length of the block ack window (max = 64).
  11637. * Value:
  11638. * block ack window length specified by the received ADDBA/DELBA
  11639. * management message.
  11640. * - TID
  11641. * Bits 19:16
  11642. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  11643. * Value:
  11644. * TID specified by the received ADDBA or DELBA management message.
  11645. * - PEER_ID
  11646. * Bits 31:20
  11647. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  11648. * Value:
  11649. * ID (hash value) used by the host for fast, direct lookup of
  11650. * host SW peer info, including rx reorder states.
  11651. */
  11652. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  11653. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  11654. #define HTT_RX_ADDBA_TID_M 0xf0000
  11655. #define HTT_RX_ADDBA_TID_S 16
  11656. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  11657. #define HTT_RX_ADDBA_PEER_ID_S 20
  11658. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  11659. do { \
  11660. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  11661. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  11662. } while (0)
  11663. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  11664. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  11665. #define HTT_RX_ADDBA_TID_SET(word, value) \
  11666. do { \
  11667. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  11668. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  11669. } while (0)
  11670. #define HTT_RX_ADDBA_TID_GET(word) \
  11671. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  11672. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  11673. do { \
  11674. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  11675. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  11676. } while (0)
  11677. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  11678. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  11679. #define HTT_RX_ADDBA_BYTES 4
  11680. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  11681. #define HTT_RX_DELBA_INITIATOR_S 8
  11682. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  11683. #define HTT_RX_DELBA_WIN_SIZE_S 10
  11684. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  11685. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  11686. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  11687. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  11688. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  11689. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  11690. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  11691. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  11692. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  11693. do { \
  11694. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  11695. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  11696. } while (0)
  11697. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  11698. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  11699. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  11700. do { \
  11701. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  11702. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  11703. } while (0)
  11704. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  11705. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  11706. #define HTT_RX_DELBA_BYTES 4
  11707. /**
  11708. * @brief tx queue group information element definition
  11709. *
  11710. * @details
  11711. * The following diagram shows the format of the tx queue group
  11712. * information element, which can be included in target --> host
  11713. * messages to specify the number of tx "credits" (tx descriptors
  11714. * for LL, or tx buffers for HL) available to a particular group
  11715. * of host-side tx queues, and which host-side tx queues belong to
  11716. * the group.
  11717. *
  11718. * |31|30 24|23 16|15|14|13 0|
  11719. * |------------------------------------------------------------------------|
  11720. * | X| reserved | tx queue grp ID | A| S| credit count |
  11721. * |------------------------------------------------------------------------|
  11722. * | vdev ID mask | AC mask |
  11723. * |------------------------------------------------------------------------|
  11724. *
  11725. * The following definitions describe the fields within the tx queue group
  11726. * information element:
  11727. * - credit_count
  11728. * Bits 13:1
  11729. * Purpose: specify how many tx credits are available to the tx queue group
  11730. * Value: An absolute or relative, positive or negative credit value
  11731. * The 'A' bit specifies whether the value is absolute or relative.
  11732. * The 'S' bit specifies whether the value is positive or negative.
  11733. * A negative value can only be relative, not absolute.
  11734. * An absolute value replaces any prior credit value the host has for
  11735. * the tx queue group in question.
  11736. * A relative value is added to the prior credit value the host has for
  11737. * the tx queue group in question.
  11738. * - sign
  11739. * Bit 14
  11740. * Purpose: specify whether the credit count is positive or negative
  11741. * Value: 0 -> positive, 1 -> negative
  11742. * - absolute
  11743. * Bit 15
  11744. * Purpose: specify whether the credit count is absolute or relative
  11745. * Value: 0 -> relative, 1 -> absolute
  11746. * - txq_group_id
  11747. * Bits 23:16
  11748. * Purpose: indicate which tx queue group's credit and/or membership are
  11749. * being specified
  11750. * Value: 0 to max_tx_queue_groups-1
  11751. * - reserved
  11752. * Bits 30:16
  11753. * Value: 0x0
  11754. * - eXtension
  11755. * Bit 31
  11756. * Purpose: specify whether another tx queue group info element follows
  11757. * Value: 0 -> no more tx queue group information elements
  11758. * 1 -> another tx queue group information element immediately follows
  11759. * - ac_mask
  11760. * Bits 15:0
  11761. * Purpose: specify which Access Categories belong to the tx queue group
  11762. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  11763. * the tx queue group.
  11764. * The AC bit-mask values are obtained by left-shifting by the
  11765. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  11766. * - vdev_id_mask
  11767. * Bits 31:16
  11768. * Purpose: specify which vdev's tx queues belong to the tx queue group
  11769. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  11770. * belong to the tx queue group.
  11771. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  11772. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  11773. */
  11774. PREPACK struct htt_txq_group {
  11775. A_UINT32
  11776. credit_count: 14,
  11777. sign: 1,
  11778. absolute: 1,
  11779. tx_queue_group_id: 8,
  11780. reserved0: 7,
  11781. extension: 1;
  11782. A_UINT32
  11783. ac_mask: 16,
  11784. vdev_id_mask: 16;
  11785. } POSTPACK;
  11786. /* first word */
  11787. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  11788. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  11789. #define HTT_TXQ_GROUP_SIGN_S 14
  11790. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  11791. #define HTT_TXQ_GROUP_ABS_S 15
  11792. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  11793. #define HTT_TXQ_GROUP_ID_S 16
  11794. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  11795. #define HTT_TXQ_GROUP_EXT_S 31
  11796. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  11797. /* second word */
  11798. #define HTT_TXQ_GROUP_AC_MASK_S 0
  11799. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  11800. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  11801. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  11802. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  11803. do { \
  11804. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  11805. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  11806. } while (0)
  11807. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  11808. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  11809. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  11810. do { \
  11811. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  11812. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  11813. } while (0)
  11814. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  11815. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  11816. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  11817. do { \
  11818. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  11819. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  11820. } while (0)
  11821. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  11822. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  11823. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  11824. do { \
  11825. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  11826. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  11827. } while (0)
  11828. #define HTT_TXQ_GROUP_ID_GET(_info) \
  11829. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  11830. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  11831. do { \
  11832. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  11833. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  11834. } while (0)
  11835. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  11836. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  11837. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  11838. do { \
  11839. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  11840. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  11841. } while (0)
  11842. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  11843. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  11844. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  11845. do { \
  11846. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  11847. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  11848. } while (0)
  11849. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  11850. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  11851. /**
  11852. * @brief target -> host TX completion indication message definition
  11853. *
  11854. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  11855. *
  11856. * @details
  11857. * The following diagram shows the format of the TX completion indication sent
  11858. * from the target to the host
  11859. *
  11860. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  11861. * |-------------------------------------------------------------------|
  11862. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  11863. * |-------------------------------------------------------------------|
  11864. * payload:| MSDU1 ID | MSDU0 ID |
  11865. * |-------------------------------------------------------------------|
  11866. * : MSDU3 ID | MSDU2 ID :
  11867. * |-------------------------------------------------------------------|
  11868. * | struct htt_tx_compl_ind_append_retries |
  11869. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  11870. * | struct htt_tx_compl_ind_append_tx_tstamp |
  11871. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  11872. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  11873. * |-------------------------------------------------------------------|
  11874. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  11875. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  11876. * | MSDU0 tx_tsf64_low |
  11877. * |-------------------------------------------------------------------|
  11878. * | MSDU0 tx_tsf64_high |
  11879. * |-------------------------------------------------------------------|
  11880. * | MSDU1 tx_tsf64_low |
  11881. * |-------------------------------------------------------------------|
  11882. * | MSDU1 tx_tsf64_high |
  11883. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  11884. * | phy_timestamp |
  11885. * |-------------------------------------------------------------------|
  11886. * | rate specs (see below) |
  11887. * |-------------------------------------------------------------------|
  11888. * | seqctrl | framectrl |
  11889. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  11890. * Where:
  11891. * A0 = append (a.k.a. append0)
  11892. * A1 = append1
  11893. * TP = MSDU tx power presence
  11894. * A2 = append2
  11895. * A3 = append3
  11896. * A4 = append4
  11897. *
  11898. * The following field definitions describe the format of the TX completion
  11899. * indication sent from the target to the host
  11900. * Header fields:
  11901. * - msg_type
  11902. * Bits 7:0
  11903. * Purpose: identifies this as HTT TX completion indication
  11904. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  11905. * - status
  11906. * Bits 10:8
  11907. * Purpose: the TX completion status of payload fragmentations descriptors
  11908. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  11909. * - tid
  11910. * Bits 14:11
  11911. * Purpose: the tid associated with those fragmentation descriptors. It is
  11912. * valid or not, depending on the tid_invalid bit.
  11913. * Value: 0 to 15
  11914. * - tid_invalid
  11915. * Bits 15:15
  11916. * Purpose: this bit indicates whether the tid field is valid or not
  11917. * Value: 0 indicates valid; 1 indicates invalid
  11918. * - num
  11919. * Bits 23:16
  11920. * Purpose: the number of payload in this indication
  11921. * Value: 1 to 255
  11922. * - append (a.k.a. append0)
  11923. * Bits 24:24
  11924. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  11925. * the number of tx retries for one MSDU at the end of this message
  11926. * Value: 0 indicates no appending; 1 indicates appending
  11927. * - append1
  11928. * Bits 25:25
  11929. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  11930. * contains the timestamp info for each TX msdu id in payload.
  11931. * The order of the timestamps matches the order of the MSDU IDs.
  11932. * Note that a big-endian host needs to account for the reordering
  11933. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  11934. * conversion) when determining which tx timestamp corresponds to
  11935. * which MSDU ID.
  11936. * Value: 0 indicates no appending; 1 indicates appending
  11937. * - msdu_tx_power_presence
  11938. * Bits 26:26
  11939. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  11940. * for each MSDU referenced by the TX_COMPL_IND message.
  11941. * The tx power is reported in 0.5 dBm units.
  11942. * The order of the per-MSDU tx power reports matches the order
  11943. * of the MSDU IDs.
  11944. * Note that a big-endian host needs to account for the reordering
  11945. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  11946. * conversion) when determining which Tx Power corresponds to
  11947. * which MSDU ID.
  11948. * Value: 0 indicates MSDU tx power reports are not appended,
  11949. * 1 indicates MSDU tx power reports are appended
  11950. * - append2
  11951. * Bits 27:27
  11952. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  11953. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  11954. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  11955. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  11956. * for each MSDU, for convenience.
  11957. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  11958. * this append2 bit is set).
  11959. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  11960. * dB above the noise floor.
  11961. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  11962. * 1 indicates MSDU ACK RSSI values are appended.
  11963. * - append3
  11964. * Bits 28:28
  11965. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  11966. * contains the tx tsf info based on wlan global TSF for
  11967. * each TX msdu id in payload.
  11968. * The order of the tx tsf matches the order of the MSDU IDs.
  11969. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  11970. * values to indicate the the lower 32 bits and higher 32 bits of
  11971. * the tx tsf.
  11972. * The tx_tsf64 here represents the time MSDU was acked and the
  11973. * tx_tsf64 has microseconds units.
  11974. * Value: 0 indicates no appending; 1 indicates appending
  11975. * - append4
  11976. * Bits 29:29
  11977. * Purpose: Indicate whether data frame control fields and fields required
  11978. * for radio tap header are appended for each MSDU in TX_COMP_IND
  11979. * message. The order of the this message matches the order of
  11980. * the MSDU IDs.
  11981. * Value: 0 indicates frame control fields and fields required for
  11982. * radio tap header values are not appended,
  11983. * 1 indicates frame control fields and fields required for
  11984. * radio tap header values are appended.
  11985. * Payload fields:
  11986. * - hmsdu_id
  11987. * Bits 15:0
  11988. * Purpose: this ID is used to track the Tx buffer in host
  11989. * Value: 0 to "size of host MSDU descriptor pool - 1"
  11990. */
  11991. PREPACK struct htt_tx_data_hdr_information {
  11992. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  11993. A_UINT32 /* word 1 */
  11994. /* preamble:
  11995. * 0-OFDM,
  11996. * 1-CCk,
  11997. * 2-HT,
  11998. * 3-VHT
  11999. */
  12000. preamble: 2, /* [1:0] */
  12001. /* mcs:
  12002. * In case of HT preamble interpret
  12003. * MCS along with NSS.
  12004. * Valid values for HT are 0 to 7.
  12005. * HT mcs 0 with NSS 2 is mcs 8.
  12006. * Valid values for VHT are 0 to 9.
  12007. */
  12008. mcs: 4, /* [5:2] */
  12009. /* rate:
  12010. * This is applicable only for
  12011. * CCK and OFDM preamble type
  12012. * rate 0: OFDM 48 Mbps,
  12013. * 1: OFDM 24 Mbps,
  12014. * 2: OFDM 12 Mbps
  12015. * 3: OFDM 6 Mbps
  12016. * 4: OFDM 54 Mbps
  12017. * 5: OFDM 36 Mbps
  12018. * 6: OFDM 18 Mbps
  12019. * 7: OFDM 9 Mbps
  12020. * rate 0: CCK 11 Mbps Long
  12021. * 1: CCK 5.5 Mbps Long
  12022. * 2: CCK 2 Mbps Long
  12023. * 3: CCK 1 Mbps Long
  12024. * 4: CCK 11 Mbps Short
  12025. * 5: CCK 5.5 Mbps Short
  12026. * 6: CCK 2 Mbps Short
  12027. */
  12028. rate : 3, /* [ 8: 6] */
  12029. rssi : 8, /* [16: 9] units=dBm */
  12030. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  12031. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  12032. stbc : 1, /* [22] */
  12033. sgi : 1, /* [23] */
  12034. ldpc : 1, /* [24] */
  12035. beamformed: 1, /* [25] */
  12036. /* tx_retry_cnt:
  12037. * Indicates retry count of data tx frames provided by the host.
  12038. */
  12039. tx_retry_cnt: 6; /* [31:26] */
  12040. A_UINT32 /* word 2 */
  12041. framectrl:16, /* [15: 0] */
  12042. seqno:16; /* [31:16] */
  12043. } POSTPACK;
  12044. #define HTT_TX_COMPL_IND_STATUS_S 8
  12045. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  12046. #define HTT_TX_COMPL_IND_TID_S 11
  12047. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  12048. #define HTT_TX_COMPL_IND_TID_INV_S 15
  12049. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  12050. #define HTT_TX_COMPL_IND_NUM_S 16
  12051. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  12052. #define HTT_TX_COMPL_IND_APPEND_S 24
  12053. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  12054. #define HTT_TX_COMPL_IND_APPEND1_S 25
  12055. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  12056. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  12057. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  12058. #define HTT_TX_COMPL_IND_APPEND2_S 27
  12059. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  12060. #define HTT_TX_COMPL_IND_APPEND3_S 28
  12061. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  12062. #define HTT_TX_COMPL_IND_APPEND4_S 29
  12063. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  12064. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  12065. do { \
  12066. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  12067. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  12068. } while (0)
  12069. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  12070. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  12071. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  12072. do { \
  12073. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  12074. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  12075. } while (0)
  12076. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  12077. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  12078. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  12079. do { \
  12080. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  12081. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  12082. } while (0)
  12083. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  12084. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  12085. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  12086. do { \
  12087. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  12088. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  12089. } while (0)
  12090. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  12091. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  12092. HTT_TX_COMPL_IND_TID_INV_S)
  12093. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  12094. do { \
  12095. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  12096. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  12097. } while (0)
  12098. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  12099. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  12100. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  12101. do { \
  12102. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  12103. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  12104. } while (0)
  12105. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  12106. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  12107. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  12108. do { \
  12109. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  12110. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  12111. } while (0)
  12112. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  12113. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  12114. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  12115. do { \
  12116. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  12117. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  12118. } while (0)
  12119. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  12120. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  12121. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  12122. do { \
  12123. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  12124. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  12125. } while (0)
  12126. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  12127. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  12128. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  12129. do { \
  12130. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  12131. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  12132. } while (0)
  12133. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  12134. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  12135. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  12136. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  12137. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  12138. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  12139. #define HTT_TX_COMPL_IND_STAT_OK 0
  12140. /* DISCARD:
  12141. * current meaning:
  12142. * MSDUs were queued for transmission but filtered by HW or SW
  12143. * without any over the air attempts
  12144. * legacy meaning (HL Rome):
  12145. * MSDUs were discarded by the target FW without any over the air
  12146. * attempts due to lack of space
  12147. */
  12148. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  12149. /* NO_ACK:
  12150. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  12151. */
  12152. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  12153. /* POSTPONE:
  12154. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  12155. * be downloaded again later (in the appropriate order), when they are
  12156. * deliverable.
  12157. */
  12158. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  12159. /*
  12160. * The PEER_DEL tx completion status is used for HL cases
  12161. * where the peer the frame is for has been deleted.
  12162. * The host has already discarded its copy of the frame, but
  12163. * it still needs the tx completion to restore its credit.
  12164. */
  12165. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  12166. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  12167. #define HTT_TX_COMPL_IND_STAT_DROP 5
  12168. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  12169. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  12170. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  12171. PREPACK struct htt_tx_compl_ind_base {
  12172. A_UINT32 hdr;
  12173. A_UINT16 payload[1/*or more*/];
  12174. } POSTPACK;
  12175. PREPACK struct htt_tx_compl_ind_append_retries {
  12176. A_UINT16 msdu_id;
  12177. A_UINT8 tx_retries;
  12178. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  12179. 0: this is the last append_retries struct */
  12180. } POSTPACK;
  12181. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  12182. A_UINT32 timestamp[1/*or more*/];
  12183. } POSTPACK;
  12184. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  12185. A_UINT32 tx_tsf64_low;
  12186. A_UINT32 tx_tsf64_high;
  12187. } POSTPACK;
  12188. /* htt_tx_data_hdr_information payload extension fields: */
  12189. /* DWORD zero */
  12190. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  12191. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  12192. /* DWORD one */
  12193. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  12194. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  12195. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  12196. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  12197. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  12198. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  12199. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  12200. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  12201. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  12202. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  12203. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  12204. #define HTT_FW_TX_DATA_HDR_BW_S 19
  12205. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  12206. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  12207. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  12208. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  12209. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  12210. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  12211. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  12212. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  12213. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  12214. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  12215. /* DWORD two */
  12216. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  12217. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  12218. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  12219. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  12220. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  12221. do { \
  12222. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  12223. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  12224. } while (0)
  12225. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  12226. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  12227. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  12228. do { \
  12229. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  12230. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  12231. } while (0)
  12232. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  12233. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  12234. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  12237. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  12238. } while (0)
  12239. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  12240. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  12241. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  12242. do { \
  12243. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  12244. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  12245. } while (0)
  12246. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  12247. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  12248. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  12249. do { \
  12250. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  12251. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  12252. } while (0)
  12253. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  12254. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  12255. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  12256. do { \
  12257. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  12258. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  12259. } while (0)
  12260. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  12261. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  12262. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  12263. do { \
  12264. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  12265. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  12266. } while (0)
  12267. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  12268. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  12269. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  12270. do { \
  12271. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  12272. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  12273. } while (0)
  12274. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  12275. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  12276. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  12277. do { \
  12278. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  12279. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  12280. } while (0)
  12281. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  12282. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  12283. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  12284. do { \
  12285. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  12286. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  12287. } while (0)
  12288. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  12289. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  12290. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  12291. do { \
  12292. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  12293. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  12294. } while (0)
  12295. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  12296. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  12297. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  12298. do { \
  12299. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  12300. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  12301. } while (0)
  12302. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  12303. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  12304. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  12305. do { \
  12306. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  12307. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  12308. } while (0)
  12309. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  12310. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  12311. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  12312. do { \
  12313. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  12314. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  12315. } while (0)
  12316. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  12317. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  12318. /**
  12319. * @brief target -> host rate-control update indication message
  12320. *
  12321. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  12322. *
  12323. * @details
  12324. * The following diagram shows the format of the RC Update message
  12325. * sent from the target to the host, while processing the tx-completion
  12326. * of a transmitted PPDU.
  12327. *
  12328. * |31 24|23 16|15 8|7 0|
  12329. * |-------------------------------------------------------------|
  12330. * | peer ID | vdev ID | msg_type |
  12331. * |-------------------------------------------------------------|
  12332. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12333. * |-------------------------------------------------------------|
  12334. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  12335. * |-------------------------------------------------------------|
  12336. * | : |
  12337. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12338. * | : |
  12339. * |-------------------------------------------------------------|
  12340. * | : |
  12341. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12342. * | : |
  12343. * |-------------------------------------------------------------|
  12344. * : :
  12345. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12346. *
  12347. */
  12348. typedef struct {
  12349. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  12350. A_UINT32 rate_code_flags;
  12351. A_UINT32 flags; /* Encodes information such as excessive
  12352. retransmission, aggregate, some info
  12353. from .11 frame control,
  12354. STBC, LDPC, (SGI and Tx Chain Mask
  12355. are encoded in ptx_rc->flags field),
  12356. AMPDU truncation (BT/time based etc.),
  12357. RTS/CTS attempt */
  12358. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  12359. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  12360. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  12361. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  12362. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  12363. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  12364. } HTT_RC_TX_DONE_PARAMS;
  12365. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  12366. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  12367. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  12368. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  12369. #define HTT_RC_UPDATE_VDEVID_S 8
  12370. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  12371. #define HTT_RC_UPDATE_PEERID_S 16
  12372. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  12373. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  12374. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  12375. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  12376. do { \
  12377. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  12378. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  12379. } while (0)
  12380. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  12381. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  12382. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  12383. do { \
  12384. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  12385. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  12386. } while (0)
  12387. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  12388. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  12389. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  12390. do { \
  12391. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  12392. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  12393. } while (0)
  12394. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  12395. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  12396. /**
  12397. * @brief target -> host rx fragment indication message definition
  12398. *
  12399. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  12400. *
  12401. * @details
  12402. * The following field definitions describe the format of the rx fragment
  12403. * indication message sent from the target to the host.
  12404. * The rx fragment indication message shares the format of the
  12405. * rx indication message, but not all fields from the rx indication message
  12406. * are relevant to the rx fragment indication message.
  12407. *
  12408. *
  12409. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  12410. * |-----------+-------------------+---------------------+-------------|
  12411. * | peer ID | |FV| ext TID | msg type |
  12412. * |-------------------------------------------------------------------|
  12413. * | | flush | flush |
  12414. * | | end | start |
  12415. * | | seq num | seq num |
  12416. * |-------------------------------------------------------------------|
  12417. * | reserved | FW rx desc bytes |
  12418. * |-------------------------------------------------------------------|
  12419. * | | FW MSDU Rx |
  12420. * | | desc B0 |
  12421. * |-------------------------------------------------------------------|
  12422. * Header fields:
  12423. * - MSG_TYPE
  12424. * Bits 7:0
  12425. * Purpose: identifies this as an rx fragment indication message
  12426. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  12427. * - EXT_TID
  12428. * Bits 12:8
  12429. * Purpose: identify the traffic ID of the rx data, including
  12430. * special "extended" TID values for multicast, broadcast, and
  12431. * non-QoS data frames
  12432. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  12433. * - FLUSH_VALID (FV)
  12434. * Bit 13
  12435. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  12436. * is valid
  12437. * Value:
  12438. * 1 -> flush IE is valid and needs to be processed
  12439. * 0 -> flush IE is not valid and should be ignored
  12440. * - PEER_ID
  12441. * Bits 31:16
  12442. * Purpose: Identify, by ID, which peer sent the rx data
  12443. * Value: ID of the peer who sent the rx data
  12444. * - FLUSH_SEQ_NUM_START
  12445. * Bits 5:0
  12446. * Purpose: Indicate the start of a series of MPDUs to flush
  12447. * Not all MPDUs within this series are necessarily valid - the host
  12448. * must check each sequence number within this range to see if the
  12449. * corresponding MPDU is actually present.
  12450. * This field is only valid if the FV bit is set.
  12451. * Value:
  12452. * The sequence number for the first MPDUs to check to flush.
  12453. * The sequence number is masked by 0x3f.
  12454. * - FLUSH_SEQ_NUM_END
  12455. * Bits 11:6
  12456. * Purpose: Indicate the end of a series of MPDUs to flush
  12457. * Value:
  12458. * The sequence number one larger than the sequence number of the
  12459. * last MPDU to check to flush.
  12460. * The sequence number is masked by 0x3f.
  12461. * Not all MPDUs within this series are necessarily valid - the host
  12462. * must check each sequence number within this range to see if the
  12463. * corresponding MPDU is actually present.
  12464. * This field is only valid if the FV bit is set.
  12465. * Rx descriptor fields:
  12466. * - FW_RX_DESC_BYTES
  12467. * Bits 15:0
  12468. * Purpose: Indicate how many bytes in the Rx indication are used for
  12469. * FW Rx descriptors
  12470. * Value: 1
  12471. */
  12472. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  12473. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  12474. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  12475. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  12476. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  12477. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  12478. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  12479. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  12480. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  12481. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  12482. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  12483. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  12484. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  12485. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  12486. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  12487. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  12488. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  12489. #define HTT_RX_FRAG_IND_BYTES \
  12490. (4 /* msg hdr */ + \
  12491. 4 /* flush spec */ + \
  12492. 4 /* (unused) FW rx desc bytes spec */ + \
  12493. 4 /* FW rx desc */)
  12494. /**
  12495. * @brief target -> host test message definition
  12496. *
  12497. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  12498. *
  12499. * @details
  12500. * The following field definitions describe the format of the test
  12501. * message sent from the target to the host.
  12502. * The message consists of a 4-octet header, followed by a variable
  12503. * number of 32-bit integer values, followed by a variable number
  12504. * of 8-bit character values.
  12505. *
  12506. * |31 16|15 8|7 0|
  12507. * |-----------------------------------------------------------|
  12508. * | num chars | num ints | msg type |
  12509. * |-----------------------------------------------------------|
  12510. * | int 0 |
  12511. * |-----------------------------------------------------------|
  12512. * | int 1 |
  12513. * |-----------------------------------------------------------|
  12514. * | ... |
  12515. * |-----------------------------------------------------------|
  12516. * | char 3 | char 2 | char 1 | char 0 |
  12517. * |-----------------------------------------------------------|
  12518. * | | | ... | char 4 |
  12519. * |-----------------------------------------------------------|
  12520. * - MSG_TYPE
  12521. * Bits 7:0
  12522. * Purpose: identifies this as a test message
  12523. * Value: HTT_MSG_TYPE_TEST
  12524. * - NUM_INTS
  12525. * Bits 15:8
  12526. * Purpose: indicate how many 32-bit integers follow the message header
  12527. * - NUM_CHARS
  12528. * Bits 31:16
  12529. * Purpose: indicate how many 8-bit charaters follow the series of integers
  12530. */
  12531. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  12532. #define HTT_RX_TEST_NUM_INTS_S 8
  12533. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  12534. #define HTT_RX_TEST_NUM_CHARS_S 16
  12535. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  12536. do { \
  12537. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  12538. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  12539. } while (0)
  12540. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  12541. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  12542. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  12543. do { \
  12544. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  12545. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  12546. } while (0)
  12547. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  12548. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  12549. /**
  12550. * @brief target -> host packet log message
  12551. *
  12552. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  12553. *
  12554. * @details
  12555. * The following field definitions describe the format of the packet log
  12556. * message sent from the target to the host.
  12557. * The message consists of a 4-octet header,followed by a variable number
  12558. * of 32-bit character values.
  12559. *
  12560. * |31 16|15 12|11 10|9 8|7 0|
  12561. * |------------------------------------------------------------------|
  12562. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  12563. * |------------------------------------------------------------------|
  12564. * | payload |
  12565. * |------------------------------------------------------------------|
  12566. * - MSG_TYPE
  12567. * Bits 7:0
  12568. * Purpose: identifies this as a pktlog message
  12569. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  12570. * - mac_id
  12571. * Bits 9:8
  12572. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  12573. * Value: 0-3
  12574. * - pdev_id
  12575. * Bits 11:10
  12576. * Purpose: pdev_id
  12577. * Value: 0-3
  12578. * 0 (for rings at SOC level),
  12579. * 1/2/3 PDEV -> 0/1/2
  12580. * - payload_size
  12581. * Bits 31:16
  12582. * Purpose: explicitly specify the payload size
  12583. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  12584. */
  12585. PREPACK struct htt_pktlog_msg {
  12586. A_UINT32 header;
  12587. A_UINT32 payload[1/* or more */];
  12588. } POSTPACK;
  12589. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  12590. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  12591. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  12592. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  12593. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  12594. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  12595. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  12596. do { \
  12597. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  12598. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  12599. } while (0)
  12600. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  12601. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  12602. HTT_T2H_PKTLOG_MAC_ID_S)
  12603. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  12604. do { \
  12605. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  12606. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  12607. } while (0)
  12608. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  12609. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  12610. HTT_T2H_PKTLOG_PDEV_ID_S)
  12611. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  12612. do { \
  12613. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  12614. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  12615. } while (0)
  12616. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  12617. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  12618. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  12619. /*
  12620. * Rx reorder statistics
  12621. * NB: all the fields must be defined in 4 octets size.
  12622. */
  12623. struct rx_reorder_stats {
  12624. /* Non QoS MPDUs received */
  12625. A_UINT32 deliver_non_qos;
  12626. /* MPDUs received in-order */
  12627. A_UINT32 deliver_in_order;
  12628. /* Flush due to reorder timer expired */
  12629. A_UINT32 deliver_flush_timeout;
  12630. /* Flush due to move out of window */
  12631. A_UINT32 deliver_flush_oow;
  12632. /* Flush due to DELBA */
  12633. A_UINT32 deliver_flush_delba;
  12634. /* MPDUs dropped due to FCS error */
  12635. A_UINT32 fcs_error;
  12636. /* MPDUs dropped due to monitor mode non-data packet */
  12637. A_UINT32 mgmt_ctrl;
  12638. /* Unicast-data MPDUs dropped due to invalid peer */
  12639. A_UINT32 invalid_peer;
  12640. /* MPDUs dropped due to duplication (non aggregation) */
  12641. A_UINT32 dup_non_aggr;
  12642. /* MPDUs dropped due to processed before */
  12643. A_UINT32 dup_past;
  12644. /* MPDUs dropped due to duplicate in reorder queue */
  12645. A_UINT32 dup_in_reorder;
  12646. /* Reorder timeout happened */
  12647. A_UINT32 reorder_timeout;
  12648. /* invalid bar ssn */
  12649. A_UINT32 invalid_bar_ssn;
  12650. /* reorder reset due to bar ssn */
  12651. A_UINT32 ssn_reset;
  12652. /* Flush due to delete peer */
  12653. A_UINT32 deliver_flush_delpeer;
  12654. /* Flush due to offload*/
  12655. A_UINT32 deliver_flush_offload;
  12656. /* Flush due to out of buffer*/
  12657. A_UINT32 deliver_flush_oob;
  12658. /* MPDUs dropped due to PN check fail */
  12659. A_UINT32 pn_fail;
  12660. /* MPDUs dropped due to unable to allocate memory */
  12661. A_UINT32 store_fail;
  12662. /* Number of times the tid pool alloc succeeded */
  12663. A_UINT32 tid_pool_alloc_succ;
  12664. /* Number of times the MPDU pool alloc succeeded */
  12665. A_UINT32 mpdu_pool_alloc_succ;
  12666. /* Number of times the MSDU pool alloc succeeded */
  12667. A_UINT32 msdu_pool_alloc_succ;
  12668. /* Number of times the tid pool alloc failed */
  12669. A_UINT32 tid_pool_alloc_fail;
  12670. /* Number of times the MPDU pool alloc failed */
  12671. A_UINT32 mpdu_pool_alloc_fail;
  12672. /* Number of times the MSDU pool alloc failed */
  12673. A_UINT32 msdu_pool_alloc_fail;
  12674. /* Number of times the tid pool freed */
  12675. A_UINT32 tid_pool_free;
  12676. /* Number of times the MPDU pool freed */
  12677. A_UINT32 mpdu_pool_free;
  12678. /* Number of times the MSDU pool freed */
  12679. A_UINT32 msdu_pool_free;
  12680. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  12681. A_UINT32 msdu_queued;
  12682. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  12683. A_UINT32 msdu_recycled;
  12684. /* Number of MPDUs with invalid peer but A2 found in AST */
  12685. A_UINT32 invalid_peer_a2_in_ast;
  12686. /* Number of MPDUs with invalid peer but A3 found in AST */
  12687. A_UINT32 invalid_peer_a3_in_ast;
  12688. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  12689. A_UINT32 invalid_peer_bmc_mpdus;
  12690. /* Number of MSDUs with err attention word */
  12691. A_UINT32 rxdesc_err_att;
  12692. /* Number of MSDUs with flag of peer_idx_invalid */
  12693. A_UINT32 rxdesc_err_peer_idx_inv;
  12694. /* Number of MSDUs with flag of peer_idx_timeout */
  12695. A_UINT32 rxdesc_err_peer_idx_to;
  12696. /* Number of MSDUs with flag of overflow */
  12697. A_UINT32 rxdesc_err_ov;
  12698. /* Number of MSDUs with flag of msdu_length_err */
  12699. A_UINT32 rxdesc_err_msdu_len;
  12700. /* Number of MSDUs with flag of mpdu_length_err */
  12701. A_UINT32 rxdesc_err_mpdu_len;
  12702. /* Number of MSDUs with flag of tkip_mic_err */
  12703. A_UINT32 rxdesc_err_tkip_mic;
  12704. /* Number of MSDUs with flag of decrypt_err */
  12705. A_UINT32 rxdesc_err_decrypt;
  12706. /* Number of MSDUs with flag of fcs_err */
  12707. A_UINT32 rxdesc_err_fcs;
  12708. /* Number of Unicast (bc_mc bit is not set in attention word)
  12709. * frames with invalid peer handler
  12710. */
  12711. A_UINT32 rxdesc_uc_msdus_inv_peer;
  12712. /* Number of unicast frame directly (direct bit is set in attention word)
  12713. * to DUT with invalid peer handler
  12714. */
  12715. A_UINT32 rxdesc_direct_msdus_inv_peer;
  12716. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  12717. * frames with invalid peer handler
  12718. */
  12719. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  12720. /* Number of MSDUs dropped due to no first MSDU flag */
  12721. A_UINT32 rxdesc_no_1st_msdu;
  12722. /* Number of MSDUs droped due to ring overflow */
  12723. A_UINT32 msdu_drop_ring_ov;
  12724. /* Number of MSDUs dropped due to FC mismatch */
  12725. A_UINT32 msdu_drop_fc_mismatch;
  12726. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  12727. A_UINT32 msdu_drop_mgmt_remote_ring;
  12728. /* Number of MSDUs dropped due to errors not reported in attention word */
  12729. A_UINT32 msdu_drop_misc;
  12730. /* Number of MSDUs go to offload before reorder */
  12731. A_UINT32 offload_msdu_wal;
  12732. /* Number of data frame dropped by offload after reorder */
  12733. A_UINT32 offload_msdu_reorder;
  12734. /* Number of MPDUs with sequence number in the past and within the BA window */
  12735. A_UINT32 dup_past_within_window;
  12736. /* Number of MPDUs with sequence number in the past and outside the BA window */
  12737. A_UINT32 dup_past_outside_window;
  12738. /* Number of MSDUs with decrypt/MIC error */
  12739. A_UINT32 rxdesc_err_decrypt_mic;
  12740. /* Number of data MSDUs received on both local and remote rings */
  12741. A_UINT32 data_msdus_on_both_rings;
  12742. /* MPDUs never filled */
  12743. A_UINT32 holes_not_filled;
  12744. };
  12745. /*
  12746. * Rx Remote buffer statistics
  12747. * NB: all the fields must be defined in 4 octets size.
  12748. */
  12749. struct rx_remote_buffer_mgmt_stats {
  12750. /* Total number of MSDUs reaped for Rx processing */
  12751. A_UINT32 remote_reaped;
  12752. /* MSDUs recycled within firmware */
  12753. A_UINT32 remote_recycled;
  12754. /* MSDUs stored by Data Rx */
  12755. A_UINT32 data_rx_msdus_stored;
  12756. /* Number of HTT indications from WAL Rx MSDU */
  12757. A_UINT32 wal_rx_ind;
  12758. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  12759. A_UINT32 wal_rx_ind_unconsumed;
  12760. /* Number of HTT indications from Data Rx MSDU */
  12761. A_UINT32 data_rx_ind;
  12762. /* Number of unconsumed HTT indications from Data Rx MSDU */
  12763. A_UINT32 data_rx_ind_unconsumed;
  12764. /* Number of HTT indications from ATHBUF */
  12765. A_UINT32 athbuf_rx_ind;
  12766. /* Number of remote buffers requested for refill */
  12767. A_UINT32 refill_buf_req;
  12768. /* Number of remote buffers filled by the host */
  12769. A_UINT32 refill_buf_rsp;
  12770. /* Number of times MAC hw_index = f/w write_index */
  12771. A_INT32 mac_no_bufs;
  12772. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  12773. A_INT32 fw_indices_equal;
  12774. /* Number of times f/w finds no buffers to post */
  12775. A_INT32 host_no_bufs;
  12776. };
  12777. /*
  12778. * TXBF MU/SU packets and NDPA statistics
  12779. * NB: all the fields must be defined in 4 octets size.
  12780. */
  12781. struct rx_txbf_musu_ndpa_pkts_stats {
  12782. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  12783. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  12784. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  12785. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  12786. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  12787. A_UINT32 reserved[3]; /* must be set to 0x0 */
  12788. };
  12789. /*
  12790. * htt_dbg_stats_status -
  12791. * present - The requested stats have been delivered in full.
  12792. * This indicates that either the stats information was contained
  12793. * in its entirety within this message, or else this message
  12794. * completes the delivery of the requested stats info that was
  12795. * partially delivered through earlier STATS_CONF messages.
  12796. * partial - The requested stats have been delivered in part.
  12797. * One or more subsequent STATS_CONF messages with the same
  12798. * cookie value will be sent to deliver the remainder of the
  12799. * information.
  12800. * error - The requested stats could not be delivered, for example due
  12801. * to a shortage of memory to construct a message holding the
  12802. * requested stats.
  12803. * invalid - The requested stat type is either not recognized, or the
  12804. * target is configured to not gather the stats type in question.
  12805. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12806. * series_done - This special value indicates that no further stats info
  12807. * elements are present within a series of stats info elems
  12808. * (within a stats upload confirmation message).
  12809. */
  12810. enum htt_dbg_stats_status {
  12811. HTT_DBG_STATS_STATUS_PRESENT = 0,
  12812. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  12813. HTT_DBG_STATS_STATUS_ERROR = 2,
  12814. HTT_DBG_STATS_STATUS_INVALID = 3,
  12815. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  12816. };
  12817. /**
  12818. * @brief target -> host statistics upload
  12819. *
  12820. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  12821. *
  12822. * @details
  12823. * The following field definitions describe the format of the HTT target
  12824. * to host stats upload confirmation message.
  12825. * The message contains a cookie echoed from the HTT host->target stats
  12826. * upload request, which identifies which request the confirmation is
  12827. * for, and a series of tag-length-value stats information elements.
  12828. * The tag-length header for each stats info element also includes a
  12829. * status field, to indicate whether the request for the stat type in
  12830. * question was fully met, partially met, unable to be met, or invalid
  12831. * (if the stat type in question is disabled in the target).
  12832. * A special value of all 1's in this status field is used to indicate
  12833. * the end of the series of stats info elements.
  12834. *
  12835. *
  12836. * |31 16|15 8|7 5|4 0|
  12837. * |------------------------------------------------------------|
  12838. * | reserved | msg type |
  12839. * |------------------------------------------------------------|
  12840. * | cookie LSBs |
  12841. * |------------------------------------------------------------|
  12842. * | cookie MSBs |
  12843. * |------------------------------------------------------------|
  12844. * | stats entry length | reserved | S |stat type|
  12845. * |------------------------------------------------------------|
  12846. * | |
  12847. * | type-specific stats info |
  12848. * | |
  12849. * |------------------------------------------------------------|
  12850. * | stats entry length | reserved | S |stat type|
  12851. * |------------------------------------------------------------|
  12852. * | |
  12853. * | type-specific stats info |
  12854. * | |
  12855. * |------------------------------------------------------------|
  12856. * | n/a | reserved | 111 | n/a |
  12857. * |------------------------------------------------------------|
  12858. * Header fields:
  12859. * - MSG_TYPE
  12860. * Bits 7:0
  12861. * Purpose: identifies this is a statistics upload confirmation message
  12862. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  12863. * - COOKIE_LSBS
  12864. * Bits 31:0
  12865. * Purpose: Provide a mechanism to match a target->host stats confirmation
  12866. * message with its preceding host->target stats request message.
  12867. * Value: LSBs of the opaque cookie specified by the host-side requestor
  12868. * - COOKIE_MSBS
  12869. * Bits 31:0
  12870. * Purpose: Provide a mechanism to match a target->host stats confirmation
  12871. * message with its preceding host->target stats request message.
  12872. * Value: MSBs of the opaque cookie specified by the host-side requestor
  12873. *
  12874. * Stats Information Element tag-length header fields:
  12875. * - STAT_TYPE
  12876. * Bits 4:0
  12877. * Purpose: identifies the type of statistics info held in the
  12878. * following information element
  12879. * Value: htt_dbg_stats_type
  12880. * - STATUS
  12881. * Bits 7:5
  12882. * Purpose: indicate whether the requested stats are present
  12883. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  12884. * the completion of the stats entry series
  12885. * - LENGTH
  12886. * Bits 31:16
  12887. * Purpose: indicate the stats information size
  12888. * Value: This field specifies the number of bytes of stats information
  12889. * that follows the element tag-length header.
  12890. * It is expected but not required that this length is a multiple of
  12891. * 4 bytes. Even if the length is not an integer multiple of 4, the
  12892. * subsequent stats entry header will begin on a 4-byte aligned
  12893. * boundary.
  12894. */
  12895. #define HTT_T2H_STATS_COOKIE_SIZE 8
  12896. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  12897. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  12898. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  12899. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  12900. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  12901. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  12902. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  12903. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  12904. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  12905. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  12906. do { \
  12907. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  12908. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  12909. } while (0)
  12910. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  12911. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  12912. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  12913. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  12914. do { \
  12915. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  12916. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  12917. } while (0)
  12918. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  12919. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  12920. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  12921. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  12922. do { \
  12923. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  12924. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  12925. } while (0)
  12926. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  12927. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  12928. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  12929. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  12930. #define HTT_MAX_AGGR 64
  12931. #define HTT_HL_MAX_AGGR 18
  12932. /**
  12933. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  12934. *
  12935. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  12936. *
  12937. * @details
  12938. * The following field definitions describe the format of the HTT host
  12939. * to target frag_desc/msdu_ext bank configuration message.
  12940. * The message contains the based address and the min and max id of the
  12941. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  12942. * MSDU_EXT/FRAG_DESC.
  12943. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  12944. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  12945. * the hardware does the mapping/translation.
  12946. *
  12947. * Total banks that can be configured is configured to 16.
  12948. *
  12949. * This should be called before any TX has be initiated by the HTT
  12950. *
  12951. * |31 16|15 8|7 5|4 0|
  12952. * |------------------------------------------------------------|
  12953. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  12954. * |------------------------------------------------------------|
  12955. * | BANK0_BASE_ADDRESS (bits 31:0) |
  12956. #if HTT_PADDR64
  12957. * | BANK0_BASE_ADDRESS (bits 63:32) |
  12958. #endif
  12959. * |------------------------------------------------------------|
  12960. * | ... |
  12961. * |------------------------------------------------------------|
  12962. * | BANK15_BASE_ADDRESS (bits 31:0) |
  12963. #if HTT_PADDR64
  12964. * | BANK15_BASE_ADDRESS (bits 63:32) |
  12965. #endif
  12966. * |------------------------------------------------------------|
  12967. * | BANK0_MAX_ID | BANK0_MIN_ID |
  12968. * |------------------------------------------------------------|
  12969. * | ... |
  12970. * |------------------------------------------------------------|
  12971. * | BANK15_MAX_ID | BANK15_MIN_ID |
  12972. * |------------------------------------------------------------|
  12973. * Header fields:
  12974. * - MSG_TYPE
  12975. * Bits 7:0
  12976. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  12977. * for systems with 64-bit format for bus addresses:
  12978. * - BANKx_BASE_ADDRESS_LO
  12979. * Bits 31:0
  12980. * Purpose: Provide a mechanism to specify the base address of the
  12981. * MSDU_EXT bank physical/bus address.
  12982. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  12983. * - BANKx_BASE_ADDRESS_HI
  12984. * Bits 31:0
  12985. * Purpose: Provide a mechanism to specify the base address of the
  12986. * MSDU_EXT bank physical/bus address.
  12987. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  12988. * for systems with 32-bit format for bus addresses:
  12989. * - BANKx_BASE_ADDRESS
  12990. * Bits 31:0
  12991. * Purpose: Provide a mechanism to specify the base address of the
  12992. * MSDU_EXT bank physical/bus address.
  12993. * Value: MSDU_EXT bank physical / bus address
  12994. * - BANKx_MIN_ID
  12995. * Bits 15:0
  12996. * Purpose: Provide a mechanism to specify the min index that needs to
  12997. * mapped.
  12998. * - BANKx_MAX_ID
  12999. * Bits 31:16
  13000. * Purpose: Provide a mechanism to specify the max index that needs to
  13001. * mapped.
  13002. *
  13003. */
  13004. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  13005. * safe value.
  13006. * @note MAX supported banks is 16.
  13007. */
  13008. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  13009. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  13010. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  13011. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  13012. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  13013. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  13014. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  13015. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  13016. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  13017. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  13018. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  13019. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  13020. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  13021. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  13022. do { \
  13023. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  13024. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  13025. } while (0)
  13026. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  13027. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  13028. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  13029. do { \
  13030. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  13031. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  13032. } while (0)
  13033. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  13034. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  13035. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  13036. do { \
  13037. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  13038. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  13039. } while (0)
  13040. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  13041. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  13042. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  13043. do { \
  13044. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  13045. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  13046. } while (0)
  13047. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  13048. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  13049. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  13050. do { \
  13051. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  13052. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  13053. } while (0)
  13054. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  13055. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  13056. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  13057. do { \
  13058. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  13059. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  13060. } while (0)
  13061. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  13062. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  13063. /*
  13064. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  13065. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  13066. * addresses are stored in a XXX-bit field.
  13067. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  13068. * htt_tx_frag_desc64_bank_cfg_t structs.
  13069. */
  13070. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  13071. _paddr_bits_, \
  13072. _paddr__bank_base_address_) \
  13073. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  13074. /** word 0 \
  13075. * msg_type: 8, \
  13076. * pdev_id: 2, \
  13077. * swap: 1, \
  13078. * reserved0: 5, \
  13079. * num_banks: 8, \
  13080. * desc_size: 8; \
  13081. */ \
  13082. A_UINT32 word0; \
  13083. /* \
  13084. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  13085. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  13086. * the second A_UINT32). \
  13087. */ \
  13088. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13089. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13090. } POSTPACK
  13091. /* define htt_tx_frag_desc32_bank_cfg_t */
  13092. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  13093. /* define htt_tx_frag_desc64_bank_cfg_t */
  13094. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  13095. /*
  13096. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  13097. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  13098. */
  13099. #if HTT_PADDR64
  13100. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  13101. #else
  13102. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  13103. #endif
  13104. /**
  13105. * @brief target -> host HTT TX Credit total count update message definition
  13106. *
  13107. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  13108. *
  13109. *|31 16|15|14 9| 8 |7 0 |
  13110. *|---------------------+--+----------+-------+----------|
  13111. *|cur htt credit delta | Q| reserved | sign | msg type |
  13112. *|------------------------------------------------------|
  13113. *
  13114. * Header fields:
  13115. * - MSG_TYPE
  13116. * Bits 7:0
  13117. * Purpose: identifies this as a htt tx credit delta update message
  13118. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  13119. * - SIGN
  13120. * Bits 8
  13121. * identifies whether credit delta is positive or negative
  13122. * Value:
  13123. * - 0x0: credit delta is positive, rebalance in some buffers
  13124. * - 0x1: credit delta is negative, rebalance out some buffers
  13125. * - reserved
  13126. * Bits 14:9
  13127. * Value: 0x0
  13128. * - TXQ_GRP
  13129. * Bit 15
  13130. * Purpose: indicates whether any tx queue group information elements
  13131. * are appended to the tx credit update message
  13132. * Value: 0 -> no tx queue group information element is present
  13133. * 1 -> a tx queue group information element immediately follows
  13134. * - DELTA_COUNT
  13135. * Bits 31:16
  13136. * Purpose: Specify current htt credit delta absolute count
  13137. */
  13138. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  13139. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  13140. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  13141. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  13142. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  13143. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  13144. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  13145. do { \
  13146. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  13147. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  13148. } while (0)
  13149. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  13150. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  13151. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  13152. do { \
  13153. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  13154. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  13155. } while (0)
  13156. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  13157. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  13158. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  13159. do { \
  13160. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  13161. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  13162. } while (0)
  13163. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  13164. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  13165. #define HTT_TX_CREDIT_MSG_BYTES 4
  13166. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  13167. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  13168. /**
  13169. * @brief HTT WDI_IPA Operation Response Message
  13170. *
  13171. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  13172. *
  13173. * @details
  13174. * HTT WDI_IPA Operation Response message is sent by target
  13175. * to host confirming suspend or resume operation.
  13176. * |31 24|23 16|15 8|7 0|
  13177. * |----------------+----------------+----------------+----------------|
  13178. * | op_code | Rsvd | msg_type |
  13179. * |-------------------------------------------------------------------|
  13180. * | Rsvd | Response len |
  13181. * |-------------------------------------------------------------------|
  13182. * | |
  13183. * | Response-type specific info |
  13184. * | |
  13185. * | |
  13186. * |-------------------------------------------------------------------|
  13187. * Header fields:
  13188. * - MSG_TYPE
  13189. * Bits 7:0
  13190. * Purpose: Identifies this as WDI_IPA Operation Response message
  13191. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  13192. * - OP_CODE
  13193. * Bits 31:16
  13194. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  13195. * value: = enum htt_wdi_ipa_op_code
  13196. * - RSP_LEN
  13197. * Bits 16:0
  13198. * Purpose: length for the response-type specific info
  13199. * value: = length in bytes for response-type specific info
  13200. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  13201. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  13202. */
  13203. PREPACK struct htt_wdi_ipa_op_response_t
  13204. {
  13205. /* DWORD 0: flags and meta-data */
  13206. A_UINT32
  13207. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13208. reserved1: 8,
  13209. op_code: 16;
  13210. A_UINT32
  13211. rsp_len: 16,
  13212. reserved2: 16;
  13213. } POSTPACK;
  13214. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  13215. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  13216. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  13217. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  13218. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  13219. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  13220. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  13221. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  13222. do { \
  13223. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  13224. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  13225. } while (0)
  13226. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  13227. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  13228. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  13229. do { \
  13230. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  13231. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  13232. } while (0)
  13233. enum htt_phy_mode {
  13234. htt_phy_mode_11a = 0,
  13235. htt_phy_mode_11g = 1,
  13236. htt_phy_mode_11b = 2,
  13237. htt_phy_mode_11g_only = 3,
  13238. htt_phy_mode_11na_ht20 = 4,
  13239. htt_phy_mode_11ng_ht20 = 5,
  13240. htt_phy_mode_11na_ht40 = 6,
  13241. htt_phy_mode_11ng_ht40 = 7,
  13242. htt_phy_mode_11ac_vht20 = 8,
  13243. htt_phy_mode_11ac_vht40 = 9,
  13244. htt_phy_mode_11ac_vht80 = 10,
  13245. htt_phy_mode_11ac_vht20_2g = 11,
  13246. htt_phy_mode_11ac_vht40_2g = 12,
  13247. htt_phy_mode_11ac_vht80_2g = 13,
  13248. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  13249. htt_phy_mode_11ac_vht160 = 15,
  13250. htt_phy_mode_max,
  13251. };
  13252. /**
  13253. * @brief target -> host HTT channel change indication
  13254. *
  13255. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  13256. *
  13257. * @details
  13258. * Specify when a channel change occurs.
  13259. * This allows the host to precisely determine which rx frames arrived
  13260. * on the old channel and which rx frames arrived on the new channel.
  13261. *
  13262. *|31 |7 0 |
  13263. *|-------------------------------------------+----------|
  13264. *| reserved | msg type |
  13265. *|------------------------------------------------------|
  13266. *| primary_chan_center_freq_mhz |
  13267. *|------------------------------------------------------|
  13268. *| contiguous_chan1_center_freq_mhz |
  13269. *|------------------------------------------------------|
  13270. *| contiguous_chan2_center_freq_mhz |
  13271. *|------------------------------------------------------|
  13272. *| phy_mode |
  13273. *|------------------------------------------------------|
  13274. *
  13275. * Header fields:
  13276. * - MSG_TYPE
  13277. * Bits 7:0
  13278. * Purpose: identifies this as a htt channel change indication message
  13279. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  13280. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  13281. * Bits 31:0
  13282. * Purpose: identify the (center of the) new 20 MHz primary channel
  13283. * Value: center frequency of the 20 MHz primary channel, in MHz units
  13284. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  13285. * Bits 31:0
  13286. * Purpose: identify the (center of the) contiguous frequency range
  13287. * comprising the new channel.
  13288. * For example, if the new channel is a 80 MHz channel extending
  13289. * 60 MHz beyond the primary channel, this field would be 30 larger
  13290. * than the primary channel center frequency field.
  13291. * Value: center frequency of the contiguous frequency range comprising
  13292. * the full channel in MHz units
  13293. * (80+80 channels also use the CONTIG_CHAN2 field)
  13294. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  13295. * Bits 31:0
  13296. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  13297. * within a VHT 80+80 channel.
  13298. * This field is only relevant for VHT 80+80 channels.
  13299. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  13300. * channel (arbitrary value for cases besides VHT 80+80)
  13301. * - PHY_MODE
  13302. * Bits 31:0
  13303. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  13304. * and band
  13305. * Value: htt_phy_mode enum value
  13306. */
  13307. PREPACK struct htt_chan_change_t
  13308. {
  13309. /* DWORD 0: flags and meta-data */
  13310. A_UINT32
  13311. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13312. reserved1: 24;
  13313. A_UINT32 primary_chan_center_freq_mhz;
  13314. A_UINT32 contig_chan1_center_freq_mhz;
  13315. A_UINT32 contig_chan2_center_freq_mhz;
  13316. A_UINT32 phy_mode;
  13317. } POSTPACK;
  13318. /*
  13319. * Due to historical / backwards-compatibility reasons, maintain the
  13320. * below htt_chan_change_msg struct definition, which needs to be
  13321. * consistent with the above htt_chan_change_t struct definition
  13322. * (aside from the htt_chan_change_t definition including the msg_type
  13323. * dword within the message, and the htt_chan_change_msg only containing
  13324. * the payload of the message that follows the msg_type dword).
  13325. */
  13326. PREPACK struct htt_chan_change_msg {
  13327. A_UINT32 chan_mhz; /* frequency in mhz */
  13328. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  13329. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  13330. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  13331. } POSTPACK;
  13332. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  13333. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  13334. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  13335. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  13336. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  13337. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  13338. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  13339. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  13340. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  13341. do { \
  13342. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  13343. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  13344. } while (0)
  13345. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  13346. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  13347. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  13348. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  13349. do { \
  13350. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  13351. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  13352. } while (0)
  13353. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  13354. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  13355. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  13356. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  13357. do { \
  13358. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  13359. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  13360. } while (0)
  13361. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  13362. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  13363. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  13364. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  13365. do { \
  13366. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  13367. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  13368. } while (0)
  13369. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  13370. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  13371. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  13372. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  13373. /**
  13374. * @brief rx offload packet error message
  13375. *
  13376. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  13377. *
  13378. * @details
  13379. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  13380. * of target payload like mic err.
  13381. *
  13382. * |31 24|23 16|15 8|7 0|
  13383. * |----------------+----------------+----------------+----------------|
  13384. * | tid | vdev_id | msg_sub_type | msg_type |
  13385. * |-------------------------------------------------------------------|
  13386. * : (sub-type dependent content) :
  13387. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  13388. * Header fields:
  13389. * - msg_type
  13390. * Bits 7:0
  13391. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  13392. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  13393. * - msg_sub_type
  13394. * Bits 15:8
  13395. * Purpose: Identifies which type of rx error is reported by this message
  13396. * value: htt_rx_ofld_pkt_err_type
  13397. * - vdev_id
  13398. * Bits 23:16
  13399. * Purpose: Identifies which vdev received the erroneous rx frame
  13400. * value:
  13401. * - tid
  13402. * Bits 31:24
  13403. * Purpose: Identifies the traffic type of the rx frame
  13404. * value:
  13405. *
  13406. * - The payload fields used if the sub-type == MIC error are shown below.
  13407. * Note - MIC err is per MSDU, while PN is per MPDU.
  13408. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  13409. * with MIC err in A-MSDU case, so FW will send only one HTT message
  13410. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  13411. * instead of sending separate HTT messages for each wrong MSDU within
  13412. * the MPDU.
  13413. *
  13414. * |31 24|23 16|15 8|7 0|
  13415. * |----------------+----------------+----------------+----------------|
  13416. * | Rsvd | key_id | peer_id |
  13417. * |-------------------------------------------------------------------|
  13418. * | receiver MAC addr 31:0 |
  13419. * |-------------------------------------------------------------------|
  13420. * | Rsvd | receiver MAC addr 47:32 |
  13421. * |-------------------------------------------------------------------|
  13422. * | transmitter MAC addr 31:0 |
  13423. * |-------------------------------------------------------------------|
  13424. * | Rsvd | transmitter MAC addr 47:32 |
  13425. * |-------------------------------------------------------------------|
  13426. * | PN 31:0 |
  13427. * |-------------------------------------------------------------------|
  13428. * | Rsvd | PN 47:32 |
  13429. * |-------------------------------------------------------------------|
  13430. * - peer_id
  13431. * Bits 15:0
  13432. * Purpose: identifies which peer is frame is from
  13433. * value:
  13434. * - key_id
  13435. * Bits 23:16
  13436. * Purpose: identifies key_id of rx frame
  13437. * value:
  13438. * - RA_31_0 (receiver MAC addr 31:0)
  13439. * Bits 31:0
  13440. * Purpose: identifies by MAC address which vdev received the frame
  13441. * value: MAC address lower 4 bytes
  13442. * - RA_47_32 (receiver MAC addr 47:32)
  13443. * Bits 15:0
  13444. * Purpose: identifies by MAC address which vdev received the frame
  13445. * value: MAC address upper 2 bytes
  13446. * - TA_31_0 (transmitter MAC addr 31:0)
  13447. * Bits 31:0
  13448. * Purpose: identifies by MAC address which peer transmitted the frame
  13449. * value: MAC address lower 4 bytes
  13450. * - TA_47_32 (transmitter MAC addr 47:32)
  13451. * Bits 15:0
  13452. * Purpose: identifies by MAC address which peer transmitted the frame
  13453. * value: MAC address upper 2 bytes
  13454. * - PN_31_0
  13455. * Bits 31:0
  13456. * Purpose: Identifies pn of rx frame
  13457. * value: PN lower 4 bytes
  13458. * - PN_47_32
  13459. * Bits 15:0
  13460. * Purpose: Identifies pn of rx frame
  13461. * value:
  13462. * TKIP or CCMP: PN upper 2 bytes
  13463. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  13464. */
  13465. enum htt_rx_ofld_pkt_err_type {
  13466. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  13467. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  13468. };
  13469. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  13470. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  13471. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  13472. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  13473. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  13474. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  13475. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  13476. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  13477. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  13478. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  13479. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  13480. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  13481. do { \
  13482. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  13483. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  13484. } while (0)
  13485. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  13486. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  13487. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  13488. do { \
  13489. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  13490. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  13491. } while (0)
  13492. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  13493. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  13494. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  13495. do { \
  13496. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  13497. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  13498. } while (0)
  13499. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  13500. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  13501. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  13502. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  13503. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  13504. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  13505. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  13506. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  13507. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  13508. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  13509. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  13510. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  13511. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  13512. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  13513. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  13514. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  13515. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  13516. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  13517. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  13518. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  13519. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  13520. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  13521. do { \
  13522. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  13523. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  13524. } while (0)
  13525. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  13526. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  13527. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  13528. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  13529. do { \
  13530. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  13531. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  13532. } while (0)
  13533. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  13534. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  13535. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  13536. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  13537. do { \
  13538. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  13539. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  13540. } while (0)
  13541. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  13542. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  13543. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  13544. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  13545. do { \
  13546. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  13547. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  13548. } while (0)
  13549. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  13550. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  13551. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  13552. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  13553. do { \
  13554. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  13555. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  13556. } while (0)
  13557. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  13558. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  13559. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  13560. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  13561. do { \
  13562. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  13563. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  13564. } while (0)
  13565. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  13566. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  13567. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  13568. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  13569. do { \
  13570. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  13571. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  13572. } while (0)
  13573. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  13574. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  13575. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  13576. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  13577. do { \
  13578. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  13579. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  13580. } while (0)
  13581. /**
  13582. * @brief target -> host peer rate report message
  13583. *
  13584. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  13585. *
  13586. * @details
  13587. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  13588. * justified rate of all the peers.
  13589. *
  13590. * |31 24|23 16|15 8|7 0|
  13591. * |----------------+----------------+----------------+----------------|
  13592. * | peer_count | | msg_type |
  13593. * |-------------------------------------------------------------------|
  13594. * : Payload (variant number of peer rate report) :
  13595. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  13596. * Header fields:
  13597. * - msg_type
  13598. * Bits 7:0
  13599. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  13600. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  13601. * - reserved
  13602. * Bits 15:8
  13603. * Purpose:
  13604. * value:
  13605. * - peer_count
  13606. * Bits 31:16
  13607. * Purpose: Specify how many peer rate report elements are present in the payload.
  13608. * value:
  13609. *
  13610. * Payload:
  13611. * There are variant number of peer rate report follow the first 32 bits.
  13612. * The peer rate report is defined as follows.
  13613. *
  13614. * |31 20|19 16|15 0|
  13615. * |-----------------------+---------+---------------------------------|-
  13616. * | reserved | phy | peer_id | \
  13617. * |-------------------------------------------------------------------| -> report #0
  13618. * | rate | /
  13619. * |-----------------------+---------+---------------------------------|-
  13620. * | reserved | phy | peer_id | \
  13621. * |-------------------------------------------------------------------| -> report #1
  13622. * | rate | /
  13623. * |-----------------------+---------+---------------------------------|-
  13624. * | reserved | phy | peer_id | \
  13625. * |-------------------------------------------------------------------| -> report #2
  13626. * | rate | /
  13627. * |-------------------------------------------------------------------|-
  13628. * : :
  13629. * : :
  13630. * : :
  13631. * :-------------------------------------------------------------------:
  13632. *
  13633. * - peer_id
  13634. * Bits 15:0
  13635. * Purpose: identify the peer
  13636. * value:
  13637. * - phy
  13638. * Bits 19:16
  13639. * Purpose: identify which phy is in use
  13640. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  13641. * Please see enum htt_peer_report_phy_type for detail.
  13642. * - reserved
  13643. * Bits 31:20
  13644. * Purpose:
  13645. * value:
  13646. * - rate
  13647. * Bits 31:0
  13648. * Purpose: represent the justified rate of the peer specified by peer_id
  13649. * value:
  13650. */
  13651. enum htt_peer_rate_report_phy_type {
  13652. HTT_PEER_RATE_REPORT_11B = 0,
  13653. HTT_PEER_RATE_REPORT_11A_G,
  13654. HTT_PEER_RATE_REPORT_11N,
  13655. HTT_PEER_RATE_REPORT_11AC,
  13656. };
  13657. #define HTT_PEER_RATE_REPORT_SIZE 8
  13658. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  13659. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  13660. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  13661. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  13662. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  13663. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  13664. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  13665. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  13666. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  13667. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  13668. do { \
  13669. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  13670. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  13671. } while (0)
  13672. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  13673. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  13674. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  13675. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  13676. do { \
  13677. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  13678. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  13679. } while (0)
  13680. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  13681. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  13682. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  13683. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  13684. do { \
  13685. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  13686. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  13687. } while (0)
  13688. /**
  13689. * @brief target -> host flow pool map message
  13690. *
  13691. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  13692. *
  13693. * @details
  13694. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  13695. * a flow of descriptors.
  13696. *
  13697. * This message is in TLV format and indicates the parameters to be setup a
  13698. * flow in the host. Each entry indicates that a particular flow ID is ready to
  13699. * receive descriptors from a specified pool.
  13700. *
  13701. * The message would appear as follows:
  13702. *
  13703. * |31 24|23 16|15 8|7 0|
  13704. * |----------------+----------------+----------------+----------------|
  13705. * header | reserved | num_flows | msg_type |
  13706. * |-------------------------------------------------------------------|
  13707. * | |
  13708. * : payload :
  13709. * | |
  13710. * |-------------------------------------------------------------------|
  13711. *
  13712. * The header field is one DWORD long and is interpreted as follows:
  13713. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  13714. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  13715. * this message
  13716. * b'16-31 - reserved: These bits are reserved for future use
  13717. *
  13718. * Payload:
  13719. * The payload would contain multiple objects of the following structure. Each
  13720. * object represents a flow.
  13721. *
  13722. * |31 24|23 16|15 8|7 0|
  13723. * |----------------+----------------+----------------+----------------|
  13724. * header | reserved | num_flows | msg_type |
  13725. * |-------------------------------------------------------------------|
  13726. * payload0| flow_type |
  13727. * |-------------------------------------------------------------------|
  13728. * | flow_id |
  13729. * |-------------------------------------------------------------------|
  13730. * | reserved0 | flow_pool_id |
  13731. * |-------------------------------------------------------------------|
  13732. * | reserved1 | flow_pool_size |
  13733. * |-------------------------------------------------------------------|
  13734. * | reserved2 |
  13735. * |-------------------------------------------------------------------|
  13736. * payload1| flow_type |
  13737. * |-------------------------------------------------------------------|
  13738. * | flow_id |
  13739. * |-------------------------------------------------------------------|
  13740. * | reserved0 | flow_pool_id |
  13741. * |-------------------------------------------------------------------|
  13742. * | reserved1 | flow_pool_size |
  13743. * |-------------------------------------------------------------------|
  13744. * | reserved2 |
  13745. * |-------------------------------------------------------------------|
  13746. * | . |
  13747. * | . |
  13748. * | . |
  13749. * |-------------------------------------------------------------------|
  13750. *
  13751. * Each payload is 5 DWORDS long and is interpreted as follows:
  13752. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  13753. * this flow is associated. It can be VDEV, peer,
  13754. * or tid (AC). Based on enum htt_flow_type.
  13755. *
  13756. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  13757. * object. For flow_type vdev it is set to the
  13758. * vdevid, for peer it is peerid and for tid, it is
  13759. * tid_num.
  13760. *
  13761. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  13762. * in the host for this flow
  13763. * b'16:31 - reserved0: This field in reserved for the future. In case
  13764. * we have a hierarchical implementation (HCM) of
  13765. * pools, it can be used to indicate the ID of the
  13766. * parent-pool.
  13767. *
  13768. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  13769. * Descriptors for this flow will be
  13770. * allocated from this pool in the host.
  13771. * b'16:31 - reserved1: This field in reserved for the future. In case
  13772. * we have a hierarchical implementation of pools,
  13773. * it can be used to indicate the max number of
  13774. * descriptors in the pool. The b'0:15 can be used
  13775. * to indicate min number of descriptors in the
  13776. * HCM scheme.
  13777. *
  13778. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  13779. * we have a hierarchical implementation of pools,
  13780. * b'0:15 can be used to indicate the
  13781. * priority-based borrowing (PBB) threshold of
  13782. * the flow's pool. The b'16:31 are still left
  13783. * reserved.
  13784. */
  13785. enum htt_flow_type {
  13786. FLOW_TYPE_VDEV = 0,
  13787. /* Insert new flow types above this line */
  13788. };
  13789. PREPACK struct htt_flow_pool_map_payload_t {
  13790. A_UINT32 flow_type;
  13791. A_UINT32 flow_id;
  13792. A_UINT32 flow_pool_id:16,
  13793. reserved0:16;
  13794. A_UINT32 flow_pool_size:16,
  13795. reserved1:16;
  13796. A_UINT32 reserved2;
  13797. } POSTPACK;
  13798. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  13799. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  13800. (sizeof(struct htt_flow_pool_map_payload_t))
  13801. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  13802. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  13803. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  13804. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  13805. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  13806. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  13807. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  13808. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  13809. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  13810. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  13811. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  13812. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  13813. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  13814. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  13815. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  13816. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  13817. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  13818. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  13819. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  13820. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  13821. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  13822. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  13823. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  13824. do { \
  13825. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  13826. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  13827. } while (0)
  13828. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  13829. do { \
  13830. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  13831. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  13832. } while (0)
  13833. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  13834. do { \
  13835. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  13836. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  13837. } while (0)
  13838. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  13839. do { \
  13840. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  13841. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  13842. } while (0)
  13843. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  13844. do { \
  13845. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  13846. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  13847. } while (0)
  13848. /**
  13849. * @brief target -> host flow pool unmap message
  13850. *
  13851. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  13852. *
  13853. * @details
  13854. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  13855. * down a flow of descriptors.
  13856. * This message indicates that for the flow (whose ID is provided) is wanting
  13857. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  13858. * pool of descriptors from where descriptors are being allocated for this
  13859. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  13860. * be unmapped by the host.
  13861. *
  13862. * The message would appear as follows:
  13863. *
  13864. * |31 24|23 16|15 8|7 0|
  13865. * |----------------+----------------+----------------+----------------|
  13866. * | reserved0 | msg_type |
  13867. * |-------------------------------------------------------------------|
  13868. * | flow_type |
  13869. * |-------------------------------------------------------------------|
  13870. * | flow_id |
  13871. * |-------------------------------------------------------------------|
  13872. * | reserved1 | flow_pool_id |
  13873. * |-------------------------------------------------------------------|
  13874. *
  13875. * The message is interpreted as follows:
  13876. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  13877. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  13878. * b'8:31 - reserved0: Reserved for future use
  13879. *
  13880. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  13881. * this flow is associated. It can be VDEV, peer,
  13882. * or tid (AC). Based on enum htt_flow_type.
  13883. *
  13884. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  13885. * object. For flow_type vdev it is set to the
  13886. * vdevid, for peer it is peerid and for tid, it is
  13887. * tid_num.
  13888. *
  13889. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  13890. * used in the host for this flow
  13891. * b'16:31 - reserved0: This field in reserved for the future.
  13892. *
  13893. */
  13894. PREPACK struct htt_flow_pool_unmap_t {
  13895. A_UINT32 msg_type:8,
  13896. reserved0:24;
  13897. A_UINT32 flow_type;
  13898. A_UINT32 flow_id;
  13899. A_UINT32 flow_pool_id:16,
  13900. reserved1:16;
  13901. } POSTPACK;
  13902. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  13903. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  13904. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  13905. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  13906. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  13907. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  13908. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  13909. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  13910. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  13911. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  13912. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  13913. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  13914. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  13915. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  13916. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  13917. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  13918. do { \
  13919. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  13920. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  13921. } while (0)
  13922. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  13923. do { \
  13924. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  13925. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  13926. } while (0)
  13927. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  13928. do { \
  13929. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  13930. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  13931. } while (0)
  13932. /**
  13933. * @brief target -> host SRING setup done message
  13934. *
  13935. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  13936. *
  13937. * @details
  13938. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  13939. * SRNG ring setup is done
  13940. *
  13941. * This message indicates whether the last setup operation is successful.
  13942. * It will be sent to host when host set respose_required bit in
  13943. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  13944. * The message would appear as follows:
  13945. *
  13946. * |31 24|23 16|15 8|7 0|
  13947. * |--------------- +----------------+----------------+----------------|
  13948. * | setup_status | ring_id | pdev_id | msg_type |
  13949. * |-------------------------------------------------------------------|
  13950. *
  13951. * The message is interpreted as follows:
  13952. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  13953. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  13954. * b'8:15 - pdev_id:
  13955. * 0 (for rings at SOC/UMAC level),
  13956. * 1/2/3 mac id (for rings at LMAC level)
  13957. * b'16:23 - ring_id: Identify the ring which is set up
  13958. * More details can be got from enum htt_srng_ring_id
  13959. * b'24:31 - setup_status: Indicate status of setup operation
  13960. * Refer to htt_ring_setup_status
  13961. */
  13962. PREPACK struct htt_sring_setup_done_t {
  13963. A_UINT32 msg_type: 8,
  13964. pdev_id: 8,
  13965. ring_id: 8,
  13966. setup_status: 8;
  13967. } POSTPACK;
  13968. enum htt_ring_setup_status {
  13969. htt_ring_setup_status_ok = 0,
  13970. htt_ring_setup_status_error,
  13971. };
  13972. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  13973. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  13974. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  13975. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  13976. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  13977. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  13978. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  13979. do { \
  13980. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  13981. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  13982. } while (0)
  13983. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  13984. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  13985. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  13986. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  13987. HTT_SRING_SETUP_DONE_RING_ID_S)
  13988. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  13989. do { \
  13990. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  13991. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  13992. } while (0)
  13993. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  13994. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  13995. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  13996. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  13997. HTT_SRING_SETUP_DONE_STATUS_S)
  13998. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  13999. do { \
  14000. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  14001. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  14002. } while (0)
  14003. /**
  14004. * @brief target -> flow map flow info
  14005. *
  14006. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  14007. *
  14008. * @details
  14009. * HTT TX map flow entry with tqm flow pointer
  14010. * Sent from firmware to host to add tqm flow pointer in corresponding
  14011. * flow search entry. Flow metadata is replayed back to host as part of this
  14012. * struct to enable host to find the specific flow search entry
  14013. *
  14014. * The message would appear as follows:
  14015. *
  14016. * |31 28|27 18|17 14|13 8|7 0|
  14017. * |-------+------------------------------------------+----------------|
  14018. * | rsvd0 | fse_hsh_idx | msg_type |
  14019. * |-------------------------------------------------------------------|
  14020. * | rsvd1 | tid | peer_id |
  14021. * |-------------------------------------------------------------------|
  14022. * | tqm_flow_pntr_lo |
  14023. * |-------------------------------------------------------------------|
  14024. * | tqm_flow_pntr_hi |
  14025. * |-------------------------------------------------------------------|
  14026. * | fse_meta_data |
  14027. * |-------------------------------------------------------------------|
  14028. *
  14029. * The message is interpreted as follows:
  14030. *
  14031. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  14032. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  14033. *
  14034. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  14035. * for this flow entry
  14036. *
  14037. * dword0 - b'28:31 - rsvd0: Reserved for future use
  14038. *
  14039. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  14040. *
  14041. * dword1 - b'14:17 - tid
  14042. *
  14043. * dword1 - b'18:31 - rsvd1: Reserved for future use
  14044. *
  14045. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  14046. *
  14047. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  14048. *
  14049. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  14050. * given by host
  14051. */
  14052. PREPACK struct htt_tx_map_flow_info {
  14053. A_UINT32
  14054. msg_type: 8,
  14055. fse_hsh_idx: 20,
  14056. rsvd0: 4;
  14057. A_UINT32
  14058. peer_id: 14,
  14059. tid: 4,
  14060. rsvd1: 14;
  14061. A_UINT32 tqm_flow_pntr_lo;
  14062. A_UINT32 tqm_flow_pntr_hi;
  14063. struct htt_tx_flow_metadata fse_meta_data;
  14064. } POSTPACK;
  14065. /* DWORD 0 */
  14066. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  14067. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  14068. /* DWORD 1 */
  14069. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  14070. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  14071. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  14072. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  14073. /* DWORD 0 */
  14074. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  14075. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  14076. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  14077. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  14078. do { \
  14079. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  14080. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  14081. } while (0)
  14082. /* DWORD 1 */
  14083. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  14084. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  14085. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  14086. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  14087. do { \
  14088. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  14089. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  14090. } while (0)
  14091. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  14092. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  14093. HTT_TX_MAP_FLOW_INFO_TID_S)
  14094. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  14095. do { \
  14096. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  14097. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  14098. } while (0)
  14099. /*
  14100. * htt_dbg_ext_stats_status -
  14101. * present - The requested stats have been delivered in full.
  14102. * This indicates that either the stats information was contained
  14103. * in its entirety within this message, or else this message
  14104. * completes the delivery of the requested stats info that was
  14105. * partially delivered through earlier STATS_CONF messages.
  14106. * partial - The requested stats have been delivered in part.
  14107. * One or more subsequent STATS_CONF messages with the same
  14108. * cookie value will be sent to deliver the remainder of the
  14109. * information.
  14110. * error - The requested stats could not be delivered, for example due
  14111. * to a shortage of memory to construct a message holding the
  14112. * requested stats.
  14113. * invalid - The requested stat type is either not recognized, or the
  14114. * target is configured to not gather the stats type in question.
  14115. */
  14116. enum htt_dbg_ext_stats_status {
  14117. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  14118. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  14119. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  14120. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  14121. };
  14122. /**
  14123. * @brief target -> host ppdu stats upload
  14124. *
  14125. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  14126. *
  14127. * @details
  14128. * The following field definitions describe the format of the HTT target
  14129. * to host ppdu stats indication message.
  14130. *
  14131. *
  14132. * |31 16|15 12|11 10|9 8|7 0 |
  14133. * |----------------------------------------------------------------------|
  14134. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  14135. * |----------------------------------------------------------------------|
  14136. * | ppdu_id |
  14137. * |----------------------------------------------------------------------|
  14138. * | Timestamp in us |
  14139. * |----------------------------------------------------------------------|
  14140. * | reserved |
  14141. * |----------------------------------------------------------------------|
  14142. * | type-specific stats info |
  14143. * | (see htt_ppdu_stats.h) |
  14144. * |----------------------------------------------------------------------|
  14145. * Header fields:
  14146. * - MSG_TYPE
  14147. * Bits 7:0
  14148. * Purpose: Identifies this is a PPDU STATS indication
  14149. * message.
  14150. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  14151. * - mac_id
  14152. * Bits 9:8
  14153. * Purpose: mac_id of this ppdu_id
  14154. * Value: 0-3
  14155. * - pdev_id
  14156. * Bits 11:10
  14157. * Purpose: pdev_id of this ppdu_id
  14158. * Value: 0-3
  14159. * 0 (for rings at SOC level),
  14160. * 1/2/3 PDEV -> 0/1/2
  14161. * - payload_size
  14162. * Bits 31:16
  14163. * Purpose: total tlv size
  14164. * Value: payload_size in bytes
  14165. */
  14166. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  14167. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  14168. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  14169. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  14170. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  14171. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  14172. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  14173. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  14174. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  14175. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  14176. do { \
  14177. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  14178. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  14179. } while (0)
  14180. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  14181. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  14182. HTT_T2H_PPDU_STATS_MAC_ID_S)
  14183. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  14184. do { \
  14185. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  14186. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  14187. } while (0)
  14188. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  14189. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  14190. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  14191. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  14192. do { \
  14193. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  14194. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  14195. } while (0)
  14196. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  14197. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  14198. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  14199. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  14200. do { \
  14201. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  14202. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  14203. } while (0)
  14204. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  14205. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  14206. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  14207. /* htt_t2h_ppdu_stats_ind_hdr_t
  14208. * This struct contains the fields within the header of the
  14209. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  14210. * stats info.
  14211. * This struct assumes little-endian layout, and thus is only
  14212. * suitable for use within processors known to be little-endian
  14213. * (such as the target).
  14214. * In contrast, the above macros provide endian-portable methods
  14215. * to get and set the bitfields within this PPDU_STATS_IND header.
  14216. */
  14217. typedef struct {
  14218. A_UINT32 msg_type: 8, /* bits 7:0 */
  14219. mac_id: 2, /* bits 9:8 */
  14220. pdev_id: 2, /* bits 11:10 */
  14221. reserved1: 4, /* bits 15:12 */
  14222. payload_size: 16; /* bits 31:16 */
  14223. A_UINT32 ppdu_id;
  14224. A_UINT32 timestamp_us;
  14225. A_UINT32 reserved2;
  14226. } htt_t2h_ppdu_stats_ind_hdr_t;
  14227. /**
  14228. * @brief target -> host extended statistics upload
  14229. *
  14230. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  14231. *
  14232. * @details
  14233. * The following field definitions describe the format of the HTT target
  14234. * to host stats upload confirmation message.
  14235. * The message contains a cookie echoed from the HTT host->target stats
  14236. * upload request, which identifies which request the confirmation is
  14237. * for, and a single stats can span over multiple HTT stats indication
  14238. * due to the HTT message size limitation so every HTT ext stats indication
  14239. * will have tag-length-value stats information elements.
  14240. * The tag-length header for each HTT stats IND message also includes a
  14241. * status field, to indicate whether the request for the stat type in
  14242. * question was fully met, partially met, unable to be met, or invalid
  14243. * (if the stat type in question is disabled in the target).
  14244. * A Done bit 1's indicate the end of the of stats info elements.
  14245. *
  14246. *
  14247. * |31 16|15 12|11|10 8|7 5|4 0|
  14248. * |--------------------------------------------------------------|
  14249. * | reserved | msg type |
  14250. * |--------------------------------------------------------------|
  14251. * | cookie LSBs |
  14252. * |--------------------------------------------------------------|
  14253. * | cookie MSBs |
  14254. * |--------------------------------------------------------------|
  14255. * | stats entry length | rsvd | D| S | stat type |
  14256. * |--------------------------------------------------------------|
  14257. * | type-specific stats info |
  14258. * | (see htt_stats.h) |
  14259. * |--------------------------------------------------------------|
  14260. * Header fields:
  14261. * - MSG_TYPE
  14262. * Bits 7:0
  14263. * Purpose: Identifies this is a extended statistics upload confirmation
  14264. * message.
  14265. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  14266. * - COOKIE_LSBS
  14267. * Bits 31:0
  14268. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14269. * message with its preceding host->target stats request message.
  14270. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14271. * - COOKIE_MSBS
  14272. * Bits 31:0
  14273. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14274. * message with its preceding host->target stats request message.
  14275. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14276. *
  14277. * Stats Information Element tag-length header fields:
  14278. * - STAT_TYPE
  14279. * Bits 7:0
  14280. * Purpose: identifies the type of statistics info held in the
  14281. * following information element
  14282. * Value: htt_dbg_ext_stats_type
  14283. * - STATUS
  14284. * Bits 10:8
  14285. * Purpose: indicate whether the requested stats are present
  14286. * Value: htt_dbg_ext_stats_status
  14287. * - DONE
  14288. * Bits 11
  14289. * Purpose:
  14290. * Indicates the completion of the stats entry, this will be the last
  14291. * stats conf HTT segment for the requested stats type.
  14292. * Value:
  14293. * 0 -> the stats retrieval is ongoing
  14294. * 1 -> the stats retrieval is complete
  14295. * - LENGTH
  14296. * Bits 31:16
  14297. * Purpose: indicate the stats information size
  14298. * Value: This field specifies the number of bytes of stats information
  14299. * that follows the element tag-length header.
  14300. * It is expected but not required that this length is a multiple of
  14301. * 4 bytes.
  14302. */
  14303. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  14304. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  14305. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  14306. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  14307. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  14308. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  14309. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  14310. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  14311. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  14312. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14313. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  14314. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  14315. do { \
  14316. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  14317. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  14318. } while (0)
  14319. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  14320. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  14321. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  14322. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  14323. do { \
  14324. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  14325. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  14326. } while (0)
  14327. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  14328. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  14329. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  14330. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  14331. do { \
  14332. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  14333. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  14334. } while (0)
  14335. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  14336. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  14337. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  14338. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14339. do { \
  14340. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  14341. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  14342. } while (0)
  14343. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  14344. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  14345. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  14346. typedef enum {
  14347. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  14348. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  14349. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  14350. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  14351. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  14352. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  14353. /* Reserved from 128 - 255 for target internal use.*/
  14354. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  14355. } HTT_PEER_TYPE;
  14356. /** macro to convert MAC address from char array to HTT word format */
  14357. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  14358. (phtt_mac_addr)->mac_addr31to0 = \
  14359. (((c_macaddr)[0] << 0) | \
  14360. ((c_macaddr)[1] << 8) | \
  14361. ((c_macaddr)[2] << 16) | \
  14362. ((c_macaddr)[3] << 24)); \
  14363. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  14364. } while (0)
  14365. /**
  14366. * @brief target -> host monitor mac header indication message
  14367. *
  14368. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  14369. *
  14370. * @details
  14371. * The following diagram shows the format of the monitor mac header message
  14372. * sent from the target to the host.
  14373. * This message is primarily sent when promiscuous rx mode is enabled.
  14374. * One message is sent per rx PPDU.
  14375. *
  14376. * |31 24|23 16|15 8|7 0|
  14377. * |-------------------------------------------------------------|
  14378. * | peer_id | reserved0 | msg_type |
  14379. * |-------------------------------------------------------------|
  14380. * | reserved1 | num_mpdu |
  14381. * |-------------------------------------------------------------|
  14382. * | struct hw_rx_desc |
  14383. * | (see wal_rx_desc.h) |
  14384. * |-------------------------------------------------------------|
  14385. * | struct ieee80211_frame_addr4 |
  14386. * | (see ieee80211_defs.h) |
  14387. * |-------------------------------------------------------------|
  14388. * | struct ieee80211_frame_addr4 |
  14389. * | (see ieee80211_defs.h) |
  14390. * |-------------------------------------------------------------|
  14391. * | ...... |
  14392. * |-------------------------------------------------------------|
  14393. *
  14394. * Header fields:
  14395. * - msg_type
  14396. * Bits 7:0
  14397. * Purpose: Identifies this is a monitor mac header indication message.
  14398. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  14399. * - peer_id
  14400. * Bits 31:16
  14401. * Purpose: Software peer id given by host during association,
  14402. * During promiscuous mode, the peer ID will be invalid (0xFF)
  14403. * for rx PPDUs received from unassociated peers.
  14404. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  14405. * - num_mpdu
  14406. * Bits 15:0
  14407. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  14408. * delivered within the message.
  14409. * Value: 1 to 32
  14410. * num_mpdu is limited to a maximum value of 32, due to buffer
  14411. * size limits. For PPDUs with more than 32 MPDUs, only the
  14412. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  14413. * the PPDU will be provided.
  14414. */
  14415. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  14416. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  14417. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  14418. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  14419. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  14420. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  14421. do { \
  14422. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  14423. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  14424. } while (0)
  14425. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  14426. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  14427. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  14428. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  14429. do { \
  14430. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  14431. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  14432. } while (0)
  14433. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  14434. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  14435. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  14436. /**
  14437. * @brief target -> host flow pool resize Message
  14438. *
  14439. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  14440. *
  14441. * @details
  14442. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  14443. * the flow pool associated with the specified ID is resized
  14444. *
  14445. * The message would appear as follows:
  14446. *
  14447. * |31 16|15 8|7 0|
  14448. * |---------------------------------+----------------+----------------|
  14449. * | reserved0 | Msg type |
  14450. * |-------------------------------------------------------------------|
  14451. * | flow pool new size | flow pool ID |
  14452. * |-------------------------------------------------------------------|
  14453. *
  14454. * The message is interpreted as follows:
  14455. * b'0:7 - msg_type: This will be set to 0x21
  14456. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  14457. *
  14458. * b'0:15 - flow pool ID: Existing flow pool ID
  14459. *
  14460. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  14461. *
  14462. */
  14463. PREPACK struct htt_flow_pool_resize_t {
  14464. A_UINT32 msg_type:8,
  14465. reserved0:24;
  14466. A_UINT32 flow_pool_id:16,
  14467. flow_pool_new_size:16;
  14468. } POSTPACK;
  14469. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  14470. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  14471. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  14472. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  14473. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  14474. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  14475. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  14476. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  14477. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  14478. do { \
  14479. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  14480. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  14481. } while (0)
  14482. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  14483. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  14484. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  14485. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  14486. do { \
  14487. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  14488. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  14489. } while (0)
  14490. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  14491. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  14492. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  14493. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  14494. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  14495. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  14496. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  14497. /*
  14498. * The read and write indices point to the data within the host buffer.
  14499. * Because the first 4 bytes of the host buffer is used for the read index and
  14500. * the next 4 bytes for the write index, the data itself starts at offset 8.
  14501. * The read index and write index are the byte offsets from the base of the
  14502. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  14503. * Refer the ASCII text picture below.
  14504. */
  14505. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  14506. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  14507. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  14508. /*
  14509. ***************************************************************************
  14510. *
  14511. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  14512. *
  14513. ***************************************************************************
  14514. *
  14515. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  14516. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  14517. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  14518. * written into the Host memory region mentioned below.
  14519. *
  14520. * Read index is updated by the Host. At any point of time, the read index will
  14521. * indicate the index that will next be read by the Host. The read index is
  14522. * in units of bytes offset from the base of the meta-data buffer.
  14523. *
  14524. * Write index is updated by the FW. At any point of time, the write index will
  14525. * indicate from where the FW can start writing any new data. The write index is
  14526. * in units of bytes offset from the base of the meta-data buffer.
  14527. *
  14528. * If the Host is not fast enough in reading the CFR data, any new capture data
  14529. * would be dropped if there is no space left to write the new captures.
  14530. *
  14531. * The last 4 bytes of the memory region will have the magic pattern
  14532. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  14533. * not overrun the host buffer.
  14534. *
  14535. * ,--------------------. read and write indices store the
  14536. * | | byte offset from the base of the
  14537. * | ,--------+--------. meta-data buffer to the next
  14538. * | | | | location within the data buffer
  14539. * | | v v that will be read / written
  14540. * ************************************************************************
  14541. * * Read * Write * * Magic *
  14542. * * index * index * CFR data1 ...... CFR data N * pattern *
  14543. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  14544. * ************************************************************************
  14545. * |<---------- data buffer ---------->|
  14546. *
  14547. * |<----------------- meta-data buffer allocated in Host ----------------|
  14548. *
  14549. * Note:
  14550. * - Considering the 4 bytes needed to store the Read index (R) and the
  14551. * Write index (W), the initial value is as follows:
  14552. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  14553. * - Buffer empty condition:
  14554. * R = W
  14555. *
  14556. * Regarding CFR data format:
  14557. * --------------------------
  14558. *
  14559. * Each CFR tone is stored in HW as 16-bits with the following format:
  14560. * {bits[15:12], bits[11:6], bits[5:0]} =
  14561. * {unsigned exponent (4 bits),
  14562. * signed mantissa_real (6 bits),
  14563. * signed mantissa_imag (6 bits)}
  14564. *
  14565. * CFR_real = mantissa_real * 2^(exponent-5)
  14566. * CFR_imag = mantissa_imag * 2^(exponent-5)
  14567. *
  14568. *
  14569. * The CFR data is written to the 16-bit unsigned output array (buff) in
  14570. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  14571. *
  14572. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  14573. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  14574. * .
  14575. * .
  14576. * .
  14577. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  14578. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  14579. */
  14580. /* Bandwidth of peer CFR captures */
  14581. typedef enum {
  14582. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  14583. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  14584. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  14585. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  14586. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  14587. HTT_PEER_CFR_CAPTURE_BW_MAX,
  14588. } HTT_PEER_CFR_CAPTURE_BW;
  14589. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  14590. * was captured
  14591. */
  14592. typedef enum {
  14593. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  14594. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  14595. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  14596. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  14597. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  14598. } HTT_PEER_CFR_CAPTURE_MODE;
  14599. typedef enum {
  14600. /* This message type is currently used for the below purpose:
  14601. *
  14602. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  14603. * wmi_peer_cfr_capture_cmd.
  14604. * If payload_present bit is set to 0 then the associated memory region
  14605. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  14606. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  14607. * message; the CFR dump will be present at the end of the message,
  14608. * after the chan_phy_mode.
  14609. */
  14610. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  14611. /* Always keep this last */
  14612. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  14613. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  14614. /**
  14615. * @brief target -> host CFR dump completion indication message definition
  14616. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  14617. *
  14618. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  14619. *
  14620. * @details
  14621. * The following diagram shows the format of the Channel Frequency Response
  14622. * (CFR) dump completion indication. This inidcation is sent to the Host when
  14623. * the channel capture of a peer is copied by Firmware into the Host memory
  14624. *
  14625. * **************************************************************************
  14626. *
  14627. * Message format when the CFR capture message type is
  14628. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  14629. *
  14630. * **************************************************************************
  14631. *
  14632. * |31 16|15 |8|7 0|
  14633. * |----------------------------------------------------------------|
  14634. * header: | reserved |P| msg_type |
  14635. * word 0 | | | |
  14636. * |----------------------------------------------------------------|
  14637. * payload: | cfr_capture_msg_type |
  14638. * word 1 | |
  14639. * |----------------------------------------------------------------|
  14640. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  14641. * word 2 | | | | | | | | |
  14642. * |----------------------------------------------------------------|
  14643. * | mac_addr31to0 |
  14644. * word 3 | |
  14645. * |----------------------------------------------------------------|
  14646. * | unused / reserved | mac_addr47to32 |
  14647. * word 4 | | |
  14648. * |----------------------------------------------------------------|
  14649. * | index |
  14650. * word 5 | |
  14651. * |----------------------------------------------------------------|
  14652. * | length |
  14653. * word 6 | |
  14654. * |----------------------------------------------------------------|
  14655. * | timestamp |
  14656. * word 7 | |
  14657. * |----------------------------------------------------------------|
  14658. * | counter |
  14659. * word 8 | |
  14660. * |----------------------------------------------------------------|
  14661. * | chan_mhz |
  14662. * word 9 | |
  14663. * |----------------------------------------------------------------|
  14664. * | band_center_freq1 |
  14665. * word 10 | |
  14666. * |----------------------------------------------------------------|
  14667. * | band_center_freq2 |
  14668. * word 11 | |
  14669. * |----------------------------------------------------------------|
  14670. * | chan_phy_mode |
  14671. * word 12 | |
  14672. * |----------------------------------------------------------------|
  14673. * where,
  14674. * P - payload present bit (payload_present explained below)
  14675. * req_id - memory request id (mem_req_id explained below)
  14676. * S - status field (status explained below)
  14677. * capbw - capture bandwidth (capture_bw explained below)
  14678. * mode - mode of capture (mode explained below)
  14679. * sts - space time streams (sts_count explained below)
  14680. * chbw - channel bandwidth (channel_bw explained below)
  14681. * captype - capture type (cap_type explained below)
  14682. *
  14683. * The following field definitions describe the format of the CFR dump
  14684. * completion indication sent from the target to the host
  14685. *
  14686. * Header fields:
  14687. *
  14688. * Word 0
  14689. * - msg_type
  14690. * Bits 7:0
  14691. * Purpose: Identifies this as CFR TX completion indication
  14692. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  14693. * - payload_present
  14694. * Bit 8
  14695. * Purpose: Identifies how CFR data is sent to host
  14696. * Value: 0 - If CFR Payload is written to host memory
  14697. * 1 - If CFR Payload is sent as part of HTT message
  14698. * (This is the requirement for SDIO/USB where it is
  14699. * not possible to write CFR data to host memory)
  14700. * - reserved
  14701. * Bits 31:9
  14702. * Purpose: Reserved
  14703. * Value: 0
  14704. *
  14705. * Payload fields:
  14706. *
  14707. * Word 1
  14708. * - cfr_capture_msg_type
  14709. * Bits 31:0
  14710. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  14711. * to specify the format used for the remainder of the message
  14712. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  14713. * (currently only MSG_TYPE_1 is defined)
  14714. *
  14715. * Word 2
  14716. * - mem_req_id
  14717. * Bits 6:0
  14718. * Purpose: Contain the mem request id of the region where the CFR capture
  14719. * has been stored - of type WMI_HOST_MEM_REQ_ID
  14720. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  14721. this value is invalid)
  14722. * - status
  14723. * Bit 7
  14724. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  14725. * Value: 1 (True) - Successful; 0 (False) - Not successful
  14726. * - capture_bw
  14727. * Bits 10:8
  14728. * Purpose: Carry the bandwidth of the CFR capture
  14729. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  14730. * - mode
  14731. * Bits 13:11
  14732. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  14733. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  14734. * - sts_count
  14735. * Bits 16:14
  14736. * Purpose: Carry the number of space time streams
  14737. * Value: Number of space time streams
  14738. * - channel_bw
  14739. * Bits 19:17
  14740. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  14741. * measurement
  14742. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  14743. * - cap_type
  14744. * Bits 23:20
  14745. * Purpose: Carry the type of the capture
  14746. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  14747. * - vdev_id
  14748. * Bits 31:24
  14749. * Purpose: Carry the virtual device id
  14750. * Value: vdev ID
  14751. *
  14752. * Word 3
  14753. * - mac_addr31to0
  14754. * Bits 31:0
  14755. * Purpose: Contain the bits 31:0 of the peer MAC address
  14756. * Value: Bits 31:0 of the peer MAC address
  14757. *
  14758. * Word 4
  14759. * - mac_addr47to32
  14760. * Bits 15:0
  14761. * Purpose: Contain the bits 47:32 of the peer MAC address
  14762. * Value: Bits 47:32 of the peer MAC address
  14763. *
  14764. * Word 5
  14765. * - index
  14766. * Bits 31:0
  14767. * Purpose: Contain the index at which this CFR dump was written in the Host
  14768. * allocated memory. This index is the number of bytes from the base address.
  14769. * Value: Index position
  14770. *
  14771. * Word 6
  14772. * - length
  14773. * Bits 31:0
  14774. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  14775. * Value: Length of the CFR capture of the peer
  14776. *
  14777. * Word 7
  14778. * - timestamp
  14779. * Bits 31:0
  14780. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  14781. * clock used for this timestamp is private to the target and not visible to
  14782. * the host i.e., Host can interpret only the relative timestamp deltas from
  14783. * one message to the next, but can't interpret the absolute timestamp from a
  14784. * single message.
  14785. * Value: Timestamp in microseconds
  14786. *
  14787. * Word 8
  14788. * - counter
  14789. * Bits 31:0
  14790. * Purpose: Carry the count of the current CFR capture from FW. This is
  14791. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  14792. * in host memory)
  14793. * Value: Count of the current CFR capture
  14794. *
  14795. * Word 9
  14796. * - chan_mhz
  14797. * Bits 31:0
  14798. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  14799. * Value: Primary 20 channel frequency
  14800. *
  14801. * Word 10
  14802. * - band_center_freq1
  14803. * Bits 31:0
  14804. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  14805. * Value: Center frequency 1 in MHz
  14806. *
  14807. * Word 11
  14808. * - band_center_freq2
  14809. * Bits 31:0
  14810. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  14811. * the VDEV
  14812. * 80plus80 mode
  14813. * Value: Center frequency 2 in MHz
  14814. *
  14815. * Word 12
  14816. * - chan_phy_mode
  14817. * Bits 31:0
  14818. * Purpose: Carry the phy mode of the channel, of the VDEV
  14819. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  14820. */
  14821. PREPACK struct htt_cfr_dump_ind_type_1 {
  14822. A_UINT32 mem_req_id:7,
  14823. status:1,
  14824. capture_bw:3,
  14825. mode:3,
  14826. sts_count:3,
  14827. channel_bw:3,
  14828. cap_type:4,
  14829. vdev_id:8;
  14830. htt_mac_addr addr;
  14831. A_UINT32 index;
  14832. A_UINT32 length;
  14833. A_UINT32 timestamp;
  14834. A_UINT32 counter;
  14835. struct htt_chan_change_msg chan;
  14836. } POSTPACK;
  14837. PREPACK struct htt_cfr_dump_compl_ind {
  14838. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  14839. union {
  14840. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  14841. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  14842. /* If there is a need to change the memory layout and its associated
  14843. * HTT indication format, a new CFR capture message type can be
  14844. * introduced and added into this union.
  14845. */
  14846. };
  14847. } POSTPACK;
  14848. /*
  14849. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  14850. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  14851. */
  14852. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  14853. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  14854. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  14855. do { \
  14856. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  14857. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  14858. } while(0)
  14859. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  14860. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  14861. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  14862. /*
  14863. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  14864. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  14865. */
  14866. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  14867. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  14868. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  14869. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  14870. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  14871. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  14872. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  14873. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  14874. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  14875. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  14876. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  14877. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  14878. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  14879. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  14880. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  14881. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  14882. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  14883. do { \
  14884. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  14885. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  14886. } while (0)
  14887. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  14888. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  14889. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  14890. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  14891. do { \
  14892. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  14893. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  14894. } while (0)
  14895. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  14896. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  14897. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  14898. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  14899. do { \
  14900. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  14901. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  14902. } while (0)
  14903. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  14904. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  14905. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  14906. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  14907. do { \
  14908. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  14909. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  14910. } while (0)
  14911. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  14912. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  14913. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  14914. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  14915. do { \
  14916. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  14917. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  14918. } while (0)
  14919. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  14920. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  14921. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  14922. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  14923. do { \
  14924. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  14925. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  14926. } while (0)
  14927. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  14928. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  14929. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  14930. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  14931. do { \
  14932. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  14933. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  14934. } while (0)
  14935. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  14936. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  14937. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  14938. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  14939. do { \
  14940. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  14941. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  14942. } while (0)
  14943. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  14944. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  14945. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  14946. /**
  14947. * @brief target -> host peer (PPDU) stats message
  14948. *
  14949. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  14950. *
  14951. * @details
  14952. * This message is generated by FW when FW is sending stats to host
  14953. * about one or more PPDUs that the FW has transmitted to one or more peers.
  14954. * This message is sent autonomously by the target rather than upon request
  14955. * by the host.
  14956. * The following field definitions describe the format of the HTT target
  14957. * to host peer stats indication message.
  14958. *
  14959. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  14960. * or more PPDU stats records.
  14961. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  14962. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  14963. * then the message would start with the
  14964. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  14965. * below.
  14966. *
  14967. * |31 16|15|14|13 11|10 9|8|7 0|
  14968. * |-------------------------------------------------------------|
  14969. * | reserved |MSG_TYPE |
  14970. * |-------------------------------------------------------------|
  14971. * rec 0 | TLV header |
  14972. * rec 0 |-------------------------------------------------------------|
  14973. * rec 0 | ppdu successful bytes |
  14974. * rec 0 |-------------------------------------------------------------|
  14975. * rec 0 | ppdu retry bytes |
  14976. * rec 0 |-------------------------------------------------------------|
  14977. * rec 0 | ppdu failed bytes |
  14978. * rec 0 |-------------------------------------------------------------|
  14979. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  14980. * rec 0 |-------------------------------------------------------------|
  14981. * rec 0 | retried MSDUs | successful MSDUs |
  14982. * rec 0 |-------------------------------------------------------------|
  14983. * rec 0 | TX duration | failed MSDUs |
  14984. * rec 0 |-------------------------------------------------------------|
  14985. * ...
  14986. * |-------------------------------------------------------------|
  14987. * rec N | TLV header |
  14988. * rec N |-------------------------------------------------------------|
  14989. * rec N | ppdu successful bytes |
  14990. * rec N |-------------------------------------------------------------|
  14991. * rec N | ppdu retry bytes |
  14992. * rec N |-------------------------------------------------------------|
  14993. * rec N | ppdu failed bytes |
  14994. * rec N |-------------------------------------------------------------|
  14995. * rec N | peer id | S|SG| BW | BA |A|rate code|
  14996. * rec N |-------------------------------------------------------------|
  14997. * rec N | retried MSDUs | successful MSDUs |
  14998. * rec N |-------------------------------------------------------------|
  14999. * rec N | TX duration | failed MSDUs |
  15000. * rec N |-------------------------------------------------------------|
  15001. *
  15002. * where:
  15003. * A = is A-MPDU flag
  15004. * BA = block-ack failure flags
  15005. * BW = bandwidth spec
  15006. * SG = SGI enabled spec
  15007. * S = skipped rate ctrl
  15008. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  15009. *
  15010. * Header
  15011. * ------
  15012. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  15013. * dword0 - b'8:31 - reserved : Reserved for future use
  15014. *
  15015. * payload include below peer_stats information
  15016. * --------------------------------------------
  15017. * @TLV : HTT_PPDU_STATS_INFO_TLV
  15018. * @tx_success_bytes : total successful bytes in the PPDU.
  15019. * @tx_retry_bytes : total retried bytes in the PPDU.
  15020. * @tx_failed_bytes : total failed bytes in the PPDU.
  15021. * @tx_ratecode : rate code used for the PPDU.
  15022. * @is_ampdu : Indicates PPDU is AMPDU or not.
  15023. * @ba_ack_failed : BA/ACK failed for this PPDU
  15024. * b00 -> BA received
  15025. * b01 -> BA failed once
  15026. * b10 -> BA failed twice, when HW retry is enabled.
  15027. * @bw : BW
  15028. * b00 -> 20 MHz
  15029. * b01 -> 40 MHz
  15030. * b10 -> 80 MHz
  15031. * b11 -> 160 MHz (or 80+80)
  15032. * @sg : SGI enabled
  15033. * @s : skipped ratectrl
  15034. * @peer_id : peer id
  15035. * @tx_success_msdus : successful MSDUs
  15036. * @tx_retry_msdus : retried MSDUs
  15037. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  15038. * @tx_duration : Tx duration for the PPDU (microsecond units)
  15039. */
  15040. /**
  15041. * @brief target -> host backpressure event
  15042. *
  15043. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  15044. *
  15045. * @details
  15046. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  15047. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  15048. * This message will only be sent if the backpressure condition has existed
  15049. * continuously for an initial period (100 ms).
  15050. * Repeat messages with updated information will be sent after each
  15051. * subsequent period (100 ms) as long as the backpressure remains unabated.
  15052. * This message indicates the ring id along with current head and tail index
  15053. * locations (i.e. write and read indices).
  15054. * The backpressure time indicates the time in ms for which continous
  15055. * backpressure has been observed in the ring.
  15056. *
  15057. * The message format is as follows:
  15058. *
  15059. * |31 24|23 16|15 8|7 0|
  15060. * |----------------+----------------+----------------+----------------|
  15061. * | ring_id | ring_type | pdev_id | msg_type |
  15062. * |-------------------------------------------------------------------|
  15063. * | tail_idx | head_idx |
  15064. * |-------------------------------------------------------------------|
  15065. * | backpressure_time_ms |
  15066. * |-------------------------------------------------------------------|
  15067. *
  15068. * The message is interpreted as follows:
  15069. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  15070. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  15071. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  15072. * 1, 2, 3 indicates pdev_id 0,1,2 and
  15073. the msg is for LMAC ring.
  15074. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  15075. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  15076. * htt_backpressure_lmac_ring_id. This represents
  15077. * the ring id for which continous backpressure is seen
  15078. *
  15079. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  15080. * the ring indicated by the ring_id
  15081. *
  15082. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  15083. * the ring indicated by the ring id
  15084. *
  15085. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  15086. * backpressure has been seen in the ring
  15087. * indicated by the ring_id.
  15088. * Units = milliseconds
  15089. */
  15090. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  15091. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  15092. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  15093. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  15094. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  15095. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  15096. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  15097. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  15098. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  15099. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  15100. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  15101. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  15102. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  15103. do { \
  15104. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  15105. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  15106. } while (0)
  15107. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  15108. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  15109. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  15110. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  15111. do { \
  15112. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  15113. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  15114. } while (0)
  15115. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  15116. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  15117. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  15118. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  15119. do { \
  15120. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  15121. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  15122. } while (0)
  15123. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  15124. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  15125. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  15126. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  15127. do { \
  15128. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  15129. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  15130. } while (0)
  15131. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  15132. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  15133. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  15134. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  15135. do { \
  15136. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  15137. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  15138. } while (0)
  15139. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  15140. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  15141. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  15142. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  15143. do { \
  15144. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  15145. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  15146. } while (0)
  15147. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  15148. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  15149. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  15150. enum htt_backpressure_ring_type {
  15151. HTT_SW_RING_TYPE_UMAC,
  15152. HTT_SW_RING_TYPE_LMAC,
  15153. HTT_SW_RING_TYPE_MAX,
  15154. };
  15155. /* Ring id for which the message is sent to host */
  15156. enum htt_backpressure_umac_ringid {
  15157. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  15158. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  15159. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  15160. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  15161. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  15162. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  15163. HTT_SW_RING_IDX_REO_REO2FW_RING,
  15164. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  15165. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  15166. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  15167. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  15168. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  15169. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  15170. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  15171. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  15172. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  15173. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  15174. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  15175. HTT_SW_UMAC_RING_IDX_MAX,
  15176. };
  15177. enum htt_backpressure_lmac_ringid {
  15178. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  15179. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  15180. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  15181. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  15182. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  15183. HTT_SW_RING_IDX_RXDMA2FW_RING,
  15184. HTT_SW_RING_IDX_RXDMA2SW_RING,
  15185. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  15186. HTT_SW_RING_IDX_RXDMA2REO_RING,
  15187. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  15188. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  15189. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  15190. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  15191. HTT_SW_LMAC_RING_IDX_MAX,
  15192. };
  15193. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  15194. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  15195. pdev_id: 8,
  15196. ring_type: 8, /* htt_backpressure_ring_type */
  15197. /*
  15198. * ring_id holds an enum value from either
  15199. * htt_backpressure_umac_ringid or
  15200. * htt_backpressure_lmac_ringid, based on
  15201. * the ring_type setting.
  15202. */
  15203. ring_id: 8;
  15204. A_UINT16 head_idx;
  15205. A_UINT16 tail_idx;
  15206. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  15207. } POSTPACK;
  15208. /*
  15209. * Defines two 32 bit words that can be used by the target to indicate a per
  15210. * user RU allocation and rate information.
  15211. *
  15212. * This information is currently provided in the "sw_response_reference_ptr"
  15213. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  15214. * "rx_ppdu_end_user_stats" TLV.
  15215. *
  15216. * VALID:
  15217. * The consumer of these words must explicitly check the valid bit,
  15218. * and only attempt interpretation of any of the remaining fields if
  15219. * the valid bit is set to 1.
  15220. *
  15221. * VERSION:
  15222. * The consumer of these words must also explicitly check the version bit,
  15223. * and only use the V0 definition if the VERSION field is set to 0.
  15224. *
  15225. * Version 1 is currently undefined, with the exception of the VALID and
  15226. * VERSION fields.
  15227. *
  15228. * Version 0:
  15229. *
  15230. * The fields below are duplicated per BW.
  15231. *
  15232. * The consumer must determine which BW field to use, based on the UL OFDMA
  15233. * PPDU BW indicated by HW.
  15234. *
  15235. * RU_START: RU26 start index for the user.
  15236. * Note that this is always using the RU26 index, regardless
  15237. * of the actual RU assigned to the user
  15238. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  15239. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  15240. *
  15241. * For example, 20MHz (the value in the top row is RU_START)
  15242. *
  15243. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  15244. * RU Size 1 (52): | | | | | |
  15245. * RU Size 2 (106): | | | |
  15246. * RU Size 3 (242): | |
  15247. *
  15248. * RU_SIZE: Indicates the RU size, as defined by enum
  15249. * htt_ul_ofdma_user_info_ru_size.
  15250. *
  15251. * LDPC: LDPC enabled (if 0, BCC is used)
  15252. *
  15253. * DCM: DCM enabled
  15254. *
  15255. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  15256. * |---------------------------------+--------------------------------|
  15257. * |Ver|Valid| FW internal |
  15258. * |---------------------------------+--------------------------------|
  15259. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  15260. * |---------------------------------+--------------------------------|
  15261. */
  15262. enum htt_ul_ofdma_user_info_ru_size {
  15263. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  15264. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  15265. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  15266. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  15267. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  15268. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  15269. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  15270. };
  15271. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  15272. struct htt_ul_ofdma_user_info_v0 {
  15273. A_UINT32 word0;
  15274. A_UINT32 word1;
  15275. };
  15276. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  15277. A_UINT32 w0_fw_rsvd:30; \
  15278. A_UINT32 w0_valid:1; \
  15279. A_UINT32 w0_version:1;
  15280. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  15281. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15282. };
  15283. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  15284. A_UINT32 w1_nss:3; \
  15285. A_UINT32 w1_mcs:4; \
  15286. A_UINT32 w1_ldpc:1; \
  15287. A_UINT32 w1_dcm:1; \
  15288. A_UINT32 w1_ru_start:7; \
  15289. A_UINT32 w1_ru_size:3; \
  15290. A_UINT32 w1_trig_type:4; \
  15291. A_UINT32 w1_unused:9;
  15292. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  15293. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15294. };
  15295. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  15296. A_UINT32 w0_fw_rsvd:27; \
  15297. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  15298. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  15299. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  15300. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  15301. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15302. };
  15303. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  15304. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  15305. A_UINT32 w1_trig_type:4; \
  15306. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  15307. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  15308. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15309. };
  15310. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  15311. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  15312. union {
  15313. A_UINT32 word0;
  15314. struct {
  15315. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15316. };
  15317. };
  15318. union {
  15319. A_UINT32 word1;
  15320. struct {
  15321. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15322. };
  15323. };
  15324. } POSTPACK;
  15325. /*
  15326. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  15327. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  15328. * this should be picked.
  15329. */
  15330. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  15331. union {
  15332. A_UINT32 word0;
  15333. struct {
  15334. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15335. };
  15336. };
  15337. union {
  15338. A_UINT32 word1;
  15339. struct {
  15340. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15341. };
  15342. };
  15343. } POSTPACK;
  15344. enum HTT_UL_OFDMA_TRIG_TYPE {
  15345. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  15346. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  15347. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  15348. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  15349. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  15350. };
  15351. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  15352. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  15353. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  15354. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  15355. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  15356. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  15357. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  15358. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  15359. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  15360. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  15361. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  15362. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  15363. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  15364. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  15365. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  15366. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  15367. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  15368. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  15369. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  15370. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  15371. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  15372. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  15373. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  15374. /*--- word 0 ---*/
  15375. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  15376. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  15377. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  15378. do { \
  15379. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  15380. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  15381. } while (0)
  15382. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  15383. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  15384. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  15385. do { \
  15386. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  15387. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  15388. } while (0)
  15389. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  15390. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  15391. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  15392. do { \
  15393. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  15394. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  15395. } while (0)
  15396. /*--- word 1 ---*/
  15397. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  15398. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  15399. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  15400. do { \
  15401. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  15402. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  15403. } while (0)
  15404. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  15405. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  15406. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  15407. do { \
  15408. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  15409. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  15410. } while (0)
  15411. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  15412. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  15413. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  15414. do { \
  15415. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  15416. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  15417. } while (0)
  15418. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  15419. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  15420. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  15421. do { \
  15422. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  15423. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  15424. } while (0)
  15425. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  15426. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  15427. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  15428. do { \
  15429. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  15430. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  15431. } while (0)
  15432. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  15433. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  15434. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  15435. do { \
  15436. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  15437. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  15438. } while (0)
  15439. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  15440. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  15441. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  15442. do { \
  15443. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  15444. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  15445. } while (0)
  15446. /**
  15447. * @brief target -> host channel calibration data message
  15448. *
  15449. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  15450. *
  15451. * @brief host -> target channel calibration data message
  15452. *
  15453. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  15454. *
  15455. * @details
  15456. * The following field definitions describe the format of the channel
  15457. * calibration data message sent from the target to the host when
  15458. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  15459. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  15460. * The message is defined as htt_chan_caldata_msg followed by a variable
  15461. * number of 32-bit character values.
  15462. *
  15463. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  15464. * |------------------------------------------------------------------|
  15465. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  15466. * |------------------------------------------------------------------|
  15467. * | payload size | mhz |
  15468. * |------------------------------------------------------------------|
  15469. * | center frequency 2 | center frequency 1 |
  15470. * |------------------------------------------------------------------|
  15471. * | check sum |
  15472. * |------------------------------------------------------------------|
  15473. * | payload |
  15474. * |------------------------------------------------------------------|
  15475. * message info field:
  15476. * - MSG_TYPE
  15477. * Bits 7:0
  15478. * Purpose: identifies this as a channel calibration data message
  15479. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  15480. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  15481. * - SUB_TYPE
  15482. * Bits 11:8
  15483. * Purpose: T2H: indicates whether target is providing chan cal data
  15484. * to the host to store, or requesting that the host
  15485. * download previously-stored data.
  15486. * H2T: indicates whether the host is providing the requested
  15487. * channel cal data, or if it is rejecting the data
  15488. * request because it does not have the requested data.
  15489. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  15490. * - CHKSUM_VALID
  15491. * Bit 12
  15492. * Purpose: indicates if the checksum field is valid
  15493. * value:
  15494. * - FRAG
  15495. * Bit 19:16
  15496. * Purpose: indicates the fragment index for message
  15497. * value: 0 for first fragment, 1 for second fragment, ...
  15498. * - APPEND
  15499. * Bit 20
  15500. * Purpose: indicates if this is the last fragment
  15501. * value: 0 = final fragment, 1 = more fragments will be appended
  15502. *
  15503. * channel and payload size field
  15504. * - MHZ
  15505. * Bits 15:0
  15506. * Purpose: indicates the channel primary frequency
  15507. * Value:
  15508. * - PAYLOAD_SIZE
  15509. * Bits 31:16
  15510. * Purpose: indicates the bytes of calibration data in payload
  15511. * Value:
  15512. *
  15513. * center frequency field
  15514. * - CENTER FREQUENCY 1
  15515. * Bits 15:0
  15516. * Purpose: indicates the channel center frequency
  15517. * Value: channel center frequency, in MHz units
  15518. * - CENTER FREQUENCY 2
  15519. * Bits 31:16
  15520. * Purpose: indicates the secondary channel center frequency,
  15521. * only for 11acvht 80plus80 mode
  15522. * Value: secondary channel center frequeny, in MHz units, if applicable
  15523. *
  15524. * checksum field
  15525. * - CHECK_SUM
  15526. * Bits 31:0
  15527. * Purpose: check the payload data, it is just for this fragment.
  15528. * This is intended for the target to check that the channel
  15529. * calibration data returned by the host is the unmodified data
  15530. * that was previously provided to the host by the target.
  15531. * value: checksum of fragment payload
  15532. */
  15533. PREPACK struct htt_chan_caldata_msg {
  15534. /* DWORD 0: message info */
  15535. A_UINT32
  15536. msg_type: 8,
  15537. sub_type: 4 ,
  15538. chksum_valid: 1, /** 1:valid, 0:invalid */
  15539. reserved1: 3,
  15540. frag_idx: 4, /** fragment index for calibration data */
  15541. appending: 1, /** 0: no fragment appending,
  15542. * 1: extra fragment appending */
  15543. reserved2: 11;
  15544. /* DWORD 1: channel and payload size */
  15545. A_UINT32
  15546. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  15547. payload_size: 16; /** unit: bytes */
  15548. /* DWORD 2: center frequency */
  15549. A_UINT32
  15550. band_center_freq1: 16, /** Center frequency 1 in MHz */
  15551. band_center_freq2: 16; /** Center frequency 2 in MHz,
  15552. * valid only for 11acvht 80plus80 mode */
  15553. /* DWORD 3: check sum */
  15554. A_UINT32 chksum;
  15555. /* variable length for calibration data */
  15556. A_UINT32 payload[1/* or more */];
  15557. } POSTPACK;
  15558. /* T2H SUBTYPE */
  15559. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  15560. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  15561. /* H2T SUBTYPE */
  15562. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  15563. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  15564. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  15565. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  15566. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  15567. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  15568. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  15569. do { \
  15570. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  15571. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  15572. } while (0)
  15573. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  15574. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  15575. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  15576. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  15577. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  15578. do { \
  15579. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  15580. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  15581. } while (0)
  15582. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  15583. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  15584. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  15585. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  15586. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  15587. do { \
  15588. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  15589. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  15590. } while (0)
  15591. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  15592. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  15593. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  15594. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  15595. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  15596. do { \
  15597. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  15598. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  15599. } while (0)
  15600. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  15601. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  15602. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  15603. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  15604. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  15605. do { \
  15606. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  15607. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  15608. } while (0)
  15609. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  15610. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  15611. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  15612. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  15613. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  15614. do { \
  15615. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  15616. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  15617. } while (0)
  15618. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  15619. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  15620. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  15621. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  15622. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  15623. do { \
  15624. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  15625. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  15626. } while (0)
  15627. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  15628. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  15629. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  15630. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  15631. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  15632. do { \
  15633. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  15634. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  15635. } while (0)
  15636. /**
  15637. * @brief target -> host FSE CMEM based send
  15638. *
  15639. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  15640. *
  15641. * @details
  15642. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  15643. * FSE placement in CMEM is enabled.
  15644. *
  15645. * This message sends the non-secure CMEM base address.
  15646. * It will be sent to host in response to message
  15647. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  15648. * The message would appear as follows:
  15649. *
  15650. * |31 24|23 16|15 8|7 0|
  15651. * |----------------+----------------+----------------+----------------|
  15652. * | reserved | num_entries | msg_type |
  15653. * |----------------+----------------+----------------+----------------|
  15654. * | base_address_lo |
  15655. * |----------------+----------------+----------------+----------------|
  15656. * | base_address_hi |
  15657. * |-------------------------------------------------------------------|
  15658. *
  15659. * The message is interpreted as follows:
  15660. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  15661. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  15662. * b'8:15 - number_entries: Indicated the number of entries
  15663. * programmed.
  15664. * b'16:31 - reserved.
  15665. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  15666. * CMEM base address
  15667. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  15668. * CMEM base address
  15669. */
  15670. PREPACK struct htt_cmem_base_send_t {
  15671. A_UINT32 msg_type: 8,
  15672. num_entries: 8,
  15673. reserved: 16;
  15674. A_UINT32 base_address_lo;
  15675. A_UINT32 base_address_hi;
  15676. } POSTPACK;
  15677. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  15678. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  15679. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  15680. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  15681. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  15682. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  15683. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  15684. do { \
  15685. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  15686. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15687. } while (0)
  15688. /**
  15689. * @brief - HTT PPDU ID format
  15690. *
  15691. * @details
  15692. * The following field definitions describe the format of the PPDU ID.
  15693. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  15694. *
  15695. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  15696. * +--------------------------------------------------------------------------
  15697. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  15698. * +--------------------------------------------------------------------------
  15699. *
  15700. * sch id :Schedule command id
  15701. * Bits [11 : 0] : monotonically increasing counter to track the
  15702. * PPDU posted to a specific transmit queue.
  15703. *
  15704. * hwq_id: Hardware Queue ID.
  15705. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  15706. *
  15707. * mac_id: MAC ID
  15708. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  15709. *
  15710. * seq_idx: Sequence index.
  15711. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  15712. * a particular TXOP.
  15713. *
  15714. * tqm_cmd: HWSCH/TQM flag.
  15715. * Bit [23] : Always set to 0.
  15716. *
  15717. * seq_cmd_type: Sequence command type.
  15718. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  15719. * Refer to enum HTT_STATS_FTYPE for values.
  15720. */
  15721. PREPACK struct htt_ppdu_id {
  15722. A_UINT32
  15723. sch_id: 12,
  15724. hwq_id: 5,
  15725. mac_id: 2,
  15726. seq_idx: 2,
  15727. reserved1: 2,
  15728. tqm_cmd: 1,
  15729. seq_cmd_type: 6,
  15730. reserved2: 2;
  15731. } POSTPACK;
  15732. #define HTT_PPDU_ID_SCH_ID_S 0
  15733. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  15734. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  15735. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  15736. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  15737. do { \
  15738. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  15739. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  15740. } while (0)
  15741. #define HTT_PPDU_ID_HWQ_ID_S 12
  15742. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  15743. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  15744. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  15745. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  15746. do { \
  15747. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  15748. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  15749. } while (0)
  15750. #define HTT_PPDU_ID_MAC_ID_S 17
  15751. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  15752. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  15753. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  15754. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  15755. do { \
  15756. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  15757. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  15758. } while (0)
  15759. #define HTT_PPDU_ID_SEQ_IDX_S 19
  15760. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  15761. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  15762. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  15763. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  15764. do { \
  15765. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  15766. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  15767. } while (0)
  15768. #define HTT_PPDU_ID_TQM_CMD_S 23
  15769. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  15770. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  15771. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  15772. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  15773. do { \
  15774. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  15775. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  15776. } while (0)
  15777. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  15778. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  15779. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  15780. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  15781. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  15782. do { \
  15783. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  15784. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  15785. } while (0)
  15786. /**
  15787. * @brief target -> RX PEER METADATA V0 format
  15788. * Host will know the peer metadata version from the wmi_service_ready_ext2
  15789. * message from target, and will confirm to the target which peer metadata
  15790. * version to use in the wmi_init message.
  15791. *
  15792. * The following diagram shows the format of the RX PEER METADATA.
  15793. *
  15794. * |31 24|23 16|15 8|7 0|
  15795. * |-----------------------------------------------------------------------|
  15796. * | Reserved | VDEV ID | PEER ID |
  15797. * |-----------------------------------------------------------------------|
  15798. */
  15799. PREPACK struct htt_rx_peer_metadata_v0 {
  15800. A_UINT32
  15801. peer_id: 16,
  15802. vdev_id: 8,
  15803. reserved1: 8;
  15804. } POSTPACK;
  15805. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  15806. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  15807. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  15808. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  15809. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  15810. do { \
  15811. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  15812. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  15813. } while (0)
  15814. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  15815. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  15816. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  15817. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  15818. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  15819. do { \
  15820. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  15821. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  15822. } while (0)
  15823. /**
  15824. * @brief target -> RX PEER METADATA V1 format
  15825. * Host will know the peer metadata version from the wmi_service_ready_ext2
  15826. * message from target, and will confirm to the target which peer metadata
  15827. * version to use in the wmi_init message.
  15828. *
  15829. * The following diagram shows the format of the RX PEER METADATA V1 format.
  15830. *
  15831. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  15832. * |-----------------------------------------------------------------------|
  15833. * |Rsvd2|CHIP ID|LMAC ID| VDEV ID |Rsvd1|ML PEER| SW PEER ID/ML PEER ID|
  15834. * |-----------------------------------------------------------------------|
  15835. */
  15836. PREPACK struct htt_rx_peer_metadata_v1 {
  15837. A_UINT32
  15838. peer_id: 13,
  15839. ml_peer_valid: 1,
  15840. reserved1: 2,
  15841. vdev_id: 8,
  15842. lmac_id: 2,
  15843. chip_id: 3,
  15844. reserved2: 3;
  15845. } POSTPACK;
  15846. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  15847. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  15848. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  15849. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  15850. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  15851. do { \
  15852. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  15853. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  15854. } while (0)
  15855. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  15856. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  15857. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  15858. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  15859. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  15860. do { \
  15861. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  15862. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  15863. } while (0)
  15864. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  15865. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  15866. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  15867. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  15868. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  15869. do { \
  15870. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  15871. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  15872. } while (0)
  15873. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  15874. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  15875. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  15876. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  15877. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  15878. do { \
  15879. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  15880. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  15881. } while (0)
  15882. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  15883. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  15884. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  15885. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  15886. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  15887. do { \
  15888. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  15889. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  15890. } while (0)
  15891. /*
  15892. * In some systems, the host SW wants to specify priorities between
  15893. * different MSDU / flow queues within the same peer-TID.
  15894. * The below enums are used for the host to identify to the target
  15895. * which MSDU queue's priority it wants to adjust.
  15896. */
  15897. /*
  15898. * The MSDUQ index describe index of TCL HW, where each index is
  15899. * used for queuing particular types of MSDUs.
  15900. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  15901. */
  15902. enum HTT_MSDUQ_INDEX {
  15903. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  15904. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  15905. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  15906. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  15907. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  15908. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  15909. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  15910. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  15911. HTT_MSDUQ_MAX_INDEX,
  15912. };
  15913. /* MSDU qtype definition */
  15914. enum HTT_MSDU_QTYPE {
  15915. /*
  15916. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  15917. * relative priority. Instead, the relative priority of CRIT_0 versus
  15918. * CRIT_1 is controlled by the FW, through the configuration parameters
  15919. * it applies to the queues.
  15920. */
  15921. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  15922. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  15923. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  15924. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  15925. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  15926. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  15927. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  15928. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  15929. /* New MSDU_QTYPE should be added above this line */
  15930. /*
  15931. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  15932. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  15933. * any host/target message definitions. The QTYPE_MAX value can
  15934. * only be used internally within the host or within the target.
  15935. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  15936. * it must regard the unexpected value as a default qtype value,
  15937. * or ignore it.
  15938. */
  15939. HTT_MSDU_QTYPE_MAX,
  15940. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  15941. };
  15942. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  15943. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  15944. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  15945. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  15946. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  15947. };
  15948. /**
  15949. * @brief target -> host mlo timestamp offset indication
  15950. *
  15951. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  15952. *
  15953. * @details
  15954. * The following field definitions describe the format of the HTT target
  15955. * to host mlo timestamp offset indication message.
  15956. *
  15957. *
  15958. * |31 16|15 12|11 10|9 8|7 0 |
  15959. * |----------------------------------------------------------------------|
  15960. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  15961. * |----------------------------------------------------------------------|
  15962. * | Sync time stamp lo in us |
  15963. * |----------------------------------------------------------------------|
  15964. * | Sync time stamp hi in us |
  15965. * |----------------------------------------------------------------------|
  15966. * | mlo time stamp offset lo in us |
  15967. * |----------------------------------------------------------------------|
  15968. * | mlo time stamp offset hi in us |
  15969. * |----------------------------------------------------------------------|
  15970. * | mlo time stamp offset clocks in clock ticks |
  15971. * |----------------------------------------------------------------------|
  15972. * |31 26|25 16|15 0 |
  15973. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  15974. * | | compensation in clks | |
  15975. * |----------------------------------------------------------------------|
  15976. * |31 22|21 0 |
  15977. * | rsvd 3 | mlo time stamp comp timer period |
  15978. * |----------------------------------------------------------------------|
  15979. * The message is interpreted as follows:
  15980. *
  15981. * dword0 - b'0:7 - msg_type: This will be set to
  15982. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  15983. * value: 0x28
  15984. *
  15985. * dword0 - b'9:8 - pdev_id
  15986. *
  15987. * dword0 - b'11:10 - chip_id
  15988. *
  15989. * dword0 - b'15:12 - rsvd1: Reserved for future use
  15990. *
  15991. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  15992. *
  15993. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  15994. * which last sync interrupt was received
  15995. *
  15996. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  15997. * which last sync interrupt was received
  15998. *
  15999. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  16000. *
  16001. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  16002. *
  16003. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  16004. *
  16005. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  16006. *
  16007. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  16008. * for sub us resolution
  16009. *
  16010. * dword6 - b'31:26 - rsvd2: Reserved for future use
  16011. *
  16012. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  16013. * is applied, in us
  16014. *
  16015. * dword7 - b'31:22 - rsvd3: Reserved for future use
  16016. */
  16017. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  16018. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  16019. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  16020. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  16021. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  16022. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  16023. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  16024. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  16025. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  16026. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  16027. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  16028. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  16029. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  16030. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  16031. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  16032. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  16033. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  16034. do { \
  16035. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  16036. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  16037. } while (0)
  16038. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  16039. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  16040. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  16041. do { \
  16042. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  16043. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  16044. } while (0)
  16045. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  16046. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  16047. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  16048. do { \
  16049. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  16050. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  16051. } while (0)
  16052. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  16053. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  16054. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  16055. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  16056. do { \
  16057. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  16058. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  16059. } while (0)
  16060. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  16061. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  16062. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  16063. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  16064. do { \
  16065. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  16066. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  16067. } while (0)
  16068. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  16069. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  16070. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  16071. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  16072. do { \
  16073. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  16074. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  16075. } while (0)
  16076. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  16077. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  16078. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  16079. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  16080. do { \
  16081. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  16082. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  16083. } while (0)
  16084. typedef struct {
  16085. A_UINT32 msg_type: 8, /* bits 7:0 */
  16086. pdev_id: 2, /* bits 9:8 */
  16087. chip_id: 2, /* bits 11:10 */
  16088. reserved1: 4, /* bits 15:12 */
  16089. mac_clk_freq_mhz: 16; /* bits 31:16 */
  16090. A_UINT32 sync_timestamp_lo_us;
  16091. A_UINT32 sync_timestamp_hi_us;
  16092. A_UINT32 mlo_timestamp_offset_lo_us;
  16093. A_UINT32 mlo_timestamp_offset_hi_us;
  16094. A_UINT32 mlo_timestamp_offset_clks;
  16095. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  16096. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  16097. reserved2: 6; /* bits 31:26 */
  16098. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  16099. reserved3: 10; /* bits 31:22 */
  16100. } htt_t2h_mlo_offset_ind_t;
  16101. /*
  16102. * @brief target -> host VDEV TX RX STATS
  16103. *
  16104. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  16105. *
  16106. * @details
  16107. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  16108. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  16109. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  16110. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  16111. * periodically by target even in the absence of any further HTT request
  16112. * messages from host.
  16113. *
  16114. * The message is formatted as follows:
  16115. *
  16116. * |31 16|15 8|7 0|
  16117. * |---------------------------------+----------------+----------------|
  16118. * | payload_size | pdev_id | msg_type |
  16119. * |---------------------------------+----------------+----------------|
  16120. * | reserved0 |
  16121. * |-------------------------------------------------------------------|
  16122. * | reserved1 |
  16123. * |-------------------------------------------------------------------|
  16124. * | reserved2 |
  16125. * |-------------------------------------------------------------------|
  16126. * | |
  16127. * | VDEV specific Tx Rx stats info |
  16128. * | |
  16129. * |-------------------------------------------------------------------|
  16130. *
  16131. * The message is interpreted as follows:
  16132. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  16133. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  16134. * b'8:15 - pdev_id
  16135. * b'16:31 - size in bytes of the payload that follows the 16-byte
  16136. * message header fields (msg_type through reserved2)
  16137. * dword1 - b'0:31 - reserved0.
  16138. * dword2 - b'0:31 - reserved1.
  16139. * dword3 - b'0:31 - reserved2.
  16140. */
  16141. typedef struct {
  16142. A_UINT32 msg_type: 8,
  16143. pdev_id: 8,
  16144. payload_size: 16;
  16145. A_UINT32 reserved0;
  16146. A_UINT32 reserved1;
  16147. A_UINT32 reserved2;
  16148. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  16149. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  16150. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  16151. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  16152. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  16153. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  16154. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  16155. do { \
  16156. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  16157. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  16158. } while (0)
  16159. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  16160. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  16161. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  16162. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  16163. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  16164. do { \
  16165. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  16166. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  16167. } while (0)
  16168. /* SOC related stats */
  16169. typedef struct {
  16170. htt_tlv_hdr_t tlv_hdr;
  16171. /* When TQM is not able to find the peers during Tx, then it drops the packets
  16172. * This can be due to either the peer is deleted or deletion is ongoing
  16173. * */
  16174. A_UINT32 inv_peers_msdu_drop_count_lo;
  16175. A_UINT32 inv_peers_msdu_drop_count_hi;
  16176. } htt_t2h_soc_txrx_stats_common_tlv;
  16177. /* VDEV HW Tx/Rx stats */
  16178. typedef struct {
  16179. htt_tlv_hdr_t tlv_hdr;
  16180. A_UINT32 vdev_id;
  16181. /* Rx msdu byte cnt */
  16182. A_UINT32 rx_msdu_byte_cnt_lo;
  16183. A_UINT32 rx_msdu_byte_cnt_hi;
  16184. /* Rx msdu cnt */
  16185. A_UINT32 rx_msdu_cnt_lo;
  16186. A_UINT32 rx_msdu_cnt_hi;
  16187. /* tx msdu byte cnt */
  16188. A_UINT32 tx_msdu_byte_cnt_lo;
  16189. A_UINT32 tx_msdu_byte_cnt_hi;
  16190. /* tx msdu cnt */
  16191. A_UINT32 tx_msdu_cnt_lo;
  16192. A_UINT32 tx_msdu_cnt_hi;
  16193. /* tx excessive retry discarded msdu cnt */
  16194. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  16195. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  16196. /* TX congestion ctrl msdu drop cnt */
  16197. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  16198. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  16199. /* discarded tx msdus cnt coz of time to live expiry */
  16200. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  16201. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  16202. /* tx excessive retry discarded msdu byte cnt */
  16203. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  16204. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  16205. /* TX congestion ctrl msdu drop byte cnt */
  16206. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  16207. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  16208. /* discarded tx msdus byte cnt coz of time to live expiry */
  16209. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  16210. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  16211. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  16212. /*
  16213. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  16214. *
  16215. * @details
  16216. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  16217. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  16218. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  16219. * the default MSDU queues of each of the specified TIDs for the peer
  16220. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  16221. * If the default MSDU queues of a given TID within the peer are not linked
  16222. * to a service class, the svc_class_id field for that TID will have a
  16223. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  16224. * queues for that TID are not mapped to any service class.
  16225. *
  16226. * |31 16|15 8|7 0|
  16227. * |------------------------------+--------------+--------------|
  16228. * | peer ID | reserved | msg type |
  16229. * |------------------------------+--------------+------+-------|
  16230. * | reserved | svc class ID | TID |
  16231. * |------------------------------------------------------------|
  16232. * ...
  16233. * |------------------------------------------------------------|
  16234. * | reserved | svc class ID | TID |
  16235. * |------------------------------------------------------------|
  16236. * Header fields:
  16237. * dword0 - b'7:0 - msg_type: This will be set to
  16238. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  16239. * b'31:16 - peer ID
  16240. * dword1 - b'7:0 - TID
  16241. * b'15:8 - svc class ID
  16242. * (dword2, etc. same format as dword1)
  16243. */
  16244. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  16245. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  16246. A_UINT32 msg_type :8,
  16247. reserved0 :8,
  16248. peer_id :16;
  16249. struct {
  16250. A_UINT32 tid :8,
  16251. svc_class_id :8,
  16252. reserved1 :16;
  16253. } tid_reports[1/*or more*/];
  16254. } POSTPACK;
  16255. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  16256. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  16257. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  16258. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  16259. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  16260. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  16261. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  16262. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  16263. do { \
  16264. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  16265. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  16266. } while (0)
  16267. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  16268. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  16269. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  16270. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  16271. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  16272. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  16273. do { \
  16274. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  16275. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  16276. } while (0)
  16277. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  16278. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  16279. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  16280. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  16281. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  16282. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  16283. do { \
  16284. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  16285. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  16286. } while (0)
  16287. /*
  16288. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  16289. *
  16290. * @details
  16291. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  16292. * flow if the flow is seen the associated service class is conveyed to the
  16293. * target via TCL Data Command. Target on the other hand internally creates the
  16294. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  16295. * of the newly created MSDUQ and some other identifiers to uniquely identity
  16296. * the newly created MSDUQ
  16297. *
  16298. * |31 27| 24|23 16|15 11|10|9 8|7 4|3 0|
  16299. * |------------------------------+----------------------+--------------|
  16300. * | peer ID | HTT qtype | msg type |
  16301. * |--------+---------------------+---------------+--+---+-------+------|
  16302. * |reserved| Ast Index |FO|WC | HLOS | remap|
  16303. * | | | | | TID | TID |
  16304. * |---------------------+----------------------------------------------|
  16305. * | reserved1 | tgt_opaque_id |
  16306. * |---------------------+----------------------------------------------|
  16307. *
  16308. * Header fields:
  16309. *
  16310. * dword0 - b'7:0 - msg_type: This will be set to
  16311. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  16312. * b'15:8 - HTT qtype
  16313. * b'31:16 - peer ID
  16314. *
  16315. * dword1 - b'3:0 - remap TID, as assigned in firmware
  16316. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  16317. * hlos_tid : Common to Lithium and Beryllium
  16318. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  16319. * TCL Data Command : Beryllium
  16320. * b10 - flow_override (FO), as sent by host in
  16321. * TCL Data Command: Beryllium
  16322. * b11:26 - ast_index
  16323. * Dummy AST Index in case of Lithium,
  16324. * Default AST Index in case of Beryllium
  16325. * b27:32 - reserved
  16326. *
  16327. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  16328. * unique MSDUQ id in firmware
  16329. * b'24:31 - reserved1
  16330. */
  16331. PREPACK struct htt_t2h_sawf_msduq_event {
  16332. A_UINT32 msg_type : 8,
  16333. htt_qtype : 8,
  16334. peer_id :16;
  16335. A_UINT32 remap_tid : 4,
  16336. hlos_tid : 4,
  16337. who_classify_info_sel : 2,
  16338. flow_override : 1,
  16339. ast_index :16,
  16340. reserved : 5;
  16341. A_UINT32 tgt_opaque_id :24,
  16342. reserved1 : 8;
  16343. } POSTPACK;
  16344. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  16345. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  16346. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  16347. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  16348. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  16349. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  16350. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  16351. do { \
  16352. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  16353. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  16354. } while (0)
  16355. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  16356. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  16357. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  16358. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  16359. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  16360. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  16361. do { \
  16362. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  16363. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  16364. } while (0)
  16365. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  16366. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  16367. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  16368. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  16369. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  16370. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  16371. do { \
  16372. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  16373. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  16374. } while (0)
  16375. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  16376. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  16377. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  16378. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  16379. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  16380. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  16381. do { \
  16382. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  16383. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  16384. } while (0)
  16385. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  16386. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  16387. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  16388. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  16389. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  16390. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  16391. do { \
  16392. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  16393. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  16394. } while (0)
  16395. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  16396. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  16397. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  16398. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  16399. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  16400. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  16401. do { \
  16402. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  16403. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  16404. } while (0)
  16405. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_M 0x07FFF800
  16406. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_S 11
  16407. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_GET(_var) \
  16408. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_M) >> \
  16409. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_S)
  16410. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_SET(_var, _val) \
  16411. do { \
  16412. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX, _val); \
  16413. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_INDEX_S)); \
  16414. } while (0)
  16415. #endif