lpass-cdc-wsa-macro.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET \
  44. (LPASS_CDC_WSA_COMPANDER1_CTL0 - LPASS_CDC_WSA_COMPANDER0_CTL0)
  45. #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET \
  46. (LPASS_CDC_WSA_SOFTCLIP1_CRC - LPASS_CDC_WSA_SOFTCLIP0_CRC)
  47. #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET \
  48. (LPASS_CDC_WSA_RX1_RX_PATH_CTL - LPASS_CDC_WSA_RX0_RX_PATH_CTL)
  49. #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  50. #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  51. #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
  52. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
  53. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
  54. #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
  55. #define LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE 11
  56. enum {
  57. LPASS_CDC_WSA_MACRO_RX0 = 0,
  58. LPASS_CDC_WSA_MACRO_RX1,
  59. LPASS_CDC_WSA_MACRO_RX_MIX,
  60. LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
  61. LPASS_CDC_WSA_MACRO_RX_MIX1,
  62. LPASS_CDC_WSA_MACRO_RX4,
  63. LPASS_CDC_WSA_MACRO_RX5,
  64. LPASS_CDC_WSA_MACRO_RX_MAX,
  65. };
  66. enum {
  67. LPASS_CDC_WSA_MACRO_TX0 = 0,
  68. LPASS_CDC_WSA_MACRO_TX1,
  69. LPASS_CDC_WSA_MACRO_TX_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
  73. LPASS_CDC_WSA_MACRO_EC1_MUX,
  74. LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
  75. };
  76. enum {
  77. LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
  78. LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
  79. LPASS_CDC_WSA_MACRO_COMP_MAX
  80. };
  81. enum {
  82. LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
  83. LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
  84. LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
  85. };
  86. enum {
  87. INTn_1_INP_SEL_ZERO = 0,
  88. INTn_1_INP_SEL_RX0,
  89. INTn_1_INP_SEL_RX1,
  90. INTn_1_INP_SEL_RX2,
  91. INTn_1_INP_SEL_RX3,
  92. INTn_1_INP_SEL_RX4,
  93. INTn_1_INP_SEL_RX5,
  94. INTn_1_INP_SEL_DEC0,
  95. INTn_1_INP_SEL_DEC1,
  96. };
  97. enum {
  98. INTn_2_INP_SEL_ZERO = 0,
  99. INTn_2_INP_SEL_RX0,
  100. INTn_2_INP_SEL_RX1,
  101. INTn_2_INP_SEL_RX2,
  102. INTn_2_INP_SEL_RX3,
  103. INTn_2_INP_SEL_RX4,
  104. INTn_2_INP_SEL_RX5,
  105. };
  106. enum {
  107. WSA_MODE_21DB,
  108. WSA_MODE_19P5DB,
  109. WSA_MODE_18DB,
  110. WSA_MODE_16P5DB,
  111. WSA_MODE_15DB,
  112. WSA_MODE_13P5DB,
  113. WSA_MODE_12DB,
  114. WSA_MODE_10P5DB,
  115. WSA_MODE_9DB,
  116. WSA_MODE_MAX
  117. };
  118. static struct lpass_cdc_comp_setting comp_setting_table[WSA_MODE_MAX] =
  119. {
  120. {42, 0, 42},
  121. {39, 0, 42},
  122. {36, 0, 42},
  123. {33, 0, 42},
  124. {30, 0, 42},
  125. {27, 0, 42},
  126. {24, 0, 42},
  127. {21, 0, 42},
  128. {18, 0, 42},
  129. };
  130. struct interp_sample_rate {
  131. int sample_rate;
  132. int rate_val;
  133. };
  134. /*
  135. * Structure used to update codec
  136. * register defaults after reset
  137. */
  138. struct lpass_cdc_wsa_macro_reg_mask_val {
  139. u16 reg;
  140. u8 mask;
  141. u8 val;
  142. };
  143. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  144. {8000, 0x0}, /* 8K */
  145. {16000, 0x1}, /* 16K */
  146. {24000, -EINVAL},/* 24K */
  147. {32000, 0x3}, /* 32K */
  148. {48000, 0x4}, /* 48K */
  149. {96000, 0x5}, /* 96K */
  150. {192000, 0x6}, /* 192K */
  151. {384000, 0x7}, /* 384K */
  152. {44100, 0x8}, /* 44.1K */
  153. };
  154. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  155. {48000, 0x4}, /* 48K */
  156. {96000, 0x5}, /* 96K */
  157. {192000, 0x6}, /* 192K */
  158. };
  159. #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
  160. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable);
  161. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  162. struct snd_pcm_hw_params *params,
  163. struct snd_soc_dai *dai);
  164. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  165. unsigned int *tx_num, unsigned int *tx_slot,
  166. unsigned int *rx_num, unsigned int *rx_slot);
  167. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  168. /* Hold instance to soundwire platform device */
  169. struct lpass_cdc_wsa_macro_swr_ctrl_data {
  170. struct platform_device *wsa_swr_pdev;
  171. };
  172. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
  173. void *handle; /* holds codec private data */
  174. int (*read)(void *handle, int reg);
  175. int (*write)(void *handle, int reg, int val);
  176. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  177. int (*clk)(void *handle, bool enable);
  178. int (*core_vote)(void *handle, bool enable);
  179. int (*handle_irq)(void *handle,
  180. irqreturn_t (*swrm_irq_handler)(int irq,
  181. void *data),
  182. void *swrm_handle,
  183. int action);
  184. };
  185. enum {
  186. LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
  187. LPASS_CDC_WSA_MACRO_AIF1_PB,
  188. LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  189. LPASS_CDC_WSA_MACRO_AIF_VI,
  190. LPASS_CDC_WSA_MACRO_AIF_ECHO,
  191. LPASS_CDC_WSA_MACRO_MAX_DAIS,
  192. };
  193. #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
  194. /*
  195. * @dev: wsa macro device pointer
  196. * @comp_enabled: compander enable mixer value set
  197. * @ec_hq: echo HQ enable mixer value set
  198. * @prim_int_users: Users of interpolator
  199. * @wsa_mclk_users: WSA MCLK users count
  200. * @swr_clk_users: SWR clk users count
  201. * @vi_feed_value: VI sense mask
  202. * @mclk_lock: to lock mclk operations
  203. * @swr_clk_lock: to lock swr master clock operations
  204. * @swr_ctrl_data: SoundWire data structure
  205. * @swr_plat_data: Soundwire platform data
  206. * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
  207. * @wsa_swr_gpio_p: used by pinctrl API
  208. * @component: codec handle
  209. * @rx_0_count: RX0 interpolation users
  210. * @rx_1_count: RX1 interpolation users
  211. * @active_ch_mask: channel mask for all AIF DAIs
  212. * @active_ch_cnt: channel count of all AIF DAIs
  213. * @rx_port_value: mixer ctl value of WSA RX MUXes
  214. * @wsa_io_base: Base address of WSA macro addr space
  215. */
  216. struct lpass_cdc_wsa_macro_priv {
  217. struct device *dev;
  218. int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
  219. int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
  220. int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
  221. u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
  222. u16 wsa_mclk_users;
  223. u16 swr_clk_users;
  224. bool dapm_mclk_enable;
  225. bool reset_swr;
  226. unsigned int vi_feed_value;
  227. struct mutex mclk_lock;
  228. struct mutex swr_clk_lock;
  229. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
  230. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
  231. struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
  232. struct device_node *wsa_swr_gpio_p;
  233. struct snd_soc_component *component;
  234. int rx_0_count;
  235. int rx_1_count;
  236. unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  237. unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  238. int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
  239. char __iomem *wsa_io_base;
  240. struct platform_device *pdev_child_devices
  241. [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
  242. int child_count;
  243. int ear_spkr_gain;
  244. int spkr_gain_offset;
  245. int spkr_mode;
  246. int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  247. int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  248. char __iomem *mclk_mode_muxsel;
  249. u16 default_clk_id;
  250. u32 pcm_rate_vi;
  251. int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
  252. struct thermal_cooling_device *tcdev;
  253. uint32_t thermal_cur_state;
  254. uint32_t thermal_max_state;
  255. };
  256. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
  257. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  258. static const char *const rx_text[] = {
  259. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "DEC0", "DEC1"
  260. };
  261. static const char *const rx_mix_text[] = {
  262. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5",
  263. };
  264. static const char *const rx_mix_ec_text[] = {
  265. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  266. };
  267. static const char *const rx_mux_text[] = {
  268. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  269. };
  270. static const char *const rx_sidetone_mix_text[] = {
  271. "ZERO", "SRC0"
  272. };
  273. static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
  274. "OFF", "ON"
  275. };
  276. static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
  277. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  278. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  279. };
  280. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  281. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  282. };
  283. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  284. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  285. };
  286. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  287. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
  288. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
  289. lpass_cdc_wsa_macro_comp_mode_text);
  290. /* RX INT0 */
  291. static const struct soc_enum rx0_prim_inp0_chain_enum =
  292. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  293. 0, 9, rx_text);
  294. static const struct soc_enum rx0_prim_inp1_chain_enum =
  295. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  296. 3, 9, rx_text);
  297. static const struct soc_enum rx0_prim_inp2_chain_enum =
  298. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  299. 3, 9, rx_text);
  300. static const struct soc_enum rx0_mix_chain_enum =
  301. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  302. 0, 7, rx_mix_text);
  303. static const struct soc_enum rx0_sidetone_mix_enum =
  304. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  305. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  306. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  307. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  308. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  309. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  310. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  311. static const struct snd_kcontrol_new rx0_mix_mux =
  312. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  313. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  314. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  315. /* RX INT1 */
  316. static const struct soc_enum rx1_prim_inp0_chain_enum =
  317. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  318. 0, 9, rx_text);
  319. static const struct soc_enum rx1_prim_inp1_chain_enum =
  320. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  321. 3, 9, rx_text);
  322. static const struct soc_enum rx1_prim_inp2_chain_enum =
  323. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  324. 3, 9, rx_text);
  325. static const struct soc_enum rx1_mix_chain_enum =
  326. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  327. 0, 7, rx_mix_text);
  328. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  329. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  330. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  331. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  332. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  333. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  334. static const struct snd_kcontrol_new rx1_mix_mux =
  335. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  336. static const struct soc_enum rx_mix_ec0_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  338. 0, 3, rx_mix_ec_text);
  339. static const struct soc_enum rx_mix_ec1_enum =
  340. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  341. 3, 3, rx_mix_ec_text);
  342. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  343. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  344. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  345. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  346. static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
  347. .hw_params = lpass_cdc_wsa_macro_hw_params,
  348. .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
  349. .mute_stream = lpass_cdc_wsa_macro_mute_stream,
  350. };
  351. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
  352. {
  353. .name = "wsa_macro_rx1",
  354. .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
  355. .playback = {
  356. .stream_name = "WSA_AIF1 Playback",
  357. .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
  358. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  359. .rate_max = 384000,
  360. .rate_min = 8000,
  361. .channels_min = 1,
  362. .channels_max = 2,
  363. },
  364. .ops = &lpass_cdc_wsa_macro_dai_ops,
  365. },
  366. {
  367. .name = "wsa_macro_rx_mix",
  368. .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  369. .playback = {
  370. .stream_name = "WSA_AIF_MIX1 Playback",
  371. .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
  372. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  373. .rate_max = 192000,
  374. .rate_min = 48000,
  375. .channels_min = 1,
  376. .channels_max = 2,
  377. },
  378. .ops = &lpass_cdc_wsa_macro_dai_ops,
  379. },
  380. {
  381. .name = "wsa_macro_vifeedback",
  382. .id = LPASS_CDC_WSA_MACRO_AIF_VI,
  383. .capture = {
  384. .stream_name = "WSA_AIF_VI Capture",
  385. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  386. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  387. .rate_max = 48000,
  388. .rate_min = 8000,
  389. .channels_min = 1,
  390. .channels_max = 4,
  391. },
  392. .ops = &lpass_cdc_wsa_macro_dai_ops,
  393. },
  394. {
  395. .name = "wsa_macro_echo",
  396. .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
  397. .capture = {
  398. .stream_name = "WSA_AIF_ECHO Capture",
  399. .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
  400. .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
  401. .rate_max = 48000,
  402. .rate_min = 8000,
  403. .channels_min = 1,
  404. .channels_max = 2,
  405. },
  406. .ops = &lpass_cdc_wsa_macro_dai_ops,
  407. },
  408. };
  409. static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
  410. struct device **wsa_dev,
  411. struct lpass_cdc_wsa_macro_priv **wsa_priv,
  412. const char *func_name)
  413. {
  414. *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
  415. WSA_MACRO);
  416. if (!(*wsa_dev)) {
  417. dev_err(component->dev,
  418. "%s: null device for macro!\n", func_name);
  419. return false;
  420. }
  421. *wsa_priv = dev_get_drvdata((*wsa_dev));
  422. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  423. dev_err(component->dev,
  424. "%s: priv is null for macro!\n", func_name);
  425. return false;
  426. }
  427. return true;
  428. }
  429. static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
  430. u32 usecase, u32 size, void *data)
  431. {
  432. struct device *wsa_dev = NULL;
  433. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  434. struct swrm_port_config port_cfg;
  435. int ret = 0;
  436. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  437. return -EINVAL;
  438. memset(&port_cfg, 0, sizeof(port_cfg));
  439. port_cfg.uc = usecase;
  440. port_cfg.size = size;
  441. port_cfg.params = data;
  442. if (wsa_priv->swr_ctrl_data)
  443. ret = swrm_wcd_notify(
  444. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  445. SWR_SET_PORT_MAP, &port_cfg);
  446. return ret;
  447. }
  448. static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  449. u8 int_prim_fs_rate_reg_val,
  450. u32 sample_rate)
  451. {
  452. u8 int_1_mix1_inp;
  453. u32 j, port;
  454. u16 int_mux_cfg0, int_mux_cfg1;
  455. u16 int_fs_reg;
  456. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  457. u8 inp0_sel, inp1_sel, inp2_sel;
  458. struct snd_soc_component *component = dai->component;
  459. struct device *wsa_dev = NULL;
  460. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  461. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  462. return -EINVAL;
  463. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  464. LPASS_CDC_WSA_MACRO_RX_MAX) {
  465. int_1_mix1_inp = port;
  466. if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  467. (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  468. dev_err(wsa_dev,
  469. "%s: Invalid RX port, Dai ID is %d\n",
  470. __func__, dai->id);
  471. return -EINVAL;
  472. }
  473. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  474. /*
  475. * Loop through all interpolator MUX inputs and find out
  476. * to which interpolator input, the cdc_dma rx port
  477. * is connected
  478. */
  479. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  480. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
  481. int_mux_cfg0_val = snd_soc_component_read(component,
  482. int_mux_cfg0);
  483. int_mux_cfg1_val = snd_soc_component_read(component,
  484. int_mux_cfg1);
  485. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  486. inp1_sel = (int_mux_cfg0_val >>
  487. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  488. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  489. inp2_sel = (int_mux_cfg1_val >>
  490. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  491. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  492. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  493. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  494. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  495. int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  496. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  497. dev_dbg(wsa_dev,
  498. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  499. __func__, dai->id, j);
  500. dev_dbg(wsa_dev,
  501. "%s: set INT%u_1 sample rate to %u\n",
  502. __func__, j, sample_rate);
  503. /* sample_rate is in Hz */
  504. snd_soc_component_update_bits(component,
  505. int_fs_reg,
  506. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  507. int_prim_fs_rate_reg_val);
  508. }
  509. int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  515. u8 int_mix_fs_rate_reg_val,
  516. u32 sample_rate)
  517. {
  518. u8 int_2_inp;
  519. u32 j, port;
  520. u16 int_mux_cfg1, int_fs_reg;
  521. u8 int_mux_cfg1_val;
  522. struct snd_soc_component *component = dai->component;
  523. struct device *wsa_dev = NULL;
  524. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  525. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  526. return -EINVAL;
  527. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  528. LPASS_CDC_WSA_MACRO_RX_MAX) {
  529. int_2_inp = port;
  530. if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  531. (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  532. dev_err(wsa_dev,
  533. "%s: Invalid RX port, Dai ID is %d\n",
  534. __func__, dai->id);
  535. return -EINVAL;
  536. }
  537. int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  538. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  539. int_mux_cfg1_val = snd_soc_component_read(component,
  540. int_mux_cfg1) &
  541. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  542. if (int_mux_cfg1_val == int_2_inp +
  543. INTn_2_INP_SEL_RX0) {
  544. int_fs_reg =
  545. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  546. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  547. dev_dbg(wsa_dev,
  548. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  549. __func__, dai->id, j);
  550. dev_dbg(wsa_dev,
  551. "%s: set INT%u_2 sample rate to %u\n",
  552. __func__, j, sample_rate);
  553. snd_soc_component_update_bits(component,
  554. int_fs_reg,
  555. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  556. int_mix_fs_rate_reg_val);
  557. }
  558. int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  559. }
  560. }
  561. return 0;
  562. }
  563. static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  564. u32 sample_rate)
  565. {
  566. int rate_val = 0;
  567. int i, ret;
  568. /* set mixing path rate */
  569. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  570. if (sample_rate ==
  571. int_mix_sample_rate_val[i].sample_rate) {
  572. rate_val =
  573. int_mix_sample_rate_val[i].rate_val;
  574. break;
  575. }
  576. }
  577. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  578. (rate_val < 0))
  579. goto prim_rate;
  580. ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
  581. (u8) rate_val, sample_rate);
  582. prim_rate:
  583. /* set primary path sample rate */
  584. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  585. if (sample_rate ==
  586. int_prim_sample_rate_val[i].sample_rate) {
  587. rate_val =
  588. int_prim_sample_rate_val[i].rate_val;
  589. break;
  590. }
  591. }
  592. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  593. (rate_val < 0))
  594. return -EINVAL;
  595. ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
  596. (u8) rate_val, sample_rate);
  597. return ret;
  598. }
  599. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  600. struct snd_pcm_hw_params *params,
  601. struct snd_soc_dai *dai)
  602. {
  603. struct snd_soc_component *component = dai->component;
  604. int ret;
  605. struct device *wsa_dev = NULL;
  606. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  607. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  608. return -EINVAL;
  609. wsa_priv = dev_get_drvdata(wsa_dev);
  610. if (!wsa_priv)
  611. return -EINVAL;
  612. dev_dbg(component->dev,
  613. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  614. dai->name, dai->id, params_rate(params),
  615. params_channels(params));
  616. switch (substream->stream) {
  617. case SNDRV_PCM_STREAM_PLAYBACK:
  618. ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
  619. if (ret) {
  620. dev_err(component->dev,
  621. "%s: cannot set sample rate: %u\n",
  622. __func__, params_rate(params));
  623. return ret;
  624. }
  625. break;
  626. case SNDRV_PCM_STREAM_CAPTURE:
  627. if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
  628. wsa_priv->pcm_rate_vi = params_rate(params);
  629. default:
  630. break;
  631. }
  632. return 0;
  633. }
  634. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  635. unsigned int *tx_num, unsigned int *tx_slot,
  636. unsigned int *rx_num, unsigned int *rx_slot)
  637. {
  638. struct snd_soc_component *component = dai->component;
  639. struct device *wsa_dev = NULL;
  640. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  641. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  642. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  643. return -EINVAL;
  644. wsa_priv = dev_get_drvdata(wsa_dev);
  645. if (!wsa_priv)
  646. return -EINVAL;
  647. switch (dai->id) {
  648. case LPASS_CDC_WSA_MACRO_AIF_VI:
  649. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  650. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  651. break;
  652. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  653. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  654. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  655. LPASS_CDC_WSA_MACRO_RX_MAX) {
  656. mask |= (1 << temp);
  657. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  658. break;
  659. }
  660. if (mask & 0x0C)
  661. mask = mask >> 0x2;
  662. *rx_slot = mask;
  663. *rx_num = cnt;
  664. break;
  665. case LPASS_CDC_WSA_MACRO_AIF_ECHO:
  666. val = snd_soc_component_read(component,
  667. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  668. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
  669. mask |= 0x2;
  670. cnt++;
  671. }
  672. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
  673. mask |= 0x1;
  674. cnt++;
  675. }
  676. *tx_slot = mask;
  677. *tx_num = cnt;
  678. break;
  679. default:
  680. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  681. break;
  682. }
  683. return 0;
  684. }
  685. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  686. {
  687. struct snd_soc_component *component = dai->component;
  688. struct device *wsa_dev = NULL;
  689. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  690. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  691. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  692. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  693. bool adie_lb = false;
  694. if (mute)
  695. return 0;
  696. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  697. return -EINVAL;
  698. switch (dai->id) {
  699. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  700. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  701. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  702. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  703. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  704. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  705. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  706. dsm_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  707. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET) +
  708. LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET;
  709. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  710. int_mux_cfg1 = int_mux_cfg0 + 4;
  711. int_mux_cfg0_val = snd_soc_component_read(component,
  712. int_mux_cfg0);
  713. int_mux_cfg1_val = snd_soc_component_read(component,
  714. int_mux_cfg1);
  715. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  716. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  717. snd_soc_component_update_bits(component, reg,
  718. 0x20, 0x20);
  719. if (int_mux_cfg1_val & 0x07) {
  720. snd_soc_component_update_bits(component, reg,
  721. 0x20, 0x20);
  722. snd_soc_component_update_bits(component,
  723. mix_reg, 0x20, 0x20);
  724. }
  725. }
  726. }
  727. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  728. break;
  729. default:
  730. break;
  731. }
  732. return 0;
  733. }
  734. static int lpass_cdc_wsa_macro_mclk_enable(
  735. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  736. bool mclk_enable, bool dapm)
  737. {
  738. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  739. int ret = 0;
  740. if (regmap == NULL) {
  741. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  742. return -EINVAL;
  743. }
  744. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  745. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  746. mutex_lock(&wsa_priv->mclk_lock);
  747. if (mclk_enable) {
  748. if (wsa_priv->wsa_mclk_users == 0) {
  749. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  750. wsa_priv->default_clk_id,
  751. wsa_priv->default_clk_id,
  752. true);
  753. if (ret < 0) {
  754. dev_err_ratelimited(wsa_priv->dev,
  755. "%s: wsa request clock enable failed\n",
  756. __func__);
  757. goto exit;
  758. }
  759. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  760. true);
  761. regcache_mark_dirty(regmap);
  762. regcache_sync_region(regmap,
  763. WSA_START_OFFSET,
  764. WSA_MAX_OFFSET);
  765. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  766. regmap_update_bits(regmap,
  767. LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  768. regmap_update_bits(regmap,
  769. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  770. 0x01, 0x01);
  771. regmap_update_bits(regmap,
  772. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  773. 0x01, 0x01);
  774. }
  775. wsa_priv->wsa_mclk_users++;
  776. } else {
  777. if (wsa_priv->wsa_mclk_users <= 0) {
  778. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  779. __func__);
  780. wsa_priv->wsa_mclk_users = 0;
  781. goto exit;
  782. }
  783. wsa_priv->wsa_mclk_users--;
  784. if (wsa_priv->wsa_mclk_users == 0) {
  785. regmap_update_bits(regmap,
  786. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  787. 0x01, 0x00);
  788. regmap_update_bits(regmap,
  789. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  790. 0x01, 0x00);
  791. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  792. false);
  793. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  794. wsa_priv->default_clk_id,
  795. wsa_priv->default_clk_id,
  796. false);
  797. }
  798. }
  799. exit:
  800. mutex_unlock(&wsa_priv->mclk_lock);
  801. return ret;
  802. }
  803. static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  804. struct snd_kcontrol *kcontrol, int event)
  805. {
  806. struct snd_soc_component *component =
  807. snd_soc_dapm_to_component(w->dapm);
  808. int ret = 0;
  809. struct device *wsa_dev = NULL;
  810. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  811. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  812. return -EINVAL;
  813. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  814. switch (event) {
  815. case SND_SOC_DAPM_PRE_PMU:
  816. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  817. if (ret)
  818. wsa_priv->dapm_mclk_enable = false;
  819. else
  820. wsa_priv->dapm_mclk_enable = true;
  821. break;
  822. case SND_SOC_DAPM_POST_PMD:
  823. if (wsa_priv->dapm_mclk_enable)
  824. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  825. break;
  826. default:
  827. dev_err(wsa_priv->dev,
  828. "%s: invalid DAPM event %d\n", __func__, event);
  829. ret = -EINVAL;
  830. }
  831. return ret;
  832. }
  833. static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
  834. u16 event, u32 data)
  835. {
  836. struct device *wsa_dev = NULL;
  837. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  838. int ret = 0;
  839. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  840. return -EINVAL;
  841. switch (event) {
  842. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  843. trace_printk("%s, enter SSR down\n", __func__);
  844. if (wsa_priv->swr_ctrl_data) {
  845. swrm_wcd_notify(
  846. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  847. SWR_DEVICE_SSR_DOWN, NULL);
  848. }
  849. if ((!pm_runtime_enabled(wsa_dev) ||
  850. !pm_runtime_suspended(wsa_dev))) {
  851. ret = lpass_cdc_runtime_suspend(wsa_dev);
  852. if (!ret) {
  853. pm_runtime_disable(wsa_dev);
  854. pm_runtime_set_suspended(wsa_dev);
  855. pm_runtime_enable(wsa_dev);
  856. }
  857. }
  858. break;
  859. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  860. /* enable&disable WSA_CORE_CLK to reset GFMUX reg */
  861. lpass_cdc_wsa_macro_core_vote(wsa_priv, true);
  862. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  863. wsa_priv->default_clk_id,
  864. WSA_CORE_CLK, true);
  865. if (ret < 0)
  866. dev_err_ratelimited(wsa_priv->dev,
  867. "%s, failed to enable clk, ret:%d\n",
  868. __func__, ret);
  869. else
  870. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  871. wsa_priv->default_clk_id,
  872. WSA_CORE_CLK, false);
  873. lpass_cdc_wsa_macro_core_vote(wsa_priv, false);
  874. break;
  875. case LPASS_CDC_MACRO_EVT_SSR_UP:
  876. trace_printk("%s, enter SSR up\n", __func__);
  877. /* reset swr after ssr/pdr */
  878. wsa_priv->reset_swr = true;
  879. if (wsa_priv->swr_ctrl_data)
  880. swrm_wcd_notify(
  881. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  882. SWR_DEVICE_SSR_UP, NULL);
  883. break;
  884. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  885. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  886. break;
  887. }
  888. return 0;
  889. }
  890. static int lpass_cdc_wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  891. struct snd_kcontrol *kcontrol,
  892. int event)
  893. {
  894. struct snd_soc_component *component =
  895. snd_soc_dapm_to_component(w->dapm);
  896. struct device *wsa_dev = NULL;
  897. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  898. u8 val = 0x0;
  899. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  900. return -EINVAL;
  901. switch (wsa_priv->pcm_rate_vi) {
  902. case 48000:
  903. val = 0x04;
  904. break;
  905. case 24000:
  906. val = 0x02;
  907. break;
  908. case 8000:
  909. default:
  910. val = 0x00;
  911. break;
  912. }
  913. switch (event) {
  914. case SND_SOC_DAPM_POST_PMU:
  915. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  916. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  917. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  918. /* Enable V&I sensing */
  919. snd_soc_component_update_bits(component,
  920. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  921. 0x20, 0x20);
  922. snd_soc_component_update_bits(component,
  923. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  924. 0x20, 0x20);
  925. snd_soc_component_update_bits(component,
  926. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  927. 0x0F, val);
  928. snd_soc_component_update_bits(component,
  929. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  930. 0x0F, val);
  931. snd_soc_component_update_bits(component,
  932. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  933. 0x10, 0x10);
  934. snd_soc_component_update_bits(component,
  935. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  936. 0x10, 0x10);
  937. snd_soc_component_update_bits(component,
  938. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  939. 0x20, 0x00);
  940. snd_soc_component_update_bits(component,
  941. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  942. 0x20, 0x00);
  943. }
  944. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  945. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  946. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  947. /* Enable V&I sensing */
  948. snd_soc_component_update_bits(component,
  949. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  950. 0x20, 0x20);
  951. snd_soc_component_update_bits(component,
  952. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  953. 0x20, 0x20);
  954. snd_soc_component_update_bits(component,
  955. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  956. 0x0F, val);
  957. snd_soc_component_update_bits(component,
  958. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  959. 0x0F, val);
  960. snd_soc_component_update_bits(component,
  961. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  962. 0x10, 0x10);
  963. snd_soc_component_update_bits(component,
  964. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  965. 0x10, 0x10);
  966. snd_soc_component_update_bits(component,
  967. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  968. 0x20, 0x00);
  969. snd_soc_component_update_bits(component,
  970. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  971. 0x20, 0x00);
  972. }
  973. break;
  974. case SND_SOC_DAPM_POST_PMD:
  975. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  976. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  977. /* Disable V&I sensing */
  978. snd_soc_component_update_bits(component,
  979. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  980. 0x20, 0x20);
  981. snd_soc_component_update_bits(component,
  982. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  983. 0x20, 0x20);
  984. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  985. snd_soc_component_update_bits(component,
  986. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  987. 0x10, 0x00);
  988. snd_soc_component_update_bits(component,
  989. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  990. 0x10, 0x00);
  991. }
  992. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  993. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  994. /* Disable V&I sensing */
  995. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  996. snd_soc_component_update_bits(component,
  997. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  998. 0x20, 0x20);
  999. snd_soc_component_update_bits(component,
  1000. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1001. 0x20, 0x20);
  1002. snd_soc_component_update_bits(component,
  1003. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1004. 0x10, 0x00);
  1005. snd_soc_component_update_bits(component,
  1006. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1007. 0x10, 0x00);
  1008. }
  1009. break;
  1010. }
  1011. return 0;
  1012. }
  1013. static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
  1014. u16 reg, int event)
  1015. {
  1016. u16 hd2_scale_reg;
  1017. u16 hd2_enable_reg = 0;
  1018. if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
  1019. hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
  1020. hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
  1021. }
  1022. if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
  1023. hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
  1024. hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
  1025. }
  1026. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1027. snd_soc_component_update_bits(component, hd2_scale_reg,
  1028. 0x3C, 0x10);
  1029. snd_soc_component_update_bits(component, hd2_scale_reg,
  1030. 0x03, 0x01);
  1031. snd_soc_component_update_bits(component, hd2_enable_reg,
  1032. 0x04, 0x04);
  1033. }
  1034. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1035. snd_soc_component_update_bits(component, hd2_enable_reg,
  1036. 0x04, 0x00);
  1037. snd_soc_component_update_bits(component, hd2_scale_reg,
  1038. 0x03, 0x00);
  1039. snd_soc_component_update_bits(component, hd2_scale_reg,
  1040. 0x3C, 0x00);
  1041. }
  1042. }
  1043. static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1044. struct snd_kcontrol *kcontrol, int event)
  1045. {
  1046. struct snd_soc_component *component =
  1047. snd_soc_dapm_to_component(w->dapm);
  1048. int ch_cnt;
  1049. struct device *wsa_dev = NULL;
  1050. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1051. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1052. return -EINVAL;
  1053. switch (event) {
  1054. case SND_SOC_DAPM_PRE_PMU:
  1055. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1056. !wsa_priv->rx_0_count)
  1057. wsa_priv->rx_0_count++;
  1058. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1059. !wsa_priv->rx_1_count)
  1060. wsa_priv->rx_1_count++;
  1061. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1062. if (wsa_priv->swr_ctrl_data) {
  1063. swrm_wcd_notify(
  1064. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1065. SWR_DEVICE_UP, NULL);
  1066. swrm_wcd_notify(
  1067. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1068. SWR_SET_NUM_RX_CH, &ch_cnt);
  1069. }
  1070. break;
  1071. case SND_SOC_DAPM_POST_PMD:
  1072. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1073. wsa_priv->rx_0_count)
  1074. wsa_priv->rx_0_count--;
  1075. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1076. wsa_priv->rx_1_count)
  1077. wsa_priv->rx_1_count--;
  1078. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1079. if (wsa_priv->swr_ctrl_data)
  1080. swrm_wcd_notify(
  1081. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1082. SWR_SET_NUM_RX_CH, &ch_cnt);
  1083. break;
  1084. }
  1085. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1086. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1087. return 0;
  1088. }
  1089. static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1090. struct snd_kcontrol *kcontrol, int event)
  1091. {
  1092. struct snd_soc_component *component =
  1093. snd_soc_dapm_to_component(w->dapm);
  1094. u16 gain_reg;
  1095. int offset_val = 0;
  1096. int val = 0;
  1097. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1098. if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
  1099. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  1100. } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
  1101. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  1102. } else {
  1103. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1104. __func__, w->name);
  1105. return 0;
  1106. }
  1107. switch (event) {
  1108. case SND_SOC_DAPM_PRE_PMU:
  1109. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1110. val = snd_soc_component_read(component, gain_reg);
  1111. val += offset_val;
  1112. snd_soc_component_write(component, gain_reg, val);
  1113. break;
  1114. case SND_SOC_DAPM_POST_PMD:
  1115. snd_soc_component_update_bits(component,
  1116. w->reg, 0x20, 0x00);
  1117. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1118. break;
  1119. }
  1120. return 0;
  1121. }
  1122. static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
  1123. int comp, int event)
  1124. {
  1125. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1126. struct device *wsa_dev = NULL;
  1127. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1128. u16 mode = 0;
  1129. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1130. return -EINVAL;
  1131. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1132. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1133. if (!wsa_priv->comp_enabled[comp])
  1134. return 0;
  1135. mode = wsa_priv->comp_mode[comp];
  1136. comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
  1137. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1138. comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
  1139. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1140. rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
  1141. (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  1142. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1143. lpass_cdc_update_compander_setting(component,
  1144. comp_ctl8_reg,
  1145. &comp_setting_table[mode]);
  1146. /* Enable Compander Clock */
  1147. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1148. 0x01, 0x01);
  1149. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1150. 0x02, 0x02);
  1151. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1152. 0x02, 0x00);
  1153. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1154. 0x02, 0x02);
  1155. }
  1156. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1157. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1158. 0x04, 0x04);
  1159. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1160. 0x02, 0x00);
  1161. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1162. 0x02, 0x02);
  1163. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1164. 0x02, 0x00);
  1165. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1166. 0x01, 0x00);
  1167. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1168. 0x04, 0x00);
  1169. }
  1170. return 0;
  1171. }
  1172. static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1173. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1174. int path,
  1175. bool enable)
  1176. {
  1177. u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
  1178. (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1179. u8 softclip_mux_mask = (1 << path);
  1180. u8 softclip_mux_value = (1 << path);
  1181. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1182. __func__, path, enable);
  1183. if (enable) {
  1184. if (wsa_priv->softclip_clk_users[path] == 0) {
  1185. snd_soc_component_update_bits(component,
  1186. softclip_clk_reg, 0x01, 0x01);
  1187. snd_soc_component_update_bits(component,
  1188. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1189. softclip_mux_mask, softclip_mux_value);
  1190. }
  1191. wsa_priv->softclip_clk_users[path]++;
  1192. } else {
  1193. wsa_priv->softclip_clk_users[path]--;
  1194. if (wsa_priv->softclip_clk_users[path] == 0) {
  1195. snd_soc_component_update_bits(component,
  1196. softclip_clk_reg, 0x01, 0x00);
  1197. snd_soc_component_update_bits(component,
  1198. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1199. softclip_mux_mask, 0x00);
  1200. }
  1201. }
  1202. }
  1203. static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
  1204. int path, int event)
  1205. {
  1206. u16 softclip_ctrl_reg = 0;
  1207. struct device *wsa_dev = NULL;
  1208. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1209. int softclip_path = 0;
  1210. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1211. return -EINVAL;
  1212. if (path == LPASS_CDC_WSA_MACRO_COMP1)
  1213. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1214. else if (path == LPASS_CDC_WSA_MACRO_COMP2)
  1215. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1216. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1217. __func__, event, softclip_path,
  1218. wsa_priv->is_softclip_on[softclip_path]);
  1219. if (!wsa_priv->is_softclip_on[softclip_path])
  1220. return 0;
  1221. softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1222. (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1223. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1224. /* Enable Softclip clock and mux */
  1225. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1226. softclip_path, true);
  1227. /* Enable Softclip control */
  1228. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1229. 0x01, 0x01);
  1230. }
  1231. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1232. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1233. 0x01, 0x00);
  1234. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1235. softclip_path, false);
  1236. }
  1237. return 0;
  1238. }
  1239. static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
  1240. int interp_idx)
  1241. {
  1242. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1243. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1244. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1245. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1246. int_mux_cfg1 = int_mux_cfg0 + 4;
  1247. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1248. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1249. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1250. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1251. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1252. return true;
  1253. int_n_inp1 = int_mux_cfg0_val >> 4;
  1254. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1255. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1256. return true;
  1257. int_n_inp2 = int_mux_cfg1_val >> 4;
  1258. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1259. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1260. return true;
  1261. return false;
  1262. }
  1263. static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1264. struct snd_kcontrol *kcontrol,
  1265. int event)
  1266. {
  1267. struct snd_soc_component *component =
  1268. snd_soc_dapm_to_component(w->dapm);
  1269. u16 reg = 0;
  1270. struct device *wsa_dev = NULL;
  1271. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1272. bool adie_lb = false;
  1273. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1274. return -EINVAL;
  1275. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1276. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1277. switch (event) {
  1278. case SND_SOC_DAPM_PRE_PMU:
  1279. if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
  1280. adie_lb = true;
  1281. snd_soc_component_update_bits(component,
  1282. reg, 0x20, 0x20);
  1283. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  1284. }
  1285. break;
  1286. default:
  1287. break;
  1288. }
  1289. return 0;
  1290. }
  1291. static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1292. {
  1293. u16 prim_int_reg = 0;
  1294. switch (reg) {
  1295. case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
  1296. case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1297. prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1298. *ind = 0;
  1299. break;
  1300. case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
  1301. case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1302. prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1303. *ind = 1;
  1304. break;
  1305. }
  1306. return prim_int_reg;
  1307. }
  1308. static int lpass_cdc_wsa_macro_enable_prim_interpolator(
  1309. struct snd_soc_component *component,
  1310. u16 reg, int event)
  1311. {
  1312. u16 prim_int_reg;
  1313. u16 ind = 0;
  1314. struct device *wsa_dev = NULL;
  1315. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1316. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1317. return -EINVAL;
  1318. prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
  1319. switch (event) {
  1320. case SND_SOC_DAPM_PRE_PMU:
  1321. wsa_priv->prim_int_users[ind]++;
  1322. if (wsa_priv->prim_int_users[ind] == 1) {
  1323. snd_soc_component_update_bits(component,
  1324. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1325. 0x03, 0x03);
  1326. snd_soc_component_update_bits(component, prim_int_reg,
  1327. 0x10, 0x10);
  1328. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1329. snd_soc_component_update_bits(component,
  1330. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1331. 0x1, 0x1);
  1332. }
  1333. if ((reg != prim_int_reg) &&
  1334. ((snd_soc_component_read(
  1335. component, prim_int_reg)) & 0x10))
  1336. snd_soc_component_update_bits(component, reg,
  1337. 0x10, 0x10);
  1338. break;
  1339. case SND_SOC_DAPM_POST_PMD:
  1340. wsa_priv->prim_int_users[ind]--;
  1341. if (wsa_priv->prim_int_users[ind] == 0) {
  1342. snd_soc_component_update_bits(component, prim_int_reg,
  1343. 1 << 0x5, 0 << 0x5);
  1344. snd_soc_component_update_bits(component,
  1345. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1346. 0x1, 0x0);
  1347. snd_soc_component_update_bits(component, prim_int_reg,
  1348. 0x40, 0x40);
  1349. snd_soc_component_update_bits(component, prim_int_reg,
  1350. 0x40, 0x00);
  1351. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1352. }
  1353. break;
  1354. }
  1355. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1356. __func__, ind, wsa_priv->prim_int_users[ind]);
  1357. return 0;
  1358. }
  1359. static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1360. struct snd_kcontrol *kcontrol,
  1361. int event)
  1362. {
  1363. struct snd_soc_component *component =
  1364. snd_soc_dapm_to_component(w->dapm);
  1365. u16 reg = 0;
  1366. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1367. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1368. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1369. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1370. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1371. } else {
  1372. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1373. __func__);
  1374. return -EINVAL;
  1375. }
  1376. switch (event) {
  1377. case SND_SOC_DAPM_PRE_PMU:
  1378. /* Reset if needed */
  1379. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1380. break;
  1381. case SND_SOC_DAPM_POST_PMU:
  1382. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1383. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1384. break;
  1385. case SND_SOC_DAPM_POST_PMD:
  1386. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1387. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1388. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1389. break;
  1390. }
  1391. return 0;
  1392. }
  1393. static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1394. struct snd_kcontrol *kcontrol,
  1395. int event)
  1396. {
  1397. struct snd_soc_component *component =
  1398. snd_soc_dapm_to_component(w->dapm);
  1399. u16 boost_path_ctl, boost_path_cfg1;
  1400. u16 reg, reg_mix;
  1401. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1402. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1403. boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1404. boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1405. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1406. reg_mix = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1407. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1408. boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1409. boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1410. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1411. reg_mix = LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1412. } else {
  1413. dev_err(component->dev, "%s: unknown widget: %s\n",
  1414. __func__, w->name);
  1415. return -EINVAL;
  1416. }
  1417. switch (event) {
  1418. case SND_SOC_DAPM_PRE_PMU:
  1419. snd_soc_component_update_bits(component, boost_path_cfg1,
  1420. 0x01, 0x01);
  1421. snd_soc_component_update_bits(component, boost_path_ctl,
  1422. 0x10, 0x10);
  1423. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1424. snd_soc_component_update_bits(component, reg_mix,
  1425. 0x10, 0x00);
  1426. break;
  1427. case SND_SOC_DAPM_POST_PMU:
  1428. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1429. break;
  1430. case SND_SOC_DAPM_POST_PMD:
  1431. snd_soc_component_update_bits(component, boost_path_ctl,
  1432. 0x10, 0x00);
  1433. snd_soc_component_update_bits(component, boost_path_cfg1,
  1434. 0x01, 0x00);
  1435. break;
  1436. }
  1437. return 0;
  1438. }
  1439. static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1440. struct snd_kcontrol *kcontrol,
  1441. int event)
  1442. {
  1443. struct snd_soc_component *component =
  1444. snd_soc_dapm_to_component(w->dapm);
  1445. struct device *wsa_dev = NULL;
  1446. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1447. u16 vbat_path_cfg = 0;
  1448. int softclip_path = 0;
  1449. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1450. return -EINVAL;
  1451. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1452. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1453. vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1454. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1455. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1456. vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1457. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1458. }
  1459. switch (event) {
  1460. case SND_SOC_DAPM_PRE_PMU:
  1461. /* Enable clock for VBAT block */
  1462. snd_soc_component_update_bits(component,
  1463. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1464. /* Enable VBAT block */
  1465. snd_soc_component_update_bits(component,
  1466. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1467. /* Update interpolator with 384K path */
  1468. snd_soc_component_update_bits(component, vbat_path_cfg,
  1469. 0x80, 0x80);
  1470. /* Use attenuation mode */
  1471. snd_soc_component_update_bits(component,
  1472. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1473. /*
  1474. * BCL block needs softclip clock and mux config to be enabled
  1475. */
  1476. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1477. softclip_path, true);
  1478. /* Enable VBAT at channel level */
  1479. snd_soc_component_update_bits(component, vbat_path_cfg,
  1480. 0x02, 0x02);
  1481. /* Set the ATTK1 gain */
  1482. snd_soc_component_update_bits(component,
  1483. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1484. 0xFF, 0xFF);
  1485. snd_soc_component_update_bits(component,
  1486. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1487. 0xFF, 0x03);
  1488. snd_soc_component_update_bits(component,
  1489. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1490. 0xFF, 0x00);
  1491. /* Set the ATTK2 gain */
  1492. snd_soc_component_update_bits(component,
  1493. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1494. 0xFF, 0xFF);
  1495. snd_soc_component_update_bits(component,
  1496. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1497. 0xFF, 0x03);
  1498. snd_soc_component_update_bits(component,
  1499. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1500. 0xFF, 0x00);
  1501. /* Set the ATTK3 gain */
  1502. snd_soc_component_update_bits(component,
  1503. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1504. 0xFF, 0xFF);
  1505. snd_soc_component_update_bits(component,
  1506. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1507. 0xFF, 0x03);
  1508. snd_soc_component_update_bits(component,
  1509. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1510. 0xFF, 0x00);
  1511. /* Enable CB decode block clock */
  1512. snd_soc_component_update_bits(component,
  1513. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1514. /* Enable BCL path */
  1515. snd_soc_component_update_bits(component,
  1516. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1517. /* Request for BCL data */
  1518. snd_soc_component_update_bits(component,
  1519. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1520. break;
  1521. case SND_SOC_DAPM_POST_PMD:
  1522. snd_soc_component_update_bits(component,
  1523. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1524. snd_soc_component_update_bits(component,
  1525. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1526. snd_soc_component_update_bits(component,
  1527. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1528. snd_soc_component_update_bits(component, vbat_path_cfg,
  1529. 0x80, 0x00);
  1530. snd_soc_component_update_bits(component,
  1531. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1532. 0x02, 0x02);
  1533. snd_soc_component_update_bits(component, vbat_path_cfg,
  1534. 0x02, 0x00);
  1535. snd_soc_component_update_bits(component,
  1536. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1537. 0xFF, 0x00);
  1538. snd_soc_component_update_bits(component,
  1539. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1540. 0xFF, 0x00);
  1541. snd_soc_component_update_bits(component,
  1542. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1543. 0xFF, 0x00);
  1544. snd_soc_component_update_bits(component,
  1545. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1546. 0xFF, 0x00);
  1547. snd_soc_component_update_bits(component,
  1548. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1549. 0xFF, 0x00);
  1550. snd_soc_component_update_bits(component,
  1551. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1552. 0xFF, 0x00);
  1553. snd_soc_component_update_bits(component,
  1554. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1555. 0xFF, 0x00);
  1556. snd_soc_component_update_bits(component,
  1557. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1558. 0xFF, 0x00);
  1559. snd_soc_component_update_bits(component,
  1560. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1561. 0xFF, 0x00);
  1562. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1563. softclip_path, false);
  1564. snd_soc_component_update_bits(component,
  1565. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1566. snd_soc_component_update_bits(component,
  1567. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1568. break;
  1569. default:
  1570. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1571. break;
  1572. }
  1573. return 0;
  1574. }
  1575. static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1576. struct snd_kcontrol *kcontrol,
  1577. int event)
  1578. {
  1579. struct snd_soc_component *component =
  1580. snd_soc_dapm_to_component(w->dapm);
  1581. struct device *wsa_dev = NULL;
  1582. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1583. u16 val, ec_tx = 0, ec_hq_reg;
  1584. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1585. return -EINVAL;
  1586. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1587. val = snd_soc_component_read(component,
  1588. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1589. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1590. ec_tx = (val & 0x07) - 1;
  1591. else
  1592. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1593. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
  1594. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1595. __func__);
  1596. return -EINVAL;
  1597. }
  1598. if (wsa_priv->ec_hq[ec_tx]) {
  1599. snd_soc_component_update_bits(component,
  1600. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1601. 0x1 << ec_tx, 0x1 << ec_tx);
  1602. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1603. 0x40 * ec_tx;
  1604. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1605. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1606. 0x40 * ec_tx;
  1607. /* default set to 48k */
  1608. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1609. }
  1610. return 0;
  1611. }
  1612. static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1613. struct snd_ctl_elem_value *ucontrol)
  1614. {
  1615. struct snd_soc_component *component =
  1616. snd_soc_kcontrol_component(kcontrol);
  1617. int ec_tx = ((struct soc_multi_mixer_control *)
  1618. kcontrol->private_value)->shift;
  1619. struct device *wsa_dev = NULL;
  1620. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1621. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1622. return -EINVAL;
  1623. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1624. return 0;
  1625. }
  1626. static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1627. struct snd_ctl_elem_value *ucontrol)
  1628. {
  1629. struct snd_soc_component *component =
  1630. snd_soc_kcontrol_component(kcontrol);
  1631. int ec_tx = ((struct soc_multi_mixer_control *)
  1632. kcontrol->private_value)->shift;
  1633. int value = ucontrol->value.integer.value[0];
  1634. struct device *wsa_dev = NULL;
  1635. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1636. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1637. return -EINVAL;
  1638. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1639. __func__, wsa_priv->ec_hq[ec_tx], value);
  1640. wsa_priv->ec_hq[ec_tx] = value;
  1641. return 0;
  1642. }
  1643. static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1644. struct snd_ctl_elem_value *ucontrol)
  1645. {
  1646. struct snd_soc_component *component =
  1647. snd_soc_kcontrol_component(kcontrol);
  1648. struct device *wsa_dev = NULL;
  1649. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1650. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1651. kcontrol->private_value)->shift;
  1652. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1653. return -EINVAL;
  1654. ucontrol->value.integer.value[0] =
  1655. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1656. return 0;
  1657. }
  1658. static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1659. struct snd_ctl_elem_value *ucontrol)
  1660. {
  1661. struct snd_soc_component *component =
  1662. snd_soc_kcontrol_component(kcontrol);
  1663. struct device *wsa_dev = NULL;
  1664. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1665. int value = ucontrol->value.integer.value[0];
  1666. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1667. kcontrol->private_value)->shift;
  1668. int ret = 0;
  1669. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1670. return -EINVAL;
  1671. pm_runtime_get_sync(wsa_priv->dev);
  1672. switch (wsa_rx_shift) {
  1673. case 0:
  1674. snd_soc_component_update_bits(component,
  1675. LPASS_CDC_WSA_RX0_RX_PATH_CTL,
  1676. 0x10, value << 4);
  1677. break;
  1678. case 1:
  1679. snd_soc_component_update_bits(component,
  1680. LPASS_CDC_WSA_RX1_RX_PATH_CTL,
  1681. 0x10, value << 4);
  1682. break;
  1683. case 2:
  1684. snd_soc_component_update_bits(component,
  1685. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  1686. 0x10, value << 4);
  1687. break;
  1688. case 3:
  1689. snd_soc_component_update_bits(component,
  1690. LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  1691. 0x10, value << 4);
  1692. break;
  1693. default:
  1694. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1695. wsa_rx_shift);
  1696. ret = -EINVAL;
  1697. }
  1698. pm_runtime_mark_last_busy(wsa_priv->dev);
  1699. pm_runtime_put_autosuspend(wsa_priv->dev);
  1700. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  1701. __func__, wsa_rx_shift, value);
  1702. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  1703. return ret;
  1704. }
  1705. static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1706. struct snd_ctl_elem_value *ucontrol)
  1707. {
  1708. struct snd_soc_component *component =
  1709. snd_soc_kcontrol_component(kcontrol);
  1710. int comp = ((struct soc_multi_mixer_control *)
  1711. kcontrol->private_value)->shift;
  1712. struct device *wsa_dev = NULL;
  1713. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1714. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1715. return -EINVAL;
  1716. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1717. return 0;
  1718. }
  1719. static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1720. struct snd_ctl_elem_value *ucontrol)
  1721. {
  1722. struct snd_soc_component *component =
  1723. snd_soc_kcontrol_component(kcontrol);
  1724. int comp = ((struct soc_multi_mixer_control *)
  1725. kcontrol->private_value)->shift;
  1726. int value = ucontrol->value.integer.value[0];
  1727. struct device *wsa_dev = NULL;
  1728. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1729. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1730. return -EINVAL;
  1731. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1732. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1733. wsa_priv->comp_enabled[comp] = value;
  1734. return 0;
  1735. }
  1736. static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1737. struct snd_ctl_elem_value *ucontrol)
  1738. {
  1739. struct snd_soc_component *component =
  1740. snd_soc_kcontrol_component(kcontrol);
  1741. struct device *wsa_dev = NULL;
  1742. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1743. u16 idx = 0;
  1744. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1745. return -EINVAL;
  1746. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1747. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1748. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1749. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1750. ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
  1751. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1752. __func__, ucontrol->value.integer.value[0]);
  1753. return 0;
  1754. }
  1755. static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1756. struct snd_ctl_elem_value *ucontrol)
  1757. {
  1758. struct snd_soc_component *component =
  1759. snd_soc_kcontrol_component(kcontrol);
  1760. struct device *wsa_dev = NULL;
  1761. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1762. u16 idx = 0;
  1763. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1764. return -EINVAL;
  1765. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  1766. idx = LPASS_CDC_WSA_MACRO_COMP1;
  1767. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  1768. idx = LPASS_CDC_WSA_MACRO_COMP2;
  1769. wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1770. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1771. wsa_priv->comp_mode[idx]);
  1772. return 0;
  1773. }
  1774. static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1775. struct snd_ctl_elem_value *ucontrol)
  1776. {
  1777. struct snd_soc_dapm_widget *widget =
  1778. snd_soc_dapm_kcontrol_widget(kcontrol);
  1779. struct snd_soc_component *component =
  1780. snd_soc_dapm_to_component(widget->dapm);
  1781. struct device *wsa_dev = NULL;
  1782. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1783. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1784. return -EINVAL;
  1785. ucontrol->value.integer.value[0] =
  1786. wsa_priv->rx_port_value[widget->shift];
  1787. return 0;
  1788. }
  1789. static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1790. struct snd_ctl_elem_value *ucontrol)
  1791. {
  1792. struct snd_soc_dapm_widget *widget =
  1793. snd_soc_dapm_kcontrol_widget(kcontrol);
  1794. struct snd_soc_component *component =
  1795. snd_soc_dapm_to_component(widget->dapm);
  1796. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1797. struct snd_soc_dapm_update *update = NULL;
  1798. u32 rx_port_value = ucontrol->value.integer.value[0];
  1799. u32 bit_input = 0;
  1800. u32 aif_rst;
  1801. struct device *wsa_dev = NULL;
  1802. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1803. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1804. return -EINVAL;
  1805. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1806. if (!rx_port_value) {
  1807. if (aif_rst == 0) {
  1808. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1809. return 0;
  1810. }
  1811. if (aif_rst >= LPASS_CDC_WSA_MACRO_RX_MAX) {
  1812. dev_err(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  1813. return 0;
  1814. }
  1815. }
  1816. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1817. bit_input = widget->shift;
  1818. dev_dbg(wsa_dev,
  1819. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1820. __func__, rx_port_value, widget->shift, bit_input);
  1821. switch (rx_port_value) {
  1822. case 0:
  1823. if (wsa_priv->active_ch_cnt[aif_rst]) {
  1824. clear_bit(bit_input,
  1825. &wsa_priv->active_ch_mask[aif_rst]);
  1826. wsa_priv->active_ch_cnt[aif_rst]--;
  1827. }
  1828. break;
  1829. case 1:
  1830. case 2:
  1831. set_bit(bit_input,
  1832. &wsa_priv->active_ch_mask[rx_port_value]);
  1833. wsa_priv->active_ch_cnt[rx_port_value]++;
  1834. break;
  1835. default:
  1836. dev_err(wsa_dev,
  1837. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  1838. __func__, rx_port_value);
  1839. return -EINVAL;
  1840. }
  1841. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1842. rx_port_value, e, update);
  1843. return 0;
  1844. }
  1845. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1846. struct snd_ctl_elem_value *ucontrol)
  1847. {
  1848. struct snd_soc_component *component =
  1849. snd_soc_kcontrol_component(kcontrol);
  1850. ucontrol->value.integer.value[0] =
  1851. ((snd_soc_component_read(
  1852. component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1853. 1 : 0);
  1854. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1855. ucontrol->value.integer.value[0]);
  1856. return 0;
  1857. }
  1858. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1859. struct snd_ctl_elem_value *ucontrol)
  1860. {
  1861. struct snd_soc_component *component =
  1862. snd_soc_kcontrol_component(kcontrol);
  1863. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1864. ucontrol->value.integer.value[0]);
  1865. /* Set Vbat register configuration for GSM mode bit based on value */
  1866. if (ucontrol->value.integer.value[0])
  1867. snd_soc_component_update_bits(component,
  1868. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1869. 0x04, 0x04);
  1870. else
  1871. snd_soc_component_update_bits(component,
  1872. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1873. 0x04, 0x00);
  1874. return 0;
  1875. }
  1876. static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1877. struct snd_ctl_elem_value *ucontrol)
  1878. {
  1879. struct snd_soc_component *component =
  1880. snd_soc_kcontrol_component(kcontrol);
  1881. struct device *wsa_dev = NULL;
  1882. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1883. int path = ((struct soc_multi_mixer_control *)
  1884. kcontrol->private_value)->shift;
  1885. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1886. return -EINVAL;
  1887. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1888. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1889. __func__, ucontrol->value.integer.value[0]);
  1890. return 0;
  1891. }
  1892. static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1893. struct snd_ctl_elem_value *ucontrol)
  1894. {
  1895. struct snd_soc_component *component =
  1896. snd_soc_kcontrol_component(kcontrol);
  1897. struct device *wsa_dev = NULL;
  1898. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1899. int path = ((struct soc_multi_mixer_control *)
  1900. kcontrol->private_value)->shift;
  1901. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1902. return -EINVAL;
  1903. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1904. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1905. path, wsa_priv->is_softclip_on[path]);
  1906. return 0;
  1907. }
  1908. static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
  1909. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  1910. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
  1911. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
  1912. SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  1913. lpass_cdc_wsa_macro_comp_mode_get,
  1914. lpass_cdc_wsa_macro_comp_mode_put),
  1915. SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  1916. lpass_cdc_wsa_macro_comp_mode_get,
  1917. lpass_cdc_wsa_macro_comp_mode_put),
  1918. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1919. LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
  1920. lpass_cdc_wsa_macro_soft_clip_enable_get,
  1921. lpass_cdc_wsa_macro_soft_clip_enable_put),
  1922. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1923. LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
  1924. lpass_cdc_wsa_macro_soft_clip_enable_get,
  1925. lpass_cdc_wsa_macro_soft_clip_enable_put),
  1926. SOC_SINGLE_S8_TLV("WSA_RX0 Digital Volume",
  1927. LPASS_CDC_WSA_RX0_RX_VOL_CTL,
  1928. -84, 40, digital_gain),
  1929. SOC_SINGLE_S8_TLV("WSA_RX1 Digital Volume",
  1930. LPASS_CDC_WSA_RX1_RX_VOL_CTL,
  1931. -84, 40, digital_gain),
  1932. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
  1933. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1934. lpass_cdc_wsa_macro_set_rx_mute_status),
  1935. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
  1936. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1937. lpass_cdc_wsa_macro_set_rx_mute_status),
  1938. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1939. LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1940. lpass_cdc_wsa_macro_set_rx_mute_status),
  1941. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1942. LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  1943. lpass_cdc_wsa_macro_set_rx_mute_status),
  1944. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
  1945. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  1946. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
  1947. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  1948. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
  1949. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  1950. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
  1951. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  1952. };
  1953. static const struct soc_enum rx_mux_enum =
  1954. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1955. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
  1956. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1957. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1958. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1959. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1960. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1961. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1962. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1963. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1964. SOC_DAPM_ENUM_EXT("WSA RX4 Mux", rx_mux_enum,
  1965. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1966. SOC_DAPM_ENUM_EXT("WSA RX5 Mux", rx_mux_enum,
  1967. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  1968. };
  1969. static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1970. struct snd_ctl_elem_value *ucontrol)
  1971. {
  1972. struct snd_soc_dapm_widget *widget =
  1973. snd_soc_dapm_kcontrol_widget(kcontrol);
  1974. struct snd_soc_component *component =
  1975. snd_soc_dapm_to_component(widget->dapm);
  1976. struct soc_multi_mixer_control *mixer =
  1977. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1978. u32 dai_id = widget->shift;
  1979. u32 spk_tx_id = mixer->shift;
  1980. struct device *wsa_dev = NULL;
  1981. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1982. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1983. return -EINVAL;
  1984. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1985. ucontrol->value.integer.value[0] = 1;
  1986. else
  1987. ucontrol->value.integer.value[0] = 0;
  1988. return 0;
  1989. }
  1990. static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1991. struct snd_ctl_elem_value *ucontrol)
  1992. {
  1993. struct snd_soc_dapm_widget *widget =
  1994. snd_soc_dapm_kcontrol_widget(kcontrol);
  1995. struct snd_soc_component *component =
  1996. snd_soc_dapm_to_component(widget->dapm);
  1997. struct soc_multi_mixer_control *mixer =
  1998. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1999. u32 spk_tx_id = mixer->shift;
  2000. u32 enable = ucontrol->value.integer.value[0];
  2001. struct device *wsa_dev = NULL;
  2002. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2003. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2004. return -EINVAL;
  2005. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2006. if (enable) {
  2007. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2008. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2009. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2010. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2011. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2012. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2013. }
  2014. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2015. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2016. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2017. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2018. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2019. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2020. }
  2021. } else {
  2022. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2023. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2024. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2025. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2026. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2027. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2028. }
  2029. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2030. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2031. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2032. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2033. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2034. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2035. }
  2036. }
  2037. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2038. return 0;
  2039. }
  2040. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2041. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2042. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2043. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2044. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2045. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2046. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2047. };
  2048. static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
  2049. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2050. SND_SOC_NOPM, 0, 0),
  2051. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2052. SND_SOC_NOPM, 0, 0),
  2053. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2054. SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
  2055. lpass_cdc_wsa_macro_enable_vi_feedback,
  2056. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2057. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2058. SND_SOC_NOPM, 0, 0),
  2059. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
  2060. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2061. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2062. LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
  2063. &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
  2064. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2065. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2066. LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
  2067. &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
  2068. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2069. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
  2070. &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
  2071. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
  2072. &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
  2073. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
  2074. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
  2075. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
  2076. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
  2077. SND_SOC_DAPM_MUX("WSA RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX4, 0,
  2078. &rx_mux[LPASS_CDC_WSA_MACRO_RX4]),
  2079. SND_SOC_DAPM_MUX("WSA RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX5, 0,
  2080. &rx_mux[LPASS_CDC_WSA_MACRO_RX5]),
  2081. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2082. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2083. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2084. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2085. SND_SOC_DAPM_MIXER("WSA RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2086. SND_SOC_DAPM_MIXER("WSA RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2087. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2088. &rx0_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2090. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2091. &rx0_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2092. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2093. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2094. &rx0_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2096. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
  2097. 0, 0, &rx0_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2099. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2100. &rx1_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2102. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2103. &rx1_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2104. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2105. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2106. &rx1_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2107. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2108. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
  2109. 0, 0, &rx1_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2110. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2111. SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
  2112. 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2113. SND_SOC_DAPM_PRE_PMU),
  2114. SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
  2115. 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2116. SND_SOC_DAPM_PRE_PMU),
  2117. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2118. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2119. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2120. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2121. &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
  2122. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2123. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2124. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2125. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2126. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2127. LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2128. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2129. SND_SOC_DAPM_POST_PMD),
  2130. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2131. LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2132. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2133. SND_SOC_DAPM_POST_PMD),
  2134. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2135. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2136. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2137. SND_SOC_DAPM_POST_PMD),
  2138. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2139. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2140. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2141. SND_SOC_DAPM_POST_PMD),
  2142. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2143. 0, 0, wsa_int0_vbat_mix_switch,
  2144. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2145. lpass_cdc_wsa_macro_enable_vbat,
  2146. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2147. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2148. 0, 0, wsa_int1_vbat_mix_switch,
  2149. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2150. lpass_cdc_wsa_macro_enable_vbat,
  2151. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2152. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2153. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2154. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2155. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2156. lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2157. };
  2158. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2159. /* VI Feedback */
  2160. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2161. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2162. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2163. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2164. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2165. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2166. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2167. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2168. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2169. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2170. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2171. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2172. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2173. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2174. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2175. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2176. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2177. {"WSA RX4 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2178. {"WSA RX5 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2179. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2180. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2181. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2182. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2183. {"WSA RX4 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2184. {"WSA RX5 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2185. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2186. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2187. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2188. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2189. {"WSA RX4", NULL, "WSA RX4 MUX"},
  2190. {"WSA RX5", NULL, "WSA RX5 MUX"},
  2191. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2192. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2193. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2194. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2195. {"WSA_RX0 INP0", "RX4", "WSA RX4"},
  2196. {"WSA_RX0 INP0", "RX5", "WSA RX5"},
  2197. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2198. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2199. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2200. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2201. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2202. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2203. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2204. {"WSA_RX0 INP1", "RX4", "WSA RX4"},
  2205. {"WSA_RX0 INP1", "RX5", "WSA RX5"},
  2206. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2207. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2208. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2209. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2210. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2211. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2212. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2213. {"WSA_RX0 INP2", "RX4", "WSA RX4"},
  2214. {"WSA_RX0 INP2", "RX5", "WSA RX5"},
  2215. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2216. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2217. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2218. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2219. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2220. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2221. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2222. {"WSA_RX0 MIX INP", "RX4", "WSA RX4"},
  2223. {"WSA_RX0 MIX INP", "RX5", "WSA RX5"},
  2224. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2225. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2226. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2227. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2228. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2229. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2230. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2231. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2232. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2233. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2234. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2235. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2236. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2237. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2238. {"WSA_RX1 INP0", "RX4", "WSA RX4"},
  2239. {"WSA_RX1 INP0", "RX5", "WSA RX5"},
  2240. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2241. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2242. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2243. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2244. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2245. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2246. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2247. {"WSA_RX1 INP1", "RX4", "WSA RX4"},
  2248. {"WSA_RX1 INP1", "RX5", "WSA RX5"},
  2249. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2250. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2251. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2252. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2253. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2254. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2255. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2256. {"WSA_RX1 INP2", "RX4", "WSA RX4"},
  2257. {"WSA_RX1 INP2", "RX5", "WSA RX5"},
  2258. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2259. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2260. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2261. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2262. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2263. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2264. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2265. {"WSA_RX1 MIX INP", "RX4", "WSA RX4"},
  2266. {"WSA_RX1 MIX INP", "RX5", "WSA RX5"},
  2267. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2268. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2269. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2270. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2271. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2272. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2273. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2274. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2275. };
  2276. static const struct lpass_cdc_wsa_macro_reg_mask_val
  2277. lpass_cdc_wsa_macro_reg_init[] = {
  2278. {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2279. {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2280. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x0C},
  2281. {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2282. {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2283. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x0C},
  2284. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2285. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2286. {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2287. {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2288. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2289. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2290. {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2291. {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2292. {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2293. {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2294. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2295. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2296. {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2297. {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2298. {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2299. {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2300. };
  2301. static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
  2302. {
  2303. int i;
  2304. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
  2305. snd_soc_component_update_bits(component,
  2306. lpass_cdc_wsa_macro_reg_init[i].reg,
  2307. lpass_cdc_wsa_macro_reg_init[i].mask,
  2308. lpass_cdc_wsa_macro_reg_init[i].val);
  2309. }
  2310. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
  2311. {
  2312. int rc = 0;
  2313. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2314. if (wsa_priv == NULL) {
  2315. pr_err("%s: wsa priv data is NULL\n", __func__);
  2316. return -EINVAL;
  2317. }
  2318. if (enable) {
  2319. pm_runtime_get_sync(wsa_priv->dev);
  2320. if (lpass_cdc_check_core_votes(wsa_priv->dev))
  2321. rc = 0;
  2322. else
  2323. rc = -ENOTSYNC;
  2324. } else {
  2325. pm_runtime_put_autosuspend(wsa_priv->dev);
  2326. pm_runtime_mark_last_busy(wsa_priv->dev);
  2327. }
  2328. return rc;
  2329. }
  2330. static int wsa_swrm_clock(void *handle, bool enable)
  2331. {
  2332. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  2333. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2334. int ret = 0;
  2335. if (regmap == NULL) {
  2336. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2337. return -EINVAL;
  2338. }
  2339. mutex_lock(&wsa_priv->swr_clk_lock);
  2340. trace_printk("%s: %s swrm clock %s\n",
  2341. dev_name(wsa_priv->dev), __func__,
  2342. (enable ? "enable" : "disable"));
  2343. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2344. __func__, (enable ? "enable" : "disable"));
  2345. if (enable) {
  2346. pm_runtime_get_sync(wsa_priv->dev);
  2347. if (wsa_priv->swr_clk_users == 0) {
  2348. ret = msm_cdc_pinctrl_select_active_state(
  2349. wsa_priv->wsa_swr_gpio_p);
  2350. if (ret < 0) {
  2351. dev_err_ratelimited(wsa_priv->dev,
  2352. "%s: wsa swr pinctrl enable failed\n",
  2353. __func__);
  2354. pm_runtime_mark_last_busy(wsa_priv->dev);
  2355. pm_runtime_put_autosuspend(wsa_priv->dev);
  2356. goto exit;
  2357. }
  2358. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  2359. if (ret < 0) {
  2360. msm_cdc_pinctrl_select_sleep_state(
  2361. wsa_priv->wsa_swr_gpio_p);
  2362. dev_err_ratelimited(wsa_priv->dev,
  2363. "%s: wsa request clock enable failed\n",
  2364. __func__);
  2365. pm_runtime_mark_last_busy(wsa_priv->dev);
  2366. pm_runtime_put_autosuspend(wsa_priv->dev);
  2367. goto exit;
  2368. }
  2369. if (wsa_priv->reset_swr)
  2370. regmap_update_bits(regmap,
  2371. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2372. 0x02, 0x02);
  2373. regmap_update_bits(regmap,
  2374. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2375. 0x01, 0x01);
  2376. if (wsa_priv->reset_swr)
  2377. regmap_update_bits(regmap,
  2378. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2379. 0x02, 0x00);
  2380. regmap_update_bits(regmap,
  2381. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2382. 0x1C, 0x0C);
  2383. wsa_priv->reset_swr = false;
  2384. }
  2385. wsa_priv->swr_clk_users++;
  2386. pm_runtime_mark_last_busy(wsa_priv->dev);
  2387. pm_runtime_put_autosuspend(wsa_priv->dev);
  2388. } else {
  2389. if (wsa_priv->swr_clk_users <= 0) {
  2390. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2391. __func__);
  2392. wsa_priv->swr_clk_users = 0;
  2393. goto exit;
  2394. }
  2395. wsa_priv->swr_clk_users--;
  2396. if (wsa_priv->swr_clk_users == 0) {
  2397. regmap_update_bits(regmap,
  2398. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2399. 0x01, 0x00);
  2400. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  2401. ret = msm_cdc_pinctrl_select_sleep_state(
  2402. wsa_priv->wsa_swr_gpio_p);
  2403. if (ret < 0) {
  2404. dev_err_ratelimited(wsa_priv->dev,
  2405. "%s: wsa swr pinctrl disable failed\n",
  2406. __func__);
  2407. goto exit;
  2408. }
  2409. }
  2410. }
  2411. trace_printk("%s: %s swrm clock users: %d\n",
  2412. dev_name(wsa_priv->dev), __func__,
  2413. wsa_priv->swr_clk_users);
  2414. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2415. __func__, wsa_priv->swr_clk_users);
  2416. exit:
  2417. mutex_unlock(&wsa_priv->swr_clk_lock);
  2418. return ret;
  2419. }
  2420. /* Thermal Functions */
  2421. static int lpass_cdc_wsa_macro_get_max_state(
  2422. struct thermal_cooling_device *cdev,
  2423. unsigned long *state)
  2424. {
  2425. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2426. if (!wsa_priv) {
  2427. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2428. return -EINVAL;
  2429. }
  2430. *state = wsa_priv->thermal_max_state;
  2431. return 0;
  2432. }
  2433. static int lpass_cdc_wsa_macro_get_cur_state(
  2434. struct thermal_cooling_device *cdev,
  2435. unsigned long *state)
  2436. {
  2437. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2438. if (!wsa_priv) {
  2439. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2440. return -EINVAL;
  2441. }
  2442. *state = wsa_priv->thermal_cur_state;
  2443. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2444. return 0;
  2445. }
  2446. static int lpass_cdc_wsa_macro_set_cur_state(
  2447. struct thermal_cooling_device *cdev,
  2448. unsigned long state)
  2449. {
  2450. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  2451. u8 gain = 0;
  2452. if (!wsa_priv) {
  2453. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2454. return -EINVAL;
  2455. }
  2456. if (state < wsa_priv->thermal_max_state)
  2457. wsa_priv->thermal_cur_state = state;
  2458. else
  2459. wsa_priv->thermal_cur_state = wsa_priv->thermal_max_state;
  2460. gain = (u8)(gain - wsa_priv->thermal_cur_state);
  2461. dev_dbg(wsa_priv->dev,
  2462. "%s: requested state:%d, actual state: %d, gain: %#x\n",
  2463. __func__, state, wsa_priv->thermal_cur_state, gain);
  2464. snd_soc_component_update_bits(wsa_priv->component,
  2465. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  2466. snd_soc_component_update_bits(wsa_priv->component,
  2467. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  2468. return 0;
  2469. }
  2470. static struct thermal_cooling_device_ops wsa_cooling_ops = {
  2471. .get_max_state = lpass_cdc_wsa_macro_get_max_state,
  2472. .get_cur_state = lpass_cdc_wsa_macro_get_cur_state,
  2473. .set_cur_state = lpass_cdc_wsa_macro_set_cur_state,
  2474. };
  2475. static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
  2476. {
  2477. struct snd_soc_dapm_context *dapm =
  2478. snd_soc_component_get_dapm(component);
  2479. int ret;
  2480. struct device *wsa_dev = NULL;
  2481. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2482. wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
  2483. if (!wsa_dev) {
  2484. dev_err(component->dev,
  2485. "%s: null device for macro!\n", __func__);
  2486. return -EINVAL;
  2487. }
  2488. wsa_priv = dev_get_drvdata(wsa_dev);
  2489. if (!wsa_priv) {
  2490. dev_err(component->dev,
  2491. "%s: priv is null for macro!\n", __func__);
  2492. return -EINVAL;
  2493. }
  2494. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
  2495. ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
  2496. if (ret < 0) {
  2497. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2498. return ret;
  2499. }
  2500. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2501. ARRAY_SIZE(wsa_audio_map));
  2502. if (ret < 0) {
  2503. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2504. return ret;
  2505. }
  2506. ret = snd_soc_dapm_new_widgets(dapm->card);
  2507. if (ret < 0) {
  2508. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2509. return ret;
  2510. }
  2511. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
  2512. ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
  2513. if (ret < 0) {
  2514. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2515. return ret;
  2516. }
  2517. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2518. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2519. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2520. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2521. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2522. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2523. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2524. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2525. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2526. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2527. snd_soc_dapm_sync(dapm);
  2528. wsa_priv->component = component;
  2529. wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
  2530. lpass_cdc_wsa_macro_init_reg(component);
  2531. return 0;
  2532. }
  2533. static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
  2534. {
  2535. struct device *wsa_dev = NULL;
  2536. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2537. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2538. return -EINVAL;
  2539. wsa_priv->component = NULL;
  2540. return 0;
  2541. }
  2542. static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
  2543. {
  2544. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2545. struct platform_device *pdev;
  2546. struct device_node *node;
  2547. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2548. int ret;
  2549. u16 count = 0, ctrl_num = 0;
  2550. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
  2551. char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
  2552. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  2553. lpass_cdc_wsa_macro_add_child_devices_work);
  2554. if (!wsa_priv) {
  2555. pr_err("%s: Memory for wsa_priv does not exist\n",
  2556. __func__);
  2557. return;
  2558. }
  2559. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2560. dev_err(wsa_priv->dev,
  2561. "%s: DT node for wsa_priv does not exist\n", __func__);
  2562. return;
  2563. }
  2564. platdata = &wsa_priv->swr_plat_data;
  2565. wsa_priv->child_count = 0;
  2566. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2567. if (strnstr(node->name, "wsa_swr_master",
  2568. strlen("wsa_swr_master")) != NULL)
  2569. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2570. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2571. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2572. strlen("msm_cdc_pinctrl")) != NULL)
  2573. strlcpy(plat_dev_name, node->name,
  2574. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  2575. else
  2576. continue;
  2577. pdev = platform_device_alloc(plat_dev_name, -1);
  2578. if (!pdev) {
  2579. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2580. __func__);
  2581. ret = -ENOMEM;
  2582. goto err;
  2583. }
  2584. pdev->dev.parent = wsa_priv->dev;
  2585. pdev->dev.of_node = node;
  2586. if (strnstr(node->name, "wsa_swr_master",
  2587. strlen("wsa_swr_master")) != NULL) {
  2588. ret = platform_device_add_data(pdev, platdata,
  2589. sizeof(*platdata));
  2590. if (ret) {
  2591. dev_err(&pdev->dev,
  2592. "%s: cannot add plat data ctrl:%d\n",
  2593. __func__, ctrl_num);
  2594. goto fail_pdev_add;
  2595. }
  2596. temp = krealloc(swr_ctrl_data,
  2597. (ctrl_num + 1) * sizeof(
  2598. struct lpass_cdc_wsa_macro_swr_ctrl_data),
  2599. GFP_KERNEL);
  2600. if (!temp) {
  2601. dev_err(&pdev->dev, "out of memory\n");
  2602. ret = -ENOMEM;
  2603. goto fail_pdev_add;
  2604. }
  2605. swr_ctrl_data = temp;
  2606. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2607. ctrl_num++;
  2608. dev_dbg(&pdev->dev,
  2609. "%s: Adding soundwire ctrl device(s)\n",
  2610. __func__);
  2611. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2612. }
  2613. ret = platform_device_add(pdev);
  2614. if (ret) {
  2615. dev_err(&pdev->dev,
  2616. "%s: Cannot add platform device\n",
  2617. __func__);
  2618. goto fail_pdev_add;
  2619. }
  2620. if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
  2621. wsa_priv->pdev_child_devices[
  2622. wsa_priv->child_count++] = pdev;
  2623. else
  2624. goto err;
  2625. }
  2626. return;
  2627. fail_pdev_add:
  2628. for (count = 0; count < wsa_priv->child_count; count++)
  2629. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2630. err:
  2631. return;
  2632. }
  2633. static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
  2634. char __iomem *wsa_io_base)
  2635. {
  2636. memset(ops, 0, sizeof(struct macro_ops));
  2637. ops->init = lpass_cdc_wsa_macro_init;
  2638. ops->exit = lpass_cdc_wsa_macro_deinit;
  2639. ops->io_base = wsa_io_base;
  2640. ops->dai_ptr = lpass_cdc_wsa_macro_dai;
  2641. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
  2642. ops->event_handler = lpass_cdc_wsa_macro_event_handler;
  2643. ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
  2644. }
  2645. static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
  2646. {
  2647. struct macro_ops ops;
  2648. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2649. u32 wsa_base_addr, default_clk_id, thermal_max_state;
  2650. char __iomem *wsa_io_base;
  2651. int ret = 0;
  2652. u32 is_used_wsa_swr_gpio = 1;
  2653. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2654. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2655. dev_err(&pdev->dev,
  2656. "%s: va-macro not registered yet, defer\n", __func__);
  2657. return -EPROBE_DEFER;
  2658. }
  2659. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
  2660. GFP_KERNEL);
  2661. if (!wsa_priv)
  2662. return -ENOMEM;
  2663. wsa_priv->dev = &pdev->dev;
  2664. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2665. &wsa_base_addr);
  2666. if (ret) {
  2667. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2668. __func__, "reg");
  2669. return ret;
  2670. }
  2671. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  2672. NULL)) {
  2673. ret = of_property_read_u32(pdev->dev.of_node,
  2674. is_used_wsa_swr_gpio_dt,
  2675. &is_used_wsa_swr_gpio);
  2676. if (ret) {
  2677. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2678. __func__, is_used_wsa_swr_gpio_dt);
  2679. is_used_wsa_swr_gpio = 1;
  2680. }
  2681. }
  2682. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2683. "qcom,wsa-swr-gpios", 0);
  2684. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  2685. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2686. __func__);
  2687. return -EINVAL;
  2688. }
  2689. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
  2690. is_used_wsa_swr_gpio) {
  2691. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2692. __func__);
  2693. return -EPROBE_DEFER;
  2694. }
  2695. msm_cdc_pinctrl_set_wakeup_capable(
  2696. wsa_priv->wsa_swr_gpio_p, false);
  2697. wsa_io_base = devm_ioremap(&pdev->dev,
  2698. wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  2699. if (!wsa_io_base) {
  2700. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2701. return -EINVAL;
  2702. }
  2703. wsa_priv->wsa_io_base = wsa_io_base;
  2704. wsa_priv->reset_swr = true;
  2705. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
  2706. lpass_cdc_wsa_macro_add_child_devices);
  2707. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2708. wsa_priv->swr_plat_data.read = NULL;
  2709. wsa_priv->swr_plat_data.write = NULL;
  2710. wsa_priv->swr_plat_data.bulk_write = NULL;
  2711. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2712. wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
  2713. wsa_priv->swr_plat_data.handle_irq = NULL;
  2714. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2715. &default_clk_id);
  2716. if (ret) {
  2717. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2718. __func__, "qcom,mux0-clk-id");
  2719. default_clk_id = WSA_CORE_CLK;
  2720. }
  2721. wsa_priv->default_clk_id = default_clk_id;
  2722. dev_set_drvdata(&pdev->dev, wsa_priv);
  2723. mutex_init(&wsa_priv->mclk_lock);
  2724. mutex_init(&wsa_priv->swr_clk_lock);
  2725. lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
  2726. ops.clk_id_req = wsa_priv->default_clk_id;
  2727. ops.default_clk_id = wsa_priv->default_clk_id;
  2728. ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2729. if (ret < 0) {
  2730. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2731. goto reg_macro_fail;
  2732. }
  2733. if (of_find_property(wsa_priv->dev->of_node, "#cooling-cells", NULL)) {
  2734. ret = of_property_read_u32(pdev->dev.of_node,
  2735. "qcom,thermal-max-state",
  2736. &thermal_max_state);
  2737. if (ret) {
  2738. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2739. __func__, "qcom,thermal-max-state");
  2740. wsa_priv->thermal_max_state =
  2741. LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE;
  2742. } else {
  2743. wsa_priv->thermal_max_state = thermal_max_state;
  2744. }
  2745. wsa_priv->tcdev = devm_thermal_of_cooling_device_register(
  2746. &pdev->dev,
  2747. wsa_priv->dev->of_node,
  2748. "wsa", wsa_priv,
  2749. &wsa_cooling_ops);
  2750. if (IS_ERR(wsa_priv->tcdev)) {
  2751. dev_err(&pdev->dev,
  2752. "%s: failed to register wsa macro as cooling device\n",
  2753. __func__);
  2754. wsa_priv->tcdev = NULL;
  2755. }
  2756. }
  2757. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2758. pm_runtime_use_autosuspend(&pdev->dev);
  2759. pm_runtime_set_suspended(&pdev->dev);
  2760. pm_suspend_ignore_children(&pdev->dev, true);
  2761. pm_runtime_enable(&pdev->dev);
  2762. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
  2763. return ret;
  2764. reg_macro_fail:
  2765. mutex_destroy(&wsa_priv->mclk_lock);
  2766. mutex_destroy(&wsa_priv->swr_clk_lock);
  2767. return ret;
  2768. }
  2769. static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
  2770. {
  2771. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  2772. u16 count = 0;
  2773. wsa_priv = dev_get_drvdata(&pdev->dev);
  2774. if (!wsa_priv)
  2775. return -EINVAL;
  2776. if (wsa_priv->tcdev)
  2777. thermal_cooling_device_unregister(wsa_priv->tcdev);
  2778. for (count = 0; count < wsa_priv->child_count &&
  2779. count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2780. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2781. pm_runtime_disable(&pdev->dev);
  2782. pm_runtime_set_suspended(&pdev->dev);
  2783. lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
  2784. mutex_destroy(&wsa_priv->mclk_lock);
  2785. mutex_destroy(&wsa_priv->swr_clk_lock);
  2786. return 0;
  2787. }
  2788. static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
  2789. {.compatible = "qcom,lpass-cdc-wsa-macro"},
  2790. {}
  2791. };
  2792. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2793. SET_SYSTEM_SLEEP_PM_OPS(
  2794. pm_runtime_force_suspend,
  2795. pm_runtime_force_resume
  2796. )
  2797. SET_RUNTIME_PM_OPS(
  2798. lpass_cdc_runtime_suspend,
  2799. lpass_cdc_runtime_resume,
  2800. NULL
  2801. )
  2802. };
  2803. static struct platform_driver lpass_cdc_wsa_macro_driver = {
  2804. .driver = {
  2805. .name = "lpass_cdc_wsa_macro",
  2806. .owner = THIS_MODULE,
  2807. .pm = &lpass_cdc_dev_pm_ops,
  2808. .of_match_table = lpass_cdc_wsa_macro_dt_match,
  2809. .suppress_bind_attrs = true,
  2810. },
  2811. .probe = lpass_cdc_wsa_macro_probe,
  2812. .remove = lpass_cdc_wsa_macro_remove,
  2813. };
  2814. module_platform_driver(lpass_cdc_wsa_macro_driver);
  2815. MODULE_DESCRIPTION("WSA macro driver");
  2816. MODULE_LICENSE("GPL v2");