lpass-cdc-tx-macro.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <asoc/msm-cdc-pinctrl.h>
  15. #include "lpass-cdc.h"
  16. #include "lpass-cdc-registers.h"
  17. #include "lpass-cdc-clk-rsc.h"
  18. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  19. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  20. #define NUM_DECIMATORS 8
  21. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  33. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  34. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  35. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  36. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  37. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  38. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  39. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  40. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  41. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  42. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  43. module_param(tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  45. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  46. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  47. struct snd_pcm_hw_params *params,
  48. struct snd_soc_dai *dai);
  49. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  50. unsigned int *tx_num, unsigned int *tx_slot,
  51. unsigned int *rx_num, unsigned int *rx_slot);
  52. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  53. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  54. enum {
  55. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  56. LPASS_CDC_TX_MACRO_AIF1_CAP,
  57. LPASS_CDC_TX_MACRO_AIF2_CAP,
  58. LPASS_CDC_TX_MACRO_AIF3_CAP,
  59. LPASS_CDC_TX_MACRO_MAX_DAIS
  60. };
  61. enum {
  62. LPASS_CDC_TX_MACRO_DEC0,
  63. LPASS_CDC_TX_MACRO_DEC1,
  64. LPASS_CDC_TX_MACRO_DEC2,
  65. LPASS_CDC_TX_MACRO_DEC3,
  66. LPASS_CDC_TX_MACRO_DEC4,
  67. LPASS_CDC_TX_MACRO_DEC5,
  68. LPASS_CDC_TX_MACRO_DEC6,
  69. LPASS_CDC_TX_MACRO_DEC7,
  70. LPASS_CDC_TX_MACRO_DEC_MAX,
  71. };
  72. enum {
  73. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  74. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  79. };
  80. enum {
  81. MSM_DMIC,
  82. SWR_MIC,
  83. ANC_FB_TUNE1
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct lpass_cdc_tx_macro_reg_mask_val {
  90. u16 reg;
  91. u8 mask;
  92. u8 val;
  93. };
  94. struct tx_mute_work {
  95. struct lpass_cdc_tx_macro_priv *tx_priv;
  96. u32 decimator;
  97. struct delayed_work dwork;
  98. };
  99. struct hpf_work {
  100. struct lpass_cdc_tx_macro_priv *tx_priv;
  101. u8 decimator;
  102. u8 hpf_cut_off_freq;
  103. struct delayed_work dwork;
  104. };
  105. struct lpass_cdc_tx_macro_priv {
  106. struct device *dev;
  107. bool dec_active[NUM_DECIMATORS];
  108. int tx_mclk_users;
  109. bool dapm_mclk_enable;
  110. struct mutex mclk_lock;
  111. struct snd_soc_component *component;
  112. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  113. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  114. u16 dmic_clk_div;
  115. u32 version;
  116. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  117. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  118. char __iomem *tx_io_base;
  119. struct platform_device *pdev_child_devices
  120. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  121. int child_count;
  122. bool bcs_enable;
  123. int dec_mode[NUM_DECIMATORS];
  124. int bcs_ch;
  125. bool bcs_clk_en;
  126. bool hs_slow_insert_complete;
  127. int amic_sample_rate;
  128. };
  129. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  130. struct device **tx_dev,
  131. struct lpass_cdc_tx_macro_priv **tx_priv,
  132. const char *func_name)
  133. {
  134. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  135. if (!(*tx_dev)) {
  136. dev_err(component->dev,
  137. "%s: null device for macro!\n", func_name);
  138. return false;
  139. }
  140. *tx_priv = dev_get_drvdata((*tx_dev));
  141. if (!(*tx_priv)) {
  142. dev_err(component->dev,
  143. "%s: priv is null for macro!\n", func_name);
  144. return false;
  145. }
  146. if (!(*tx_priv)->component) {
  147. dev_err(component->dev,
  148. "%s: tx_priv->component not initialized!\n", func_name);
  149. return false;
  150. }
  151. return true;
  152. }
  153. static int lpass_cdc_tx_macro_mclk_enable(
  154. struct lpass_cdc_tx_macro_priv *tx_priv,
  155. bool mclk_enable)
  156. {
  157. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  158. int ret = 0;
  159. if (regmap == NULL) {
  160. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  161. return -EINVAL;
  162. }
  163. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  164. __func__, mclk_enable, tx_priv->tx_mclk_users);
  165. mutex_lock(&tx_priv->mclk_lock);
  166. if (mclk_enable) {
  167. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  168. TX_CORE_CLK,
  169. TX_CORE_CLK,
  170. true);
  171. if (ret < 0) {
  172. dev_err_ratelimited(tx_priv->dev,
  173. "%s: request clock enable failed\n",
  174. __func__);
  175. goto exit;
  176. }
  177. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  178. true);
  179. regcache_mark_dirty(regmap);
  180. regcache_sync_region(regmap,
  181. TX_START_OFFSET,
  182. TX_MAX_OFFSET);
  183. if (tx_priv->tx_mclk_users == 0) {
  184. regmap_update_bits(regmap,
  185. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  186. 0x01, 0x01);
  187. regmap_update_bits(regmap,
  188. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  189. 0x01, 0x01);
  190. }
  191. tx_priv->tx_mclk_users++;
  192. } else {
  193. if (tx_priv->tx_mclk_users <= 0) {
  194. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  195. __func__);
  196. tx_priv->tx_mclk_users = 0;
  197. goto exit;
  198. }
  199. tx_priv->tx_mclk_users--;
  200. if (tx_priv->tx_mclk_users == 0) {
  201. regmap_update_bits(regmap,
  202. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  203. 0x01, 0x00);
  204. regmap_update_bits(regmap,
  205. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  206. 0x01, 0x00);
  207. }
  208. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  209. false);
  210. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  211. TX_CORE_CLK,
  212. TX_CORE_CLK,
  213. false);
  214. }
  215. exit:
  216. mutex_unlock(&tx_priv->mclk_lock);
  217. return ret;
  218. }
  219. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  220. bool enable)
  221. {
  222. struct device *tx_dev = NULL;
  223. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  224. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  225. return -EINVAL;
  226. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  227. }
  228. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  229. struct snd_kcontrol *kcontrol, int event)
  230. {
  231. struct snd_soc_component *component =
  232. snd_soc_dapm_to_component(w->dapm);
  233. int ret = 0;
  234. struct device *tx_dev = NULL;
  235. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  236. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  237. return -EINVAL;
  238. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  239. switch (event) {
  240. case SND_SOC_DAPM_PRE_PMU:
  241. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  242. if (ret)
  243. tx_priv->dapm_mclk_enable = false;
  244. else
  245. tx_priv->dapm_mclk_enable = true;
  246. break;
  247. case SND_SOC_DAPM_POST_PMD:
  248. if (tx_priv->dapm_mclk_enable)
  249. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  250. break;
  251. default:
  252. dev_err(tx_priv->dev,
  253. "%s: invalid DAPM event %d\n", __func__, event);
  254. ret = -EINVAL;
  255. }
  256. return ret;
  257. }
  258. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  259. u16 event, u32 data)
  260. {
  261. struct device *tx_dev = NULL;
  262. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  263. int ret = 0;
  264. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  265. return -EINVAL;
  266. switch (event) {
  267. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  268. trace_printk("%s, enter SSR down\n", __func__);
  269. if ((!pm_runtime_enabled(tx_dev) ||
  270. !pm_runtime_suspended(tx_dev))) {
  271. ret = lpass_cdc_runtime_suspend(tx_dev);
  272. if (!ret) {
  273. pm_runtime_disable(tx_dev);
  274. pm_runtime_set_suspended(tx_dev);
  275. pm_runtime_enable(tx_dev);
  276. }
  277. }
  278. break;
  279. case LPASS_CDC_MACRO_EVT_SSR_UP:
  280. trace_printk("%s, enter SSR up\n", __func__);
  281. break;
  282. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  283. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  284. break;
  285. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  286. if (tx_priv->bcs_clk_en)
  287. snd_soc_component_update_bits(component,
  288. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  289. if (data)
  290. tx_priv->hs_slow_insert_complete = true;
  291. else
  292. tx_priv->hs_slow_insert_complete = false;
  293. break;
  294. default:
  295. pr_debug("%s Invalid Event\n", __func__);
  296. break;
  297. }
  298. return 0;
  299. }
  300. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  301. {
  302. u16 adc_mux_reg = 0, adc_reg = 0;
  303. u16 adc_n = LPASS_CDC_ADC_MAX;
  304. bool ret = false;
  305. struct device *tx_dev = NULL;
  306. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  307. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  308. return ret;
  309. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  310. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  311. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  312. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  313. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  314. adc_n = snd_soc_component_read(component, adc_reg) &
  315. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  316. if (adc_n < LPASS_CDC_ADC_MAX)
  317. return true;
  318. }
  319. return ret;
  320. }
  321. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  322. {
  323. struct delayed_work *hpf_delayed_work = NULL;
  324. struct hpf_work *hpf_work = NULL;
  325. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  326. struct snd_soc_component *component = NULL;
  327. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  328. u8 hpf_cut_off_freq = 0;
  329. u16 adc_reg = 0, adc_n = 0;
  330. hpf_delayed_work = to_delayed_work(work);
  331. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  332. tx_priv = hpf_work->tx_priv;
  333. component = tx_priv->component;
  334. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  335. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  336. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  337. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  338. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  339. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  340. __func__, hpf_work->decimator, hpf_cut_off_freq);
  341. if (is_amic_enabled(component, hpf_work->decimator)) {
  342. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  343. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  344. adc_n = snd_soc_component_read(component, adc_reg) &
  345. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  346. /* analog mic clear TX hold */
  347. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  348. snd_soc_component_update_bits(component,
  349. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  350. hpf_cut_off_freq << 5);
  351. snd_soc_component_update_bits(component, hpf_gate_reg,
  352. 0x03, 0x02);
  353. /* Add delay between toggle hpf gate based on sample rate */
  354. switch(tx_priv->amic_sample_rate) {
  355. case 8000:
  356. usleep_range(125, 130);
  357. break;
  358. case 16000:
  359. usleep_range(62, 65);
  360. break;
  361. case 32000:
  362. usleep_range(31, 32);
  363. break;
  364. case 48000:
  365. usleep_range(20, 21);
  366. break;
  367. case 96000:
  368. usleep_range(10, 11);
  369. break;
  370. case 192000:
  371. usleep_range(5, 6);
  372. break;
  373. default:
  374. usleep_range(125, 130);
  375. }
  376. snd_soc_component_update_bits(component, hpf_gate_reg,
  377. 0x03, 0x01);
  378. } else {
  379. snd_soc_component_update_bits(component,
  380. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  381. hpf_cut_off_freq << 5);
  382. snd_soc_component_update_bits(component, hpf_gate_reg,
  383. 0x02, 0x02);
  384. /* Minimum 1 clk cycle delay is required as per HW spec */
  385. usleep_range(1000, 1010);
  386. snd_soc_component_update_bits(component, hpf_gate_reg,
  387. 0x02, 0x00);
  388. }
  389. }
  390. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  391. {
  392. struct tx_mute_work *tx_mute_dwork = NULL;
  393. struct snd_soc_component *component = NULL;
  394. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  395. struct delayed_work *delayed_work = NULL;
  396. u16 tx_vol_ctl_reg = 0;
  397. u8 decimator = 0;
  398. delayed_work = to_delayed_work(work);
  399. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  400. tx_priv = tx_mute_dwork->tx_priv;
  401. component = tx_priv->component;
  402. decimator = tx_mute_dwork->decimator;
  403. tx_vol_ctl_reg =
  404. LPASS_CDC_TX0_TX_PATH_CTL +
  405. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  406. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  407. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  408. __func__, decimator);
  409. }
  410. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  411. struct snd_ctl_elem_value *ucontrol)
  412. {
  413. struct snd_soc_dapm_widget *widget =
  414. snd_soc_dapm_kcontrol_widget(kcontrol);
  415. struct snd_soc_component *component =
  416. snd_soc_dapm_to_component(widget->dapm);
  417. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  418. unsigned int val = 0;
  419. u16 mic_sel_reg = 0;
  420. u16 dmic_clk_reg = 0;
  421. struct device *tx_dev = NULL;
  422. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  423. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  424. return -EINVAL;
  425. val = ucontrol->value.enumerated.item[0];
  426. if (val > e->items - 1)
  427. return -EINVAL;
  428. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  429. widget->name, val);
  430. switch (e->reg) {
  431. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  432. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  433. break;
  434. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  435. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  436. break;
  437. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  438. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  439. break;
  440. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  441. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  442. break;
  443. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  444. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  445. break;
  446. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  447. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  448. break;
  449. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  450. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  451. break;
  452. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  453. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  454. break;
  455. default:
  456. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  457. __func__, e->reg);
  458. return -EINVAL;
  459. }
  460. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  461. if (val != 0) {
  462. if (val < 5) {
  463. snd_soc_component_update_bits(component,
  464. mic_sel_reg,
  465. 1 << 7, 0x0 << 7);
  466. } else {
  467. snd_soc_component_update_bits(component,
  468. mic_sel_reg,
  469. 1 << 7, 0x1 << 7);
  470. snd_soc_component_update_bits(component,
  471. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  472. 0x80, 0x00);
  473. dmic_clk_reg =
  474. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  475. ((val - 5)/2) * 4;
  476. snd_soc_component_update_bits(component,
  477. dmic_clk_reg,
  478. 0x0E, tx_priv->dmic_clk_div << 0x1);
  479. }
  480. }
  481. } else {
  482. /* DMIC selected */
  483. if (val != 0)
  484. snd_soc_component_update_bits(component, mic_sel_reg,
  485. 1 << 7, 1 << 7);
  486. }
  487. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  488. }
  489. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  490. struct snd_ctl_elem_value *ucontrol)
  491. {
  492. struct snd_soc_dapm_widget *widget =
  493. snd_soc_dapm_kcontrol_widget(kcontrol);
  494. struct snd_soc_component *component =
  495. snd_soc_dapm_to_component(widget->dapm);
  496. struct soc_multi_mixer_control *mixer =
  497. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  498. u32 dai_id = widget->shift;
  499. u32 dec_id = mixer->shift;
  500. struct device *tx_dev = NULL;
  501. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  502. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  503. return -EINVAL;
  504. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  505. ucontrol->value.integer.value[0] = 1;
  506. else
  507. ucontrol->value.integer.value[0] = 0;
  508. return 0;
  509. }
  510. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  511. struct snd_ctl_elem_value *ucontrol)
  512. {
  513. struct snd_soc_dapm_widget *widget =
  514. snd_soc_dapm_kcontrol_widget(kcontrol);
  515. struct snd_soc_component *component =
  516. snd_soc_dapm_to_component(widget->dapm);
  517. struct snd_soc_dapm_update *update = NULL;
  518. struct soc_multi_mixer_control *mixer =
  519. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  520. u32 dai_id = widget->shift;
  521. u32 dec_id = mixer->shift;
  522. u32 enable = ucontrol->value.integer.value[0];
  523. struct device *tx_dev = NULL;
  524. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  525. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  526. return -EINVAL;
  527. if (enable) {
  528. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  529. tx_priv->active_ch_cnt[dai_id]++;
  530. } else {
  531. tx_priv->active_ch_cnt[dai_id]--;
  532. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  533. }
  534. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  535. return 0;
  536. }
  537. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  538. unsigned int *path_num)
  539. {
  540. int ret = 0;
  541. char *widget_name = NULL;
  542. char *w_name = NULL;
  543. char *path_num_char = NULL;
  544. char *path_name = NULL;
  545. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  546. if (!widget_name)
  547. return -EINVAL;
  548. w_name = widget_name;
  549. path_name = strsep(&widget_name, " ");
  550. if (!path_name) {
  551. pr_err("%s: Invalid widget name = %s\n",
  552. __func__, widget_name);
  553. ret = -EINVAL;
  554. goto err;
  555. }
  556. path_num_char = strpbrk(path_name, "01234567");
  557. if (!path_num_char) {
  558. pr_err("%s: tx path index not found\n",
  559. __func__);
  560. ret = -EINVAL;
  561. goto err;
  562. }
  563. ret = kstrtouint(path_num_char, 10, path_num);
  564. if (ret < 0)
  565. pr_err("%s: Invalid tx path = %s\n",
  566. __func__, w_name);
  567. err:
  568. kfree(w_name);
  569. return ret;
  570. }
  571. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  572. struct snd_ctl_elem_value *ucontrol)
  573. {
  574. struct snd_soc_component *component =
  575. snd_soc_kcontrol_component(kcontrol);
  576. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  577. struct device *tx_dev = NULL;
  578. int ret = 0;
  579. int path = 0;
  580. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  581. return -EINVAL;
  582. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  583. if (ret)
  584. return ret;
  585. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  586. return 0;
  587. }
  588. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  589. struct snd_ctl_elem_value *ucontrol)
  590. {
  591. struct snd_soc_component *component =
  592. snd_soc_kcontrol_component(kcontrol);
  593. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  594. struct device *tx_dev = NULL;
  595. int value = ucontrol->value.integer.value[0];
  596. int ret = 0;
  597. int path = 0;
  598. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  599. return -EINVAL;
  600. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  601. if (ret)
  602. return ret;
  603. tx_priv->dec_mode[path] = value;
  604. return 0;
  605. }
  606. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  607. struct snd_ctl_elem_value *ucontrol)
  608. {
  609. struct snd_soc_component *component =
  610. snd_soc_kcontrol_component(kcontrol);
  611. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  612. struct device *tx_dev = NULL;
  613. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  614. return -EINVAL;
  615. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  616. return 0;
  617. }
  618. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  619. struct snd_ctl_elem_value *ucontrol)
  620. {
  621. struct snd_soc_component *component =
  622. snd_soc_kcontrol_component(kcontrol);
  623. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  624. struct device *tx_dev = NULL;
  625. int value = ucontrol->value.enumerated.item[0];
  626. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  627. return -EINVAL;
  628. tx_priv->bcs_ch = value;
  629. return 0;
  630. }
  631. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  632. struct snd_ctl_elem_value *ucontrol)
  633. {
  634. struct snd_soc_component *component =
  635. snd_soc_kcontrol_component(kcontrol);
  636. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  637. struct device *tx_dev = NULL;
  638. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  639. return -EINVAL;
  640. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  641. return 0;
  642. }
  643. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  644. struct snd_ctl_elem_value *ucontrol)
  645. {
  646. struct snd_soc_component *component =
  647. snd_soc_kcontrol_component(kcontrol);
  648. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  649. struct device *tx_dev = NULL;
  650. int value = ucontrol->value.integer.value[0];
  651. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  652. return -EINVAL;
  653. tx_priv->bcs_enable = value;
  654. return 0;
  655. }
  656. static const char * const bcs_ch_sel_mux_text[] = {
  657. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  658. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  659. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  660. };
  661. static const struct soc_enum bcs_ch_sel_mux_enum =
  662. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  663. bcs_ch_sel_mux_text);
  664. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  665. struct snd_ctl_elem_value *ucontrol)
  666. {
  667. struct snd_soc_component *component =
  668. snd_soc_kcontrol_component(kcontrol);
  669. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  670. struct device *tx_dev = NULL;
  671. int value = 0;
  672. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  673. return -EINVAL;
  674. value = (snd_soc_component_read(component,
  675. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  676. ucontrol->value.integer.value[0] = value;
  677. return 0;
  678. }
  679. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  680. struct snd_ctl_elem_value *ucontrol)
  681. {
  682. struct snd_soc_component *component =
  683. snd_soc_kcontrol_component(kcontrol);
  684. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  685. struct device *tx_dev = NULL;
  686. int value;
  687. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  688. return -EINVAL;
  689. if (ucontrol->value.integer.value[0] < 0 ||
  690. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  691. return -EINVAL;
  692. value = ucontrol->value.integer.value[0];
  693. snd_soc_component_update_bits(component,
  694. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  695. return 0;
  696. }
  697. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  698. struct snd_kcontrol *kcontrol, int event)
  699. {
  700. struct snd_soc_component *component =
  701. snd_soc_dapm_to_component(w->dapm);
  702. unsigned int dmic = 0;
  703. int ret = 0;
  704. char *wname = NULL;
  705. wname = strpbrk(w->name, "01234567");
  706. if (!wname) {
  707. dev_err(component->dev, "%s: widget not found\n", __func__);
  708. return -EINVAL;
  709. }
  710. ret = kstrtouint(wname, 10, &dmic);
  711. if (ret < 0) {
  712. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  713. __func__);
  714. return -EINVAL;
  715. }
  716. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  717. __func__, event, dmic);
  718. switch (event) {
  719. case SND_SOC_DAPM_PRE_PMU:
  720. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  721. break;
  722. case SND_SOC_DAPM_POST_PMD:
  723. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  724. break;
  725. }
  726. return 0;
  727. }
  728. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  729. struct snd_kcontrol *kcontrol, int event)
  730. {
  731. struct snd_soc_component *component =
  732. snd_soc_dapm_to_component(w->dapm);
  733. unsigned int decimator = 0;
  734. u16 tx_vol_ctl_reg = 0;
  735. u16 dec_cfg_reg = 0;
  736. u16 hpf_gate_reg = 0;
  737. u16 tx_gain_ctl_reg = 0;
  738. u16 tx_fs_reg = 0;
  739. u8 hpf_cut_off_freq = 0;
  740. u16 adc_mux_reg = 0;
  741. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  742. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  743. struct device *tx_dev = NULL;
  744. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  745. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  746. return -EINVAL;
  747. decimator = w->shift;
  748. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  749. w->name, decimator);
  750. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  751. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  752. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  753. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  754. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  755. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  756. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  757. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  758. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  759. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  760. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  761. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  762. tx_priv->amic_sample_rate = (snd_soc_component_read(component,
  763. tx_fs_reg) & 0x0F);
  764. switch (event) {
  765. case SND_SOC_DAPM_PRE_PMU:
  766. snd_soc_component_update_bits(component,
  767. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  768. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  769. /* Enable TX PGA Mute */
  770. snd_soc_component_update_bits(component,
  771. tx_vol_ctl_reg, 0x10, 0x10);
  772. break;
  773. case SND_SOC_DAPM_POST_PMU:
  774. snd_soc_component_update_bits(component,
  775. tx_vol_ctl_reg, 0x20, 0x20);
  776. if (!is_amic_enabled(component, decimator)) {
  777. snd_soc_component_update_bits(component,
  778. hpf_gate_reg, 0x01, 0x00);
  779. /*
  780. * Minimum 1 clk cycle delay is required as per HW spec
  781. */
  782. usleep_range(1000, 1010);
  783. }
  784. hpf_cut_off_freq = (
  785. snd_soc_component_read(component, dec_cfg_reg) &
  786. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  787. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  788. hpf_cut_off_freq;
  789. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  790. snd_soc_component_update_bits(component, dec_cfg_reg,
  791. TX_HPF_CUT_OFF_FREQ_MASK,
  792. CF_MIN_3DB_150HZ << 5);
  793. if (is_amic_enabled(component, decimator)) {
  794. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  795. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  796. }
  797. if (tx_unmute_delay < unmute_delay)
  798. tx_unmute_delay = unmute_delay;
  799. /* schedule work queue to Remove Mute */
  800. queue_delayed_work(system_freezable_wq,
  801. &tx_priv->tx_mute_dwork[decimator].dwork,
  802. msecs_to_jiffies(tx_unmute_delay));
  803. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  804. CF_MIN_3DB_150HZ) {
  805. queue_delayed_work(system_freezable_wq,
  806. &tx_priv->tx_hpf_work[decimator].dwork,
  807. msecs_to_jiffies(hpf_delay));
  808. snd_soc_component_update_bits(component,
  809. hpf_gate_reg, 0x03, 0x02);
  810. if (!is_amic_enabled(component, decimator))
  811. snd_soc_component_update_bits(component,
  812. hpf_gate_reg, 0x03, 0x00);
  813. snd_soc_component_update_bits(component,
  814. hpf_gate_reg, 0x03, 0x01);
  815. /*
  816. * 6ms delay is required as per HW spec
  817. */
  818. usleep_range(6000, 6010);
  819. }
  820. /* apply gain after decimator is enabled */
  821. snd_soc_component_write(component, tx_gain_ctl_reg,
  822. snd_soc_component_read(component,
  823. tx_gain_ctl_reg));
  824. if (tx_priv->bcs_enable) {
  825. snd_soc_component_update_bits(component,
  826. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  827. tx_priv->bcs_ch);
  828. snd_soc_component_update_bits(component, dec_cfg_reg,
  829. 0x01, 0x01);
  830. tx_priv->bcs_clk_en = true;
  831. if (tx_priv->hs_slow_insert_complete)
  832. snd_soc_component_update_bits(component,
  833. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  834. 0x40);
  835. }
  836. break;
  837. case SND_SOC_DAPM_PRE_PMD:
  838. hpf_cut_off_freq =
  839. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  840. snd_soc_component_update_bits(component,
  841. tx_vol_ctl_reg, 0x10, 0x10);
  842. if (cancel_delayed_work_sync(
  843. &tx_priv->tx_hpf_work[decimator].dwork)) {
  844. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  845. snd_soc_component_update_bits(
  846. component, dec_cfg_reg,
  847. TX_HPF_CUT_OFF_FREQ_MASK,
  848. hpf_cut_off_freq << 5);
  849. if (is_amic_enabled(component, decimator))
  850. snd_soc_component_update_bits(component,
  851. hpf_gate_reg,
  852. 0x03, 0x02);
  853. else
  854. snd_soc_component_update_bits(component,
  855. hpf_gate_reg,
  856. 0x03, 0x03);
  857. /*
  858. * Minimum 1 clk cycle delay is required
  859. * as per HW spec
  860. */
  861. usleep_range(1000, 1010);
  862. snd_soc_component_update_bits(component,
  863. hpf_gate_reg,
  864. 0x03, 0x01);
  865. }
  866. }
  867. cancel_delayed_work_sync(
  868. &tx_priv->tx_mute_dwork[decimator].dwork);
  869. if (snd_soc_component_read(component, adc_mux_reg)
  870. & SWR_MIC)
  871. snd_soc_component_update_bits(component,
  872. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  873. 0x01, 0x00);
  874. break;
  875. case SND_SOC_DAPM_POST_PMD:
  876. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  877. 0x20, 0x00);
  878. snd_soc_component_update_bits(component,
  879. dec_cfg_reg, 0x06, 0x00);
  880. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  881. 0x10, 0x00);
  882. if (tx_priv->bcs_enable) {
  883. snd_soc_component_update_bits(component, dec_cfg_reg,
  884. 0x01, 0x00);
  885. snd_soc_component_update_bits(component,
  886. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  887. tx_priv->bcs_clk_en = false;
  888. snd_soc_component_update_bits(component,
  889. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  890. 0x00);
  891. }
  892. break;
  893. }
  894. return 0;
  895. }
  896. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  897. struct snd_kcontrol *kcontrol, int event)
  898. {
  899. return 0;
  900. }
  901. /* Cutoff frequency for high pass filter */
  902. static const char * const cf_text[] = {
  903. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  904. };
  905. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  906. cf_text);
  907. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  908. cf_text);
  909. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  910. cf_text);
  911. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  912. cf_text);
  913. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  914. cf_text);
  915. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  916. cf_text);
  917. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  918. cf_text);
  919. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  920. cf_text);
  921. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  922. struct snd_pcm_hw_params *params,
  923. struct snd_soc_dai *dai)
  924. {
  925. int tx_fs_rate = -EINVAL;
  926. struct snd_soc_component *component = dai->component;
  927. u32 decimator = 0;
  928. u32 sample_rate = 0;
  929. u16 tx_fs_reg = 0;
  930. struct device *tx_dev = NULL;
  931. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  932. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  933. return -EINVAL;
  934. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  935. dai->name, dai->id, params_rate(params),
  936. params_channels(params));
  937. sample_rate = params_rate(params);
  938. switch (sample_rate) {
  939. case 8000:
  940. tx_fs_rate = 0;
  941. break;
  942. case 16000:
  943. tx_fs_rate = 1;
  944. break;
  945. case 32000:
  946. tx_fs_rate = 3;
  947. break;
  948. case 48000:
  949. tx_fs_rate = 4;
  950. break;
  951. case 96000:
  952. tx_fs_rate = 5;
  953. break;
  954. case 192000:
  955. tx_fs_rate = 6;
  956. break;
  957. case 384000:
  958. tx_fs_rate = 7;
  959. break;
  960. default:
  961. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  962. __func__, params_rate(params));
  963. return -EINVAL;
  964. }
  965. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  966. LPASS_CDC_TX_MACRO_DEC_MAX) {
  967. if (decimator >= 0) {
  968. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  969. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  970. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  971. __func__, decimator, sample_rate);
  972. snd_soc_component_update_bits(component, tx_fs_reg,
  973. 0x0F, tx_fs_rate);
  974. } else {
  975. dev_err(component->dev,
  976. "%s: ERROR: Invalid decimator: %d\n",
  977. __func__, decimator);
  978. return -EINVAL;
  979. }
  980. }
  981. return 0;
  982. }
  983. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  984. unsigned int *tx_num, unsigned int *tx_slot,
  985. unsigned int *rx_num, unsigned int *rx_slot)
  986. {
  987. struct snd_soc_component *component = dai->component;
  988. struct device *tx_dev = NULL;
  989. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  990. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  991. return -EINVAL;
  992. switch (dai->id) {
  993. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  994. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  995. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  996. *tx_slot = tx_priv->active_ch_mask[dai->id];
  997. *tx_num = tx_priv->active_ch_cnt[dai->id];
  998. break;
  999. default:
  1000. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  1001. break;
  1002. }
  1003. return 0;
  1004. }
  1005. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1006. .hw_params = lpass_cdc_tx_macro_hw_params,
  1007. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1008. };
  1009. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1010. {
  1011. .name = "tx_macro_tx1",
  1012. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1013. .capture = {
  1014. .stream_name = "TX_AIF1 Capture",
  1015. .rates = LPASS_CDC_TX_MACRO_RATES,
  1016. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1017. .rate_max = 192000,
  1018. .rate_min = 8000,
  1019. .channels_min = 1,
  1020. .channels_max = 8,
  1021. },
  1022. .ops = &lpass_cdc_tx_macro_dai_ops,
  1023. },
  1024. {
  1025. .name = "tx_macro_tx2",
  1026. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1027. .capture = {
  1028. .stream_name = "TX_AIF2 Capture",
  1029. .rates = LPASS_CDC_TX_MACRO_RATES,
  1030. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1031. .rate_max = 192000,
  1032. .rate_min = 8000,
  1033. .channels_min = 1,
  1034. .channels_max = 8,
  1035. },
  1036. .ops = &lpass_cdc_tx_macro_dai_ops,
  1037. },
  1038. {
  1039. .name = "tx_macro_tx3",
  1040. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1041. .capture = {
  1042. .stream_name = "TX_AIF3 Capture",
  1043. .rates = LPASS_CDC_TX_MACRO_RATES,
  1044. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1045. .rate_max = 192000,
  1046. .rate_min = 8000,
  1047. .channels_min = 1,
  1048. .channels_max = 8,
  1049. },
  1050. .ops = &lpass_cdc_tx_macro_dai_ops,
  1051. },
  1052. };
  1053. #define STRING(name) #name
  1054. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1055. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1056. static const struct snd_kcontrol_new name##_mux = \
  1057. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1058. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1059. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1060. static const struct snd_kcontrol_new name##_mux = \
  1061. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1062. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1063. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1064. static const char * const adc_mux_text[] = {
  1065. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1066. };
  1067. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1068. 0, adc_mux_text);
  1069. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1070. 0, adc_mux_text);
  1071. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1072. 0, adc_mux_text);
  1073. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1074. 0, adc_mux_text);
  1075. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1076. 0, adc_mux_text);
  1077. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1078. 0, adc_mux_text);
  1079. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1080. 0, adc_mux_text);
  1081. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1082. 0, adc_mux_text);
  1083. static const char * const dmic_mux_text[] = {
  1084. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1085. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1086. };
  1087. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1088. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1089. lpass_cdc_tx_macro_put_dec_enum);
  1090. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1091. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1092. lpass_cdc_tx_macro_put_dec_enum);
  1093. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1094. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1095. lpass_cdc_tx_macro_put_dec_enum);
  1096. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1097. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1098. lpass_cdc_tx_macro_put_dec_enum);
  1099. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1100. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1101. lpass_cdc_tx_macro_put_dec_enum);
  1102. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1103. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1104. lpass_cdc_tx_macro_put_dec_enum);
  1105. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1106. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1107. lpass_cdc_tx_macro_put_dec_enum);
  1108. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1109. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1110. lpass_cdc_tx_macro_put_dec_enum);
  1111. static const char * const smic_mux_text[] = {
  1112. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1113. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1114. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1115. };
  1116. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1117. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1118. lpass_cdc_tx_macro_put_dec_enum);
  1119. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1120. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1121. lpass_cdc_tx_macro_put_dec_enum);
  1122. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1123. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1124. lpass_cdc_tx_macro_put_dec_enum);
  1125. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1126. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1127. lpass_cdc_tx_macro_put_dec_enum);
  1128. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1129. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1130. lpass_cdc_tx_macro_put_dec_enum);
  1131. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1132. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1133. lpass_cdc_tx_macro_put_dec_enum);
  1134. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1135. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1136. lpass_cdc_tx_macro_put_dec_enum);
  1137. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1138. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1139. lpass_cdc_tx_macro_put_dec_enum);
  1140. static const char * const dec_mode_mux_text[] = {
  1141. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1142. };
  1143. static const struct soc_enum dec_mode_mux_enum =
  1144. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1145. dec_mode_mux_text);
  1146. static const char * const bcs_ch_enum_text[] = {
  1147. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1148. "CH10", "CH11",
  1149. };
  1150. static const struct soc_enum bcs_ch_enum =
  1151. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1152. bcs_ch_enum_text);
  1153. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1154. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1155. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1156. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1157. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1158. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1159. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1160. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1161. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1162. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1163. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1164. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1165. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1166. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1167. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1168. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1169. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1170. };
  1171. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1172. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1173. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1174. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1175. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1176. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1177. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1178. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1179. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1180. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1181. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1182. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1183. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1184. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1185. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1186. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1187. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1188. };
  1189. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1190. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1191. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1192. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1193. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1194. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1195. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1196. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1197. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1198. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1199. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1200. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1201. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1202. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1203. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1204. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1205. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1206. };
  1207. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1208. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1209. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1210. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1211. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1212. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1213. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1214. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1215. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1216. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1217. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1218. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1219. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1220. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1221. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1222. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1223. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1224. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1225. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1226. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1227. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1228. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1229. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1230. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1231. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1232. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1233. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1234. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1235. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1236. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1237. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1238. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1239. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1240. lpass_cdc_tx_macro_enable_micbias,
  1241. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1242. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1243. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1244. SND_SOC_DAPM_POST_PMD),
  1245. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1246. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1247. SND_SOC_DAPM_POST_PMD),
  1248. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1249. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1250. SND_SOC_DAPM_POST_PMD),
  1251. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1252. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1253. SND_SOC_DAPM_POST_PMD),
  1254. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1255. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1256. SND_SOC_DAPM_POST_PMD),
  1257. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1258. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1259. SND_SOC_DAPM_POST_PMD),
  1260. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1261. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1262. SND_SOC_DAPM_POST_PMD),
  1263. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1264. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1265. SND_SOC_DAPM_POST_PMD),
  1266. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1267. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1268. LPASS_CDC_TX_MACRO_DEC0, 0,
  1269. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1270. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1271. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1272. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1273. LPASS_CDC_TX_MACRO_DEC1, 0,
  1274. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1275. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1276. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1277. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1278. LPASS_CDC_TX_MACRO_DEC2, 0,
  1279. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1280. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1281. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1282. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1283. LPASS_CDC_TX_MACRO_DEC3, 0,
  1284. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1285. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1286. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1287. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1288. LPASS_CDC_TX_MACRO_DEC4, 0,
  1289. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1290. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1291. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1292. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1293. LPASS_CDC_TX_MACRO_DEC5, 0,
  1294. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1295. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1296. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1297. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1298. LPASS_CDC_TX_MACRO_DEC6, 0,
  1299. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1300. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1301. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1302. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1303. LPASS_CDC_TX_MACRO_DEC7, 0,
  1304. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1305. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1306. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1307. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1308. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1309. };
  1310. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1311. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1312. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1313. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1314. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1315. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1316. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1317. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1318. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1319. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1320. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1321. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1322. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1323. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1324. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1325. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1326. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1327. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1328. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1329. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1330. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1331. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1332. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1333. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1334. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1335. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1336. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1337. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1338. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1339. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1340. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1341. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1342. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1343. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1344. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1345. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1346. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1347. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1348. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1349. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1350. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1351. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1352. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1353. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1354. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1355. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1356. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1357. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1358. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1359. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1360. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1361. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1362. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1363. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1364. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1365. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1366. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1367. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1368. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1369. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1370. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1371. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1372. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1373. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1374. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1375. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1376. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1377. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1378. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1379. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1380. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1381. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1382. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1383. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1384. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1385. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1386. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1387. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1388. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1389. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1390. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1391. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1392. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1393. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1394. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1395. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1396. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1397. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1398. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1399. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1400. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1401. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1402. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1403. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1404. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1405. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1406. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1407. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1408. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1409. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1414. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1415. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1416. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1417. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1418. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1419. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1420. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1421. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1422. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1423. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1424. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1425. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1426. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1427. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1428. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1429. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1430. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1431. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1436. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1437. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1438. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1439. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1440. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1441. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1442. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1443. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1444. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1445. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1446. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1447. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1448. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1449. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1450. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1451. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1452. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1453. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1458. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1459. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1460. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1461. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1462. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1463. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1464. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1465. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1466. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1467. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1468. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1469. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1470. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1471. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1472. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1473. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1474. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1475. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1480. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1481. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1482. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1483. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1484. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1485. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1486. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1487. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1488. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1489. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1490. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1491. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1492. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1493. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1494. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1495. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1496. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1497. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1502. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1503. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1504. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1505. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1506. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1507. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1508. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1509. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1510. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1511. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1512. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1513. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1514. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1515. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1516. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1517. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1518. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1519. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1524. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1525. };
  1526. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1527. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1528. LPASS_CDC_TX0_TX_VOL_CTL,
  1529. -84, 40, digital_gain),
  1530. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1531. LPASS_CDC_TX1_TX_VOL_CTL,
  1532. -84, 40, digital_gain),
  1533. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1534. LPASS_CDC_TX2_TX_VOL_CTL,
  1535. -84, 40, digital_gain),
  1536. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1537. LPASS_CDC_TX3_TX_VOL_CTL,
  1538. -84, 40, digital_gain),
  1539. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1540. LPASS_CDC_TX4_TX_VOL_CTL,
  1541. -84, 40, digital_gain),
  1542. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1543. LPASS_CDC_TX5_TX_VOL_CTL,
  1544. -84, 40, digital_gain),
  1545. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1546. LPASS_CDC_TX6_TX_VOL_CTL,
  1547. -84, 40, digital_gain),
  1548. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1549. LPASS_CDC_TX7_TX_VOL_CTL,
  1550. -84, 40, digital_gain),
  1551. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1552. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1553. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1554. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1555. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1556. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1557. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1558. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1559. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1560. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1561. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1562. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1563. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1564. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1565. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1566. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1567. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1568. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1569. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1570. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1571. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1572. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1573. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1574. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1575. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1576. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1577. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1578. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1579. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1580. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1581. };
  1582. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1583. {
  1584. struct device *tx_dev = NULL;
  1585. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1586. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1587. return -EINVAL;
  1588. return tx_priv->dmic_clk_div;
  1589. }
  1590. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1591. struct lpass_cdc_tx_macro_priv *tx_priv)
  1592. {
  1593. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1594. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1595. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1596. mclk_rate % dmic_sample_rate != 0)
  1597. goto undefined_rate;
  1598. div_factor = mclk_rate / dmic_sample_rate;
  1599. switch (div_factor) {
  1600. case 2:
  1601. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1602. break;
  1603. case 3:
  1604. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1605. break;
  1606. case 4:
  1607. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1608. break;
  1609. case 6:
  1610. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1611. break;
  1612. case 8:
  1613. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1614. break;
  1615. case 16:
  1616. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1617. break;
  1618. default:
  1619. /* Any other DIV factor is invalid */
  1620. goto undefined_rate;
  1621. }
  1622. /* Valid dmic DIV factors */
  1623. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1624. __func__, div_factor, mclk_rate);
  1625. return dmic_sample_rate;
  1626. undefined_rate:
  1627. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1628. __func__, dmic_sample_rate, mclk_rate);
  1629. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1630. return dmic_sample_rate;
  1631. }
  1632. static const struct lpass_cdc_tx_macro_reg_mask_val
  1633. lpass_cdc_tx_macro_reg_init[] = {
  1634. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1635. };
  1636. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1637. {
  1638. struct snd_soc_dapm_context *dapm =
  1639. snd_soc_component_get_dapm(component);
  1640. int ret = 0, i = 0;
  1641. struct device *tx_dev = NULL;
  1642. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1643. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1644. if (!tx_dev) {
  1645. dev_err(component->dev,
  1646. "%s: null device for macro!\n", __func__);
  1647. return -EINVAL;
  1648. }
  1649. tx_priv = dev_get_drvdata(tx_dev);
  1650. if (!tx_priv) {
  1651. dev_err(component->dev,
  1652. "%s: priv is null for macro!\n", __func__);
  1653. return -EINVAL;
  1654. }
  1655. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1656. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1657. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1658. if (ret < 0) {
  1659. dev_err(tx_dev, "%s: Failed to add controls\n",
  1660. __func__);
  1661. return ret;
  1662. }
  1663. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1664. ARRAY_SIZE(tx_audio_map));
  1665. if (ret < 0) {
  1666. dev_err(tx_dev, "%s: Failed to add routes\n",
  1667. __func__);
  1668. return ret;
  1669. }
  1670. ret = snd_soc_dapm_new_widgets(dapm->card);
  1671. if (ret < 0) {
  1672. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1673. return ret;
  1674. }
  1675. ret = snd_soc_add_component_controls(component,
  1676. lpass_cdc_tx_macro_snd_controls,
  1677. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1678. if (ret < 0) {
  1679. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1680. __func__);
  1681. return ret;
  1682. }
  1683. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1684. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1685. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1686. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1687. snd_soc_dapm_sync(dapm);
  1688. for (i = 0; i < NUM_DECIMATORS; i++) {
  1689. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1690. tx_priv->tx_hpf_work[i].decimator = i;
  1691. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1692. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1693. }
  1694. for (i = 0; i < NUM_DECIMATORS; i++) {
  1695. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1696. tx_priv->tx_mute_dwork[i].decimator = i;
  1697. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1698. lpass_cdc_tx_macro_mute_update_callback);
  1699. }
  1700. tx_priv->component = component;
  1701. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1702. snd_soc_component_update_bits(component,
  1703. lpass_cdc_tx_macro_reg_init[i].reg,
  1704. lpass_cdc_tx_macro_reg_init[i].mask,
  1705. lpass_cdc_tx_macro_reg_init[i].val);
  1706. return 0;
  1707. }
  1708. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1709. {
  1710. struct device *tx_dev = NULL;
  1711. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1712. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1713. return -EINVAL;
  1714. tx_priv->component = NULL;
  1715. return 0;
  1716. }
  1717. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1718. char __iomem *tx_io_base)
  1719. {
  1720. memset(ops, 0, sizeof(struct macro_ops));
  1721. ops->init = lpass_cdc_tx_macro_init;
  1722. ops->exit = lpass_cdc_tx_macro_deinit;
  1723. ops->io_base = tx_io_base;
  1724. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1725. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1726. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1727. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1728. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1729. }
  1730. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1731. {
  1732. struct macro_ops ops = {0};
  1733. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1734. u32 tx_base_addr = 0, sample_rate = 0;
  1735. char __iomem *tx_io_base = NULL;
  1736. int ret = 0;
  1737. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1738. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1739. dev_err(&pdev->dev,
  1740. "%s: va-macro not registered yet, defer\n", __func__);
  1741. return -EPROBE_DEFER;
  1742. }
  1743. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1744. GFP_KERNEL);
  1745. if (!tx_priv)
  1746. return -ENOMEM;
  1747. platform_set_drvdata(pdev, tx_priv);
  1748. tx_priv->dev = &pdev->dev;
  1749. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1750. &tx_base_addr);
  1751. if (ret) {
  1752. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1753. __func__, "reg");
  1754. return ret;
  1755. }
  1756. dev_set_drvdata(&pdev->dev, tx_priv);
  1757. tx_io_base = devm_ioremap(&pdev->dev,
  1758. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1759. if (!tx_io_base) {
  1760. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1761. return -ENOMEM;
  1762. }
  1763. tx_priv->tx_io_base = tx_io_base;
  1764. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1765. &sample_rate);
  1766. if (ret) {
  1767. dev_err(&pdev->dev,
  1768. "%s: could not find sample_rate entry in dt\n",
  1769. __func__);
  1770. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1771. } else {
  1772. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1773. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1774. return -EINVAL;
  1775. }
  1776. mutex_init(&tx_priv->mclk_lock);
  1777. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1778. ops.clk_id_req = TX_CORE_CLK;
  1779. ops.default_clk_id = TX_CORE_CLK;
  1780. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1781. if (ret) {
  1782. dev_err(&pdev->dev,
  1783. "%s: register macro failed\n", __func__);
  1784. goto err_reg_macro;
  1785. }
  1786. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1787. pm_runtime_use_autosuspend(&pdev->dev);
  1788. pm_runtime_set_suspended(&pdev->dev);
  1789. pm_suspend_ignore_children(&pdev->dev, true);
  1790. pm_runtime_enable(&pdev->dev);
  1791. return 0;
  1792. err_reg_macro:
  1793. mutex_destroy(&tx_priv->mclk_lock);
  1794. return ret;
  1795. }
  1796. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1797. {
  1798. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1799. tx_priv = platform_get_drvdata(pdev);
  1800. if (!tx_priv)
  1801. return -EINVAL;
  1802. pm_runtime_disable(&pdev->dev);
  1803. pm_runtime_set_suspended(&pdev->dev);
  1804. mutex_destroy(&tx_priv->mclk_lock);
  1805. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1806. return 0;
  1807. }
  1808. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1809. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1810. {}
  1811. };
  1812. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1813. SET_SYSTEM_SLEEP_PM_OPS(
  1814. pm_runtime_force_suspend,
  1815. pm_runtime_force_resume
  1816. )
  1817. SET_RUNTIME_PM_OPS(
  1818. lpass_cdc_runtime_suspend,
  1819. lpass_cdc_runtime_resume,
  1820. NULL
  1821. )
  1822. };
  1823. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1824. .driver = {
  1825. .name = "lpass_cdc_tx_macro",
  1826. .owner = THIS_MODULE,
  1827. .pm = &lpass_cdc_dev_pm_ops,
  1828. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1829. .suppress_bind_attrs = true,
  1830. },
  1831. .probe = lpass_cdc_tx_macro_probe,
  1832. .remove = lpass_cdc_tx_macro_remove,
  1833. };
  1834. module_platform_driver(lpass_cdc_tx_macro_driver);
  1835. MODULE_DESCRIPTION("TX macro driver");
  1836. MODULE_LICENSE("GPL v2");