msm_vidc_internal.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define VENUS_VERSION_LENGTH 128
  18. #define MAX_MATRIX_COEFFS 9
  19. #define MAX_BIAS_COEFFS 3
  20. #define MAX_LIMIT_COEFFS 6
  21. #define MAX_DEBUGFS_NAME 50
  22. #define DEFAULT_TIMEOUT 3
  23. #define DEFAULT_HEIGHT 240
  24. #define DEFAULT_WIDTH 320
  25. #define MAX_HEIGHT 4320
  26. #define MAX_WIDTH 8192
  27. #define MIN_SUPPORTED_WIDTH 32
  28. #define MIN_SUPPORTED_HEIGHT 32
  29. #define DEFAULT_FPS 30
  30. #define MINIMUM_FPS 1
  31. #define MAXIMUM_FPS 960
  32. #define SINGLE_INPUT_BUFFER 1
  33. #define SINGLE_OUTPUT_BUFFER 1
  34. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  36. #define MAX_SUPPORTED_INSTANCES 16
  37. #define MAX_BSE_VPP_DELAY 6
  38. #define DEFAULT_BSE_VPP_DELAY 2
  39. #define MAX_CAP_PARENTS 16
  40. #define MAX_CAP_CHILDREN 16
  41. #define DEFAULT_BITSTREM_ALIGNMENT 16
  42. #define H265_BITSTREM_ALIGNMENT 32
  43. #define DEFAULT_MAX_HOST_BUF_COUNT 32
  44. #define BIT_DEPTH_8 (8 << 16 | 8)
  45. #define BIT_DEPTH_10 (10 << 16 | 10)
  46. #define CODED_FRAMES_MBS_ONLY HFI_BITMASK_FRAME_MBS_ONLY_FLAG
  47. #define CODED_FRAMES_ADAPTIVE_FIELDS HFI_BITMASK_MB_ADAPTIVE_FRAME_FIELD_FLAG
  48. /* TODO
  49. * #define MAX_SUPERFRAME_COUNT 32
  50. */
  51. /* Maintains the number of FTB's between each FBD over a window */
  52. #define DCVS_FTB_WINDOW 16
  53. /* Superframe can have maximum of 32 frames */
  54. #define VIDC_SUPERFRAME_MAX 32
  55. #define COLOR_RANGE_UNSPECIFIED (-1)
  56. #define V4L2_EVENT_VIDC_BASE 10
  57. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  58. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  59. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  60. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  61. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  62. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  63. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  64. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  65. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  66. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  67. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  68. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  69. #define NUM_MBS_PER_FRAME(__height, __width) \
  70. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  71. #define IS_PRIV_CTRL(idx) ( \
  72. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  73. V4L2_CTRL_DRIVER_PRIV(idx))
  74. #define BUFFER_ALIGNMENT_SIZE(x) x
  75. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  76. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  77. #define MB_SIZE_IN_PIXEL (16 * 16)
  78. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  79. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  80. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  81. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  82. /*
  83. * Convert Q16 number into Integer and Fractional part upto 2 places.
  84. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  85. * Integer part = 105752 / 65536 = 1;
  86. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  87. * Fractional part = 40216 * 100 / 65536 = 61;
  88. * Now convert to FP(1, 61, 100).
  89. */
  90. #define Q16_INT(q) ((q) >> 16)
  91. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  92. enum msm_vidc_domain_type {
  93. MSM_VIDC_ENCODER = BIT(0),
  94. MSM_VIDC_DECODER = BIT(1),
  95. };
  96. enum msm_vidc_codec_type {
  97. MSM_VIDC_H264 = BIT(0),
  98. MSM_VIDC_HEVC = BIT(1),
  99. MSM_VIDC_VP9 = BIT(2),
  100. };
  101. enum msm_vidc_colorformat_type {
  102. MSM_VIDC_FMT_NONE = 0,
  103. MSM_VIDC_FMT_NV12 = BIT(0),
  104. MSM_VIDC_FMT_NV21 = BIT(1),
  105. MSM_VIDC_FMT_NV12C = BIT(2),
  106. MSM_VIDC_FMT_P010 = BIT(3),
  107. MSM_VIDC_FMT_TP10C = BIT(4),
  108. MSM_VIDC_FMT_RGBA8888 = BIT(5),
  109. MSM_VIDC_FMT_RGBA8888C = BIT(6),
  110. };
  111. enum msm_vidc_buffer_type {
  112. MSM_VIDC_BUF_NONE = 0,
  113. MSM_VIDC_BUF_INPUT = 1,
  114. MSM_VIDC_BUF_OUTPUT = 2,
  115. MSM_VIDC_BUF_INPUT_META = 3,
  116. MSM_VIDC_BUF_OUTPUT_META = 4,
  117. MSM_VIDC_BUF_QUEUE = 10,
  118. MSM_VIDC_BUF_BIN = 20,
  119. MSM_VIDC_BUF_ARP = 21,
  120. MSM_VIDC_BUF_COMV = 22,
  121. MSM_VIDC_BUF_NON_COMV = 23,
  122. MSM_VIDC_BUF_LINE = 24,
  123. MSM_VIDC_BUF_DPB = 25,
  124. MSM_VIDC_BUF_PERSIST = 26,
  125. MSM_VIDC_BUF_VPSS = 27,
  126. };
  127. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  128. enum msm_vidc_buffer_flags {
  129. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  130. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  131. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  132. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  133. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  134. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  135. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  136. };
  137. enum msm_vidc_buffer_attributes {
  138. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  139. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  140. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  141. MSM_VIDC_ATTR_QUEUED = BIT(3),
  142. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  143. };
  144. enum msm_vidc_buffer_region {
  145. MSM_VIDC_REGION_NONE = 0,
  146. MSM_VIDC_NON_SECURE,
  147. MSM_VIDC_SECURE_PIXEL,
  148. MSM_VIDC_SECURE_NONPIXEL,
  149. MSM_VIDC_SECURE_BITSTREAM,
  150. };
  151. enum msm_vidc_port_type {
  152. INPUT_PORT = 0,
  153. OUTPUT_PORT,
  154. INPUT_META_PORT,
  155. OUTPUT_META_PORT,
  156. MAX_PORT,
  157. };
  158. enum msm_vidc_stage_type {
  159. MSM_VIDC_STAGE_NONE = 0,
  160. MSM_VIDC_STAGE_1 = 1,
  161. MSM_VIDC_STAGE_2 = 2,
  162. };
  163. enum msm_vidc_pipe_type {
  164. MSM_VIDC_PIPE_NONE = 0,
  165. MSM_VIDC_PIPE_1 = 1,
  166. MSM_VIDC_PIPE_2 = 2,
  167. MSM_VIDC_PIPE_4 = 4,
  168. };
  169. enum msm_vidc_quality_mode {
  170. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  171. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  172. };
  173. enum msm_vidc_core_capability_type {
  174. CORE_CAP_NONE = 0,
  175. ENC_CODECS,
  176. DEC_CODECS,
  177. MAX_SESSION_COUNT,
  178. MAX_SECURE_SESSION_COUNT,
  179. MAX_LOAD,
  180. MAX_MBPF,
  181. MAX_MBPS,
  182. MAX_MBPF_HQ,
  183. MAX_MBPS_HQ,
  184. MAX_MBPF_B_FRAME,
  185. MAX_MBPS_B_FRAME,
  186. NUM_VPP_PIPE,
  187. SW_PC,
  188. SW_PC_DELAY,
  189. FW_UNLOAD,
  190. FW_UNLOAD_DELAY,
  191. HW_RESPONSE_TIMEOUT,
  192. DEBUG_TIMEOUT,
  193. PREFIX_BUF_COUNT_PIX,
  194. PREFIX_BUF_SIZE_PIX,
  195. PREFIX_BUF_COUNT_NON_PIX,
  196. PREFIX_BUF_SIZE_NON_PIX,
  197. PAGEFAULT_NON_FATAL,
  198. PAGETABLE_CACHING,
  199. DCVS,
  200. DECODE_BATCH,
  201. DECODE_BATCH_TIMEOUT,
  202. AV_SYNC_WINDOW_SIZE,
  203. CLK_FREQ_THRESHOLD,
  204. CORE_CAP_MAX,
  205. };
  206. enum msm_vidc_inst_capability_type {
  207. INST_CAP_NONE = 0,
  208. FRAME_WIDTH,
  209. LOSSLESS_FRAME_WIDTH,
  210. SECURE_FRAME_WIDTH,
  211. HEVC_IMAGE_FRAME_WIDTH,
  212. HEIC_IMAGE_FRAME_WIDTH,
  213. FRAME_HEIGHT,
  214. LOSSLESS_FRAME_HEIGHT,
  215. SECURE_FRAME_HEIGHT,
  216. HEVC_IMAGE_FRAME_HEIGHT,
  217. HEIC_IMAGE_FRAME_HEIGHT,
  218. PIX_FMTS,
  219. MIN_BUFFERS_INPUT,
  220. MIN_BUFFERS_OUTPUT,
  221. MBPF,
  222. LOSSLESS_MBPF,
  223. BATCH_MBPF,
  224. SECURE_MBPF,
  225. MBPS,
  226. POWER_SAVE_MBPS,
  227. FRAME_RATE,
  228. OPERATING_RATE,
  229. SCALE_X,
  230. SCALE_Y,
  231. B_FRAME,
  232. MB_CYCLES_VSP,
  233. MB_CYCLES_VPP,
  234. MB_CYCLES_LP,
  235. MB_CYCLES_FW,
  236. MB_CYCLES_FW_VPP,
  237. SECURE_MODE,
  238. HFLIP,
  239. VFLIP,
  240. ROTATION,
  241. SLICE_INTERFACE,
  242. HEADER_MODE,
  243. PREPEND_SPSPPS_TO_IDR,
  244. META_SEQ_HDR_NAL,
  245. REQUEST_I_FRAME,
  246. BIT_RATE,
  247. BITRATE_MODE,
  248. LOSSLESS,
  249. FRAME_SKIP_MODE,
  250. FRAME_RC_ENABLE,
  251. GOP_SIZE,
  252. GOP_CLOSURE,
  253. BLUR_TYPES,
  254. BLUR_RESOLUTION,
  255. CSC_CUSTOM_MATRIX,
  256. HEIC,
  257. LOWLATENCY_MODE,
  258. LTR_COUNT,
  259. USE_LTR,
  260. MARK_LTR,
  261. BASELAYER_PRIORITY,
  262. IR_RANDOM,
  263. AU_DELIMITER,
  264. TIME_DELTA_BASED_RC,
  265. CONTENT_ADAPTIVE_CODING,
  266. BITRATE_BOOST,
  267. VBV_DELAY,
  268. MIN_FRAME_QP,
  269. I_FRAME_MIN_QP,
  270. P_FRAME_MIN_QP,
  271. B_FRAME_MIN_QP,
  272. MAX_FRAME_QP,
  273. I_FRAME_MAX_QP,
  274. P_FRAME_MAX_QP,
  275. B_FRAME_MAX_QP,
  276. HEVC_HIER_QP,
  277. I_FRAME_QP,
  278. P_FRAME_QP,
  279. B_FRAME_QP,
  280. L0_QP,
  281. L1_QP,
  282. L2_QP,
  283. L3_QP,
  284. L4_QP,
  285. L5_QP,
  286. HIER_LAYER_QP,
  287. HIER_CODING_TYPE,
  288. HIER_CODING,
  289. HIER_CODING_LAYER,
  290. L0_BR,
  291. L1_BR,
  292. L2_BR,
  293. L3_BR,
  294. L4_BR,
  295. L5_BR,
  296. ENTROPY_MODE,
  297. PROFILE,
  298. LEVEL,
  299. HEVC_TIER,
  300. LF_MODE,
  301. LF_ALPHA,
  302. LF_BETA,
  303. SLICE_MAX_BYTES,
  304. SLICE_MAX_MB,
  305. SLICE_MODE,
  306. MB_RC,
  307. TRANSFORM_8X8,
  308. CHROMA_QP_INDEX_OFFSET,
  309. DISPLAY_DELAY_ENABLE,
  310. DISPLAY_DELAY,
  311. CONCEAL_COLOR_8BIT,
  312. CONCEAL_COLOR_10BIT,
  313. STAGE,
  314. PIPE,
  315. POC,
  316. QUALITY_MODE,
  317. CODED_FRAMES,
  318. BIT_DEPTH,
  319. CODEC_CONFIG,
  320. BITSTREAM_SIZE_OVERWRITE,
  321. META_LTR_MARK_USE,
  322. META_DPB_MISR,
  323. META_OPB_MISR,
  324. META_INTERLACE,
  325. META_TIMESTAMP,
  326. META_CONCEALED_MB_CNT,
  327. META_HIST_INFO,
  328. META_SEI_MASTERING_DISP,
  329. META_SEI_CLL,
  330. META_HDR10PLUS,
  331. META_EVA_STATS,
  332. META_BUF_TAG,
  333. META_SUBFRAME_OUTPUT,
  334. META_ENC_QP_METADATA,
  335. META_ROI_INFO,
  336. INST_CAP_MAX,
  337. };
  338. enum msm_vidc_inst_capability_flags {
  339. CAP_FLAG_NONE = 0,
  340. CAP_FLAG_ROOT = BIT(0),
  341. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  342. CAP_FLAG_MENU = BIT(2),
  343. CAP_FLAG_INPUT_PORT = BIT(3),
  344. CAP_FLAG_OUTPUT_PORT = BIT(4),
  345. CAP_FLAG_CLIENT_SET = BIT(5),
  346. };
  347. struct msm_vidc_inst_cap {
  348. enum msm_vidc_inst_capability_type cap;
  349. s32 min;
  350. s32 max;
  351. u32 step_or_mask;
  352. s32 value;
  353. u32 v4l2_id;
  354. u32 hfi_id;
  355. enum msm_vidc_inst_capability_flags flags;
  356. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  357. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  358. int (*adjust)(void *inst,
  359. struct v4l2_ctrl *ctrl);
  360. int (*set)(void *inst,
  361. enum msm_vidc_inst_capability_type cap_id);
  362. };
  363. struct msm_vidc_inst_capability {
  364. enum msm_vidc_domain_type domain;
  365. enum msm_vidc_codec_type codec;
  366. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  367. };
  368. struct msm_vidc_core_capability {
  369. enum msm_vidc_core_capability_type type;
  370. u32 value;
  371. };
  372. struct msm_vidc_inst_cap_entry {
  373. /* list of struct msm_vidc_inst_cap_entry */
  374. struct list_head list;
  375. enum msm_vidc_inst_capability_type cap_id;
  376. };
  377. struct debug_buf_count {
  378. int etb;
  379. int ftb;
  380. int fbd;
  381. int ebd;
  382. };
  383. enum efuse_purpose {
  384. SKU_VERSION = 0,
  385. };
  386. enum sku_version {
  387. SKU_VERSION_0 = 0,
  388. SKU_VERSION_1,
  389. SKU_VERSION_2,
  390. };
  391. enum msm_vidc_ssr_trigger_type {
  392. SSR_ERR_FATAL = 1,
  393. SSR_SW_DIV_BY_ZERO,
  394. SSR_HW_WDOG_IRQ,
  395. };
  396. enum msm_vidc_cache_op {
  397. MSM_VIDC_CACHE_CLEAN,
  398. MSM_VIDC_CACHE_INVALIDATE,
  399. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  400. };
  401. enum msm_vidc_dcvs_flags {
  402. MSM_VIDC_DCVS_INCR = BIT(0),
  403. MSM_VIDC_DCVS_DECR = BIT(1),
  404. };
  405. enum msm_vidc_clock_properties {
  406. CLOCK_PROP_HAS_SCALING = BIT(0),
  407. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  408. };
  409. enum profiling_points {
  410. FRAME_PROCESSING = 0,
  411. MAX_PROFILING_POINTS,
  412. };
  413. enum signal_session_response {
  414. SIGNAL_CMD_STOP_INPUT = 0,
  415. SIGNAL_CMD_STOP_OUTPUT,
  416. SIGNAL_CMD_CLOSE,
  417. MAX_SIGNAL,
  418. };
  419. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  420. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  421. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  422. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  423. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  424. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  425. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  426. #define HFI_MASK_QHDR_STATUS 0x000000FF
  427. #define VIDC_IFACEQ_NUMQ 3
  428. #define VIDC_IFACEQ_CMDQ_IDX 0
  429. #define VIDC_IFACEQ_MSGQ_IDX 1
  430. #define VIDC_IFACEQ_DBGQ_IDX 2
  431. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  432. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  433. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  434. struct hfi_queue_table_header {
  435. u32 qtbl_version;
  436. u32 qtbl_size;
  437. u32 qtbl_qhdr0_offset;
  438. u32 qtbl_qhdr_size;
  439. u32 qtbl_num_q;
  440. u32 qtbl_num_active_q;
  441. void *device_addr;
  442. char name[256];
  443. };
  444. struct hfi_queue_header {
  445. u32 qhdr_status;
  446. u32 qhdr_start_addr;
  447. u32 qhdr_type;
  448. u32 qhdr_q_size;
  449. u32 qhdr_pkt_size;
  450. u32 qhdr_pkt_drop_cnt;
  451. u32 qhdr_rx_wm;
  452. u32 qhdr_tx_wm;
  453. u32 qhdr_rx_req;
  454. u32 qhdr_tx_req;
  455. u32 qhdr_rx_irq_status;
  456. u32 qhdr_tx_irq_status;
  457. u32 qhdr_read_idx;
  458. u32 qhdr_write_idx;
  459. };
  460. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  461. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  462. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  463. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  464. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  465. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  466. (i * sizeof(struct hfi_queue_header)))
  467. #define QDSS_SIZE 4096
  468. #define SFR_SIZE 4096
  469. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  470. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  471. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  472. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  473. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  474. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  475. ALIGNED_QDSS_SIZE, SZ_1M)
  476. struct buf_count {
  477. u32 etb;
  478. u32 ftb;
  479. u32 fbd;
  480. u32 ebd;
  481. };
  482. struct profile_data {
  483. u32 start;
  484. u32 stop;
  485. u32 cumulative;
  486. char name[64];
  487. u32 sampling;
  488. u32 average;
  489. };
  490. struct msm_vidc_debug {
  491. struct profile_data pdata[MAX_PROFILING_POINTS];
  492. u32 profile;
  493. u32 samples;
  494. struct buf_count count;
  495. };
  496. struct msm_vidc_input_cr_data {
  497. struct list_head list;
  498. u32 index;
  499. u32 input_cr;
  500. };
  501. struct msm_vidc_timestamps {
  502. struct list_head list;
  503. u64 timestamp_us;
  504. u32 framerate;
  505. bool is_valid;
  506. };
  507. struct msm_vidc_session_idle {
  508. bool idle;
  509. u64 last_activity_time_ns;
  510. };
  511. struct msm_vidc_color_info {
  512. u32 colorspace;
  513. u32 ycbcr_enc;
  514. u32 xfer_func;
  515. u32 quantization;
  516. };
  517. struct msm_vidc_rectangle {
  518. u32 left;
  519. u32 top;
  520. u32 width;
  521. u32 height;
  522. };
  523. struct msm_vidc_properties {
  524. u32 frame_rate;
  525. u32 operating_rate;
  526. u32 bitrate;
  527. };
  528. struct msm_vidc_subscription_params {
  529. u32 bitstream_resolution;
  530. u64 crop_offsets;
  531. u32 bit_depth;
  532. u32 coded_frames;
  533. u32 fw_min_count;
  534. u32 pic_order_cnt;
  535. u32 color_info;
  536. u32 profile;
  537. u32 level;
  538. u32 tier;
  539. };
  540. struct msm_vidc_decode_vpp_delay {
  541. bool enable;
  542. u32 size;
  543. };
  544. struct msm_vidc_decode_batch {
  545. bool enable;
  546. u32 size;
  547. struct delayed_work work;
  548. };
  549. enum msm_vidc_modes {
  550. VIDC_SECURE = BIT(0),
  551. VIDC_TURBO = BIT(1),
  552. VIDC_THUMBNAIL = BIT(2),
  553. VIDC_LOW_POWER = BIT(3),
  554. };
  555. enum load_calc_quirks {
  556. LOAD_POWER = 0,
  557. LOAD_ADMISSION_CONTROL = 1,
  558. };
  559. enum msm_vidc_power_mode {
  560. VIDC_POWER_NORMAL = 0,
  561. VIDC_POWER_LOW,
  562. VIDC_POWER_TURBO,
  563. };
  564. struct vidc_bus_vote_data {
  565. enum msm_vidc_domain_type domain;
  566. enum msm_vidc_codec_type codec;
  567. enum msm_vidc_power_mode power_mode;
  568. u32 color_formats[2];
  569. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  570. int input_height, input_width, bitrate;
  571. int output_height, output_width;
  572. int rotation;
  573. int compression_ratio;
  574. int complexity_factor;
  575. int input_cr;
  576. u32 lcu_size;
  577. u32 fps;
  578. u32 work_mode;
  579. bool use_sys_cache;
  580. bool b_frames_enabled;
  581. u64 calc_bw_ddr;
  582. u64 calc_bw_llcc;
  583. u32 num_vpp_pipes;
  584. };
  585. struct msm_vidc_power {
  586. enum msm_vidc_power_mode power_mode;
  587. u32 buffer_counter;
  588. u32 min_threshold;
  589. u32 nom_threshold;
  590. u32 max_threshold;
  591. bool dcvs_mode;
  592. u32 dcvs_window;
  593. u64 min_freq;
  594. u64 curr_freq;
  595. u32 ddr_bw;
  596. u32 sys_cache_bw;
  597. u32 dcvs_flags;
  598. };
  599. struct msm_vidc_alloc {
  600. struct list_head list;
  601. enum msm_vidc_buffer_type type;
  602. enum msm_vidc_buffer_region region;
  603. u32 size;
  604. u8 secure:1;
  605. u8 map_kernel:1;
  606. struct dma_buf *dmabuf;
  607. void *kvaddr;
  608. };
  609. struct msm_vidc_allocations {
  610. struct list_head list; // list of "struct msm_vidc_alloc"
  611. };
  612. struct msm_vidc_map {
  613. struct list_head list;
  614. bool valid;
  615. enum msm_vidc_buffer_type type;
  616. enum msm_vidc_buffer_region region;
  617. struct dma_buf *dmabuf;
  618. u32 refcount;
  619. u64 device_addr;
  620. struct sg_table *table;
  621. struct dma_buf_attachment *attach;
  622. };
  623. struct msm_vidc_mappings {
  624. struct list_head list; // list of "struct msm_vidc_map"
  625. };
  626. struct msm_vidc_buffer {
  627. struct list_head list;
  628. bool valid;
  629. enum msm_vidc_buffer_type type;
  630. u32 index;
  631. int fd;
  632. u32 buffer_size;
  633. u32 data_offset;
  634. u32 data_size;
  635. u64 device_addr;
  636. void *dmabuf;
  637. u32 flags;
  638. u64 timestamp;
  639. enum msm_vidc_buffer_attributes attr;
  640. };
  641. struct msm_vidc_buffers {
  642. struct list_head list; // list of "struct msm_vidc_buffer"
  643. u32 min_count;
  644. u32 extra_count;
  645. u32 actual_count;
  646. u32 size;
  647. bool reuse;
  648. };
  649. enum response_work_type {
  650. RESP_WORK_INPUT_PSC = 1,
  651. RESP_WORK_OUTPUT_PSC,
  652. RESP_WORK_LAST_FLAG,
  653. };
  654. struct response_work {
  655. struct list_head list;
  656. enum response_work_type type;
  657. void *data;
  658. u32 data_size;
  659. };
  660. struct msm_vidc_ssr {
  661. bool trigger;
  662. enum msm_vidc_ssr_trigger_type ssr_type;
  663. };
  664. struct msm_vidc_sfr {
  665. u32 bufSize;
  666. u8 rg_data[1];
  667. };
  668. #define call_mem_op(c, op, ...) \
  669. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  670. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  671. struct msm_vidc_memory_ops {
  672. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  673. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  674. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  675. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  676. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  677. enum msm_vidc_cache_op cache_op);
  678. };
  679. #endif // _MSM_VIDC_INTERNAL_H_