cfg_dp.h 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211
  1. /*
  2. * Copyright (c) 2018-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  32. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  33. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  34. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  35. #else
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  38. #endif
  39. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  40. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  41. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  42. #define WLAN_CFG_PER_PDEV_RX_RING 0
  43. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  44. #define WLAN_LRO_ENABLE 0
  45. #ifdef QCA_WIFI_QCA6750
  46. #define WLAN_CFG_MAC_PER_TARGET 1
  47. #else
  48. #define WLAN_CFG_MAC_PER_TARGET 2
  49. #endif
  50. #ifdef IPA_OFFLOAD
  51. /* Size of TCL TX Ring */
  52. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  53. #define WLAN_CFG_TX_RING_SIZE 2048
  54. #else
  55. #define WLAN_CFG_TX_RING_SIZE 1024
  56. #endif
  57. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  58. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  59. #define WLAN_CFG_PER_PDEV_TX_RING 0
  60. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  61. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  62. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  63. #else
  64. #define WLAN_CFG_TX_RING_SIZE 512
  65. #define WLAN_CFG_PER_PDEV_TX_RING 1
  66. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  67. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  68. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  69. #endif
  70. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  71. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  72. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  73. #define WLAN_CFG_NUM_TX_DESC 4096
  74. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  75. #else
  76. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  77. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  78. #define WLAN_CFG_NUM_TX_DESC 1024
  79. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  80. #endif
  81. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  82. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  83. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  84. /* Interrupt Mitigation - Timer threshold in us */
  85. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  86. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  87. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  88. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  89. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  90. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  91. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  92. #else
  93. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  94. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  95. #endif
  96. #endif
  97. #ifdef NBUF_MEMORY_DEBUG
  98. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x60000
  99. #else
  100. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xD0000
  101. #endif
  102. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  103. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  104. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  105. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  106. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  107. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  108. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  109. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  110. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  111. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  112. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  113. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  114. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  115. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  116. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  117. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  118. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  119. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  120. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  121. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  122. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  123. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  124. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  125. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  126. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  127. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  128. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  129. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  131. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  132. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  133. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  134. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  135. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  136. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  137. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  138. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  139. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  140. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  141. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  142. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  143. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  144. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  145. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  146. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  147. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  148. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  149. /* Per vdev pools */
  150. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  151. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  152. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  153. #ifdef TX_PER_PDEV_DESC_POOL
  154. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  155. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  156. #else /* TX_PER_PDEV_DESC_POOL */
  157. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  158. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  159. #endif /* TX_PER_PDEV_DESC_POOL */
  160. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  161. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  162. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  163. #define WLAN_CFG_HTT_PKT_TYPE 2
  164. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  165. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  166. #define WLAN_CFG_MAX_PEER_ID 64
  167. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  168. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  169. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  170. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  171. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  172. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  173. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  174. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  175. #define WLAN_CFG_NUM_REO_DEST_RING 4
  176. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  177. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  178. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  179. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  180. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  181. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  182. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  183. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  184. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  185. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  186. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  187. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 32
  188. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  189. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 32
  190. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  191. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  192. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  193. #if defined(QCA_WIFI_QCA6290)
  194. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  195. #else
  196. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  197. #endif
  198. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  199. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  200. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  201. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  202. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  203. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  204. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  205. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  206. defined(QCA_WIFI_QCA6750)
  207. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  208. #else
  209. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  210. #endif
  211. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  212. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  213. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  214. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  215. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  216. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  217. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  218. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  219. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  220. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  221. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  222. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  223. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  224. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  225. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  226. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  227. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  228. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  229. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  230. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  231. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  232. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  233. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  234. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  235. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  236. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  237. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  238. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  239. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  240. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  241. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  242. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  243. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  244. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  245. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  246. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  247. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  248. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  249. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  250. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  251. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  252. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  253. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  254. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  255. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  256. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  257. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  258. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  259. /**
  260. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  261. * ring. This value may need to be tuned later.
  262. */
  263. #if defined(QCA_HOST2FW_RXBUF_RING)
  264. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  265. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  266. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  267. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  268. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  269. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  270. /**
  271. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  272. */
  273. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  274. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  275. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  276. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  277. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  278. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  279. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  280. /**
  281. * AP use cases need to allocate more RX Descriptors than the number of
  282. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  283. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  284. * multiplication factor of 3, to allocate three times as many RX descriptors
  285. * as RX buffers.
  286. */
  287. #else
  288. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  289. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  290. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  291. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  292. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  293. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  294. #endif //QCA_HOST2FW_RXBUF_RING
  295. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  296. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  297. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  298. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  299. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  300. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  301. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  302. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  303. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  304. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  305. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  306. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  307. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  308. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  309. /* DP INI Declerations */
  310. #define CFG_DP_HTT_PACKET_TYPE \
  311. CFG_INI_UINT("dp_htt_packet_type", \
  312. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  313. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  314. WLAN_CFG_HTT_PKT_TYPE, \
  315. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  316. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  317. CFG_INI_UINT("dp_int_batch_threshold_other", \
  318. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  319. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  320. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  321. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  322. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  323. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  324. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  325. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  326. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  327. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  328. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  329. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  330. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  331. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  332. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  333. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  334. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  335. CFG_INI_UINT("dp_int_timer_threshold_other", \
  336. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  337. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  338. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  339. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  340. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  341. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  342. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  343. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  344. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  345. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  346. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  347. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  348. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  349. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  350. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  351. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  352. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  353. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  354. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  355. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  356. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  357. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  358. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  359. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  360. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  361. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  362. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  363. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  364. #define CFG_DP_MAX_ALLOC_SIZE \
  365. CFG_INI_UINT("dp_max_alloc_size", \
  366. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  367. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  368. WLAN_CFG_MAX_ALLOC_SIZE, \
  369. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  370. #define CFG_DP_MAX_CLIENTS \
  371. CFG_INI_UINT("dp_max_clients", \
  372. WLAN_CFG_MAX_CLIENTS_MIN, \
  373. WLAN_CFG_MAX_CLIENTS_MAX, \
  374. WLAN_CFG_MAX_CLIENTS, \
  375. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  376. #define CFG_DP_MAX_PEER_ID \
  377. CFG_INI_UINT("dp_max_peer_id", \
  378. WLAN_CFG_MAX_PEER_ID_MIN, \
  379. WLAN_CFG_MAX_PEER_ID_MAX, \
  380. WLAN_CFG_MAX_PEER_ID, \
  381. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  382. #define CFG_DP_REO_DEST_RINGS \
  383. CFG_INI_UINT("dp_reo_dest_rings", \
  384. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  385. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  386. WLAN_CFG_NUM_REO_DEST_RING, \
  387. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  388. #define CFG_DP_TCL_DATA_RINGS \
  389. CFG_INI_UINT("dp_tcl_data_rings", \
  390. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  391. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  392. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  393. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  394. #define CFG_DP_NSS_REO_DEST_RINGS \
  395. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  396. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  397. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  398. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  399. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  400. #define CFG_DP_NSS_TCL_DATA_RINGS \
  401. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  402. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  403. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  404. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  405. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  406. #define CFG_DP_TX_DESC \
  407. CFG_INI_UINT("dp_tx_desc", \
  408. WLAN_CFG_NUM_TX_DESC_MIN, \
  409. WLAN_CFG_NUM_TX_DESC_MAX, \
  410. WLAN_CFG_NUM_TX_DESC, \
  411. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  412. #define CFG_DP_TX_EXT_DESC \
  413. CFG_INI_UINT("dp_tx_ext_desc", \
  414. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  415. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  416. WLAN_CFG_NUM_TX_EXT_DESC, \
  417. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  418. #define CFG_DP_TX_EXT_DESC_POOLS \
  419. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  420. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  421. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  422. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  423. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  424. #define CFG_DP_PDEV_RX_RING \
  425. CFG_INI_UINT("dp_pdev_rx_ring", \
  426. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  427. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  428. WLAN_CFG_PER_PDEV_RX_RING, \
  429. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  430. #define CFG_DP_PDEV_TX_RING \
  431. CFG_INI_UINT("dp_pdev_tx_ring", \
  432. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  433. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  434. WLAN_CFG_PER_PDEV_TX_RING, \
  435. CFG_VALUE_OR_DEFAULT, \
  436. "DP PDEV Tx Ring")
  437. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  438. CFG_INI_UINT("dp_rx_defrag_timeout", \
  439. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  440. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  441. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  442. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  443. #define CFG_DP_TX_COMPL_RING_SIZE \
  444. CFG_INI_UINT("dp_tx_compl_ring_size", \
  445. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  446. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  447. WLAN_CFG_TX_COMP_RING_SIZE, \
  448. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  449. #define CFG_DP_TX_RING_SIZE \
  450. CFG_INI_UINT("dp_tx_ring_size", \
  451. WLAN_CFG_TX_RING_SIZE_MIN,\
  452. WLAN_CFG_TX_RING_SIZE_MAX,\
  453. WLAN_CFG_TX_RING_SIZE,\
  454. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  455. #define CFG_DP_NSS_COMP_RING_SIZE \
  456. CFG_INI_UINT("dp_nss_comp_ring_size", \
  457. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  458. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  459. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  460. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  461. #define CFG_DP_PDEV_LMAC_RING \
  462. CFG_INI_UINT("dp_pdev_lmac_ring", \
  463. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  464. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  465. WLAN_CFG_PER_PDEV_LMAC_RING, \
  466. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  467. /*
  468. * <ini>
  469. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  470. * frame dropping scheme
  471. * @Min: 0
  472. * @Max: 524288
  473. * @Default: 393216
  474. *
  475. * This ini entry is used to set a high limit threshold to start frame
  476. * dropping scheme
  477. *
  478. * Usage: External
  479. *
  480. * </ini>
  481. */
  482. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  483. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  484. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  485. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  486. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  487. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  488. /*
  489. * <ini>
  490. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  491. * frame dropping scheme
  492. * @Min: 100
  493. * @Max: 524288
  494. * @Default: 393216
  495. *
  496. * This ini entry is used to set a low limit threshold to stop frame
  497. * dropping scheme
  498. *
  499. * Usage: External
  500. *
  501. * </ini>
  502. */
  503. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  504. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  505. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  506. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  507. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  508. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  509. #define CFG_DP_BASE_HW_MAC_ID \
  510. CFG_INI_UINT("dp_base_hw_macid", \
  511. 0, 1, 1, \
  512. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  513. #define CFG_DP_RX_HASH \
  514. CFG_INI_BOOL("dp_rx_hash", true, \
  515. "DP Rx Hash")
  516. #define CFG_DP_TSO \
  517. CFG_INI_BOOL("TSOEnable", false, \
  518. "DP TSO Enabled")
  519. #define CFG_DP_LRO \
  520. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  521. "DP LRO Enable")
  522. /*
  523. * <ini>
  524. * CFG_DP_SG - Enable the SG feature standalonely
  525. * @Min: 0
  526. * @Max: 1
  527. * @Default: 1
  528. *
  529. * This ini entry is used to enable/disable SG feature standalonely.
  530. * Also does Rome support SG on TX, lithium does not.
  531. * For example the lithium does not support SG on UDP frames.
  532. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  533. *
  534. * Usage: External
  535. *
  536. * </ini>
  537. */
  538. #define CFG_DP_SG \
  539. CFG_INI_BOOL("dp_sg_support", false, \
  540. "DP SG Enable")
  541. #define CFG_DP_GRO \
  542. CFG_INI_BOOL("GROEnable", false, \
  543. "DP GRO Enable")
  544. #define CFG_DP_OL_TX_CSUM \
  545. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  546. "DP tx csum Enable")
  547. #define CFG_DP_OL_RX_CSUM \
  548. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  549. "DP rx csum Enable")
  550. #define CFG_DP_RAWMODE \
  551. CFG_INI_BOOL("dp_rawmode_support", false, \
  552. "DP rawmode Enable")
  553. #define CFG_DP_PEER_FLOW_CTRL \
  554. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  555. "DP peer flow ctrl Enable")
  556. #define CFG_DP_NAPI \
  557. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  558. "DP Napi Enabled")
  559. /*
  560. * <ini>
  561. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  562. * @Min: 0
  563. * @Max: 1
  564. * @Default: 1
  565. *
  566. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  567. * This includes P2P device mode, P2P client mode and P2P GO mode.
  568. * The feature is enabled by default. To disable TX checksum for P2P, add the
  569. * following entry in ini file:
  570. * gEnableP2pIpTcpUdpChecksumOffload=0
  571. *
  572. * Usage: External
  573. *
  574. * </ini>
  575. */
  576. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  577. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  578. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  579. /*
  580. * <ini>
  581. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  582. * @Min: 0
  583. * @Max: 1
  584. * @Default: 1
  585. *
  586. * Usage: External
  587. *
  588. * </ini>
  589. */
  590. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  591. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  592. "DP TCP UDP Checksum Offload for NAN mode")
  593. /*
  594. * <ini>
  595. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  596. * @Min: 0
  597. * @Max: 1
  598. * @Default: 1
  599. *
  600. * Usage: External
  601. *
  602. * </ini>
  603. */
  604. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  605. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  606. "DP TCP UDP Checksum Offload")
  607. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  608. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  609. "DP Defrag Timeout Check")
  610. #define CFG_DP_WBM_RELEASE_RING \
  611. CFG_INI_UINT("dp_wbm_release_ring", \
  612. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  613. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  614. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  615. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  616. #define CFG_DP_TCL_CMD_CREDIT_RING \
  617. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  618. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  619. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  620. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  621. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  622. #define CFG_DP_TCL_STATUS_RING \
  623. CFG_INI_UINT("dp_tcl_status_ring",\
  624. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  625. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  626. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  627. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  628. #define CFG_DP_REO_REINJECT_RING \
  629. CFG_INI_UINT("dp_reo_reinject_ring", \
  630. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  631. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  632. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  633. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  634. #define CFG_DP_RX_RELEASE_RING \
  635. CFG_INI_UINT("dp_rx_release_ring", \
  636. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  637. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  638. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  639. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  640. #define CFG_DP_REO_EXCEPTION_RING \
  641. CFG_INI_UINT("dp_reo_exception_ring", \
  642. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  643. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  644. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  645. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  646. #define CFG_DP_REO_CMD_RING \
  647. CFG_INI_UINT("dp_reo_cmd_ring", \
  648. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  649. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  650. WLAN_CFG_REO_CMD_RING_SIZE, \
  651. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  652. #define CFG_DP_REO_STATUS_RING \
  653. CFG_INI_UINT("dp_reo_status_ring", \
  654. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  655. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  656. WLAN_CFG_REO_STATUS_RING_SIZE, \
  657. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  658. #define CFG_DP_RXDMA_BUF_RING \
  659. CFG_INI_UINT("dp_rxdma_buf_ring", \
  660. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  661. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  662. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  663. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  664. #define CFG_DP_RXDMA_REFILL_RING \
  665. CFG_INI_UINT("dp_rxdma_refill_ring", \
  666. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  667. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  668. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  669. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  670. #define CFG_DP_TX_DESC_LIMIT_0 \
  671. CFG_INI_UINT("dp_tx_desc_limit_0", \
  672. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  673. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  674. WLAN_CFG_TX_DESC_LIMIT_0, \
  675. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  676. #define CFG_DP_TX_DESC_LIMIT_1 \
  677. CFG_INI_UINT("dp_tx_desc_limit_1", \
  678. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  679. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  680. WLAN_CFG_TX_DESC_LIMIT_1, \
  681. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  682. #define CFG_DP_TX_DESC_LIMIT_2 \
  683. CFG_INI_UINT("dp_tx_desc_limit_2", \
  684. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  685. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  686. WLAN_CFG_TX_DESC_LIMIT_2, \
  687. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  688. #define CFG_DP_TX_DEVICE_LIMIT \
  689. CFG_INI_UINT("dp_tx_device_limit", \
  690. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  691. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  692. WLAN_CFG_TX_DEVICE_LIMIT, \
  693. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  694. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  695. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  696. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  697. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  698. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  699. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  700. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  701. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  702. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  703. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  704. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  705. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  706. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  707. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  708. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  709. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  710. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  711. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  712. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  713. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  714. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  715. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  716. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  717. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  718. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  719. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  720. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  721. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  722. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  723. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  724. #define CFG_DP_RXDMA_ERR_DST_RING \
  725. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  726. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  727. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  728. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  729. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  730. #define CFG_DP_PER_PKT_LOGGING \
  731. CFG_INI_UINT("enable_verbose_debug", \
  732. 0, 0xffff, 0, \
  733. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  734. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  735. CFG_INI_UINT("TxFlowStartQueueOffset", \
  736. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  737. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  738. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  739. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  740. 0, 50, 15, \
  741. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  742. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  743. CFG_INI_UINT("IpaUcTxBufSize", \
  744. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  745. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  746. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  747. CFG_INI_UINT("IpaUcTxPartitionBase", \
  748. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  749. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  750. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  751. CFG_INI_UINT("IpaUcRxIndRingCount", \
  752. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  753. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  754. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  755. CFG_INI_UINT("gReorderOffloadSupported", \
  756. 0, 1, 1, \
  757. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  758. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  759. CFG_INI_BOOL("gDisableIntraBssFwd", \
  760. false, "Disable intrs BSS Rx packets")
  761. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  762. CFG_INI_BOOL("gEnableDataStallDetection", \
  763. true, "Enable/Disable Data stall detection")
  764. #define CFG_DP_RX_SW_DESC_WEIGHT \
  765. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  766. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  767. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  768. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  769. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  770. #define CFG_DP_RX_SW_DESC_NUM \
  771. CFG_INI_UINT("dp_rx_sw_desc_num", \
  772. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  773. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  774. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  775. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  776. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  777. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  778. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  779. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  780. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE, \
  781. CFG_VALUE_OR_DEFAULT, \
  782. "DP Rx Flow Search Table Size in number of entries")
  783. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  784. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  785. "Enable/Disable DP Rx Flow Tag")
  786. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  787. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  788. "DP Rx Flow Search Table Is Per PDev")
  789. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  790. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  791. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  792. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  793. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  794. "Enable/Disable tx Per Pkt vdev id check")
  795. /*
  796. * <ini>
  797. * dp_rx_fisa_enable - Control Rx datapath FISA
  798. * @Min: 0
  799. * @Max: 1
  800. * @Default: 0
  801. *
  802. * This ini is used to enable DP Rx FISA feature
  803. *
  804. * Related: dp_rx_flow_search_table_size
  805. *
  806. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  807. *
  808. * Usage: Internal/External
  809. *
  810. * </ini>
  811. */
  812. #define CFG_DP_RX_FISA_ENABLE \
  813. CFG_INI_BOOL("dp_rx_fisa_enable", false, \
  814. "Enable/Disable DP Rx FISA")
  815. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  816. CFG_INI_UINT("mon_drop_thresh", \
  817. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  818. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  819. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  820. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  821. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  822. CFG_INI_UINT("PktlogBufSize", \
  823. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  824. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  825. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  826. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  827. #define CFG_DP_FULL_MON_MODE \
  828. CFG_INI_BOOL("full_mon_mode", \
  829. false, "Full Monitor mode support")
  830. #define CFG_DP_REO_RINGS_MAP \
  831. CFG_INI_UINT("dp_reo_rings_map", \
  832. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  833. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  834. WLAN_CFG_NUM_REO_RINGS_MAP, \
  835. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  836. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  837. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  838. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  839. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  840. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  841. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  842. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  843. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  844. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  845. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  846. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  847. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  848. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  849. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  850. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  851. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  852. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  853. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  854. #define CFG_DP_PEER_EXT_STATS \
  855. CFG_INI_BOOL("peer_ext_stats", \
  856. false, "Peer extended stats")
  857. /*
  858. * <ini>
  859. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  860. * @Min: 0
  861. * @Max: 1
  862. * @Default: 0
  863. *
  864. * This ini is used to disable HW checksum offload capability for legacy
  865. * connections
  866. *
  867. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  868. *
  869. * Usage: Internal
  870. *
  871. * </ini>
  872. */
  873. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  874. CFG_INI_BOOL("legacy_mode_csum_disable", false, \
  875. "Enable/Disable legacy mode checksum")
  876. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  877. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  878. "Enable/Disable DP RX emergency buffer pool support")
  879. #define CFG_DP_POLL_MODE_ENABLE \
  880. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  881. "Enable/Disable Polling mode for data path")
  882. #define CFG_DP_RX_FST_IN_CMEM \
  883. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  884. "Enable/Disable flow search table in CMEM")
  885. /*
  886. * <ini>
  887. * gEnableSWLM - Control DP Software latency manager
  888. * @Min: 0
  889. * @Max: 1
  890. * @Default: 0
  891. *
  892. * This ini is used to enable DP Software latency Manager
  893. *
  894. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  895. *
  896. * Usage: Internal
  897. *
  898. * </ini>
  899. */
  900. #define CFG_DP_SWLM_ENABLE \
  901. CFG_INI_BOOL("gEnableSWLM", false, \
  902. "Enable/Disable DP SWLM")
  903. /*
  904. * <ini>
  905. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  906. * @Min: 0
  907. * @Max: 1
  908. * @Default: 0
  909. *
  910. * This ini is used to control DP Software to perform RX pending check
  911. * before entering WoW mode
  912. *
  913. * Usage: Internal
  914. *
  915. * </ini>
  916. */
  917. #define CFG_DP_WOW_CHECK_RX_PENDING \
  918. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  919. false, \
  920. "enable rx frame pending check in WoW mode")
  921. #define CFG_DP_DELAY_MON_REPLENISH \
  922. CFG_INI_BOOL("delay_mon_replenish", \
  923. true, "Delay Monitor Replenish")
  924. /*
  925. * <ini>
  926. * gForceRX64BA - enable force 64 blockack mode for RX
  927. * @Min: 0
  928. * @Max: 1
  929. * @Default: 0
  930. *
  931. * This ini is used to control DP Software to use 64 blockack
  932. * for RX direction forcibly
  933. *
  934. * Usage: Internal
  935. *
  936. * </ini>
  937. */
  938. #define CFG_FORCE_RX_64_BA \
  939. CFG_INI_BOOL("gForceRX64BA", \
  940. false, "Enable/Disable force 64 blockack in RX side")
  941. #define CFG_DP \
  942. CFG(CFG_DP_HTT_PACKET_TYPE) \
  943. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  944. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  945. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  946. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  947. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  948. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  949. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  950. CFG(CFG_DP_MAX_CLIENTS) \
  951. CFG(CFG_DP_MAX_PEER_ID) \
  952. CFG(CFG_DP_REO_DEST_RINGS) \
  953. CFG(CFG_DP_TCL_DATA_RINGS) \
  954. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  955. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  956. CFG(CFG_DP_TX_DESC) \
  957. CFG(CFG_DP_TX_EXT_DESC) \
  958. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  959. CFG(CFG_DP_PDEV_RX_RING) \
  960. CFG(CFG_DP_PDEV_TX_RING) \
  961. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  962. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  963. CFG(CFG_DP_TX_RING_SIZE) \
  964. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  965. CFG(CFG_DP_PDEV_LMAC_RING) \
  966. CFG(CFG_DP_BASE_HW_MAC_ID) \
  967. CFG(CFG_DP_RX_HASH) \
  968. CFG(CFG_DP_TSO) \
  969. CFG(CFG_DP_LRO) \
  970. CFG(CFG_DP_SG) \
  971. CFG(CFG_DP_GRO) \
  972. CFG(CFG_DP_OL_TX_CSUM) \
  973. CFG(CFG_DP_OL_RX_CSUM) \
  974. CFG(CFG_DP_RAWMODE) \
  975. CFG(CFG_DP_PEER_FLOW_CTRL) \
  976. CFG(CFG_DP_NAPI) \
  977. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  978. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  979. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  980. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  981. CFG(CFG_DP_WBM_RELEASE_RING) \
  982. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  983. CFG(CFG_DP_TCL_STATUS_RING) \
  984. CFG(CFG_DP_REO_REINJECT_RING) \
  985. CFG(CFG_DP_RX_RELEASE_RING) \
  986. CFG(CFG_DP_REO_EXCEPTION_RING) \
  987. CFG(CFG_DP_REO_CMD_RING) \
  988. CFG(CFG_DP_REO_STATUS_RING) \
  989. CFG(CFG_DP_RXDMA_BUF_RING) \
  990. CFG(CFG_DP_RXDMA_REFILL_RING) \
  991. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  992. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  993. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  994. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  995. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  996. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  997. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  998. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  999. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1000. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1001. CFG(CFG_DP_PER_PKT_LOGGING) \
  1002. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1003. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1004. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1005. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1006. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1007. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  1008. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1009. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1010. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1011. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1012. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1013. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1014. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1015. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1016. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1017. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1018. CFG(CFG_DP_RX_FISA_ENABLE) \
  1019. CFG(CFG_DP_FULL_MON_MODE) \
  1020. CFG(CFG_DP_REO_RINGS_MAP) \
  1021. CFG(CFG_DP_PEER_EXT_STATS) \
  1022. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1023. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1024. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1025. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1026. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1027. CFG(CFG_DP_SWLM_ENABLE) \
  1028. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1029. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1030. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1031. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1032. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1033. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1034. CFG(CFG_FORCE_RX_64_BA) \
  1035. CFG(CFG_DP_DELAY_MON_REPLENISH)
  1036. #endif /* _CFG_DP_H_ */