sde_encoder.c 169 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  208. return;
  209. /*
  210. * clone mode is the only scenario where we want to enable software override
  211. * of fal10 veto.
  212. */
  213. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  214. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  215. if (clone_mode && veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = true;
  218. } else if (sde_enc->fal10_veto_override && !veto) {
  219. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  220. sde_enc->fal10_veto_override = false;
  221. }
  222. }
  223. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  224. {
  225. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  226. struct msm_drm_private *priv;
  227. struct sde_kms *sde_kms;
  228. struct device *cpu_dev;
  229. struct cpumask *cpu_mask = NULL;
  230. int cpu = 0;
  231. u32 cpu_dma_latency;
  232. priv = drm_enc->dev->dev_private;
  233. sde_kms = to_sde_kms(priv->kms);
  234. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  235. return;
  236. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  237. cpumask_clear(&sde_enc->valid_cpu_mask);
  238. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  240. if (!cpu_mask &&
  241. sde_encoder_check_curr_mode(drm_enc,
  242. MSM_DISPLAY_CMD_MODE))
  243. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  244. if (!cpu_mask)
  245. return;
  246. for_each_cpu(cpu, cpu_mask) {
  247. cpu_dev = get_cpu_device(cpu);
  248. if (!cpu_dev) {
  249. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  250. cpu);
  251. return;
  252. }
  253. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  254. dev_pm_qos_add_request(cpu_dev,
  255. &sde_enc->pm_qos_cpu_req[cpu],
  256. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  257. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  258. }
  259. }
  260. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  261. {
  262. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  263. struct device *cpu_dev;
  264. int cpu = 0;
  265. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  266. cpu_dev = get_cpu_device(cpu);
  267. if (!cpu_dev) {
  268. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  269. cpu);
  270. continue;
  271. }
  272. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  274. }
  275. cpumask_clear(&sde_enc->valid_cpu_mask);
  276. }
  277. static bool _sde_encoder_is_autorefresh_enabled(
  278. struct sde_encoder_virt *sde_enc)
  279. {
  280. struct drm_connector *drm_conn;
  281. if (!sde_enc->cur_master ||
  282. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  283. return false;
  284. drm_conn = sde_enc->cur_master->connector;
  285. if (!drm_conn || !drm_conn->state)
  286. return false;
  287. return sde_connector_get_property(drm_conn->state,
  288. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  289. }
  290. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  291. struct sde_hw_qdss *hw_qdss,
  292. struct sde_encoder_phys *phys, bool enable)
  293. {
  294. if (sde_enc->qdss_status == enable)
  295. return;
  296. sde_enc->qdss_status = enable;
  297. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  298. sde_enc->qdss_status);
  299. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  300. }
  301. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  302. s64 timeout_ms, struct sde_encoder_wait_info *info)
  303. {
  304. int rc = 0;
  305. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  306. ktime_t cur_ktime;
  307. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  308. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  309. do {
  310. rc = wait_event_timeout(*(info->wq),
  311. atomic_read(info->atomic_cnt) == info->count_check,
  312. wait_time_jiffies);
  313. cur_ktime = ktime_get();
  314. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  315. timeout_ms, atomic_read(info->atomic_cnt),
  316. info->count_check);
  317. /* Make an early exit if the condition is already satisfied */
  318. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  319. (info->count_check < curr_atomic_cnt)) {
  320. rc = true;
  321. break;
  322. }
  323. /* If we timed out, counter is valid and time is less, wait again */
  324. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  325. (rc == 0) &&
  326. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  327. return rc;
  328. }
  329. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.display_type ==
  334. SDE_CONNECTOR_PRIMARY);
  335. }
  336. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  337. {
  338. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  339. return sde_enc &&
  340. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  341. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  342. }
  343. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  344. {
  345. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  346. return sde_enc &&
  347. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  348. }
  349. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  350. {
  351. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  352. return sde_enc && sde_enc->cur_master &&
  353. sde_enc->cur_master->cont_splash_enabled;
  354. }
  355. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  356. enum sde_intr_idx intr_idx)
  357. {
  358. SDE_EVT32(DRMID(phys_enc->parent),
  359. phys_enc->intf_idx - INTF_0,
  360. phys_enc->hw_pp->idx - PINGPONG_0,
  361. intr_idx);
  362. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  363. if (phys_enc->parent_ops.handle_frame_done)
  364. phys_enc->parent_ops.handle_frame_done(
  365. phys_enc->parent, phys_enc,
  366. SDE_ENCODER_FRAME_EVENT_ERROR);
  367. }
  368. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  369. enum sde_intr_idx intr_idx,
  370. struct sde_encoder_wait_info *wait_info)
  371. {
  372. struct sde_encoder_irq *irq;
  373. u32 irq_status;
  374. int ret, i;
  375. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  376. SDE_ERROR("invalid params\n");
  377. return -EINVAL;
  378. }
  379. irq = &phys_enc->irq[intr_idx];
  380. /* note: do master / slave checking outside */
  381. /* return EWOULDBLOCK since we know the wait isn't necessary */
  382. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  383. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  386. return -EWOULDBLOCK;
  387. }
  388. if (irq->irq_idx < 0) {
  389. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  390. irq->name, irq->hw_idx);
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx);
  393. return 0;
  394. }
  395. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  396. atomic_read(wait_info->atomic_cnt));
  397. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  398. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  400. /*
  401. * Some module X may disable interrupt for longer duration
  402. * and it may trigger all interrupts including timer interrupt
  403. * when module X again enable the interrupt.
  404. * That may cause interrupt wait timeout API in this API.
  405. * It is handled by split the wait timer in two halves.
  406. */
  407. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  408. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  409. irq->hw_idx,
  410. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  411. wait_info);
  412. if (ret)
  413. break;
  414. }
  415. if (ret <= 0) {
  416. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  417. irq->irq_idx, true);
  418. if (irq_status) {
  419. unsigned long flags;
  420. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  421. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  423. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  424. local_irq_save(flags);
  425. irq->cb.func(phys_enc, irq->irq_idx);
  426. local_irq_restore(flags);
  427. ret = 0;
  428. } else {
  429. ret = -ETIMEDOUT;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  431. irq->hw_idx, irq->irq_idx,
  432. phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), irq_status,
  434. SDE_EVTLOG_ERROR);
  435. }
  436. } else {
  437. ret = 0;
  438. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  439. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  440. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  441. }
  442. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  443. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  444. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  445. return ret;
  446. }
  447. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  448. enum sde_intr_idx intr_idx)
  449. {
  450. struct sde_encoder_irq *irq;
  451. int ret = 0;
  452. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  453. SDE_ERROR("invalid params\n");
  454. return -EINVAL;
  455. }
  456. irq = &phys_enc->irq[intr_idx];
  457. if (irq->irq_idx >= 0) {
  458. SDE_DEBUG_PHYS(phys_enc,
  459. "skipping already registered irq %s type %d\n",
  460. irq->name, irq->intr_type);
  461. return 0;
  462. }
  463. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  464. irq->intr_type, irq->hw_idx);
  465. if (irq->irq_idx < 0) {
  466. SDE_ERROR_PHYS(phys_enc,
  467. "failed to lookup IRQ index for %s type:%d\n",
  468. irq->name, irq->intr_type);
  469. return -EINVAL;
  470. }
  471. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  472. &irq->cb);
  473. if (ret) {
  474. SDE_ERROR_PHYS(phys_enc,
  475. "failed to register IRQ callback for %s\n",
  476. irq->name);
  477. irq->irq_idx = -EINVAL;
  478. return ret;
  479. }
  480. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret) {
  482. SDE_ERROR_PHYS(phys_enc,
  483. "enable IRQ for intr:%s failed, irq_idx %d\n",
  484. irq->name, irq->irq_idx);
  485. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  486. irq->irq_idx, &irq->cb);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, SDE_EVTLOG_ERROR);
  489. irq->irq_idx = -EINVAL;
  490. return ret;
  491. }
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  494. irq->name, irq->irq_idx);
  495. return ret;
  496. }
  497. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  498. enum sde_intr_idx intr_idx)
  499. {
  500. struct sde_encoder_irq *irq;
  501. int ret;
  502. if (!phys_enc) {
  503. SDE_ERROR("invalid encoder\n");
  504. return -EINVAL;
  505. }
  506. irq = &phys_enc->irq[intr_idx];
  507. /* silently skip irqs that weren't registered */
  508. if (irq->irq_idx < 0) {
  509. SDE_ERROR(
  510. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  511. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx);
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, SDE_EVTLOG_ERROR);
  515. return 0;
  516. }
  517. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  518. if (ret)
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  520. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  521. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  522. &irq->cb);
  523. if (ret)
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  525. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  527. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  528. irq->irq_idx = -EINVAL;
  529. return 0;
  530. }
  531. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  532. struct sde_encoder_hw_resources *hw_res,
  533. struct drm_connector_state *conn_state)
  534. {
  535. struct sde_encoder_virt *sde_enc = NULL;
  536. int ret, i = 0;
  537. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  538. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  539. -EINVAL, !drm_enc, !hw_res, !conn_state,
  540. hw_res ? !hw_res->comp_info : 0);
  541. return;
  542. }
  543. sde_enc = to_sde_encoder_virt(drm_enc);
  544. SDE_DEBUG_ENC(sde_enc, "\n");
  545. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  546. hw_res->display_type = sde_enc->disp_info.display_type;
  547. /* Query resources used by phys encs, expected to be without overlap */
  548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  550. if (phys && phys->ops.get_hw_resources)
  551. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  552. }
  553. /*
  554. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  555. * called from atomic_check phase. Use the below API to get mode
  556. * information of the temporary conn_state passed
  557. */
  558. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  559. if (ret)
  560. SDE_ERROR("failed to get topology ret %d\n", ret);
  561. ret = sde_connector_state_get_compression_info(conn_state,
  562. hw_res->comp_info);
  563. if (ret)
  564. SDE_ERROR("failed to get compression info ret %d\n", ret);
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. unsigned int num_encs;
  571. if (!drm_enc) {
  572. SDE_ERROR("invalid encoder\n");
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(drm_enc);
  576. SDE_DEBUG_ENC(sde_enc, "\n");
  577. num_encs = sde_enc->num_phys_encs;
  578. mutex_lock(&sde_enc->enc_lock);
  579. sde_rsc_client_destroy(sde_enc->rsc_client);
  580. for (i = 0; i < num_encs; i++) {
  581. struct sde_encoder_phys *phys;
  582. phys = sde_enc->phys_vid_encs[i];
  583. if (phys && phys->ops.destroy) {
  584. phys->ops.destroy(phys);
  585. --sde_enc->num_phys_encs;
  586. sde_enc->phys_vid_encs[i] = NULL;
  587. }
  588. phys = sde_enc->phys_cmd_encs[i];
  589. if (phys && phys->ops.destroy) {
  590. phys->ops.destroy(phys);
  591. --sde_enc->num_phys_encs;
  592. sde_enc->phys_cmd_encs[i] = NULL;
  593. }
  594. phys = sde_enc->phys_encs[i];
  595. if (phys && phys->ops.destroy) {
  596. phys->ops.destroy(phys);
  597. --sde_enc->num_phys_encs;
  598. sde_enc->phys_encs[i] = NULL;
  599. }
  600. }
  601. if (sde_enc->num_phys_encs)
  602. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  603. sde_enc->num_phys_encs);
  604. sde_enc->num_phys_encs = 0;
  605. mutex_unlock(&sde_enc->enc_lock);
  606. drm_encoder_cleanup(drm_enc);
  607. mutex_destroy(&sde_enc->enc_lock);
  608. kfree(sde_enc->input_handler);
  609. sde_enc->input_handler = NULL;
  610. kfree(sde_enc);
  611. }
  612. void sde_encoder_helper_update_intf_cfg(
  613. struct sde_encoder_phys *phys_enc)
  614. {
  615. struct sde_encoder_virt *sde_enc;
  616. struct sde_hw_intf_cfg_v1 *intf_cfg;
  617. enum sde_3d_blend_mode mode_3d;
  618. if (!phys_enc || !phys_enc->hw_pp) {
  619. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  620. return;
  621. }
  622. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  623. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  624. SDE_DEBUG_ENC(sde_enc,
  625. "intf_cfg updated for %d at idx %d\n",
  626. phys_enc->intf_idx,
  627. intf_cfg->intf_count);
  628. /* setup interface configuration */
  629. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  630. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  631. return;
  632. }
  633. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  634. if (phys_enc == sde_enc->cur_master) {
  635. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  637. else
  638. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  639. }
  640. /* configure this interface as master for split display */
  641. if (phys_enc->split_role == ENC_ROLE_MASTER)
  642. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  643. /* setup which pp blk will connect to this intf */
  644. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  645. phys_enc->hw_intf->ops.bind_pingpong_blk(
  646. phys_enc->hw_intf,
  647. true,
  648. phys_enc->hw_pp->idx);
  649. /*setup merge_3d configuration */
  650. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  651. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  652. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  653. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  654. phys_enc->hw_pp->merge_3d->idx;
  655. if (phys_enc->hw_pp->ops.setup_3d_mode)
  656. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  657. mode_3d);
  658. }
  659. void sde_encoder_helper_split_config(
  660. struct sde_encoder_phys *phys_enc,
  661. enum sde_intf interface)
  662. {
  663. struct sde_encoder_virt *sde_enc;
  664. struct split_pipe_cfg *cfg;
  665. struct sde_hw_mdp *hw_mdptop;
  666. enum sde_rm_topology_name topology;
  667. struct msm_display_info *disp_info;
  668. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  669. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  670. return;
  671. }
  672. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  673. hw_mdptop = phys_enc->hw_mdptop;
  674. disp_info = &sde_enc->disp_info;
  675. cfg = &phys_enc->hw_intf->cfg;
  676. memset(cfg, 0, sizeof(*cfg));
  677. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  678. return;
  679. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  680. cfg->split_link_en = true;
  681. /**
  682. * disable split modes since encoder will be operating in as the only
  683. * encoder, either for the entire use case in the case of, for example,
  684. * single DSI, or for this frame in the case of left/right only partial
  685. * update.
  686. */
  687. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  690. if (hw_mdptop->ops.setup_pp_split)
  691. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  692. return;
  693. }
  694. cfg->en = true;
  695. cfg->mode = phys_enc->intf_mode;
  696. cfg->intf = interface;
  697. if (cfg->en && phys_enc->ops.needs_single_flush &&
  698. phys_enc->ops.needs_single_flush(phys_enc))
  699. cfg->split_flush_en = true;
  700. topology = sde_connector_get_topology_name(phys_enc->connector);
  701. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  702. cfg->pp_split_slave = cfg->intf;
  703. else
  704. cfg->pp_split_slave = INTF_MAX;
  705. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  706. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  707. if (hw_mdptop->ops.setup_split_pipe)
  708. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  709. } else if (sde_enc->hw_pp[0]) {
  710. /*
  711. * slave encoder
  712. * - determine split index from master index,
  713. * assume master is first pp
  714. */
  715. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  716. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  717. cfg->pp_split_index);
  718. if (hw_mdptop->ops.setup_pp_split)
  719. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  720. }
  721. }
  722. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. int i = 0;
  726. if (!drm_enc)
  727. return false;
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. if (!sde_enc)
  730. return false;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys && phys->in_clone_mode)
  734. return true;
  735. }
  736. return false;
  737. }
  738. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  739. struct drm_crtc *crtc)
  740. {
  741. struct sde_encoder_virt *sde_enc;
  742. int i;
  743. if (!drm_enc)
  744. return false;
  745. sde_enc = to_sde_encoder_virt(drm_enc);
  746. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  747. return false;
  748. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  749. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  750. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  751. return true;
  752. }
  753. return false;
  754. }
  755. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  756. struct drm_crtc_state *crtc_state)
  757. {
  758. struct sde_encoder_virt *sde_enc;
  759. struct sde_crtc_state *sde_crtc_state;
  760. int i = 0;
  761. if (!drm_enc || !crtc_state) {
  762. SDE_DEBUG("invalid params\n");
  763. return;
  764. }
  765. sde_enc = to_sde_encoder_virt(drm_enc);
  766. sde_crtc_state = to_sde_crtc_state(crtc_state);
  767. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  768. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  769. return;
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys) {
  773. phys->in_clone_mode = true;
  774. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  775. }
  776. }
  777. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  778. sde_crtc_state->cwb_enc_mask = 0;
  779. }
  780. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  781. struct drm_crtc_state *crtc_state,
  782. struct drm_connector_state *conn_state)
  783. {
  784. const struct drm_display_mode *mode;
  785. struct drm_display_mode *adj_mode;
  786. int i = 0;
  787. int ret = 0;
  788. mode = &crtc_state->mode;
  789. adj_mode = &crtc_state->adjusted_mode;
  790. /* perform atomic check on the first physical encoder (master) */
  791. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  792. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  793. if (phys && phys->ops.atomic_check)
  794. ret = phys->ops.atomic_check(phys, crtc_state,
  795. conn_state);
  796. else if (phys && phys->ops.mode_fixup)
  797. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  798. ret = -EINVAL;
  799. if (ret) {
  800. SDE_ERROR_ENC(sde_enc,
  801. "mode unsupported, phys idx %d\n", i);
  802. break;
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  808. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  809. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  810. {
  811. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  812. int ret = 0;
  813. if (crtc_state->mode_changed || crtc_state->active_changed) {
  814. struct sde_rect mode_roi, roi;
  815. u32 width, height;
  816. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = width;
  820. mode_roi.h = height;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  823. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  826. roi.x, roi.y, roi.w, roi.h);
  827. ret = -EINVAL;
  828. }
  829. }
  830. if (sde_crtc_state->user_roi_list.num_rects) {
  831. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  832. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  833. SDE_ERROR_ENC(sde_enc,
  834. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  835. roi.x, roi.y, roi.w, roi.h);
  836. ret = -EINVAL;
  837. }
  838. }
  839. }
  840. return ret;
  841. }
  842. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  843. struct drm_crtc_state *crtc_state,
  844. struct drm_connector_state *conn_state,
  845. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  846. struct sde_connector *sde_conn,
  847. struct sde_connector_state *sde_conn_state)
  848. {
  849. int ret = 0;
  850. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  851. struct msm_sub_mode sub_mode;
  852. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  853. struct msm_display_topology *topology = NULL;
  854. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  855. CONNECTOR_PROP_DSC_MODE);
  856. ret = sde_connector_get_mode_info(&sde_conn->base,
  857. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  858. if (ret) {
  859. SDE_ERROR_ENC(sde_enc,
  860. "failed to get mode info, rc = %d\n", ret);
  861. return ret;
  862. }
  863. if (sde_conn_state->mode_info.comp_info.comp_type &&
  864. sde_conn_state->mode_info.comp_info.comp_ratio >=
  865. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  866. SDE_ERROR_ENC(sde_enc,
  867. "invalid compression ratio: %d\n",
  868. sde_conn_state->mode_info.comp_info.comp_ratio);
  869. ret = -EINVAL;
  870. return ret;
  871. }
  872. /* Reserve dynamic resources, indicating atomic_check phase */
  873. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  874. conn_state, true);
  875. if (ret) {
  876. if (ret != -EAGAIN)
  877. SDE_ERROR_ENC(sde_enc,
  878. "RM failed to reserve resources, rc = %d\n", ret);
  879. return ret;
  880. }
  881. /**
  882. * Update connector state with the topology selected for the
  883. * resource set validated. Reset the topology if we are
  884. * de-activating crtc.
  885. */
  886. if (crtc_state->active) {
  887. topology = &sde_conn_state->mode_info.topology;
  888. ret = sde_rm_update_topology(&sde_kms->rm,
  889. conn_state, topology);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "RM failed to update topology, rc: %d\n", ret);
  893. return ret;
  894. }
  895. }
  896. ret = sde_connector_set_blob_data(conn_state->connector,
  897. conn_state,
  898. CONNECTOR_PROP_SDE_INFO);
  899. if (ret) {
  900. SDE_ERROR_ENC(sde_enc,
  901. "connector failed to update info, rc: %d\n",
  902. ret);
  903. return ret;
  904. }
  905. }
  906. return ret;
  907. }
  908. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  909. {
  910. struct sde_connector *sde_conn = NULL;
  911. struct sde_kms *sde_kms = NULL;
  912. struct drm_connector *conn = NULL;
  913. if (!drm_enc) {
  914. SDE_ERROR("invalid drm encoder\n");
  915. return false;
  916. }
  917. sde_kms = sde_encoder_get_kms(drm_enc);
  918. if (!sde_kms)
  919. return false;
  920. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  921. if (!conn || !conn->state)
  922. return false;
  923. sde_conn = to_sde_connector(conn);
  924. if (!sde_conn)
  925. return false;
  926. return sde_connector_is_line_insertion_supported(sde_conn);
  927. }
  928. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  929. u32 *qsync_fps, struct drm_connector_state *conn_state)
  930. {
  931. struct sde_encoder_virt *sde_enc;
  932. int rc = 0;
  933. struct sde_connector *sde_conn;
  934. if (!qsync_fps)
  935. return;
  936. *qsync_fps = 0;
  937. if (!drm_enc) {
  938. SDE_ERROR("invalid drm encoder\n");
  939. return;
  940. }
  941. sde_enc = to_sde_encoder_virt(drm_enc);
  942. if (!sde_enc->cur_master) {
  943. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  944. return;
  945. }
  946. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  947. if (sde_conn->ops.get_qsync_min_fps)
  948. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  949. if (rc < 0) {
  950. SDE_ERROR("invalid qsync min fps %d\n", rc);
  951. return;
  952. }
  953. *qsync_fps = rc;
  954. }
  955. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  956. struct sde_connector_state *sde_conn_state, u32 step)
  957. {
  958. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  959. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  960. u32 min_fps, req_fps = 0;
  961. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  962. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  963. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  964. CONNECTOR_PROP_QSYNC_MODE);
  965. if (has_panel_req) {
  966. if (!sde_conn->ops.get_avr_step_req) {
  967. SDE_ERROR("unable to retrieve required step rate\n");
  968. return -EINVAL;
  969. }
  970. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  971. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  972. if (qsync_mode && req_fps != step) {
  973. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  974. step, req_fps, nom_fps);
  975. return -EINVAL;
  976. }
  977. }
  978. if (!step)
  979. return 0;
  980. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  981. &sde_conn_state->base);
  982. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  983. (vtotal * nom_fps) % step) {
  984. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  985. min_fps, step, vtotal);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  991. struct sde_connector_state *sde_conn_state)
  992. {
  993. int rc = 0;
  994. u32 avr_step;
  995. bool qsync_dirty, has_modeset;
  996. struct drm_connector_state *conn_state = &sde_conn_state->base;
  997. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  998. CONNECTOR_PROP_QSYNC_MODE);
  999. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1000. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1001. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1002. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1003. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1004. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1005. sde_conn_state->msm_mode.private_flags);
  1006. return -EINVAL;
  1007. }
  1008. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1009. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1010. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1011. return rc;
  1012. }
  1013. static int sde_encoder_virt_atomic_check(
  1014. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1015. struct drm_connector_state *conn_state)
  1016. {
  1017. struct sde_encoder_virt *sde_enc;
  1018. struct sde_kms *sde_kms;
  1019. const struct drm_display_mode *mode;
  1020. struct drm_display_mode *adj_mode;
  1021. struct sde_connector *sde_conn = NULL;
  1022. struct sde_connector_state *sde_conn_state = NULL;
  1023. struct sde_crtc_state *sde_crtc_state = NULL;
  1024. enum sde_rm_topology_name old_top;
  1025. enum sde_rm_topology_name top_name;
  1026. struct msm_display_info *disp_info;
  1027. int ret = 0;
  1028. if (!drm_enc || !crtc_state || !conn_state) {
  1029. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1030. !drm_enc, !crtc_state, !conn_state);
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. disp_info = &sde_enc->disp_info;
  1035. SDE_DEBUG_ENC(sde_enc, "\n");
  1036. sde_kms = sde_encoder_get_kms(drm_enc);
  1037. if (!sde_kms)
  1038. return -EINVAL;
  1039. mode = &crtc_state->mode;
  1040. adj_mode = &crtc_state->adjusted_mode;
  1041. sde_conn = to_sde_connector(conn_state->connector);
  1042. sde_conn_state = to_sde_connector_state(conn_state);
  1043. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1044. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1045. if (ret)
  1046. return ret;
  1047. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1048. crtc_state->active_changed, crtc_state->connectors_changed);
  1049. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1050. conn_state);
  1051. if (ret)
  1052. return ret;
  1053. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1054. conn_state, sde_conn_state, sde_crtc_state);
  1055. if (ret)
  1056. return ret;
  1057. /**
  1058. * record topology in previous atomic state to be able to handle
  1059. * topology transitions correctly.
  1060. */
  1061. old_top = sde_connector_get_property(conn_state,
  1062. CONNECTOR_PROP_TOPOLOGY_NAME);
  1063. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1064. if (ret)
  1065. return ret;
  1066. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1067. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1068. if (ret)
  1069. return ret;
  1070. top_name = sde_connector_get_property(conn_state,
  1071. CONNECTOR_PROP_TOPOLOGY_NAME);
  1072. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1073. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1074. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1075. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1076. top_name);
  1077. return -EINVAL;
  1078. }
  1079. }
  1080. ret = sde_connector_roi_v1_check_roi(conn_state);
  1081. if (ret) {
  1082. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1083. ret);
  1084. return ret;
  1085. }
  1086. drm_mode_set_crtcinfo(adj_mode, 0);
  1087. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1088. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1089. sde_conn_state->msm_mode.private_flags,
  1090. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1091. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1092. return ret;
  1093. }
  1094. static void _sde_encoder_get_connector_roi(
  1095. struct sde_encoder_virt *sde_enc,
  1096. struct sde_rect *merged_conn_roi)
  1097. {
  1098. struct drm_connector *drm_conn;
  1099. struct sde_connector_state *c_state;
  1100. if (!sde_enc || !merged_conn_roi)
  1101. return;
  1102. drm_conn = sde_enc->phys_encs[0]->connector;
  1103. if (!drm_conn || !drm_conn->state)
  1104. return;
  1105. c_state = to_sde_connector_state(drm_conn->state);
  1106. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1107. }
  1108. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1109. {
  1110. struct sde_encoder_virt *sde_enc;
  1111. struct drm_connector *drm_conn;
  1112. struct drm_display_mode *adj_mode;
  1113. struct sde_rect roi;
  1114. if (!drm_enc) {
  1115. SDE_ERROR("invalid encoder parameter\n");
  1116. return -EINVAL;
  1117. }
  1118. sde_enc = to_sde_encoder_virt(drm_enc);
  1119. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1120. SDE_ERROR("invalid crtc parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. if (!sde_enc->cur_master) {
  1124. SDE_ERROR("invalid cur_master parameter\n");
  1125. return -EINVAL;
  1126. }
  1127. adj_mode = &sde_enc->cur_master->cached_mode;
  1128. drm_conn = sde_enc->cur_master->connector;
  1129. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1130. if (sde_kms_rect_is_null(&roi)) {
  1131. roi.w = adj_mode->hdisplay;
  1132. roi.h = adj_mode->vdisplay;
  1133. }
  1134. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1135. sizeof(sde_enc->prv_conn_roi));
  1136. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1137. return 0;
  1138. }
  1139. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1140. {
  1141. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1142. struct sde_kms *sde_kms;
  1143. struct sde_hw_mdp *hw_mdptop;
  1144. struct sde_encoder_virt *sde_enc;
  1145. int i;
  1146. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1147. if (!sde_enc) {
  1148. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1149. return;
  1150. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1151. SDE_ERROR("invalid num phys enc %d/%d\n",
  1152. sde_enc->num_phys_encs,
  1153. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1154. return;
  1155. }
  1156. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1157. if (!sde_kms) {
  1158. SDE_ERROR("invalid sde_kms\n");
  1159. return;
  1160. }
  1161. hw_mdptop = sde_kms->hw_mdp;
  1162. if (!hw_mdptop) {
  1163. SDE_ERROR("invalid mdptop\n");
  1164. return;
  1165. }
  1166. if (hw_mdptop->ops.setup_vsync_source) {
  1167. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1168. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1169. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1170. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1171. vsync_cfg.vsync_source = vsync_source;
  1172. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1173. }
  1174. }
  1175. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1176. struct msm_display_info *disp_info)
  1177. {
  1178. struct sde_encoder_phys *phys;
  1179. struct sde_connector *sde_conn;
  1180. int i;
  1181. u32 vsync_source;
  1182. if (!sde_enc || !disp_info) {
  1183. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1184. sde_enc != NULL, disp_info != NULL);
  1185. return;
  1186. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1187. SDE_ERROR("invalid num phys enc %d/%d\n",
  1188. sde_enc->num_phys_encs,
  1189. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1190. return;
  1191. }
  1192. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1193. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1194. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1195. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1196. else
  1197. vsync_source = sde_enc->te_source;
  1198. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1199. disp_info->is_te_using_watchdog_timer);
  1200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1201. phys = sde_enc->phys_encs[i];
  1202. if (phys && phys->ops.setup_vsync_source)
  1203. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1204. }
  1205. }
  1206. }
  1207. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1208. {
  1209. struct sde_encoder_phys *phys;
  1210. int i;
  1211. if (!sde_enc) {
  1212. SDE_ERROR("invalid sde encoder\n");
  1213. return;
  1214. }
  1215. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1216. phys = sde_enc->phys_encs[i];
  1217. if (phys && phys->ops.control_te)
  1218. phys->ops.control_te(phys, enable);
  1219. }
  1220. }
  1221. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1222. bool watchdog_te)
  1223. {
  1224. struct sde_encoder_virt *sde_enc;
  1225. struct msm_display_info disp_info;
  1226. if (!drm_enc) {
  1227. pr_err("invalid drm encoder\n");
  1228. return -EINVAL;
  1229. }
  1230. sde_enc = to_sde_encoder_virt(drm_enc);
  1231. sde_encoder_control_te(sde_enc, false);
  1232. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1233. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1234. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1235. sde_encoder_control_te(sde_enc, true);
  1236. return 0;
  1237. }
  1238. static int _sde_encoder_rsc_client_update_vsync_wait(
  1239. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1240. int wait_vblank_crtc_id)
  1241. {
  1242. int wait_refcount = 0, ret = 0;
  1243. int pipe = -1;
  1244. int wait_count = 0;
  1245. struct drm_crtc *primary_crtc;
  1246. struct drm_crtc *crtc;
  1247. crtc = sde_enc->crtc;
  1248. if (wait_vblank_crtc_id)
  1249. wait_refcount =
  1250. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1251. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1252. SDE_EVTLOG_FUNC_ENTRY);
  1253. if (crtc->base.id != wait_vblank_crtc_id) {
  1254. primary_crtc = drm_crtc_find(drm_enc->dev,
  1255. NULL, wait_vblank_crtc_id);
  1256. if (!primary_crtc) {
  1257. SDE_ERROR_ENC(sde_enc,
  1258. "failed to find primary crtc id %d\n",
  1259. wait_vblank_crtc_id);
  1260. return -EINVAL;
  1261. }
  1262. pipe = drm_crtc_index(primary_crtc);
  1263. }
  1264. /**
  1265. * note: VBLANK is expected to be enabled at this point in
  1266. * resource control state machine if on primary CRTC
  1267. */
  1268. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1269. if (sde_rsc_client_is_state_update_complete(
  1270. sde_enc->rsc_client))
  1271. break;
  1272. if (crtc->base.id == wait_vblank_crtc_id)
  1273. ret = sde_encoder_wait_for_event(drm_enc,
  1274. MSM_ENC_VBLANK);
  1275. else
  1276. drm_wait_one_vblank(drm_enc->dev, pipe);
  1277. if (ret) {
  1278. SDE_ERROR_ENC(sde_enc,
  1279. "wait for vblank failed ret:%d\n", ret);
  1280. /**
  1281. * rsc hardware may hang without vsync. avoid rsc hang
  1282. * by generating the vsync from watchdog timer.
  1283. */
  1284. if (crtc->base.id == wait_vblank_crtc_id)
  1285. sde_encoder_helper_switch_vsync(drm_enc, true);
  1286. }
  1287. }
  1288. if (wait_count >= MAX_RSC_WAIT)
  1289. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1290. SDE_EVTLOG_ERROR);
  1291. if (wait_refcount)
  1292. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1293. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1294. SDE_EVTLOG_FUNC_EXIT);
  1295. return ret;
  1296. }
  1297. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1298. {
  1299. struct sde_encoder_virt *sde_enc;
  1300. struct msm_display_info *disp_info;
  1301. struct sde_rsc_cmd_config *rsc_config;
  1302. struct drm_crtc *crtc;
  1303. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1304. int ret;
  1305. /**
  1306. * Already checked drm_enc, sde_enc is valid in function
  1307. * _sde_encoder_update_rsc_client() which pass the parameters
  1308. * to this function.
  1309. */
  1310. sde_enc = to_sde_encoder_virt(drm_enc);
  1311. crtc = sde_enc->crtc;
  1312. disp_info = &sde_enc->disp_info;
  1313. rsc_config = &sde_enc->rsc_config;
  1314. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1315. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1316. /* update it only once */
  1317. sde_enc->rsc_state_init = true;
  1318. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1319. rsc_state, rsc_config, crtc->base.id,
  1320. &wait_vblank_crtc_id);
  1321. } else {
  1322. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1323. rsc_state, NULL, crtc->base.id,
  1324. &wait_vblank_crtc_id);
  1325. }
  1326. /**
  1327. * if RSC performed a state change that requires a VBLANK wait, it will
  1328. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1329. *
  1330. * if we are the primary display, we will need to enable and wait
  1331. * locally since we hold the commit thread
  1332. *
  1333. * if we are an external display, we must send a signal to the primary
  1334. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1335. * by the primary panel's VBLANK signals
  1336. */
  1337. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1338. if (ret) {
  1339. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1340. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1341. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1342. sde_enc, wait_vblank_crtc_id);
  1343. }
  1344. return ret;
  1345. }
  1346. static int _sde_encoder_update_rsc_client(
  1347. struct drm_encoder *drm_enc, bool enable)
  1348. {
  1349. struct sde_encoder_virt *sde_enc;
  1350. struct drm_crtc *crtc;
  1351. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1352. struct sde_rsc_cmd_config *rsc_config;
  1353. int ret;
  1354. struct msm_display_info *disp_info;
  1355. struct msm_mode_info *mode_info;
  1356. u32 qsync_mode = 0, v_front_porch;
  1357. struct drm_display_mode *mode;
  1358. bool is_vid_mode;
  1359. struct drm_encoder *enc;
  1360. if (!drm_enc || !drm_enc->dev) {
  1361. SDE_ERROR("invalid encoder arguments\n");
  1362. return -EINVAL;
  1363. }
  1364. sde_enc = to_sde_encoder_virt(drm_enc);
  1365. mode_info = &sde_enc->mode_info;
  1366. crtc = sde_enc->crtc;
  1367. if (!sde_enc->crtc) {
  1368. SDE_ERROR("invalid crtc parameter\n");
  1369. return -EINVAL;
  1370. }
  1371. disp_info = &sde_enc->disp_info;
  1372. rsc_config = &sde_enc->rsc_config;
  1373. if (!sde_enc->rsc_client) {
  1374. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1375. return 0;
  1376. }
  1377. /**
  1378. * only primary command mode panel without Qsync can request CMD state.
  1379. * all other panels/displays can request for VID state including
  1380. * secondary command mode panel.
  1381. * Clone mode encoder can request CLK STATE only.
  1382. */
  1383. if (sde_enc->cur_master) {
  1384. qsync_mode = sde_connector_get_qsync_mode(
  1385. sde_enc->cur_master->connector);
  1386. sde_enc->autorefresh_solver_disable =
  1387. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1388. }
  1389. /* left primary encoder keep vote */
  1390. if (sde_encoder_in_clone_mode(drm_enc)) {
  1391. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1392. return 0;
  1393. }
  1394. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1395. (disp_info->display_type && qsync_mode) ||
  1396. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1397. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1398. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1399. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1400. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1401. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1402. drm_for_each_encoder(enc, drm_enc->dev) {
  1403. if (enc->base.id != drm_enc->base.id &&
  1404. sde_encoder_in_cont_splash(enc))
  1405. rsc_state = SDE_RSC_CLK_STATE;
  1406. }
  1407. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1408. MSM_DISPLAY_VIDEO_MODE);
  1409. mode = &sde_enc->crtc->state->mode;
  1410. v_front_porch = mode->vsync_start - mode->vdisplay;
  1411. /* compare specific items and reconfigure the rsc */
  1412. if ((rsc_config->fps != mode_info->frame_rate) ||
  1413. (rsc_config->vtotal != mode_info->vtotal) ||
  1414. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1415. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1416. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1417. rsc_config->fps = mode_info->frame_rate;
  1418. rsc_config->vtotal = mode_info->vtotal;
  1419. rsc_config->prefill_lines = mode_info->prefill_lines;
  1420. rsc_config->jitter_numer = mode_info->jitter_numer;
  1421. rsc_config->jitter_denom = mode_info->jitter_denom;
  1422. sde_enc->rsc_state_init = false;
  1423. }
  1424. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1425. rsc_config->fps, sde_enc->rsc_state_init);
  1426. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1427. return ret;
  1428. }
  1429. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1430. {
  1431. struct sde_encoder_virt *sde_enc;
  1432. int i;
  1433. if (!drm_enc) {
  1434. SDE_ERROR("invalid encoder\n");
  1435. return;
  1436. }
  1437. sde_enc = to_sde_encoder_virt(drm_enc);
  1438. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1439. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1440. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1441. if (phys && phys->ops.irq_control)
  1442. phys->ops.irq_control(phys, enable);
  1443. }
  1444. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1445. }
  1446. /* keep track of the userspace vblank during modeset */
  1447. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1448. u32 sw_event)
  1449. {
  1450. struct sde_encoder_virt *sde_enc;
  1451. bool enable;
  1452. int i;
  1453. if (!drm_enc) {
  1454. SDE_ERROR("invalid encoder\n");
  1455. return;
  1456. }
  1457. sde_enc = to_sde_encoder_virt(drm_enc);
  1458. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1459. sw_event, sde_enc->vblank_enabled);
  1460. /* nothing to do if vblank not enabled by userspace */
  1461. if (!sde_enc->vblank_enabled)
  1462. return;
  1463. /* disable vblank on pre_modeset */
  1464. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1465. enable = false;
  1466. /* enable vblank on post_modeset */
  1467. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1468. enable = true;
  1469. else
  1470. return;
  1471. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1472. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1473. if (phys && phys->ops.control_vblank_irq)
  1474. phys->ops.control_vblank_irq(phys, enable);
  1475. }
  1476. }
  1477. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1478. {
  1479. struct sde_encoder_virt *sde_enc;
  1480. if (!drm_enc)
  1481. return NULL;
  1482. sde_enc = to_sde_encoder_virt(drm_enc);
  1483. return sde_enc->rsc_client;
  1484. }
  1485. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1486. bool enable)
  1487. {
  1488. struct sde_kms *sde_kms;
  1489. struct sde_encoder_virt *sde_enc;
  1490. int rc;
  1491. sde_enc = to_sde_encoder_virt(drm_enc);
  1492. sde_kms = sde_encoder_get_kms(drm_enc);
  1493. if (!sde_kms)
  1494. return -EINVAL;
  1495. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1496. SDE_EVT32(DRMID(drm_enc), enable);
  1497. if (!sde_enc->cur_master) {
  1498. SDE_ERROR("encoder master not set\n");
  1499. return -EINVAL;
  1500. }
  1501. if (enable) {
  1502. /* enable SDE core clks */
  1503. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1504. if (rc < 0) {
  1505. SDE_ERROR("failed to enable power resource %d\n", rc);
  1506. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1507. return rc;
  1508. }
  1509. sde_enc->elevated_ahb_vote = true;
  1510. /* enable DSI clks */
  1511. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1512. true);
  1513. if (rc) {
  1514. SDE_ERROR("failed to enable clk control %d\n", rc);
  1515. pm_runtime_put_sync(drm_enc->dev->dev);
  1516. return rc;
  1517. }
  1518. /* enable all the irq */
  1519. sde_encoder_irq_control(drm_enc, true);
  1520. _sde_encoder_pm_qos_add_request(drm_enc);
  1521. } else {
  1522. _sde_encoder_pm_qos_remove_request(drm_enc);
  1523. /* disable all the irq */
  1524. sde_encoder_irq_control(drm_enc, false);
  1525. /* disable DSI clks */
  1526. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1527. /* disable SDE core clks */
  1528. pm_runtime_put_sync(drm_enc->dev->dev);
  1529. }
  1530. return 0;
  1531. }
  1532. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1533. bool enable, u32 frame_count)
  1534. {
  1535. struct sde_encoder_virt *sde_enc;
  1536. int i;
  1537. if (!drm_enc) {
  1538. SDE_ERROR("invalid encoder\n");
  1539. return;
  1540. }
  1541. sde_enc = to_sde_encoder_virt(drm_enc);
  1542. if (!sde_enc->misr_reconfigure)
  1543. return;
  1544. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1545. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1546. if (!phys || !phys->ops.setup_misr)
  1547. continue;
  1548. phys->ops.setup_misr(phys, enable, frame_count);
  1549. }
  1550. sde_enc->misr_reconfigure = false;
  1551. }
  1552. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1553. unsigned int type, unsigned int code, int value)
  1554. {
  1555. struct drm_encoder *drm_enc = NULL;
  1556. struct sde_encoder_virt *sde_enc = NULL;
  1557. struct msm_drm_thread *disp_thread = NULL;
  1558. struct msm_drm_private *priv = NULL;
  1559. if (!handle || !handle->handler || !handle->handler->private) {
  1560. SDE_ERROR("invalid encoder for the input event\n");
  1561. return;
  1562. }
  1563. drm_enc = (struct drm_encoder *)handle->handler->private;
  1564. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1565. SDE_ERROR("invalid parameters\n");
  1566. return;
  1567. }
  1568. priv = drm_enc->dev->dev_private;
  1569. sde_enc = to_sde_encoder_virt(drm_enc);
  1570. if (!sde_enc->crtc || (sde_enc->crtc->index
  1571. >= ARRAY_SIZE(priv->disp_thread))) {
  1572. SDE_DEBUG_ENC(sde_enc,
  1573. "invalid cached CRTC: %d or crtc index: %d\n",
  1574. sde_enc->crtc == NULL,
  1575. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1576. return;
  1577. }
  1578. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1579. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1580. kthread_queue_work(&disp_thread->worker,
  1581. &sde_enc->input_event_work);
  1582. }
  1583. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1584. {
  1585. struct sde_encoder_virt *sde_enc;
  1586. if (!drm_enc) {
  1587. SDE_ERROR("invalid encoder\n");
  1588. return;
  1589. }
  1590. sde_enc = to_sde_encoder_virt(drm_enc);
  1591. /* return early if there is no state change */
  1592. if (sde_enc->idle_pc_enabled == enable)
  1593. return;
  1594. sde_enc->idle_pc_enabled = enable;
  1595. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1596. SDE_EVT32(sde_enc->idle_pc_enabled);
  1597. }
  1598. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1599. u32 sw_event)
  1600. {
  1601. struct drm_encoder *drm_enc = &sde_enc->base;
  1602. struct msm_drm_private *priv;
  1603. unsigned int lp, idle_pc_duration;
  1604. struct msm_drm_thread *disp_thread;
  1605. /* return early if called from esd thread */
  1606. if (sde_enc->delay_kickoff)
  1607. return;
  1608. /* set idle timeout based on master connector's lp value */
  1609. if (sde_enc->cur_master)
  1610. lp = sde_connector_get_lp(
  1611. sde_enc->cur_master->connector);
  1612. else
  1613. lp = SDE_MODE_DPMS_ON;
  1614. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1615. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1616. else
  1617. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1618. priv = drm_enc->dev->dev_private;
  1619. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1620. kthread_mod_delayed_work(
  1621. &disp_thread->worker,
  1622. &sde_enc->delayed_off_work,
  1623. msecs_to_jiffies(idle_pc_duration));
  1624. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1625. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1626. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1627. sw_event);
  1628. }
  1629. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1630. u32 sw_event)
  1631. {
  1632. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1634. sw_event);
  1635. }
  1636. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1637. {
  1638. struct sde_encoder_virt *sde_enc;
  1639. if (!encoder)
  1640. return;
  1641. sde_enc = to_sde_encoder_virt(encoder);
  1642. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1643. }
  1644. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1645. u32 sw_event)
  1646. {
  1647. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1648. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1649. else
  1650. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1651. }
  1652. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1653. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1654. {
  1655. int ret = 0;
  1656. mutex_lock(&sde_enc->rc_lock);
  1657. /* return if the resource control is already in ON state */
  1658. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1660. sw_event);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_FUNC_CASE1);
  1663. goto end;
  1664. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1665. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1666. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1667. sw_event, sde_enc->rc_state);
  1668. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. goto end;
  1671. }
  1672. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1673. sde_encoder_irq_control(drm_enc, true);
  1674. _sde_encoder_pm_qos_add_request(drm_enc);
  1675. } else {
  1676. /* enable all the clks and resources */
  1677. ret = _sde_encoder_resource_control_helper(drm_enc,
  1678. true);
  1679. if (ret) {
  1680. SDE_ERROR_ENC(sde_enc,
  1681. "sw_event:%d, rc in state %d\n",
  1682. sw_event, sde_enc->rc_state);
  1683. SDE_EVT32(DRMID(drm_enc), sw_event,
  1684. sde_enc->rc_state,
  1685. SDE_EVTLOG_ERROR);
  1686. goto end;
  1687. }
  1688. _sde_encoder_update_rsc_client(drm_enc, true);
  1689. }
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1691. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1692. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1693. end:
  1694. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1695. mutex_unlock(&sde_enc->rc_lock);
  1696. return ret;
  1697. }
  1698. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1699. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1700. {
  1701. /* cancel delayed off work, if any */
  1702. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1703. mutex_lock(&sde_enc->rc_lock);
  1704. if (is_vid_mode &&
  1705. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1706. sde_encoder_irq_control(drm_enc, true);
  1707. }
  1708. /* skip if is already OFF or IDLE, resources are off already */
  1709. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1710. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1711. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1712. sw_event, sde_enc->rc_state);
  1713. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1714. SDE_EVTLOG_FUNC_CASE3);
  1715. goto end;
  1716. }
  1717. /**
  1718. * IRQs are still enabled currently, which allows wait for
  1719. * VBLANK which RSC may require to correctly transition to OFF
  1720. */
  1721. _sde_encoder_update_rsc_client(drm_enc, false);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_ENC_RC_STATE_PRE_OFF,
  1724. SDE_EVTLOG_FUNC_CASE3);
  1725. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1726. end:
  1727. mutex_unlock(&sde_enc->rc_lock);
  1728. return 0;
  1729. }
  1730. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1731. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1732. {
  1733. int ret = 0;
  1734. mutex_lock(&sde_enc->rc_lock);
  1735. /* return if the resource control is already in OFF state */
  1736. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1737. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1738. sw_event);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_EVTLOG_FUNC_CASE4);
  1741. goto end;
  1742. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1743. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1744. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1745. sw_event, sde_enc->rc_state);
  1746. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1747. SDE_EVTLOG_ERROR);
  1748. ret = -EINVAL;
  1749. goto end;
  1750. }
  1751. /**
  1752. * expect to arrive here only if in either idle state or pre-off
  1753. * and in IDLE state the resources are already disabled
  1754. */
  1755. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1756. _sde_encoder_resource_control_helper(drm_enc, false);
  1757. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1758. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1759. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1760. end:
  1761. mutex_unlock(&sde_enc->rc_lock);
  1762. return ret;
  1763. }
  1764. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1765. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1766. {
  1767. int ret = 0;
  1768. mutex_lock(&sde_enc->rc_lock);
  1769. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1770. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1771. sw_event);
  1772. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1773. SDE_EVTLOG_FUNC_CASE5);
  1774. goto end;
  1775. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1776. /* enable all the clks and resources */
  1777. ret = _sde_encoder_resource_control_helper(drm_enc,
  1778. true);
  1779. if (ret) {
  1780. SDE_ERROR_ENC(sde_enc,
  1781. "sw_event:%d, rc in state %d\n",
  1782. sw_event, sde_enc->rc_state);
  1783. SDE_EVT32(DRMID(drm_enc), sw_event,
  1784. sde_enc->rc_state,
  1785. SDE_EVTLOG_ERROR);
  1786. goto end;
  1787. }
  1788. _sde_encoder_update_rsc_client(drm_enc, true);
  1789. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1790. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1791. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1792. }
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1795. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1796. _sde_encoder_pm_qos_remove_request(drm_enc);
  1797. end:
  1798. mutex_unlock(&sde_enc->rc_lock);
  1799. return ret;
  1800. }
  1801. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1802. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1803. {
  1804. int ret = 0;
  1805. mutex_lock(&sde_enc->rc_lock);
  1806. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1807. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1808. sw_event);
  1809. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1810. SDE_EVTLOG_FUNC_CASE5);
  1811. goto end;
  1812. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1813. SDE_ERROR_ENC(sde_enc,
  1814. "sw_event:%d, rc:%d !MODESET state\n",
  1815. sw_event, sde_enc->rc_state);
  1816. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1817. SDE_EVTLOG_ERROR);
  1818. ret = -EINVAL;
  1819. goto end;
  1820. }
  1821. /* toggle te bit to update vsync source for sim cmd mode panels */
  1822. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1823. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1824. sde_encoder_control_te(sde_enc, false);
  1825. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1826. sde_encoder_control_te(sde_enc, true);
  1827. }
  1828. _sde_encoder_update_rsc_client(drm_enc, true);
  1829. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1830. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1831. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1832. _sde_encoder_pm_qos_add_request(drm_enc);
  1833. end:
  1834. mutex_unlock(&sde_enc->rc_lock);
  1835. return ret;
  1836. }
  1837. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1838. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1839. {
  1840. struct msm_drm_private *priv;
  1841. struct sde_kms *sde_kms;
  1842. struct drm_crtc *crtc = drm_enc->crtc;
  1843. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1844. struct sde_connector *sde_conn;
  1845. int crtc_id = 0;
  1846. priv = drm_enc->dev->dev_private;
  1847. sde_kms = to_sde_kms(priv->kms);
  1848. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1849. mutex_lock(&sde_enc->rc_lock);
  1850. if (sde_conn->panel_dead) {
  1851. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1852. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1853. goto end;
  1854. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1855. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1856. sw_event, sde_enc->rc_state);
  1857. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1858. goto end;
  1859. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1860. sde_crtc->kickoff_in_progress) {
  1861. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1862. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1863. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1864. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1865. goto end;
  1866. }
  1867. crtc_id = drm_crtc_index(crtc);
  1868. if (is_vid_mode) {
  1869. sde_encoder_irq_control(drm_enc, false);
  1870. _sde_encoder_pm_qos_remove_request(drm_enc);
  1871. } else {
  1872. if (priv->event_thread[crtc_id].thread)
  1873. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1874. /* disable all the clks and resources */
  1875. _sde_encoder_update_rsc_client(drm_enc, false);
  1876. _sde_encoder_resource_control_helper(drm_enc, false);
  1877. if (!sde_kms->perf.bw_vote_mode)
  1878. memset(&sde_crtc->cur_perf, 0,
  1879. sizeof(struct sde_core_perf_params));
  1880. }
  1881. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1882. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1883. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1884. end:
  1885. mutex_unlock(&sde_enc->rc_lock);
  1886. return 0;
  1887. }
  1888. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1889. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1890. struct msm_drm_private *priv, bool is_vid_mode)
  1891. {
  1892. bool autorefresh_enabled = false;
  1893. struct msm_drm_thread *disp_thread;
  1894. int ret = 0;
  1895. if (!sde_enc->crtc ||
  1896. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1897. SDE_DEBUG_ENC(sde_enc,
  1898. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1899. sde_enc->crtc == NULL,
  1900. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1901. sw_event);
  1902. return -EINVAL;
  1903. }
  1904. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1905. mutex_lock(&sde_enc->rc_lock);
  1906. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1907. if (sde_enc->cur_master &&
  1908. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1909. autorefresh_enabled =
  1910. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1911. sde_enc->cur_master);
  1912. if (autorefresh_enabled) {
  1913. SDE_DEBUG_ENC(sde_enc,
  1914. "not handling early wakeup since auto refresh is enabled\n");
  1915. goto end;
  1916. }
  1917. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1918. kthread_mod_delayed_work(&disp_thread->worker,
  1919. &sde_enc->delayed_off_work,
  1920. msecs_to_jiffies(
  1921. IDLE_POWERCOLLAPSE_DURATION));
  1922. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1923. /* enable all the clks and resources */
  1924. ret = _sde_encoder_resource_control_helper(drm_enc,
  1925. true);
  1926. if (ret) {
  1927. SDE_ERROR_ENC(sde_enc,
  1928. "sw_event:%d, rc in state %d\n",
  1929. sw_event, sde_enc->rc_state);
  1930. SDE_EVT32(DRMID(drm_enc), sw_event,
  1931. sde_enc->rc_state,
  1932. SDE_EVTLOG_ERROR);
  1933. goto end;
  1934. }
  1935. _sde_encoder_update_rsc_client(drm_enc, true);
  1936. /*
  1937. * In some cases, commit comes with slight delay
  1938. * (> 80 ms)after early wake up, prevent clock switch
  1939. * off to avoid jank in next update. So, increase the
  1940. * command mode idle timeout sufficiently to prevent
  1941. * such case.
  1942. */
  1943. kthread_mod_delayed_work(&disp_thread->worker,
  1944. &sde_enc->delayed_off_work,
  1945. msecs_to_jiffies(
  1946. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1947. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1948. }
  1949. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1950. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1951. end:
  1952. mutex_unlock(&sde_enc->rc_lock);
  1953. return ret;
  1954. }
  1955. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1956. u32 sw_event)
  1957. {
  1958. struct sde_encoder_virt *sde_enc;
  1959. struct msm_drm_private *priv;
  1960. int ret = 0;
  1961. bool is_vid_mode = false;
  1962. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1963. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1964. sw_event);
  1965. return -EINVAL;
  1966. }
  1967. sde_enc = to_sde_encoder_virt(drm_enc);
  1968. priv = drm_enc->dev->dev_private;
  1969. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1970. is_vid_mode = true;
  1971. /*
  1972. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1973. * events and return early for other events (ie wb display).
  1974. */
  1975. if (!sde_enc->idle_pc_enabled &&
  1976. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1977. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1978. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1979. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1980. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1981. return 0;
  1982. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1983. sw_event, sde_enc->idle_pc_enabled);
  1984. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1985. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1986. switch (sw_event) {
  1987. case SDE_ENC_RC_EVENT_KICKOFF:
  1988. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1989. is_vid_mode);
  1990. break;
  1991. case SDE_ENC_RC_EVENT_PRE_STOP:
  1992. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1993. is_vid_mode);
  1994. break;
  1995. case SDE_ENC_RC_EVENT_STOP:
  1996. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1997. break;
  1998. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1999. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2000. break;
  2001. case SDE_ENC_RC_EVENT_POST_MODESET:
  2002. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2003. break;
  2004. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2005. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2006. is_vid_mode);
  2007. break;
  2008. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2009. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2010. priv, is_vid_mode);
  2011. break;
  2012. default:
  2013. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2014. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2015. break;
  2016. }
  2017. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2018. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2019. return ret;
  2020. }
  2021. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2022. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2023. {
  2024. int i = 0;
  2025. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2026. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2027. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2028. if (poms_to_vid)
  2029. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2030. else if (poms_to_cmd)
  2031. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2032. _sde_encoder_update_rsc_client(drm_enc, true);
  2033. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2034. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2035. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2036. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2037. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2038. SDE_EVTLOG_FUNC_CASE1);
  2039. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2040. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2041. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2042. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2043. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2044. SDE_EVTLOG_FUNC_CASE2);
  2045. }
  2046. }
  2047. struct drm_connector *sde_encoder_get_connector(
  2048. struct drm_device *dev, struct drm_encoder *drm_enc)
  2049. {
  2050. struct drm_connector_list_iter conn_iter;
  2051. struct drm_connector *conn = NULL, *conn_search;
  2052. drm_connector_list_iter_begin(dev, &conn_iter);
  2053. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2054. if (conn_search->encoder == drm_enc) {
  2055. conn = conn_search;
  2056. break;
  2057. }
  2058. }
  2059. drm_connector_list_iter_end(&conn_iter);
  2060. return conn;
  2061. }
  2062. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2063. {
  2064. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2065. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2066. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2067. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2068. struct sde_rm_hw_request request_hw;
  2069. int i, j;
  2070. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2071. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2072. sde_enc->hw_pp[i] = NULL;
  2073. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2074. break;
  2075. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2076. }
  2077. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2078. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2079. if (phys) {
  2080. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2081. SDE_HW_BLK_QDSS);
  2082. for (j = 0; j < QDSS_MAX; j++) {
  2083. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2084. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2085. break;
  2086. }
  2087. }
  2088. }
  2089. }
  2090. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2091. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2092. sde_enc->hw_dsc[i] = NULL;
  2093. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2094. continue;
  2095. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2096. }
  2097. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2098. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2099. sde_enc->hw_vdc[i] = NULL;
  2100. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2101. continue;
  2102. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2103. }
  2104. /* Get PP for DSC configuration */
  2105. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2106. struct sde_hw_pingpong *pp = NULL;
  2107. unsigned long features = 0;
  2108. if (!sde_enc->hw_dsc[i])
  2109. continue;
  2110. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2111. request_hw.type = SDE_HW_BLK_PINGPONG;
  2112. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2113. break;
  2114. pp = to_sde_hw_pingpong(request_hw.hw);
  2115. features = pp->ops.get_hw_caps(pp);
  2116. if (test_bit(SDE_PINGPONG_DSC, &features))
  2117. sde_enc->hw_dsc_pp[i] = pp;
  2118. else
  2119. sde_enc->hw_dsc_pp[i] = NULL;
  2120. }
  2121. }
  2122. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2123. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2124. {
  2125. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2126. enum sde_intf_mode intf_mode;
  2127. struct drm_display_mode *old_adj_mode = NULL;
  2128. int ret;
  2129. bool is_cmd_mode = false, res_switch = false;
  2130. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2131. is_cmd_mode = true;
  2132. if (pre_modeset) {
  2133. if (sde_enc->cur_master)
  2134. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2135. if (old_adj_mode && is_cmd_mode)
  2136. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2137. DRM_MODE_MATCH_TIMINGS);
  2138. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2139. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2140. /*
  2141. * add tx wait for sim panel to avoid wd timer getting
  2142. * updated in middle of frame to avoid early vsync
  2143. */
  2144. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2145. if (ret && ret != -EWOULDBLOCK) {
  2146. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2147. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2148. return ret;
  2149. }
  2150. }
  2151. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2152. if (msm_is_mode_seamless_dms(msm_mode) ||
  2153. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2154. is_cmd_mode)) {
  2155. /* restore resource state before releasing them */
  2156. ret = sde_encoder_resource_control(drm_enc,
  2157. SDE_ENC_RC_EVENT_PRE_MODESET);
  2158. if (ret) {
  2159. SDE_ERROR_ENC(sde_enc,
  2160. "sde resource control failed: %d\n",
  2161. ret);
  2162. return ret;
  2163. }
  2164. /*
  2165. * Disable dce before switching the mode and after pre-
  2166. * modeset to guarantee previous kickoff has finished.
  2167. */
  2168. sde_encoder_dce_disable(sde_enc);
  2169. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2170. _sde_encoder_modeset_helper_locked(drm_enc,
  2171. SDE_ENC_RC_EVENT_PRE_MODESET);
  2172. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2173. msm_mode);
  2174. }
  2175. } else {
  2176. if (msm_is_mode_seamless_dms(msm_mode) ||
  2177. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2178. is_cmd_mode))
  2179. sde_encoder_resource_control(&sde_enc->base,
  2180. SDE_ENC_RC_EVENT_POST_MODESET);
  2181. else if (msm_is_mode_seamless_poms(msm_mode))
  2182. _sde_encoder_modeset_helper_locked(drm_enc,
  2183. SDE_ENC_RC_EVENT_POST_MODESET);
  2184. }
  2185. return 0;
  2186. }
  2187. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2188. struct drm_display_mode *mode,
  2189. struct drm_display_mode *adj_mode)
  2190. {
  2191. struct sde_encoder_virt *sde_enc;
  2192. struct sde_kms *sde_kms;
  2193. struct drm_connector *conn;
  2194. struct drm_crtc_state *crtc_state;
  2195. struct sde_crtc_state *sde_crtc_state;
  2196. struct sde_connector_state *c_state;
  2197. struct msm_display_mode *msm_mode;
  2198. struct sde_crtc *sde_crtc;
  2199. int i = 0, ret;
  2200. int num_lm, num_intf, num_pp_per_intf;
  2201. if (!drm_enc) {
  2202. SDE_ERROR("invalid encoder\n");
  2203. return;
  2204. }
  2205. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2206. SDE_ERROR("power resource is not enabled\n");
  2207. return;
  2208. }
  2209. sde_kms = sde_encoder_get_kms(drm_enc);
  2210. if (!sde_kms)
  2211. return;
  2212. sde_enc = to_sde_encoder_virt(drm_enc);
  2213. SDE_DEBUG_ENC(sde_enc, "\n");
  2214. SDE_EVT32(DRMID(drm_enc));
  2215. /*
  2216. * cache the crtc in sde_enc on enable for duration of use case
  2217. * for correctly servicing asynchronous irq events and timers
  2218. */
  2219. if (!drm_enc->crtc) {
  2220. SDE_ERROR("invalid crtc\n");
  2221. return;
  2222. }
  2223. sde_enc->crtc = drm_enc->crtc;
  2224. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2225. crtc_state = sde_crtc->base.state;
  2226. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2227. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2228. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2229. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2230. /* get and store the mode_info */
  2231. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2232. if (!conn) {
  2233. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2234. return;
  2235. } else if (!conn->state) {
  2236. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2237. return;
  2238. }
  2239. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2240. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2241. c_state = to_sde_connector_state(conn->state);
  2242. if (!c_state) {
  2243. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2244. return;
  2245. }
  2246. /* cancel delayed off work, if any */
  2247. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2248. /* release resources before seamless mode change */
  2249. msm_mode = &c_state->msm_mode;
  2250. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2251. if (ret)
  2252. return;
  2253. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2254. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2255. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2256. sde_crtc_state->cached_cwb_enc_mask);
  2257. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2258. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2259. }
  2260. /* reserve dynamic resources now, indicating non test-only */
  2261. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2262. if (ret) {
  2263. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2264. return;
  2265. }
  2266. /* assign the reserved HW blocks to this encoder */
  2267. _sde_encoder_virt_populate_hw_res(drm_enc);
  2268. /* determine left HW PP block to map to INTF */
  2269. num_lm = sde_enc->mode_info.topology.num_lm;
  2270. num_intf = sde_enc->mode_info.topology.num_intf;
  2271. num_pp_per_intf = num_lm / num_intf;
  2272. if (!num_pp_per_intf)
  2273. num_pp_per_intf = 1;
  2274. /* perform mode_set on phys_encs */
  2275. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2276. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2277. if (phys) {
  2278. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2279. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2280. i, num_pp_per_intf);
  2281. return;
  2282. }
  2283. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2284. phys->connector = conn;
  2285. if (phys->ops.mode_set)
  2286. phys->ops.mode_set(phys, mode, adj_mode,
  2287. &sde_crtc->reinit_crtc_mixers);
  2288. }
  2289. }
  2290. /* update resources after seamless mode change */
  2291. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2292. }
  2293. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2294. {
  2295. struct sde_encoder_virt *sde_enc = NULL;
  2296. if (!drm_enc) {
  2297. SDE_ERROR("invalid encoder\n");
  2298. return;
  2299. }
  2300. sde_enc = to_sde_encoder_virt(drm_enc);
  2301. /*
  2302. * disable the vsync source after updating the
  2303. * rsc state. rsc state update might have vsync wait
  2304. * and vsync source must be disabled after it.
  2305. * It will avoid generating any vsync from this point
  2306. * till mode-2 entry. It is SW workaround for HW
  2307. * limitation and should not be removed without
  2308. * checking the updated design.
  2309. */
  2310. sde_encoder_control_te(sde_enc, false);
  2311. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2312. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2313. }
  2314. static int _sde_encoder_input_connect(struct input_handler *handler,
  2315. struct input_dev *dev, const struct input_device_id *id)
  2316. {
  2317. struct input_handle *handle;
  2318. int rc = 0;
  2319. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2320. if (!handle)
  2321. return -ENOMEM;
  2322. handle->dev = dev;
  2323. handle->handler = handler;
  2324. handle->name = handler->name;
  2325. rc = input_register_handle(handle);
  2326. if (rc) {
  2327. pr_err("failed to register input handle\n");
  2328. goto error;
  2329. }
  2330. rc = input_open_device(handle);
  2331. if (rc) {
  2332. pr_err("failed to open input device\n");
  2333. goto error_unregister;
  2334. }
  2335. return 0;
  2336. error_unregister:
  2337. input_unregister_handle(handle);
  2338. error:
  2339. kfree(handle);
  2340. return rc;
  2341. }
  2342. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2343. {
  2344. input_close_device(handle);
  2345. input_unregister_handle(handle);
  2346. kfree(handle);
  2347. }
  2348. /**
  2349. * Structure for specifying event parameters on which to receive callbacks.
  2350. * This structure will trigger a callback in case of a touch event (specified by
  2351. * EV_ABS) where there is a change in X and Y coordinates,
  2352. */
  2353. static const struct input_device_id sde_input_ids[] = {
  2354. {
  2355. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2356. .evbit = { BIT_MASK(EV_ABS) },
  2357. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2358. BIT_MASK(ABS_MT_POSITION_X) |
  2359. BIT_MASK(ABS_MT_POSITION_Y) },
  2360. },
  2361. { },
  2362. };
  2363. static void _sde_encoder_input_handler_register(
  2364. struct drm_encoder *drm_enc)
  2365. {
  2366. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2367. int rc;
  2368. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2369. !sde_enc->input_event_enabled)
  2370. return;
  2371. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2372. sde_enc->input_handler->private = sde_enc;
  2373. /* register input handler if not already registered */
  2374. rc = input_register_handler(sde_enc->input_handler);
  2375. if (rc) {
  2376. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2377. rc);
  2378. kfree(sde_enc->input_handler);
  2379. }
  2380. }
  2381. }
  2382. static void _sde_encoder_input_handler_unregister(
  2383. struct drm_encoder *drm_enc)
  2384. {
  2385. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2386. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2387. !sde_enc->input_event_enabled)
  2388. return;
  2389. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2390. input_unregister_handler(sde_enc->input_handler);
  2391. sde_enc->input_handler->private = NULL;
  2392. }
  2393. }
  2394. static int _sde_encoder_input_handler(
  2395. struct sde_encoder_virt *sde_enc)
  2396. {
  2397. struct input_handler *input_handler = NULL;
  2398. int rc = 0;
  2399. if (sde_enc->input_handler) {
  2400. SDE_ERROR_ENC(sde_enc,
  2401. "input_handle is active. unexpected\n");
  2402. return -EINVAL;
  2403. }
  2404. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2405. if (!input_handler)
  2406. return -ENOMEM;
  2407. input_handler->event = sde_encoder_input_event_handler;
  2408. input_handler->connect = _sde_encoder_input_connect;
  2409. input_handler->disconnect = _sde_encoder_input_disconnect;
  2410. input_handler->name = "sde";
  2411. input_handler->id_table = sde_input_ids;
  2412. sde_enc->input_handler = input_handler;
  2413. return rc;
  2414. }
  2415. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2416. {
  2417. struct sde_encoder_virt *sde_enc = NULL;
  2418. struct sde_kms *sde_kms;
  2419. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2420. SDE_ERROR("invalid parameters\n");
  2421. return;
  2422. }
  2423. sde_kms = sde_encoder_get_kms(drm_enc);
  2424. if (!sde_kms)
  2425. return;
  2426. sde_enc = to_sde_encoder_virt(drm_enc);
  2427. if (!sde_enc || !sde_enc->cur_master) {
  2428. SDE_DEBUG("invalid sde encoder/master\n");
  2429. return;
  2430. }
  2431. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2432. sde_enc->cur_master->hw_mdptop &&
  2433. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2434. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2435. sde_enc->cur_master->hw_mdptop);
  2436. if (sde_enc->cur_master->hw_mdptop &&
  2437. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2438. !sde_in_trusted_vm(sde_kms))
  2439. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2440. sde_enc->cur_master->hw_mdptop,
  2441. sde_kms->catalog);
  2442. if (sde_enc->cur_master->hw_ctl &&
  2443. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2444. !sde_enc->cur_master->cont_splash_enabled)
  2445. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2446. sde_enc->cur_master->hw_ctl,
  2447. &sde_enc->cur_master->intf_cfg_v1);
  2448. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2449. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2450. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2451. _sde_encoder_control_fal10_veto(drm_enc, true);
  2452. }
  2453. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2454. {
  2455. struct sde_kms *sde_kms;
  2456. void *dither_cfg = NULL;
  2457. int ret = 0, i = 0;
  2458. size_t len = 0;
  2459. enum sde_rm_topology_name topology;
  2460. struct drm_encoder *drm_enc;
  2461. struct msm_display_dsc_info *dsc = NULL;
  2462. struct sde_encoder_virt *sde_enc;
  2463. struct sde_hw_pingpong *hw_pp;
  2464. u32 bpp, bpc;
  2465. int num_lm;
  2466. if (!phys || !phys->connector || !phys->hw_pp ||
  2467. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2468. return;
  2469. sde_kms = sde_encoder_get_kms(phys->parent);
  2470. if (!sde_kms)
  2471. return;
  2472. topology = sde_connector_get_topology_name(phys->connector);
  2473. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2474. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2475. (phys->split_role == ENC_ROLE_SLAVE)))
  2476. return;
  2477. drm_enc = phys->parent;
  2478. sde_enc = to_sde_encoder_virt(drm_enc);
  2479. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2480. bpc = dsc->config.bits_per_component;
  2481. bpp = dsc->config.bits_per_pixel;
  2482. /* disable dither for 10 bpp or 10bpc dsc config */
  2483. if (bpp == 10 || bpc == 10) {
  2484. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2485. return;
  2486. }
  2487. ret = sde_connector_get_dither_cfg(phys->connector,
  2488. phys->connector->state, &dither_cfg,
  2489. &len, sde_enc->idle_pc_restore);
  2490. /* skip reg writes when return values are invalid or no data */
  2491. if (ret && ret == -ENODATA)
  2492. return;
  2493. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2494. for (i = 0; i < num_lm; i++) {
  2495. hw_pp = sde_enc->hw_pp[i];
  2496. phys->hw_pp->ops.setup_dither(hw_pp,
  2497. dither_cfg, len);
  2498. }
  2499. }
  2500. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2501. {
  2502. struct sde_encoder_virt *sde_enc = NULL;
  2503. int i;
  2504. if (!drm_enc) {
  2505. SDE_ERROR("invalid encoder\n");
  2506. return;
  2507. }
  2508. sde_enc = to_sde_encoder_virt(drm_enc);
  2509. if (!sde_enc->cur_master) {
  2510. SDE_DEBUG("virt encoder has no master\n");
  2511. return;
  2512. }
  2513. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2514. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2515. sde_enc->idle_pc_restore = true;
  2516. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2517. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2518. if (!phys)
  2519. continue;
  2520. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2521. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2522. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2523. phys->ops.restore(phys);
  2524. _sde_encoder_setup_dither(phys);
  2525. }
  2526. if (sde_enc->cur_master->ops.restore)
  2527. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2528. _sde_encoder_virt_enable_helper(drm_enc);
  2529. sde_encoder_control_te(sde_enc, true);
  2530. /*
  2531. * During IPC misr ctl register is reset.
  2532. * Need to reconfigure misr after every IPC.
  2533. */
  2534. if (atomic_read(&sde_enc->misr_enable))
  2535. sde_enc->misr_reconfigure = true;
  2536. }
  2537. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2538. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2539. {
  2540. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2541. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2542. int i;
  2543. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2544. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2545. if (!phys)
  2546. continue;
  2547. phys->comp_type = comp_info->comp_type;
  2548. phys->comp_ratio = comp_info->comp_ratio;
  2549. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2550. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2551. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2552. phys->dsc_extra_pclk_cycle_cnt =
  2553. comp_info->dsc_info.pclk_per_line;
  2554. phys->dsc_extra_disp_width =
  2555. comp_info->dsc_info.extra_width;
  2556. phys->dce_bytes_per_line =
  2557. comp_info->dsc_info.bytes_per_pkt *
  2558. comp_info->dsc_info.pkt_per_line;
  2559. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2560. phys->dce_bytes_per_line =
  2561. comp_info->vdc_info.bytes_per_pkt *
  2562. comp_info->vdc_info.pkt_per_line;
  2563. }
  2564. if (phys != sde_enc->cur_master) {
  2565. /**
  2566. * on DMS request, the encoder will be enabled
  2567. * already. Invoke restore to reconfigure the
  2568. * new mode.
  2569. */
  2570. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2571. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2572. phys->ops.restore)
  2573. phys->ops.restore(phys);
  2574. else if (phys->ops.enable)
  2575. phys->ops.enable(phys);
  2576. }
  2577. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2578. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2579. phys->ops.setup_misr(phys, true,
  2580. sde_enc->misr_frame_count);
  2581. }
  2582. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2583. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2584. sde_enc->cur_master->ops.restore)
  2585. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2586. else if (sde_enc->cur_master->ops.enable)
  2587. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2588. }
  2589. static void sde_encoder_off_work(struct kthread_work *work)
  2590. {
  2591. struct sde_encoder_virt *sde_enc = container_of(work,
  2592. struct sde_encoder_virt, delayed_off_work.work);
  2593. struct drm_encoder *drm_enc;
  2594. if (!sde_enc) {
  2595. SDE_ERROR("invalid sde encoder\n");
  2596. return;
  2597. }
  2598. drm_enc = &sde_enc->base;
  2599. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2600. sde_encoder_idle_request(drm_enc);
  2601. SDE_ATRACE_END("sde_encoder_off_work");
  2602. }
  2603. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2604. {
  2605. struct sde_encoder_virt *sde_enc = NULL;
  2606. bool has_master_enc = false;
  2607. int i, ret = 0;
  2608. struct sde_connector_state *c_state;
  2609. struct drm_display_mode *cur_mode = NULL;
  2610. struct msm_display_mode *msm_mode;
  2611. if (!drm_enc || !drm_enc->crtc) {
  2612. SDE_ERROR("invalid encoder\n");
  2613. return;
  2614. }
  2615. sde_enc = to_sde_encoder_virt(drm_enc);
  2616. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2617. SDE_ERROR("power resource is not enabled\n");
  2618. return;
  2619. }
  2620. if (!sde_enc->crtc)
  2621. sde_enc->crtc = drm_enc->crtc;
  2622. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2623. SDE_DEBUG_ENC(sde_enc, "\n");
  2624. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2626. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2627. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2628. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2629. sde_enc->cur_master = phys;
  2630. has_master_enc = true;
  2631. break;
  2632. }
  2633. }
  2634. if (!has_master_enc) {
  2635. sde_enc->cur_master = NULL;
  2636. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2637. return;
  2638. }
  2639. _sde_encoder_input_handler_register(drm_enc);
  2640. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2641. if (!c_state) {
  2642. SDE_ERROR("invalid connector state\n");
  2643. return;
  2644. }
  2645. msm_mode = &c_state->msm_mode;
  2646. if ((drm_enc->crtc->state->connectors_changed &&
  2647. sde_encoder_in_clone_mode(drm_enc)) ||
  2648. !(msm_is_mode_seamless_vrr(msm_mode)
  2649. || msm_is_mode_seamless_dms(msm_mode)
  2650. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2651. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2652. sde_encoder_off_work);
  2653. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2654. if (ret) {
  2655. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2656. ret);
  2657. return;
  2658. }
  2659. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2660. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2661. /* turn off vsync_in to update tear check configuration */
  2662. sde_encoder_control_te(sde_enc, false);
  2663. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2664. _sde_encoder_virt_enable_helper(drm_enc);
  2665. sde_encoder_control_te(sde_enc, true);
  2666. }
  2667. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2668. {
  2669. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2670. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2671. int i = 0;
  2672. _sde_encoder_control_fal10_veto(drm_enc, false);
  2673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2674. if (sde_enc->phys_encs[i]) {
  2675. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2676. sde_enc->phys_encs[i]->connector = NULL;
  2677. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2678. }
  2679. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2680. }
  2681. sde_enc->cur_master = NULL;
  2682. /*
  2683. * clear the cached crtc in sde_enc on use case finish, after all the
  2684. * outstanding events and timers have been completed
  2685. */
  2686. sde_enc->crtc = NULL;
  2687. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2688. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2689. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2690. }
  2691. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2692. {
  2693. struct sde_encoder_virt *sde_enc = NULL;
  2694. struct sde_connector *sde_conn;
  2695. struct sde_kms *sde_kms;
  2696. enum sde_intf_mode intf_mode;
  2697. int ret, i = 0;
  2698. if (!drm_enc) {
  2699. SDE_ERROR("invalid encoder\n");
  2700. return;
  2701. } else if (!drm_enc->dev) {
  2702. SDE_ERROR("invalid dev\n");
  2703. return;
  2704. } else if (!drm_enc->dev->dev_private) {
  2705. SDE_ERROR("invalid dev_private\n");
  2706. return;
  2707. }
  2708. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2709. SDE_ERROR("power resource is not enabled\n");
  2710. return;
  2711. }
  2712. sde_enc = to_sde_encoder_virt(drm_enc);
  2713. if (!sde_enc->cur_master) {
  2714. SDE_ERROR("Invalid cur_master\n");
  2715. return;
  2716. }
  2717. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2718. SDE_DEBUG_ENC(sde_enc, "\n");
  2719. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2720. if (!sde_kms)
  2721. return;
  2722. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2723. SDE_EVT32(DRMID(drm_enc));
  2724. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2725. /* disable autorefresh */
  2726. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2727. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2728. if (phys && phys->ops.disable_autorefresh)
  2729. phys->ops.disable_autorefresh(phys);
  2730. }
  2731. /* wait for idle */
  2732. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2733. }
  2734. _sde_encoder_input_handler_unregister(drm_enc);
  2735. flush_delayed_work(&sde_conn->status_work);
  2736. /*
  2737. * For primary command mode and video mode encoders, execute the
  2738. * resource control pre-stop operations before the physical encoders
  2739. * are disabled, to allow the rsc to transition its states properly.
  2740. *
  2741. * For other encoder types, rsc should not be enabled until after
  2742. * they have been fully disabled, so delay the pre-stop operations
  2743. * until after the physical disable calls have returned.
  2744. */
  2745. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2746. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2747. sde_encoder_resource_control(drm_enc,
  2748. SDE_ENC_RC_EVENT_PRE_STOP);
  2749. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2750. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2751. if (phys && phys->ops.disable)
  2752. phys->ops.disable(phys);
  2753. }
  2754. } else {
  2755. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2758. if (phys && phys->ops.disable)
  2759. phys->ops.disable(phys);
  2760. }
  2761. sde_encoder_resource_control(drm_enc,
  2762. SDE_ENC_RC_EVENT_PRE_STOP);
  2763. }
  2764. /*
  2765. * disable dce after the transfer is complete (for command mode)
  2766. * and after physical encoder is disabled, to make sure timing
  2767. * engine is already disabled (for video mode).
  2768. */
  2769. if (!sde_in_trusted_vm(sde_kms))
  2770. sde_encoder_dce_disable(sde_enc);
  2771. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2772. /* reset connector topology name property */
  2773. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2774. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2775. ret = sde_rm_update_topology(&sde_kms->rm,
  2776. sde_enc->cur_master->connector->state, NULL);
  2777. if (ret) {
  2778. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2779. return;
  2780. }
  2781. }
  2782. if (!sde_encoder_in_clone_mode(drm_enc))
  2783. sde_encoder_virt_reset(drm_enc);
  2784. }
  2785. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2786. {
  2787. /* trigger hw-fences override signal */
  2788. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2789. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2790. }
  2791. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2792. struct sde_encoder_phys_wb *wb_enc)
  2793. {
  2794. struct sde_encoder_virt *sde_enc;
  2795. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2796. struct sde_ctl_flush_cfg cfg;
  2797. struct sde_hw_dsc *hw_dsc = NULL;
  2798. int i;
  2799. ctl->ops.reset(ctl);
  2800. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2801. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2802. if (wb_enc) {
  2803. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2804. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2805. false, phys_enc->hw_pp->idx);
  2806. if (ctl->ops.update_bitmask)
  2807. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2808. wb_enc->hw_wb->idx, true);
  2809. }
  2810. } else {
  2811. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2812. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2813. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2814. sde_enc->phys_encs[i]->hw_intf, false,
  2815. sde_enc->phys_encs[i]->hw_pp->idx);
  2816. if (ctl->ops.update_bitmask)
  2817. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2818. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2819. }
  2820. }
  2821. }
  2822. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2823. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2824. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2825. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2826. phys_enc->hw_pp->merge_3d->idx, true);
  2827. }
  2828. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2829. phys_enc->hw_pp) {
  2830. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2831. false, phys_enc->hw_pp->idx);
  2832. if (ctl->ops.update_bitmask)
  2833. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2834. phys_enc->hw_cdm->idx, true);
  2835. }
  2836. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2837. phys_enc->hw_pp) {
  2838. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2839. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2840. if (ctl->ops.update_dnsc_blur_bitmask)
  2841. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2842. }
  2843. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2844. ctl->ops.reset_post_disable)
  2845. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2846. phys_enc->hw_pp->merge_3d ?
  2847. phys_enc->hw_pp->merge_3d->idx : 0);
  2848. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2849. hw_dsc = sde_enc->hw_dsc[i];
  2850. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2851. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2852. if (ctl->ops.update_bitmask)
  2853. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2854. }
  2855. }
  2856. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2857. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2858. ctl->ops.get_pending_flush(ctl, &cfg);
  2859. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2860. ctl->ops.trigger_flush(ctl);
  2861. ctl->ops.trigger_start(ctl);
  2862. ctl->ops.clear_pending_flush(ctl);
  2863. }
  2864. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2865. {
  2866. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2867. struct sde_ctl_flush_cfg cfg;
  2868. ctl->ops.reset(ctl);
  2869. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2870. ctl->ops.get_pending_flush(ctl, &cfg);
  2871. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2872. ctl->ops.trigger_flush(ctl);
  2873. ctl->ops.trigger_start(ctl);
  2874. }
  2875. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2876. enum sde_intf_type type, u32 controller_id)
  2877. {
  2878. int i = 0;
  2879. for (i = 0; i < catalog->intf_count; i++) {
  2880. if (catalog->intf[i].type == type
  2881. && catalog->intf[i].controller_id == controller_id) {
  2882. return catalog->intf[i].id;
  2883. }
  2884. }
  2885. return INTF_MAX;
  2886. }
  2887. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2888. enum sde_intf_type type, u32 controller_id)
  2889. {
  2890. if (controller_id < catalog->wb_count)
  2891. return catalog->wb[controller_id].id;
  2892. return WB_MAX;
  2893. }
  2894. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2895. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2896. {
  2897. u64 start_timestamp, end_timestamp;
  2898. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2899. SDE_ERROR("invalid inputs\n");
  2900. return;
  2901. }
  2902. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2903. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2904. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2905. &start_timestamp, &end_timestamp);
  2906. trace_sde_hw_fence_status(crtc->base.id, "input",
  2907. start_timestamp, end_timestamp);
  2908. }
  2909. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2910. && hw_ctl->ops.hw_fence_output_status) {
  2911. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2912. &start_timestamp, &end_timestamp);
  2913. trace_sde_hw_fence_status(crtc->base.id, "output",
  2914. start_timestamp, end_timestamp);
  2915. }
  2916. }
  2917. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2918. struct drm_crtc *crtc)
  2919. {
  2920. struct sde_hw_uidle *uidle;
  2921. struct sde_uidle_cntr cntr;
  2922. struct sde_uidle_status status;
  2923. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2924. pr_err("invalid params %d %d\n",
  2925. !sde_kms, !crtc);
  2926. return;
  2927. }
  2928. /* check if perf counters are enabled and setup */
  2929. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2930. return;
  2931. uidle = sde_kms->hw_uidle;
  2932. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2933. && uidle->ops.uidle_get_status) {
  2934. uidle->ops.uidle_get_status(uidle, &status);
  2935. trace_sde_perf_uidle_status(
  2936. crtc->base.id,
  2937. status.uidle_danger_status_0,
  2938. status.uidle_danger_status_1,
  2939. status.uidle_safe_status_0,
  2940. status.uidle_safe_status_1,
  2941. status.uidle_idle_status_0,
  2942. status.uidle_idle_status_1,
  2943. status.uidle_fal_status_0,
  2944. status.uidle_fal_status_1,
  2945. status.uidle_status,
  2946. status.uidle_en_fal10);
  2947. }
  2948. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2949. && uidle->ops.uidle_get_cntr) {
  2950. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2951. trace_sde_perf_uidle_cntr(
  2952. crtc->base.id,
  2953. cntr.fal1_gate_cntr,
  2954. cntr.fal10_gate_cntr,
  2955. cntr.fal_wait_gate_cntr,
  2956. cntr.fal1_num_transitions_cntr,
  2957. cntr.fal10_num_transitions_cntr,
  2958. cntr.min_gate_cntr,
  2959. cntr.max_gate_cntr);
  2960. }
  2961. }
  2962. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2963. struct sde_encoder_phys *phy_enc)
  2964. {
  2965. struct sde_encoder_virt *sde_enc = NULL;
  2966. unsigned long lock_flags;
  2967. ktime_t ts = 0;
  2968. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2969. return;
  2970. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2971. sde_enc = to_sde_encoder_virt(drm_enc);
  2972. /*
  2973. * calculate accurate vsync timestamp when available
  2974. * set current time otherwise
  2975. */
  2976. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2977. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2978. if (!ts)
  2979. ts = ktime_get();
  2980. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2981. phy_enc->last_vsync_timestamp = ts;
  2982. atomic_inc(&phy_enc->vsync_cnt);
  2983. if (sde_enc->crtc_vblank_cb)
  2984. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2985. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2986. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2987. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2988. if (phy_enc->sde_kms->debugfs_hw_fence)
  2989. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2990. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2991. SDE_ATRACE_END("encoder_vblank_callback");
  2992. }
  2993. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2994. struct sde_encoder_phys *phy_enc)
  2995. {
  2996. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2997. if (!phy_enc)
  2998. return;
  2999. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3000. atomic_inc(&phy_enc->underrun_cnt);
  3001. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3002. if (sde_enc->cur_master &&
  3003. sde_enc->cur_master->ops.get_underrun_line_count)
  3004. sde_enc->cur_master->ops.get_underrun_line_count(
  3005. sde_enc->cur_master);
  3006. trace_sde_encoder_underrun(DRMID(drm_enc),
  3007. atomic_read(&phy_enc->underrun_cnt));
  3008. if (phy_enc->sde_kms &&
  3009. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3010. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3011. SDE_DBG_CTRL("stop_ftrace");
  3012. SDE_DBG_CTRL("panic_underrun");
  3013. SDE_ATRACE_END("encoder_underrun_callback");
  3014. }
  3015. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3016. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3017. {
  3018. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3019. unsigned long lock_flags;
  3020. bool enable;
  3021. int i;
  3022. enable = vbl_cb ? true : false;
  3023. if (!drm_enc) {
  3024. SDE_ERROR("invalid encoder\n");
  3025. return;
  3026. }
  3027. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3028. SDE_EVT32(DRMID(drm_enc), enable);
  3029. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3030. sde_enc->crtc_vblank_cb = vbl_cb;
  3031. sde_enc->crtc_vblank_cb_data = vbl_data;
  3032. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3033. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3034. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3035. if (phys && phys->ops.control_vblank_irq)
  3036. phys->ops.control_vblank_irq(phys, enable);
  3037. }
  3038. sde_enc->vblank_enabled = enable;
  3039. }
  3040. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3041. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3042. struct drm_crtc *crtc)
  3043. {
  3044. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3045. unsigned long lock_flags;
  3046. bool enable;
  3047. enable = frame_event_cb ? true : false;
  3048. if (!drm_enc) {
  3049. SDE_ERROR("invalid encoder\n");
  3050. return;
  3051. }
  3052. SDE_DEBUG_ENC(sde_enc, "\n");
  3053. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3054. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3055. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3056. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3057. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3058. }
  3059. static void sde_encoder_frame_done_callback(
  3060. struct drm_encoder *drm_enc,
  3061. struct sde_encoder_phys *ready_phys, u32 event)
  3062. {
  3063. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3064. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3065. unsigned int i;
  3066. bool trigger = true;
  3067. bool is_cmd_mode = false;
  3068. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3069. ktime_t ts = 0;
  3070. if (!sde_kms || !sde_enc->cur_master) {
  3071. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3072. sde_kms, sde_enc->cur_master);
  3073. return;
  3074. }
  3075. sde_enc->crtc_frame_event_cb_data.connector =
  3076. sde_enc->cur_master->connector;
  3077. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3078. is_cmd_mode = true;
  3079. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3080. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3081. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3082. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3083. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3084. /*
  3085. * get current ktime for other events and when precise timestamp is not
  3086. * available for retire-fence
  3087. */
  3088. if (!ts)
  3089. ts = ktime_get();
  3090. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3091. | SDE_ENCODER_FRAME_EVENT_ERROR
  3092. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3093. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3094. if (ready_phys->connector)
  3095. topology = sde_connector_get_topology_name(
  3096. ready_phys->connector);
  3097. /* One of the physical encoders has become idle */
  3098. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3099. if (sde_enc->phys_encs[i] == ready_phys) {
  3100. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3101. atomic_read(&sde_enc->frame_done_cnt[i]));
  3102. if (!atomic_add_unless(
  3103. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3104. SDE_EVT32(DRMID(drm_enc), event,
  3105. ready_phys->intf_idx,
  3106. SDE_EVTLOG_ERROR);
  3107. SDE_ERROR_ENC(sde_enc,
  3108. "intf idx:%d, event:%d\n",
  3109. ready_phys->intf_idx, event);
  3110. return;
  3111. }
  3112. }
  3113. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3114. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3115. trigger = false;
  3116. }
  3117. if (trigger) {
  3118. if (sde_enc->crtc_frame_event_cb)
  3119. sde_enc->crtc_frame_event_cb(
  3120. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3121. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3122. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3123. -1, 0);
  3124. }
  3125. } else if (sde_enc->crtc_frame_event_cb) {
  3126. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3127. }
  3128. }
  3129. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3130. {
  3131. struct sde_encoder_virt *sde_enc;
  3132. if (!drm_enc) {
  3133. SDE_ERROR("invalid drm encoder\n");
  3134. return -EINVAL;
  3135. }
  3136. sde_enc = to_sde_encoder_virt(drm_enc);
  3137. sde_encoder_resource_control(&sde_enc->base,
  3138. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3139. return 0;
  3140. }
  3141. /**
  3142. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3143. * phys: Pointer to physical encoder structure
  3144. *
  3145. */
  3146. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3147. struct sde_kms *sde_kms)
  3148. {
  3149. struct sde_connector *c_conn;
  3150. int line_count;
  3151. c_conn = to_sde_connector(phys->connector);
  3152. if (!c_conn) {
  3153. SDE_ERROR("invalid connector");
  3154. return;
  3155. }
  3156. line_count = sde_connector_get_property(phys->connector->state,
  3157. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3158. if (c_conn->hwfence_wb_retire_fences_enable)
  3159. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3160. sde_kms->debugfs_hw_fence);
  3161. }
  3162. /**
  3163. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3164. * drm_enc: Pointer to drm encoder structure
  3165. * phys: Pointer to physical encoder structure
  3166. * extra_flush: Additional bit mask to include in flush trigger
  3167. * config_changed: if true new config is applied, avoid increment of retire
  3168. * count if false
  3169. */
  3170. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3171. struct sde_encoder_phys *phys,
  3172. struct sde_ctl_flush_cfg *extra_flush,
  3173. bool config_changed)
  3174. {
  3175. struct sde_hw_ctl *ctl;
  3176. unsigned long lock_flags;
  3177. struct sde_encoder_virt *sde_enc;
  3178. int pend_ret_fence_cnt;
  3179. struct sde_connector *c_conn;
  3180. if (!drm_enc || !phys) {
  3181. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3182. !drm_enc, !phys);
  3183. return;
  3184. }
  3185. sde_enc = to_sde_encoder_virt(drm_enc);
  3186. c_conn = to_sde_connector(phys->connector);
  3187. if (!phys->hw_pp) {
  3188. SDE_ERROR("invalid pingpong hw\n");
  3189. return;
  3190. }
  3191. ctl = phys->hw_ctl;
  3192. if (!ctl || !phys->ops.trigger_flush) {
  3193. SDE_ERROR("missing ctl/trigger cb\n");
  3194. return;
  3195. }
  3196. if (phys->split_role == ENC_ROLE_SKIP) {
  3197. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3198. "skip flush pp%d ctl%d\n",
  3199. phys->hw_pp->idx - PINGPONG_0,
  3200. ctl->idx - CTL_0);
  3201. return;
  3202. }
  3203. /* update pending counts and trigger kickoff ctl flush atomically */
  3204. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3205. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3206. atomic_inc(&phys->pending_retire_fence_cnt);
  3207. atomic_inc(&phys->pending_ctl_start_cnt);
  3208. }
  3209. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3210. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3211. ctl->ops.update_bitmask) {
  3212. /* perform peripheral flush on every frame update for dp dsc */
  3213. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3214. phys->comp_ratio && c_conn->ops.update_pps) {
  3215. c_conn->ops.update_pps(phys->connector, NULL,
  3216. c_conn->display);
  3217. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3218. phys->hw_intf->idx, 1);
  3219. }
  3220. if (sde_enc->dynamic_hdr_updated)
  3221. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3222. phys->hw_intf->idx, 1);
  3223. }
  3224. if ((extra_flush && extra_flush->pending_flush_mask)
  3225. && ctl->ops.update_pending_flush)
  3226. ctl->ops.update_pending_flush(ctl, extra_flush);
  3227. phys->ops.trigger_flush(phys);
  3228. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3229. if (ctl->ops.get_pending_flush) {
  3230. struct sde_ctl_flush_cfg pending_flush = {0,};
  3231. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3232. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3233. ctl->idx - CTL_0,
  3234. pending_flush.pending_flush_mask,
  3235. pend_ret_fence_cnt);
  3236. } else {
  3237. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3238. ctl->idx - CTL_0,
  3239. pend_ret_fence_cnt);
  3240. }
  3241. }
  3242. /**
  3243. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3244. * phys: Pointer to physical encoder structure
  3245. */
  3246. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3247. {
  3248. struct sde_hw_ctl *ctl;
  3249. struct sde_encoder_virt *sde_enc;
  3250. if (!phys) {
  3251. SDE_ERROR("invalid argument(s)\n");
  3252. return;
  3253. }
  3254. if (!phys->hw_pp) {
  3255. SDE_ERROR("invalid pingpong hw\n");
  3256. return;
  3257. }
  3258. if (!phys->parent) {
  3259. SDE_ERROR("invalid parent\n");
  3260. return;
  3261. }
  3262. /* avoid ctrl start for encoder in clone mode */
  3263. if (phys->in_clone_mode)
  3264. return;
  3265. ctl = phys->hw_ctl;
  3266. sde_enc = to_sde_encoder_virt(phys->parent);
  3267. if (phys->split_role == ENC_ROLE_SKIP) {
  3268. SDE_DEBUG_ENC(sde_enc,
  3269. "skip start pp%d ctl%d\n",
  3270. phys->hw_pp->idx - PINGPONG_0,
  3271. ctl->idx - CTL_0);
  3272. return;
  3273. }
  3274. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3275. phys->ops.trigger_start(phys);
  3276. }
  3277. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3278. {
  3279. struct sde_hw_ctl *ctl;
  3280. if (!phys_enc) {
  3281. SDE_ERROR("invalid encoder\n");
  3282. return;
  3283. }
  3284. ctl = phys_enc->hw_ctl;
  3285. if (ctl && ctl->ops.trigger_flush)
  3286. ctl->ops.trigger_flush(ctl);
  3287. }
  3288. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3289. {
  3290. struct sde_hw_ctl *ctl;
  3291. if (!phys_enc) {
  3292. SDE_ERROR("invalid encoder\n");
  3293. return;
  3294. }
  3295. ctl = phys_enc->hw_ctl;
  3296. if (ctl && ctl->ops.trigger_start) {
  3297. ctl->ops.trigger_start(ctl);
  3298. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3299. }
  3300. }
  3301. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3302. {
  3303. struct sde_encoder_virt *sde_enc;
  3304. struct sde_connector *sde_con;
  3305. void *sde_con_disp;
  3306. struct sde_hw_ctl *ctl;
  3307. int rc;
  3308. if (!phys_enc) {
  3309. SDE_ERROR("invalid encoder\n");
  3310. return;
  3311. }
  3312. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3313. ctl = phys_enc->hw_ctl;
  3314. if (!ctl || !ctl->ops.reset)
  3315. return;
  3316. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3317. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3318. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3319. phys_enc->connector) {
  3320. sde_con = to_sde_connector(phys_enc->connector);
  3321. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3322. if (sde_con->ops.soft_reset) {
  3323. rc = sde_con->ops.soft_reset(sde_con_disp);
  3324. if (rc) {
  3325. SDE_ERROR_ENC(sde_enc,
  3326. "connector soft reset failure\n");
  3327. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3328. }
  3329. }
  3330. }
  3331. phys_enc->enable_state = SDE_ENC_ENABLED;
  3332. }
  3333. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3334. {
  3335. struct sde_crtc *sde_crtc;
  3336. struct sde_kms *sde_kms = NULL;
  3337. if (!sde_enc || !sde_enc->crtc) {
  3338. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3339. return;
  3340. }
  3341. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3342. if (!sde_kms) {
  3343. SDE_ERROR("invalid kms\n");
  3344. return;
  3345. }
  3346. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3347. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3348. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3349. sde_kms->debugfs_hw_fence : 0);
  3350. }
  3351. /**
  3352. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3353. * Iterate through the physical encoders and perform consolidated flush
  3354. * and/or control start triggering as needed. This is done in the virtual
  3355. * encoder rather than the individual physical ones in order to handle
  3356. * use cases that require visibility into multiple physical encoders at
  3357. * a time.
  3358. * sde_enc: Pointer to virtual encoder structure
  3359. * config_changed: if true new config is applied. Avoid regdma_flush and
  3360. * incrementing the retire count if false.
  3361. */
  3362. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3363. bool config_changed)
  3364. {
  3365. struct sde_hw_ctl *ctl;
  3366. uint32_t i;
  3367. struct sde_ctl_flush_cfg pending_flush = {0,};
  3368. u32 pending_kickoff_cnt;
  3369. struct msm_drm_private *priv = NULL;
  3370. struct sde_kms *sde_kms = NULL;
  3371. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3372. bool is_regdma_blocking = false, is_vid_mode = false;
  3373. struct sde_crtc *sde_crtc;
  3374. if (!sde_enc) {
  3375. SDE_ERROR("invalid encoder\n");
  3376. return;
  3377. }
  3378. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3379. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3380. is_vid_mode = true;
  3381. is_regdma_blocking = (is_vid_mode ||
  3382. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3383. /* don't perform flush/start operations for slave encoders */
  3384. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3385. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3386. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3387. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3388. continue;
  3389. ctl = phys->hw_ctl;
  3390. if (!ctl)
  3391. continue;
  3392. if (phys->connector)
  3393. topology = sde_connector_get_topology_name(
  3394. phys->connector);
  3395. if (!phys->ops.needs_single_flush ||
  3396. !phys->ops.needs_single_flush(phys)) {
  3397. if (config_changed && ctl->ops.reg_dma_flush)
  3398. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3399. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3400. config_changed);
  3401. } else if (ctl->ops.get_pending_flush) {
  3402. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3403. }
  3404. }
  3405. /* for split flush, combine pending flush masks and send to master */
  3406. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3407. ctl = sde_enc->cur_master->hw_ctl;
  3408. if (config_changed && ctl->ops.reg_dma_flush)
  3409. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3410. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3411. &pending_flush,
  3412. config_changed);
  3413. }
  3414. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3416. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3417. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3418. continue;
  3419. if (!phys->ops.needs_single_flush ||
  3420. !phys->ops.needs_single_flush(phys)) {
  3421. pending_kickoff_cnt =
  3422. sde_encoder_phys_inc_pending(phys);
  3423. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3424. } else {
  3425. pending_kickoff_cnt =
  3426. sde_encoder_phys_inc_pending(phys);
  3427. SDE_EVT32(pending_kickoff_cnt,
  3428. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3429. }
  3430. }
  3431. if (atomic_read(&sde_enc->misr_enable))
  3432. sde_encoder_misr_configure(&sde_enc->base, true,
  3433. sde_enc->misr_frame_count);
  3434. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3435. if (crtc_misr_info.misr_enable && sde_crtc &&
  3436. sde_crtc->misr_reconfigure) {
  3437. sde_crtc_misr_setup(sde_enc->crtc, true,
  3438. crtc_misr_info.misr_frame_count);
  3439. sde_crtc->misr_reconfigure = false;
  3440. }
  3441. _sde_encoder_trigger_start(sde_enc->cur_master);
  3442. if (sde_enc->elevated_ahb_vote) {
  3443. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3444. priv = sde_enc->base.dev->dev_private;
  3445. if (sde_kms != NULL) {
  3446. sde_power_scale_reg_bus(&priv->phandle,
  3447. VOTE_INDEX_LOW,
  3448. false);
  3449. }
  3450. sde_enc->elevated_ahb_vote = false;
  3451. }
  3452. }
  3453. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3454. struct drm_encoder *drm_enc,
  3455. unsigned long *affected_displays,
  3456. int num_active_phys)
  3457. {
  3458. struct sde_encoder_virt *sde_enc;
  3459. struct sde_encoder_phys *master;
  3460. enum sde_rm_topology_name topology;
  3461. bool is_right_only;
  3462. if (!drm_enc || !affected_displays)
  3463. return;
  3464. sde_enc = to_sde_encoder_virt(drm_enc);
  3465. master = sde_enc->cur_master;
  3466. if (!master || !master->connector)
  3467. return;
  3468. topology = sde_connector_get_topology_name(master->connector);
  3469. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3470. return;
  3471. /*
  3472. * For pingpong split, the slave pingpong won't generate IRQs. For
  3473. * right-only updates, we can't swap pingpongs, or simply swap the
  3474. * master/slave assignment, we actually have to swap the interfaces
  3475. * so that the master physical encoder will use a pingpong/interface
  3476. * that generates irqs on which to wait.
  3477. */
  3478. is_right_only = !test_bit(0, affected_displays) &&
  3479. test_bit(1, affected_displays);
  3480. if (is_right_only && !sde_enc->intfs_swapped) {
  3481. /* right-only update swap interfaces */
  3482. swap(sde_enc->phys_encs[0]->intf_idx,
  3483. sde_enc->phys_encs[1]->intf_idx);
  3484. sde_enc->intfs_swapped = true;
  3485. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3486. /* left-only or full update, swap back */
  3487. swap(sde_enc->phys_encs[0]->intf_idx,
  3488. sde_enc->phys_encs[1]->intf_idx);
  3489. sde_enc->intfs_swapped = false;
  3490. }
  3491. SDE_DEBUG_ENC(sde_enc,
  3492. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3493. is_right_only, sde_enc->intfs_swapped,
  3494. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3495. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3496. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3497. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3498. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3499. *affected_displays);
  3500. /* ppsplit always uses master since ppslave invalid for irqs*/
  3501. if (num_active_phys == 1)
  3502. *affected_displays = BIT(0);
  3503. }
  3504. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3505. struct sde_encoder_kickoff_params *params)
  3506. {
  3507. struct sde_encoder_virt *sde_enc;
  3508. struct sde_encoder_phys *phys;
  3509. int i, num_active_phys;
  3510. bool master_assigned = false;
  3511. if (!drm_enc || !params)
  3512. return;
  3513. sde_enc = to_sde_encoder_virt(drm_enc);
  3514. if (sde_enc->num_phys_encs <= 1)
  3515. return;
  3516. /* count bits set */
  3517. num_active_phys = hweight_long(params->affected_displays);
  3518. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3519. params->affected_displays, num_active_phys);
  3520. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3521. num_active_phys);
  3522. /* for left/right only update, ppsplit master switches interface */
  3523. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3524. &params->affected_displays, num_active_phys);
  3525. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3526. enum sde_enc_split_role prv_role, new_role;
  3527. bool active = false;
  3528. phys = sde_enc->phys_encs[i];
  3529. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3530. continue;
  3531. active = test_bit(i, &params->affected_displays);
  3532. prv_role = phys->split_role;
  3533. if (active && num_active_phys == 1)
  3534. new_role = ENC_ROLE_SOLO;
  3535. else if (active && !master_assigned)
  3536. new_role = ENC_ROLE_MASTER;
  3537. else if (active)
  3538. new_role = ENC_ROLE_SLAVE;
  3539. else
  3540. new_role = ENC_ROLE_SKIP;
  3541. phys->ops.update_split_role(phys, new_role);
  3542. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3543. sde_enc->cur_master = phys;
  3544. master_assigned = true;
  3545. }
  3546. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3547. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3548. phys->split_role, active);
  3549. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3550. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3551. phys->split_role, active, num_active_phys);
  3552. }
  3553. }
  3554. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3555. {
  3556. struct sde_encoder_virt *sde_enc;
  3557. struct msm_display_info *disp_info;
  3558. if (!drm_enc) {
  3559. SDE_ERROR("invalid encoder\n");
  3560. return false;
  3561. }
  3562. sde_enc = to_sde_encoder_virt(drm_enc);
  3563. disp_info = &sde_enc->disp_info;
  3564. return (disp_info->curr_panel_mode == mode);
  3565. }
  3566. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3567. {
  3568. struct sde_encoder_virt *sde_enc;
  3569. struct sde_encoder_phys *phys;
  3570. unsigned int i;
  3571. struct sde_hw_ctl *ctl;
  3572. if (!drm_enc) {
  3573. SDE_ERROR("invalid encoder\n");
  3574. return;
  3575. }
  3576. sde_enc = to_sde_encoder_virt(drm_enc);
  3577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3578. phys = sde_enc->phys_encs[i];
  3579. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3580. sde_encoder_check_curr_mode(drm_enc,
  3581. MSM_DISPLAY_CMD_MODE)) {
  3582. ctl = phys->hw_ctl;
  3583. if (ctl->ops.trigger_pending)
  3584. /* update only for command mode primary ctl */
  3585. ctl->ops.trigger_pending(ctl);
  3586. }
  3587. }
  3588. sde_enc->idle_pc_restore = false;
  3589. }
  3590. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3591. {
  3592. struct sde_encoder_virt *sde_enc = container_of(work,
  3593. struct sde_encoder_virt, esd_trigger_work);
  3594. if (!sde_enc) {
  3595. SDE_ERROR("invalid sde encoder\n");
  3596. return;
  3597. }
  3598. sde_encoder_resource_control(&sde_enc->base,
  3599. SDE_ENC_RC_EVENT_KICKOFF);
  3600. }
  3601. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3602. {
  3603. struct sde_encoder_virt *sde_enc = container_of(work,
  3604. struct sde_encoder_virt, input_event_work);
  3605. if (!sde_enc) {
  3606. SDE_ERROR("invalid sde encoder\n");
  3607. return;
  3608. }
  3609. sde_encoder_resource_control(&sde_enc->base,
  3610. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3611. }
  3612. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3613. {
  3614. struct sde_encoder_virt *sde_enc = container_of(work,
  3615. struct sde_encoder_virt, early_wakeup_work);
  3616. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3617. if (!sde_kms)
  3618. return;
  3619. sde_vm_lock(sde_kms);
  3620. if (!sde_vm_owns_hw(sde_kms)) {
  3621. sde_vm_unlock(sde_kms);
  3622. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3623. DRMID(&sde_enc->base));
  3624. return;
  3625. }
  3626. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3627. sde_encoder_resource_control(&sde_enc->base,
  3628. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3629. SDE_ATRACE_END("encoder_early_wakeup");
  3630. sde_vm_unlock(sde_kms);
  3631. }
  3632. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3633. {
  3634. struct sde_encoder_virt *sde_enc = NULL;
  3635. struct msm_drm_thread *disp_thread = NULL;
  3636. struct msm_drm_private *priv = NULL;
  3637. priv = drm_enc->dev->dev_private;
  3638. sde_enc = to_sde_encoder_virt(drm_enc);
  3639. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3640. SDE_DEBUG_ENC(sde_enc,
  3641. "should only early wake up command mode display\n");
  3642. return;
  3643. }
  3644. if (!sde_enc->crtc || (sde_enc->crtc->index
  3645. >= ARRAY_SIZE(priv->event_thread))) {
  3646. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3647. sde_enc->crtc == NULL,
  3648. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3649. return;
  3650. }
  3651. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3652. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3653. kthread_queue_work(&disp_thread->worker,
  3654. &sde_enc->early_wakeup_work);
  3655. SDE_ATRACE_END("queue_early_wakeup_work");
  3656. }
  3657. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3658. {
  3659. static const uint64_t timeout_us = 50000;
  3660. static const uint64_t sleep_us = 20;
  3661. struct sde_encoder_virt *sde_enc;
  3662. ktime_t cur_ktime, exp_ktime;
  3663. uint32_t line_count, tmp, i;
  3664. if (!drm_enc) {
  3665. SDE_ERROR("invalid encoder\n");
  3666. return -EINVAL;
  3667. }
  3668. sde_enc = to_sde_encoder_virt(drm_enc);
  3669. if (!sde_enc->cur_master ||
  3670. !sde_enc->cur_master->ops.get_line_count) {
  3671. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3672. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3673. return -EINVAL;
  3674. }
  3675. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3676. line_count = sde_enc->cur_master->ops.get_line_count(
  3677. sde_enc->cur_master);
  3678. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3679. tmp = line_count;
  3680. line_count = sde_enc->cur_master->ops.get_line_count(
  3681. sde_enc->cur_master);
  3682. if (line_count < tmp) {
  3683. SDE_EVT32(DRMID(drm_enc), line_count);
  3684. return 0;
  3685. }
  3686. cur_ktime = ktime_get();
  3687. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3688. break;
  3689. usleep_range(sleep_us / 2, sleep_us);
  3690. }
  3691. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3692. return -ETIMEDOUT;
  3693. }
  3694. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3695. {
  3696. struct drm_encoder *drm_enc;
  3697. struct sde_rm_hw_iter rm_iter;
  3698. bool lm_valid = false;
  3699. bool intf_valid = false;
  3700. if (!phys_enc || !phys_enc->parent) {
  3701. SDE_ERROR("invalid encoder\n");
  3702. return -EINVAL;
  3703. }
  3704. drm_enc = phys_enc->parent;
  3705. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3706. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3707. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3708. phys_enc->has_intf_te)) {
  3709. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3710. SDE_HW_BLK_INTF);
  3711. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3712. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3713. if (!hw_intf)
  3714. continue;
  3715. if (phys_enc->hw_ctl->ops.update_bitmask)
  3716. phys_enc->hw_ctl->ops.update_bitmask(
  3717. phys_enc->hw_ctl,
  3718. SDE_HW_FLUSH_INTF,
  3719. hw_intf->idx, 1);
  3720. intf_valid = true;
  3721. }
  3722. if (!intf_valid) {
  3723. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3724. "intf not found to flush\n");
  3725. return -EFAULT;
  3726. }
  3727. } else {
  3728. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3729. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3730. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3731. if (!hw_lm)
  3732. continue;
  3733. /* update LM flush for HW without INTF TE */
  3734. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3735. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3736. phys_enc->hw_ctl,
  3737. hw_lm->idx, 1);
  3738. lm_valid = true;
  3739. }
  3740. if (!lm_valid) {
  3741. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3742. "lm not found to flush\n");
  3743. return -EFAULT;
  3744. }
  3745. }
  3746. return 0;
  3747. }
  3748. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3749. struct sde_encoder_virt *sde_enc)
  3750. {
  3751. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3752. struct sde_hw_mdp *mdptop = NULL;
  3753. sde_enc->dynamic_hdr_updated = false;
  3754. if (sde_enc->cur_master) {
  3755. mdptop = sde_enc->cur_master->hw_mdptop;
  3756. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3757. sde_enc->cur_master->connector);
  3758. }
  3759. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3760. return;
  3761. if (mdptop->ops.set_hdr_plus_metadata) {
  3762. sde_enc->dynamic_hdr_updated = true;
  3763. mdptop->ops.set_hdr_plus_metadata(
  3764. mdptop, dhdr_meta->dynamic_hdr_payload,
  3765. dhdr_meta->dynamic_hdr_payload_size,
  3766. sde_enc->cur_master->intf_idx == INTF_0 ?
  3767. 0 : 1);
  3768. }
  3769. }
  3770. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3771. {
  3772. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3773. struct sde_encoder_phys *phys;
  3774. int i;
  3775. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3776. phys = sde_enc->phys_encs[i];
  3777. if (phys && phys->ops.hw_reset)
  3778. phys->ops.hw_reset(phys);
  3779. }
  3780. }
  3781. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3782. struct sde_encoder_kickoff_params *params,
  3783. struct sde_encoder_virt *sde_enc,
  3784. struct sde_kms *sde_kms,
  3785. bool needs_hw_reset, bool is_cmd_mode)
  3786. {
  3787. int rc, ret = 0;
  3788. /* if any phys needs reset, reset all phys, in-order */
  3789. if (needs_hw_reset)
  3790. sde_encoder_needs_hw_reset(drm_enc);
  3791. _sde_encoder_update_master(drm_enc, params);
  3792. _sde_encoder_update_roi(drm_enc);
  3793. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3794. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3795. if (rc) {
  3796. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3797. sde_enc->cur_master->connector->base.id, rc);
  3798. ret = rc;
  3799. }
  3800. }
  3801. if (sde_enc->cur_master &&
  3802. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3803. !sde_enc->cur_master->cont_splash_enabled)) {
  3804. rc = sde_encoder_dce_setup(sde_enc, params);
  3805. if (rc) {
  3806. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3807. ret = rc;
  3808. }
  3809. }
  3810. sde_encoder_dce_flush(sde_enc);
  3811. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3812. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3813. sde_enc->cur_master, sde_kms->qdss_enabled);
  3814. return ret;
  3815. }
  3816. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3817. struct sde_encoder_kickoff_params *params)
  3818. {
  3819. struct sde_encoder_virt *sde_enc;
  3820. struct sde_encoder_phys *phys, *cur_master;
  3821. struct sde_kms *sde_kms = NULL;
  3822. struct sde_crtc *sde_crtc;
  3823. bool needs_hw_reset = false, is_cmd_mode;
  3824. int i, rc, ret = 0;
  3825. struct msm_display_info *disp_info;
  3826. if (!drm_enc || !params || !drm_enc->dev ||
  3827. !drm_enc->dev->dev_private) {
  3828. SDE_ERROR("invalid args\n");
  3829. return -EINVAL;
  3830. }
  3831. sde_enc = to_sde_encoder_virt(drm_enc);
  3832. sde_kms = sde_encoder_get_kms(drm_enc);
  3833. if (!sde_kms)
  3834. return -EINVAL;
  3835. disp_info = &sde_enc->disp_info;
  3836. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3837. SDE_DEBUG_ENC(sde_enc, "\n");
  3838. SDE_EVT32(DRMID(drm_enc));
  3839. cur_master = sde_enc->cur_master;
  3840. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3841. if (cur_master && cur_master->connector)
  3842. sde_enc->frame_trigger_mode =
  3843. sde_connector_get_property(cur_master->connector->state,
  3844. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3845. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3846. /* prepare for next kickoff, may include waiting on previous kickoff */
  3847. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3848. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3849. phys = sde_enc->phys_encs[i];
  3850. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3851. params->recovery_events_enabled =
  3852. sde_enc->recovery_events_enabled;
  3853. if (phys) {
  3854. if (phys->ops.prepare_for_kickoff) {
  3855. rc = phys->ops.prepare_for_kickoff(
  3856. phys, params);
  3857. if (rc)
  3858. ret = rc;
  3859. }
  3860. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3861. needs_hw_reset = true;
  3862. _sde_encoder_setup_dither(phys);
  3863. if (sde_enc->cur_master &&
  3864. sde_connector_is_qsync_updated(
  3865. sde_enc->cur_master->connector))
  3866. _helper_flush_qsync(phys);
  3867. }
  3868. }
  3869. if (is_cmd_mode && sde_enc->cur_master &&
  3870. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3871. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3872. _sde_encoder_update_rsc_client(drm_enc, true);
  3873. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3874. if (rc) {
  3875. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3876. ret = rc;
  3877. goto end;
  3878. }
  3879. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3880. needs_hw_reset, is_cmd_mode);
  3881. end:
  3882. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3883. return ret;
  3884. }
  3885. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3886. {
  3887. struct sde_encoder_virt *sde_enc;
  3888. struct sde_encoder_phys *phys;
  3889. struct sde_kms *sde_kms;
  3890. unsigned int i;
  3891. if (!drm_enc) {
  3892. SDE_ERROR("invalid encoder\n");
  3893. return;
  3894. }
  3895. SDE_ATRACE_BEGIN("encoder_kickoff");
  3896. sde_enc = to_sde_encoder_virt(drm_enc);
  3897. SDE_DEBUG_ENC(sde_enc, "\n");
  3898. if (sde_enc->delay_kickoff) {
  3899. u32 loop_count = 20;
  3900. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3901. for (i = 0; i < loop_count; i++) {
  3902. usleep_range(sleep, sleep * 2);
  3903. if (!sde_enc->delay_kickoff)
  3904. break;
  3905. }
  3906. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3907. }
  3908. /* update txq for any output retire hw-fence (wb-path) */
  3909. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3910. if (!sde_kms) {
  3911. SDE_ERROR("invalid sde_kms\n");
  3912. return;
  3913. }
  3914. if (sde_enc->cur_master)
  3915. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3916. /* All phys encs are ready to go, trigger the kickoff */
  3917. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3918. /* allow phys encs to handle any post-kickoff business */
  3919. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3920. phys = sde_enc->phys_encs[i];
  3921. if (phys && phys->ops.handle_post_kickoff)
  3922. phys->ops.handle_post_kickoff(phys);
  3923. }
  3924. if (sde_enc->autorefresh_solver_disable &&
  3925. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3926. _sde_encoder_update_rsc_client(drm_enc, true);
  3927. SDE_ATRACE_END("encoder_kickoff");
  3928. }
  3929. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3930. struct sde_hw_pp_vsync_info *info)
  3931. {
  3932. struct sde_encoder_virt *sde_enc;
  3933. struct sde_encoder_phys *phys;
  3934. int i, ret;
  3935. if (!drm_enc || !info)
  3936. return;
  3937. sde_enc = to_sde_encoder_virt(drm_enc);
  3938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3939. phys = sde_enc->phys_encs[i];
  3940. if (phys && phys->hw_intf && phys->hw_pp
  3941. && phys->hw_intf->ops.get_vsync_info) {
  3942. ret = phys->hw_intf->ops.get_vsync_info(
  3943. phys->hw_intf, &info[i]);
  3944. if (!ret) {
  3945. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3946. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3947. }
  3948. }
  3949. }
  3950. }
  3951. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3952. u32 *transfer_time_us)
  3953. {
  3954. struct sde_encoder_virt *sde_enc;
  3955. struct msm_mode_info *info;
  3956. if (!drm_enc || !transfer_time_us) {
  3957. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3958. !transfer_time_us);
  3959. return;
  3960. }
  3961. sde_enc = to_sde_encoder_virt(drm_enc);
  3962. info = &sde_enc->mode_info;
  3963. *transfer_time_us = info->mdp_transfer_time_us;
  3964. }
  3965. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3966. {
  3967. struct drm_encoder *src_enc = drm_enc;
  3968. struct sde_encoder_virt *sde_enc;
  3969. struct sde_kms *sde_kms;
  3970. u32 fps;
  3971. if (!drm_enc) {
  3972. SDE_ERROR("invalid encoder\n");
  3973. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3974. }
  3975. sde_kms = sde_encoder_get_kms(drm_enc);
  3976. if (!sde_kms)
  3977. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3978. if (sde_encoder_in_clone_mode(drm_enc))
  3979. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3980. if (!src_enc)
  3981. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3982. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3983. return MAX_KICKOFF_TIMEOUT_MS;
  3984. sde_enc = to_sde_encoder_virt(src_enc);
  3985. fps = sde_enc->mode_info.frame_rate;
  3986. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3987. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3988. else
  3989. return (SEC_TO_MILLI_SEC / fps) * 2;
  3990. }
  3991. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3992. {
  3993. struct sde_encoder_virt *sde_enc;
  3994. struct sde_encoder_phys *master;
  3995. bool is_vid_mode;
  3996. if (!drm_enc)
  3997. return -EINVAL;
  3998. sde_enc = to_sde_encoder_virt(drm_enc);
  3999. master = sde_enc->cur_master;
  4000. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4001. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4002. return -ENODATA;
  4003. if (!master->hw_intf->ops.get_avr_status)
  4004. return -EOPNOTSUPP;
  4005. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4006. }
  4007. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4008. struct drm_framebuffer *fb)
  4009. {
  4010. struct drm_encoder *drm_enc;
  4011. struct sde_hw_mixer_cfg mixer;
  4012. struct sde_rm_hw_iter lm_iter;
  4013. bool lm_valid = false;
  4014. if (!phys_enc || !phys_enc->parent) {
  4015. SDE_ERROR("invalid encoder\n");
  4016. return -EINVAL;
  4017. }
  4018. drm_enc = phys_enc->parent;
  4019. memset(&mixer, 0, sizeof(mixer));
  4020. /* reset associated CTL/LMs */
  4021. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4022. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4023. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4024. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4025. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4026. if (!hw_lm)
  4027. continue;
  4028. /* need to flush LM to remove it */
  4029. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4030. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4031. phys_enc->hw_ctl,
  4032. hw_lm->idx, 1);
  4033. if (fb) {
  4034. /* assume a single LM if targeting a frame buffer */
  4035. if (lm_valid)
  4036. continue;
  4037. mixer.out_height = fb->height;
  4038. mixer.out_width = fb->width;
  4039. if (hw_lm->ops.setup_mixer_out)
  4040. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4041. }
  4042. lm_valid = true;
  4043. /* only enable border color on LM */
  4044. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4045. phys_enc->hw_ctl->ops.setup_blendstage(
  4046. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4047. }
  4048. if (!lm_valid) {
  4049. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4050. return -EFAULT;
  4051. }
  4052. return 0;
  4053. }
  4054. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4055. {
  4056. struct sde_encoder_virt *sde_enc;
  4057. struct sde_encoder_phys *phys;
  4058. int i, rc = 0, ret = 0;
  4059. struct sde_hw_ctl *ctl;
  4060. if (!drm_enc) {
  4061. SDE_ERROR("invalid encoder\n");
  4062. return -EINVAL;
  4063. }
  4064. sde_enc = to_sde_encoder_virt(drm_enc);
  4065. /* update the qsync parameters for the current frame */
  4066. if (sde_enc->cur_master)
  4067. sde_connector_set_qsync_params(
  4068. sde_enc->cur_master->connector);
  4069. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4070. phys = sde_enc->phys_encs[i];
  4071. if (phys && phys->ops.prepare_commit)
  4072. phys->ops.prepare_commit(phys);
  4073. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4074. ret = -ETIMEDOUT;
  4075. if (phys && phys->hw_ctl) {
  4076. ctl = phys->hw_ctl;
  4077. /*
  4078. * avoid clearing the pending flush during the first
  4079. * frame update after idle power collpase as the
  4080. * restore path would have updated the pending flush
  4081. */
  4082. if (!sde_enc->idle_pc_restore &&
  4083. ctl->ops.clear_pending_flush)
  4084. ctl->ops.clear_pending_flush(ctl);
  4085. }
  4086. }
  4087. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4088. rc = sde_connector_prepare_commit(
  4089. sde_enc->cur_master->connector);
  4090. if (rc)
  4091. SDE_ERROR_ENC(sde_enc,
  4092. "prepare commit failed conn %d rc %d\n",
  4093. sde_enc->cur_master->connector->base.id,
  4094. rc);
  4095. }
  4096. return ret;
  4097. }
  4098. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4099. bool enable, u32 frame_count)
  4100. {
  4101. if (!phys_enc)
  4102. return;
  4103. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4104. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4105. enable, frame_count);
  4106. }
  4107. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4108. bool nonblock, u32 *misr_value)
  4109. {
  4110. if (!phys_enc)
  4111. return -EINVAL;
  4112. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4113. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4114. nonblock, misr_value) : -ENOTSUPP;
  4115. }
  4116. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4117. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4118. {
  4119. struct sde_encoder_virt *sde_enc;
  4120. int i;
  4121. if (!s || !s->private)
  4122. return -EINVAL;
  4123. sde_enc = s->private;
  4124. mutex_lock(&sde_enc->enc_lock);
  4125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4126. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4127. if (!phys)
  4128. continue;
  4129. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4130. phys->intf_idx - INTF_0,
  4131. atomic_read(&phys->vsync_cnt),
  4132. atomic_read(&phys->underrun_cnt));
  4133. switch (phys->intf_mode) {
  4134. case INTF_MODE_VIDEO:
  4135. seq_puts(s, "mode: video\n");
  4136. break;
  4137. case INTF_MODE_CMD:
  4138. seq_puts(s, "mode: command\n");
  4139. break;
  4140. case INTF_MODE_WB_BLOCK:
  4141. seq_puts(s, "mode: wb block\n");
  4142. break;
  4143. case INTF_MODE_WB_LINE:
  4144. seq_puts(s, "mode: wb line\n");
  4145. break;
  4146. default:
  4147. seq_puts(s, "mode: ???\n");
  4148. break;
  4149. }
  4150. }
  4151. mutex_unlock(&sde_enc->enc_lock);
  4152. return 0;
  4153. }
  4154. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4155. struct file *file)
  4156. {
  4157. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4158. }
  4159. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4160. const char __user *user_buf, size_t count, loff_t *ppos)
  4161. {
  4162. struct sde_encoder_virt *sde_enc;
  4163. char buf[MISR_BUFF_SIZE + 1];
  4164. size_t buff_copy;
  4165. u32 frame_count, enable;
  4166. struct sde_kms *sde_kms = NULL;
  4167. struct drm_encoder *drm_enc;
  4168. if (!file || !file->private_data)
  4169. return -EINVAL;
  4170. sde_enc = file->private_data;
  4171. if (!sde_enc)
  4172. return -EINVAL;
  4173. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4174. if (!sde_kms)
  4175. return -EINVAL;
  4176. drm_enc = &sde_enc->base;
  4177. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4178. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4179. return -ENOTSUPP;
  4180. }
  4181. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4182. if (copy_from_user(buf, user_buf, buff_copy))
  4183. return -EINVAL;
  4184. buf[buff_copy] = 0; /* end of string */
  4185. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4186. return -EINVAL;
  4187. atomic_set(&sde_enc->misr_enable, enable);
  4188. sde_enc->misr_reconfigure = true;
  4189. sde_enc->misr_frame_count = frame_count;
  4190. return count;
  4191. }
  4192. static ssize_t _sde_encoder_misr_read(struct file *file,
  4193. char __user *user_buff, size_t count, loff_t *ppos)
  4194. {
  4195. struct sde_encoder_virt *sde_enc;
  4196. struct sde_kms *sde_kms = NULL;
  4197. struct drm_encoder *drm_enc;
  4198. int i = 0, len = 0;
  4199. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4200. int rc;
  4201. if (*ppos)
  4202. return 0;
  4203. if (!file || !file->private_data)
  4204. return -EINVAL;
  4205. sde_enc = file->private_data;
  4206. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4207. if (!sde_kms)
  4208. return -EINVAL;
  4209. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4210. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4211. return -ENOTSUPP;
  4212. }
  4213. drm_enc = &sde_enc->base;
  4214. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4215. if (rc < 0) {
  4216. SDE_ERROR("failed to enable power resource %d\n", rc);
  4217. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4218. return rc;
  4219. }
  4220. sde_vm_lock(sde_kms);
  4221. if (!sde_vm_owns_hw(sde_kms)) {
  4222. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4223. rc = -EOPNOTSUPP;
  4224. goto end;
  4225. }
  4226. if (!atomic_read(&sde_enc->misr_enable)) {
  4227. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4228. "disabled\n");
  4229. goto buff_check;
  4230. }
  4231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4232. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4233. u32 misr_value = 0;
  4234. if (!phys || !phys->ops.collect_misr) {
  4235. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4236. "invalid\n");
  4237. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4238. continue;
  4239. }
  4240. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4241. if (rc) {
  4242. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4243. "invalid\n");
  4244. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4245. rc);
  4246. continue;
  4247. } else {
  4248. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4249. "Intf idx:%d\n",
  4250. phys->intf_idx - INTF_0);
  4251. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4252. "0x%x\n", misr_value);
  4253. }
  4254. }
  4255. buff_check:
  4256. if (count <= len) {
  4257. len = 0;
  4258. goto end;
  4259. }
  4260. if (copy_to_user(user_buff, buf, len)) {
  4261. len = -EFAULT;
  4262. goto end;
  4263. }
  4264. *ppos += len; /* increase offset */
  4265. end:
  4266. sde_vm_unlock(sde_kms);
  4267. pm_runtime_put_sync(drm_enc->dev->dev);
  4268. return len;
  4269. }
  4270. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4271. {
  4272. struct sde_encoder_virt *sde_enc;
  4273. struct sde_kms *sde_kms;
  4274. int i;
  4275. static const struct file_operations debugfs_status_fops = {
  4276. .open = _sde_encoder_debugfs_status_open,
  4277. .read = seq_read,
  4278. .llseek = seq_lseek,
  4279. .release = single_release,
  4280. };
  4281. static const struct file_operations debugfs_misr_fops = {
  4282. .open = simple_open,
  4283. .read = _sde_encoder_misr_read,
  4284. .write = _sde_encoder_misr_setup,
  4285. };
  4286. char name[SDE_NAME_SIZE];
  4287. if (!drm_enc) {
  4288. SDE_ERROR("invalid encoder\n");
  4289. return -EINVAL;
  4290. }
  4291. sde_enc = to_sde_encoder_virt(drm_enc);
  4292. sde_kms = sde_encoder_get_kms(drm_enc);
  4293. if (!sde_kms) {
  4294. SDE_ERROR("invalid sde_kms\n");
  4295. return -EINVAL;
  4296. }
  4297. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4298. /* create overall sub-directory for the encoder */
  4299. sde_enc->debugfs_root = debugfs_create_dir(name,
  4300. drm_enc->dev->primary->debugfs_root);
  4301. if (!sde_enc->debugfs_root)
  4302. return -ENOMEM;
  4303. /* don't error check these */
  4304. debugfs_create_file("status", 0400,
  4305. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4306. debugfs_create_file("misr_data", 0600,
  4307. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4308. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4309. &sde_enc->idle_pc_enabled);
  4310. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4311. &sde_enc->frame_trigger_mode);
  4312. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4313. if (sde_enc->phys_encs[i] &&
  4314. sde_enc->phys_encs[i]->ops.late_register)
  4315. sde_enc->phys_encs[i]->ops.late_register(
  4316. sde_enc->phys_encs[i],
  4317. sde_enc->debugfs_root);
  4318. return 0;
  4319. }
  4320. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4321. {
  4322. struct sde_encoder_virt *sde_enc;
  4323. if (!drm_enc)
  4324. return;
  4325. sde_enc = to_sde_encoder_virt(drm_enc);
  4326. debugfs_remove_recursive(sde_enc->debugfs_root);
  4327. }
  4328. #else
  4329. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4330. {
  4331. return 0;
  4332. }
  4333. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4334. {
  4335. }
  4336. #endif /* CONFIG_DEBUG_FS */
  4337. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4338. {
  4339. return _sde_encoder_init_debugfs(encoder);
  4340. }
  4341. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4342. {
  4343. _sde_encoder_destroy_debugfs(encoder);
  4344. }
  4345. static int sde_encoder_virt_add_phys_encs(
  4346. struct msm_display_info *disp_info,
  4347. struct sde_encoder_virt *sde_enc,
  4348. struct sde_enc_phys_init_params *params)
  4349. {
  4350. struct sde_encoder_phys *enc = NULL;
  4351. u32 display_caps = disp_info->capabilities;
  4352. SDE_DEBUG_ENC(sde_enc, "\n");
  4353. /*
  4354. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4355. * in this function, check up-front.
  4356. */
  4357. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4358. ARRAY_SIZE(sde_enc->phys_encs)) {
  4359. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4360. sde_enc->num_phys_encs);
  4361. return -EINVAL;
  4362. }
  4363. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4364. enc = sde_encoder_phys_vid_init(params);
  4365. if (IS_ERR_OR_NULL(enc)) {
  4366. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4367. PTR_ERR(enc));
  4368. return !enc ? -EINVAL : PTR_ERR(enc);
  4369. }
  4370. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4371. }
  4372. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4373. enc = sde_encoder_phys_cmd_init(params);
  4374. if (IS_ERR_OR_NULL(enc)) {
  4375. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4376. PTR_ERR(enc));
  4377. return !enc ? -EINVAL : PTR_ERR(enc);
  4378. }
  4379. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4380. }
  4381. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4382. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4383. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4384. else
  4385. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4386. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4387. ++sde_enc->num_phys_encs;
  4388. return 0;
  4389. }
  4390. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4391. struct sde_enc_phys_init_params *params)
  4392. {
  4393. struct sde_encoder_phys *enc = NULL;
  4394. if (!sde_enc) {
  4395. SDE_ERROR("invalid encoder\n");
  4396. return -EINVAL;
  4397. }
  4398. SDE_DEBUG_ENC(sde_enc, "\n");
  4399. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4400. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4401. sde_enc->num_phys_encs);
  4402. return -EINVAL;
  4403. }
  4404. enc = sde_encoder_phys_wb_init(params);
  4405. if (IS_ERR_OR_NULL(enc)) {
  4406. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4407. PTR_ERR(enc));
  4408. return !enc ? -EINVAL : PTR_ERR(enc);
  4409. }
  4410. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4411. ++sde_enc->num_phys_encs;
  4412. return 0;
  4413. }
  4414. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4415. struct sde_kms *sde_kms,
  4416. struct msm_display_info *disp_info,
  4417. int *drm_enc_mode)
  4418. {
  4419. int ret = 0;
  4420. int i = 0;
  4421. enum sde_intf_type intf_type;
  4422. struct sde_encoder_virt_ops parent_ops = {
  4423. sde_encoder_vblank_callback,
  4424. sde_encoder_underrun_callback,
  4425. sde_encoder_frame_done_callback,
  4426. _sde_encoder_get_qsync_fps_callback,
  4427. };
  4428. struct sde_enc_phys_init_params phys_params;
  4429. if (!sde_enc || !sde_kms) {
  4430. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4431. !sde_enc, !sde_kms);
  4432. return -EINVAL;
  4433. }
  4434. memset(&phys_params, 0, sizeof(phys_params));
  4435. phys_params.sde_kms = sde_kms;
  4436. phys_params.parent = &sde_enc->base;
  4437. phys_params.parent_ops = parent_ops;
  4438. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4439. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4440. SDE_DEBUG("\n");
  4441. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4442. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4443. intf_type = INTF_DSI;
  4444. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4445. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4446. intf_type = INTF_HDMI;
  4447. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4448. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4449. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4450. else
  4451. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4452. intf_type = INTF_DP;
  4453. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4454. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4455. intf_type = INTF_WB;
  4456. } else {
  4457. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4458. return -EINVAL;
  4459. }
  4460. WARN_ON(disp_info->num_of_h_tiles < 1);
  4461. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4462. sde_enc->te_source = disp_info->te_source;
  4463. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4464. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4465. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4466. sde_kms->catalog->features);
  4467. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4468. sde_kms->catalog->features);
  4469. mutex_lock(&sde_enc->enc_lock);
  4470. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4471. /*
  4472. * Left-most tile is at index 0, content is controller id
  4473. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4474. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4475. */
  4476. u32 controller_id = disp_info->h_tile_instance[i];
  4477. if (disp_info->num_of_h_tiles > 1) {
  4478. if (i == 0)
  4479. phys_params.split_role = ENC_ROLE_MASTER;
  4480. else
  4481. phys_params.split_role = ENC_ROLE_SLAVE;
  4482. } else {
  4483. phys_params.split_role = ENC_ROLE_SOLO;
  4484. }
  4485. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4486. i, controller_id, phys_params.split_role);
  4487. if (intf_type == INTF_WB) {
  4488. phys_params.intf_idx = INTF_MAX;
  4489. phys_params.wb_idx = sde_encoder_get_wb(
  4490. sde_kms->catalog,
  4491. intf_type, controller_id);
  4492. if (phys_params.wb_idx == WB_MAX) {
  4493. SDE_ERROR_ENC(sde_enc,
  4494. "could not get wb: type %d, id %d\n",
  4495. intf_type, controller_id);
  4496. ret = -EINVAL;
  4497. }
  4498. } else {
  4499. phys_params.wb_idx = WB_MAX;
  4500. phys_params.intf_idx = sde_encoder_get_intf(
  4501. sde_kms->catalog, intf_type,
  4502. controller_id);
  4503. if (phys_params.intf_idx == INTF_MAX) {
  4504. SDE_ERROR_ENC(sde_enc,
  4505. "could not get wb: type %d, id %d\n",
  4506. intf_type, controller_id);
  4507. ret = -EINVAL;
  4508. }
  4509. }
  4510. if (!ret) {
  4511. if (intf_type == INTF_WB)
  4512. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4513. &phys_params);
  4514. else
  4515. ret = sde_encoder_virt_add_phys_encs(
  4516. disp_info,
  4517. sde_enc,
  4518. &phys_params);
  4519. if (ret)
  4520. SDE_ERROR_ENC(sde_enc,
  4521. "failed to add phys encs\n");
  4522. }
  4523. }
  4524. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4525. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4526. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4527. if (vid_phys) {
  4528. atomic_set(&vid_phys->vsync_cnt, 0);
  4529. atomic_set(&vid_phys->underrun_cnt, 0);
  4530. }
  4531. if (cmd_phys) {
  4532. atomic_set(&cmd_phys->vsync_cnt, 0);
  4533. atomic_set(&cmd_phys->underrun_cnt, 0);
  4534. }
  4535. }
  4536. mutex_unlock(&sde_enc->enc_lock);
  4537. return ret;
  4538. }
  4539. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4540. .mode_set = sde_encoder_virt_mode_set,
  4541. .disable = sde_encoder_virt_disable,
  4542. .enable = sde_encoder_virt_enable,
  4543. .atomic_check = sde_encoder_virt_atomic_check,
  4544. };
  4545. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4546. .destroy = sde_encoder_destroy,
  4547. .late_register = sde_encoder_late_register,
  4548. .early_unregister = sde_encoder_early_unregister,
  4549. };
  4550. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4551. {
  4552. struct msm_drm_private *priv = dev->dev_private;
  4553. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4554. struct drm_encoder *drm_enc = NULL;
  4555. struct sde_encoder_virt *sde_enc = NULL;
  4556. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4557. char name[SDE_NAME_SIZE];
  4558. int ret = 0, i, intf_index = INTF_MAX;
  4559. struct sde_encoder_phys *phys = NULL;
  4560. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4561. if (!sde_enc) {
  4562. ret = -ENOMEM;
  4563. goto fail;
  4564. }
  4565. mutex_init(&sde_enc->enc_lock);
  4566. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4567. &drm_enc_mode);
  4568. if (ret)
  4569. goto fail;
  4570. sde_enc->cur_master = NULL;
  4571. spin_lock_init(&sde_enc->enc_spinlock);
  4572. mutex_init(&sde_enc->vblank_ctl_lock);
  4573. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4574. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4575. drm_enc = &sde_enc->base;
  4576. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4577. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4578. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4579. phys = sde_enc->phys_encs[i];
  4580. if (!phys)
  4581. continue;
  4582. if (phys->ops.is_master && phys->ops.is_master(phys))
  4583. intf_index = phys->intf_idx - INTF_0;
  4584. }
  4585. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4586. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4587. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4588. SDE_RSC_PRIMARY_DISP_CLIENT :
  4589. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4590. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4591. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4592. PTR_ERR(sde_enc->rsc_client));
  4593. sde_enc->rsc_client = NULL;
  4594. }
  4595. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4596. sde_enc->input_event_enabled) {
  4597. ret = _sde_encoder_input_handler(sde_enc);
  4598. if (ret)
  4599. SDE_ERROR(
  4600. "input handler registration failed, rc = %d\n", ret);
  4601. }
  4602. /* Keep posted start as default configuration in driver
  4603. if SBLUT is supported on target. Do not allow HAL to
  4604. override driver's default frame trigger mode.
  4605. */
  4606. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4607. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4608. mutex_init(&sde_enc->rc_lock);
  4609. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4610. sde_encoder_off_work);
  4611. sde_enc->vblank_enabled = false;
  4612. sde_enc->qdss_status = false;
  4613. kthread_init_work(&sde_enc->input_event_work,
  4614. sde_encoder_input_event_work_handler);
  4615. kthread_init_work(&sde_enc->early_wakeup_work,
  4616. sde_encoder_early_wakeup_work_handler);
  4617. kthread_init_work(&sde_enc->esd_trigger_work,
  4618. sde_encoder_esd_trigger_work_handler);
  4619. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4620. SDE_DEBUG_ENC(sde_enc, "created\n");
  4621. return drm_enc;
  4622. fail:
  4623. SDE_ERROR("failed to create encoder\n");
  4624. if (drm_enc)
  4625. sde_encoder_destroy(drm_enc);
  4626. return ERR_PTR(ret);
  4627. }
  4628. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4629. enum msm_event_wait event)
  4630. {
  4631. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4632. struct sde_encoder_virt *sde_enc = NULL;
  4633. int i, ret = 0;
  4634. char atrace_buf[32];
  4635. if (!drm_enc) {
  4636. SDE_ERROR("invalid encoder\n");
  4637. return -EINVAL;
  4638. }
  4639. sde_enc = to_sde_encoder_virt(drm_enc);
  4640. SDE_DEBUG_ENC(sde_enc, "\n");
  4641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4642. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4643. switch (event) {
  4644. case MSM_ENC_COMMIT_DONE:
  4645. fn_wait = phys->ops.wait_for_commit_done;
  4646. break;
  4647. case MSM_ENC_TX_COMPLETE:
  4648. fn_wait = phys->ops.wait_for_tx_complete;
  4649. break;
  4650. case MSM_ENC_VBLANK:
  4651. fn_wait = phys->ops.wait_for_vblank;
  4652. break;
  4653. case MSM_ENC_ACTIVE_REGION:
  4654. fn_wait = phys->ops.wait_for_active;
  4655. break;
  4656. default:
  4657. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4658. event);
  4659. return -EINVAL;
  4660. }
  4661. if (phys && fn_wait) {
  4662. snprintf(atrace_buf, sizeof(atrace_buf),
  4663. "wait_completion_event_%d", event);
  4664. SDE_ATRACE_BEGIN(atrace_buf);
  4665. ret = fn_wait(phys);
  4666. SDE_ATRACE_END(atrace_buf);
  4667. if (ret) {
  4668. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4669. sde_enc->disp_info.intf_type, event, i, ret);
  4670. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4671. i, ret, SDE_EVTLOG_ERROR);
  4672. return ret;
  4673. }
  4674. }
  4675. }
  4676. return ret;
  4677. }
  4678. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4679. u32 jitter_num, u32 jitter_denom,
  4680. ktime_t *l_bound, ktime_t *u_bound)
  4681. {
  4682. ktime_t jitter_ns, frametime_ns;
  4683. frametime_ns = (1 * 1000000000) / frame_rate;
  4684. jitter_ns = jitter_num * frametime_ns;
  4685. do_div(jitter_ns, jitter_denom * 100);
  4686. *l_bound = frametime_ns - jitter_ns;
  4687. *u_bound = frametime_ns + jitter_ns;
  4688. }
  4689. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4690. {
  4691. struct sde_encoder_virt *sde_enc;
  4692. if (!drm_enc) {
  4693. SDE_ERROR("invalid encoder\n");
  4694. return 0;
  4695. }
  4696. sde_enc = to_sde_encoder_virt(drm_enc);
  4697. return sde_enc->mode_info.frame_rate;
  4698. }
  4699. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4700. {
  4701. struct sde_encoder_virt *sde_enc = NULL;
  4702. int i;
  4703. if (!encoder) {
  4704. SDE_ERROR("invalid encoder\n");
  4705. return INTF_MODE_NONE;
  4706. }
  4707. sde_enc = to_sde_encoder_virt(encoder);
  4708. if (sde_enc->cur_master)
  4709. return sde_enc->cur_master->intf_mode;
  4710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4711. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4712. if (phys)
  4713. return phys->intf_mode;
  4714. }
  4715. return INTF_MODE_NONE;
  4716. }
  4717. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4718. {
  4719. struct sde_encoder_virt *sde_enc = NULL;
  4720. struct sde_encoder_phys *phys;
  4721. if (!encoder) {
  4722. SDE_ERROR("invalid encoder\n");
  4723. return 0;
  4724. }
  4725. sde_enc = to_sde_encoder_virt(encoder);
  4726. phys = sde_enc->cur_master;
  4727. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4728. }
  4729. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4730. ktime_t *tvblank)
  4731. {
  4732. struct sde_encoder_virt *sde_enc = NULL;
  4733. struct sde_encoder_phys *phys;
  4734. if (!encoder) {
  4735. SDE_ERROR("invalid encoder\n");
  4736. return false;
  4737. }
  4738. sde_enc = to_sde_encoder_virt(encoder);
  4739. phys = sde_enc->cur_master;
  4740. if (!phys)
  4741. return false;
  4742. *tvblank = phys->last_vsync_timestamp;
  4743. return *tvblank ? true : false;
  4744. }
  4745. static void _sde_encoder_cache_hw_res_cont_splash(
  4746. struct drm_encoder *encoder,
  4747. struct sde_kms *sde_kms)
  4748. {
  4749. int i, idx;
  4750. struct sde_encoder_virt *sde_enc;
  4751. struct sde_encoder_phys *phys_enc;
  4752. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4753. sde_enc = to_sde_encoder_virt(encoder);
  4754. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4755. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4756. sde_enc->hw_pp[i] = NULL;
  4757. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4758. break;
  4759. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4760. }
  4761. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4762. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4763. sde_enc->hw_dsc[i] = NULL;
  4764. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4765. break;
  4766. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4767. }
  4768. /*
  4769. * If we have multiple phys encoders with one controller, make
  4770. * sure to populate the controller pointer in both phys encoders.
  4771. */
  4772. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4773. phys_enc = sde_enc->phys_encs[idx];
  4774. phys_enc->hw_ctl = NULL;
  4775. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4776. SDE_HW_BLK_CTL);
  4777. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4778. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4779. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4780. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4781. phys_enc->intf_idx, phys_enc->hw_ctl);
  4782. }
  4783. }
  4784. }
  4785. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4788. phys->hw_intf = NULL;
  4789. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4790. break;
  4791. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4792. }
  4793. }
  4794. /**
  4795. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4796. * device bootup when cont_splash is enabled
  4797. * @drm_enc: Pointer to drm encoder structure
  4798. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4799. * @enable: boolean indicates enable or displae state of splash
  4800. * @Return: true if successful in updating the encoder structure
  4801. */
  4802. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4803. struct sde_splash_display *splash_display, bool enable)
  4804. {
  4805. struct sde_encoder_virt *sde_enc;
  4806. struct msm_drm_private *priv;
  4807. struct sde_kms *sde_kms;
  4808. struct drm_connector *conn = NULL;
  4809. struct sde_connector *sde_conn = NULL;
  4810. struct sde_connector_state *sde_conn_state = NULL;
  4811. struct drm_display_mode *drm_mode = NULL;
  4812. struct sde_encoder_phys *phys_enc;
  4813. struct drm_bridge *bridge;
  4814. int ret = 0, i;
  4815. struct msm_sub_mode sub_mode;
  4816. if (!encoder) {
  4817. SDE_ERROR("invalid drm enc\n");
  4818. return -EINVAL;
  4819. }
  4820. sde_enc = to_sde_encoder_virt(encoder);
  4821. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4822. if (!sde_kms) {
  4823. SDE_ERROR("invalid sde_kms\n");
  4824. return -EINVAL;
  4825. }
  4826. priv = encoder->dev->dev_private;
  4827. if (!priv->num_connectors) {
  4828. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4829. return -EINVAL;
  4830. }
  4831. SDE_DEBUG_ENC(sde_enc,
  4832. "num of connectors: %d\n", priv->num_connectors);
  4833. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4834. if (!enable) {
  4835. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4836. phys_enc = sde_enc->phys_encs[i];
  4837. if (phys_enc)
  4838. phys_enc->cont_splash_enabled = false;
  4839. }
  4840. return ret;
  4841. }
  4842. if (!splash_display) {
  4843. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4844. return -EINVAL;
  4845. }
  4846. for (i = 0; i < priv->num_connectors; i++) {
  4847. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4848. priv->connectors[i]->base.id);
  4849. sde_conn = to_sde_connector(priv->connectors[i]);
  4850. if (!sde_conn->encoder) {
  4851. SDE_DEBUG_ENC(sde_enc,
  4852. "encoder not attached to connector\n");
  4853. continue;
  4854. }
  4855. if (sde_conn->encoder->base.id
  4856. == encoder->base.id) {
  4857. conn = (priv->connectors[i]);
  4858. break;
  4859. }
  4860. }
  4861. if (!conn || !conn->state) {
  4862. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4863. return -EINVAL;
  4864. }
  4865. sde_conn_state = to_sde_connector_state(conn->state);
  4866. if (!sde_conn->ops.get_mode_info) {
  4867. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4868. return -EINVAL;
  4869. }
  4870. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4871. MSM_DISPLAY_DSC_MODE_DISABLED;
  4872. drm_mode = &encoder->crtc->state->adjusted_mode;
  4873. ret = sde_connector_get_mode_info(&sde_conn->base,
  4874. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4875. if (ret) {
  4876. SDE_ERROR_ENC(sde_enc,
  4877. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4878. return ret;
  4879. }
  4880. if (sde_conn->encoder) {
  4881. conn->state->best_encoder = sde_conn->encoder;
  4882. SDE_DEBUG_ENC(sde_enc,
  4883. "configured cstate->best_encoder to ID = %d\n",
  4884. conn->state->best_encoder->base.id);
  4885. } else {
  4886. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4887. conn->base.id);
  4888. }
  4889. sde_enc->crtc = encoder->crtc;
  4890. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4891. conn->state, false);
  4892. if (ret) {
  4893. SDE_ERROR_ENC(sde_enc,
  4894. "failed to reserve hw resources, %d\n", ret);
  4895. return ret;
  4896. }
  4897. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4898. sde_connector_get_topology_name(conn));
  4899. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4900. drm_mode->hdisplay, drm_mode->vdisplay);
  4901. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4902. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4903. if (bridge) {
  4904. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4905. /*
  4906. * For cont-splash use case, we update the mode
  4907. * configurations manually. This will skip the
  4908. * usually mode set call when actual frame is
  4909. * pushed from framework. The bridge needs to
  4910. * be updated with the current drm mode by
  4911. * calling the bridge mode set ops.
  4912. */
  4913. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4914. } else {
  4915. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4916. }
  4917. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4918. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4919. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4920. if (!phys) {
  4921. SDE_ERROR_ENC(sde_enc,
  4922. "phys encoders not initialized\n");
  4923. return -EINVAL;
  4924. }
  4925. /* update connector for master and slave phys encoders */
  4926. phys->connector = conn;
  4927. phys->cont_splash_enabled = true;
  4928. phys->hw_pp = sde_enc->hw_pp[i];
  4929. if (phys->ops.cont_splash_mode_set)
  4930. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4931. if (phys->ops.is_master && phys->ops.is_master(phys))
  4932. sde_enc->cur_master = phys;
  4933. }
  4934. return ret;
  4935. }
  4936. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4937. bool skip_pre_kickoff)
  4938. {
  4939. struct msm_drm_thread *event_thread = NULL;
  4940. struct msm_drm_private *priv = NULL;
  4941. struct sde_encoder_virt *sde_enc = NULL;
  4942. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4943. SDE_ERROR("invalid parameters\n");
  4944. return -EINVAL;
  4945. }
  4946. priv = enc->dev->dev_private;
  4947. sde_enc = to_sde_encoder_virt(enc);
  4948. if (!sde_enc->crtc || (sde_enc->crtc->index
  4949. >= ARRAY_SIZE(priv->event_thread))) {
  4950. SDE_DEBUG_ENC(sde_enc,
  4951. "invalid cached CRTC: %d or crtc index: %d\n",
  4952. sde_enc->crtc == NULL,
  4953. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4954. return -EINVAL;
  4955. }
  4956. SDE_EVT32_VERBOSE(DRMID(enc));
  4957. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4958. if (!skip_pre_kickoff) {
  4959. sde_enc->delay_kickoff = true;
  4960. kthread_queue_work(&event_thread->worker,
  4961. &sde_enc->esd_trigger_work);
  4962. kthread_flush_work(&sde_enc->esd_trigger_work);
  4963. }
  4964. /*
  4965. * panel may stop generating te signal (vsync) during esd failure. rsc
  4966. * hardware may hang without vsync. Avoid rsc hang by generating the
  4967. * vsync from watchdog timer instead of panel.
  4968. */
  4969. sde_encoder_helper_switch_vsync(enc, true);
  4970. if (!skip_pre_kickoff) {
  4971. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4972. sde_enc->delay_kickoff = false;
  4973. }
  4974. return 0;
  4975. }
  4976. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4977. {
  4978. struct sde_encoder_virt *sde_enc;
  4979. if (!encoder) {
  4980. SDE_ERROR("invalid drm enc\n");
  4981. return false;
  4982. }
  4983. sde_enc = to_sde_encoder_virt(encoder);
  4984. return sde_enc->recovery_events_enabled;
  4985. }
  4986. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4987. {
  4988. struct sde_encoder_virt *sde_enc;
  4989. if (!encoder) {
  4990. SDE_ERROR("invalid drm enc\n");
  4991. return;
  4992. }
  4993. sde_enc = to_sde_encoder_virt(encoder);
  4994. sde_enc->recovery_events_enabled = true;
  4995. }
  4996. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4997. {
  4998. struct sde_kms *sde_kms;
  4999. struct drm_connector *conn;
  5000. struct sde_connector_state *conn_state;
  5001. if (!drm_enc)
  5002. return false;
  5003. sde_kms = sde_encoder_get_kms(drm_enc);
  5004. if (!sde_kms)
  5005. return false;
  5006. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5007. if (!conn || !conn->state)
  5008. return false;
  5009. conn_state = to_sde_connector_state(conn->state);
  5010. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5011. }
  5012. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5013. {
  5014. struct drm_encoder *drm_enc;
  5015. struct sde_encoder_virt *sde_enc;
  5016. struct sde_encoder_phys *cur_master;
  5017. struct sde_hw_ctl *hw_ctl = NULL;
  5018. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5019. goto exit;
  5020. /* get encoder to find the hw_ctl for this connector */
  5021. drm_enc = c_conn->encoder;
  5022. if (!drm_enc)
  5023. goto exit;
  5024. sde_enc = to_sde_encoder_virt(drm_enc);
  5025. cur_master = sde_enc->phys_encs[0];
  5026. if (!cur_master || !cur_master->hw_ctl)
  5027. goto exit;
  5028. hw_ctl = cur_master->hw_ctl;
  5029. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5030. exit:
  5031. return hw_ctl;
  5032. }
  5033. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5034. {
  5035. struct sde_encoder_virt *sde_enc;
  5036. struct sde_encoder_phys *phys_enc;
  5037. u32 i;
  5038. sde_enc = to_sde_encoder_virt(drm_enc);
  5039. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5040. {
  5041. phys_enc = sde_enc->phys_encs[i];
  5042. if(phys_enc && phys_enc->ops.add_to_minidump)
  5043. phys_enc->ops.add_to_minidump(phys_enc);
  5044. phys_enc = sde_enc->phys_cmd_encs[i];
  5045. if(phys_enc && phys_enc->ops.add_to_minidump)
  5046. phys_enc->ops.add_to_minidump(phys_enc);
  5047. phys_enc = sde_enc->phys_vid_encs[i];
  5048. if(phys_enc && phys_enc->ops.add_to_minidump)
  5049. phys_enc->ops.add_to_minidump(phys_enc);
  5050. }
  5051. }
  5052. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5053. {
  5054. struct drm_event event;
  5055. struct drm_connector *connector;
  5056. struct sde_connector *c_conn = NULL;
  5057. struct sde_connector_state *c_state = NULL;
  5058. struct sde_encoder_virt *sde_enc = NULL;
  5059. struct sde_encoder_phys *phys = NULL;
  5060. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5061. int rc = 0, i = 0;
  5062. bool misr_updated = false, roi_updated = false;
  5063. struct msm_roi_list *prev_roi, *c_state_roi;
  5064. if (!drm_enc)
  5065. return;
  5066. sde_enc = to_sde_encoder_virt(drm_enc);
  5067. if (!atomic_read(&sde_enc->misr_enable)) {
  5068. SDE_DEBUG("MISR is disabled\n");
  5069. return;
  5070. }
  5071. connector = sde_enc->cur_master->connector;
  5072. if (!connector)
  5073. return;
  5074. c_conn = to_sde_connector(connector);
  5075. c_state = to_sde_connector_state(connector->state);
  5076. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5077. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5078. phys = sde_enc->phys_encs[i];
  5079. if (!phys || !phys->ops.collect_misr) {
  5080. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5081. continue;
  5082. }
  5083. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5084. if (rc) {
  5085. SDE_ERROR("failed to collect misr %d\n", rc);
  5086. return;
  5087. }
  5088. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5089. }
  5090. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5091. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5092. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5093. misr_updated = true;
  5094. }
  5095. }
  5096. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5097. c_state_roi = &c_state->rois;
  5098. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5099. roi_updated = true;
  5100. } else {
  5101. for (i = 0; i < prev_roi->num_rects; i++) {
  5102. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5103. roi_updated = true;
  5104. }
  5105. }
  5106. if (roi_updated)
  5107. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5108. if (misr_updated || roi_updated) {
  5109. event.type = DRM_EVENT_MISR_SIGN;
  5110. event.length = sizeof(c_conn->previous_misr_sign);
  5111. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5112. (u8 *)&c_conn->previous_misr_sign);
  5113. }
  5114. }