hal_6490_rx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_6490_RX_H_
  19. #define _HAL_6490_RX_H_
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "tcl_data_cmd.h"
  26. #include "mac_tcl_reg_seq_hwioreg.h"
  27. #include "phyrx_rssi_legacy.h"
  28. #include "rx_msdu_start.h"
  29. #include "tlv_tag_def.h"
  30. #include "hal_hw_headers.h"
  31. #include "hal_internal.h"
  32. #include "cdp_txrx_mon_struct.h"
  33. #include "qdf_trace.h"
  34. #include "hal_rx.h"
  35. #include "hal_tx.h"
  36. #include "dp_types.h"
  37. #include "hal_api_mon.h"
  38. #include "phyrx_other_receive_info_ru_details.h"
  39. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  40. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  41. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  42. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  43. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  44. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  45. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  46. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  47. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  48. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  49. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  50. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  51. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  52. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  53. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  54. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  55. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  56. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  57. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  58. RX_MSDU_END_10_SA_IS_VALID_LSB))
  59. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  60. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  61. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  62. RX_MSDU_END_11_SA_IDX_MASK, \
  63. RX_MSDU_END_11_SA_IDX_LSB))
  64. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  65. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  66. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  67. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  68. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  69. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  70. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  71. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  72. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  73. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  74. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  75. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  76. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  77. RX_MPDU_INFO_3_PN_31_0_MASK, \
  78. RX_MPDU_INFO_3_PN_31_0_LSB))
  79. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  80. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  81. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  82. RX_MPDU_INFO_4_PN_63_32_MASK, \
  83. RX_MPDU_INFO_4_PN_63_32_LSB))
  84. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  85. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  86. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  87. RX_MPDU_INFO_5_PN_95_64_MASK, \
  88. RX_MPDU_INFO_5_PN_95_64_LSB))
  89. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  90. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  91. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  92. RX_MPDU_INFO_6_PN_127_96_MASK, \
  93. RX_MPDU_INFO_6_PN_127_96_LSB))
  94. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  95. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  96. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  97. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  98. RX_MSDU_END_10_FIRST_MSDU_LSB))
  99. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  100. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  101. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  102. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  103. RX_MSDU_END_10_DA_IS_VALID_LSB))
  104. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  105. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  106. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  107. RX_MSDU_END_10_LAST_MSDU_MASK, \
  108. RX_MSDU_END_10_LAST_MSDU_LSB))
  109. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  110. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  111. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  112. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  113. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  114. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  115. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  116. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  117. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  118. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  119. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  120. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  121. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  122. RX_MPDU_INFO_11_TO_DS_MASK, \
  123. RX_MPDU_INFO_11_TO_DS_LSB))
  124. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  126. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  127. RX_MPDU_INFO_11_FR_DS_MASK, \
  128. RX_MPDU_INFO_11_FR_DS_LSB))
  129. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  131. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  132. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  133. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  134. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  135. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  136. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  137. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  138. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  139. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  141. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  142. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  143. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  144. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  145. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  146. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  147. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  148. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  149. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  150. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  151. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  152. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  153. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  154. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  156. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  157. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  158. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  159. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  160. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  161. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  162. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  163. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  164. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  165. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  166. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  167. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  168. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  169. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  170. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  171. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  172. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  173. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  174. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  175. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  176. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  177. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  178. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  179. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  180. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  181. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  182. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  183. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  184. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  185. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  186. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  187. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  188. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  189. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  191. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  192. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  193. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  194. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  196. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  197. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  198. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  199. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  200. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  201. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),\
  202. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK, \
  203. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB))
  204. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  205. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  206. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  207. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  208. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  209. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  210. (uint8_t *)(link_desc_va) + \
  211. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  212. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  213. (uint8_t *)(msdu0) + \
  214. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  215. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  216. (uint8_t *)(ent_ring_desc) + \
  217. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_OFFSET
  218. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  219. (uint8_t *)(dst_ring_desc) + \
  220. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  221. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  222. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  223. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  224. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  225. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  226. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  227. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  228. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  229. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  230. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  231. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  232. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  233. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  234. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  235. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  236. do { \
  237. reg_val &= \
  238. ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  239. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  240. reg_val |= \
  241. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  242. AGING_LIST_ENABLE, 1) |\
  243. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  244. AGING_FLUSH_ENABLE, 1);\
  245. HAL_REG_WRITE((soc), \
  246. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  247. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  248. (reg_val)); \
  249. reg_val = \
  250. HAL_REG_READ((soc), \
  251. HWIO_REO_R0_MISC_CTL_ADDR( \
  252. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  253. reg_val &= \
  254. ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
  255. reg_val |= \
  256. HAL_SM(HWIO_REO_R0_MISC_CTL, \
  257. FRAGMENT_DEST_RING, \
  258. (reo_params)->frag_dst_ring); \
  259. HAL_REG_WRITE((soc), \
  260. HWIO_REO_R0_MISC_CTL_ADDR( \
  261. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  262. (reg_val)); \
  263. } while (0)
  264. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  265. ((struct rx_msdu_desc_info *) \
  266. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  267. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_RESERVED_0A_OFFSET))
  268. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  269. ((struct rx_msdu_details *) \
  270. _OFFSET_TO_BYTE_PTR((link_desc),\
  271. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
  272. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  273. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  274. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  275. RX_MSDU_END_12_FLOW_IDX_MASK, \
  276. RX_MSDU_END_12_FLOW_IDX_LSB))
  277. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  278. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  279. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  280. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  281. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  282. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  283. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  284. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  285. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  286. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  287. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  288. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  289. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  290. RX_MSDU_END_13_FSE_METADATA_MASK, \
  291. RX_MSDU_END_13_FSE_METADATA_LSB))
  292. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  293. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  294. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  295. RX_MSDU_END_14_CCE_METADATA_MASK, \
  296. RX_MSDU_END_14_CCE_METADATA_LSB))
  297. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  298. (_HAL_MS( \
  299. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  300. msdu_end_tlv.rx_msdu_end), \
  301. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  302. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  303. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  304. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  305. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  306. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  307. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  308. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  309. #define HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf) \
  310. (_HAL_MS( \
  311. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  312. msdu_end_tlv.rx_msdu_end), \
  313. RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_OFFSET)), \
  314. RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_MASK, \
  315. RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_LSB))
  316. #define HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf) \
  317. (_HAL_MS( \
  318. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  319. msdu_end_tlv.rx_msdu_end), \
  320. RX_MSDU_END_17_AGGREGATION_COUNT_OFFSET)), \
  321. RX_MSDU_END_17_AGGREGATION_COUNT_MASK, \
  322. RX_MSDU_END_17_AGGREGATION_COUNT_LSB))
  323. #define HAL_RX_TLV_GET_FISA_TIMEOUT(buf) \
  324. (_HAL_MS( \
  325. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  326. msdu_end_tlv.rx_msdu_end), \
  327. RX_MSDU_END_17_FISA_TIMEOUT_OFFSET)), \
  328. RX_MSDU_END_17_FISA_TIMEOUT_MASK, \
  329. RX_MSDU_END_17_FISA_TIMEOUT_LSB))
  330. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf) \
  331. (_HAL_MS( \
  332. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  333. msdu_end_tlv.rx_msdu_end), \
  334. RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_OFFSET)), \
  335. RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_MASK, \
  336. RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_LSB))
  337. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf) \
  338. (_HAL_MS( \
  339. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  340. msdu_end_tlv.rx_msdu_end), \
  341. RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_OFFSET)), \
  342. RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_MASK, \
  343. RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_LSB))
  344. #endif