hal_6290_rx.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_util.h"
  19. #include "qdf_types.h"
  20. #include "qdf_lock.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "tcl_data_cmd.h"
  24. #include "mac_tcl_reg_seq_hwioreg.h"
  25. #include "phyrx_rssi_legacy.h"
  26. #include "rx_msdu_start.h"
  27. #include "tlv_tag_def.h"
  28. #include "hal_hw_headers.h"
  29. #include "hal_internal.h"
  30. #include "cdp_txrx_mon_struct.h"
  31. #include "qdf_trace.h"
  32. #include "hal_rx.h"
  33. #include "hal_tx.h"
  34. #include "dp_types.h"
  35. #include "hal_api_mon.h"
  36. #include "phyrx_other_receive_info_ru_details.h"
  37. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  38. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  39. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  40. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  41. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  42. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  43. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  44. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  45. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  46. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  47. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  48. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  49. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  50. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  51. RX_MSDU_END_5_SA_IS_VALID_LSB))
  52. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  53. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  54. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  55. RX_MSDU_END_13_SA_IDX_MASK, \
  56. RX_MSDU_END_13_SA_IDX_LSB))
  57. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  58. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  59. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  60. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  61. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  62. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  63. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  64. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  65. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  66. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  67. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  68. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  69. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  70. RX_MPDU_INFO_4_PN_31_0_MASK, \
  71. RX_MPDU_INFO_4_PN_31_0_LSB))
  72. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  73. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  74. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  75. RX_MPDU_INFO_5_PN_63_32_MASK, \
  76. RX_MPDU_INFO_5_PN_63_32_LSB))
  77. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  78. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  79. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  80. RX_MPDU_INFO_6_PN_95_64_MASK, \
  81. RX_MPDU_INFO_6_PN_95_64_LSB))
  82. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  83. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  84. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  85. RX_MPDU_INFO_7_PN_127_96_MASK, \
  86. RX_MPDU_INFO_7_PN_127_96_LSB))
  87. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  88. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  89. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  90. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  91. RX_MSDU_END_5_FIRST_MSDU_LSB))
  92. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  93. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  94. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  95. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  96. RX_MSDU_END_5_DA_IS_VALID_LSB))
  97. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  98. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  99. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  100. RX_MSDU_END_5_LAST_MSDU_MASK, \
  101. RX_MSDU_END_5_LAST_MSDU_LSB))
  102. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  103. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  104. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  105. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  106. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  107. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  108. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  109. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  110. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  111. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  112. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  113. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  114. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  115. RX_MPDU_INFO_2_TO_DS_MASK, \
  116. RX_MPDU_INFO_2_TO_DS_LSB))
  117. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  118. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  119. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  120. RX_MPDU_INFO_2_FR_DS_MASK, \
  121. RX_MPDU_INFO_2_FR_DS_LSB))
  122. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  123. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  124. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  125. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  126. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  127. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  128. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  129. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  130. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  131. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  132. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  133. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  134. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  135. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  136. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  137. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  138. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  139. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  141. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  142. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  143. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  144. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  145. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  146. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  147. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  148. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  149. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  150. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  151. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  152. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  153. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  154. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  155. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  156. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  157. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  158. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  159. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  160. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  161. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  162. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  163. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  164. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  165. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  166. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  167. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  168. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  169. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  170. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  171. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  172. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  173. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  174. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  175. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  176. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  177. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  178. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  179. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  180. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  181. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  182. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  183. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  184. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  185. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  186. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  187. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  188. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  189. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  190. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  191. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  192. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  193. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  194. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  195. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  196. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  197. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  198. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  199. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  200. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  201. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  202. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  203. (uint8_t *)(link_desc_va) + \
  204. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  205. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  206. (uint8_t *)(msdu0) + \
  207. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  208. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  209. (uint8_t *)(ent_ring_desc) + \
  210. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  211. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  212. (uint8_t *)(dst_ring_desc) + \
  213. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  214. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  215. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  216. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  217. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  218. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  219. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
  220. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  221. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  222. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  223. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  224. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  225. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  226. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  227. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
  228. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  229. do { \
  230. (reg_val) &= \
  231. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  232. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  233. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);\
  234. (reg_val) |= \
  235. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  236. FRAGMENT_DEST_RING, \
  237. (reo_params)->frag_dst_ring) | \
  238. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  239. AGING_LIST_ENABLE, 1) |\
  240. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  241. AGING_FLUSH_ENABLE, 1);\
  242. HAL_REG_WRITE((soc), \
  243. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  244. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  245. (reg_val)); \
  246. } while (0)
  247. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  248. ((struct rx_msdu_desc_info *) \
  249. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  250. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  251. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  252. ((struct rx_msdu_details *) \
  253. _OFFSET_TO_BYTE_PTR((link_desc),\
  254. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  255. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  256. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  257. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  258. RX_MSDU_END_14_FLOW_IDX_MASK, \
  259. RX_MSDU_END_14_FLOW_IDX_LSB))
  260. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  261. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  262. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  263. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  264. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  265. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  266. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  267. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  268. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  269. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  270. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  271. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  272. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  273. RX_MSDU_END_15_FSE_METADATA_MASK, \
  274. RX_MSDU_END_15_FSE_METADATA_LSB))
  275. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  276. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  277. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  278. RX_MSDU_END_16_CCE_METADATA_MASK, \
  279. RX_MSDU_END_16_CCE_METADATA_LSB))
  280. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  281. (_HAL_MS( \
  282. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  283. msdu_end_tlv.rx_msdu_end), \
  284. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  285. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  286. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  287. #if defined(QCA_WIFI_QCA6290_11AX)
  288. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  289. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  290. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  291. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  292. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  293. /*
  294. * hal_rx_msdu_start_nss_get_6290(): API to get the NSS
  295. * Interval from rx_msdu_start
  296. *
  297. * @buf: pointer to the start of RX PKT TLV header
  298. * Return: uint32_t(nss)
  299. */
  300. static uint32_t
  301. hal_rx_msdu_start_nss_get_6290(uint8_t *buf)
  302. {
  303. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  304. struct rx_msdu_start *msdu_start =
  305. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  306. uint8_t mimo_ss_bitmap;
  307. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  308. return qdf_get_hweight8(mimo_ss_bitmap);
  309. }
  310. #else
  311. static uint32_t
  312. hal_rx_msdu_start_nss_get_6290(uint8_t *buf)
  313. {
  314. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  315. struct rx_msdu_start *msdu_start =
  316. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  317. uint32_t nss;
  318. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  319. return nss;
  320. }
  321. #endif
  322. /**
  323. * hal_rx_mon_hw_desc_get_mpdu_status_6290(): Retrieve MPDU status
  324. *
  325. * @ hw_desc_addr: Start address of Rx HW TLVs
  326. * @ rs: Status for monitor mode
  327. *
  328. * Return: void
  329. */
  330. static void hal_rx_mon_hw_desc_get_mpdu_status_6290(void *hw_desc_addr,
  331. struct mon_rx_status *rs)
  332. {
  333. struct rx_msdu_start *rx_msdu_start;
  334. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  335. uint32_t reg_value;
  336. const uint32_t sgi_hw_to_cdp[] = {
  337. CDP_SGI_0_8_US,
  338. CDP_SGI_0_4_US,
  339. CDP_SGI_1_6_US,
  340. CDP_SGI_3_2_US,
  341. };
  342. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  343. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  344. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  345. RX_MSDU_START_5, USER_RSSI);
  346. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  347. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  348. rs->sgi = sgi_hw_to_cdp[reg_value];
  349. #if !defined(QCA_WIFI_QCA6290_11AX)
  350. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  351. #endif
  352. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  353. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  354. /* TODO: rs->beamformed should be set for SU beamforming also */
  355. }
  356. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  357. static uint32_t hal_get_link_desc_size_6290(void)
  358. {
  359. return LINK_DESC_SIZE;
  360. }
  361. #ifdef QCA_WIFI_QCA6290_11AX
  362. /*
  363. * hal_rx_get_tlv_6290(): API to get the tlv
  364. *
  365. * @rx_tlv: TLV data extracted from the rx packet
  366. * Return: uint8_t
  367. */
  368. static uint8_t hal_rx_get_tlv_6290(void *rx_tlv)
  369. {
  370. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  371. }
  372. #else
  373. static uint8_t hal_rx_get_tlv_6290(void *rx_tlv)
  374. {
  375. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  376. }
  377. #endif
  378. #ifdef QCA_WIFI_QCA6290_11AX
  379. /**
  380. * hal_rx_proc_phyrx_other_receive_info_tlv_6290()
  381. * - process other receive info TLV
  382. * @rx_tlv_hdr: pointer to TLV header
  383. * @ppdu_info: pointer to ppdu_info
  384. *
  385. * Return: None
  386. */
  387. static
  388. void hal_rx_proc_phyrx_other_receive_info_tlv_6290(void *rx_tlv_hdr,
  389. void *ppdu_info_handle)
  390. {
  391. uint32_t tlv_tag, tlv_len;
  392. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  393. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  394. void *other_tlv_hdr = NULL;
  395. void *other_tlv = NULL;
  396. uint32_t ru_details_channel_0;
  397. struct hal_rx_ppdu_info *ppdu_info =
  398. (struct hal_rx_ppdu_info *)ppdu_info_handle;
  399. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  400. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  401. temp_len = 0;
  402. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  403. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  404. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  405. temp_len += other_tlv_len;
  406. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  407. switch (other_tlv_tag) {
  408. case WIFIPHYRX_OTHER_RECEIVE_INFO_RU_DETAILS_E:
  409. ru_details_channel_0 =
  410. HAL_RX_GET(other_tlv,
  411. PHYRX_OTHER_RECEIVE_INFO_RU_DETAILS_0,
  412. RU_DETAILS_CHANNEL_0);
  413. qdf_mem_copy(ppdu_info->rx_status.he_RU,
  414. &ru_details_channel_0,
  415. sizeof(ppdu_info->rx_status.he_RU));
  416. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_20) {
  417. ppdu_info->rx_status.he_sig_b_common_known |=
  418. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  419. }
  420. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_40) {
  421. ppdu_info->rx_status.he_sig_b_common_known |=
  422. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU1;
  423. }
  424. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_80) {
  425. ppdu_info->rx_status.he_sig_b_common_known |=
  426. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU2;
  427. }
  428. if (ppdu_info->rx_status.bw >= HAL_FULL_RX_BW_160) {
  429. ppdu_info->rx_status.he_sig_b_common_known |=
  430. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU3;
  431. }
  432. break;
  433. default:
  434. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  435. "%s unhandled TLV type: %d, TLV len:%d",
  436. __func__, other_tlv_tag, other_tlv_len);
  437. break;
  438. }
  439. }
  440. #else
  441. static
  442. void hal_rx_proc_phyrx_other_receive_info_tlv_6290(void *rx_tlv_hdr,
  443. void *ppdu_info_handle)
  444. {
  445. }
  446. #endif /* QCA_WIFI_QCA6290_11AX */
  447. /**
  448. * hal_rx_dump_msdu_start_tlv_6290() : dump RX msdu_start TLV in structured
  449. * human readable format.
  450. * @ msdu_start: pointer the msdu_start TLV in pkt.
  451. * @ dbg_level: log level.
  452. *
  453. * Return: void
  454. */
  455. static void hal_rx_dump_msdu_start_tlv_6290(void *msdustart,
  456. uint8_t dbg_level)
  457. {
  458. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  459. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  460. "rx_msdu_start tlv - "
  461. "rxpcu_mpdu_filter_in_category: %d "
  462. "sw_frame_group_id: %d "
  463. "phy_ppdu_id: %d "
  464. "msdu_length: %d "
  465. "ipsec_esp: %d "
  466. "l3_offset: %d "
  467. "ipsec_ah: %d "
  468. "l4_offset: %d "
  469. "msdu_number: %d "
  470. "decap_format: %d "
  471. "ipv4_proto: %d "
  472. "ipv6_proto: %d "
  473. "tcp_proto: %d "
  474. "udp_proto: %d "
  475. "ip_frag: %d "
  476. "tcp_only_ack: %d "
  477. "da_is_bcast_mcast: %d "
  478. "ip4_protocol_ip6_next_header: %d "
  479. "toeplitz_hash_2_or_4: %d "
  480. "flow_id_toeplitz: %d "
  481. "user_rssi: %d "
  482. "pkt_type: %d "
  483. "stbc: %d "
  484. "sgi: %d "
  485. "rate_mcs: %d "
  486. "receive_bandwidth: %d "
  487. "reception_type: %d "
  488. #if !defined(QCA_WIFI_QCA6290_11AX)
  489. "toeplitz_hash: %d "
  490. "nss: %d "
  491. #endif
  492. "ppdu_start_timestamp: %d "
  493. "sw_phy_meta_data: %d ",
  494. msdu_start->rxpcu_mpdu_filter_in_category,
  495. msdu_start->sw_frame_group_id,
  496. msdu_start->phy_ppdu_id,
  497. msdu_start->msdu_length,
  498. msdu_start->ipsec_esp,
  499. msdu_start->l3_offset,
  500. msdu_start->ipsec_ah,
  501. msdu_start->l4_offset,
  502. msdu_start->msdu_number,
  503. msdu_start->decap_format,
  504. msdu_start->ipv4_proto,
  505. msdu_start->ipv6_proto,
  506. msdu_start->tcp_proto,
  507. msdu_start->udp_proto,
  508. msdu_start->ip_frag,
  509. msdu_start->tcp_only_ack,
  510. msdu_start->da_is_bcast_mcast,
  511. msdu_start->ip4_protocol_ip6_next_header,
  512. msdu_start->toeplitz_hash_2_or_4,
  513. msdu_start->flow_id_toeplitz,
  514. msdu_start->user_rssi,
  515. msdu_start->pkt_type,
  516. msdu_start->stbc,
  517. msdu_start->sgi,
  518. msdu_start->rate_mcs,
  519. msdu_start->receive_bandwidth,
  520. msdu_start->reception_type,
  521. #if !defined(QCA_WIFI_QCA6290_11AX)
  522. msdu_start->toeplitz_hash,
  523. msdu_start->nss,
  524. #endif
  525. msdu_start->ppdu_start_timestamp,
  526. msdu_start->sw_phy_meta_data);
  527. }
  528. /**
  529. * hal_rx_dump_msdu_end_tlv_6290: dump RX msdu_end TLV in structured
  530. * human readable format.
  531. * @ msdu_end: pointer the msdu_end TLV in pkt.
  532. * @ dbg_level: log level.
  533. *
  534. * Return: void
  535. */
  536. static void hal_rx_dump_msdu_end_tlv_6290(void *msduend,
  537. uint8_t dbg_level)
  538. {
  539. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  540. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  541. "rx_msdu_end tlv - "
  542. "rxpcu_mpdu_filter_in_category: %d "
  543. "sw_frame_group_id: %d "
  544. "phy_ppdu_id: %d "
  545. "ip_hdr_chksum: %d "
  546. "tcp_udp_chksum: %d "
  547. "key_id_octet: %d "
  548. "cce_super_rule: %d "
  549. "cce_classify_not_done_truncat: %d "
  550. "cce_classify_not_done_cce_dis: %d "
  551. "ext_wapi_pn_63_48: %d "
  552. "ext_wapi_pn_95_64: %d "
  553. "ext_wapi_pn_127_96: %d "
  554. "reported_mpdu_length: %d "
  555. "first_msdu: %d "
  556. "last_msdu: %d "
  557. "sa_idx_timeout: %d "
  558. "da_idx_timeout: %d "
  559. "msdu_limit_error: %d "
  560. "flow_idx_timeout: %d "
  561. "flow_idx_invalid: %d "
  562. "wifi_parser_error: %d "
  563. "amsdu_parser_error: %d "
  564. "sa_is_valid: %d "
  565. "da_is_valid: %d "
  566. "da_is_mcbc: %d "
  567. "l3_header_padding: %d "
  568. "ipv6_options_crc: %d "
  569. "tcp_seq_number: %d "
  570. "tcp_ack_number: %d "
  571. "tcp_flag: %d "
  572. "lro_eligible: %d "
  573. "window_size: %d "
  574. "da_offset: %d "
  575. "sa_offset: %d "
  576. "da_offset_valid: %d "
  577. "sa_offset_valid: %d "
  578. "rule_indication_31_0: %d "
  579. "rule_indication_63_32: %d "
  580. "sa_idx: %d "
  581. "da_idx: %d "
  582. "msdu_drop: %d "
  583. "reo_destination_indication: %d "
  584. "flow_idx: %d "
  585. "fse_metadata: %d "
  586. "cce_metadata: %d "
  587. "sa_sw_peer_id: %d ",
  588. msdu_end->rxpcu_mpdu_filter_in_category,
  589. msdu_end->sw_frame_group_id,
  590. msdu_end->phy_ppdu_id,
  591. msdu_end->ip_hdr_chksum,
  592. msdu_end->tcp_udp_chksum,
  593. msdu_end->key_id_octet,
  594. msdu_end->cce_super_rule,
  595. msdu_end->cce_classify_not_done_truncate,
  596. msdu_end->cce_classify_not_done_cce_dis,
  597. msdu_end->ext_wapi_pn_63_48,
  598. msdu_end->ext_wapi_pn_95_64,
  599. msdu_end->ext_wapi_pn_127_96,
  600. msdu_end->reported_mpdu_length,
  601. msdu_end->first_msdu,
  602. msdu_end->last_msdu,
  603. msdu_end->sa_idx_timeout,
  604. msdu_end->da_idx_timeout,
  605. msdu_end->msdu_limit_error,
  606. msdu_end->flow_idx_timeout,
  607. msdu_end->flow_idx_invalid,
  608. msdu_end->wifi_parser_error,
  609. msdu_end->amsdu_parser_error,
  610. msdu_end->sa_is_valid,
  611. msdu_end->da_is_valid,
  612. msdu_end->da_is_mcbc,
  613. msdu_end->l3_header_padding,
  614. msdu_end->ipv6_options_crc,
  615. msdu_end->tcp_seq_number,
  616. msdu_end->tcp_ack_number,
  617. msdu_end->tcp_flag,
  618. msdu_end->lro_eligible,
  619. msdu_end->window_size,
  620. msdu_end->da_offset,
  621. msdu_end->sa_offset,
  622. msdu_end->da_offset_valid,
  623. msdu_end->sa_offset_valid,
  624. msdu_end->rule_indication_31_0,
  625. msdu_end->rule_indication_63_32,
  626. msdu_end->sa_idx,
  627. msdu_end->da_idx,
  628. msdu_end->msdu_drop,
  629. msdu_end->reo_destination_indication,
  630. msdu_end->flow_idx,
  631. msdu_end->fse_metadata,
  632. msdu_end->cce_metadata,
  633. msdu_end->sa_sw_peer_id);
  634. }
  635. /*
  636. * Get tid from RX_MPDU_START
  637. */
  638. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  639. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  640. RX_MPDU_INFO_3_TID_OFFSET)), \
  641. RX_MPDU_INFO_3_TID_MASK, \
  642. RX_MPDU_INFO_3_TID_LSB))
  643. static uint32_t hal_rx_mpdu_start_tid_get_6290(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  646. struct rx_mpdu_start *mpdu_start =
  647. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  648. uint32_t tid;
  649. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  650. return tid;
  651. }
  652. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  653. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  654. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  655. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  656. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  657. /*
  658. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  659. * Interval from rx_msdu_start
  660. *
  661. * @buf: pointer to the start of RX PKT TLV header
  662. * Return: uint32_t(reception_type)
  663. */
  664. static uint32_t hal_rx_msdu_start_reception_type_get_6290(uint8_t *buf)
  665. {
  666. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  667. struct rx_msdu_start *msdu_start =
  668. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  669. uint32_t reception_type;
  670. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  671. return reception_type;
  672. }
  673. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  674. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  675. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  676. RX_MSDU_END_13_DA_IDX_MASK, \
  677. RX_MSDU_END_13_DA_IDX_LSB))
  678. /**
  679. * hal_rx_msdu_end_da_idx_get_6290: API to get da_idx
  680. * from rx_msdu_end TLV
  681. *
  682. * @ buf: pointer to the start of RX PKT TLV headers
  683. * Return: da index
  684. */
  685. static uint16_t hal_rx_msdu_end_da_idx_get_6290(uint8_t *buf)
  686. {
  687. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  688. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  689. uint16_t da_idx;
  690. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  691. return da_idx;
  692. }