hal_6290.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  106. #include "hal_6290_tx.h"
  107. #include "hal_6290_rx.h"
  108. #include <hal_generic_api.h>
  109. #include <hal_wbm.h>
  110. /**
  111. * hal_rx_get_rx_fragment_number_6290(): Function to retrieve rx fragment number
  112. *
  113. * @nbuf: Network buffer
  114. * Returns: rx fragment number
  115. */
  116. static
  117. uint8_t hal_rx_get_rx_fragment_number_6290(uint8_t *buf)
  118. {
  119. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  120. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  121. /* Return first 4 bits as fragment number */
  122. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  123. DOT11_SEQ_FRAG_MASK);
  124. }
  125. /**
  126. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  127. * from rx_msdu_end TLV
  128. *
  129. * @ buf: pointer to the start of RX PKT TLV headers
  130. * Return: da_is_mcbc
  131. */
  132. static inline uint8_t
  133. hal_rx_msdu_end_da_is_mcbc_get_6290(uint8_t *buf)
  134. {
  135. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  136. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  137. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  138. }
  139. /**
  140. * hal_rx_msdu_end_sa_is_valid_get_6290(): API to get_6290 the
  141. * sa_is_valid bit from rx_msdu_end TLV
  142. *
  143. * @ buf: pointer to the start of RX PKT TLV headers
  144. * Return: sa_is_valid bit
  145. */
  146. static uint8_t
  147. hal_rx_msdu_end_sa_is_valid_get_6290(uint8_t *buf)
  148. {
  149. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  150. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  151. uint8_t sa_is_valid;
  152. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  153. return sa_is_valid;
  154. }
  155. /**
  156. * hal_rx_msdu_end_sa_idx_get_6290(): API to get_6290 the
  157. * sa_idx from rx_msdu_end TLV
  158. *
  159. * @ buf: pointer to the start of RX PKT TLV headers
  160. * Return: sa_idx (SA AST index)
  161. */
  162. static
  163. uint16_t hal_rx_msdu_end_sa_idx_get_6290(uint8_t *buf)
  164. {
  165. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  166. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  167. uint16_t sa_idx;
  168. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  169. return sa_idx;
  170. }
  171. /**
  172. * hal_rx_desc_is_first_msdu_6290() - Check if first msdu
  173. *
  174. * @hal_soc_hdl: hal_soc handle
  175. * @hw_desc_addr: hardware descriptor address
  176. *
  177. * Return: 0 - success/ non-zero failure
  178. */
  179. static uint32_t hal_rx_desc_is_first_msdu_6290(void *hw_desc_addr)
  180. {
  181. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  182. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  183. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  184. }
  185. /**
  186. * hal_rx_msdu_end_l3_hdr_padding_get_6290(): API to get_6290 the
  187. * l3_header padding from rx_msdu_end TLV
  188. *
  189. * @ buf: pointer to the start of RX PKT TLV headers
  190. * Return: number of l3 header padding bytes
  191. */
  192. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6290(uint8_t *buf)
  193. {
  194. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  195. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  196. uint32_t l3_header_padding;
  197. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  198. return l3_header_padding;
  199. }
  200. /*
  201. * @ hal_rx_encryption_info_valid_6290: Returns encryption type.
  202. *
  203. * @ buf: rx_tlv_hdr of the received packet
  204. * @ Return: encryption type
  205. */
  206. static uint32_t hal_rx_encryption_info_valid_6290(uint8_t *buf)
  207. {
  208. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  209. struct rx_mpdu_start *mpdu_start =
  210. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  211. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  212. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  213. return encryption_info;
  214. }
  215. /*
  216. * hal_rx_print_pn_6290: Prints the PN of rx packet.
  217. * @buf: rx_tlv_hdr of the received packet
  218. *
  219. * Return: void
  220. */
  221. static void hal_rx_print_pn_6290(uint8_t *buf)
  222. {
  223. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  224. struct rx_mpdu_start *mpdu_start =
  225. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  226. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  227. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  228. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  229. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  230. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  231. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  232. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  233. }
  234. /**
  235. * hal_rx_msdu_end_first_msdu_get_6290: API to get first msdu status
  236. * from rx_msdu_end TLV
  237. *
  238. * @buf: pointer to the start of RX PKT TLV headers
  239. * Return: first_msdu
  240. */
  241. static uint8_t
  242. hal_rx_msdu_end_first_msdu_get_6290(uint8_t *buf)
  243. {
  244. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  245. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  246. uint8_t first_msdu;
  247. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  248. return first_msdu;
  249. }
  250. /**
  251. * hal_rx_msdu_end_da_is_valid_get_6290: API to check if da is valid
  252. * from rx_msdu_end TLV
  253. *
  254. * @ buf: pointer to the start of RX PKT TLV headers
  255. * Return: da_is_valid
  256. */
  257. static uint8_t hal_rx_msdu_end_da_is_valid_get_6290(uint8_t *buf)
  258. {
  259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  260. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  261. uint8_t da_is_valid;
  262. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  263. return da_is_valid;
  264. }
  265. /**
  266. * hal_rx_msdu_end_last_msdu_get_6290: API to get last msdu status
  267. * from rx_msdu_end TLV
  268. *
  269. * @ buf: pointer to the start of RX PKT TLV headers
  270. * Return: last_msdu
  271. */
  272. static uint8_t hal_rx_msdu_end_last_msdu_get_6290(uint8_t *buf)
  273. {
  274. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  275. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  276. uint8_t last_msdu;
  277. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  278. return last_msdu;
  279. }
  280. /*
  281. * hal_rx_get_mpdu_mac_ad4_valid_6290(): Retrieves if mpdu 4th addr is valid
  282. *
  283. * @nbuf: Network buffer
  284. * Returns: value of mpdu 4th address valid field
  285. */
  286. static bool hal_rx_get_mpdu_mac_ad4_valid_6290(uint8_t *buf)
  287. {
  288. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  289. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  290. bool ad4_valid = 0;
  291. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  292. return ad4_valid;
  293. }
  294. /**
  295. * hal_rx_mpdu_start_sw_peer_id_get_6290: Retrieve sw peer_id
  296. * @buf: network buffer
  297. *
  298. * Return: sw peer_id:
  299. */
  300. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6290(uint8_t *buf)
  301. {
  302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  303. struct rx_mpdu_start *mpdu_start =
  304. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  305. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  306. &mpdu_start->rx_mpdu_info_details);
  307. }
  308. /*
  309. * hal_rx_mpdu_get_to_ds_6290(): API to get the tods info
  310. * from rx_mpdu_start
  311. *
  312. * @buf: pointer to the start of RX PKT TLV header
  313. * Return: uint32_t(to_ds)
  314. */
  315. static uint32_t hal_rx_mpdu_get_to_ds_6290(uint8_t *buf)
  316. {
  317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  318. struct rx_mpdu_start *mpdu_start =
  319. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  320. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  321. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  322. }
  323. /*
  324. * hal_rx_mpdu_get_fr_ds_6290(): API to get the from ds info
  325. * from rx_mpdu_start
  326. *
  327. * @buf: pointer to the start of RX PKT TLV header
  328. * Return: uint32_t(fr_ds)
  329. */
  330. static uint32_t hal_rx_mpdu_get_fr_ds_6290(uint8_t *buf)
  331. {
  332. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  333. struct rx_mpdu_start *mpdu_start =
  334. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  335. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  336. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  337. }
  338. /*
  339. * hal_rx_get_mpdu_frame_control_valid_6290(): Retrieves mpdu frame
  340. * control valid
  341. *
  342. * @nbuf: Network buffer
  343. * Returns: value of frame control valid field
  344. */
  345. static uint8_t hal_rx_get_mpdu_frame_control_valid_6290(uint8_t *buf)
  346. {
  347. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  348. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  349. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  350. }
  351. /*
  352. * hal_rx_mpdu_get_addr1_6290(): API to check get address1 of the mpdu
  353. *
  354. * @buf: pointer to the start of RX PKT TLV headera
  355. * @mac_addr: pointer to mac address
  356. * Return: success/failure
  357. */
  358. static QDF_STATUS hal_rx_mpdu_get_addr1_6290(uint8_t *buf, uint8_t *mac_addr)
  359. {
  360. struct __attribute__((__packed__)) hal_addr1 {
  361. uint32_t ad1_31_0;
  362. uint16_t ad1_47_32;
  363. };
  364. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  365. struct rx_mpdu_start *mpdu_start =
  366. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  367. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  368. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  369. uint32_t mac_addr_ad1_valid;
  370. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  371. if (mac_addr_ad1_valid) {
  372. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  373. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  374. return QDF_STATUS_SUCCESS;
  375. }
  376. return QDF_STATUS_E_FAILURE;
  377. }
  378. /*
  379. * hal_rx_mpdu_get_addr2_6290(): API to check get address2 of the mpdu
  380. * in the packet
  381. *
  382. * @buf: pointer to the start of RX PKT TLV header
  383. * @mac_addr: pointer to mac address
  384. * Return: success/failure
  385. */
  386. static QDF_STATUS hal_rx_mpdu_get_addr2_6290(uint8_t *buf,
  387. uint8_t *mac_addr)
  388. {
  389. struct __attribute__((__packed__)) hal_addr2 {
  390. uint16_t ad2_15_0;
  391. uint32_t ad2_47_16;
  392. };
  393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  394. struct rx_mpdu_start *mpdu_start =
  395. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  396. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  397. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  398. uint32_t mac_addr_ad2_valid;
  399. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  400. if (mac_addr_ad2_valid) {
  401. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  402. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  403. return QDF_STATUS_SUCCESS;
  404. }
  405. return QDF_STATUS_E_FAILURE;
  406. }
  407. /*
  408. * hal_rx_mpdu_get_addr3_6290(): API to get address3 of the mpdu
  409. * in the packet
  410. *
  411. * @buf: pointer to the start of RX PKT TLV header
  412. * @mac_addr: pointer to mac address
  413. * Return: success/failure
  414. */
  415. static QDF_STATUS hal_rx_mpdu_get_addr3_6290(uint8_t *buf, uint8_t *mac_addr)
  416. {
  417. struct __attribute__((__packed__)) hal_addr3 {
  418. uint32_t ad3_31_0;
  419. uint16_t ad3_47_32;
  420. };
  421. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  422. struct rx_mpdu_start *mpdu_start =
  423. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  424. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  425. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  426. uint32_t mac_addr_ad3_valid;
  427. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  428. if (mac_addr_ad3_valid) {
  429. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  430. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  431. return QDF_STATUS_SUCCESS;
  432. }
  433. return QDF_STATUS_E_FAILURE;
  434. }
  435. /*
  436. * hal_rx_mpdu_get_addr4_6290(): API to get address4 of the mpdu
  437. * in the packet
  438. *
  439. * @buf: pointer to the start of RX PKT TLV header
  440. * @mac_addr: pointer to mac address
  441. * Return: success/failure
  442. */
  443. static QDF_STATUS hal_rx_mpdu_get_addr4_6290(uint8_t *buf, uint8_t *mac_addr)
  444. {
  445. struct __attribute__((__packed__)) hal_addr4 {
  446. uint32_t ad4_31_0;
  447. uint16_t ad4_47_32;
  448. };
  449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  450. struct rx_mpdu_start *mpdu_start =
  451. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  452. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  453. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  454. uint32_t mac_addr_ad4_valid;
  455. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  456. if (mac_addr_ad4_valid) {
  457. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  458. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  459. return QDF_STATUS_SUCCESS;
  460. }
  461. return QDF_STATUS_E_FAILURE;
  462. }
  463. /*
  464. * hal_rx_get_mpdu_sequence_control_valid_6290(): Get mpdu
  465. * sequence control valid
  466. *
  467. * @nbuf: Network buffer
  468. * Returns: value of sequence control valid field
  469. */
  470. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6290(uint8_t *buf)
  471. {
  472. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  473. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  474. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  475. }
  476. /**
  477. * hal_rx_is_unicast_6290: check packet is unicast frame or not.
  478. *
  479. * @ buf: pointer to rx pkt TLV.
  480. *
  481. * Return: true on unicast.
  482. */
  483. static bool hal_rx_is_unicast_6290(uint8_t *buf)
  484. {
  485. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  486. struct rx_mpdu_start *mpdu_start =
  487. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  488. uint32_t grp_id;
  489. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  490. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  491. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  492. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  493. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  494. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  495. }
  496. /**
  497. * hal_rx_tid_get_6290: get tid based on qos control valid.
  498. * @hal_soc_hdl: hal soc handle
  499. * @ buf: pointer to rx pkt TLV.
  500. *
  501. * Return: tid
  502. */
  503. static uint32_t hal_rx_tid_get_6290(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  504. {
  505. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  506. struct rx_mpdu_start *mpdu_start =
  507. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  508. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  509. uint8_t qos_control_valid =
  510. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  511. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  512. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  513. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  514. if (qos_control_valid)
  515. return hal_rx_mpdu_start_tid_get_6290(buf);
  516. return HAL_RX_NON_QOS_TID;
  517. }
  518. /**
  519. * hal_rx_hw_desc_get_ppduid_get_6290(): retrieve ppdu id
  520. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  521. * @rxdma_dst_ring_desc: Rx HW descriptor
  522. *
  523. * Return: ppdu id
  524. */
  525. static uint32_t hal_rx_hw_desc_get_ppduid_get_6290(void *rx_tlv_hdr,
  526. void *rxdma_dst_ring_desc)
  527. {
  528. struct rx_mpdu_info *rx_mpdu_info;
  529. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  530. rx_mpdu_info =
  531. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  532. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  533. }
  534. /**
  535. * hal_reo_status_get_header_6290 - Process reo desc info
  536. * @d - Pointer to reo descriptior
  537. * @b - tlv type info
  538. * @h1 - Pointer to hal_reo_status_header where info to be stored
  539. *
  540. * Return - none.
  541. *
  542. */
  543. static void hal_reo_status_get_header_6290(uint32_t *d, int b, void *h1)
  544. {
  545. uint32_t val1 = 0;
  546. struct hal_reo_status_header *h =
  547. (struct hal_reo_status_header *)h1;
  548. switch (b) {
  549. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  550. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  551. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  552. break;
  553. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  554. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  555. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  556. break;
  557. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  558. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  559. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  560. break;
  561. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  562. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  563. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  564. break;
  565. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  566. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  567. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  568. break;
  569. case HAL_REO_DESC_THRES_STATUS_TLV:
  570. val1 =
  571. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  572. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  573. break;
  574. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  575. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  576. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  577. break;
  578. default:
  579. qdf_nofl_err("ERROR: Unknown tlv\n");
  580. break;
  581. }
  582. h->cmd_num =
  583. HAL_GET_FIELD(
  584. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  585. val1);
  586. h->exec_time =
  587. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  588. CMD_EXECUTION_TIME, val1);
  589. h->status =
  590. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  591. REO_CMD_EXECUTION_STATUS, val1);
  592. switch (b) {
  593. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  594. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  595. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  596. break;
  597. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  598. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  599. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  600. break;
  601. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  602. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  603. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  604. break;
  605. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  606. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  607. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  608. break;
  609. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  610. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  611. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  612. break;
  613. case HAL_REO_DESC_THRES_STATUS_TLV:
  614. val1 =
  615. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  616. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  617. break;
  618. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  619. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  620. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  621. break;
  622. default:
  623. qdf_nofl_err("ERROR: Unknown tlv\n");
  624. break;
  625. }
  626. h->tstamp =
  627. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  628. }
  629. /**
  630. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290():
  631. * Retrieve qos control valid bit from the tlv.
  632. * @buf: pointer to rx pkt TLV.
  633. *
  634. * Return: qos control value.
  635. */
  636. static inline uint32_t
  637. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290(uint8_t *buf)
  638. {
  639. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  640. struct rx_mpdu_start *mpdu_start =
  641. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  642. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  643. &mpdu_start->rx_mpdu_info_details);
  644. }
  645. /**
  646. * hal_rx_msdu_end_sa_sw_peer_id_get_6290(): API to get the
  647. * sa_sw_peer_id from rx_msdu_end TLV
  648. * @buf: pointer to the start of RX PKT TLV headers
  649. *
  650. * Return: sa_sw_peer_id index
  651. */
  652. static inline uint32_t
  653. hal_rx_msdu_end_sa_sw_peer_id_get_6290(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  657. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  658. }
  659. /**
  660. * hal_tx_desc_set_mesh_en_6290 - Set mesh_enable flag in Tx descriptor
  661. * @desc: Handle to Tx Descriptor
  662. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  663. * enabling the interpretation of the 'Mesh Control Present' bit
  664. * (bit 8) of QoS Control (otherwise this bit is ignored),
  665. * For native WiFi frames, this indicates that a 'Mesh Control' field
  666. * is present between the header and the LLC.
  667. *
  668. * Return: void
  669. */
  670. static inline
  671. void hal_tx_desc_set_mesh_en_6290(void *desc, uint8_t en)
  672. {
  673. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  674. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  675. }
  676. static
  677. void *hal_rx_msdu0_buffer_addr_lsb_6290(void *link_desc_va)
  678. {
  679. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  680. }
  681. static
  682. void *hal_rx_msdu_desc_info_ptr_get_6290(void *msdu0)
  683. {
  684. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  685. }
  686. static
  687. void *hal_ent_mpdu_desc_info_6290(void *ent_ring_desc)
  688. {
  689. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  690. }
  691. static
  692. void *hal_dst_mpdu_desc_info_6290(void *dst_ring_desc)
  693. {
  694. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  695. }
  696. static
  697. uint8_t hal_rx_get_fc_valid_6290(uint8_t *buf)
  698. {
  699. return HAL_RX_GET_FC_VALID(buf);
  700. }
  701. static uint8_t hal_rx_get_to_ds_flag_6290(uint8_t *buf)
  702. {
  703. return HAL_RX_GET_TO_DS_FLAG(buf);
  704. }
  705. static uint8_t hal_rx_get_mac_addr2_valid_6290(uint8_t *buf)
  706. {
  707. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  708. }
  709. static uint8_t hal_rx_get_filter_category_6290(uint8_t *buf)
  710. {
  711. return HAL_RX_GET_FILTER_CATEGORY(buf);
  712. }
  713. static uint32_t
  714. hal_rx_get_ppdu_id_6290(uint8_t *buf)
  715. {
  716. return HAL_RX_GET_PPDU_ID(buf);
  717. }
  718. /**
  719. * hal_reo_config_6290(): Set reo config parameters
  720. * @soc: hal soc handle
  721. * @reg_val: value to be set
  722. * @reo_params: reo parameters
  723. *
  724. * Return: void
  725. */
  726. static
  727. void hal_reo_config_6290(struct hal_soc *soc,
  728. uint32_t reg_val,
  729. struct hal_reo_params *reo_params)
  730. {
  731. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  732. }
  733. /**
  734. * hal_rx_msdu_desc_info_get_ptr_6290() - Get msdu desc info ptr
  735. * @msdu_details_ptr - Pointer to msdu_details_ptr
  736. *
  737. * Return - Pointer to rx_msdu_desc_info structure.
  738. *
  739. */
  740. static void *hal_rx_msdu_desc_info_get_ptr_6290(void *msdu_details_ptr)
  741. {
  742. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  743. }
  744. /**
  745. * hal_rx_link_desc_msdu0_ptr_6290 - Get pointer to rx_msdu details
  746. * @link_desc - Pointer to link desc
  747. *
  748. * Return - Pointer to rx_msdu_details structure
  749. *
  750. */
  751. static void *hal_rx_link_desc_msdu0_ptr_6290(void *link_desc)
  752. {
  753. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  754. }
  755. /**
  756. * hal_rx_msdu_flow_idx_get_6290: API to get flow index
  757. * from rx_msdu_end TLV
  758. * @buf: pointer to the start of RX PKT TLV headers
  759. *
  760. * Return: flow index value from MSDU END TLV
  761. */
  762. static inline uint32_t hal_rx_msdu_flow_idx_get_6290(uint8_t *buf)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  766. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  767. }
  768. /**
  769. * hal_rx_msdu_flow_idx_invalid_6290: API to get flow index invalid
  770. * from rx_msdu_end TLV
  771. * @buf: pointer to the start of RX PKT TLV headers
  772. *
  773. * Return: flow index invalid value from MSDU END TLV
  774. */
  775. static bool hal_rx_msdu_flow_idx_invalid_6290(uint8_t *buf)
  776. {
  777. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  778. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  779. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  780. }
  781. /**
  782. * hal_rx_msdu_flow_idx_timeout_6290: API to get flow index timeout
  783. * from rx_msdu_end TLV
  784. * @buf: pointer to the start of RX PKT TLV headers
  785. *
  786. * Return: flow index timeout value from MSDU END TLV
  787. */
  788. static bool hal_rx_msdu_flow_idx_timeout_6290(uint8_t *buf)
  789. {
  790. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  791. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  792. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  793. }
  794. /**
  795. * hal_rx_msdu_fse_metadata_get_6290: API to get FSE metadata
  796. * from rx_msdu_end TLV
  797. * @buf: pointer to the start of RX PKT TLV headers
  798. *
  799. * Return: fse metadata value from MSDU END TLV
  800. */
  801. static uint32_t hal_rx_msdu_fse_metadata_get_6290(uint8_t *buf)
  802. {
  803. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  804. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  805. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  806. }
  807. /**
  808. * hal_rx_msdu_cce_metadata_get_6290: API to get CCE metadata
  809. * from rx_msdu_end TLV
  810. * @buf: pointer to the start of RX PKT TLV headers
  811. *
  812. * Return: cce_metadata
  813. */
  814. static uint16_t
  815. hal_rx_msdu_cce_metadata_get_6290(uint8_t *buf)
  816. {
  817. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  818. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  819. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  820. }
  821. /**
  822. * hal_rx_msdu_get_flow_params_6290: API to get flow index, flow index invalid
  823. * and flow index timeout from rx_msdu_end TLV
  824. * @buf: pointer to the start of RX PKT TLV headers
  825. * @flow_invalid: pointer to return value of flow_idx_valid
  826. * @flow_timeout: pointer to return value of flow_idx_timeout
  827. * @flow_index: pointer to return value of flow_idx
  828. *
  829. * Return: none
  830. */
  831. static inline void
  832. hal_rx_msdu_get_flow_params_6290(uint8_t *buf,
  833. bool *flow_invalid,
  834. bool *flow_timeout,
  835. uint32_t *flow_index)
  836. {
  837. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  838. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  839. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  840. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  841. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  842. }
  843. /**
  844. * hal_rx_tlv_get_tcp_chksum_6290() - API to get tcp checksum
  845. * @buf: rx_tlv_hdr
  846. *
  847. * Return: tcp checksum
  848. */
  849. static uint16_t
  850. hal_rx_tlv_get_tcp_chksum_6290(uint8_t *buf)
  851. {
  852. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  853. }
  854. /**
  855. * hal_rx_get_rx_sequence_6290(): Function to retrieve rx sequence number
  856. * @nbuf: Network buffer
  857. *
  858. * Return: rx sequence number
  859. */
  860. static
  861. uint16_t hal_rx_get_rx_sequence_6290(uint8_t *buf)
  862. {
  863. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  864. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  865. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  866. }
  867. /**
  868. * hal_get_window_address_6290(): Function to get hp/tp address
  869. * @hal_soc: Pointer to hal_soc
  870. * @addr: address offset of register
  871. *
  872. * Return: modified address offset of register
  873. */
  874. static inline qdf_iomem_t hal_get_window_address_6290(struct hal_soc *hal_soc,
  875. qdf_iomem_t addr)
  876. {
  877. return addr;
  878. }
  879. struct hal_hw_txrx_ops qca6290_hal_hw_txrx_ops = {
  880. /* init and setup */
  881. hal_srng_dst_hw_init_generic,
  882. hal_srng_src_hw_init_generic,
  883. hal_get_hw_hptp_generic,
  884. hal_reo_setup_generic,
  885. hal_setup_link_idle_list_generic,
  886. hal_get_window_address_6290,
  887. /* tx */
  888. hal_tx_desc_set_dscp_tid_table_id_6290,
  889. hal_tx_set_dscp_tid_map_6290,
  890. hal_tx_update_dscp_tid_6290,
  891. hal_tx_desc_set_lmac_id_6290,
  892. hal_tx_desc_set_buf_addr_generic,
  893. hal_tx_desc_set_search_type_generic,
  894. hal_tx_desc_set_search_index_generic,
  895. hal_tx_desc_set_cache_set_num_generic,
  896. hal_tx_comp_get_status_generic,
  897. hal_tx_comp_get_release_reason_generic,
  898. hal_get_wbm_internal_error_generic,
  899. hal_tx_desc_set_mesh_en_6290,
  900. hal_tx_init_cmd_credit_ring_6290,
  901. /* rx */
  902. hal_rx_msdu_start_nss_get_6290,
  903. hal_rx_mon_hw_desc_get_mpdu_status_6290,
  904. hal_rx_get_tlv_6290,
  905. hal_rx_proc_phyrx_other_receive_info_tlv_6290,
  906. hal_rx_dump_msdu_start_tlv_6290,
  907. hal_rx_dump_msdu_end_tlv_6290,
  908. hal_get_link_desc_size_6290,
  909. hal_rx_mpdu_start_tid_get_6290,
  910. hal_rx_msdu_start_reception_type_get_6290,
  911. hal_rx_msdu_end_da_idx_get_6290,
  912. hal_rx_msdu_desc_info_get_ptr_6290,
  913. hal_rx_link_desc_msdu0_ptr_6290,
  914. hal_reo_status_get_header_6290,
  915. hal_rx_status_get_tlv_info_generic,
  916. hal_rx_wbm_err_info_get_generic,
  917. hal_rx_dump_mpdu_start_tlv_generic,
  918. hal_tx_set_pcp_tid_map_generic,
  919. hal_tx_update_pcp_tid_generic,
  920. hal_tx_update_tidmap_prty_generic,
  921. hal_rx_get_rx_fragment_number_6290,
  922. hal_rx_msdu_end_da_is_mcbc_get_6290,
  923. hal_rx_msdu_end_sa_is_valid_get_6290,
  924. hal_rx_msdu_end_sa_idx_get_6290,
  925. hal_rx_desc_is_first_msdu_6290,
  926. hal_rx_msdu_end_l3_hdr_padding_get_6290,
  927. hal_rx_encryption_info_valid_6290,
  928. hal_rx_print_pn_6290,
  929. hal_rx_msdu_end_first_msdu_get_6290,
  930. hal_rx_msdu_end_da_is_valid_get_6290,
  931. hal_rx_msdu_end_last_msdu_get_6290,
  932. hal_rx_get_mpdu_mac_ad4_valid_6290,
  933. hal_rx_mpdu_start_sw_peer_id_get_6290,
  934. hal_rx_mpdu_get_to_ds_6290,
  935. hal_rx_mpdu_get_fr_ds_6290,
  936. hal_rx_get_mpdu_frame_control_valid_6290,
  937. hal_rx_mpdu_get_addr1_6290,
  938. hal_rx_mpdu_get_addr2_6290,
  939. hal_rx_mpdu_get_addr3_6290,
  940. hal_rx_mpdu_get_addr4_6290,
  941. hal_rx_get_mpdu_sequence_control_valid_6290,
  942. hal_rx_is_unicast_6290,
  943. hal_rx_tid_get_6290,
  944. hal_rx_hw_desc_get_ppduid_get_6290,
  945. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290,
  946. hal_rx_msdu_end_sa_sw_peer_id_get_6290,
  947. hal_rx_msdu0_buffer_addr_lsb_6290,
  948. hal_rx_msdu_desc_info_ptr_get_6290,
  949. hal_ent_mpdu_desc_info_6290,
  950. hal_dst_mpdu_desc_info_6290,
  951. hal_rx_get_fc_valid_6290,
  952. hal_rx_get_to_ds_flag_6290,
  953. hal_rx_get_mac_addr2_valid_6290,
  954. hal_rx_get_filter_category_6290,
  955. hal_rx_get_ppdu_id_6290,
  956. hal_reo_config_6290,
  957. hal_rx_msdu_flow_idx_get_6290,
  958. hal_rx_msdu_flow_idx_invalid_6290,
  959. hal_rx_msdu_flow_idx_timeout_6290,
  960. hal_rx_msdu_fse_metadata_get_6290,
  961. hal_rx_msdu_cce_metadata_get_6290,
  962. hal_rx_msdu_get_flow_params_6290,
  963. hal_rx_tlv_get_tcp_chksum_6290,
  964. hal_rx_get_rx_sequence_6290,
  965. NULL,
  966. NULL,
  967. /* rx - msdu end fast path info fields */
  968. hal_rx_msdu_packet_metadata_get_generic,
  969. NULL,
  970. NULL,
  971. NULL,
  972. NULL,
  973. NULL,
  974. NULL,
  975. };
  976. struct hal_hw_srng_config hw_srng_table_6290[] = {
  977. /* TODO: max_rings can populated by querying HW capabilities */
  978. { /* REO_DST */
  979. .start_ring_id = HAL_SRNG_REO2SW1,
  980. .max_rings = 4,
  981. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  982. .lmac_ring = FALSE,
  983. .ring_dir = HAL_SRNG_DST_RING,
  984. .reg_start = {
  985. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  986. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  987. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  988. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  989. },
  990. .reg_size = {
  991. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  992. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  993. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  994. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  995. },
  996. .max_size = HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  997. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  998. },
  999. { /* REO_EXCEPTION */
  1000. /* Designating REO2TCL ring as exception ring. This ring is
  1001. * similar to other REO2SW rings though it is named as REO2TCL.
  1002. * Any of theREO2SW rings can be used as exception ring.
  1003. */
  1004. .start_ring_id = HAL_SRNG_REO2TCL,
  1005. .max_rings = 1,
  1006. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1007. .lmac_ring = FALSE,
  1008. .ring_dir = HAL_SRNG_DST_RING,
  1009. .reg_start = {
  1010. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1011. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1012. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1013. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1014. },
  1015. /* Single ring - provide ring size if multiple rings of this
  1016. * type are supported
  1017. */
  1018. .reg_size = {},
  1019. .max_size = HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1020. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1021. },
  1022. { /* REO_REINJECT */
  1023. .start_ring_id = HAL_SRNG_SW2REO,
  1024. .max_rings = 1,
  1025. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1026. .lmac_ring = FALSE,
  1027. .ring_dir = HAL_SRNG_SRC_RING,
  1028. .reg_start = {
  1029. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1030. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1031. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1032. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1033. },
  1034. /* Single ring - provide ring size if multiple rings of this
  1035. * type are supported
  1036. */
  1037. .reg_size = {},
  1038. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1039. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1040. },
  1041. { /* REO_CMD */
  1042. .start_ring_id = HAL_SRNG_REO_CMD,
  1043. .max_rings = 1,
  1044. .entry_size = (sizeof(struct tlv_32_hdr) +
  1045. sizeof(struct reo_get_queue_stats)) >> 2,
  1046. .lmac_ring = FALSE,
  1047. .ring_dir = HAL_SRNG_SRC_RING,
  1048. .reg_start = {
  1049. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1050. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1051. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1052. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1053. },
  1054. /* Single ring - provide ring size if multiple rings of this
  1055. * type are supported
  1056. */
  1057. .reg_size = {},
  1058. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1059. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1060. },
  1061. { /* REO_STATUS */
  1062. .start_ring_id = HAL_SRNG_REO_STATUS,
  1063. .max_rings = 1,
  1064. .entry_size = (sizeof(struct tlv_32_hdr) +
  1065. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1066. .lmac_ring = FALSE,
  1067. .ring_dir = HAL_SRNG_DST_RING,
  1068. .reg_start = {
  1069. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1070. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1071. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1072. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1073. },
  1074. /* Single ring - provide ring size if multiple rings of this
  1075. * type are supported
  1076. */
  1077. .reg_size = {},
  1078. .max_size =
  1079. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1080. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1081. },
  1082. { /* TCL_DATA */
  1083. .start_ring_id = HAL_SRNG_SW2TCL1,
  1084. .max_rings = 3,
  1085. .entry_size = (sizeof(struct tlv_32_hdr) +
  1086. sizeof(struct tcl_data_cmd)) >> 2,
  1087. .lmac_ring = FALSE,
  1088. .ring_dir = HAL_SRNG_SRC_RING,
  1089. .reg_start = {
  1090. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1091. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1092. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1093. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1094. },
  1095. .reg_size = {
  1096. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1097. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1098. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1099. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1100. },
  1101. .max_size = HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1102. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1103. },
  1104. { /* TCL_CMD */
  1105. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1106. .max_rings = 1,
  1107. .entry_size = (sizeof(struct tlv_32_hdr) +
  1108. sizeof(struct tcl_gse_cmd)) >> 2,
  1109. .lmac_ring = FALSE,
  1110. .ring_dir = HAL_SRNG_SRC_RING,
  1111. .reg_start = {
  1112. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1113. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1114. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1115. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1116. },
  1117. /* Single ring - provide ring size if multiple rings of this
  1118. * type are supported
  1119. */
  1120. .reg_size = {},
  1121. .max_size =
  1122. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1123. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1124. },
  1125. { /* TCL_STATUS */
  1126. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1127. .max_rings = 1,
  1128. .entry_size = (sizeof(struct tlv_32_hdr) +
  1129. sizeof(struct tcl_status_ring)) >> 2,
  1130. .lmac_ring = FALSE,
  1131. .ring_dir = HAL_SRNG_DST_RING,
  1132. .reg_start = {
  1133. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1134. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1135. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1136. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1137. },
  1138. /* Single ring - provide ring size if multiple rings of this
  1139. * type are supported
  1140. */
  1141. .reg_size = {},
  1142. .max_size =
  1143. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1144. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1145. },
  1146. { /* CE_SRC */
  1147. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1148. .max_rings = 12,
  1149. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1150. .lmac_ring = FALSE,
  1151. .ring_dir = HAL_SRNG_SRC_RING,
  1152. .reg_start = {
  1153. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1154. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1155. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1156. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1157. },
  1158. .reg_size = {
  1159. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1160. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1161. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1162. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1163. },
  1164. .max_size =
  1165. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1166. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1167. },
  1168. { /* CE_DST */
  1169. .start_ring_id = HAL_SRNG_CE_0_DST,
  1170. .max_rings = 12,
  1171. .entry_size = 8 >> 2,
  1172. /*TODO: entry_size above should actually be
  1173. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1174. * of struct ce_dst_desc in HW header files
  1175. */
  1176. .lmac_ring = FALSE,
  1177. .ring_dir = HAL_SRNG_SRC_RING,
  1178. .reg_start = {
  1179. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1180. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1181. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1182. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1183. },
  1184. .reg_size = {
  1185. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1186. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1187. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1188. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1189. },
  1190. .max_size =
  1191. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1192. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1193. },
  1194. { /* CE_DST_STATUS */
  1195. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1196. .max_rings = 12,
  1197. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1198. .lmac_ring = FALSE,
  1199. .ring_dir = HAL_SRNG_DST_RING,
  1200. .reg_start = {
  1201. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1202. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1203. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1204. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1205. },
  1206. /* TODO: check destination status ring registers */
  1207. .reg_size = {
  1208. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1209. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1210. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1211. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1212. },
  1213. .max_size =
  1214. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1215. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1216. },
  1217. { /* WBM_IDLE_LINK */
  1218. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1219. .max_rings = 1,
  1220. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1221. .lmac_ring = FALSE,
  1222. .ring_dir = HAL_SRNG_SRC_RING,
  1223. .reg_start = {
  1224. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1225. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1226. },
  1227. /* Single ring - provide ring size if multiple rings of this
  1228. * type are supported
  1229. */
  1230. .reg_size = {},
  1231. .max_size =
  1232. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1233. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1234. },
  1235. { /* SW2WBM_RELEASE */
  1236. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1237. .max_rings = 1,
  1238. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1239. .lmac_ring = FALSE,
  1240. .ring_dir = HAL_SRNG_SRC_RING,
  1241. .reg_start = {
  1242. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1243. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1244. },
  1245. /* Single ring - provide ring size if multiple rings of this
  1246. * type are supported
  1247. */
  1248. .reg_size = {},
  1249. .max_size =
  1250. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1251. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1252. },
  1253. { /* WBM2SW_RELEASE */
  1254. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1255. .max_rings = 4,
  1256. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1257. .lmac_ring = FALSE,
  1258. .ring_dir = HAL_SRNG_DST_RING,
  1259. .reg_start = {
  1260. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1261. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1262. },
  1263. .reg_size = {
  1264. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1265. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1266. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1267. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1268. },
  1269. .max_size =
  1270. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1271. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1272. },
  1273. { /* RXDMA_BUF */
  1274. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1275. #ifdef IPA_OFFLOAD
  1276. .max_rings = 3,
  1277. #else
  1278. .max_rings = 2,
  1279. #endif
  1280. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1281. .lmac_ring = TRUE,
  1282. .ring_dir = HAL_SRNG_SRC_RING,
  1283. /* reg_start is not set because LMAC rings are not accessed
  1284. * from host
  1285. */
  1286. .reg_start = {},
  1287. .reg_size = {},
  1288. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1289. },
  1290. { /* RXDMA_DST */
  1291. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1292. .max_rings = 1,
  1293. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1294. .lmac_ring = TRUE,
  1295. .ring_dir = HAL_SRNG_DST_RING,
  1296. /* reg_start is not set because LMAC rings are not accessed
  1297. * from host
  1298. */
  1299. .reg_start = {},
  1300. .reg_size = {},
  1301. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1302. },
  1303. { /* RXDMA_MONITOR_BUF */
  1304. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1305. .max_rings = 1,
  1306. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1307. .lmac_ring = TRUE,
  1308. .ring_dir = HAL_SRNG_SRC_RING,
  1309. /* reg_start is not set because LMAC rings are not accessed
  1310. * from host
  1311. */
  1312. .reg_start = {},
  1313. .reg_size = {},
  1314. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1315. },
  1316. { /* RXDMA_MONITOR_STATUS */
  1317. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1318. .max_rings = 1,
  1319. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1320. .lmac_ring = TRUE,
  1321. .ring_dir = HAL_SRNG_SRC_RING,
  1322. /* reg_start is not set because LMAC rings are not accessed
  1323. * from host
  1324. */
  1325. .reg_start = {},
  1326. .reg_size = {},
  1327. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1328. },
  1329. { /* RXDMA_MONITOR_DST */
  1330. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1331. .max_rings = 1,
  1332. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1333. .lmac_ring = TRUE,
  1334. .ring_dir = HAL_SRNG_DST_RING,
  1335. /* reg_start is not set because LMAC rings are not accessed
  1336. * from host
  1337. */
  1338. .reg_start = {},
  1339. .reg_size = {},
  1340. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1341. },
  1342. { /* RXDMA_MONITOR_DESC */
  1343. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1344. .max_rings = 1,
  1345. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1346. .lmac_ring = TRUE,
  1347. .ring_dir = HAL_SRNG_SRC_RING,
  1348. /* reg_start is not set because LMAC rings are not accessed
  1349. * from host
  1350. */
  1351. .reg_start = {},
  1352. .reg_size = {},
  1353. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1354. },
  1355. { /* DIR_BUF_RX_DMA_SRC */
  1356. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1357. .max_rings = 1,
  1358. .entry_size = 2,
  1359. .lmac_ring = TRUE,
  1360. .ring_dir = HAL_SRNG_SRC_RING,
  1361. /* reg_start is not set because LMAC rings are not accessed
  1362. * from host
  1363. */
  1364. .reg_start = {},
  1365. .reg_size = {},
  1366. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1367. },
  1368. #ifdef WLAN_FEATURE_CIF_CFR
  1369. { /* WIFI_POS_SRC */
  1370. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1371. .max_rings = 1,
  1372. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1373. .lmac_ring = TRUE,
  1374. .ring_dir = HAL_SRNG_SRC_RING,
  1375. /* reg_start is not set because LMAC rings are not accessed
  1376. * from host
  1377. */
  1378. .reg_start = {},
  1379. .reg_size = {},
  1380. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1381. },
  1382. #endif
  1383. };
  1384. int32_t hal_hw_reg_offset_qca6290[] = {
  1385. /* dst */
  1386. REG_OFFSET(DST, HP),
  1387. REG_OFFSET(DST, TP),
  1388. REG_OFFSET(DST, ID),
  1389. REG_OFFSET(DST, MISC),
  1390. REG_OFFSET(DST, HP_ADDR_LSB),
  1391. REG_OFFSET(DST, HP_ADDR_MSB),
  1392. REG_OFFSET(DST, MSI1_BASE_LSB),
  1393. REG_OFFSET(DST, MSI1_BASE_MSB),
  1394. REG_OFFSET(DST, MSI1_DATA),
  1395. REG_OFFSET(DST, BASE_LSB),
  1396. REG_OFFSET(DST, BASE_MSB),
  1397. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1398. /* src */
  1399. REG_OFFSET(SRC, HP),
  1400. REG_OFFSET(SRC, TP),
  1401. REG_OFFSET(SRC, ID),
  1402. REG_OFFSET(SRC, MISC),
  1403. REG_OFFSET(SRC, TP_ADDR_LSB),
  1404. REG_OFFSET(SRC, TP_ADDR_MSB),
  1405. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1406. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1407. REG_OFFSET(SRC, MSI1_DATA),
  1408. REG_OFFSET(SRC, BASE_LSB),
  1409. REG_OFFSET(SRC, BASE_MSB),
  1410. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1411. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1412. };
  1413. /**
  1414. * hal_qca6290_attach() - Attach 6290 target specific hal_soc ops,
  1415. * offset and srng table
  1416. */
  1417. void hal_qca6290_attach(struct hal_soc *hal_soc)
  1418. {
  1419. hal_soc->hw_srng_table = hw_srng_table_6290;
  1420. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6290;
  1421. hal_soc->ops = &qca6290_hal_hw_txrx_ops;
  1422. }