hal_5018_rx.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  19. ((uint8_t *)(link_desc_va) + \
  20. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET)
  21. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  22. ((uint8_t *)(msdu0) + \
  23. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)
  24. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  25. ((uint8_t *)(ent_ring_desc) + \
  26. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  27. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  28. ((uint8_t *)(dst_ring_desc) + \
  29. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  30. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  31. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  32. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  33. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  34. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  35. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  36. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  37. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  38. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  39. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  40. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  41. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  42. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  43. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  44. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  45. do { \
  46. reg_val &= \
  47. ~(HWIO_REO_R0_GENERAL_ENABLE_SOFT_REORDER_DEST_RING_BMSK |\
  48. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  49. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  50. reg_val |= \
  51. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  52. SOFT_REORDER_DEST_RING, \
  53. (reo_params)->frag_dst_ring) | \
  54. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  55. AGING_LIST_ENABLE, 1) |\
  56. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  57. AGING_FLUSH_ENABLE, 1);\
  58. HAL_REG_WRITE((soc), \
  59. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  60. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  61. (reg_val)); \
  62. } while (0)
  63. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  64. ((struct rx_msdu_desc_info *) \
  65. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  66. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  67. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  68. ((struct rx_msdu_details *) \
  69. _OFFSET_TO_BYTE_PTR((link_desc),\
  70. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  71. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  72. (_HAL_MS( \
  73. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  74. msdu_end_tlv.rx_msdu_end), \
  75. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  76. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  77. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  78. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  79. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  80. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  81. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  82. RX_MSDU_END_10_FIRST_MSDU_LSB))
  83. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  84. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  85. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  86. RX_MSDU_END_10_LAST_MSDU_MASK, \
  87. RX_MSDU_END_10_LAST_MSDU_LSB))
  88. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  89. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  90. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  91. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  92. RX_MSDU_END_10_SA_IS_VALID_LSB))
  93. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  94. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  95. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  96. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  97. RX_MSDU_END_10_DA_IS_VALID_LSB))
  98. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  99. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  100. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  101. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  102. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  103. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  104. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  105. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  106. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  107. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  108. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  109. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  110. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  111. RX_MSDU_END_11_SA_IDX_MASK, \
  112. RX_MSDU_END_11_SA_IDX_LSB))
  113. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  114. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  115. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  116. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  117. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  118. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  119. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  120. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  121. RX_MSDU_END_14_CCE_METADATA_MASK, \
  122. RX_MSDU_END_14_CCE_METADATA_LSB))
  123. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  124. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  125. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  126. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  127. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  128. #define HAL_RX_MPDU_SW_FRAME_GROUP_ID_GET(_rx_mpdu_info) \
  129. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  130. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)), \
  131. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK, \
  132. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB)) \
  133. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  134. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  135. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  136. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  137. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  138. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  139. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  140. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  141. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  142. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  143. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  144. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  145. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  146. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  147. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  148. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  149. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  150. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  151. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  152. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  153. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  155. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  156. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  157. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  158. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  160. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  161. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  162. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  163. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  164. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  165. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  166. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  167. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  168. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  169. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  170. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  171. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  172. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  173. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  175. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  176. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  177. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  178. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  180. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  181. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  182. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  183. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  185. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  186. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  187. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  188. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  190. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  191. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  192. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  193. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  195. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  196. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  197. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  198. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  199. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  200. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  201. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  202. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  203. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  204. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  205. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  206. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  207. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  208. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  209. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  210. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  211. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  212. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  213. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  214. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  215. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  216. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  217. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  218. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  219. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  220. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  221. RX_MPDU_INFO_11_FR_DS_MASK, \
  222. RX_MPDU_INFO_11_FR_DS_LSB))
  223. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  224. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  225. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  226. RX_MPDU_INFO_11_TO_DS_MASK, \
  227. RX_MPDU_INFO_11_TO_DS_LSB))
  228. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  229. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  230. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  231. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  232. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  233. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  234. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  235. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  236. RX_MPDU_INFO_3_PN_31_0_MASK, \
  237. RX_MPDU_INFO_3_PN_31_0_LSB))
  238. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  239. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  240. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  241. RX_MPDU_INFO_4_PN_63_32_MASK, \
  242. RX_MPDU_INFO_4_PN_63_32_LSB))
  243. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  244. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  245. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  246. RX_MPDU_INFO_5_PN_95_64_MASK, \
  247. RX_MPDU_INFO_5_PN_95_64_LSB))
  248. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  249. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  250. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  251. RX_MPDU_INFO_6_PN_127_96_MASK, \
  252. RX_MPDU_INFO_6_PN_127_96_LSB))
  253. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  254. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  255. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  256. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  257. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  258. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  260. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  261. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  262. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  263. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  264. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  265. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  266. RX_MSDU_END_12_FLOW_IDX_MASK, \
  267. RX_MSDU_END_12_FLOW_IDX_LSB))
  268. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  269. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  270. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  271. RX_MSDU_END_13_FSE_METADATA_MASK, \
  272. RX_MSDU_END_13_FSE_METADATA_LSB))
  273. #define HAL_RX_MPDU_GET_PHY_PPDU_ID(_rx_mpdu_info) \
  274. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  275. RX_MPDU_INFO_9_PHY_PPDU_ID_OFFSET)), \
  276. RX_MPDU_INFO_9_PHY_PPDU_ID_MASK, \
  277. RX_MPDU_INFO_9_PHY_PPDU_ID_LSB)) \
  278. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  279. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  280. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  281. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  282. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  283. #ifdef GET_MSDU_AGGREGATION
  284. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  285. {\
  286. struct rx_msdu_end *rx_msdu_end;\
  287. bool first_msdu, last_msdu; \
  288. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  289. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, FIRST_MSDU);\
  290. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, LAST_MSDU);\
  291. if (first_msdu && last_msdu)\
  292. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  293. else\
  294. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  295. } \
  296. #else
  297. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  298. #endif
  299. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  300. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  301. RX_MPDU_INFO_7_TID_OFFSET)), \
  302. RX_MPDU_INFO_7_TID_MASK, \
  303. RX_MPDU_INFO_7_TID_LSB))
  304. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  305. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  306. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  307. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  308. RX_MSDU_START_5_RECEPTION_TYPE_LSB))