dp_ctrl.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct dp_pll *pll;
  54. struct completion idle_comp;
  55. struct completion video_comp;
  56. bool orientation;
  57. bool power_on;
  58. bool mst_mode;
  59. bool fec_mode;
  60. bool dsc_mode;
  61. bool sim_mode;
  62. atomic_t aborted;
  63. u8 initial_lane_count;
  64. u8 initial_bw_code;
  65. u32 vic;
  66. u32 stream_count;
  67. u32 training_2_pattern;
  68. struct dp_mst_channel_info mst_ch_info;
  69. };
  70. enum notification_status {
  71. NOTIFY_UNKNOWN,
  72. NOTIFY_CONNECT,
  73. NOTIFY_DISCONNECT,
  74. NOTIFY_CONNECT_IRQ_HPD,
  75. NOTIFY_DISCONNECT_IRQ_HPD,
  76. };
  77. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  78. {
  79. complete(&ctrl->idle_comp);
  80. }
  81. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  82. {
  83. complete(&ctrl->video_comp);
  84. }
  85. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  86. {
  87. struct dp_ctrl_private *ctrl;
  88. if (!dp_ctrl) {
  89. DP_ERR("Invalid input data\n");
  90. return;
  91. }
  92. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  93. atomic_set(&ctrl->aborted, abort);
  94. }
  95. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  96. {
  97. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  98. }
  99. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  100. enum dp_stream_id strm)
  101. {
  102. int const idle_pattern_completion_timeout_ms = HZ / 10;
  103. u32 state = 0x0;
  104. if (!ctrl->power_on)
  105. return;
  106. if (!ctrl->mst_mode) {
  107. state = ST_PUSH_IDLE;
  108. goto trigger_idle;
  109. }
  110. if (strm >= DP_STREAM_MAX) {
  111. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  112. return;
  113. }
  114. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  115. trigger_idle:
  116. reinit_completion(&ctrl->idle_comp);
  117. dp_ctrl_state_ctrl(ctrl, state);
  118. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  119. idle_pattern_completion_timeout_ms))
  120. DP_WARN("time out\n");
  121. else
  122. DP_DEBUG("mainlink off done\n");
  123. }
  124. /**
  125. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  126. * @ctrl: Display Port Driver data
  127. * @enable: enable or disable DP transmitter
  128. *
  129. * Configures the DP transmitter source params including details such as lane
  130. * configuration, output format and sink/panel timing information.
  131. */
  132. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  133. bool enable)
  134. {
  135. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  136. DP_WARN("DP link clocks are off\n");
  137. return;
  138. }
  139. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  140. DP_WARN("DP core clocks are off\n");
  141. return;
  142. }
  143. if (enable) {
  144. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  145. ctrl->parser->l_map);
  146. ctrl->catalog->lane_pnswap(ctrl->catalog,
  147. ctrl->parser->l_pnswap);
  148. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  149. ctrl->catalog->config_ctrl(ctrl->catalog,
  150. ctrl->link->link_params.lane_count);
  151. ctrl->catalog->mainlink_levels(ctrl->catalog,
  152. ctrl->link->link_params.lane_count);
  153. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  154. } else {
  155. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  156. }
  157. }
  158. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  159. {
  160. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  161. DP_WARN("SEND_VIDEO time out\n");
  162. else
  163. DP_DEBUG("SEND_VIDEO triggered\n");
  164. }
  165. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  166. {
  167. int i, ret;
  168. u8 buf[DP_MAX_LANES];
  169. u8 v_level = ctrl->link->phy_params.v_level;
  170. u8 p_level = ctrl->link->phy_params.p_level;
  171. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  172. u32 max_level_reached = 0;
  173. if (v_level == ctrl->link->phy_params.max_v_level) {
  174. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  175. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  176. }
  177. if (p_level == ctrl->link->phy_params.max_p_level) {
  178. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  179. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  180. }
  181. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  182. for (i = 0; i < size; i++)
  183. buf[i] = v_level | p_level | max_level_reached;
  184. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  185. size, v_level, p_level);
  186. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  187. DP_TRAINING_LANE0_SET, buf, size);
  188. return ret <= 0 ? -EINVAL : 0;
  189. }
  190. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  191. {
  192. struct dp_link *link = ctrl->link;
  193. bool high = false;
  194. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  195. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  196. high = true;
  197. ctrl->catalog->update_vx_px(ctrl->catalog,
  198. link->phy_params.v_level, link->phy_params.p_level, high);
  199. }
  200. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  201. {
  202. u8 buf = pattern;
  203. int ret;
  204. DP_DEBUG("sink: pattern=%x\n", pattern);
  205. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  206. buf |= DP_LINK_SCRAMBLING_DISABLE;
  207. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  208. DP_TRAINING_PATTERN_SET, buf);
  209. return ret <= 0 ? -EINVAL : 0;
  210. }
  211. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  212. u8 *link_status)
  213. {
  214. int ret = 0, len;
  215. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  216. u32 link_status_read_max_retries = 100;
  217. while (--link_status_read_max_retries) {
  218. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  219. link_status);
  220. if (len != DP_LINK_STATUS_SIZE) {
  221. DP_ERR("DP link status read failed, err: %d\n", len);
  222. ret = len;
  223. break;
  224. }
  225. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  226. break;
  227. }
  228. return ret;
  229. }
  230. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  231. {
  232. int ret = -EAGAIN;
  233. u8 lanes = ctrl->link->link_params.lane_count;
  234. if (ctrl->panel->link_info.revision != 0x14)
  235. return -EINVAL;
  236. switch (lanes) {
  237. case 4:
  238. ctrl->link->link_params.lane_count = 2;
  239. break;
  240. case 2:
  241. ctrl->link->link_params.lane_count = 1;
  242. break;
  243. default:
  244. if (lanes != ctrl->initial_lane_count)
  245. ret = -EINVAL;
  246. break;
  247. }
  248. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  249. return ret;
  250. }
  251. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  252. {
  253. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  254. }
  255. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  256. u8 *link_status)
  257. {
  258. u8 lane, count = 0;
  259. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  260. if (link_status[lane / 2] & (1 << (lane * 4)))
  261. count++;
  262. else
  263. break;
  264. }
  265. return count;
  266. }
  267. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  268. {
  269. int tries, old_v_level, ret = -EINVAL;
  270. u8 link_status[DP_LINK_STATUS_SIZE];
  271. u8 pattern = 0;
  272. int const maximum_retries = 5;
  273. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  275. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  276. if (ctrl->sim_mode) {
  277. DP_DEBUG("simulation enabled, skip clock recovery\n");
  278. ret = 0;
  279. goto skip_training;
  280. }
  281. dp_ctrl_state_ctrl(ctrl, 0);
  282. /* Make sure to clear the current pattern before starting a new one */
  283. wmb();
  284. tries = 0;
  285. old_v_level = ctrl->link->phy_params.v_level;
  286. while (!atomic_read(&ctrl->aborted)) {
  287. /* update hardware with current swing/pre-emp values */
  288. dp_ctrl_update_hw_vx_px(ctrl);
  289. if (!pattern) {
  290. pattern = DP_TRAINING_PATTERN_1;
  291. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  292. /* update sink with current settings */
  293. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  294. if (ret)
  295. break;
  296. }
  297. ret = dp_ctrl_update_sink_vx_px(ctrl);
  298. if (ret)
  299. break;
  300. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  301. ret = dp_ctrl_read_link_status(ctrl, link_status);
  302. if (ret)
  303. break;
  304. if (!drm_dp_clock_recovery_ok(link_status,
  305. ctrl->link->link_params.lane_count))
  306. ret = -EINVAL;
  307. else
  308. break;
  309. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  310. pr_err_ratelimited("max v_level reached\n");
  311. break;
  312. }
  313. if (old_v_level == ctrl->link->phy_params.v_level) {
  314. if (++tries >= maximum_retries) {
  315. DP_ERR("max tries reached\n");
  316. ret = -ETIMEDOUT;
  317. break;
  318. }
  319. } else {
  320. tries = 0;
  321. old_v_level = ctrl->link->phy_params.v_level;
  322. }
  323. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  324. ctrl->link->adjust_levels(ctrl->link, link_status);
  325. }
  326. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  327. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  328. if (active_lanes) {
  329. ctrl->link->link_params.lane_count = active_lanes;
  330. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  331. /* retry with new settings */
  332. ret = -EAGAIN;
  333. }
  334. }
  335. skip_training:
  336. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  337. if (ret)
  338. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  339. else
  340. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  341. return ret;
  342. }
  343. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  344. {
  345. int ret = 0;
  346. if (!ctrl)
  347. return -EINVAL;
  348. switch (ctrl->link->link_params.bw_code) {
  349. case DP_LINK_BW_8_1:
  350. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  351. break;
  352. case DP_LINK_BW_5_4:
  353. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  354. break;
  355. case DP_LINK_BW_2_7:
  356. case DP_LINK_BW_1_62:
  357. default:
  358. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  359. break;
  360. }
  361. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  362. return ret;
  363. }
  364. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  365. {
  366. dp_ctrl_update_sink_pattern(ctrl, 0);
  367. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  368. }
  369. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  370. {
  371. int tries = 0, ret = -EINVAL;
  372. u8 dpcd_pattern, pattern = 0;
  373. int const maximum_retries = 5;
  374. u8 link_status[DP_LINK_STATUS_SIZE];
  375. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  376. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  377. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  378. if (ctrl->sim_mode) {
  379. DP_DEBUG("simulation enabled, skip channel equalization\n");
  380. ret = 0;
  381. goto skip_training;
  382. }
  383. dp_ctrl_state_ctrl(ctrl, 0);
  384. /* Make sure to clear the current pattern before starting a new one */
  385. wmb();
  386. dpcd_pattern = ctrl->training_2_pattern;
  387. while (!atomic_read(&ctrl->aborted)) {
  388. /* update hardware with current swing/pre-emp values */
  389. dp_ctrl_update_hw_vx_px(ctrl);
  390. if (!pattern) {
  391. pattern = dpcd_pattern;
  392. /* program hw to send pattern */
  393. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  394. /* update sink with current pattern */
  395. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  396. if (ret)
  397. break;
  398. }
  399. ret = dp_ctrl_update_sink_vx_px(ctrl);
  400. if (ret)
  401. break;
  402. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  403. ret = dp_ctrl_read_link_status(ctrl, link_status);
  404. if (ret)
  405. break;
  406. /* check if CR bits still remain set */
  407. if (!drm_dp_clock_recovery_ok(link_status,
  408. ctrl->link->link_params.lane_count)) {
  409. ret = -EINVAL;
  410. break;
  411. }
  412. if (!drm_dp_channel_eq_ok(link_status,
  413. ctrl->link->link_params.lane_count))
  414. ret = -EINVAL;
  415. else
  416. break;
  417. if (tries >= maximum_retries) {
  418. ret = dp_ctrl_lane_count_down_shift(ctrl);
  419. break;
  420. }
  421. tries++;
  422. ctrl->link->adjust_levels(ctrl->link, link_status);
  423. }
  424. skip_training:
  425. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  426. if (ret)
  427. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  428. else
  429. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  430. return ret;
  431. }
  432. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  433. {
  434. int ret = 0;
  435. u8 const encoding = 0x1, downspread = 0x00;
  436. struct drm_dp_link link_info = {0};
  437. ctrl->link->phy_params.p_level = 0;
  438. ctrl->link->phy_params.v_level = 0;
  439. link_info.num_lanes = ctrl->link->link_params.lane_count;
  440. link_info.rate = drm_dp_bw_code_to_link_rate(
  441. ctrl->link->link_params.bw_code);
  442. link_info.capabilities = ctrl->panel->link_info.capabilities;
  443. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  444. if (ret)
  445. goto end;
  446. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  447. DP_DOWNSPREAD_CTRL, downspread);
  448. if (ret <= 0) {
  449. ret = -EINVAL;
  450. goto end;
  451. }
  452. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  453. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  454. if (ret <= 0) {
  455. ret = -EINVAL;
  456. goto end;
  457. }
  458. /* disable FEC before link training */
  459. ctrl->catalog->fec_config(ctrl->catalog, false);
  460. ret = dp_ctrl_link_training_1(ctrl);
  461. if (ret) {
  462. DP_ERR("link training #1 failed\n");
  463. goto end;
  464. }
  465. /* print success info as this is a result of user initiated action */
  466. DP_INFO("link training #1 successful\n");
  467. ret = dp_ctrl_link_training_2(ctrl);
  468. if (ret) {
  469. DP_ERR("link training #2 failed\n");
  470. goto end;
  471. }
  472. /* print success info as this is a result of user initiated action */
  473. DP_INFO("link training #2 successful\n");
  474. end:
  475. dp_ctrl_state_ctrl(ctrl, 0);
  476. /* Make sure to clear the current pattern before starting a new one */
  477. wmb();
  478. dp_ctrl_clear_training_pattern(ctrl);
  479. return ret;
  480. }
  481. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  482. {
  483. int ret = 0;
  484. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  485. goto end;
  486. /*
  487. * As part of previous calls, DP controller state might have
  488. * transitioned to PUSH_IDLE. In order to start transmitting a link
  489. * training pattern, we have to first to a DP software reset.
  490. */
  491. ctrl->catalog->reset(ctrl->catalog);
  492. if (ctrl->fec_mode)
  493. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  494. 0x01);
  495. ret = dp_ctrl_link_train(ctrl);
  496. end:
  497. return ret;
  498. }
  499. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  500. char *name, enum dp_pm_type clk_type, u32 rate)
  501. {
  502. u32 num = ctrl->parser->mp[clk_type].num_clk;
  503. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  504. while (num && strcmp(cfg->clk_name, name)) {
  505. num--;
  506. cfg++;
  507. }
  508. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  509. if (num)
  510. cfg->rate = rate;
  511. else
  512. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  513. }
  514. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  515. {
  516. int ret = 0;
  517. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  518. enum dp_pm_type type = DP_LINK_PM;
  519. DP_DEBUG("rate=%d\n", rate);
  520. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  521. if (ctrl->pll->pll_cfg) {
  522. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  523. if (ret < 0) {
  524. DP_ERR("DP pll cfg failed\n");
  525. return ret;
  526. }
  527. }
  528. if (ctrl->pll->pll_prepare) {
  529. ret = ctrl->pll->pll_prepare(ctrl->pll);
  530. if (ret < 0) {
  531. DP_ERR("DP pll prepare failed\n");
  532. return ret;
  533. }
  534. }
  535. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  536. if (ret) {
  537. DP_ERR("Unabled to start link clocks\n");
  538. ret = -EINVAL;
  539. }
  540. return ret;
  541. }
  542. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  543. {
  544. int rc = 0;
  545. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  546. if (ctrl->pll->pll_unprepare) {
  547. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  548. if (rc < 0)
  549. DP_ERR("pll unprepare failed\n");
  550. }
  551. }
  552. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  553. bool downgrade)
  554. {
  555. u32 pattern;
  556. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  557. pattern = DP_TRAINING_PATTERN_4;
  558. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  559. pattern = DP_TRAINING_PATTERN_3;
  560. else
  561. pattern = DP_TRAINING_PATTERN_2;
  562. if (!downgrade)
  563. goto end;
  564. switch (pattern) {
  565. case DP_TRAINING_PATTERN_4:
  566. pattern = DP_TRAINING_PATTERN_3;
  567. break;
  568. case DP_TRAINING_PATTERN_3:
  569. pattern = DP_TRAINING_PATTERN_2;
  570. break;
  571. default:
  572. break;
  573. }
  574. end:
  575. ctrl->training_2_pattern = pattern;
  576. }
  577. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  578. {
  579. int rc = -EINVAL;
  580. bool downgrade = false;
  581. u32 link_train_max_retries = 100;
  582. struct dp_catalog_ctrl *catalog;
  583. struct dp_link_params *link_params;
  584. catalog = ctrl->catalog;
  585. link_params = &ctrl->link->link_params;
  586. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  587. link_params->lane_count);
  588. while (1) {
  589. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  590. link_params->bw_code, link_params->lane_count);
  591. rc = dp_ctrl_enable_link_clock(ctrl);
  592. if (rc)
  593. break;
  594. ctrl->catalog->late_phy_init(ctrl->catalog,
  595. ctrl->link->link_params.lane_count,
  596. ctrl->orientation);
  597. dp_ctrl_configure_source_link_params(ctrl, true);
  598. if (!(--link_train_max_retries % 10)) {
  599. struct dp_link_params *link = &ctrl->link->link_params;
  600. link->lane_count = ctrl->initial_lane_count;
  601. link->bw_code = ctrl->initial_bw_code;
  602. downgrade = true;
  603. }
  604. dp_ctrl_select_training_pattern(ctrl, downgrade);
  605. rc = dp_ctrl_setup_main_link(ctrl);
  606. if (!rc)
  607. break;
  608. /*
  609. * Shallow means link training failure is not important.
  610. * If it fails, we still keep the link clocks on.
  611. * In this mode, the system expects DP to be up
  612. * even though the cable is removed. Disconnect interrupt
  613. * will eventually trigger and shutdown DP.
  614. */
  615. if (shallow) {
  616. rc = 0;
  617. break;
  618. }
  619. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  620. dp_ctrl_disable_link_clock(ctrl);
  621. break;
  622. }
  623. if (rc != -EAGAIN)
  624. dp_ctrl_link_rate_down_shift(ctrl);
  625. dp_ctrl_configure_source_link_params(ctrl, false);
  626. dp_ctrl_disable_link_clock(ctrl);
  627. /* hw recommended delays before retrying link training */
  628. msleep(20);
  629. }
  630. return rc;
  631. }
  632. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  633. struct dp_panel *dp_panel)
  634. {
  635. int ret = 0;
  636. u32 pclk;
  637. enum dp_pm_type clk_type;
  638. char clk_name[32] = "";
  639. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  640. dp_panel->stream_id);
  641. if (ret)
  642. return ret;
  643. if (dp_panel->stream_id == DP_STREAM_0) {
  644. clk_type = DP_STREAM0_PM;
  645. strlcpy(clk_name, "strm0_pixel_clk", 32);
  646. } else if (dp_panel->stream_id == DP_STREAM_1) {
  647. clk_type = DP_STREAM1_PM;
  648. strlcpy(clk_name, "strm1_pixel_clk", 32);
  649. } else {
  650. DP_ERR("Invalid stream:%d for clk enable\n",
  651. dp_panel->stream_id);
  652. return -EINVAL;
  653. }
  654. pclk = dp_panel->pinfo.widebus_en ?
  655. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  656. (dp_panel->pinfo.pixel_clk_khz);
  657. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  658. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  659. if (ret) {
  660. DP_ERR("Unabled to start stream:%d clocks\n",
  661. dp_panel->stream_id);
  662. ret = -EINVAL;
  663. }
  664. return ret;
  665. }
  666. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  667. struct dp_panel *dp_panel)
  668. {
  669. int ret = 0;
  670. if (dp_panel->stream_id == DP_STREAM_0) {
  671. return ctrl->power->clk_enable(ctrl->power,
  672. DP_STREAM0_PM, false);
  673. } else if (dp_panel->stream_id == DP_STREAM_1) {
  674. return ctrl->power->clk_enable(ctrl->power,
  675. DP_STREAM1_PM, false);
  676. } else {
  677. DP_ERR("Invalid stream:%d for clk disable\n",
  678. dp_panel->stream_id);
  679. ret = -EINVAL;
  680. }
  681. return ret;
  682. }
  683. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  684. {
  685. struct dp_ctrl_private *ctrl;
  686. struct dp_catalog_ctrl *catalog;
  687. if (!dp_ctrl) {
  688. DP_ERR("Invalid input data\n");
  689. return -EINVAL;
  690. }
  691. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  692. ctrl->orientation = flip;
  693. catalog = ctrl->catalog;
  694. if (reset) {
  695. catalog->usb_reset(ctrl->catalog, flip);
  696. catalog->phy_reset(ctrl->catalog);
  697. }
  698. catalog->enable_irq(ctrl->catalog, true);
  699. atomic_set(&ctrl->aborted, 0);
  700. return 0;
  701. }
  702. /**
  703. * dp_ctrl_host_deinit() - Uninitialize DP controller
  704. * @ctrl: Display Port Driver data
  705. *
  706. * Perform required steps to uninitialize DP controller
  707. * and its resources.
  708. */
  709. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  710. {
  711. struct dp_ctrl_private *ctrl;
  712. if (!dp_ctrl) {
  713. DP_ERR("Invalid input data\n");
  714. return;
  715. }
  716. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  717. ctrl->catalog->enable_irq(ctrl->catalog, false);
  718. DP_DEBUG("Host deinitialized successfully\n");
  719. }
  720. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  721. {
  722. reinit_completion(&ctrl->video_comp);
  723. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  724. }
  725. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  726. {
  727. u8 fec_sts = 0;
  728. int i, max_retries = 3;
  729. bool fec_en_detected = false;
  730. if (!ctrl->fec_mode)
  731. return;
  732. /* FEC should be set only for the first stream */
  733. if (ctrl->stream_count > 1)
  734. return;
  735. /* Need to try to enable multiple times due to BS symbols collisions */
  736. for (i = 0; i < max_retries; i++) {
  737. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  738. /* wait for controller to start fec sequence */
  739. usleep_range(900, 1000);
  740. /* read back FEC status and check if it is enabled */
  741. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  742. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  743. fec_en_detected = true;
  744. break;
  745. }
  746. }
  747. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  748. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  749. if (!fec_en_detected)
  750. DP_WARN("failed to enable sink fec\n");
  751. }
  752. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  753. {
  754. int ret = 0;
  755. struct dp_ctrl_private *ctrl;
  756. if (!dp_ctrl) {
  757. DP_ERR("Invalid input data\n");
  758. return -EINVAL;
  759. }
  760. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  761. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  762. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  763. if (!ctrl->power_on) {
  764. DP_ERR("ctrl off\n");
  765. ret = -EINVAL;
  766. goto end;
  767. }
  768. if (atomic_read(&ctrl->aborted))
  769. goto end;
  770. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  771. ret = dp_ctrl_setup_main_link(ctrl);
  772. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  773. if (ret) {
  774. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  775. goto end;
  776. }
  777. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  778. if (ctrl->stream_count) {
  779. dp_ctrl_send_video(ctrl);
  780. dp_ctrl_wait4video_ready(ctrl);
  781. dp_ctrl_fec_setup(ctrl);
  782. }
  783. end:
  784. return ret;
  785. }
  786. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  787. {
  788. int ret = 0;
  789. struct dp_ctrl_private *ctrl;
  790. if (!dp_ctrl) {
  791. DP_ERR("Invalid input data\n");
  792. return;
  793. }
  794. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  795. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  796. DP_DEBUG("no test pattern selected by sink\n");
  797. return;
  798. }
  799. DP_DEBUG("start\n");
  800. /*
  801. * The global reset will need DP link ralated clocks to be
  802. * running. Add the global reset just before disabling the
  803. * link clocks and core clocks.
  804. */
  805. ctrl->catalog->reset(ctrl->catalog);
  806. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  807. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  808. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  809. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  810. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  811. ctrl->fec_mode, ctrl->dsc_mode, false);
  812. if (ret)
  813. DP_ERR("failed to enable DP controller\n");
  814. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  815. DP_DEBUG("end\n");
  816. }
  817. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  818. {
  819. bool success = false;
  820. u32 pattern_sent = 0x0;
  821. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  822. dp_ctrl_update_hw_vx_px(ctrl);
  823. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  824. dp_ctrl_update_sink_vx_px(ctrl);
  825. ctrl->link->send_test_response(ctrl->link);
  826. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  827. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  828. dp_link_get_phy_test_pattern(pattern_requested),
  829. pattern_sent);
  830. switch (pattern_sent) {
  831. case MR_LINK_TRAINING1:
  832. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  833. success = true;
  834. break;
  835. case MR_LINK_SYMBOL_ERM:
  836. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  837. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  838. success = true;
  839. break;
  840. case MR_LINK_PRBS7:
  841. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  842. success = true;
  843. break;
  844. case MR_LINK_CUSTOM80:
  845. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  846. success = true;
  847. break;
  848. case MR_LINK_TRAINING4:
  849. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  850. success = true;
  851. break;
  852. default:
  853. success = false;
  854. break;
  855. }
  856. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  857. dp_link_get_phy_test_pattern(pattern_requested));
  858. }
  859. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  860. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  861. {
  862. u64 min_slot_cnt, max_slot_cnt;
  863. u64 raw_target_sc, target_sc_fixp;
  864. u64 ts_denom, ts_enum, ts_int;
  865. u64 pclk = panel->pinfo.pixel_clk_khz;
  866. u64 lclk = 0;
  867. u64 lanes = ctrl->link->link_params.lane_count;
  868. u64 bpp = panel->pinfo.bpp;
  869. u64 pbn = panel->pbn;
  870. u64 numerator, denominator, temp, temp1, temp2;
  871. u32 x_int = 0, y_frac_enum = 0;
  872. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  873. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  874. if (panel->pinfo.comp_info.enabled)
  875. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  876. /* min_slot_cnt */
  877. numerator = pclk * bpp * 64 * 1000;
  878. denominator = lclk * lanes * 8 * 1000;
  879. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  880. /* max_slot_cnt */
  881. numerator = pbn * 54 * 1000;
  882. denominator = lclk * lanes;
  883. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  884. /* raw_target_sc */
  885. numerator = max_slot_cnt + min_slot_cnt;
  886. denominator = drm_fixp_from_fraction(2, 1);
  887. raw_target_sc = drm_fixp_div(numerator, denominator);
  888. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  889. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  890. /* apply fec and dsc overhead factor */
  891. if (panel->pinfo.dsc_overhead_fp)
  892. raw_target_sc = drm_fixp_mul(raw_target_sc,
  893. panel->pinfo.dsc_overhead_fp);
  894. if (panel->fec_overhead_fp)
  895. raw_target_sc = drm_fixp_mul(raw_target_sc,
  896. panel->fec_overhead_fp);
  897. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  898. /* target_sc */
  899. temp = drm_fixp_from_fraction(256 * lanes, 1);
  900. numerator = drm_fixp_mul(raw_target_sc, temp);
  901. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  902. target_sc_fixp = drm_fixp_div(numerator, denominator);
  903. ts_enum = 256 * lanes;
  904. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  905. ts_int = drm_fixp2int(target_sc_fixp);
  906. temp = drm_fixp2int_ceil(raw_target_sc);
  907. if (temp != ts_int) {
  908. temp = drm_fixp_from_fraction(ts_int, 1);
  909. temp1 = raw_target_sc - temp;
  910. temp2 = drm_fixp_mul(temp1, ts_denom);
  911. ts_enum = drm_fixp2int(temp2);
  912. }
  913. /* target_strm_sym */
  914. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  915. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  916. temp = ts_int_fixp + ts_frac_fixp;
  917. temp1 = drm_fixp_from_fraction(lanes, 1);
  918. target_strm_sym = drm_fixp_mul(temp, temp1);
  919. /* x_int */
  920. x_int = drm_fixp2int(target_strm_sym);
  921. /* y_enum_frac */
  922. temp = drm_fixp_from_fraction(x_int, 1);
  923. temp1 = target_strm_sym - temp;
  924. temp2 = drm_fixp_from_fraction(256, 1);
  925. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  926. temp1 = drm_fixp2int(y_frac_enum_fixp);
  927. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  928. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  929. panel->mst_target_sc = raw_target_sc;
  930. *p_x_int = x_int;
  931. *p_y_frac_enum = y_frac_enum;
  932. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  933. }
  934. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  935. {
  936. bool act_complete;
  937. if (!ctrl->mst_mode)
  938. return 0;
  939. ctrl->catalog->trigger_act(ctrl->catalog);
  940. msleep(20); /* needs 1 frame time */
  941. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  942. if (!act_complete)
  943. DP_ERR("mst act trigger complete failed\n");
  944. else
  945. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  946. return 0;
  947. }
  948. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  949. struct dp_panel *panel)
  950. {
  951. u32 x_int, y_frac_enum, lanes, bw_code;
  952. int i;
  953. if (!ctrl->mst_mode)
  954. return;
  955. DP_MST_DEBUG("mst stream channel allocation\n");
  956. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  957. ctrl->catalog->channel_alloc(ctrl->catalog,
  958. i,
  959. ctrl->mst_ch_info.slot_info[i].start_slot,
  960. ctrl->mst_ch_info.slot_info[i].tot_slots);
  961. }
  962. lanes = ctrl->link->link_params.lane_count;
  963. bw_code = ctrl->link->link_params.bw_code;
  964. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  965. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  966. x_int, y_frac_enum);
  967. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  968. panel->stream_id,
  969. panel->channel_start_slot, panel->channel_total_slots);
  970. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  971. lanes, bw_code, x_int, y_frac_enum);
  972. }
  973. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  974. {
  975. int rlen;
  976. u32 dsc_enable;
  977. if (!ctrl->fec_mode)
  978. return;
  979. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  980. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  981. dsc_enable);
  982. if (rlen < 1)
  983. DP_WARN("failed to enable sink dsc\n");
  984. }
  985. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  986. {
  987. int rc = 0;
  988. bool link_ready = false;
  989. struct dp_ctrl_private *ctrl;
  990. if (!dp_ctrl || !panel)
  991. return -EINVAL;
  992. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  993. if (!ctrl->power_on) {
  994. DP_DEBUG("controller powered off\n");
  995. return -EPERM;
  996. }
  997. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  998. if (rc) {
  999. DP_ERR("failure on stream clock enable\n");
  1000. return rc;
  1001. }
  1002. rc = panel->hw_cfg(panel, true);
  1003. if (rc)
  1004. return rc;
  1005. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1006. dp_ctrl_send_phy_test_pattern(ctrl);
  1007. return 0;
  1008. }
  1009. dp_ctrl_mst_stream_setup(ctrl, panel);
  1010. dp_ctrl_send_video(ctrl);
  1011. dp_ctrl_mst_send_act(ctrl);
  1012. dp_ctrl_wait4video_ready(ctrl);
  1013. ctrl->stream_count++;
  1014. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1015. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1016. /* wait for link training completion before fec config as per spec */
  1017. dp_ctrl_fec_setup(ctrl);
  1018. dp_ctrl_dsc_setup(ctrl);
  1019. return rc;
  1020. }
  1021. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1022. struct dp_panel *panel)
  1023. {
  1024. struct dp_ctrl_private *ctrl;
  1025. bool act_complete;
  1026. int i;
  1027. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1028. if (!ctrl->mst_mode)
  1029. return;
  1030. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1031. ctrl->catalog->channel_alloc(ctrl->catalog,
  1032. i,
  1033. ctrl->mst_ch_info.slot_info[i].start_slot,
  1034. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1035. }
  1036. ctrl->catalog->trigger_act(ctrl->catalog);
  1037. msleep(20); /* needs 1 frame time */
  1038. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1039. if (!act_complete)
  1040. DP_ERR("mst stream_off act trigger complete failed\n");
  1041. else
  1042. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1043. }
  1044. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1045. struct dp_panel *panel)
  1046. {
  1047. struct dp_ctrl_private *ctrl;
  1048. if (!dp_ctrl || !panel) {
  1049. DP_ERR("invalid input\n");
  1050. return;
  1051. }
  1052. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1053. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1054. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1055. }
  1056. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1057. {
  1058. struct dp_ctrl_private *ctrl;
  1059. if (!dp_ctrl || !panel)
  1060. return;
  1061. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1062. if (!ctrl->power_on)
  1063. return;
  1064. panel->hw_cfg(panel, false);
  1065. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1066. ctrl->stream_count--;
  1067. }
  1068. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1069. bool fec_mode, bool dsc_mode, bool shallow)
  1070. {
  1071. int rc = 0;
  1072. struct dp_ctrl_private *ctrl;
  1073. u32 rate = 0;
  1074. if (!dp_ctrl) {
  1075. rc = -EINVAL;
  1076. goto end;
  1077. }
  1078. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1079. if (ctrl->power_on)
  1080. goto end;
  1081. if (atomic_read(&ctrl->aborted)) {
  1082. rc = -EPERM;
  1083. goto end;
  1084. }
  1085. ctrl->mst_mode = mst_mode;
  1086. if (fec_mode) {
  1087. ctrl->fec_mode = fec_mode;
  1088. ctrl->dsc_mode = dsc_mode;
  1089. }
  1090. rate = ctrl->panel->link_info.rate;
  1091. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1092. DP_DEBUG("using phy test link parameters\n");
  1093. } else {
  1094. ctrl->link->link_params.bw_code =
  1095. drm_dp_link_rate_to_bw_code(rate);
  1096. ctrl->link->link_params.lane_count =
  1097. ctrl->panel->link_info.num_lanes;
  1098. }
  1099. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1100. ctrl->link->link_params.bw_code,
  1101. ctrl->link->link_params.lane_count);
  1102. /* backup initial lane count and bw code */
  1103. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1104. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1105. rc = dp_ctrl_link_setup(ctrl, shallow);
  1106. if (!rc)
  1107. ctrl->power_on = true;
  1108. end:
  1109. return rc;
  1110. }
  1111. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1112. {
  1113. struct dp_ctrl_private *ctrl;
  1114. if (!dp_ctrl)
  1115. return;
  1116. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1117. if (!ctrl->power_on)
  1118. return;
  1119. ctrl->catalog->fec_config(ctrl->catalog, false);
  1120. dp_ctrl_configure_source_link_params(ctrl, false);
  1121. ctrl->catalog->reset(ctrl->catalog);
  1122. /* Make sure DP is disabled before clk disable */
  1123. wmb();
  1124. dp_ctrl_disable_link_clock(ctrl);
  1125. ctrl->mst_mode = false;
  1126. ctrl->fec_mode = false;
  1127. ctrl->dsc_mode = false;
  1128. ctrl->power_on = false;
  1129. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1130. DP_DEBUG("DP off done\n");
  1131. }
  1132. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1133. enum dp_stream_id strm,
  1134. u32 start_slot, u32 tot_slots)
  1135. {
  1136. struct dp_ctrl_private *ctrl;
  1137. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1138. DP_ERR("invalid input\n");
  1139. return;
  1140. }
  1141. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1142. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1143. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1144. }
  1145. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1146. {
  1147. struct dp_ctrl_private *ctrl;
  1148. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1149. if (!dp_ctrl)
  1150. return;
  1151. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1152. ctrl->catalog->get_interrupt(ctrl->catalog);
  1153. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1154. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1155. dp_ctrl_video_ready(ctrl);
  1156. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1157. dp_ctrl_idle_patterns_sent(ctrl);
  1158. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1159. dp_ctrl_idle_patterns_sent(ctrl);
  1160. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1161. dp_ctrl_idle_patterns_sent(ctrl);
  1162. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1163. }
  1164. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1165. {
  1166. struct dp_ctrl_private *ctrl;
  1167. if (!dp_ctrl)
  1168. return;
  1169. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1170. ctrl->sim_mode = en;
  1171. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1172. }
  1173. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1174. {
  1175. int rc = 0;
  1176. struct dp_ctrl_private *ctrl;
  1177. struct dp_ctrl *dp_ctrl;
  1178. if (!in->dev || !in->panel || !in->aux ||
  1179. !in->link || !in->catalog) {
  1180. DP_ERR("invalid input\n");
  1181. rc = -EINVAL;
  1182. goto error;
  1183. }
  1184. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1185. if (!ctrl) {
  1186. rc = -ENOMEM;
  1187. goto error;
  1188. }
  1189. init_completion(&ctrl->idle_comp);
  1190. init_completion(&ctrl->video_comp);
  1191. /* in parameters */
  1192. ctrl->parser = in->parser;
  1193. ctrl->panel = in->panel;
  1194. ctrl->power = in->power;
  1195. ctrl->aux = in->aux;
  1196. ctrl->link = in->link;
  1197. ctrl->catalog = in->catalog;
  1198. ctrl->pll = in->pll;
  1199. ctrl->dev = in->dev;
  1200. ctrl->mst_mode = false;
  1201. ctrl->fec_mode = false;
  1202. dp_ctrl = &ctrl->dp_ctrl;
  1203. /* out parameters */
  1204. dp_ctrl->init = dp_ctrl_host_init;
  1205. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1206. dp_ctrl->on = dp_ctrl_on;
  1207. dp_ctrl->off = dp_ctrl_off;
  1208. dp_ctrl->abort = dp_ctrl_abort;
  1209. dp_ctrl->isr = dp_ctrl_isr;
  1210. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1211. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1212. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1213. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1214. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1215. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1216. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1217. return dp_ctrl;
  1218. error:
  1219. return ERR_PTR(rc);
  1220. }
  1221. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1222. {
  1223. struct dp_ctrl_private *ctrl;
  1224. if (!dp_ctrl)
  1225. return;
  1226. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1227. devm_kfree(ctrl->dev, ctrl);
  1228. }