hal_8074v2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  63. STATUS_HEADER_REO_STATUS_NUMBER
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  65. STATUS_HEADER_TIMESTAMP
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  75. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  102. #include "hal_8074v2_tx.h"
  103. #include "hal_8074v2_rx.h"
  104. #include <hal_generic_api.h>
  105. #include <hal_wbm.h>
  106. struct hal_hw_txrx_ops qca8074v2_hal_hw_txrx_ops = {
  107. /* init and setup */
  108. hal_srng_dst_hw_init_generic,
  109. hal_srng_src_hw_init_generic,
  110. hal_get_hw_hptp_generic,
  111. hal_reo_setup_generic,
  112. hal_setup_link_idle_list_generic,
  113. /* tx */
  114. hal_tx_desc_set_dscp_tid_table_id_8074v2,
  115. hal_tx_set_dscp_tid_map_8074v2,
  116. hal_tx_update_dscp_tid_8074v2,
  117. hal_tx_desc_set_lmac_id_8074v2,
  118. hal_tx_desc_set_buf_addr_generic,
  119. hal_tx_desc_set_search_type_generic,
  120. hal_tx_desc_set_search_index_generic,
  121. hal_tx_desc_set_cache_set_num_generic,
  122. hal_tx_comp_get_status_generic,
  123. hal_tx_comp_get_release_reason_generic,
  124. /* rx */
  125. hal_rx_msdu_start_nss_get_8074v2,
  126. hal_rx_mon_hw_desc_get_mpdu_status_8074v2,
  127. hal_rx_get_tlv_8074v2,
  128. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2,
  129. hal_rx_dump_msdu_start_tlv_8074v2,
  130. hal_rx_dump_msdu_end_tlv_8074v2,
  131. hal_get_link_desc_size_8074v2,
  132. hal_rx_mpdu_start_tid_get_8074v2,
  133. hal_rx_msdu_start_reception_type_get_8074v2,
  134. hal_rx_msdu_end_da_idx_get_8074v2,
  135. hal_rx_msdu_desc_info_get_ptr_generic,
  136. hal_rx_link_desc_msdu0_ptr_generic,
  137. hal_reo_status_get_header_generic,
  138. hal_rx_status_get_tlv_info_generic,
  139. hal_rx_wbm_err_info_get_generic,
  140. hal_rx_dump_mpdu_start_tlv_generic,
  141. hal_tx_set_pcp_tid_map_generic,
  142. hal_tx_update_pcp_tid_generic,
  143. hal_tx_update_tidmap_prty_generic,
  144. };
  145. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  146. /* TODO: max_rings can populated by querying HW capabilities */
  147. { /* REO_DST */
  148. .start_ring_id = HAL_SRNG_REO2SW1,
  149. .max_rings = 4,
  150. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  151. .lmac_ring = FALSE,
  152. .ring_dir = HAL_SRNG_DST_RING,
  153. .reg_start = {
  154. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  155. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  156. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  157. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  158. },
  159. .reg_size = {
  160. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  161. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  162. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  163. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  164. },
  165. .max_size =
  166. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  167. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  168. },
  169. { /* REO_EXCEPTION */
  170. /* Designating REO2TCL ring as exception ring. This ring is
  171. * similar to other REO2SW rings though it is named as REO2TCL.
  172. * Any of theREO2SW rings can be used as exception ring.
  173. */
  174. .start_ring_id = HAL_SRNG_REO2TCL,
  175. .max_rings = 1,
  176. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  177. .lmac_ring = FALSE,
  178. .ring_dir = HAL_SRNG_DST_RING,
  179. .reg_start = {
  180. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  181. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  182. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  183. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  184. },
  185. /* Single ring - provide ring size if multiple rings of this
  186. * type are supported
  187. */
  188. .reg_size = {},
  189. .max_size =
  190. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  191. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  192. },
  193. { /* REO_REINJECT */
  194. .start_ring_id = HAL_SRNG_SW2REO,
  195. .max_rings = 1,
  196. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  197. .lmac_ring = FALSE,
  198. .ring_dir = HAL_SRNG_SRC_RING,
  199. .reg_start = {
  200. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  201. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  202. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  203. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  204. },
  205. /* Single ring - provide ring size if multiple rings of this
  206. * type are supported
  207. */
  208. .reg_size = {},
  209. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  210. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  211. },
  212. { /* REO_CMD */
  213. .start_ring_id = HAL_SRNG_REO_CMD,
  214. .max_rings = 1,
  215. .entry_size = (sizeof(struct tlv_32_hdr) +
  216. sizeof(struct reo_get_queue_stats)) >> 2,
  217. .lmac_ring = FALSE,
  218. .ring_dir = HAL_SRNG_SRC_RING,
  219. .reg_start = {
  220. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  221. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  222. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  223. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  224. },
  225. /* Single ring - provide ring size if multiple rings of this
  226. * type are supported
  227. */
  228. .reg_size = {},
  229. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  230. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  231. },
  232. { /* REO_STATUS */
  233. .start_ring_id = HAL_SRNG_REO_STATUS,
  234. .max_rings = 1,
  235. .entry_size = (sizeof(struct tlv_32_hdr) +
  236. sizeof(struct reo_get_queue_stats_status)) >> 2,
  237. .lmac_ring = FALSE,
  238. .ring_dir = HAL_SRNG_DST_RING,
  239. .reg_start = {
  240. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  241. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  242. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  243. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  244. },
  245. /* Single ring - provide ring size if multiple rings of this
  246. * type are supported
  247. */
  248. .reg_size = {},
  249. .max_size =
  250. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  251. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  252. },
  253. { /* TCL_DATA */
  254. .start_ring_id = HAL_SRNG_SW2TCL1,
  255. .max_rings = 3,
  256. .entry_size = (sizeof(struct tlv_32_hdr) +
  257. sizeof(struct tcl_data_cmd)) >> 2,
  258. .lmac_ring = FALSE,
  259. .ring_dir = HAL_SRNG_SRC_RING,
  260. .reg_start = {
  261. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  262. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  263. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  264. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  265. },
  266. .reg_size = {
  267. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  268. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  269. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  270. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  271. },
  272. .max_size =
  273. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  274. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  275. },
  276. { /* TCL_CMD */
  277. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  278. .max_rings = 1,
  279. .entry_size = (sizeof(struct tlv_32_hdr) +
  280. sizeof(struct tcl_gse_cmd)) >> 2,
  281. .lmac_ring = FALSE,
  282. .ring_dir = HAL_SRNG_SRC_RING,
  283. .reg_start = {
  284. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  285. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  286. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  287. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  288. },
  289. /* Single ring - provide ring size if multiple rings of this
  290. * type are supported
  291. */
  292. .reg_size = {},
  293. .max_size =
  294. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  295. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  296. },
  297. { /* TCL_STATUS */
  298. .start_ring_id = HAL_SRNG_TCL_STATUS,
  299. .max_rings = 1,
  300. .entry_size = (sizeof(struct tlv_32_hdr) +
  301. sizeof(struct tcl_status_ring)) >> 2,
  302. .lmac_ring = FALSE,
  303. .ring_dir = HAL_SRNG_DST_RING,
  304. .reg_start = {
  305. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  306. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  307. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  308. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  309. },
  310. /* Single ring - provide ring size if multiple rings of this
  311. * type are supported
  312. */
  313. .reg_size = {},
  314. .max_size =
  315. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  316. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  317. },
  318. { /* CE_SRC */
  319. .start_ring_id = HAL_SRNG_CE_0_SRC,
  320. .max_rings = 12,
  321. .entry_size = sizeof(struct ce_src_desc) >> 2,
  322. .lmac_ring = FALSE,
  323. .ring_dir = HAL_SRNG_SRC_RING,
  324. .reg_start = {
  325. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  326. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  327. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  328. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  329. },
  330. .reg_size = {
  331. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  332. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  333. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  334. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  335. },
  336. .max_size =
  337. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  338. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  339. },
  340. { /* CE_DST */
  341. .start_ring_id = HAL_SRNG_CE_0_DST,
  342. .max_rings = 12,
  343. .entry_size = 8 >> 2,
  344. /*TODO: entry_size above should actually be
  345. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  346. * of struct ce_dst_desc in HW header files
  347. */
  348. .lmac_ring = FALSE,
  349. .ring_dir = HAL_SRNG_SRC_RING,
  350. .reg_start = {
  351. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  352. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  353. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  354. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  355. },
  356. .reg_size = {
  357. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  358. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  359. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  360. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  361. },
  362. .max_size =
  363. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  364. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  365. },
  366. { /* CE_DST_STATUS */
  367. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  368. .max_rings = 12,
  369. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  370. .lmac_ring = FALSE,
  371. .ring_dir = HAL_SRNG_DST_RING,
  372. .reg_start = {
  373. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  374. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  375. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  376. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  377. },
  378. /* TODO: check destination status ring registers */
  379. .reg_size = {
  380. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  381. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  382. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  383. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  384. },
  385. .max_size =
  386. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  387. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  388. },
  389. { /* WBM_IDLE_LINK */
  390. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  391. .max_rings = 1,
  392. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  393. .lmac_ring = FALSE,
  394. .ring_dir = HAL_SRNG_SRC_RING,
  395. .reg_start = {
  396. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  397. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  398. },
  399. /* Single ring - provide ring size if multiple rings of this
  400. * type are supported
  401. */
  402. .reg_size = {},
  403. .max_size =
  404. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  405. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  406. },
  407. { /* SW2WBM_RELEASE */
  408. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  409. .max_rings = 1,
  410. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  411. .lmac_ring = FALSE,
  412. .ring_dir = HAL_SRNG_SRC_RING,
  413. .reg_start = {
  414. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  415. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  416. },
  417. /* Single ring - provide ring size if multiple rings of this
  418. * type are supported
  419. */
  420. .reg_size = {},
  421. .max_size =
  422. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  423. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  424. },
  425. { /* WBM2SW_RELEASE */
  426. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  427. .max_rings = 4,
  428. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  429. .lmac_ring = FALSE,
  430. .ring_dir = HAL_SRNG_DST_RING,
  431. .reg_start = {
  432. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  433. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  434. },
  435. .reg_size = {
  436. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  437. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  438. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  439. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  440. },
  441. .max_size =
  442. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  443. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  444. },
  445. { /* RXDMA_BUF */
  446. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  447. #ifdef IPA_OFFLOAD
  448. .max_rings = 3,
  449. #else
  450. .max_rings = 2,
  451. #endif
  452. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  453. .lmac_ring = TRUE,
  454. .ring_dir = HAL_SRNG_SRC_RING,
  455. /* reg_start is not set because LMAC rings are not accessed
  456. * from host
  457. */
  458. .reg_start = {},
  459. .reg_size = {},
  460. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  461. },
  462. { /* RXDMA_DST */
  463. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  464. .max_rings = 1,
  465. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  466. .lmac_ring = TRUE,
  467. .ring_dir = HAL_SRNG_DST_RING,
  468. /* reg_start is not set because LMAC rings are not accessed
  469. * from host
  470. */
  471. .reg_start = {},
  472. .reg_size = {},
  473. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  474. },
  475. { /* RXDMA_MONITOR_BUF */
  476. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  477. .max_rings = 1,
  478. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  479. .lmac_ring = TRUE,
  480. .ring_dir = HAL_SRNG_SRC_RING,
  481. /* reg_start is not set because LMAC rings are not accessed
  482. * from host
  483. */
  484. .reg_start = {},
  485. .reg_size = {},
  486. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  487. },
  488. { /* RXDMA_MONITOR_STATUS */
  489. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  490. .max_rings = 1,
  491. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  492. .lmac_ring = TRUE,
  493. .ring_dir = HAL_SRNG_SRC_RING,
  494. /* reg_start is not set because LMAC rings are not accessed
  495. * from host
  496. */
  497. .reg_start = {},
  498. .reg_size = {},
  499. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  500. },
  501. { /* RXDMA_MONITOR_DST */
  502. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  503. .max_rings = 1,
  504. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  505. .lmac_ring = TRUE,
  506. .ring_dir = HAL_SRNG_DST_RING,
  507. /* reg_start is not set because LMAC rings are not accessed
  508. * from host
  509. */
  510. .reg_start = {},
  511. .reg_size = {},
  512. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  513. },
  514. { /* RXDMA_MONITOR_DESC */
  515. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  516. .max_rings = 1,
  517. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  518. .lmac_ring = TRUE,
  519. .ring_dir = HAL_SRNG_SRC_RING,
  520. /* reg_start is not set because LMAC rings are not accessed
  521. * from host
  522. */
  523. .reg_start = {},
  524. .reg_size = {},
  525. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  526. },
  527. { /* DIR_BUF_RX_DMA_SRC */
  528. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  529. /* one ring for spectral and one ring for cfr */
  530. .max_rings = 2,
  531. .entry_size = 2,
  532. .lmac_ring = TRUE,
  533. .ring_dir = HAL_SRNG_SRC_RING,
  534. /* reg_start is not set because LMAC rings are not accessed
  535. * from host
  536. */
  537. .reg_start = {},
  538. .reg_size = {},
  539. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  540. },
  541. #ifdef WLAN_FEATURE_CIF_CFR
  542. { /* WIFI_POS_SRC */
  543. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  544. .max_rings = 1,
  545. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  546. .lmac_ring = TRUE,
  547. .ring_dir = HAL_SRNG_SRC_RING,
  548. /* reg_start is not set because LMAC rings are not accessed
  549. * from host
  550. */
  551. .reg_start = {},
  552. .reg_size = {},
  553. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  554. },
  555. #endif
  556. };
  557. int32_t hal_hw_reg_offset_qca8074v2[] = {
  558. /* dst */
  559. REG_OFFSET(DST, HP),
  560. REG_OFFSET(DST, TP),
  561. REG_OFFSET(DST, ID),
  562. REG_OFFSET(DST, MISC),
  563. REG_OFFSET(DST, HP_ADDR_LSB),
  564. REG_OFFSET(DST, HP_ADDR_MSB),
  565. REG_OFFSET(DST, MSI1_BASE_LSB),
  566. REG_OFFSET(DST, MSI1_BASE_MSB),
  567. REG_OFFSET(DST, MSI1_DATA),
  568. REG_OFFSET(DST, BASE_LSB),
  569. REG_OFFSET(DST, BASE_MSB),
  570. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  571. /* src */
  572. REG_OFFSET(SRC, HP),
  573. REG_OFFSET(SRC, TP),
  574. REG_OFFSET(SRC, ID),
  575. REG_OFFSET(SRC, MISC),
  576. REG_OFFSET(SRC, TP_ADDR_LSB),
  577. REG_OFFSET(SRC, TP_ADDR_MSB),
  578. REG_OFFSET(SRC, MSI1_BASE_LSB),
  579. REG_OFFSET(SRC, MSI1_BASE_MSB),
  580. REG_OFFSET(SRC, MSI1_DATA),
  581. REG_OFFSET(SRC, BASE_LSB),
  582. REG_OFFSET(SRC, BASE_MSB),
  583. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  584. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  585. };
  586. /**
  587. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  588. * offset and srng table
  589. */
  590. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  591. {
  592. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  593. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074v2;
  594. hal_soc->ops = &qca8074v2_hal_hw_txrx_ops;
  595. }