hal_8074v1.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  63. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  64. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSE \
  65. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  67. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  69. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  73. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  74. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  75. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  79. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  83. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  87. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  90. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  91. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  95. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  100. #include "hal_8074v1_tx.h"
  101. #include "hal_8074v1_rx.h"
  102. #include <hal_generic_api.h>
  103. #include <hal_wbm.h>
  104. struct hal_hw_txrx_ops qca8074_hal_hw_txrx_ops = {
  105. /* init and setup */
  106. hal_srng_dst_hw_init_generic,
  107. hal_srng_src_hw_init_generic,
  108. hal_get_hw_hptp_generic,
  109. hal_reo_setup_generic,
  110. hal_setup_link_idle_list_generic,
  111. /* tx */
  112. hal_tx_desc_set_dscp_tid_table_id_8074,
  113. hal_tx_set_dscp_tid_map_8074,
  114. hal_tx_update_dscp_tid_8074,
  115. hal_tx_desc_set_lmac_id_8074,
  116. hal_tx_desc_set_buf_addr_generic,
  117. hal_tx_desc_set_search_type_generic,
  118. hal_tx_desc_set_search_index_generic,
  119. hal_tx_desc_set_cache_set_num_generic,
  120. hal_tx_comp_get_status_generic,
  121. hal_tx_comp_get_release_reason_generic,
  122. /* rx */
  123. hal_rx_msdu_start_nss_get_8074,
  124. hal_rx_mon_hw_desc_get_mpdu_status_8074,
  125. hal_rx_get_tlv_8074,
  126. hal_rx_proc_phyrx_other_receive_info_tlv_8074,
  127. hal_rx_dump_msdu_start_tlv_8074,
  128. hal_rx_dump_msdu_end_tlv_8074,
  129. hal_get_link_desc_size_8074,
  130. hal_rx_mpdu_start_tid_get_8074,
  131. hal_rx_msdu_start_reception_type_get_8074,
  132. hal_rx_msdu_end_da_idx_get_8074,
  133. hal_rx_msdu_desc_info_get_ptr_generic,
  134. hal_rx_link_desc_msdu0_ptr_generic,
  135. hal_reo_status_get_header_generic,
  136. hal_rx_status_get_tlv_info_generic,
  137. hal_rx_wbm_err_info_get_generic,
  138. hal_rx_dump_mpdu_start_tlv_generic,
  139. hal_tx_set_pcp_tid_map_generic,
  140. hal_tx_update_pcp_tid_generic,
  141. hal_tx_update_tidmap_prty_generic,
  142. };
  143. struct hal_hw_srng_config hw_srng_table_8074[] = {
  144. /* TODO: max_rings can populated by querying HW capabilities */
  145. { /* REO_DST */
  146. .start_ring_id = HAL_SRNG_REO2SW1,
  147. .max_rings = 4,
  148. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  149. .lmac_ring = FALSE,
  150. .ring_dir = HAL_SRNG_DST_RING,
  151. .reg_start = {
  152. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  153. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  154. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  155. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  156. },
  157. .reg_size = {
  158. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  159. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  160. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  161. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  162. },
  163. .max_size =
  164. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  165. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  166. },
  167. { /* REO_EXCEPTION */
  168. /* Designating REO2TCL ring as exception ring. This ring is
  169. * similar to other REO2SW rings though it is named as REO2TCL.
  170. * Any of theREO2SW rings can be used as exception ring.
  171. */
  172. .start_ring_id = HAL_SRNG_REO2TCL,
  173. .max_rings = 1,
  174. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  175. .lmac_ring = FALSE,
  176. .ring_dir = HAL_SRNG_DST_RING,
  177. .reg_start = {
  178. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  179. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  180. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  181. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  182. },
  183. /* Single ring - provide ring size if multiple rings of this
  184. * type are supported
  185. */
  186. .reg_size = {},
  187. .max_size =
  188. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  189. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  190. },
  191. { /* REO_REINJECT */
  192. .start_ring_id = HAL_SRNG_SW2REO,
  193. .max_rings = 1,
  194. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  195. .lmac_ring = FALSE,
  196. .ring_dir = HAL_SRNG_SRC_RING,
  197. .reg_start = {
  198. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  199. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  200. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  201. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  202. },
  203. /* Single ring - provide ring size if multiple rings of this
  204. * type are supported
  205. */
  206. .reg_size = {},
  207. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  208. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  209. },
  210. { /* REO_CMD */
  211. .start_ring_id = HAL_SRNG_REO_CMD,
  212. .max_rings = 1,
  213. .entry_size = (sizeof(struct tlv_32_hdr) +
  214. sizeof(struct reo_get_queue_stats)) >> 2,
  215. .lmac_ring = FALSE,
  216. .ring_dir = HAL_SRNG_SRC_RING,
  217. .reg_start = {
  218. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  219. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  220. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  221. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  222. },
  223. /* Single ring - provide ring size if multiple rings of this
  224. * type are supported
  225. */
  226. .reg_size = {},
  227. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  228. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  229. },
  230. { /* REO_STATUS */
  231. .start_ring_id = HAL_SRNG_REO_STATUS,
  232. .max_rings = 1,
  233. .entry_size = (sizeof(struct tlv_32_hdr) +
  234. sizeof(struct reo_get_queue_stats_status)) >> 2,
  235. .lmac_ring = FALSE,
  236. .ring_dir = HAL_SRNG_DST_RING,
  237. .reg_start = {
  238. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  239. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  240. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  241. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  242. },
  243. /* Single ring - provide ring size if multiple rings of this
  244. * type are supported
  245. */
  246. .reg_size = {},
  247. .max_size =
  248. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  249. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  250. },
  251. { /* TCL_DATA */
  252. .start_ring_id = HAL_SRNG_SW2TCL1,
  253. .max_rings = 3,
  254. .entry_size = (sizeof(struct tlv_32_hdr) +
  255. sizeof(struct tcl_data_cmd)) >> 2,
  256. .lmac_ring = FALSE,
  257. .ring_dir = HAL_SRNG_SRC_RING,
  258. .reg_start = {
  259. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  260. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  261. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  262. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  263. },
  264. .reg_size = {
  265. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  266. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  267. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  268. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  269. },
  270. .max_size =
  271. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  272. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  273. },
  274. { /* TCL_CMD */
  275. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  276. .max_rings = 1,
  277. .entry_size = (sizeof(struct tlv_32_hdr) +
  278. sizeof(struct tcl_gse_cmd)) >> 2,
  279. .lmac_ring = FALSE,
  280. .ring_dir = HAL_SRNG_SRC_RING,
  281. .reg_start = {
  282. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  283. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  284. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  285. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  286. },
  287. /* Single ring - provide ring size if multiple rings of this
  288. * type are supported
  289. */
  290. .reg_size = {},
  291. .max_size =
  292. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  293. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  294. },
  295. { /* TCL_STATUS */
  296. .start_ring_id = HAL_SRNG_TCL_STATUS,
  297. .max_rings = 1,
  298. .entry_size = (sizeof(struct tlv_32_hdr) +
  299. sizeof(struct tcl_status_ring)) >> 2,
  300. .lmac_ring = FALSE,
  301. .ring_dir = HAL_SRNG_DST_RING,
  302. .reg_start = {
  303. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  304. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  305. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  306. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  307. },
  308. /* Single ring - provide ring size if multiple rings of this
  309. * type are supported
  310. */
  311. .reg_size = {},
  312. .max_size =
  313. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  314. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  315. },
  316. { /* CE_SRC */
  317. .start_ring_id = HAL_SRNG_CE_0_SRC,
  318. .max_rings = 12,
  319. .entry_size = sizeof(struct ce_src_desc) >> 2,
  320. .lmac_ring = FALSE,
  321. .ring_dir = HAL_SRNG_SRC_RING,
  322. .reg_start = {
  323. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  324. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  325. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  326. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  327. },
  328. .reg_size = {
  329. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  330. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  331. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  332. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  333. },
  334. .max_size =
  335. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  336. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  337. },
  338. { /* CE_DST */
  339. .start_ring_id = HAL_SRNG_CE_0_DST,
  340. .max_rings = 12,
  341. .entry_size = 8 >> 2,
  342. /*TODO: entry_size above should actually be
  343. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  344. * of struct ce_dst_desc in HW header files
  345. */
  346. .lmac_ring = FALSE,
  347. .ring_dir = HAL_SRNG_SRC_RING,
  348. .reg_start = {
  349. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  350. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  351. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  352. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  353. },
  354. .reg_size = {
  355. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  356. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  357. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  358. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  359. },
  360. .max_size =
  361. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  362. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  363. },
  364. { /* CE_DST_STATUS */
  365. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  366. .max_rings = 12,
  367. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  368. .lmac_ring = FALSE,
  369. .ring_dir = HAL_SRNG_DST_RING,
  370. .reg_start = {
  371. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  372. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  373. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  374. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  375. },
  376. /* TODO: check destination status ring registers */
  377. .reg_size = {
  378. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  379. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  380. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  381. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  382. },
  383. .max_size =
  384. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  385. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  386. },
  387. { /* WBM_IDLE_LINK */
  388. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  389. .max_rings = 1,
  390. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  391. .lmac_ring = FALSE,
  392. .ring_dir = HAL_SRNG_SRC_RING,
  393. .reg_start = {
  394. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  395. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  396. },
  397. /* Single ring - provide ring size if multiple rings of this
  398. * type are supported
  399. */
  400. .reg_size = {},
  401. .max_size =
  402. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  403. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  404. },
  405. { /* SW2WBM_RELEASE */
  406. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  407. .max_rings = 1,
  408. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  409. .lmac_ring = FALSE,
  410. .ring_dir = HAL_SRNG_SRC_RING,
  411. .reg_start = {
  412. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  413. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  414. },
  415. /* Single ring - provide ring size if multiple rings of this
  416. * type are supported
  417. */
  418. .reg_size = {},
  419. .max_size =
  420. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  421. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  422. },
  423. { /* WBM2SW_RELEASE */
  424. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  425. .max_rings = 4,
  426. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  427. .lmac_ring = FALSE,
  428. .ring_dir = HAL_SRNG_DST_RING,
  429. .reg_start = {
  430. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  431. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  432. },
  433. .reg_size = {
  434. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  435. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  436. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  437. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  438. },
  439. .max_size =
  440. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  441. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  442. },
  443. { /* RXDMA_BUF */
  444. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  445. #ifdef IPA_OFFLOAD
  446. .max_rings = 3,
  447. #else
  448. .max_rings = 2,
  449. #endif
  450. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  451. .lmac_ring = TRUE,
  452. .ring_dir = HAL_SRNG_SRC_RING,
  453. /* reg_start is not set because LMAC rings are not accessed
  454. * from host
  455. */
  456. .reg_start = {},
  457. .reg_size = {},
  458. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  459. },
  460. { /* RXDMA_DST */
  461. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  462. .max_rings = 1,
  463. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  464. .lmac_ring = TRUE,
  465. .ring_dir = HAL_SRNG_DST_RING,
  466. /* reg_start is not set because LMAC rings are not accessed
  467. * from host
  468. */
  469. .reg_start = {},
  470. .reg_size = {},
  471. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  472. },
  473. { /* RXDMA_MONITOR_BUF */
  474. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  475. .max_rings = 1,
  476. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  477. .lmac_ring = TRUE,
  478. .ring_dir = HAL_SRNG_SRC_RING,
  479. /* reg_start is not set because LMAC rings are not accessed
  480. * from host
  481. */
  482. .reg_start = {},
  483. .reg_size = {},
  484. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  485. },
  486. { /* RXDMA_MONITOR_STATUS */
  487. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  488. .max_rings = 1,
  489. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  490. .lmac_ring = TRUE,
  491. .ring_dir = HAL_SRNG_SRC_RING,
  492. /* reg_start is not set because LMAC rings are not accessed
  493. * from host
  494. */
  495. .reg_start = {},
  496. .reg_size = {},
  497. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  498. },
  499. { /* RXDMA_MONITOR_DST */
  500. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  501. .max_rings = 1,
  502. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  503. .lmac_ring = TRUE,
  504. .ring_dir = HAL_SRNG_DST_RING,
  505. /* reg_start is not set because LMAC rings are not accessed
  506. * from host
  507. */
  508. .reg_start = {},
  509. .reg_size = {},
  510. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  511. },
  512. { /* RXDMA_MONITOR_DESC */
  513. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  514. .max_rings = 1,
  515. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  516. .lmac_ring = TRUE,
  517. .ring_dir = HAL_SRNG_SRC_RING,
  518. /* reg_start is not set because LMAC rings are not accessed
  519. * from host
  520. */
  521. .reg_start = {},
  522. .reg_size = {},
  523. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  524. },
  525. { /* DIR_BUF_RX_DMA_SRC */
  526. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  527. .max_rings = 1,
  528. .entry_size = 2,
  529. .lmac_ring = TRUE,
  530. .ring_dir = HAL_SRNG_SRC_RING,
  531. /* reg_start is not set because LMAC rings are not accessed
  532. * from host
  533. */
  534. .reg_start = {},
  535. .reg_size = {},
  536. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  537. },
  538. #ifdef WLAN_FEATURE_CIF_CFR
  539. { /* WIFI_POS_SRC */
  540. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  541. .max_rings = 1,
  542. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  543. .lmac_ring = TRUE,
  544. .ring_dir = HAL_SRNG_SRC_RING,
  545. /* reg_start is not set because LMAC rings are not accessed
  546. * from host
  547. */
  548. .reg_start = {},
  549. .reg_size = {},
  550. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  551. },
  552. #endif
  553. };
  554. int32_t hal_hw_reg_offset_qca8074[] = {
  555. /* dst */
  556. REG_OFFSET(DST, HP),
  557. REG_OFFSET(DST, TP),
  558. REG_OFFSET(DST, ID),
  559. REG_OFFSET(DST, MISC),
  560. REG_OFFSET(DST, HP_ADDR_LSB),
  561. REG_OFFSET(DST, HP_ADDR_MSB),
  562. REG_OFFSET(DST, MSI1_BASE_LSB),
  563. REG_OFFSET(DST, MSI1_BASE_MSB),
  564. REG_OFFSET(DST, MSI1_DATA),
  565. REG_OFFSET(DST, BASE_LSB),
  566. REG_OFFSET(DST, BASE_MSB),
  567. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  568. /* src */
  569. REG_OFFSET(SRC, HP),
  570. REG_OFFSET(SRC, TP),
  571. REG_OFFSET(SRC, ID),
  572. REG_OFFSET(SRC, MISC),
  573. REG_OFFSET(SRC, TP_ADDR_LSB),
  574. REG_OFFSET(SRC, TP_ADDR_MSB),
  575. REG_OFFSET(SRC, MSI1_BASE_LSB),
  576. REG_OFFSET(SRC, MSI1_BASE_MSB),
  577. REG_OFFSET(SRC, MSI1_DATA),
  578. REG_OFFSET(SRC, BASE_LSB),
  579. REG_OFFSET(SRC, BASE_MSB),
  580. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  581. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  582. };
  583. /**
  584. * hal_qca8074_attach() - Attach 8074 target specific hal_soc ops,
  585. * offset and srng table
  586. */
  587. void hal_qca8074_attach(struct hal_soc *hal_soc)
  588. {
  589. hal_soc->hw_srng_table = hw_srng_table_8074;
  590. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074;
  591. hal_soc->ops = &qca8074_hal_hw_txrx_ops;
  592. }