swr-mstr-ctrl.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include <linux/regmap.h>
  29. #include "swrm_registers.h"
  30. #include "swr-mstr-ctrl.h"
  31. #include "swrm_port_config.h"
  32. #define SWR_BROADCAST_CMD_ID 0x0F
  33. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  34. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  35. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  36. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  37. /* pm runtime auto suspend timer in msecs */
  38. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  39. module_param(auto_suspend_timer, int, 0664);
  40. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  41. enum {
  42. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  43. SWR_ATTACHED_OK, /* Device is attached */
  44. SWR_ALERT, /* Device alters master for any interrupts */
  45. SWR_RESERVED, /* Reserved */
  46. };
  47. enum {
  48. MASTER_ID_WSA = 1,
  49. MASTER_ID_RX,
  50. MASTER_ID_TX
  51. };
  52. #define MASTER_ID_MASK 0xF
  53. #define TRUE 1
  54. #define FALSE 0
  55. #define SWRM_MAX_PORT_REG 120
  56. #define SWRM_MAX_INIT_REG 10
  57. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  58. #define SWR_MSTR_START_REG_ADDR 0x00
  59. #define SWR_MSTR_MAX_BUF_LEN 32
  60. #define BYTES_PER_LINE 12
  61. #define SWR_MSTR_RD_BUF_LEN 8
  62. #define SWR_MSTR_WR_BUF_LEN 32
  63. #define MAX_FIFO_RD_FAIL_RETRY 3
  64. static struct swr_mstr_ctrl *dbgswrm;
  65. static struct dentry *debugfs_swrm_dent;
  66. static struct dentry *debugfs_peek;
  67. static struct dentry *debugfs_poke;
  68. static struct dentry *debugfs_reg_dump;
  69. static unsigned int read_data;
  70. static bool swrm_is_msm_variant(int val)
  71. {
  72. return (val == SWRM_VERSION_1_3);
  73. }
  74. static int swrm_debug_open(struct inode *inode, struct file *file)
  75. {
  76. file->private_data = inode->i_private;
  77. return 0;
  78. }
  79. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  80. {
  81. char *token;
  82. int base, cnt;
  83. token = strsep(&buf, " ");
  84. for (cnt = 0; cnt < num_of_par; cnt++) {
  85. if (token) {
  86. if ((token[1] == 'x') || (token[1] == 'X'))
  87. base = 16;
  88. else
  89. base = 10;
  90. if (kstrtou32(token, base, &param1[cnt]) != 0)
  91. return -EINVAL;
  92. token = strsep(&buf, " ");
  93. } else
  94. return -EINVAL;
  95. }
  96. return 0;
  97. }
  98. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  99. loff_t *ppos)
  100. {
  101. int i, reg_val, len;
  102. ssize_t total = 0;
  103. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  104. if (!ubuf || !ppos)
  105. return 0;
  106. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  107. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  108. reg_val = dbgswrm->read(dbgswrm->handle, i);
  109. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  110. if ((total + len) >= count - 1)
  111. break;
  112. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  113. pr_err("%s: fail to copy reg dump\n", __func__);
  114. total = -EFAULT;
  115. goto copy_err;
  116. }
  117. *ppos += len;
  118. total += len;
  119. }
  120. copy_err:
  121. return total;
  122. }
  123. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  124. size_t count, loff_t *ppos)
  125. {
  126. char lbuf[SWR_MSTR_RD_BUF_LEN];
  127. char *access_str;
  128. ssize_t ret_cnt;
  129. if (!count || !file || !ppos || !ubuf)
  130. return -EINVAL;
  131. access_str = file->private_data;
  132. if (*ppos < 0)
  133. return -EINVAL;
  134. if (!strcmp(access_str, "swrm_peek")) {
  135. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  136. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  137. strnlen(lbuf, 7));
  138. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  139. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  140. } else {
  141. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  142. ret_cnt = -EPERM;
  143. }
  144. return ret_cnt;
  145. }
  146. static ssize_t swrm_debug_write(struct file *filp,
  147. const char __user *ubuf, size_t cnt, loff_t *ppos)
  148. {
  149. char lbuf[SWR_MSTR_WR_BUF_LEN];
  150. int rc;
  151. u32 param[5];
  152. char *access_str;
  153. if (!filp || !ppos || !ubuf)
  154. return -EINVAL;
  155. access_str = filp->private_data;
  156. if (cnt > sizeof(lbuf) - 1)
  157. return -EINVAL;
  158. rc = copy_from_user(lbuf, ubuf, cnt);
  159. if (rc)
  160. return -EFAULT;
  161. lbuf[cnt] = '\0';
  162. if (!strcmp(access_str, "swrm_poke")) {
  163. /* write */
  164. rc = get_parameters(lbuf, param, 2);
  165. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  166. (param[1] <= 0xFFFFFFFF) &&
  167. (rc == 0))
  168. rc = dbgswrm->write(dbgswrm->handle, param[0],
  169. param[1]);
  170. else
  171. rc = -EINVAL;
  172. } else if (!strcmp(access_str, "swrm_peek")) {
  173. /* read */
  174. rc = get_parameters(lbuf, param, 1);
  175. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  176. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  177. else
  178. rc = -EINVAL;
  179. }
  180. if (rc == 0)
  181. rc = cnt;
  182. else
  183. pr_err("%s: rc = %d\n", __func__, rc);
  184. return rc;
  185. }
  186. static const struct file_operations swrm_debug_ops = {
  187. .open = swrm_debug_open,
  188. .write = swrm_debug_write,
  189. .read = swrm_debug_read,
  190. };
  191. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  192. {
  193. if (!swrm->clk || !swrm->handle)
  194. return -EINVAL;
  195. if (enable) {
  196. swrm->clk_ref_count++;
  197. if (swrm->clk_ref_count == 1) {
  198. swrm->clk(swrm->handle, true);
  199. swrm->state = SWR_MSTR_UP;
  200. }
  201. } else if (--swrm->clk_ref_count == 0) {
  202. swrm->clk(swrm->handle, false);
  203. swrm->state = SWR_MSTR_DOWN;
  204. } else if (swrm->clk_ref_count < 0) {
  205. pr_err("%s: swrm clk count mismatch\n", __func__);
  206. swrm->clk_ref_count = 0;
  207. }
  208. return 0;
  209. }
  210. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  211. u16 reg, u32 *value)
  212. {
  213. u32 temp = (u32)(*value);
  214. int ret;
  215. ret = swrm_clk_request(swrm, TRUE);
  216. if (ret)
  217. return -EINVAL;
  218. iowrite32(temp, swrm->swrm_dig_base + reg);
  219. swrm_clk_request(swrm, FALSE);
  220. return 0;
  221. }
  222. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  223. u16 reg, u32 *value)
  224. {
  225. u32 temp = 0;
  226. int ret;
  227. ret = swrm_clk_request(swrm, TRUE);
  228. if (ret)
  229. return -EINVAL;
  230. temp = ioread32(swrm->swrm_dig_base + reg);
  231. *value = temp;
  232. swrm_clk_request(swrm, FALSE);
  233. return 0;
  234. }
  235. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  236. {
  237. u32 val = 0;
  238. if (swrm->read)
  239. val = swrm->read(swrm->handle, reg_addr);
  240. else
  241. swrm_ahb_read(swrm, reg_addr, &val);
  242. return val;
  243. }
  244. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  245. {
  246. if (swrm->write)
  247. swrm->write(swrm->handle, reg_addr, val);
  248. else
  249. swrm_ahb_write(swrm, reg_addr, &val);
  250. }
  251. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  252. u32 *val, unsigned int length)
  253. {
  254. int i = 0;
  255. if (swrm->bulk_write)
  256. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  257. else {
  258. mutex_lock(&swrm->iolock);
  259. for (i = 0; i < length; i++) {
  260. /* wait for FIFO WR command to complete to avoid overflow */
  261. usleep_range(100, 105);
  262. swr_master_write(swrm, reg_addr[i], val[i]);
  263. }
  264. mutex_unlock(&swrm->iolock);
  265. }
  266. return 0;
  267. }
  268. static bool swrm_is_port_en(struct swr_master *mstr)
  269. {
  270. return !!(mstr->num_port);
  271. }
  272. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  273. {
  274. u8 master_device_id;
  275. int i;
  276. /* update device_id for tx/rx */
  277. master_device_id = MASTER_ID_WSA;
  278. switch (master_device_id & MASTER_ID_MASK) {
  279. case MASTER_ID_WSA:
  280. /* get port params for wsa */
  281. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  282. /* wsa uses single frame structure for all configurations */
  283. if (!swrm->mport_cfg[i].port_en)
  284. continue;
  285. swrm->mport_cfg[i].sinterval = wsa_frame_superset[i].si;
  286. swrm->mport_cfg[i].offset1 = wsa_frame_superset[i].off1;
  287. swrm->mport_cfg[i].offset2 = wsa_frame_superset[i].off2;
  288. }
  289. break;
  290. case MASTER_ID_RX:
  291. /* get port params for rx */
  292. break;
  293. case MASTER_ID_TX:
  294. /* get port params for tx */
  295. break;
  296. default: /* MASTER_GENERIC*/
  297. /* computer generic frame parameters */
  298. return -EINVAL;
  299. }
  300. return 0;
  301. }
  302. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  303. u8 *mstr_ch_mask, u8 mstr_prt_type,
  304. u8 slv_port_id)
  305. {
  306. int i, j;
  307. *mstr_port_id = 0;
  308. for (i = 1; i <= swrm->num_ports; i++) {
  309. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  310. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  311. goto found;
  312. }
  313. }
  314. found:
  315. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  316. dev_err(swrm->dev, "%s: port type not supported by master\n",
  317. __func__);
  318. return -EINVAL;
  319. }
  320. /* id 0 corresponds to master port 1 */
  321. *mstr_port_id = i - 1;
  322. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  323. return 0;
  324. }
  325. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  326. u8 dev_addr, u16 reg_addr)
  327. {
  328. u32 val;
  329. u8 id = *cmd_id;
  330. if (id != SWR_BROADCAST_CMD_ID) {
  331. if (id < 14)
  332. id += 1;
  333. else
  334. id = 0;
  335. *cmd_id = id;
  336. }
  337. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  338. return val;
  339. }
  340. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  341. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  342. u32 len)
  343. {
  344. u32 val;
  345. u32 retry_attempt = 0;
  346. mutex_lock(&swrm->iolock);
  347. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  348. /* wait for FIFO RD to complete to avoid overflow */
  349. usleep_range(100, 105);
  350. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  351. /* wait for FIFO RD CMD complete to avoid overflow */
  352. usleep_range(250, 255);
  353. retry_read:
  354. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  355. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  356. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  357. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  358. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  359. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  360. /* wait 500 us before retry on fifo read failure */
  361. usleep_range(500, 505);
  362. retry_attempt++;
  363. goto retry_read;
  364. } else {
  365. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  366. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  367. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  368. dev_addr, *cmd_data);
  369. dev_err_ratelimited(swrm->dev,
  370. "%s: failed to read fifo\n", __func__);
  371. }
  372. }
  373. mutex_unlock(&swrm->iolock);
  374. return 0;
  375. }
  376. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  377. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  378. {
  379. u32 val;
  380. int ret = 0;
  381. mutex_lock(&swrm->iolock);
  382. if (!cmd_id)
  383. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  384. dev_addr, reg_addr);
  385. else
  386. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  387. dev_addr, reg_addr);
  388. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  389. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  390. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  391. /* wait for FIFO WR command to complete to avoid overflow */
  392. usleep_range(250, 255);
  393. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  394. if (cmd_id == 0xF) {
  395. /*
  396. * sleep for 10ms for MSM soundwire variant to allow broadcast
  397. * command to complete.
  398. */
  399. if (swrm_is_msm_variant(swrm->version))
  400. usleep_range(10000, 10100);
  401. else
  402. wait_for_completion_timeout(&swrm->broadcast,
  403. (2 * HZ/10));
  404. }
  405. mutex_unlock(&swrm->iolock);
  406. return ret;
  407. }
  408. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  409. void *buf, u32 len)
  410. {
  411. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  412. int ret = 0;
  413. int val;
  414. u8 *reg_val = (u8 *)buf;
  415. if (!swrm) {
  416. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  417. return -EINVAL;
  418. }
  419. pm_runtime_get_sync(swrm->dev);
  420. if (dev_num)
  421. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  422. len);
  423. else
  424. val = swr_master_read(swrm, reg_addr);
  425. if (!ret)
  426. *reg_val = (u8)val;
  427. pm_runtime_put_autosuspend(swrm->dev);
  428. pm_runtime_mark_last_busy(swrm->dev);
  429. return ret;
  430. }
  431. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  432. const void *buf)
  433. {
  434. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  435. int ret = 0;
  436. u8 reg_val = *(u8 *)buf;
  437. if (!swrm) {
  438. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  439. return -EINVAL;
  440. }
  441. pm_runtime_get_sync(swrm->dev);
  442. if (dev_num)
  443. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  444. else
  445. swr_master_write(swrm, reg_addr, reg_val);
  446. pm_runtime_put_autosuspend(swrm->dev);
  447. pm_runtime_mark_last_busy(swrm->dev);
  448. return ret;
  449. }
  450. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  451. const void *buf, size_t len)
  452. {
  453. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  454. int ret = 0;
  455. int i;
  456. u32 *val;
  457. u32 *swr_fifo_reg;
  458. if (!swrm || !swrm->handle) {
  459. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  460. return -EINVAL;
  461. }
  462. if (len <= 0)
  463. return -EINVAL;
  464. pm_runtime_get_sync(swrm->dev);
  465. if (dev_num) {
  466. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  467. if (!swr_fifo_reg) {
  468. ret = -ENOMEM;
  469. goto err;
  470. }
  471. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  472. if (!val) {
  473. ret = -ENOMEM;
  474. goto mem_fail;
  475. }
  476. for (i = 0; i < len; i++) {
  477. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  478. ((u8 *)buf)[i],
  479. dev_num,
  480. ((u16 *)reg)[i]);
  481. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  482. }
  483. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  484. if (ret) {
  485. dev_err(&master->dev, "%s: bulk write failed\n",
  486. __func__);
  487. ret = -EINVAL;
  488. }
  489. } else {
  490. dev_err(&master->dev,
  491. "%s: No support of Bulk write for master regs\n",
  492. __func__);
  493. ret = -EINVAL;
  494. goto err;
  495. }
  496. kfree(val);
  497. mem_fail:
  498. kfree(swr_fifo_reg);
  499. err:
  500. pm_runtime_put_autosuspend(swrm->dev);
  501. pm_runtime_mark_last_busy(swrm->dev);
  502. return ret;
  503. }
  504. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  505. {
  506. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  507. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  508. }
  509. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  510. u8 row, u8 col)
  511. {
  512. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  513. SWRS_SCP_FRAME_CTRL_BANK(bank));
  514. }
  515. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  516. u8 slv_port, u8 dev_num)
  517. {
  518. struct swr_port_info *port_req = NULL;
  519. list_for_each_entry(port_req, &mport->port_req_list, list) {
  520. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  521. if ((port_req->slave_port_id == slv_port)
  522. && (port_req->dev_num == dev_num))
  523. return port_req;
  524. }
  525. return NULL;
  526. }
  527. static bool swrm_remove_from_group(struct swr_master *master)
  528. {
  529. struct swr_device *swr_dev;
  530. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  531. bool is_removed = false;
  532. if (!swrm)
  533. goto end;
  534. mutex_lock(&swrm->mlock);
  535. if ((swrm->num_rx_chs > 1) &&
  536. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  537. list_for_each_entry(swr_dev, &master->devices,
  538. dev_list) {
  539. swr_dev->group_id = SWR_GROUP_NONE;
  540. master->gr_sid = 0;
  541. }
  542. is_removed = true;
  543. }
  544. mutex_unlock(&swrm->mlock);
  545. end:
  546. return is_removed;
  547. }
  548. static void swrm_disable_ports(struct swr_master *master,
  549. u8 bank)
  550. {
  551. u32 value;
  552. struct swr_port_info *port_req;
  553. int i;
  554. struct swrm_mports *mport;
  555. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  556. if (!swrm) {
  557. pr_err("%s: swrm is null\n", __func__);
  558. return;
  559. }
  560. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  561. master->num_port);
  562. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  563. mport = &(swrm->mport_cfg[i]);
  564. if (!mport->port_en)
  565. continue;
  566. list_for_each_entry(port_req, &mport->port_req_list, list) {
  567. /* skip ports with no change req's*/
  568. if (port_req->req_ch == port_req->ch_en)
  569. continue;
  570. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  571. port_req->dev_num, 0x00,
  572. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  573. bank));
  574. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  575. __func__, i,
  576. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  577. }
  578. value = ((mport->req_ch)
  579. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  580. value |= ((mport->offset2)
  581. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  582. value |= ((mport->offset1)
  583. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  584. value |= mport->sinterval;
  585. swr_master_write(swrm,
  586. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  587. value);
  588. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  589. __func__, i,
  590. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  591. }
  592. }
  593. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  594. {
  595. struct swr_port_info *port_req, *next;
  596. int i;
  597. struct swrm_mports *mport;
  598. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  599. if (!swrm) {
  600. pr_err("%s: swrm is null\n", __func__);
  601. return;
  602. }
  603. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  604. master->num_port);
  605. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  606. mport = &(swrm->mport_cfg[i]);
  607. list_for_each_entry_safe(port_req, next,
  608. &mport->port_req_list, list) {
  609. /* skip ports without new ch req */
  610. if (port_req->ch_en == port_req->req_ch)
  611. continue;
  612. /* remove new ch req's*/
  613. port_req->req_ch = port_req->ch_en;
  614. /* If no streams enabled on port, remove the port req */
  615. if (port_req->ch_en == 0) {
  616. list_del(&port_req->list);
  617. kfree(port_req);
  618. }
  619. }
  620. /* remove new ch req's on mport*/
  621. mport->req_ch = mport->ch_en;
  622. if (!(mport->ch_en)) {
  623. mport->port_en = false;
  624. master->port_en_mask &= ~i;
  625. }
  626. }
  627. }
  628. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  629. {
  630. u32 value, slv_id;
  631. struct swr_port_info *port_req;
  632. int i;
  633. struct swrm_mports *mport;
  634. u32 reg[SWRM_MAX_PORT_REG];
  635. u32 val[SWRM_MAX_PORT_REG];
  636. int len = 0;
  637. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  638. if (!swrm) {
  639. pr_err("%s: swrm is null\n", __func__);
  640. return;
  641. }
  642. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  643. master->num_port);
  644. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  645. mport = &(swrm->mport_cfg[i]);
  646. if (!mport->port_en)
  647. continue;
  648. list_for_each_entry(port_req, &mport->port_req_list, list) {
  649. slv_id = port_req->slave_port_id;
  650. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  651. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  652. port_req->dev_num, 0x00,
  653. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  654. bank));
  655. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  656. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  657. port_req->dev_num, 0x00,
  658. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  659. bank));
  660. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  661. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  662. port_req->dev_num, 0x00,
  663. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  664. bank));
  665. if (port_req->slave_port_id) {
  666. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  667. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  668. port_req->dev_num, 0x00,
  669. SWRS_DP_OFFSET_CONTROL_2_BANK(
  670. slv_id, bank));
  671. }
  672. port_req->ch_en = port_req->req_ch;
  673. }
  674. value = ((mport->req_ch)
  675. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  676. value |= ((mport->offset2)
  677. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  678. value |= ((mport->offset1)
  679. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  680. value |= mport->sinterval;
  681. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  682. val[len++] = value;
  683. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  684. __func__, i,
  685. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  686. mport->ch_en = mport->req_ch;
  687. }
  688. swr_master_bulk_write(swrm, reg, val, len);
  689. }
  690. static void swrm_apply_port_config(struct swr_master *master)
  691. {
  692. u8 bank;
  693. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  694. if (!swrm) {
  695. pr_err("%s: Invalid handle to swr controller\n",
  696. __func__);
  697. return;
  698. }
  699. bank = get_inactive_bank_num(swrm);
  700. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  701. __func__, bank, master->num_port);
  702. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  703. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  704. swrm_copy_data_port_config(master, bank);
  705. }
  706. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  707. {
  708. u8 bank;
  709. u32 value, n_col;
  710. int ret;
  711. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  712. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  713. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  714. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  715. u8 inactive_bank;
  716. if (!swrm) {
  717. pr_err("%s: swrm is null\n", __func__);
  718. return -EFAULT;
  719. }
  720. mutex_lock(&swrm->mlock);
  721. if (enable)
  722. pm_runtime_get_sync(swrm->dev);
  723. bank = get_inactive_bank_num(swrm);
  724. if (enable) {
  725. ret = swrm_get_port_config(swrm);
  726. if (ret) {
  727. /* cannot accommodate ports */
  728. swrm_cleanup_disabled_port_reqs(master);
  729. pm_runtime_mark_last_busy(swrm->dev);
  730. pm_runtime_put_autosuspend(swrm->dev);
  731. mutex_unlock(&swrm->mlock);
  732. return -EINVAL;
  733. }
  734. /* apply the new port config*/
  735. swrm_apply_port_config(master);
  736. } else {
  737. swrm_disable_ports(master, bank);
  738. }
  739. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  740. __func__, enable, swrm->num_cfg_devs);
  741. if (enable) {
  742. /* set Row = 48 and col = 16 */
  743. n_col = SWR_MAX_COL;
  744. } else {
  745. /*
  746. * Do not change to 48x2 if there are still active ports
  747. */
  748. if (!master->num_port)
  749. n_col = SWR_MIN_COL;
  750. else
  751. n_col = SWR_MAX_COL;
  752. }
  753. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  754. value &= (~mask);
  755. value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  756. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  757. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  758. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  759. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  760. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  761. enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
  762. inactive_bank = bank ? 0 : 1;
  763. if (enable)
  764. swrm_copy_data_port_config(master, inactive_bank);
  765. else {
  766. swrm_disable_ports(master, inactive_bank);
  767. swrm_cleanup_disabled_port_reqs(master);
  768. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  769. __func__);
  770. pm_runtime_mark_last_busy(swrm->dev);
  771. pm_runtime_put_autosuspend(swrm->dev);
  772. }
  773. mutex_unlock(&swrm->mlock);
  774. return 0;
  775. }
  776. static int swrm_connect_port(struct swr_master *master,
  777. struct swr_params *portinfo)
  778. {
  779. int i;
  780. struct swr_port_info *port_req;
  781. int ret = 0;
  782. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  783. struct swrm_mports *mport;
  784. u8 mstr_port_id, mstr_ch_msk;
  785. dev_dbg(&master->dev, "%s: enter\n", __func__);
  786. if (!portinfo)
  787. return -EINVAL;
  788. if (!swrm) {
  789. dev_err(&master->dev,
  790. "%s: Invalid handle to swr controller\n",
  791. __func__);
  792. return -EINVAL;
  793. }
  794. mutex_lock(&swrm->mlock);
  795. for (i = 0; i < portinfo->num_port; i++) {
  796. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  797. portinfo->port_type[i],
  798. portinfo->port_id[i]);
  799. if (ret) {
  800. dev_err(&master->dev,
  801. "%s: mstr portid for slv port %d not found\n",
  802. __func__, portinfo->port_id[i]);
  803. goto port_fail;
  804. }
  805. mport = &(swrm->mport_cfg[mstr_port_id]);
  806. /* get port req */
  807. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  808. portinfo->dev_num);
  809. if (!port_req) {
  810. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  811. __func__, portinfo->port_id[i],
  812. portinfo->dev_num);
  813. port_req = kzalloc(sizeof(struct swr_port_info),
  814. GFP_KERNEL);
  815. if (!port_req) {
  816. ret = -ENOMEM;
  817. goto mem_fail;
  818. }
  819. port_req->dev_num = portinfo->dev_num;
  820. port_req->slave_port_id = portinfo->port_id[i];
  821. port_req->num_ch = portinfo->num_ch[i];
  822. port_req->ch_rate = portinfo->ch_rate[i];
  823. port_req->ch_en = 0;
  824. port_req->master_port_id = mstr_port_id;
  825. list_add(&port_req->list, &mport->port_req_list);
  826. }
  827. port_req->req_ch |= portinfo->ch_en[i];
  828. dev_dbg(&master->dev,
  829. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  830. __func__, port_req->master_port_id,
  831. port_req->slave_port_id, port_req->ch_rate,
  832. port_req->num_ch);
  833. /* Put the port req on master port */
  834. mport = &(swrm->mport_cfg[mstr_port_id]);
  835. mport->port_en = true;
  836. mport->req_ch |= mstr_ch_msk;
  837. master->port_en_mask |= (1 << mstr_port_id);
  838. }
  839. master->num_port += portinfo->num_port;
  840. swr_port_response(master, portinfo->tid);
  841. mutex_unlock(&swrm->mlock);
  842. return 0;
  843. port_fail:
  844. mem_fail:
  845. /* cleanup port reqs in error condition */
  846. swrm_cleanup_disabled_port_reqs(master);
  847. mutex_unlock(&swrm->mlock);
  848. return ret;
  849. }
  850. static int swrm_disconnect_port(struct swr_master *master,
  851. struct swr_params *portinfo)
  852. {
  853. int i, ret = 0;
  854. struct swr_port_info *port_req;
  855. struct swrm_mports *mport;
  856. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  857. u8 mstr_port_id, mstr_ch_mask;
  858. if (!swrm) {
  859. dev_err(&master->dev,
  860. "%s: Invalid handle to swr controller\n",
  861. __func__);
  862. return -EINVAL;
  863. }
  864. if (!portinfo) {
  865. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  866. return -EINVAL;
  867. }
  868. mutex_lock(&swrm->mlock);
  869. for (i = 0; i < portinfo->num_port; i++) {
  870. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  871. portinfo->port_type[i], portinfo->port_id[i]);
  872. if (ret) {
  873. dev_err(&master->dev,
  874. "%s: mstr portid for slv port %d not found\n",
  875. __func__, portinfo->port_id[i]);
  876. mutex_unlock(&swrm->mlock);
  877. return -EINVAL;
  878. }
  879. mport = &(swrm->mport_cfg[mstr_port_id]);
  880. /* get port req */
  881. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  882. portinfo->dev_num);
  883. if (!port_req) {
  884. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  885. __func__, portinfo->port_id[i]);
  886. return -EINVAL;
  887. }
  888. port_req->req_ch &= ~portinfo->ch_en[i];
  889. mport->req_ch &= ~mstr_ch_mask;
  890. }
  891. master->num_port -= portinfo->num_port;
  892. swr_port_response(master, portinfo->tid);
  893. mutex_unlock(&swrm->mlock);
  894. return 0;
  895. }
  896. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  897. int status, u8 *devnum)
  898. {
  899. int i;
  900. bool found = false;
  901. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  902. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  903. *devnum = i;
  904. found = true;
  905. break;
  906. }
  907. status >>= 2;
  908. }
  909. if (found)
  910. return 0;
  911. else
  912. return -EINVAL;
  913. }
  914. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  915. int status, u8 *devnum)
  916. {
  917. int i;
  918. int new_sts = status;
  919. int ret = SWR_NOT_PRESENT;
  920. if (status != swrm->slave_status) {
  921. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  922. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  923. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  924. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  925. *devnum = i;
  926. break;
  927. }
  928. status >>= 2;
  929. swrm->slave_status >>= 2;
  930. }
  931. swrm->slave_status = new_sts;
  932. }
  933. return ret;
  934. }
  935. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  936. {
  937. struct swr_mstr_ctrl *swrm = dev;
  938. u32 value, intr_sts;
  939. u32 temp = 0;
  940. u32 status, chg_sts, i;
  941. u8 devnum = 0;
  942. int ret = IRQ_HANDLED;
  943. struct swr_device *swr_dev;
  944. struct swr_master *mstr = &swrm->master;
  945. mutex_lock(&swrm->reslock);
  946. swrm_clk_request(swrm, true);
  947. mutex_unlock(&swrm->reslock);
  948. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  949. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  950. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  951. value = intr_sts & (1 << i);
  952. if (!value)
  953. continue;
  954. switch (value) {
  955. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  956. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  957. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  958. ret = swrm_find_alert_slave(swrm, status, &devnum);
  959. if (ret) {
  960. dev_err(swrm->dev, "no slave alert found.\
  961. spurious interrupt\n");
  962. return ret;
  963. }
  964. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  965. if (swr_dev->dev_num != devnum)
  966. continue;
  967. if (swr_dev->slave_irq)
  968. handle_nested_irq(
  969. irq_find_mapping(
  970. swr_dev->slave_irq, 0));
  971. }
  972. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  973. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  974. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  975. SWRS_SCP_INT_STATUS_CLEAR_1);
  976. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  977. SWRS_SCP_INT_STATUS_CLEAR_1);
  978. break;
  979. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  980. dev_dbg(swrm->dev, "SWR new slave attached\n");
  981. break;
  982. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  983. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  984. if (status == swrm->slave_status) {
  985. dev_dbg(swrm->dev,
  986. "%s: No change in slave status: %d\n",
  987. __func__, status);
  988. break;
  989. }
  990. chg_sts = swrm_check_slave_change_status(swrm, status,
  991. &devnum);
  992. switch (chg_sts) {
  993. case SWR_NOT_PRESENT:
  994. dev_dbg(swrm->dev, "device %d got detached\n",
  995. devnum);
  996. break;
  997. case SWR_ATTACHED_OK:
  998. dev_dbg(swrm->dev, "device %d got attached\n",
  999. devnum);
  1000. break;
  1001. case SWR_ALERT:
  1002. dev_dbg(swrm->dev,
  1003. "device %d has pending interrupt\n",
  1004. devnum);
  1005. break;
  1006. }
  1007. break;
  1008. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1009. dev_err_ratelimited(swrm->dev,
  1010. "SWR bus clsh detected\n");
  1011. break;
  1012. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1013. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1014. break;
  1015. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1016. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1017. break;
  1018. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1019. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1020. break;
  1021. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1022. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1023. dev_err_ratelimited(swrm->dev,
  1024. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1025. value);
  1026. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1027. break;
  1028. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1029. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1030. break;
  1031. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1032. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1033. break;
  1034. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1035. complete(&swrm->broadcast);
  1036. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1037. break;
  1038. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1039. break;
  1040. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1041. break;
  1042. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1043. break;
  1044. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1045. complete(&swrm->reset);
  1046. break;
  1047. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1048. break;
  1049. default:
  1050. dev_err_ratelimited(swrm->dev,
  1051. "SWR unknown interrupt\n");
  1052. ret = IRQ_NONE;
  1053. break;
  1054. }
  1055. }
  1056. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1057. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1058. mutex_lock(&swrm->reslock);
  1059. swrm_clk_request(swrm, false);
  1060. mutex_unlock(&swrm->reslock);
  1061. return ret;
  1062. }
  1063. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1064. {
  1065. u32 val;
  1066. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1067. val = (swrm->slave_status >> (devnum * 2));
  1068. val &= SWRM_MCP_SLV_STATUS_MASK;
  1069. return val;
  1070. }
  1071. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1072. u8 *dev_num)
  1073. {
  1074. int i;
  1075. u64 id = 0;
  1076. int ret = -EINVAL;
  1077. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1078. struct swr_device *swr_dev;
  1079. u32 num_dev = 0;
  1080. if (!swrm) {
  1081. pr_err("%s: Invalid handle to swr controller\n",
  1082. __func__);
  1083. return ret;
  1084. }
  1085. if (swrm->num_dev)
  1086. num_dev = swrm->num_dev;
  1087. else
  1088. num_dev = mstr->num_dev;
  1089. pm_runtime_get_sync(swrm->dev);
  1090. for (i = 1; i < (num_dev + 1); i++) {
  1091. id = ((u64)(swr_master_read(swrm,
  1092. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1093. id |= swr_master_read(swrm,
  1094. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1095. /*
  1096. * As pm_runtime_get_sync() brings all slaves out of reset
  1097. * update logical device number for all slaves.
  1098. */
  1099. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1100. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1101. u32 status = swrm_get_device_status(swrm, i);
  1102. if ((status == 0x01) || (status == 0x02)) {
  1103. swr_dev->dev_num = i;
  1104. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1105. *dev_num = i;
  1106. ret = 0;
  1107. }
  1108. dev_dbg(swrm->dev,
  1109. "%s: devnum %d is assigned for dev addr %lx\n",
  1110. __func__, i, swr_dev->addr);
  1111. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i, 0xF,
  1112. SWRS_SCP_INT_STATUS_CLEAR_1);
  1113. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0xF,
  1114. SWRS_SCP_INT_STATUS_MASK_1);
  1115. }
  1116. }
  1117. }
  1118. }
  1119. if (ret)
  1120. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1121. __func__, dev_id);
  1122. pm_runtime_mark_last_busy(swrm->dev);
  1123. pm_runtime_put_autosuspend(swrm->dev);
  1124. return ret;
  1125. }
  1126. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1127. {
  1128. int ret = 0;
  1129. u32 val;
  1130. u8 row_ctrl = SWR_MAX_ROW;
  1131. u8 col_ctrl = SWR_MIN_COL;
  1132. u8 ssp_period = 1;
  1133. u8 retry_cmd_num = 3;
  1134. u32 reg[SWRM_MAX_INIT_REG];
  1135. u32 value[SWRM_MAX_INIT_REG];
  1136. int len = 0;
  1137. /* Clear Rows and Cols */
  1138. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1139. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1140. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1141. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1142. value[len++] = val;
  1143. /* Set Auto enumeration flag */
  1144. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1145. value[len++] = 1;
  1146. /* Configure No pings */
  1147. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1148. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1149. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1150. reg[len] = SWRM_MCP_CFG_ADDR;
  1151. value[len++] = val;
  1152. /* Configure number of retries of a read/write cmd */
  1153. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1154. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1155. value[len++] = val;
  1156. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1157. value[len++] = 0x2;
  1158. /* Set IRQ to PULSE */
  1159. reg[len] = SWRM_COMP_CFG_ADDR;
  1160. value[len++] = 0x03;
  1161. reg[len] = SWRM_INTERRUPT_CLEAR;
  1162. value[len++] = 0xFFFFFFFF;
  1163. /* Mask soundwire interrupts */
  1164. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1165. value[len++] = 0x1FFFD;
  1166. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1167. value[len++] = 0x1;
  1168. swr_master_bulk_write(swrm, reg, value, len);
  1169. return ret;
  1170. }
  1171. static int swrm_probe(struct platform_device *pdev)
  1172. {
  1173. struct swr_mstr_ctrl *swrm;
  1174. struct swr_ctrl_platform_data *pdata;
  1175. u32 i, num_ports, port_num, port_type, ch_mask;
  1176. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1177. int ret = 0;
  1178. /* Allocate soundwire master driver structure */
  1179. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1180. GFP_KERNEL);
  1181. if (!swrm) {
  1182. ret = -ENOMEM;
  1183. goto err_memory_fail;
  1184. }
  1185. swrm->dev = &pdev->dev;
  1186. platform_set_drvdata(pdev, swrm);
  1187. swr_set_ctrl_data(&swrm->master, swrm);
  1188. pdata = dev_get_platdata(&pdev->dev);
  1189. if (!pdata) {
  1190. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1191. __func__);
  1192. ret = -EINVAL;
  1193. goto err_pdata_fail;
  1194. }
  1195. swrm->handle = (void *)pdata->handle;
  1196. if (!swrm->handle) {
  1197. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1198. __func__);
  1199. ret = -EINVAL;
  1200. goto err_pdata_fail;
  1201. }
  1202. if (!(of_property_read_u32(pdev->dev.of_node,
  1203. "swrm-io-base", &swrm->swrm_base_reg)))
  1204. ret = of_property_read_u32(pdev->dev.of_node,
  1205. "swrm-io-base", &swrm->swrm_base_reg);
  1206. if (!swrm->swrm_base_reg) {
  1207. swrm->read = pdata->read;
  1208. if (!swrm->read) {
  1209. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1210. __func__);
  1211. ret = -EINVAL;
  1212. goto err_pdata_fail;
  1213. }
  1214. swrm->write = pdata->write;
  1215. if (!swrm->write) {
  1216. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1217. __func__);
  1218. ret = -EINVAL;
  1219. goto err_pdata_fail;
  1220. }
  1221. swrm->bulk_write = pdata->bulk_write;
  1222. if (!swrm->bulk_write) {
  1223. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1224. __func__);
  1225. ret = -EINVAL;
  1226. goto err_pdata_fail;
  1227. }
  1228. } else {
  1229. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1230. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1231. }
  1232. swrm->clk = pdata->clk;
  1233. if (!swrm->clk) {
  1234. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1235. __func__);
  1236. ret = -EINVAL;
  1237. goto err_pdata_fail;
  1238. }
  1239. /* Parse soundwire port mapping */
  1240. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1241. &num_ports);
  1242. if (ret) {
  1243. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1244. goto err_pdata_fail;
  1245. }
  1246. swrm->num_ports = num_ports;
  1247. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1248. &map_size)) {
  1249. dev_err(swrm->dev, "missing port mapping\n");
  1250. goto err_pdata_fail;
  1251. }
  1252. map_length = map_size / (3 * sizeof(u32));
  1253. if (num_ports > SWR_MSTR_PORT_LEN) {
  1254. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1255. __func__);
  1256. ret = -EINVAL;
  1257. goto err_pdata_fail;
  1258. }
  1259. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1260. if (!temp) {
  1261. ret = -ENOMEM;
  1262. goto err_pdata_fail;
  1263. }
  1264. ret = of_property_read_u32_array(pdev->dev.of_node,
  1265. "qcom,swr-port-mapping", temp, 3 * map_length);
  1266. if (ret) {
  1267. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1268. __func__);
  1269. goto err_pdata_fail;
  1270. }
  1271. for (i = 0; i < map_length; i++) {
  1272. port_num = temp[3 * i];
  1273. port_type = temp[3 * i + 1];
  1274. ch_mask = temp[3 * i + 2];
  1275. if (port_num != old_port_num)
  1276. ch_iter = 0;
  1277. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1278. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1279. old_port_num = port_num;
  1280. }
  1281. devm_kfree(&pdev->dev, temp);
  1282. swrm->reg_irq = pdata->reg_irq;
  1283. swrm->master.read = swrm_read;
  1284. swrm->master.write = swrm_write;
  1285. swrm->master.bulk_write = swrm_bulk_write;
  1286. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1287. swrm->master.connect_port = swrm_connect_port;
  1288. swrm->master.disconnect_port = swrm_disconnect_port;
  1289. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1290. swrm->master.remove_from_group = swrm_remove_from_group;
  1291. swrm->master.dev.parent = &pdev->dev;
  1292. swrm->master.dev.of_node = pdev->dev.of_node;
  1293. swrm->master.num_port = 0;
  1294. swrm->rcmd_id = 0;
  1295. swrm->wcmd_id = 0;
  1296. swrm->slave_status = 0;
  1297. swrm->num_rx_chs = 0;
  1298. swrm->clk_ref_count = 0;
  1299. swrm->state = SWR_MSTR_RESUME;
  1300. init_completion(&swrm->reset);
  1301. init_completion(&swrm->broadcast);
  1302. mutex_init(&swrm->mlock);
  1303. mutex_init(&swrm->reslock);
  1304. mutex_init(&swrm->force_down_lock);
  1305. mutex_init(&swrm->iolock);
  1306. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1307. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1308. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1309. &swrm->num_dev);
  1310. if (ret) {
  1311. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1312. __func__, "qcom,swr-num-dev");
  1313. } else {
  1314. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1315. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1316. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1317. ret = -EINVAL;
  1318. goto err_pdata_fail;
  1319. }
  1320. }
  1321. if (swrm->reg_irq) {
  1322. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1323. SWR_IRQ_REGISTER);
  1324. if (ret) {
  1325. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1326. __func__, ret);
  1327. goto err_irq_fail;
  1328. }
  1329. } else {
  1330. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1331. if (swrm->irq < 0) {
  1332. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1333. __func__, swrm->irq);
  1334. goto err_irq_fail;
  1335. }
  1336. ret = request_threaded_irq(swrm->irq, NULL,
  1337. swr_mstr_interrupt,
  1338. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1339. "swr_master_irq", swrm);
  1340. if (ret) {
  1341. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1342. __func__, ret);
  1343. goto err_irq_fail;
  1344. }
  1345. }
  1346. ret = swr_register_master(&swrm->master);
  1347. if (ret) {
  1348. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1349. goto err_mstr_fail;
  1350. }
  1351. /* Add devices registered with board-info as the
  1352. * controller will be up now
  1353. */
  1354. swr_master_add_boarddevices(&swrm->master);
  1355. mutex_lock(&swrm->mlock);
  1356. swrm_clk_request(swrm, true);
  1357. ret = swrm_master_init(swrm);
  1358. if (ret < 0) {
  1359. dev_err(&pdev->dev,
  1360. "%s: Error in master Initialization , err %d\n",
  1361. __func__, ret);
  1362. mutex_unlock(&swrm->mlock);
  1363. goto err_mstr_fail;
  1364. }
  1365. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1366. mutex_unlock(&swrm->mlock);
  1367. if (pdev->dev.of_node)
  1368. of_register_swr_devices(&swrm->master);
  1369. dbgswrm = swrm;
  1370. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1371. if (!IS_ERR(debugfs_swrm_dent)) {
  1372. debugfs_peek = debugfs_create_file("swrm_peek",
  1373. S_IFREG | 0444, debugfs_swrm_dent,
  1374. (void *) "swrm_peek", &swrm_debug_ops);
  1375. debugfs_poke = debugfs_create_file("swrm_poke",
  1376. S_IFREG | 0444, debugfs_swrm_dent,
  1377. (void *) "swrm_poke", &swrm_debug_ops);
  1378. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1379. S_IFREG | 0444, debugfs_swrm_dent,
  1380. (void *) "swrm_reg_dump",
  1381. &swrm_debug_ops);
  1382. }
  1383. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1384. pm_runtime_use_autosuspend(&pdev->dev);
  1385. pm_runtime_set_active(&pdev->dev);
  1386. pm_runtime_enable(&pdev->dev);
  1387. pm_runtime_mark_last_busy(&pdev->dev);
  1388. return 0;
  1389. err_mstr_fail:
  1390. if (swrm->reg_irq)
  1391. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1392. swrm, SWR_IRQ_FREE);
  1393. else if (swrm->irq)
  1394. free_irq(swrm->irq, swrm);
  1395. err_irq_fail:
  1396. mutex_destroy(&swrm->mlock);
  1397. mutex_destroy(&swrm->reslock);
  1398. mutex_destroy(&swrm->force_down_lock);
  1399. mutex_destroy(&swrm->iolock);
  1400. err_pdata_fail:
  1401. err_memory_fail:
  1402. return ret;
  1403. }
  1404. static int swrm_remove(struct platform_device *pdev)
  1405. {
  1406. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1407. if (swrm->reg_irq)
  1408. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1409. swrm, SWR_IRQ_FREE);
  1410. else if (swrm->irq)
  1411. free_irq(swrm->irq, swrm);
  1412. pm_runtime_disable(&pdev->dev);
  1413. pm_runtime_set_suspended(&pdev->dev);
  1414. swr_unregister_master(&swrm->master);
  1415. mutex_destroy(&swrm->mlock);
  1416. mutex_destroy(&swrm->reslock);
  1417. mutex_destroy(&swrm->force_down_lock);
  1418. devm_kfree(&pdev->dev, swrm);
  1419. return 0;
  1420. }
  1421. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1422. {
  1423. u32 val;
  1424. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1425. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1426. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1427. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1428. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1429. swrm->state = SWR_MSTR_PAUSE;
  1430. return 0;
  1431. }
  1432. #ifdef CONFIG_PM
  1433. static int swrm_runtime_resume(struct device *dev)
  1434. {
  1435. struct platform_device *pdev = to_platform_device(dev);
  1436. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1437. int ret = 0;
  1438. struct swr_master *mstr = &swrm->master;
  1439. struct swr_device *swr_dev;
  1440. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1441. __func__, swrm->state);
  1442. mutex_lock(&swrm->reslock);
  1443. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1444. (swrm->state == SWR_MSTR_DOWN)) {
  1445. if (swrm->state == SWR_MSTR_DOWN) {
  1446. if (swrm_clk_request(swrm, true))
  1447. goto exit;
  1448. }
  1449. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1450. ret = swr_device_up(swr_dev);
  1451. if (ret) {
  1452. dev_err(dev,
  1453. "%s: failed to wakeup swr dev %d\n",
  1454. __func__, swr_dev->dev_num);
  1455. swrm_clk_request(swrm, false);
  1456. goto exit;
  1457. }
  1458. }
  1459. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1460. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1461. swrm_master_init(swrm);
  1462. }
  1463. exit:
  1464. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1465. mutex_unlock(&swrm->reslock);
  1466. return ret;
  1467. }
  1468. static int swrm_runtime_suspend(struct device *dev)
  1469. {
  1470. struct platform_device *pdev = to_platform_device(dev);
  1471. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1472. int ret = 0;
  1473. struct swr_master *mstr = &swrm->master;
  1474. struct swr_device *swr_dev;
  1475. int current_state = 0;
  1476. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1477. __func__, swrm->state);
  1478. mutex_lock(&swrm->reslock);
  1479. mutex_lock(&swrm->force_down_lock);
  1480. current_state = swrm->state;
  1481. mutex_unlock(&swrm->force_down_lock);
  1482. if ((current_state == SWR_MSTR_RESUME) ||
  1483. (current_state == SWR_MSTR_UP) ||
  1484. (current_state == SWR_MSTR_SSR)) {
  1485. if ((current_state != SWR_MSTR_SSR) &&
  1486. swrm_is_port_en(&swrm->master)) {
  1487. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1488. ret = -EBUSY;
  1489. goto exit;
  1490. }
  1491. swrm_clk_pause(swrm);
  1492. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1493. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1494. ret = swr_device_down(swr_dev);
  1495. if (ret) {
  1496. dev_err(dev,
  1497. "%s: failed to shutdown swr dev %d\n",
  1498. __func__, swr_dev->dev_num);
  1499. goto exit;
  1500. }
  1501. }
  1502. swrm_clk_request(swrm, false);
  1503. }
  1504. exit:
  1505. mutex_unlock(&swrm->reslock);
  1506. return ret;
  1507. }
  1508. #endif /* CONFIG_PM */
  1509. static int swrm_device_down(struct device *dev)
  1510. {
  1511. struct platform_device *pdev = to_platform_device(dev);
  1512. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1513. int ret = 0;
  1514. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1515. mutex_lock(&swrm->force_down_lock);
  1516. swrm->state = SWR_MSTR_SSR;
  1517. mutex_unlock(&swrm->force_down_lock);
  1518. /* Use pm runtime function to tear down */
  1519. ret = pm_runtime_put_sync_suspend(dev);
  1520. pm_runtime_get_noresume(dev);
  1521. return ret;
  1522. }
  1523. /**
  1524. * swrm_wcd_notify - parent device can notify to soundwire master through
  1525. * this function
  1526. * @pdev: pointer to platform device structure
  1527. * @id: command id from parent to the soundwire master
  1528. * @data: data from parent device to soundwire master
  1529. */
  1530. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1531. {
  1532. struct swr_mstr_ctrl *swrm;
  1533. int ret = 0;
  1534. struct swr_master *mstr;
  1535. struct swr_device *swr_dev;
  1536. if (!pdev) {
  1537. pr_err("%s: pdev is NULL\n", __func__);
  1538. return -EINVAL;
  1539. }
  1540. swrm = platform_get_drvdata(pdev);
  1541. if (!swrm) {
  1542. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1543. return -EINVAL;
  1544. }
  1545. mstr = &swrm->master;
  1546. switch (id) {
  1547. case SWR_DEVICE_DOWN:
  1548. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1549. mutex_lock(&swrm->mlock);
  1550. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1551. (swrm->state == SWR_MSTR_DOWN))
  1552. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1553. __func__, swrm->state);
  1554. else
  1555. swrm_device_down(&pdev->dev);
  1556. mutex_unlock(&swrm->mlock);
  1557. break;
  1558. case SWR_DEVICE_UP:
  1559. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1560. mutex_lock(&swrm->mlock);
  1561. mutex_lock(&swrm->reslock);
  1562. if ((swrm->state == SWR_MSTR_RESUME) ||
  1563. (swrm->state == SWR_MSTR_UP)) {
  1564. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1565. __func__, swrm->state);
  1566. } else {
  1567. pm_runtime_mark_last_busy(&pdev->dev);
  1568. mutex_unlock(&swrm->reslock);
  1569. pm_runtime_get_sync(&pdev->dev);
  1570. mutex_lock(&swrm->reslock);
  1571. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1572. ret = swr_reset_device(swr_dev);
  1573. if (ret) {
  1574. dev_err(swrm->dev,
  1575. "%s: failed to reset swr device %d\n",
  1576. __func__, swr_dev->dev_num);
  1577. swrm_clk_request(swrm, false);
  1578. }
  1579. }
  1580. pm_runtime_mark_last_busy(&pdev->dev);
  1581. pm_runtime_put_autosuspend(&pdev->dev);
  1582. }
  1583. mutex_unlock(&swrm->reslock);
  1584. mutex_unlock(&swrm->mlock);
  1585. break;
  1586. case SWR_SET_NUM_RX_CH:
  1587. if (!data) {
  1588. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1589. ret = -EINVAL;
  1590. } else {
  1591. mutex_lock(&swrm->mlock);
  1592. swrm->num_rx_chs = *(int *)data;
  1593. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1594. list_for_each_entry(swr_dev, &mstr->devices,
  1595. dev_list) {
  1596. ret = swr_set_device_group(swr_dev,
  1597. SWR_BROADCAST);
  1598. if (ret)
  1599. dev_err(swrm->dev,
  1600. "%s: set num ch failed\n",
  1601. __func__);
  1602. }
  1603. } else {
  1604. list_for_each_entry(swr_dev, &mstr->devices,
  1605. dev_list) {
  1606. ret = swr_set_device_group(swr_dev,
  1607. SWR_GROUP_NONE);
  1608. if (ret)
  1609. dev_err(swrm->dev,
  1610. "%s: set num ch failed\n",
  1611. __func__);
  1612. }
  1613. }
  1614. mutex_unlock(&swrm->mlock);
  1615. }
  1616. break;
  1617. default:
  1618. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1619. __func__, id);
  1620. break;
  1621. }
  1622. return ret;
  1623. }
  1624. EXPORT_SYMBOL(swrm_wcd_notify);
  1625. #ifdef CONFIG_PM_SLEEP
  1626. static int swrm_suspend(struct device *dev)
  1627. {
  1628. int ret = -EBUSY;
  1629. struct platform_device *pdev = to_platform_device(dev);
  1630. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1631. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1632. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1633. ret = swrm_runtime_suspend(dev);
  1634. if (!ret) {
  1635. /*
  1636. * Synchronize runtime-pm and system-pm states:
  1637. * At this point, we are already suspended. If
  1638. * runtime-pm still thinks its active, then
  1639. * make sure its status is in sync with HW
  1640. * status. The three below calls let the
  1641. * runtime-pm know that we are suspended
  1642. * already without re-invoking the suspend
  1643. * callback
  1644. */
  1645. pm_runtime_disable(dev);
  1646. pm_runtime_set_suspended(dev);
  1647. pm_runtime_enable(dev);
  1648. }
  1649. }
  1650. if (ret == -EBUSY) {
  1651. /*
  1652. * There is a possibility that some audio stream is active
  1653. * during suspend. We dont want to return suspend failure in
  1654. * that case so that display and relevant components can still
  1655. * go to suspend.
  1656. * If there is some other error, then it should be passed-on
  1657. * to system level suspend
  1658. */
  1659. ret = 0;
  1660. }
  1661. return ret;
  1662. }
  1663. static int swrm_resume(struct device *dev)
  1664. {
  1665. int ret = 0;
  1666. struct platform_device *pdev = to_platform_device(dev);
  1667. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1668. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1669. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1670. ret = swrm_runtime_resume(dev);
  1671. if (!ret) {
  1672. pm_runtime_mark_last_busy(dev);
  1673. pm_request_autosuspend(dev);
  1674. }
  1675. }
  1676. return ret;
  1677. }
  1678. #endif /* CONFIG_PM_SLEEP */
  1679. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1680. SET_SYSTEM_SLEEP_PM_OPS(
  1681. swrm_suspend,
  1682. swrm_resume
  1683. )
  1684. SET_RUNTIME_PM_OPS(
  1685. swrm_runtime_suspend,
  1686. swrm_runtime_resume,
  1687. NULL
  1688. )
  1689. };
  1690. static const struct of_device_id swrm_dt_match[] = {
  1691. {
  1692. .compatible = "qcom,swr-mstr",
  1693. },
  1694. {}
  1695. };
  1696. static struct platform_driver swr_mstr_driver = {
  1697. .probe = swrm_probe,
  1698. .remove = swrm_remove,
  1699. .driver = {
  1700. .name = SWR_WCD_NAME,
  1701. .owner = THIS_MODULE,
  1702. .pm = &swrm_dev_pm_ops,
  1703. .of_match_table = swrm_dt_match,
  1704. },
  1705. };
  1706. static int __init swrm_init(void)
  1707. {
  1708. return platform_driver_register(&swr_mstr_driver);
  1709. }
  1710. module_init(swrm_init);
  1711. static void __exit swrm_exit(void)
  1712. {
  1713. platform_driver_unregister(&swr_mstr_driver);
  1714. }
  1715. module_exit(swrm_exit);
  1716. MODULE_LICENSE("GPL v2");
  1717. MODULE_DESCRIPTION("SoundWire Master Controller");
  1718. MODULE_ALIAS("platform:swr-mstr");