rx_attention.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _RX_ATTENTION_H_
  19. #define _RX_ATTENTION_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #define NUM_OF_DWORDS_RX_ATTENTION 4
  23. #define NUM_OF_QWORDS_RX_ATTENTION 2
  24. struct rx_attention {
  25. uint32_t rxpcu_mpdu_filter_in_category : 2,
  26. sw_frame_group_id : 7,
  27. reserved_0 : 7,
  28. phy_ppdu_id : 16;
  29. uint32_t first_mpdu : 1,
  30. reserved_1a : 1,
  31. mcast_bcast : 1,
  32. ast_index_not_found : 1,
  33. ast_index_timeout : 1,
  34. power_mgmt : 1,
  35. non_qos : 1,
  36. null_data : 1,
  37. mgmt_type : 1,
  38. ctrl_type : 1,
  39. more_data : 1,
  40. eosp : 1,
  41. a_msdu_error : 1,
  42. fragment_flag : 1,
  43. order : 1,
  44. cce_match : 1,
  45. overflow_err : 1,
  46. msdu_length_err : 1,
  47. tcp_udp_chksum_fail : 1,
  48. ip_chksum_fail : 1,
  49. sa_idx_invalid : 1,
  50. da_idx_invalid : 1,
  51. reserved_1b : 1,
  52. rx_in_tx_decrypt_byp : 1,
  53. encrypt_required : 1,
  54. directed : 1,
  55. buffer_fragment : 1,
  56. mpdu_length_err : 1,
  57. tkip_mic_err : 1,
  58. decrypt_err : 1,
  59. unencrypted_frame_err : 1,
  60. fcs_err : 1;
  61. uint32_t flow_idx_timeout : 1,
  62. flow_idx_invalid : 1,
  63. wifi_parser_error : 1,
  64. amsdu_parser_error : 1,
  65. sa_idx_timeout : 1,
  66. da_idx_timeout : 1,
  67. msdu_limit_error : 1,
  68. da_is_valid : 1,
  69. da_is_mcbc : 1,
  70. sa_is_valid : 1,
  71. decrypt_status_code : 3,
  72. rx_bitmap_not_updated : 1,
  73. reserved_2 : 17,
  74. msdu_done : 1;
  75. uint32_t tlv64_padding : 32;
  76. };
  77. #define RX_ATTENTION_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x0000000000000000
  78. #define RX_ATTENTION_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  79. #define RX_ATTENTION_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
  80. #define RX_ATTENTION_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x0000000000000003
  81. #define RX_ATTENTION_SW_FRAME_GROUP_ID_OFFSET 0x0000000000000000
  82. #define RX_ATTENTION_SW_FRAME_GROUP_ID_LSB 2
  83. #define RX_ATTENTION_SW_FRAME_GROUP_ID_MSB 8
  84. #define RX_ATTENTION_SW_FRAME_GROUP_ID_MASK 0x00000000000001fc
  85. #define RX_ATTENTION_RESERVED_0_OFFSET 0x0000000000000000
  86. #define RX_ATTENTION_RESERVED_0_LSB 9
  87. #define RX_ATTENTION_RESERVED_0_MSB 15
  88. #define RX_ATTENTION_RESERVED_0_MASK 0x000000000000fe00
  89. #define RX_ATTENTION_PHY_PPDU_ID_OFFSET 0x0000000000000000
  90. #define RX_ATTENTION_PHY_PPDU_ID_LSB 16
  91. #define RX_ATTENTION_PHY_PPDU_ID_MSB 31
  92. #define RX_ATTENTION_PHY_PPDU_ID_MASK 0x00000000ffff0000
  93. #define RX_ATTENTION_FIRST_MPDU_OFFSET 0x0000000000000000
  94. #define RX_ATTENTION_FIRST_MPDU_LSB 32
  95. #define RX_ATTENTION_FIRST_MPDU_MSB 32
  96. #define RX_ATTENTION_FIRST_MPDU_MASK 0x0000000100000000
  97. #define RX_ATTENTION_RESERVED_1A_OFFSET 0x0000000000000000
  98. #define RX_ATTENTION_RESERVED_1A_LSB 33
  99. #define RX_ATTENTION_RESERVED_1A_MSB 33
  100. #define RX_ATTENTION_RESERVED_1A_MASK 0x0000000200000000
  101. #define RX_ATTENTION_MCAST_BCAST_OFFSET 0x0000000000000000
  102. #define RX_ATTENTION_MCAST_BCAST_LSB 34
  103. #define RX_ATTENTION_MCAST_BCAST_MSB 34
  104. #define RX_ATTENTION_MCAST_BCAST_MASK 0x0000000400000000
  105. #define RX_ATTENTION_AST_INDEX_NOT_FOUND_OFFSET 0x0000000000000000
  106. #define RX_ATTENTION_AST_INDEX_NOT_FOUND_LSB 35
  107. #define RX_ATTENTION_AST_INDEX_NOT_FOUND_MSB 35
  108. #define RX_ATTENTION_AST_INDEX_NOT_FOUND_MASK 0x0000000800000000
  109. #define RX_ATTENTION_AST_INDEX_TIMEOUT_OFFSET 0x0000000000000000
  110. #define RX_ATTENTION_AST_INDEX_TIMEOUT_LSB 36
  111. #define RX_ATTENTION_AST_INDEX_TIMEOUT_MSB 36
  112. #define RX_ATTENTION_AST_INDEX_TIMEOUT_MASK 0x0000001000000000
  113. #define RX_ATTENTION_POWER_MGMT_OFFSET 0x0000000000000000
  114. #define RX_ATTENTION_POWER_MGMT_LSB 37
  115. #define RX_ATTENTION_POWER_MGMT_MSB 37
  116. #define RX_ATTENTION_POWER_MGMT_MASK 0x0000002000000000
  117. #define RX_ATTENTION_NON_QOS_OFFSET 0x0000000000000000
  118. #define RX_ATTENTION_NON_QOS_LSB 38
  119. #define RX_ATTENTION_NON_QOS_MSB 38
  120. #define RX_ATTENTION_NON_QOS_MASK 0x0000004000000000
  121. #define RX_ATTENTION_NULL_DATA_OFFSET 0x0000000000000000
  122. #define RX_ATTENTION_NULL_DATA_LSB 39
  123. #define RX_ATTENTION_NULL_DATA_MSB 39
  124. #define RX_ATTENTION_NULL_DATA_MASK 0x0000008000000000
  125. #define RX_ATTENTION_MGMT_TYPE_OFFSET 0x0000000000000000
  126. #define RX_ATTENTION_MGMT_TYPE_LSB 40
  127. #define RX_ATTENTION_MGMT_TYPE_MSB 40
  128. #define RX_ATTENTION_MGMT_TYPE_MASK 0x0000010000000000
  129. #define RX_ATTENTION_CTRL_TYPE_OFFSET 0x0000000000000000
  130. #define RX_ATTENTION_CTRL_TYPE_LSB 41
  131. #define RX_ATTENTION_CTRL_TYPE_MSB 41
  132. #define RX_ATTENTION_CTRL_TYPE_MASK 0x0000020000000000
  133. #define RX_ATTENTION_MORE_DATA_OFFSET 0x0000000000000000
  134. #define RX_ATTENTION_MORE_DATA_LSB 42
  135. #define RX_ATTENTION_MORE_DATA_MSB 42
  136. #define RX_ATTENTION_MORE_DATA_MASK 0x0000040000000000
  137. #define RX_ATTENTION_EOSP_OFFSET 0x0000000000000000
  138. #define RX_ATTENTION_EOSP_LSB 43
  139. #define RX_ATTENTION_EOSP_MSB 43
  140. #define RX_ATTENTION_EOSP_MASK 0x0000080000000000
  141. #define RX_ATTENTION_A_MSDU_ERROR_OFFSET 0x0000000000000000
  142. #define RX_ATTENTION_A_MSDU_ERROR_LSB 44
  143. #define RX_ATTENTION_A_MSDU_ERROR_MSB 44
  144. #define RX_ATTENTION_A_MSDU_ERROR_MASK 0x0000100000000000
  145. #define RX_ATTENTION_FRAGMENT_FLAG_OFFSET 0x0000000000000000
  146. #define RX_ATTENTION_FRAGMENT_FLAG_LSB 45
  147. #define RX_ATTENTION_FRAGMENT_FLAG_MSB 45
  148. #define RX_ATTENTION_FRAGMENT_FLAG_MASK 0x0000200000000000
  149. #define RX_ATTENTION_ORDER_OFFSET 0x0000000000000000
  150. #define RX_ATTENTION_ORDER_LSB 46
  151. #define RX_ATTENTION_ORDER_MSB 46
  152. #define RX_ATTENTION_ORDER_MASK 0x0000400000000000
  153. #define RX_ATTENTION_CCE_MATCH_OFFSET 0x0000000000000000
  154. #define RX_ATTENTION_CCE_MATCH_LSB 47
  155. #define RX_ATTENTION_CCE_MATCH_MSB 47
  156. #define RX_ATTENTION_CCE_MATCH_MASK 0x0000800000000000
  157. #define RX_ATTENTION_OVERFLOW_ERR_OFFSET 0x0000000000000000
  158. #define RX_ATTENTION_OVERFLOW_ERR_LSB 48
  159. #define RX_ATTENTION_OVERFLOW_ERR_MSB 48
  160. #define RX_ATTENTION_OVERFLOW_ERR_MASK 0x0001000000000000
  161. #define RX_ATTENTION_MSDU_LENGTH_ERR_OFFSET 0x0000000000000000
  162. #define RX_ATTENTION_MSDU_LENGTH_ERR_LSB 49
  163. #define RX_ATTENTION_MSDU_LENGTH_ERR_MSB 49
  164. #define RX_ATTENTION_MSDU_LENGTH_ERR_MASK 0x0002000000000000
  165. #define RX_ATTENTION_TCP_UDP_CHKSUM_FAIL_OFFSET 0x0000000000000000
  166. #define RX_ATTENTION_TCP_UDP_CHKSUM_FAIL_LSB 50
  167. #define RX_ATTENTION_TCP_UDP_CHKSUM_FAIL_MSB 50
  168. #define RX_ATTENTION_TCP_UDP_CHKSUM_FAIL_MASK 0x0004000000000000
  169. #define RX_ATTENTION_IP_CHKSUM_FAIL_OFFSET 0x0000000000000000
  170. #define RX_ATTENTION_IP_CHKSUM_FAIL_LSB 51
  171. #define RX_ATTENTION_IP_CHKSUM_FAIL_MSB 51
  172. #define RX_ATTENTION_IP_CHKSUM_FAIL_MASK 0x0008000000000000
  173. #define RX_ATTENTION_SA_IDX_INVALID_OFFSET 0x0000000000000000
  174. #define RX_ATTENTION_SA_IDX_INVALID_LSB 52
  175. #define RX_ATTENTION_SA_IDX_INVALID_MSB 52
  176. #define RX_ATTENTION_SA_IDX_INVALID_MASK 0x0010000000000000
  177. #define RX_ATTENTION_DA_IDX_INVALID_OFFSET 0x0000000000000000
  178. #define RX_ATTENTION_DA_IDX_INVALID_LSB 53
  179. #define RX_ATTENTION_DA_IDX_INVALID_MSB 53
  180. #define RX_ATTENTION_DA_IDX_INVALID_MASK 0x0020000000000000
  181. #define RX_ATTENTION_RESERVED_1B_OFFSET 0x0000000000000000
  182. #define RX_ATTENTION_RESERVED_1B_LSB 54
  183. #define RX_ATTENTION_RESERVED_1B_MSB 54
  184. #define RX_ATTENTION_RESERVED_1B_MASK 0x0040000000000000
  185. #define RX_ATTENTION_RX_IN_TX_DECRYPT_BYP_OFFSET 0x0000000000000000
  186. #define RX_ATTENTION_RX_IN_TX_DECRYPT_BYP_LSB 55
  187. #define RX_ATTENTION_RX_IN_TX_DECRYPT_BYP_MSB 55
  188. #define RX_ATTENTION_RX_IN_TX_DECRYPT_BYP_MASK 0x0080000000000000
  189. #define RX_ATTENTION_ENCRYPT_REQUIRED_OFFSET 0x0000000000000000
  190. #define RX_ATTENTION_ENCRYPT_REQUIRED_LSB 56
  191. #define RX_ATTENTION_ENCRYPT_REQUIRED_MSB 56
  192. #define RX_ATTENTION_ENCRYPT_REQUIRED_MASK 0x0100000000000000
  193. #define RX_ATTENTION_DIRECTED_OFFSET 0x0000000000000000
  194. #define RX_ATTENTION_DIRECTED_LSB 57
  195. #define RX_ATTENTION_DIRECTED_MSB 57
  196. #define RX_ATTENTION_DIRECTED_MASK 0x0200000000000000
  197. #define RX_ATTENTION_BUFFER_FRAGMENT_OFFSET 0x0000000000000000
  198. #define RX_ATTENTION_BUFFER_FRAGMENT_LSB 58
  199. #define RX_ATTENTION_BUFFER_FRAGMENT_MSB 58
  200. #define RX_ATTENTION_BUFFER_FRAGMENT_MASK 0x0400000000000000
  201. #define RX_ATTENTION_MPDU_LENGTH_ERR_OFFSET 0x0000000000000000
  202. #define RX_ATTENTION_MPDU_LENGTH_ERR_LSB 59
  203. #define RX_ATTENTION_MPDU_LENGTH_ERR_MSB 59
  204. #define RX_ATTENTION_MPDU_LENGTH_ERR_MASK 0x0800000000000000
  205. #define RX_ATTENTION_TKIP_MIC_ERR_OFFSET 0x0000000000000000
  206. #define RX_ATTENTION_TKIP_MIC_ERR_LSB 60
  207. #define RX_ATTENTION_TKIP_MIC_ERR_MSB 60
  208. #define RX_ATTENTION_TKIP_MIC_ERR_MASK 0x1000000000000000
  209. #define RX_ATTENTION_DECRYPT_ERR_OFFSET 0x0000000000000000
  210. #define RX_ATTENTION_DECRYPT_ERR_LSB 61
  211. #define RX_ATTENTION_DECRYPT_ERR_MSB 61
  212. #define RX_ATTENTION_DECRYPT_ERR_MASK 0x2000000000000000
  213. #define RX_ATTENTION_UNENCRYPTED_FRAME_ERR_OFFSET 0x0000000000000000
  214. #define RX_ATTENTION_UNENCRYPTED_FRAME_ERR_LSB 62
  215. #define RX_ATTENTION_UNENCRYPTED_FRAME_ERR_MSB 62
  216. #define RX_ATTENTION_UNENCRYPTED_FRAME_ERR_MASK 0x4000000000000000
  217. #define RX_ATTENTION_FCS_ERR_OFFSET 0x0000000000000000
  218. #define RX_ATTENTION_FCS_ERR_LSB 63
  219. #define RX_ATTENTION_FCS_ERR_MSB 63
  220. #define RX_ATTENTION_FCS_ERR_MASK 0x8000000000000000
  221. #define RX_ATTENTION_FLOW_IDX_TIMEOUT_OFFSET 0x0000000000000008
  222. #define RX_ATTENTION_FLOW_IDX_TIMEOUT_LSB 0
  223. #define RX_ATTENTION_FLOW_IDX_TIMEOUT_MSB 0
  224. #define RX_ATTENTION_FLOW_IDX_TIMEOUT_MASK 0x0000000000000001
  225. #define RX_ATTENTION_FLOW_IDX_INVALID_OFFSET 0x0000000000000008
  226. #define RX_ATTENTION_FLOW_IDX_INVALID_LSB 1
  227. #define RX_ATTENTION_FLOW_IDX_INVALID_MSB 1
  228. #define RX_ATTENTION_FLOW_IDX_INVALID_MASK 0x0000000000000002
  229. #define RX_ATTENTION_WIFI_PARSER_ERROR_OFFSET 0x0000000000000008
  230. #define RX_ATTENTION_WIFI_PARSER_ERROR_LSB 2
  231. #define RX_ATTENTION_WIFI_PARSER_ERROR_MSB 2
  232. #define RX_ATTENTION_WIFI_PARSER_ERROR_MASK 0x0000000000000004
  233. #define RX_ATTENTION_AMSDU_PARSER_ERROR_OFFSET 0x0000000000000008
  234. #define RX_ATTENTION_AMSDU_PARSER_ERROR_LSB 3
  235. #define RX_ATTENTION_AMSDU_PARSER_ERROR_MSB 3
  236. #define RX_ATTENTION_AMSDU_PARSER_ERROR_MASK 0x0000000000000008
  237. #define RX_ATTENTION_SA_IDX_TIMEOUT_OFFSET 0x0000000000000008
  238. #define RX_ATTENTION_SA_IDX_TIMEOUT_LSB 4
  239. #define RX_ATTENTION_SA_IDX_TIMEOUT_MSB 4
  240. #define RX_ATTENTION_SA_IDX_TIMEOUT_MASK 0x0000000000000010
  241. #define RX_ATTENTION_DA_IDX_TIMEOUT_OFFSET 0x0000000000000008
  242. #define RX_ATTENTION_DA_IDX_TIMEOUT_LSB 5
  243. #define RX_ATTENTION_DA_IDX_TIMEOUT_MSB 5
  244. #define RX_ATTENTION_DA_IDX_TIMEOUT_MASK 0x0000000000000020
  245. #define RX_ATTENTION_MSDU_LIMIT_ERROR_OFFSET 0x0000000000000008
  246. #define RX_ATTENTION_MSDU_LIMIT_ERROR_LSB 6
  247. #define RX_ATTENTION_MSDU_LIMIT_ERROR_MSB 6
  248. #define RX_ATTENTION_MSDU_LIMIT_ERROR_MASK 0x0000000000000040
  249. #define RX_ATTENTION_DA_IS_VALID_OFFSET 0x0000000000000008
  250. #define RX_ATTENTION_DA_IS_VALID_LSB 7
  251. #define RX_ATTENTION_DA_IS_VALID_MSB 7
  252. #define RX_ATTENTION_DA_IS_VALID_MASK 0x0000000000000080
  253. #define RX_ATTENTION_DA_IS_MCBC_OFFSET 0x0000000000000008
  254. #define RX_ATTENTION_DA_IS_MCBC_LSB 8
  255. #define RX_ATTENTION_DA_IS_MCBC_MSB 8
  256. #define RX_ATTENTION_DA_IS_MCBC_MASK 0x0000000000000100
  257. #define RX_ATTENTION_SA_IS_VALID_OFFSET 0x0000000000000008
  258. #define RX_ATTENTION_SA_IS_VALID_LSB 9
  259. #define RX_ATTENTION_SA_IS_VALID_MSB 9
  260. #define RX_ATTENTION_SA_IS_VALID_MASK 0x0000000000000200
  261. #define RX_ATTENTION_DECRYPT_STATUS_CODE_OFFSET 0x0000000000000008
  262. #define RX_ATTENTION_DECRYPT_STATUS_CODE_LSB 10
  263. #define RX_ATTENTION_DECRYPT_STATUS_CODE_MSB 12
  264. #define RX_ATTENTION_DECRYPT_STATUS_CODE_MASK 0x0000000000001c00
  265. #define RX_ATTENTION_RX_BITMAP_NOT_UPDATED_OFFSET 0x0000000000000008
  266. #define RX_ATTENTION_RX_BITMAP_NOT_UPDATED_LSB 13
  267. #define RX_ATTENTION_RX_BITMAP_NOT_UPDATED_MSB 13
  268. #define RX_ATTENTION_RX_BITMAP_NOT_UPDATED_MASK 0x0000000000002000
  269. #define RX_ATTENTION_RESERVED_2_OFFSET 0x0000000000000008
  270. #define RX_ATTENTION_RESERVED_2_LSB 14
  271. #define RX_ATTENTION_RESERVED_2_MSB 30
  272. #define RX_ATTENTION_RESERVED_2_MASK 0x000000007fffc000
  273. #define RX_ATTENTION_MSDU_DONE_OFFSET 0x0000000000000008
  274. #define RX_ATTENTION_MSDU_DONE_LSB 31
  275. #define RX_ATTENTION_MSDU_DONE_MSB 31
  276. #define RX_ATTENTION_MSDU_DONE_MASK 0x0000000080000000
  277. #define RX_ATTENTION_TLV64_PADDING_OFFSET 0x0000000000000008
  278. #define RX_ATTENTION_TLV64_PADDING_LSB 32
  279. #define RX_ATTENTION_TLV64_PADDING_MSB 63
  280. #define RX_ATTENTION_TLV64_PADDING_MASK 0xffffffff00000000
  281. #endif