htt_stats.h 360 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * 9 bit htt_peer_be_ofdma_stats_tlv
  138. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  139. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  140. * [Bit 16] If this bit is set, reset per peer stats
  141. * of corresponding tlv indicated by config
  142. * param 1.
  143. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  144. * used to get this bit position.
  145. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  146. * indicates that FW supports per peer HTT
  147. * stats reset.
  148. * [Bit31 : Bit17] reserved
  149. * RESP MSG:
  150. * - htt_peer_stats_t
  151. */
  152. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  153. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  154. * PARAMS:
  155. * - No Params
  156. * RESP MSG:
  157. * - htt_tx_pdev_selfgen_stats_t
  158. */
  159. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  160. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  161. * PARAMS:
  162. * - config_param0: [Bit31: Bit0] HWQ mask
  163. * RESP MSG:
  164. * - htt_tx_hwq_mu_mimo_stats_t
  165. */
  166. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  167. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  168. * PARAMS:
  169. * - config_param0:
  170. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  171. * [Bit31: Bit16] reserved
  172. * RESP MSG:
  173. * - htt_ring_if_stats_t
  174. */
  175. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  176. /** HTT_DBG_EXT_STATS_SRNG_INFO
  177. * PARAMS:
  178. * - config_param0:
  179. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  180. * [Bit31: Bit16] reserved
  181. * - No Params
  182. * RESP MSG:
  183. * - htt_sring_stats_t
  184. */
  185. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  186. /** HTT_DBG_EXT_STATS_SFM_INFO
  187. * PARAMS:
  188. * - No Params
  189. * RESP MSG:
  190. * - htt_sfm_stats_t
  191. */
  192. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  193. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  194. * PARAMS:
  195. * - No Params
  196. * RESP MSG:
  197. * - htt_tx_pdev_mu_mimo_stats_t
  198. */
  199. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  200. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  201. * PARAMS:
  202. * - config_param0:
  203. * [Bit7 : Bit0] vdev_id:8
  204. * note:0xFF to get all active peers based on pdev_mask.
  205. * [Bit31 : Bit8] rsvd:24
  206. * RESP MSG:
  207. * - htt_active_peer_details_list_t
  208. */
  209. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  210. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  211. * PARAMS:
  212. * - config_param0:
  213. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  214. * Set bit0 to 1 to read 1sec interval histogram.
  215. * [Bit1] - 100ms interval histogram
  216. * [Bit3] - Cumulative CCA stats
  217. * RESP MSG:
  218. * - htt_pdev_cca_stats_t
  219. */
  220. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  221. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  222. * PARAMS:
  223. * - config_param0:
  224. * No params
  225. * RESP MSG:
  226. * - htt_pdev_twt_sessions_stats_t
  227. */
  228. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  229. /** HTT_DBG_EXT_STATS_REO_CNTS
  230. * PARAMS:
  231. * - config_param0:
  232. * No params
  233. * RESP MSG:
  234. * - htt_soc_reo_resource_stats_t
  235. */
  236. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  237. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  238. * PARAMS:
  239. * - config_param0:
  240. * [Bit0] vdev_id_set:1
  241. * set to 1 if vdev_id is set and vdev stats are requested.
  242. * set to 0 if pdev_stats sounding stats are requested.
  243. * [Bit8 : Bit1] vdev_id:8
  244. * note:0xFF to get all active vdevs based on pdev_mask.
  245. * [Bit31 : Bit9] rsvd:22
  246. *
  247. * RESP MSG:
  248. * - htt_tx_sounding_stats_t
  249. */
  250. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  251. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  252. * PARAMS:
  253. * - config_param0:
  254. * No params
  255. * RESP MSG:
  256. * - htt_pdev_obss_pd_stats_t
  257. */
  258. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  259. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  260. * PARAMS:
  261. * - config_param0:
  262. * No params
  263. * RESP MSG:
  264. * - htt_stats_ring_backpressure_stats_t
  265. */
  266. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  267. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  268. * PARAMS:
  269. *
  270. * RESP MSG:
  271. * - htt_soc_latency_prof_t
  272. */
  273. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  274. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  275. * PARAMS:
  276. * - No Params
  277. * RESP MSG:
  278. * - htt_rx_pdev_ul_trig_stats_t
  279. */
  280. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  281. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  282. * PARAMS:
  283. * - No Params
  284. * RESP MSG:
  285. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  286. */
  287. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  288. /** HTT_DBG_EXT_STATS_FSE_RX
  289. * PARAMS:
  290. * - No Params
  291. * RESP MSG:
  292. * - htt_rx_fse_stats_t
  293. */
  294. HTT_DBG_EXT_STATS_FSE_RX = 28,
  295. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  296. * PARAMS:
  297. * - config_param0: [Bit0] : [1] for mac_addr based request
  298. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  299. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  300. * RESP MSG:
  301. * - htt_ctrl_path_txrx_stats_t
  302. */
  303. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  304. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  305. * PARAMS:
  306. * - No Params
  307. * RESP MSG:
  308. * - htt_rx_pdev_rate_ext_stats_t
  309. */
  310. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  311. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  312. * PARAMS:
  313. * - No Params
  314. * RESP MSG:
  315. * - htt_tx_pdev_txbf_rate_stats_t
  316. */
  317. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  318. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  319. */
  320. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  321. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  322. * PARAMS:
  323. * - No Params
  324. * RESP MSG:
  325. * - htt_sta_11ax_ul_stats
  326. */
  327. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  328. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  329. * PARAMS:
  330. * - config_param0:
  331. * [Bit7 : Bit0] vdev_id:8
  332. * [Bit31 : Bit8] rsvd:24
  333. * RESP MSG:
  334. * -
  335. */
  336. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  337. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  338. * PARAMS:
  339. * - No Params
  340. * RESP MSG:
  341. * - htt_pktlog_and_htt_ring_stats_t
  342. */
  343. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  344. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  345. * PARAMS:
  346. *
  347. * RESP MSG:
  348. * - htt_dlpager_stats_t
  349. */
  350. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  351. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  352. * PARAMS:
  353. * - No Params
  354. * RESP MSG:
  355. * - htt_phy_counters_and_phy_stats_t
  356. */
  357. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  358. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  359. * PARAMS:
  360. * - No Params
  361. * RESP MSG:
  362. * - htt_vdevs_txrx_stats_t
  363. */
  364. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  365. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  366. /** HTT_DBG_EXT_PDEV_PER_STATS
  367. * PARAMS:
  368. * - No Params
  369. * RESP MSG:
  370. * - htt_tx_pdev_per_stats_t
  371. */
  372. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  373. HTT_DBG_EXT_AST_ENTRIES = 41,
  374. /** HTT_DBG_EXT_RX_RING_STATS
  375. * PARAMS:
  376. * - No Params
  377. * RESP MSG:
  378. * - htt_rx_fw_ring_stats_tlv_v
  379. */
  380. HTT_DBG_EXT_RX_RING_STATS = 42,
  381. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  382. * PARAMS:
  383. * - No params
  384. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  385. * - HTT_STRM_GEN_MPDUS_STATS:
  386. * htt_stats_strm_gen_mpdus_tlv_t
  387. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  388. * htt_stats_strm_gen_mpdus_details_tlv_t
  389. */
  390. HTT_STRM_GEN_MPDUS_STATS = 43,
  391. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  392. /** HTT_DBG_SOC_ERROR_STATS
  393. * PARAMS:
  394. * - No Params
  395. * RESP MSG:
  396. * - htt_dmac_reset_stats_tlv
  397. */
  398. HTT_DBG_SOC_ERROR_STATS = 45,
  399. /** HTT_DBG_PDEV_PUNCTURE_STATS
  400. * PARAMS:
  401. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  402. * the stats to upload
  403. * RESP MSG:
  404. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  405. */
  406. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  407. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  408. * PARAMS:
  409. * - param 0:
  410. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  411. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  412. * this bit is set
  413. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  414. * RESP MSG:
  415. * - htt_ml_peer_stats_t
  416. */
  417. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  418. /** HTT_DBG_ODD_MANDATORY_STATS
  419. * params:
  420. * None
  421. * Response MSG:
  422. * htt_odd_mandatory_pdev_stats_tlv
  423. */
  424. HTT_DBG_ODD_MANDATORY_STATS = 48,
  425. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  426. * PARAMS:
  427. * - No Params
  428. * RESP MSG:
  429. * - htt_pdev_sched_algo_ofdma_stats_tlv
  430. */
  431. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  432. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  433. * params:
  434. * None
  435. * Response MSG:
  436. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  437. */
  438. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  439. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  440. * params:
  441. * None
  442. * Response MSG:
  443. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  444. */
  445. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  446. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  447. * params:
  448. * None
  449. * Response MSG:
  450. * htt_latency_prof_cal_stats_tlv
  451. */
  452. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  453. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  454. * PARAMS:
  455. * - No Params
  456. * RESP MSG:
  457. * - htt_pdev_bw_mgr_stats_t
  458. */
  459. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  460. /** HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS
  461. * PARAMS:
  462. * - No Params
  463. * RESP MSG:
  464. * - htt_pdev_mbssid_ctrl_frame_stats
  465. */
  466. HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS = 54,
  467. /** HTT_DBG_SOC_SSR_STATS
  468. * Used for non-MLO UMAC recovery stats.
  469. * PARAMS:
  470. * - No Params
  471. * RESP MSG:
  472. * - htt_umac_ssr_stats_tlv
  473. */
  474. HTT_DBG_SOC_SSR_STATS = 55,
  475. /** HTT_DBG_MLO_UMAC_SSR_STATS
  476. * Used for MLO UMAC recovery stats.
  477. * PARAMS:
  478. * - No Params
  479. * RESP MSG:
  480. * - htt_mlo_umac_ssr_stats_tlv
  481. */
  482. HTT_DBG_MLO_UMAC_SSR_STATS = 56,
  483. /** HTT_DBG_PDEV_TDMA_STATS
  484. * PARAMS:
  485. * - No Params
  486. * RESP MSG:
  487. * - htt_pdev_tdma_stats_tlv
  488. */
  489. HTT_DBG_PDEV_TDMA_STATS = 57,
  490. /** HTT_DBG_CODEL_STATS
  491. * PARAMS:
  492. * - No Params
  493. * RESP MSG:
  494. * - htt_codel_svc_class_stats_tlv
  495. * - htt_codel_msduq_stats_tlv
  496. */
  497. HTT_DBG_CODEL_STATS = 58,
  498. /* keep this last */
  499. HTT_DBG_NUM_EXT_STATS = 256,
  500. };
  501. /*
  502. * Macros to get/set the bit field in config param[3] that indicates to
  503. * clear corresponding per peer stats specified by config param 1
  504. */
  505. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  506. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  507. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  508. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  509. HTT_DBG_EXT_PEER_STATS_RESET_S)
  510. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  511. do { \
  512. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  513. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  514. } while (0)
  515. #define HTT_STATS_SUBTYPE_MAX 16
  516. /* htt_mu_stats_upload_t
  517. * Enumerations for specifying whether to upload all MU stats in response to
  518. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  519. */
  520. typedef enum {
  521. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  522. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  523. * (note: included OFDMA stats are limited to 11ax)
  524. */
  525. HTT_UPLOAD_MU_STATS,
  526. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  527. HTT_UPLOAD_MU_MIMO_STATS,
  528. /* HTT_UPLOAD_MU_OFDMA_STATS:
  529. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  530. */
  531. HTT_UPLOAD_MU_OFDMA_STATS,
  532. HTT_UPLOAD_DL_MU_MIMO_STATS,
  533. HTT_UPLOAD_UL_MU_MIMO_STATS,
  534. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  535. * upload DL MU-OFDMA stats (note: 11ax only stats)
  536. */
  537. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  538. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  539. * upload UL MU-OFDMA stats (note: 11ax only stats)
  540. */
  541. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  542. /*
  543. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  544. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  545. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  546. */
  547. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  548. /*
  549. * Upload BE DL MU-OFDMA
  550. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  551. */
  552. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  553. /*
  554. * Upload BE UL MU-OFDMA
  555. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  556. */
  557. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  558. } htt_mu_stats_upload_t;
  559. /* htt_tx_rate_stats_upload_t
  560. * Enumerations for specifying which stats to upload in response to
  561. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  562. */
  563. typedef enum {
  564. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  565. *
  566. * TLV: htt_tx_pdev_rate_stats_tlv
  567. */
  568. HTT_TX_RATE_STATS_DEFAULT,
  569. /*
  570. * Upload 11be OFDMA TX stats
  571. *
  572. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  573. */
  574. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  575. } htt_tx_rate_stats_upload_t;
  576. /* htt_rx_ul_trigger_stats_upload_t
  577. * Enumerations for specifying which stats to upload in response to
  578. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  579. */
  580. typedef enum {
  581. /* Upload 11ax UL OFDMA RX Trigger stats
  582. *
  583. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  584. */
  585. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  586. /*
  587. * Upload 11be UL OFDMA RX Trigger stats
  588. *
  589. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  590. */
  591. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  592. } htt_rx_ul_trigger_stats_upload_t;
  593. /*
  594. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  595. * provided by the host as one of the config param elements in
  596. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  597. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  598. */
  599. typedef enum {
  600. /*
  601. * Upload 11ax UL MUMIMO RX Trigger stats
  602. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  603. */
  604. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  605. /*
  606. * Upload 11be UL MUMIMO RX Trigger stats
  607. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  608. */
  609. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  610. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  611. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  612. * Enumerations for specifying which stats to upload in response to
  613. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  614. */
  615. typedef enum {
  616. /* upload 11ax TXBF OFDMA stats
  617. *
  618. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  619. */
  620. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  621. /*
  622. * Upload 11be TXBF OFDMA stats
  623. *
  624. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  625. */
  626. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  627. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  628. /* htt_tx_pdev_puncture_stats_upload_t
  629. * Enumerations for specifying which stats to upload in response to
  630. * HTT_DBG_PDEV_PUNCTURE_STATS.
  631. */
  632. typedef enum {
  633. /* upload puncture stats for all supported modes, both TX and RX */
  634. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  635. /* upload puncture stats for all supported TX modes */
  636. HTT_UPLOAD_PUNCTURE_STATS_TX,
  637. /* upload puncture stats for all supported RX modes */
  638. HTT_UPLOAD_PUNCTURE_STATS_RX,
  639. } htt_tx_pdev_puncture_stats_upload_t;
  640. #define HTT_STATS_MAX_STRING_SZ32 4
  641. #define HTT_STATS_MACID_INVALID 0xff
  642. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  643. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  644. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  645. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  646. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  647. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  648. typedef enum {
  649. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  650. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  651. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  652. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  653. } htt_tx_pdev_underrun_enum;
  654. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  655. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  656. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  657. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  658. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  659. * DEPRECATED - num sched tx mode max is 8
  660. */
  661. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  662. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  663. #define HTT_RX_STATS_REFILL_MAX_RING 4
  664. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  665. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  666. /* Bytes stored in little endian order */
  667. /* Length should be multiple of DWORD */
  668. typedef struct {
  669. htt_tlv_hdr_t tlv_hdr;
  670. A_UINT32 data[1]; /* Can be variable length */
  671. } htt_stats_string_tlv;
  672. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  673. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  674. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  675. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  676. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  677. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  678. do { \
  679. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  680. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  681. } while (0)
  682. /* == TX PDEV STATS == */
  683. typedef struct {
  684. htt_tlv_hdr_t tlv_hdr;
  685. /**
  686. * BIT [ 7 : 0] :- mac_id
  687. * BIT [31 : 8] :- reserved
  688. */
  689. A_UINT32 mac_id__word;
  690. /** Num PPDUs queued to HW */
  691. A_UINT32 hw_queued;
  692. /** Num PPDUs reaped from HW */
  693. A_UINT32 hw_reaped;
  694. /** Num underruns */
  695. A_UINT32 underrun;
  696. /** Num HW Paused counter */
  697. A_UINT32 hw_paused;
  698. /** Num HW flush counter */
  699. A_UINT32 hw_flush;
  700. /** Num HW filtered counter */
  701. A_UINT32 hw_filt;
  702. /** Num PPDUs cleaned up in TX abort */
  703. A_UINT32 tx_abort;
  704. /** Num MPDUs requeued by SW */
  705. A_UINT32 mpdu_requed;
  706. /** excessive retries */
  707. A_UINT32 tx_xretry;
  708. /** Last used data hw rate code */
  709. A_UINT32 data_rc;
  710. /** frames dropped due to excessive SW retries */
  711. A_UINT32 mpdu_dropped_xretry;
  712. /** illegal rate phy errors */
  713. A_UINT32 illgl_rate_phy_err;
  714. /** wal pdev continuous xretry */
  715. A_UINT32 cont_xretry;
  716. /** wal pdev tx timeout */
  717. A_UINT32 tx_timeout;
  718. /** wal pdev resets */
  719. A_UINT32 pdev_resets;
  720. /** PHY/BB underrun */
  721. A_UINT32 phy_underrun;
  722. /** MPDU is more than txop limit */
  723. A_UINT32 txop_ovf;
  724. /** Number of Sequences posted */
  725. A_UINT32 seq_posted;
  726. /** Number of Sequences failed queueing */
  727. A_UINT32 seq_failed_queueing;
  728. /** Number of Sequences completed */
  729. A_UINT32 seq_completed;
  730. /** Number of Sequences restarted */
  731. A_UINT32 seq_restarted;
  732. /** Number of MU Sequences posted */
  733. A_UINT32 mu_seq_posted;
  734. /** Number of time HW ring is paused between seq switch within ISR */
  735. A_UINT32 seq_switch_hw_paused;
  736. /** Number of times seq continuation in DSR */
  737. A_UINT32 next_seq_posted_dsr;
  738. /** Number of times seq continuation in ISR */
  739. A_UINT32 seq_posted_isr;
  740. /** Number of seq_ctrl cached. */
  741. A_UINT32 seq_ctrl_cached;
  742. /** Number of MPDUs successfully transmitted */
  743. A_UINT32 mpdu_count_tqm;
  744. /** Number of MSDUs successfully transmitted */
  745. A_UINT32 msdu_count_tqm;
  746. /** Number of MPDUs dropped */
  747. A_UINT32 mpdu_removed_tqm;
  748. /** Number of MSDUs dropped */
  749. A_UINT32 msdu_removed_tqm;
  750. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  751. A_UINT32 mpdus_sw_flush;
  752. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  753. A_UINT32 mpdus_hw_filter;
  754. /**
  755. * Num MPDUs truncated by PDG
  756. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  757. */
  758. A_UINT32 mpdus_truncated;
  759. /** Num MPDUs that was tried but didn't receive ACK or BA */
  760. A_UINT32 mpdus_ack_failed;
  761. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  762. A_UINT32 mpdus_expired;
  763. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  764. A_UINT32 mpdus_seq_hw_retry;
  765. /** Num of TQM acked cmds processed */
  766. A_UINT32 ack_tlv_proc;
  767. /** coex_abort_mpdu_cnt valid */
  768. A_UINT32 coex_abort_mpdu_cnt_valid;
  769. /** coex_abort_mpdu_cnt from TX FES stats */
  770. A_UINT32 coex_abort_mpdu_cnt;
  771. /**
  772. * Number of total PPDUs
  773. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  774. */
  775. A_UINT32 num_total_ppdus_tried_ota;
  776. /** Number of data PPDUs tried over the air (OTA) */
  777. A_UINT32 num_data_ppdus_tried_ota;
  778. /** Num Local control/mgmt frames (MSDUs) queued */
  779. A_UINT32 local_ctrl_mgmt_enqued;
  780. /**
  781. * Num Local control/mgmt frames (MSDUs) done
  782. * It includes all local ctrl/mgmt completions
  783. * (acked, no ack, flush, TTL, etc)
  784. */
  785. A_UINT32 local_ctrl_mgmt_freed;
  786. /** Num Local data frames (MSDUs) queued */
  787. A_UINT32 local_data_enqued;
  788. /**
  789. * Num Local data frames (MSDUs) done
  790. * It includes all local data completions
  791. * (acked, no ack, flush, TTL, etc)
  792. */
  793. A_UINT32 local_data_freed;
  794. /** Num MPDUs tried by SW */
  795. A_UINT32 mpdu_tried;
  796. /** Num of waiting seq posted in ISR completion handler */
  797. A_UINT32 isr_wait_seq_posted;
  798. A_UINT32 tx_active_dur_us_low;
  799. A_UINT32 tx_active_dur_us_high;
  800. /** Number of MPDUs dropped after max retries */
  801. A_UINT32 remove_mpdus_max_retries;
  802. /** Num HTT cookies dispatched */
  803. A_UINT32 comp_delivered;
  804. /** successful ppdu transmissions */
  805. A_UINT32 ppdu_ok;
  806. /** Scheduler self triggers */
  807. A_UINT32 self_triggers;
  808. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  809. A_UINT32 tx_time_dur_data;
  810. /** Num of times sequence terminated due to ppdu duration < burst limit */
  811. A_UINT32 seq_qdepth_repost_stop;
  812. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  813. A_UINT32 mu_seq_min_msdu_repost_stop;
  814. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  815. A_UINT32 seq_min_msdu_repost_stop;
  816. /** Num of times sequence terminated due to no TXOP available */
  817. A_UINT32 seq_txop_repost_stop;
  818. /** Num of times the next sequence got cancelled */
  819. A_UINT32 next_seq_cancel;
  820. /** Num of times fes offset was misaligned */
  821. A_UINT32 fes_offsets_err_cnt;
  822. /** Num of times peer denylisted for MU-MIMO transmission */
  823. A_UINT32 num_mu_peer_blacklisted;
  824. /** Num of times mu_ofdma seq posted */
  825. A_UINT32 mu_ofdma_seq_posted;
  826. /** Num of times UL MU MIMO seq posted */
  827. A_UINT32 ul_mumimo_seq_posted;
  828. /** Num of times UL OFDMA seq posted */
  829. A_UINT32 ul_ofdma_seq_posted;
  830. /** Num of times Thermal module suspended scheduler */
  831. A_UINT32 thermal_suspend_cnt;
  832. /** Num of times DFS module suspended scheduler */
  833. A_UINT32 dfs_suspend_cnt;
  834. /** Num of times TX abort module suspended scheduler */
  835. A_UINT32 tx_abort_suspend_cnt;
  836. /**
  837. * This field is a target-specific bit mask of suspended PPDU tx queues.
  838. * Since the bit mask definition is different for different targets,
  839. * this field is not meant for general use, but rather for debugging use.
  840. */
  841. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  842. /**
  843. * Last SCHEDULER suspend reason
  844. * 1 -> Thermal Module
  845. * 2 -> DFS Module
  846. * 3 -> Tx Abort Module
  847. */
  848. A_UINT32 last_suspend_reason;
  849. /** Num of dynamic mimo ps dlmumimo sequences posted */
  850. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  851. /** Num of times su bf sequences are denylisted */
  852. A_UINT32 num_su_txbf_denylisted;
  853. /** pdev uptime in microseconds **/
  854. A_UINT32 pdev_up_time_us_low;
  855. A_UINT32 pdev_up_time_us_high;
  856. } htt_tx_pdev_stats_cmn_tlv;
  857. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  858. /* NOTE: Variable length TLV, use length spec to infer array size */
  859. typedef struct {
  860. htt_tlv_hdr_t tlv_hdr;
  861. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  862. } htt_tx_pdev_stats_urrn_tlv_v;
  863. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  864. /* NOTE: Variable length TLV, use length spec to infer array size */
  865. typedef struct {
  866. htt_tlv_hdr_t tlv_hdr;
  867. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  868. } htt_tx_pdev_stats_flush_tlv_v;
  869. #define HTT_TX_PDEV_STATS_MLO_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  870. /* NOTE: Variable length TLV, use length spec to infer array size */
  871. typedef struct {
  872. htt_tlv_hdr_t tlv_hdr;
  873. A_UINT32 mlo_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  874. } htt_tx_pdev_stats_mlo_abort_tlv_v;
  875. #define HTT_TX_PDEV_STATS_MLO_TXOP_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  876. /* NOTE: Variable length TLV, use length spec to infer array size */
  877. typedef struct {
  878. htt_tlv_hdr_t tlv_hdr;
  879. A_UINT32 mlo_txop_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  880. } htt_tx_pdev_stats_mlo_txop_abort_tlv_v;
  881. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  882. /* NOTE: Variable length TLV, use length spec to infer array size */
  883. typedef struct {
  884. htt_tlv_hdr_t tlv_hdr;
  885. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  886. } htt_tx_pdev_stats_sifs_tlv_v;
  887. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  888. /* NOTE: Variable length TLV, use length spec to infer array size */
  889. typedef struct {
  890. htt_tlv_hdr_t tlv_hdr;
  891. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  892. } htt_tx_pdev_stats_phy_err_tlv_v;
  893. /*
  894. * Each array in the below struct has 16 elements, to cover the 16 possible
  895. * values for the CW and AIFS parameters. Each element within the array
  896. * stores the counter indicating how many transmissions have occurred with
  897. * that particular value for the MU EDCA parameter in question.
  898. */
  899. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  900. typedef struct { /* DEPRECATED */
  901. htt_tlv_hdr_t tlv_hdr;
  902. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  903. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  904. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  905. } htt_tx_pdev_muedca_params_stats_tlv_v;
  906. typedef struct {
  907. htt_tlv_hdr_t tlv_hdr;
  908. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  909. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  910. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  911. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  912. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  913. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  914. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  915. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  916. typedef struct {
  917. htt_tlv_hdr_t tlv_hdr;
  918. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  919. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  920. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  921. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  922. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  923. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  924. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  925. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  926. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  927. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  928. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  929. /* NOTE: Variable length TLV, use length spec to infer array size */
  930. typedef struct {
  931. htt_tlv_hdr_t tlv_hdr;
  932. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  933. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  934. typedef struct {
  935. htt_tlv_hdr_t tlv_hdr;
  936. A_UINT32 num_data_ppdus_legacy_su;
  937. A_UINT32 num_data_ppdus_ac_su;
  938. A_UINT32 num_data_ppdus_ax_su;
  939. A_UINT32 num_data_ppdus_ac_su_txbf;
  940. A_UINT32 num_data_ppdus_ax_su_txbf;
  941. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  942. typedef enum {
  943. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  944. HTT_TX_WAL_ISR_SCHED_FILTER,
  945. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  946. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  947. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  948. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  949. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  950. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  951. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  952. } htt_tx_wal_tx_isr_sched_status;
  953. /* [0]- nr4 , [1]- nr8 */
  954. #define HTT_STATS_NUM_NR_BINS 2
  955. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  956. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  957. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  958. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  959. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  960. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  961. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  962. typedef enum {
  963. HTT_STATS_HWMODE_AC = 0,
  964. HTT_STATS_HWMODE_AX = 1,
  965. HTT_STATS_HWMODE_BE = 2,
  966. } htt_stats_hw_mode;
  967. typedef struct {
  968. htt_tlv_hdr_t tlv_hdr;
  969. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  970. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  971. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  972. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  973. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  974. } htt_pdev_mu_ppdu_dist_tlv_v;
  975. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  976. /* NOTE: Variable length TLV, use length spec to infer array size .
  977. *
  978. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  979. * The tries here is the count of the MPDUS within a PPDU that the
  980. * HW had attempted to transmit on air, for the HWSCH Schedule
  981. * command submitted by FW.It is not the retry attempts.
  982. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  983. * 10 bins in this histogram. They are defined in FW using the
  984. * following macros
  985. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  986. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  987. *
  988. */
  989. typedef struct {
  990. htt_tlv_hdr_t tlv_hdr;
  991. A_UINT32 hist_bin_size;
  992. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  993. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  994. typedef struct {
  995. htt_tlv_hdr_t tlv_hdr;
  996. /* Num MGMT MPDU transmitted by the target */
  997. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  998. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  999. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  1000. * TLV_TAGS:
  1001. * - HTT_STATS_TX_PDEV_CMN_TAG
  1002. * - HTT_STATS_TX_PDEV_URRN_TAG
  1003. * - HTT_STATS_TX_PDEV_SIFS_TAG
  1004. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  1005. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  1006. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  1007. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  1008. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  1009. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  1010. * - HTT_STATS_MU_PPDU_DIST_TAG
  1011. */
  1012. /* NOTE:
  1013. * This structure is for documentation, and cannot be safely used directly.
  1014. * Instead, use the constituent TLV structures to fill/parse.
  1015. */
  1016. typedef struct _htt_tx_pdev_stats {
  1017. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  1018. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  1019. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  1020. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  1021. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  1022. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  1023. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  1024. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  1025. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  1026. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  1027. } htt_tx_pdev_stats_t;
  1028. /* == SOC ERROR STATS == */
  1029. /* =============== PDEV ERROR STATS ============== */
  1030. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  1031. typedef struct {
  1032. htt_tlv_hdr_t tlv_hdr;
  1033. /* Stored as little endian */
  1034. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  1035. A_UINT32 mask;
  1036. A_UINT32 count;
  1037. } htt_hw_stats_intr_misc_tlv;
  1038. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  1039. typedef struct {
  1040. htt_tlv_hdr_t tlv_hdr;
  1041. /* Stored as little endian */
  1042. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  1043. A_UINT32 count;
  1044. } htt_hw_stats_wd_timeout_tlv;
  1045. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  1046. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  1047. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  1048. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  1049. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  1050. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1051. do { \
  1052. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1053. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1054. } while (0)
  1055. typedef struct {
  1056. htt_tlv_hdr_t tlv_hdr;
  1057. /* BIT [ 7 : 0] :- mac_id
  1058. * BIT [31 : 8] :- reserved
  1059. */
  1060. A_UINT32 mac_id__word;
  1061. A_UINT32 tx_abort;
  1062. A_UINT32 tx_abort_fail_count;
  1063. A_UINT32 rx_abort;
  1064. A_UINT32 rx_abort_fail_count;
  1065. A_UINT32 warm_reset;
  1066. A_UINT32 cold_reset;
  1067. A_UINT32 tx_flush;
  1068. A_UINT32 tx_glb_reset;
  1069. A_UINT32 tx_txq_reset;
  1070. A_UINT32 rx_timeout_reset;
  1071. A_UINT32 mac_cold_reset_restore_cal;
  1072. A_UINT32 mac_cold_reset;
  1073. A_UINT32 mac_warm_reset;
  1074. A_UINT32 mac_only_reset;
  1075. A_UINT32 phy_warm_reset;
  1076. A_UINT32 phy_warm_reset_ucode_trig;
  1077. A_UINT32 mac_warm_reset_restore_cal;
  1078. A_UINT32 mac_sfm_reset;
  1079. A_UINT32 phy_warm_reset_m3_ssr;
  1080. A_UINT32 phy_warm_reset_reason_phy_m3;
  1081. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1082. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1083. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1084. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1085. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1086. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1087. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1088. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1089. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1090. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1091. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1092. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1093. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1094. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1095. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1096. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1097. A_UINT32 fw_rx_rings_reset;
  1098. /**
  1099. * Num of iterations rx leak prevention successfully done.
  1100. */
  1101. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1102. /**
  1103. * Num of rx descs successfully saved by rx leak prevention.
  1104. */
  1105. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1106. /*
  1107. * Stats to debug reason Rx leak prevention
  1108. * was not required to be kicked in.
  1109. */
  1110. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1111. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1112. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1113. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1114. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1115. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1116. A_UINT32 rx_dest_drain_prerequisite_invld;
  1117. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1118. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1119. } htt_hw_stats_pdev_errs_tlv;
  1120. typedef struct {
  1121. htt_tlv_hdr_t tlv_hdr;
  1122. /* BIT [ 7 : 0] :- mac_id
  1123. * BIT [31 : 8] :- reserved
  1124. */
  1125. A_UINT32 mac_id__word;
  1126. A_UINT32 last_unpause_ppdu_id;
  1127. A_UINT32 hwsch_unpause_wait_tqm_write;
  1128. A_UINT32 hwsch_dummy_tlv_skipped;
  1129. A_UINT32 hwsch_misaligned_offset_received;
  1130. A_UINT32 hwsch_reset_count;
  1131. A_UINT32 hwsch_dev_reset_war;
  1132. A_UINT32 hwsch_delayed_pause;
  1133. A_UINT32 hwsch_long_delayed_pause;
  1134. A_UINT32 sch_rx_ppdu_no_response;
  1135. A_UINT32 sch_selfgen_response;
  1136. A_UINT32 sch_rx_sifs_resp_trigger;
  1137. } htt_hw_stats_whal_tx_tlv;
  1138. typedef struct {
  1139. htt_tlv_hdr_t tlv_hdr;
  1140. /**
  1141. * BIT [ 7 : 0] :- mac_id
  1142. * BIT [31 : 8] :- reserved
  1143. */
  1144. union {
  1145. struct {
  1146. A_UINT32 mac_id: 8,
  1147. reserved: 24;
  1148. };
  1149. A_UINT32 mac_id__word;
  1150. };
  1151. /**
  1152. * hw_wars is a variable-length array, with each element counting
  1153. * the number of occurrences of the corresponding type of HW WAR.
  1154. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1155. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1156. * The target has an internal HW WAR mapping that it uses to keep
  1157. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1158. */
  1159. A_UINT32 hw_wars[1/*or more*/];
  1160. } htt_hw_war_stats_tlv;
  1161. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1162. * TLV_TAGS:
  1163. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1164. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1165. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1166. * - HTT_STATS_WHAL_TX_TAG
  1167. * - HTT_STATS_HW_WAR_TAG
  1168. */
  1169. /* NOTE:
  1170. * This structure is for documentation, and cannot be safely used directly.
  1171. * Instead, use the constituent TLV structures to fill/parse.
  1172. */
  1173. typedef struct _htt_pdev_err_stats {
  1174. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1175. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1176. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1177. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1178. htt_hw_war_stats_tlv hw_war;
  1179. } htt_hw_err_stats_t;
  1180. /* ============ PEER STATS ============ */
  1181. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1182. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1183. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1184. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1185. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1186. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1187. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1188. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1189. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1190. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1191. do { \
  1192. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1193. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1194. } while (0)
  1195. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1196. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1197. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1198. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1199. do { \
  1200. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1201. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1202. } while (0)
  1203. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1204. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1205. HTT_MSDU_FLOW_STATS_DROP_S)
  1206. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1207. do { \
  1208. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1209. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1210. } while (0)
  1211. typedef struct _htt_msdu_flow_stats_tlv {
  1212. htt_tlv_hdr_t tlv_hdr;
  1213. A_UINT32 last_update_timestamp;
  1214. A_UINT32 last_add_timestamp;
  1215. A_UINT32 last_remove_timestamp;
  1216. A_UINT32 total_processed_msdu_count;
  1217. A_UINT32 cur_msdu_count_in_flowq;
  1218. /** This will help to find which peer_id is stuck state */
  1219. A_UINT32 sw_peer_id;
  1220. /**
  1221. * BIT [15 : 0] :- tx_flow_number
  1222. * BIT [19 : 16] :- tid_num
  1223. * BIT [20 : 20] :- drop_rule
  1224. * BIT [31 : 21] :- reserved
  1225. */
  1226. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1227. A_UINT32 last_cycle_enqueue_count;
  1228. A_UINT32 last_cycle_dequeue_count;
  1229. A_UINT32 last_cycle_drop_count;
  1230. /**
  1231. * BIT [15 : 0] :- current_drop_th
  1232. * BIT [31 : 16] :- reserved
  1233. */
  1234. A_UINT32 current_drop_th;
  1235. } htt_msdu_flow_stats_tlv;
  1236. #define MAX_HTT_TID_NAME 8
  1237. /* DWORD sw_peer_id__tid_num */
  1238. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1239. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1240. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1241. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1242. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1243. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1244. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1245. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1246. do { \
  1247. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1248. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1249. } while (0)
  1250. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1251. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1252. HTT_TX_TID_STATS_TID_NUM_S)
  1253. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1254. do { \
  1255. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1256. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1257. } while (0)
  1258. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1259. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1260. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1261. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1262. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1263. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1264. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1265. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1266. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1267. do { \
  1268. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1269. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1270. } while (0)
  1271. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1272. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1273. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1274. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1275. do { \
  1276. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1277. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1278. } while (0)
  1279. /* Tidq stats */
  1280. typedef struct _htt_tx_tid_stats_tlv {
  1281. htt_tlv_hdr_t tlv_hdr;
  1282. /** Stored as little endian */
  1283. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1284. /**
  1285. * BIT [15 : 0] :- sw_peer_id
  1286. * BIT [31 : 16] :- tid_num
  1287. */
  1288. A_UINT32 sw_peer_id__tid_num;
  1289. /**
  1290. * BIT [ 7 : 0] :- num_sched_pending
  1291. * BIT [15 : 8] :- num_ppdu_in_hwq
  1292. * BIT [31 : 16] :- reserved
  1293. */
  1294. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1295. A_UINT32 tid_flags;
  1296. /** per tid # of hw_queued ppdu */
  1297. A_UINT32 hw_queued;
  1298. /** number of per tid successful PPDU */
  1299. A_UINT32 hw_reaped;
  1300. /** per tid Num MPDUs filtered by HW */
  1301. A_UINT32 mpdus_hw_filter;
  1302. A_UINT32 qdepth_bytes;
  1303. A_UINT32 qdepth_num_msdu;
  1304. A_UINT32 qdepth_num_mpdu;
  1305. A_UINT32 last_scheduled_tsmp;
  1306. A_UINT32 pause_module_id;
  1307. A_UINT32 block_module_id;
  1308. /** tid tx airtime in sec */
  1309. A_UINT32 tid_tx_airtime;
  1310. } htt_tx_tid_stats_tlv;
  1311. /* Tidq stats */
  1312. typedef struct _htt_tx_tid_stats_v1_tlv {
  1313. htt_tlv_hdr_t tlv_hdr;
  1314. /** Stored as little endian */
  1315. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1316. /**
  1317. * BIT [15 : 0] :- sw_peer_id
  1318. * BIT [31 : 16] :- tid_num
  1319. */
  1320. A_UINT32 sw_peer_id__tid_num;
  1321. /**
  1322. * BIT [ 7 : 0] :- num_sched_pending
  1323. * BIT [15 : 8] :- num_ppdu_in_hwq
  1324. * BIT [31 : 16] :- reserved
  1325. */
  1326. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1327. A_UINT32 tid_flags;
  1328. /** Max qdepth in bytes reached by this tid */
  1329. A_UINT32 max_qdepth_bytes;
  1330. /** number of msdus qdepth reached max */
  1331. A_UINT32 max_qdepth_n_msdus;
  1332. A_UINT32 rsvd;
  1333. A_UINT32 qdepth_bytes;
  1334. A_UINT32 qdepth_num_msdu;
  1335. A_UINT32 qdepth_num_mpdu;
  1336. A_UINT32 last_scheduled_tsmp;
  1337. A_UINT32 pause_module_id;
  1338. A_UINT32 block_module_id;
  1339. /** tid tx airtime in sec */
  1340. A_UINT32 tid_tx_airtime;
  1341. A_UINT32 allow_n_flags;
  1342. /**
  1343. * BIT [15 : 0] :- sendn_frms_allowed
  1344. * BIT [31 : 16] :- reserved
  1345. */
  1346. A_UINT32 sendn_frms_allowed;
  1347. /*
  1348. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1349. * that cannot be interpreted by the host.
  1350. * They are only for off-line debug.
  1351. */
  1352. A_UINT32 tid_ext_flags;
  1353. A_UINT32 tid_ext2_flags;
  1354. A_UINT32 tid_flush_reason;
  1355. A_UINT32 mlo_flush_tqm_status_pending_low;
  1356. A_UINT32 mlo_flush_tqm_status_pending_high;
  1357. A_UINT32 mlo_flush_partner_info_low;
  1358. A_UINT32 mlo_flush_partner_info_high;
  1359. A_UINT32 mlo_flush_initator_info_low;
  1360. A_UINT32 mlo_flush_initator_info_high;
  1361. /*
  1362. * head_msdu_tqm_timestamp_us:
  1363. * MSDU enqueue timestamp (TQM reference timestamp) for the MSDU
  1364. * at the head of the MPDU queue
  1365. * head_msdu_tqm_latency_us:
  1366. * The age of the MSDU that is at the head of the MPDU queue,
  1367. * i.e. the delta between the current TQM time and the MSDU's
  1368. * enqueue timestamp.
  1369. */
  1370. A_UINT32 head_msdu_tqm_timestamp_us;
  1371. A_UINT32 head_msdu_tqm_latency_us;
  1372. } htt_tx_tid_stats_v1_tlv;
  1373. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1374. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1375. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1376. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1377. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1378. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1379. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1380. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1381. do { \
  1382. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1383. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1384. } while (0)
  1385. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1386. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1387. HTT_RX_TID_STATS_TID_NUM_S)
  1388. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1389. do { \
  1390. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1391. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1392. } while (0)
  1393. typedef struct _htt_rx_tid_stats_tlv {
  1394. htt_tlv_hdr_t tlv_hdr;
  1395. /**
  1396. * BIT [15 : 0] : sw_peer_id
  1397. * BIT [31 : 16] : tid_num
  1398. */
  1399. A_UINT32 sw_peer_id__tid_num;
  1400. /** Stored as little endian */
  1401. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1402. /**
  1403. * dup_in_reorder not collected per tid for now,
  1404. * as there is no wal_peer back ptr in data rx peer.
  1405. */
  1406. A_UINT32 dup_in_reorder;
  1407. A_UINT32 dup_past_outside_window;
  1408. A_UINT32 dup_past_within_window;
  1409. /** Number of per tid MSDUs with flag of decrypt_err */
  1410. A_UINT32 rxdesc_err_decrypt;
  1411. /** tid rx airtime in sec */
  1412. A_UINT32 tid_rx_airtime;
  1413. } htt_rx_tid_stats_tlv;
  1414. #define HTT_MAX_COUNTER_NAME 8
  1415. typedef struct {
  1416. htt_tlv_hdr_t tlv_hdr;
  1417. /** Stored as little endian */
  1418. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1419. A_UINT32 count;
  1420. } htt_counter_tlv;
  1421. typedef struct {
  1422. htt_tlv_hdr_t tlv_hdr;
  1423. /** Number of rx PPDU */
  1424. A_UINT32 ppdu_cnt;
  1425. /** Number of rx MPDU */
  1426. A_UINT32 mpdu_cnt;
  1427. /** Number of rx MSDU */
  1428. A_UINT32 msdu_cnt;
  1429. /** pause bitmap */
  1430. A_UINT32 pause_bitmap;
  1431. /** block bitmap */
  1432. A_UINT32 block_bitmap;
  1433. /** current timestamp */
  1434. A_UINT32 current_timestamp;
  1435. /** Peer cumulative tx airtime in sec */
  1436. A_UINT32 peer_tx_airtime;
  1437. /** Peer cumulative rx airtime in sec */
  1438. A_UINT32 peer_rx_airtime;
  1439. /** Peer current rssi in dBm */
  1440. A_INT32 rssi;
  1441. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1442. A_UINT32 peer_enqueued_count_low;
  1443. A_UINT32 peer_enqueued_count_high;
  1444. A_UINT32 peer_dequeued_count_low;
  1445. A_UINT32 peer_dequeued_count_high;
  1446. A_UINT32 peer_dropped_count_low;
  1447. A_UINT32 peer_dropped_count_high;
  1448. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1449. A_UINT32 ppdu_transmitted_bytes_low;
  1450. A_UINT32 ppdu_transmitted_bytes_high;
  1451. A_UINT32 peer_ttl_removed_count;
  1452. /**
  1453. * inactive_time
  1454. * Running duration of the time since last tx/rx activity by this peer,
  1455. * units = seconds.
  1456. * If the peer is currently active, this inactive_time will be 0x0.
  1457. */
  1458. A_UINT32 inactive_time;
  1459. /** Number of MPDUs dropped after max retries */
  1460. A_UINT32 remove_mpdus_max_retries;
  1461. } htt_peer_stats_cmn_tlv;
  1462. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1463. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1464. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1465. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1466. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1467. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1468. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1469. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1470. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1471. do { \
  1472. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1473. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1474. } while(0)
  1475. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1476. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1477. typedef struct {
  1478. htt_tlv_hdr_t tlv_hdr;
  1479. /** This enum type of HTT_PEER_TYPE */
  1480. A_UINT32 peer_type;
  1481. A_UINT32 sw_peer_id;
  1482. /**
  1483. * BIT [7 : 0] :- vdev_id
  1484. * BIT [15 : 8] :- pdev_id
  1485. * BIT [31 : 16] :- ast_indx
  1486. */
  1487. A_UINT32 vdev_pdev_ast_idx;
  1488. htt_mac_addr mac_addr;
  1489. A_UINT32 peer_flags;
  1490. A_UINT32 qpeer_flags;
  1491. /* Dword 8 */
  1492. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1493. ml_peer_id : 12, /* [12:1] */
  1494. link_idx : 8, /* [20:13] */
  1495. rsvd : 11; /* [31:21] */
  1496. } htt_peer_details_tlv;
  1497. typedef struct {
  1498. htt_tlv_hdr_t tlv_hdr;
  1499. A_UINT32 sw_peer_id;
  1500. A_UINT32 ast_index;
  1501. htt_mac_addr mac_addr;
  1502. A_UINT32
  1503. pdev_id : 2,
  1504. vdev_id : 8,
  1505. next_hop : 1,
  1506. mcast : 1,
  1507. monitor_direct : 1,
  1508. mesh_sta : 1,
  1509. mec : 1,
  1510. intra_bss : 1,
  1511. chip_id : 2,
  1512. ml_peer_id : 13,
  1513. on_chip : 1;
  1514. A_UINT32
  1515. tx_monitor_override_sta : 1,
  1516. rx_monitor_override_sta : 1,
  1517. reserved1 : 30;
  1518. } htt_ast_entry_tlv;
  1519. typedef enum {
  1520. HTT_STATS_DIRECTION_TX,
  1521. HTT_STATS_DIRECTION_RX,
  1522. } HTT_STATS_DIRECTION;
  1523. typedef enum {
  1524. HTT_STATS_PPDU_TYPE_MODE_SU,
  1525. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1526. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1527. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1528. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1529. } HTT_STATS_PPDU_TYPE;
  1530. typedef enum {
  1531. HTT_STATS_PREAM_OFDM,
  1532. HTT_STATS_PREAM_CCK,
  1533. HTT_STATS_PREAM_HT,
  1534. HTT_STATS_PREAM_VHT,
  1535. HTT_STATS_PREAM_HE,
  1536. HTT_STATS_PREAM_EHT,
  1537. HTT_STATS_PREAM_RSVD1,
  1538. HTT_STATS_PREAM_COUNT,
  1539. } HTT_STATS_PREAM_TYPE;
  1540. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1541. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1542. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1543. * GI Index 0: WHAL_GI_800
  1544. * GI Index 1: WHAL_GI_400
  1545. * GI Index 2: WHAL_GI_1600
  1546. * GI Index 3: WHAL_GI_3200
  1547. */
  1548. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1549. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1550. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1551. * bw index 0: rssi_pri20_chain0
  1552. * bw index 1: rssi_ext20_chain0
  1553. * bw index 2: rssi_ext40_low20_chain0
  1554. * bw index 3: rssi_ext40_high20_chain0
  1555. */
  1556. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1557. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1558. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1559. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1560. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1561. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1562. */
  1563. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1564. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1565. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1566. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1567. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1568. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1569. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1570. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1571. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1572. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1573. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1574. */
  1575. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1576. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1577. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1578. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1579. typedef struct _htt_tx_peer_rate_stats_tlv {
  1580. htt_tlv_hdr_t tlv_hdr;
  1581. /** Number of tx LDPC packets */
  1582. A_UINT32 tx_ldpc;
  1583. /** Number of tx RTS packets */
  1584. A_UINT32 rts_cnt;
  1585. /** RSSI value of last ack packet (units = dB above noise floor) */
  1586. A_UINT32 ack_rssi;
  1587. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1588. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1589. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1590. /**
  1591. * element 0,1, ...7 -> NSS 1,2, ...8
  1592. */
  1593. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1594. /**
  1595. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1596. */
  1597. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1598. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1599. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1600. /**
  1601. * Counters to track number of tx packets in each GI
  1602. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1603. */
  1604. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1605. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1606. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1607. /** Stats for MCS 12/13 */
  1608. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1609. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1610. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1611. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1612. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1613. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1614. A_UINT32 tx_bw_320mhz;
  1615. } htt_tx_peer_rate_stats_tlv;
  1616. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1617. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1618. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1619. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1620. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1621. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1622. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1623. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1624. typedef struct _htt_rx_peer_rate_stats_tlv {
  1625. htt_tlv_hdr_t tlv_hdr;
  1626. A_UINT32 nsts;
  1627. /** Number of rx LDPC packets */
  1628. A_UINT32 rx_ldpc;
  1629. /** Number of rx RTS packets */
  1630. A_UINT32 rts_cnt;
  1631. /** units = dB above noise floor */
  1632. A_UINT32 rssi_mgmt;
  1633. /** units = dB above noise floor */
  1634. A_UINT32 rssi_data;
  1635. /** units = dB above noise floor */
  1636. A_UINT32 rssi_comb;
  1637. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1638. /**
  1639. * element 0,1, ...7 -> NSS 1,2, ...8
  1640. */
  1641. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1642. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1643. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1644. /**
  1645. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1646. */
  1647. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1648. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1649. /** units = dB above noise floor */
  1650. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1651. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1652. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1653. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1654. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1655. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1656. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1657. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1658. /* per_chain_rssi_pkt_type:
  1659. * This field shows what type of rx frame the per-chain RSSI was computed
  1660. * on, by recording the frame type and sub-type as bit-fields within this
  1661. * field:
  1662. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1663. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1664. * BIT [31 : 8] :- Reserved
  1665. */
  1666. A_UINT32 per_chain_rssi_pkt_type;
  1667. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1668. /** PPDU level */
  1669. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1670. /** PPDU level */
  1671. A_UINT32 rx_ulmumimo_data_ppdu;
  1672. /** MPDU level */
  1673. A_UINT32 rx_ulmumimo_mpdu_ok;
  1674. /** mpdu level */
  1675. A_UINT32 rx_ulmumimo_mpdu_fail;
  1676. /** units = dB above noise floor */
  1677. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1678. /** Stats for MCS 12/13 */
  1679. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1680. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1681. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1682. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1683. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1684. } htt_rx_peer_rate_stats_tlv;
  1685. typedef enum {
  1686. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1687. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1688. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1689. } htt_peer_stats_req_mode_t;
  1690. typedef enum {
  1691. HTT_PEER_STATS_CMN_TLV = 0,
  1692. HTT_PEER_DETAILS_TLV = 1,
  1693. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1694. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1695. HTT_TX_TID_STATS_TLV = 4,
  1696. HTT_RX_TID_STATS_TLV = 5,
  1697. HTT_MSDU_FLOW_STATS_TLV = 6,
  1698. HTT_PEER_SCHED_STATS_TLV = 7,
  1699. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1700. HTT_PEER_BE_OFDMA_STATS_TLV = 9,
  1701. HTT_PEER_STATS_MAX_TLV = 31,
  1702. } htt_peer_stats_tlv_enum;
  1703. typedef struct {
  1704. htt_tlv_hdr_t tlv_hdr;
  1705. A_UINT32 peer_id;
  1706. /** Num of DL schedules for peer */
  1707. A_UINT32 num_sched_dl;
  1708. /** Num od UL schedules for peer */
  1709. A_UINT32 num_sched_ul;
  1710. /** Peer TX time */
  1711. A_UINT32 peer_tx_active_dur_us_low;
  1712. A_UINT32 peer_tx_active_dur_us_high;
  1713. /** Peer RX time */
  1714. A_UINT32 peer_rx_active_dur_us_low;
  1715. A_UINT32 peer_rx_active_dur_us_high;
  1716. A_UINT32 peer_curr_rate_kbps;
  1717. } htt_peer_sched_stats_tlv;
  1718. typedef struct {
  1719. htt_tlv_hdr_t tlv_hdr;
  1720. A_UINT32 peer_id;
  1721. A_UINT32 ax_basic_trig_count;
  1722. A_UINT32 ax_basic_trig_err;
  1723. A_UINT32 ax_bsr_trig_count;
  1724. A_UINT32 ax_bsr_trig_err;
  1725. A_UINT32 ax_mu_bar_trig_count;
  1726. A_UINT32 ax_mu_bar_trig_err;
  1727. A_UINT32 ax_basic_trig_with_per;
  1728. A_UINT32 ax_bsr_trig_with_per;
  1729. A_UINT32 ax_mu_bar_trig_with_per;
  1730. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1731. * These fields contain 2 counters each. The first element in each
  1732. * array counts how many times the airtime is short enough to use
  1733. * OFDMA, and the second element in each array counts how many times the
  1734. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1735. */
  1736. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1737. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1738. /* Last updated value of DL and UL queue depths for each peer per AC */
  1739. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1740. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1741. /* Per peer Manual 11ax UL OFDMA trigger and trigger error counts */
  1742. A_UINT32 ax_manual_ulofdma_trig_count;
  1743. A_UINT32 ax_manual_ulofdma_trig_err_count;
  1744. } htt_peer_ax_ofdma_stats_tlv;
  1745. typedef struct {
  1746. htt_tlv_hdr_t tlv_hdr;
  1747. A_UINT32 peer_id;
  1748. /* Per peer Manual 11be UL OFDMA trigger and trigger error counts */
  1749. A_UINT32 be_manual_ulofdma_trig_count;
  1750. A_UINT32 be_manual_ulofdma_trig_err_count;
  1751. } htt_peer_be_ofdma_stats_tlv;
  1752. /* config_param0 */
  1753. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1754. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1755. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1756. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1757. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1758. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1759. do { \
  1760. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1761. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1762. } while (0)
  1763. /* DEPRECATED
  1764. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1765. * as an alias for the corrected macro name.
  1766. * If/when all references to the old name are removed, the definition of
  1767. * the old name will also be removed.
  1768. */
  1769. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1770. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1771. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1772. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1773. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1774. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1775. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1776. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1777. do { \
  1778. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1779. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1780. } while (0)
  1781. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1782. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1783. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1784. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1785. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1786. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1787. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1788. do { \
  1789. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1790. } while (0)
  1791. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1792. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1793. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1794. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1795. do { \
  1796. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1797. } while (0)
  1798. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1799. * TLV_TAGS:
  1800. * - HTT_STATS_PEER_STATS_CMN_TAG
  1801. * - HTT_STATS_PEER_DETAILS_TAG
  1802. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1803. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1804. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1805. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1806. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1807. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1808. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1809. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1810. */
  1811. /* NOTE:
  1812. * This structure is for documentation, and cannot be safely used directly.
  1813. * Instead, use the constituent TLV structures to fill/parse.
  1814. */
  1815. typedef struct _htt_peer_stats {
  1816. htt_peer_stats_cmn_tlv cmn_tlv;
  1817. htt_peer_details_tlv peer_details;
  1818. /* from g_rate_info_stats */
  1819. htt_tx_peer_rate_stats_tlv tx_rate;
  1820. htt_rx_peer_rate_stats_tlv rx_rate;
  1821. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1822. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1823. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1824. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1825. htt_peer_sched_stats_tlv peer_sched_stats;
  1826. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1827. htt_peer_be_ofdma_stats_tlv be_ofdma_stats;
  1828. } htt_peer_stats_t;
  1829. /* =========== ACTIVE PEER LIST ========== */
  1830. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1831. * TLV_TAGS:
  1832. * - HTT_STATS_PEER_DETAILS_TAG
  1833. */
  1834. /* NOTE:
  1835. * This structure is for documentation, and cannot be safely used directly.
  1836. * Instead, use the constituent TLV structures to fill/parse.
  1837. */
  1838. typedef struct {
  1839. htt_peer_details_tlv peer_details[1];
  1840. } htt_active_peer_details_list_t;
  1841. /* =========== MUMIMO HWQ stats =========== */
  1842. /* MU MIMO stats per hwQ */
  1843. typedef struct {
  1844. htt_tlv_hdr_t tlv_hdr;
  1845. /** number of MU MIMO schedules posted to HW */
  1846. A_UINT32 mu_mimo_sch_posted;
  1847. /** number of MU MIMO schedules failed to post */
  1848. A_UINT32 mu_mimo_sch_failed;
  1849. /** number of MU MIMO PPDUs posted to HW */
  1850. A_UINT32 mu_mimo_ppdu_posted;
  1851. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1852. typedef struct {
  1853. htt_tlv_hdr_t tlv_hdr;
  1854. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1855. A_UINT32 mu_mimo_mpdus_queued_usr;
  1856. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1857. A_UINT32 mu_mimo_mpdus_tried_usr;
  1858. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1859. A_UINT32 mu_mimo_mpdus_failed_usr;
  1860. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1861. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1862. /** 11AC DL MU MIMO BA not received, per user */
  1863. A_UINT32 mu_mimo_err_no_ba_usr;
  1864. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1865. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1866. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1867. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1868. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1869. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1870. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1871. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1872. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1873. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1874. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1875. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1876. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1877. do { \
  1878. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1879. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1880. } while (0)
  1881. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1882. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1883. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1884. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1885. do { \
  1886. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1887. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1888. } while (0)
  1889. typedef struct {
  1890. htt_tlv_hdr_t tlv_hdr;
  1891. /**
  1892. * BIT [ 7 : 0] :- mac_id
  1893. * BIT [15 : 8] :- hwq_id
  1894. * BIT [31 : 16] :- reserved
  1895. */
  1896. A_UINT32 mac_id__hwq_id__word;
  1897. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1898. /* NOTE:
  1899. * This structure is for documentation, and cannot be safely used directly.
  1900. * Instead, use the constituent TLV structures to fill/parse.
  1901. */
  1902. typedef struct {
  1903. struct _hwq_mu_mimo_stats {
  1904. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1905. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1906. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1907. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1908. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1909. } hwq[1];
  1910. } htt_tx_hwq_mu_mimo_stats_t;
  1911. /* == TX HWQ STATS == */
  1912. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1913. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1914. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1915. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1916. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1917. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1918. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1919. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1920. do { \
  1921. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1922. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1923. } while (0)
  1924. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1925. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1926. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1927. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1928. do { \
  1929. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1930. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1931. } while (0)
  1932. typedef struct {
  1933. htt_tlv_hdr_t tlv_hdr;
  1934. /**
  1935. * BIT [ 7 : 0] :- mac_id
  1936. * BIT [15 : 8] :- hwq_id
  1937. * BIT [31 : 16] :- reserved
  1938. */
  1939. A_UINT32 mac_id__hwq_id__word;
  1940. /*--- PPDU level stats */
  1941. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1942. A_UINT32 xretry;
  1943. /** Number of times sched cmd status reported mpdu underrun */
  1944. A_UINT32 underrun_cnt;
  1945. /** Number of times sched cmd is flushed */
  1946. A_UINT32 flush_cnt;
  1947. /** Number of times sched cmd is filtered */
  1948. A_UINT32 filt_cnt;
  1949. /** Number of times HWSCH uploaded null mpdu bitmap */
  1950. A_UINT32 null_mpdu_bmap;
  1951. /**
  1952. * Number of times user ack or BA TLV is not seen on FES ring
  1953. * where it is expected to be
  1954. */
  1955. A_UINT32 user_ack_failure;
  1956. /** Number of times TQM processed ack TLV received from HWSCH */
  1957. A_UINT32 ack_tlv_proc;
  1958. /** Cache latest processed scheduler ID received from ack BA TLV */
  1959. A_UINT32 sched_id_proc;
  1960. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1961. A_UINT32 null_mpdu_tx_count;
  1962. /**
  1963. * Number of times SW did not see any MPDU info bitmap TLV
  1964. * on FES status ring
  1965. */
  1966. A_UINT32 mpdu_bmap_not_recvd;
  1967. /*--- Selfgen stats per hwQ */
  1968. /** Number of SU/MU BAR frames posted to hwQ */
  1969. A_UINT32 num_bar;
  1970. /** Number of RTS frames posted to hwQ */
  1971. A_UINT32 rts;
  1972. /** Number of cts2self frames posted to hwQ */
  1973. A_UINT32 cts2self;
  1974. /** Number of qos null frames posted to hwQ */
  1975. A_UINT32 qos_null;
  1976. /*--- MPDU level stats */
  1977. /** mpdus tried Tx by HWSCH/TQM */
  1978. A_UINT32 mpdu_tried_cnt;
  1979. /** mpdus queued to HWSCH */
  1980. A_UINT32 mpdu_queued_cnt;
  1981. /** mpdus tried but ack was not received */
  1982. A_UINT32 mpdu_ack_fail_cnt;
  1983. /** This will include sched cmd flush and time based discard */
  1984. A_UINT32 mpdu_filt_cnt;
  1985. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1986. A_UINT32 false_mpdu_ack_count;
  1987. /** Number of times txq timeout happened */
  1988. A_UINT32 txq_timeout;
  1989. } htt_tx_hwq_stats_cmn_tlv;
  1990. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1991. (sizeof(A_UINT32) * (_num_elems)))
  1992. /* NOTE: Variable length TLV, use length spec to infer array size */
  1993. typedef struct {
  1994. htt_tlv_hdr_t tlv_hdr;
  1995. A_UINT32 hist_intvl;
  1996. /** histogram of ppdu post to hwsch - > cmd status received */
  1997. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1998. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1999. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2000. /* NOTE: Variable length TLV, use length spec to infer array size */
  2001. typedef struct {
  2002. htt_tlv_hdr_t tlv_hdr;
  2003. /** Histogram of sched cmd result */
  2004. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  2005. } htt_tx_hwq_cmd_result_stats_tlv_v;
  2006. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2007. /* NOTE: Variable length TLV, use length spec to infer array size */
  2008. typedef struct {
  2009. htt_tlv_hdr_t tlv_hdr;
  2010. /** Histogram of various pause conitions */
  2011. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  2012. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  2013. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2014. /* NOTE: Variable length TLV, use length spec to infer array size */
  2015. typedef struct {
  2016. htt_tlv_hdr_t tlv_hdr;
  2017. /** Histogram of number of user fes result */
  2018. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  2019. } htt_tx_hwq_fes_result_stats_tlv_v;
  2020. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2021. /* NOTE: Variable length TLV, use length spec to infer array size
  2022. *
  2023. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  2024. * The tries here is the count of the MPDUS within a PPDU that the HW
  2025. * had attempted to transmit on air, for the HWSCH Schedule command
  2026. * submitted by FW in this HWQ .It is not the retry attempts. The
  2027. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  2028. * in this histogram.
  2029. * they are defined in FW using the following macros
  2030. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  2031. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  2032. *
  2033. * */
  2034. typedef struct {
  2035. htt_tlv_hdr_t tlv_hdr;
  2036. A_UINT32 hist_bin_size;
  2037. /** Histogram of number of mpdus on tried mpdu */
  2038. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  2039. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  2040. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2041. /* NOTE: Variable length TLV, use length spec to infer array size
  2042. *
  2043. * The txop_used_cnt_hist is the histogram of txop per burst. After
  2044. * completing the burst, we identify the txop used in the burst and
  2045. * incr the corresponding bin.
  2046. * Each bin represents 1ms & we have 10 bins in this histogram.
  2047. * they are defined in FW using the following macros
  2048. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  2049. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  2050. *
  2051. * */
  2052. typedef struct {
  2053. htt_tlv_hdr_t tlv_hdr;
  2054. /** Histogram of txop used cnt */
  2055. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  2056. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  2057. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  2058. * TLV_TAGS:
  2059. * - HTT_STATS_STRING_TAG
  2060. * - HTT_STATS_TX_HWQ_CMN_TAG
  2061. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  2062. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  2063. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  2064. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  2065. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  2066. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  2067. */
  2068. /* NOTE:
  2069. * This structure is for documentation, and cannot be safely used directly.
  2070. * Instead, use the constituent TLV structures to fill/parse.
  2071. * General HWQ stats Mechanism:
  2072. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  2073. * for all the HWQ requested. & the FW send the buffer to host. In the
  2074. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2075. * HWQ distinctly.
  2076. */
  2077. typedef struct _htt_tx_hwq_stats {
  2078. htt_stats_string_tlv hwq_str_tlv;
  2079. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2080. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2081. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2082. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2083. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2084. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2085. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2086. } htt_tx_hwq_stats_t;
  2087. /* == TX SELFGEN STATS == */
  2088. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2089. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2090. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2091. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2092. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2093. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2094. do { \
  2095. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2096. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2097. } while (0)
  2098. typedef enum {
  2099. HTT_TXERR_NONE,
  2100. HTT_TXERR_RESP, /* response timeout, mismatch,
  2101. * BW mismatch, mimo ctrl mismatch,
  2102. * CRC error.. */
  2103. HTT_TXERR_FILT, /* blocked by tx filtering */
  2104. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2105. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2106. HTT_TXERR_RESERVED1,
  2107. HTT_TXERR_RESERVED2,
  2108. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2109. HTT_TXERR_INVALID = 0xff,
  2110. } htt_tx_err_status_t;
  2111. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2112. typedef enum {
  2113. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2114. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2115. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2116. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2117. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2118. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2119. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2120. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2121. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2122. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2123. } htt_tx_selfgen_sch_tsflag_error_stats;
  2124. typedef enum {
  2125. HTT_TX_MUMIMO_GRP_VALID,
  2126. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2127. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2128. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2129. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2130. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2131. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2132. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2133. HTT_TX_MUMIMO_GRP_INVALID,
  2134. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2135. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2136. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2137. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2138. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2139. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2140. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2141. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2142. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2143. /*
  2144. * Each bin represents a 300 mbps throughput
  2145. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2146. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2147. */
  2148. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2149. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2150. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2151. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2152. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2153. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2154. typedef struct {
  2155. htt_tlv_hdr_t tlv_hdr;
  2156. /*
  2157. * BIT [ 7 : 0] :- mac_id
  2158. * BIT [31 : 8] :- reserved
  2159. */
  2160. A_UINT32 mac_id__word;
  2161. /** BAR sent out for SU transmission */
  2162. A_UINT32 su_bar;
  2163. /** SW generated RTS frame sent */
  2164. A_UINT32 rts;
  2165. /** SW generated CTS-to-self frame sent */
  2166. A_UINT32 cts2self;
  2167. /** SW generated QOS NULL frame sent */
  2168. A_UINT32 qos_null;
  2169. /** BAR sent for MU user 1 */
  2170. A_UINT32 delayed_bar_1;
  2171. /** BAR sent for MU user 2 */
  2172. A_UINT32 delayed_bar_2;
  2173. /** BAR sent for MU user 3 */
  2174. A_UINT32 delayed_bar_3;
  2175. /** BAR sent for MU user 4 */
  2176. A_UINT32 delayed_bar_4;
  2177. /** BAR sent for MU user 5 */
  2178. A_UINT32 delayed_bar_5;
  2179. /** BAR sent for MU user 6 */
  2180. A_UINT32 delayed_bar_6;
  2181. /** BAR sent for MU user 7 */
  2182. A_UINT32 delayed_bar_7;
  2183. A_UINT32 bar_with_tqm_head_seq_num;
  2184. A_UINT32 bar_with_tid_seq_num;
  2185. /** SW generated RTS frame queued to the HW */
  2186. A_UINT32 su_sw_rts_queued;
  2187. /** SW generated RTS frame sent over the air */
  2188. A_UINT32 su_sw_rts_tried;
  2189. /** SW generated RTS frame completed with error */
  2190. A_UINT32 su_sw_rts_err;
  2191. /** SW generated RTS frame flushed */
  2192. A_UINT32 su_sw_rts_flushed;
  2193. /** CTS (RTS response) received in different BW */
  2194. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2195. /* START DEPRECATED FIELDS */
  2196. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2197. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2198. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2199. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2200. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2201. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2202. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2203. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2204. /* END DEPRECATED FIELDS */
  2205. } htt_tx_selfgen_cmn_stats_tlv;
  2206. typedef struct {
  2207. htt_tlv_hdr_t tlv_hdr;
  2208. /** 11AC VHT SU NDPA frame sent over the air */
  2209. A_UINT32 ac_su_ndpa;
  2210. /** 11AC VHT SU NDP frame sent over the air */
  2211. A_UINT32 ac_su_ndp;
  2212. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2213. A_UINT32 ac_mu_mimo_ndpa;
  2214. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2215. A_UINT32 ac_mu_mimo_ndp;
  2216. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2217. A_UINT32 ac_mu_mimo_brpoll_1;
  2218. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2219. A_UINT32 ac_mu_mimo_brpoll_2;
  2220. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2221. A_UINT32 ac_mu_mimo_brpoll_3;
  2222. /** 11AC VHT SU NDPA frame queued to the HW */
  2223. A_UINT32 ac_su_ndpa_queued;
  2224. /** 11AC VHT SU NDP frame queued to the HW */
  2225. A_UINT32 ac_su_ndp_queued;
  2226. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2227. A_UINT32 ac_mu_mimo_ndpa_queued;
  2228. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2229. A_UINT32 ac_mu_mimo_ndp_queued;
  2230. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2231. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2232. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2233. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2234. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2235. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2236. } htt_tx_selfgen_ac_stats_tlv;
  2237. typedef struct {
  2238. htt_tlv_hdr_t tlv_hdr;
  2239. /** 11AX HE SU NDPA frame sent over the air */
  2240. A_UINT32 ax_su_ndpa;
  2241. /** 11AX HE NDP frame sent over the air */
  2242. A_UINT32 ax_su_ndp;
  2243. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2244. A_UINT32 ax_mu_mimo_ndpa;
  2245. /** 11AX HE MU MIMO NDP frame sent over the air */
  2246. A_UINT32 ax_mu_mimo_ndp;
  2247. union {
  2248. struct {
  2249. /* deprecated old names */
  2250. A_UINT32 ax_mu_mimo_brpoll_1;
  2251. A_UINT32 ax_mu_mimo_brpoll_2;
  2252. A_UINT32 ax_mu_mimo_brpoll_3;
  2253. A_UINT32 ax_mu_mimo_brpoll_4;
  2254. A_UINT32 ax_mu_mimo_brpoll_5;
  2255. A_UINT32 ax_mu_mimo_brpoll_6;
  2256. A_UINT32 ax_mu_mimo_brpoll_7;
  2257. };
  2258. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2259. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2260. };
  2261. /** 11AX HE MU Basic Trigger frame sent over the air */
  2262. A_UINT32 ax_basic_trigger;
  2263. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2264. A_UINT32 ax_bsr_trigger;
  2265. /** 11AX HE MU BAR Trigger frame sent over the air */
  2266. A_UINT32 ax_mu_bar_trigger;
  2267. /** 11AX HE MU RTS Trigger frame sent over the air */
  2268. A_UINT32 ax_mu_rts_trigger;
  2269. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2270. A_UINT32 ax_ulmumimo_trigger;
  2271. /** 11AX HE SU NDPA frame queued to the HW */
  2272. A_UINT32 ax_su_ndpa_queued;
  2273. /** 11AX HE SU NDP frame queued to the HW */
  2274. A_UINT32 ax_su_ndp_queued;
  2275. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2276. A_UINT32 ax_mu_mimo_ndpa_queued;
  2277. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2278. A_UINT32 ax_mu_mimo_ndp_queued;
  2279. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2280. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2281. /**
  2282. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2283. * successfully sent over the air
  2284. */
  2285. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2286. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2287. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2288. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2289. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2290. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2291. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2292. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2293. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2294. /** 11AX HE Manual Single-User UL OFDMA Trigger frame sent over the air */
  2295. A_UINT32 manual_ax_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2296. /** 11AX HE Manual Single-User UL OFDMA Trigger completed with error(s) */
  2297. A_UINT32 manual_ax_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2298. /** 11AX HE Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2299. A_UINT32 manual_ax_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2300. /** 11AX HE Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2301. A_UINT32 manual_ax_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2302. } htt_tx_selfgen_ax_stats_tlv;
  2303. typedef struct {
  2304. htt_tlv_hdr_t tlv_hdr;
  2305. /** 11be EHT SU NDPA frame sent over the air */
  2306. A_UINT32 be_su_ndpa;
  2307. /** 11be EHT NDP frame sent over the air */
  2308. A_UINT32 be_su_ndp;
  2309. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2310. A_UINT32 be_mu_mimo_ndpa;
  2311. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2312. A_UINT32 be_mu_mimo_ndp;
  2313. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2314. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2315. /** 11be EHT MU Basic Trigger frame sent over the air */
  2316. A_UINT32 be_basic_trigger;
  2317. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2318. A_UINT32 be_bsr_trigger;
  2319. /** 11be EHT MU BAR Trigger frame sent over the air */
  2320. A_UINT32 be_mu_bar_trigger;
  2321. /** 11be EHT MU RTS Trigger frame sent over the air */
  2322. A_UINT32 be_mu_rts_trigger;
  2323. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2324. A_UINT32 be_ulmumimo_trigger;
  2325. /** 11be EHT SU NDPA frame queued to the HW */
  2326. A_UINT32 be_su_ndpa_queued;
  2327. /** 11be EHT SU NDP frame queued to the HW */
  2328. A_UINT32 be_su_ndp_queued;
  2329. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2330. A_UINT32 be_mu_mimo_ndpa_queued;
  2331. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2332. A_UINT32 be_mu_mimo_ndp_queued;
  2333. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2334. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2335. /**
  2336. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2337. * successfully sent over the air
  2338. */
  2339. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2340. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2341. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2342. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2343. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2344. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2345. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2346. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2347. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2348. /** 11BE EHT Manual Single-User UL OFDMA Trigger frame sent over the air */
  2349. A_UINT32 manual_be_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2350. /** 11BE EHT Manual Single-User UL OFDMA Trigger completed with error(s) */
  2351. A_UINT32 manual_be_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2352. /** 11BE EHT Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2353. A_UINT32 manual_be_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2354. /** 11BE EHT Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2355. A_UINT32 manual_be_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2356. } htt_tx_selfgen_be_stats_tlv;
  2357. typedef struct { /* DEPRECATED */
  2358. htt_tlv_hdr_t tlv_hdr;
  2359. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2360. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2361. /** 11AX HE OFDMA NDPA frame sent over the air */
  2362. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2363. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2364. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2365. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2366. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2367. } htt_txbf_ofdma_ndpa_stats_tlv;
  2368. typedef struct { /* DEPRECATED */
  2369. htt_tlv_hdr_t tlv_hdr;
  2370. /** 11AX HE OFDMA NDP frame queued to the HW */
  2371. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2372. /** 11AX HE OFDMA NDPA frame sent over the air */
  2373. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2374. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2375. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2376. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2377. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2378. } htt_txbf_ofdma_ndp_stats_tlv;
  2379. typedef struct { /* DEPRECATED */
  2380. htt_tlv_hdr_t tlv_hdr;
  2381. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2382. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2383. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2384. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2385. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2386. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2387. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2388. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2389. /**
  2390. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2391. * completed with error(s)
  2392. */
  2393. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2394. } htt_txbf_ofdma_brp_stats_tlv;
  2395. typedef struct { /* DEPRECATED */
  2396. htt_tlv_hdr_t tlv_hdr;
  2397. /**
  2398. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2399. * (TXBF + OFDMA)
  2400. */
  2401. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2402. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2403. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2404. /**
  2405. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2406. * to PHY HW during TX
  2407. */
  2408. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2409. /**
  2410. * 11AX HE OFDMA number of users for which sounding was initiated
  2411. * during TX
  2412. */
  2413. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2414. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2415. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2416. } htt_txbf_ofdma_steer_stats_tlv;
  2417. /* Note:
  2418. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2419. * struct TLVs are deprecated, due to the need for restructuring these
  2420. * stats into a variable length array
  2421. */
  2422. typedef struct { /* DEPRECATED */
  2423. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2424. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2425. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2426. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2427. } htt_tx_pdev_txbf_ofdma_stats_t;
  2428. typedef struct {
  2429. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2430. A_UINT32 ax_ofdma_ndpa_queued;
  2431. /** 11AX HE OFDMA NDPA frame sent over the air */
  2432. A_UINT32 ax_ofdma_ndpa_tried;
  2433. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2434. A_UINT32 ax_ofdma_ndpa_flushed;
  2435. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2436. A_UINT32 ax_ofdma_ndpa_err;
  2437. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2438. typedef struct {
  2439. htt_tlv_hdr_t tlv_hdr;
  2440. /**
  2441. * This field is populated with the num of elems in the ax_ndpa[]
  2442. * variable length array.
  2443. */
  2444. A_UINT32 num_elems_ax_ndpa_arr;
  2445. /**
  2446. * This field will be filled by target with value of
  2447. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2448. * This is for allowing host to infer how much data target has provided,
  2449. * even if it using different version of the struct def than what target
  2450. * had used.
  2451. */
  2452. A_UINT32 arr_elem_size_ax_ndpa;
  2453. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2454. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2455. typedef struct {
  2456. /** 11AX HE OFDMA NDP frame queued to the HW */
  2457. A_UINT32 ax_ofdma_ndp_queued;
  2458. /** 11AX HE OFDMA NDPA frame sent over the air */
  2459. A_UINT32 ax_ofdma_ndp_tried;
  2460. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2461. A_UINT32 ax_ofdma_ndp_flushed;
  2462. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2463. A_UINT32 ax_ofdma_ndp_err;
  2464. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2465. typedef struct {
  2466. htt_tlv_hdr_t tlv_hdr;
  2467. /**
  2468. * This field is populated with the num of elems in the the ax_ndp[]
  2469. * variable length array.
  2470. */
  2471. A_UINT32 num_elems_ax_ndp_arr;
  2472. /**
  2473. * This field will be filled by target with value of
  2474. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2475. * This is for allowing host to infer how much data target has provided,
  2476. * even if it using different version of the struct def than what target
  2477. * had used.
  2478. */
  2479. A_UINT32 arr_elem_size_ax_ndp;
  2480. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2481. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2482. typedef struct {
  2483. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2484. A_UINT32 ax_ofdma_brpoll_queued;
  2485. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2486. A_UINT32 ax_ofdma_brpoll_tried;
  2487. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2488. A_UINT32 ax_ofdma_brpoll_flushed;
  2489. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2490. A_UINT32 ax_ofdma_brp_err;
  2491. /**
  2492. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2493. * completed with error(s)
  2494. */
  2495. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2496. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2497. typedef struct {
  2498. htt_tlv_hdr_t tlv_hdr;
  2499. /**
  2500. * This field is populated with the num of elems in the the ax_brp[]
  2501. * variable length array.
  2502. */
  2503. A_UINT32 num_elems_ax_brp_arr;
  2504. /**
  2505. * This field will be filled by target with value of
  2506. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2507. * This is for allowing host to infer how much data target has provided,
  2508. * even if it using different version of the struct than what target
  2509. * had used.
  2510. */
  2511. A_UINT32 arr_elem_size_ax_brp;
  2512. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2513. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2514. typedef struct {
  2515. /**
  2516. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2517. * (TXBF + OFDMA)
  2518. */
  2519. A_UINT32 ax_ofdma_num_ppdu_steer;
  2520. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2521. A_UINT32 ax_ofdma_num_ppdu_ol;
  2522. /**
  2523. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2524. * to PHY HW during TX
  2525. */
  2526. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2527. /**
  2528. * 11AX HE OFDMA number of users for which sounding was initiated
  2529. * during TX
  2530. */
  2531. A_UINT32 ax_ofdma_num_usrs_sound;
  2532. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2533. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2534. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2535. typedef struct {
  2536. htt_tlv_hdr_t tlv_hdr;
  2537. /**
  2538. * This field is populated with the num of elems in the ax_steer[]
  2539. * variable length array.
  2540. */
  2541. A_UINT32 num_elems_ax_steer_arr;
  2542. /**
  2543. * This field will be filled by target with value of
  2544. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2545. * This is for allowing host to infer how much data target has provided,
  2546. * even if it using different version of the struct than what target
  2547. * had used.
  2548. */
  2549. A_UINT32 arr_elem_size_ax_steer;
  2550. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2551. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2552. typedef struct {
  2553. htt_tlv_hdr_t tlv_hdr;
  2554. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2555. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2556. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2557. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2558. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2559. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2560. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2561. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2562. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2563. typedef struct {
  2564. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2565. A_UINT32 be_ofdma_ndpa_queued;
  2566. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2567. A_UINT32 be_ofdma_ndpa_tried;
  2568. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2569. A_UINT32 be_ofdma_ndpa_flushed;
  2570. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2571. A_UINT32 be_ofdma_ndpa_err;
  2572. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2573. typedef struct {
  2574. htt_tlv_hdr_t tlv_hdr;
  2575. /**
  2576. * This field is populated with the num of elems in the be_ndpa[]
  2577. * variable length array.
  2578. */
  2579. A_UINT32 num_elems_be_ndpa_arr;
  2580. /**
  2581. * This field will be filled by target with value of
  2582. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2583. * This is for allowing host to infer how much data target has provided,
  2584. * even if it using different version of the struct than what target
  2585. * had used.
  2586. */
  2587. A_UINT32 arr_elem_size_be_ndpa;
  2588. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2589. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2590. typedef struct {
  2591. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2592. A_UINT32 be_ofdma_ndp_queued;
  2593. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2594. A_UINT32 be_ofdma_ndp_tried;
  2595. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2596. A_UINT32 be_ofdma_ndp_flushed;
  2597. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2598. A_UINT32 be_ofdma_ndp_err;
  2599. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2600. typedef struct {
  2601. htt_tlv_hdr_t tlv_hdr;
  2602. /**
  2603. * This field is populated with the num of elems in the be_ndp[]
  2604. * variable length array.
  2605. */
  2606. A_UINT32 num_elems_be_ndp_arr;
  2607. /**
  2608. * This field will be filled by target with value of
  2609. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2610. * This is for allowing host to infer how much data target has provided,
  2611. * even if it using different version of the struct than what target
  2612. * had used.
  2613. */
  2614. A_UINT32 arr_elem_size_be_ndp;
  2615. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2616. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2617. typedef struct {
  2618. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2619. A_UINT32 be_ofdma_brpoll_queued;
  2620. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2621. A_UINT32 be_ofdma_brpoll_tried;
  2622. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2623. A_UINT32 be_ofdma_brpoll_flushed;
  2624. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2625. A_UINT32 be_ofdma_brp_err;
  2626. /**
  2627. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2628. * completed with error(s)
  2629. */
  2630. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2631. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2632. typedef struct {
  2633. htt_tlv_hdr_t tlv_hdr;
  2634. /**
  2635. * This field is populated with the num of elems in the be_brp[]
  2636. * variable length array.
  2637. */
  2638. A_UINT32 num_elems_be_brp_arr;
  2639. /**
  2640. * This field will be filled by target with value of
  2641. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2642. * This is for allowing host to infer how much data target has provided,
  2643. * even if it using different version of the struct than what target
  2644. * had used
  2645. */
  2646. A_UINT32 arr_elem_size_be_brp;
  2647. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2648. } htt_txbf_ofdma_be_brp_stats_tlv;
  2649. typedef struct {
  2650. /**
  2651. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2652. * (TXBF + OFDMA)
  2653. */
  2654. A_UINT32 be_ofdma_num_ppdu_steer;
  2655. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2656. A_UINT32 be_ofdma_num_ppdu_ol;
  2657. /**
  2658. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2659. * to PHY HW during TX
  2660. */
  2661. A_UINT32 be_ofdma_num_usrs_prefetch;
  2662. /**
  2663. * 11BE EHT OFDMA number of users for which sounding was initiated
  2664. * during TX
  2665. */
  2666. A_UINT32 be_ofdma_num_usrs_sound;
  2667. /**
  2668. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2669. */
  2670. A_UINT32 be_ofdma_num_usrs_force_sound;
  2671. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2672. typedef struct {
  2673. htt_tlv_hdr_t tlv_hdr;
  2674. /**
  2675. * This field is populated with the num of elems in the be_steer[]
  2676. * variable length array.
  2677. */
  2678. A_UINT32 num_elems_be_steer_arr;
  2679. /**
  2680. * This field will be filled by target with value of
  2681. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2682. * This is for allowing host to infer how much data target has provided,
  2683. * even if it using different version of the struct than what target
  2684. * had used.
  2685. */
  2686. A_UINT32 arr_elem_size_be_steer;
  2687. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2688. } htt_txbf_ofdma_be_steer_stats_tlv;
  2689. typedef struct {
  2690. htt_tlv_hdr_t tlv_hdr;
  2691. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2692. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2693. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2694. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2695. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2696. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2697. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2698. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2699. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2700. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2701. * TLV_TAGS:
  2702. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2703. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2704. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2705. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2706. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2707. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2708. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2709. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2710. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2711. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2712. */
  2713. typedef struct {
  2714. htt_tlv_hdr_t tlv_hdr;
  2715. /** 11AC VHT SU NDP frame completed with error(s) */
  2716. A_UINT32 ac_su_ndp_err;
  2717. /** 11AC VHT SU NDPA frame completed with error(s) */
  2718. A_UINT32 ac_su_ndpa_err;
  2719. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2720. A_UINT32 ac_mu_mimo_ndpa_err;
  2721. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2722. A_UINT32 ac_mu_mimo_ndp_err;
  2723. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2724. A_UINT32 ac_mu_mimo_brp1_err;
  2725. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2726. A_UINT32 ac_mu_mimo_brp2_err;
  2727. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2728. A_UINT32 ac_mu_mimo_brp3_err;
  2729. /** 11AC VHT SU NDPA frame flushed by HW */
  2730. A_UINT32 ac_su_ndpa_flushed;
  2731. /** 11AC VHT SU NDP frame flushed by HW */
  2732. A_UINT32 ac_su_ndp_flushed;
  2733. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2734. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2735. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2736. A_UINT32 ac_mu_mimo_ndp_flushed;
  2737. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2738. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2739. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2740. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2741. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2742. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2743. } htt_tx_selfgen_ac_err_stats_tlv;
  2744. typedef struct {
  2745. htt_tlv_hdr_t tlv_hdr;
  2746. /** 11AX HE SU NDP frame completed with error(s) */
  2747. A_UINT32 ax_su_ndp_err;
  2748. /** 11AX HE SU NDPA frame completed with error(s) */
  2749. A_UINT32 ax_su_ndpa_err;
  2750. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2751. A_UINT32 ax_mu_mimo_ndpa_err;
  2752. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2753. A_UINT32 ax_mu_mimo_ndp_err;
  2754. union {
  2755. struct {
  2756. /* deprecated old names */
  2757. A_UINT32 ax_mu_mimo_brp1_err;
  2758. A_UINT32 ax_mu_mimo_brp2_err;
  2759. A_UINT32 ax_mu_mimo_brp3_err;
  2760. A_UINT32 ax_mu_mimo_brp4_err;
  2761. A_UINT32 ax_mu_mimo_brp5_err;
  2762. A_UINT32 ax_mu_mimo_brp6_err;
  2763. A_UINT32 ax_mu_mimo_brp7_err;
  2764. };
  2765. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2766. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2767. };
  2768. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2769. A_UINT32 ax_basic_trigger_err;
  2770. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2771. A_UINT32 ax_bsr_trigger_err;
  2772. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2773. A_UINT32 ax_mu_bar_trigger_err;
  2774. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2775. A_UINT32 ax_mu_rts_trigger_err;
  2776. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2777. A_UINT32 ax_ulmumimo_trigger_err;
  2778. /**
  2779. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2780. * frame completed with error(s)
  2781. */
  2782. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2783. /** 11AX HE SU NDPA frame flushed by HW */
  2784. A_UINT32 ax_su_ndpa_flushed;
  2785. /** 11AX HE SU NDP frame flushed by HW */
  2786. A_UINT32 ax_su_ndp_flushed;
  2787. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2788. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2789. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2790. A_UINT32 ax_mu_mimo_ndp_flushed;
  2791. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2792. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2793. /**
  2794. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2795. */
  2796. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2797. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2798. A_UINT32 ax_basic_trigger_partial_resp;
  2799. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2800. A_UINT32 ax_bsr_trigger_partial_resp;
  2801. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2802. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2803. } htt_tx_selfgen_ax_err_stats_tlv;
  2804. typedef struct {
  2805. htt_tlv_hdr_t tlv_hdr;
  2806. /** 11BE EHT SU NDP frame completed with error(s) */
  2807. A_UINT32 be_su_ndp_err;
  2808. /** 11BE EHT SU NDPA frame completed with error(s) */
  2809. A_UINT32 be_su_ndpa_err;
  2810. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2811. A_UINT32 be_mu_mimo_ndpa_err;
  2812. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2813. A_UINT32 be_mu_mimo_ndp_err;
  2814. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2815. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2816. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2817. A_UINT32 be_basic_trigger_err;
  2818. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2819. A_UINT32 be_bsr_trigger_err;
  2820. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2821. A_UINT32 be_mu_bar_trigger_err;
  2822. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2823. A_UINT32 be_mu_rts_trigger_err;
  2824. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2825. A_UINT32 be_ulmumimo_trigger_err;
  2826. /**
  2827. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2828. * completed with error(s)
  2829. */
  2830. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2831. /** 11BE EHT SU NDPA frame flushed by HW */
  2832. A_UINT32 be_su_ndpa_flushed;
  2833. /** 11BE EHT SU NDP frame flushed by HW */
  2834. A_UINT32 be_su_ndp_flushed;
  2835. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2836. A_UINT32 be_mu_mimo_ndpa_flushed;
  2837. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2838. A_UINT32 be_mu_mimo_ndp_flushed;
  2839. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2840. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2841. /**
  2842. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2843. */
  2844. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2845. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2846. A_UINT32 be_basic_trigger_partial_resp;
  2847. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2848. A_UINT32 be_bsr_trigger_partial_resp;
  2849. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2850. A_UINT32 be_mu_bar_trigger_partial_resp;
  2851. } htt_tx_selfgen_be_err_stats_tlv;
  2852. /*
  2853. * Scheduler completion status reason code.
  2854. * (0) HTT_TXERR_NONE - No error (Success).
  2855. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2856. * MIMO control mismatch, CRC error etc.
  2857. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2858. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2859. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2860. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2861. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2862. */
  2863. /* Scheduler error code.
  2864. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2865. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2866. * filtered by HW.
  2867. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2868. * error.
  2869. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2870. * received with MIMO control mismatch.
  2871. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2872. * BW mismatch.
  2873. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2874. * frame even after maximum retries.
  2875. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2876. * received outside RX window.
  2877. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2878. * received by HW for queuing within SIFS interval.
  2879. */
  2880. typedef struct {
  2881. htt_tlv_hdr_t tlv_hdr;
  2882. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2883. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2884. /** 11AC VHT SU NDP scheduler completion status reason code */
  2885. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2886. /** 11AC VHT SU NDP scheduler error code */
  2887. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2888. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2889. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2890. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2891. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2892. /** 11AC VHT MU MIMO NDP scheduler error code */
  2893. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2894. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2895. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2896. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2897. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2898. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2899. typedef struct {
  2900. htt_tlv_hdr_t tlv_hdr;
  2901. /** 11AX HE SU NDPA scheduler completion status reason code */
  2902. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2903. /** 11AX SU NDP scheduler completion status reason code */
  2904. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2905. /** 11AX HE SU NDP scheduler error code */
  2906. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2907. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2908. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2909. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2910. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2911. /** 11AX HE MU MIMO NDP scheduler error code */
  2912. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2913. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2914. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2915. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2916. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2917. /** 11AX HE MU BAR scheduler completion status reason code */
  2918. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2919. /** 11AX HE MU BAR scheduler error code */
  2920. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2921. /**
  2922. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2923. */
  2924. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2925. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2926. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2927. /**
  2928. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2929. */
  2930. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2931. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2932. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2933. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2934. typedef struct {
  2935. htt_tlv_hdr_t tlv_hdr;
  2936. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2937. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2938. /** 11BE SU NDP scheduler completion status reason code */
  2939. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2940. /** 11BE EHT SU NDP scheduler error code */
  2941. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2942. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2943. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2944. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2945. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2946. /** 11BE EHT MU MIMO NDP scheduler error code */
  2947. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2948. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2949. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2950. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2951. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2952. /** 11BE EHT MU BAR scheduler completion status reason code */
  2953. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2954. /** 11BE EHT MU BAR scheduler error code */
  2955. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2956. /**
  2957. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2958. */
  2959. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2960. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2961. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2962. /**
  2963. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2964. */
  2965. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2966. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2967. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2968. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2969. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2970. * TLV_TAGS:
  2971. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2972. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2973. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2974. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2975. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2976. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2977. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2978. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2979. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2980. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2981. */
  2982. /* NOTE:
  2983. * This structure is for documentation, and cannot be safely used directly.
  2984. * Instead, use the constituent TLV structures to fill/parse.
  2985. */
  2986. typedef struct {
  2987. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2988. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2989. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2990. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2991. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2992. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2993. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2994. htt_tx_selfgen_be_stats_tlv be_tlv;
  2995. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2996. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2997. } htt_tx_pdev_selfgen_stats_t;
  2998. /* == TX MU STATS == */
  2999. typedef struct {
  3000. htt_tlv_hdr_t tlv_hdr;
  3001. /** Number of MU MIMO schedules posted to HW */
  3002. A_UINT32 mu_mimo_sch_posted;
  3003. /** Number of MU MIMO schedules failed to post */
  3004. A_UINT32 mu_mimo_sch_failed;
  3005. /** Number of MU MIMO PPDUs posted to HW */
  3006. A_UINT32 mu_mimo_ppdu_posted;
  3007. /*
  3008. * This is the common description for the below sch stats.
  3009. * Counts the number of transmissions of each number of MU users
  3010. * in each TX mode.
  3011. * The array index is the "number of users - 1".
  3012. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3013. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3014. * TX PPDUs and so on.
  3015. * The same is applicable for the other TX mode stats.
  3016. */
  3017. /** Represents the count for 11AC DL MU MIMO sequences */
  3018. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3019. /** Represents the count for 11AX DL MU MIMO sequences */
  3020. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3021. /** Represents the count for 11AX DL MU OFDMA sequences */
  3022. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3023. /**
  3024. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3025. */
  3026. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3027. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  3028. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3029. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  3030. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3031. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  3032. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3033. /**
  3034. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3035. */
  3036. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3037. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  3038. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3039. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3040. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3041. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3042. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3043. /** Represents the count for 11BE DL MU MIMO sequences */
  3044. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3045. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3046. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3047. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  3048. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3049. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  3050. typedef struct {
  3051. htt_tlv_hdr_t tlv_hdr;
  3052. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3053. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3054. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3055. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3056. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  3057. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3058. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3059. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3060. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3061. } htt_tx_pdev_mumimo_grp_stats_tlv;
  3062. typedef struct {
  3063. htt_tlv_hdr_t tlv_hdr;
  3064. /** Number of MU MIMO schedules posted to HW */
  3065. A_UINT32 mu_mimo_sch_posted;
  3066. /** Number of MU MIMO schedules failed to post */
  3067. A_UINT32 mu_mimo_sch_failed;
  3068. /** Number of MU MIMO PPDUs posted to HW */
  3069. A_UINT32 mu_mimo_ppdu_posted;
  3070. /*
  3071. * This is the common description for the below sch stats.
  3072. * Counts the number of transmissions of each number of MU users
  3073. * in each TX mode.
  3074. * The array index is the "number of users - 1".
  3075. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3076. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3077. * TX PPDUs and so on.
  3078. * The same is applicable for the other TX mode stats.
  3079. */
  3080. /** Represents the count for 11AC DL MU MIMO sequences */
  3081. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3082. /** Represents the count for 11AX DL MU MIMO sequences */
  3083. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3084. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3085. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3086. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3087. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3088. /** Represents the count for 11BE DL MU MIMO sequences */
  3089. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3090. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3091. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3092. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3093. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3094. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3095. typedef struct {
  3096. htt_tlv_hdr_t tlv_hdr;
  3097. /** Represents the count for 11AX DL MU OFDMA sequences */
  3098. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3099. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3100. typedef struct {
  3101. htt_tlv_hdr_t tlv_hdr;
  3102. /** Represents the count for 11BE DL MU OFDMA sequences */
  3103. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3104. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3105. typedef struct {
  3106. htt_tlv_hdr_t tlv_hdr;
  3107. /**
  3108. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3109. */
  3110. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3111. /**
  3112. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3113. */
  3114. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3115. /**
  3116. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3117. */
  3118. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3119. /**
  3120. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3121. */
  3122. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3123. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3124. typedef struct {
  3125. htt_tlv_hdr_t tlv_hdr;
  3126. /**
  3127. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3128. */
  3129. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3130. /**
  3131. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3132. */
  3133. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3134. /**
  3135. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3136. */
  3137. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3138. /**
  3139. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3140. */
  3141. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3142. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3143. typedef struct {
  3144. htt_tlv_hdr_t tlv_hdr;
  3145. /**
  3146. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3147. */
  3148. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3149. /**
  3150. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3151. */
  3152. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3153. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3154. typedef struct {
  3155. htt_tlv_hdr_t tlv_hdr;
  3156. /**
  3157. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3158. */
  3159. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3160. /**
  3161. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3162. */
  3163. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3164. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3165. typedef struct {
  3166. htt_tlv_hdr_t tlv_hdr;
  3167. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3168. A_UINT32 mu_mimo_mpdus_queued_usr;
  3169. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3170. A_UINT32 mu_mimo_mpdus_tried_usr;
  3171. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3172. A_UINT32 mu_mimo_mpdus_failed_usr;
  3173. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3174. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3175. /** 11AC DL MU MIMO BA not received, per user */
  3176. A_UINT32 mu_mimo_err_no_ba_usr;
  3177. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3178. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3179. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3180. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3181. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3182. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3183. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3184. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3185. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3186. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3187. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3188. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3189. /** 11AX DL MU MIMO BA not received, per user */
  3190. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3191. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3192. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3193. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3194. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3195. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3196. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3197. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3198. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3199. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3200. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3201. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3202. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3203. /** 11AX MU OFDMA BA not received, per user */
  3204. A_UINT32 ax_ofdma_err_no_ba_usr;
  3205. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3206. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3207. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3208. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3209. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3210. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3211. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3212. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3213. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3214. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3215. typedef struct {
  3216. htt_tlv_hdr_t tlv_hdr;
  3217. /* mpdu level stats */
  3218. A_UINT32 mpdus_queued_usr;
  3219. A_UINT32 mpdus_tried_usr;
  3220. A_UINT32 mpdus_failed_usr;
  3221. A_UINT32 mpdus_requeued_usr;
  3222. A_UINT32 err_no_ba_usr;
  3223. A_UINT32 mpdu_underrun_usr;
  3224. A_UINT32 ampdu_underrun_usr;
  3225. A_UINT32 user_index;
  3226. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3227. A_UINT32 tx_sched_mode;
  3228. } htt_tx_pdev_mpdu_stats_tlv;
  3229. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3230. * TLV_TAGS:
  3231. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3232. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3233. */
  3234. /* NOTE:
  3235. * This structure is for documentation, and cannot be safely used directly.
  3236. * Instead, use the constituent TLV structures to fill/parse.
  3237. */
  3238. typedef struct {
  3239. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3240. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3241. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3242. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3243. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3244. /*
  3245. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3246. * it can also hold MU-OFDMA stats.
  3247. */
  3248. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3249. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3250. } htt_tx_pdev_mu_mimo_stats_t;
  3251. /* == TX SCHED STATS == */
  3252. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3253. /* NOTE: Variable length TLV, use length spec to infer array size */
  3254. typedef struct {
  3255. htt_tlv_hdr_t tlv_hdr;
  3256. /** Scheduler command posted per tx_mode */
  3257. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3258. } htt_sched_txq_cmd_posted_tlv_v;
  3259. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3260. /* NOTE: Variable length TLV, use length spec to infer array size */
  3261. typedef struct {
  3262. htt_tlv_hdr_t tlv_hdr;
  3263. /** Scheduler command reaped per tx_mode */
  3264. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3265. } htt_sched_txq_cmd_reaped_tlv_v;
  3266. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3267. /* NOTE: Variable length TLV, use length spec to infer array size */
  3268. typedef struct {
  3269. htt_tlv_hdr_t tlv_hdr;
  3270. /**
  3271. * sched_order_su contains the peer IDs of peers chosen in the last
  3272. * NUM_SCHED_ORDER_LOG scheduler instances.
  3273. * The array is circular; it's unspecified which array element corresponds
  3274. * to the most recent scheduler invocation, and which corresponds to
  3275. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3276. */
  3277. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3278. } htt_sched_txq_sched_order_su_tlv_v;
  3279. typedef struct {
  3280. htt_tlv_hdr_t tlv_hdr;
  3281. A_UINT32 htt_stats_type;
  3282. } htt_stats_error_tlv_v;
  3283. typedef enum {
  3284. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3285. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3286. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3287. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3288. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3289. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3290. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3291. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3292. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3293. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3294. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3295. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3296. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3297. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3298. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3299. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3300. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3301. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3302. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3303. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3304. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3305. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3306. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3307. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3308. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3309. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3310. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3311. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3312. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3313. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3314. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3315. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3316. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3317. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3318. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3319. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3320. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3321. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3322. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3323. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3324. HTT_SCHED_INELIGIBILITY_MAX,
  3325. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3326. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3327. /* NOTE: Variable length TLV, use length spec to infer array size */
  3328. typedef struct {
  3329. htt_tlv_hdr_t tlv_hdr;
  3330. /**
  3331. * sched_ineligibility counts the number of occurrences of different
  3332. * reasons for tid ineligibility during eligibility checks per txq
  3333. * in scheduling
  3334. *
  3335. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3336. */
  3337. A_UINT32 sched_ineligibility[1];
  3338. } htt_sched_txq_sched_ineligibility_tlv_v;
  3339. typedef enum {
  3340. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3341. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3342. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3343. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3344. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3345. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3346. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3347. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3348. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3349. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3350. /* NOTE: Variable length TLV, use length spec to infer array size */
  3351. typedef struct {
  3352. htt_tlv_hdr_t tlv_hdr;
  3353. /**
  3354. * supercycle_triggers[] is a histogram that counts the number of
  3355. * occurrences of each different reason for a transmit scheduler
  3356. * supercycle to be triggered.
  3357. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3358. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3359. * of times a supercycle has been forced.
  3360. * These supercycle trigger counts are not automatically reset, but
  3361. * are reset upon request.
  3362. */
  3363. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3364. } htt_sched_txq_supercycle_triggers_tlv_v;
  3365. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3366. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3367. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3368. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3369. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3370. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3371. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3372. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3373. do { \
  3374. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3375. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3376. } while (0)
  3377. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3378. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3379. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3380. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3381. do { \
  3382. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3383. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3384. } while (0)
  3385. typedef struct {
  3386. htt_tlv_hdr_t tlv_hdr;
  3387. /**
  3388. * BIT [ 7 : 0] :- mac_id
  3389. * BIT [15 : 8] :- txq_id
  3390. * BIT [31 : 16] :- reserved
  3391. */
  3392. A_UINT32 mac_id__txq_id__word;
  3393. /** Scheduler policy ised for this TxQ */
  3394. A_UINT32 sched_policy;
  3395. /** Timestamp of last scheduler command posted */
  3396. A_UINT32 last_sched_cmd_posted_timestamp;
  3397. /** Timestamp of last scheduler command completed */
  3398. A_UINT32 last_sched_cmd_compl_timestamp;
  3399. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3400. A_UINT32 sched_2_tac_lwm_count;
  3401. /** Num of Sched2TAC ring full condition */
  3402. A_UINT32 sched_2_tac_ring_full;
  3403. /**
  3404. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3405. * sequence type
  3406. */
  3407. A_UINT32 sched_cmd_post_failure;
  3408. /** Num of active tids for this TxQ at current instance */
  3409. A_UINT32 num_active_tids;
  3410. /** Num of powersave schedules */
  3411. A_UINT32 num_ps_schedules;
  3412. /** Num of scheduler commands pending for this TxQ */
  3413. A_UINT32 sched_cmds_pending;
  3414. /** Num of tidq registration for this TxQ */
  3415. A_UINT32 num_tid_register;
  3416. /** Num of tidq de-registration for this TxQ */
  3417. A_UINT32 num_tid_unregister;
  3418. /** Num of iterations msduq stats was updated */
  3419. A_UINT32 num_qstats_queried;
  3420. /** qstats query update status */
  3421. A_UINT32 qstats_update_pending;
  3422. /** Timestamp of Last query stats made */
  3423. A_UINT32 last_qstats_query_timestamp;
  3424. /** Num of sched2tqm command queue full condition */
  3425. A_UINT32 num_tqm_cmdq_full;
  3426. /** Num of scheduler trigger from DE Module */
  3427. A_UINT32 num_de_sched_algo_trigger;
  3428. /** Num of scheduler trigger from RT Module */
  3429. A_UINT32 num_rt_sched_algo_trigger;
  3430. /** Num of scheduler trigger from TQM Module */
  3431. A_UINT32 num_tqm_sched_algo_trigger;
  3432. /** Num of schedules for notify frame */
  3433. A_UINT32 notify_sched;
  3434. /** Duration based sendn termination */
  3435. A_UINT32 dur_based_sendn_term;
  3436. /** scheduled via NOTIFY2 */
  3437. A_UINT32 su_notify2_sched;
  3438. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3439. A_UINT32 su_optimal_queued_msdus_sched;
  3440. /** schedule due to timeout */
  3441. A_UINT32 su_delay_timeout_sched;
  3442. /** delay if txtime is less than 500us */
  3443. A_UINT32 su_min_txtime_sched_delay;
  3444. /** scheduled via no delay */
  3445. A_UINT32 su_no_delay;
  3446. /** Num of supercycles for this TxQ */
  3447. A_UINT32 num_supercycles;
  3448. /** Num of subcycles with sort for this TxQ */
  3449. A_UINT32 num_subcycles_with_sort;
  3450. /** Num of subcycles without sort for this Txq */
  3451. A_UINT32 num_subcycles_no_sort;
  3452. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3453. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3454. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3455. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3456. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3457. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3458. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3459. do { \
  3460. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3461. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3462. } while (0)
  3463. typedef struct {
  3464. htt_tlv_hdr_t tlv_hdr;
  3465. /**
  3466. * BIT [ 7 : 0] :- mac_id
  3467. * BIT [31 : 8] :- reserved
  3468. */
  3469. A_UINT32 mac_id__word;
  3470. /** Current timestamp */
  3471. A_UINT32 current_timestamp;
  3472. } htt_stats_tx_sched_cmn_tlv;
  3473. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3474. * TLV_TAGS:
  3475. * - HTT_STATS_TX_SCHED_CMN_TAG
  3476. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3477. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3478. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3479. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3480. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3481. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3482. */
  3483. /* NOTE:
  3484. * This structure is for documentation, and cannot be safely used directly.
  3485. * Instead, use the constituent TLV structures to fill/parse.
  3486. */
  3487. typedef struct {
  3488. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3489. struct _txq_tx_sched_stats {
  3490. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3491. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3492. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3493. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3494. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3495. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3496. } txq[1];
  3497. } htt_stats_tx_sched_t;
  3498. /* == TQM STATS == */
  3499. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3500. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3501. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3502. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3503. /* NOTE: Variable length TLV, use length spec to infer array size */
  3504. typedef struct {
  3505. htt_tlv_hdr_t tlv_hdr;
  3506. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3507. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3508. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3509. /* NOTE: Variable length TLV, use length spec to infer array size */
  3510. typedef struct {
  3511. htt_tlv_hdr_t tlv_hdr;
  3512. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3513. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3514. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3515. /* NOTE: Variable length TLV, use length spec to infer array size */
  3516. typedef struct {
  3517. htt_tlv_hdr_t tlv_hdr;
  3518. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3519. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3520. typedef struct {
  3521. htt_tlv_hdr_t tlv_hdr;
  3522. A_UINT32 msdu_count;
  3523. A_UINT32 mpdu_count;
  3524. A_UINT32 remove_msdu;
  3525. A_UINT32 remove_mpdu;
  3526. A_UINT32 remove_msdu_ttl;
  3527. A_UINT32 send_bar;
  3528. A_UINT32 bar_sync;
  3529. A_UINT32 notify_mpdu;
  3530. A_UINT32 sync_cmd;
  3531. A_UINT32 write_cmd;
  3532. A_UINT32 hwsch_trigger;
  3533. A_UINT32 ack_tlv_proc;
  3534. A_UINT32 gen_mpdu_cmd;
  3535. A_UINT32 gen_list_cmd;
  3536. A_UINT32 remove_mpdu_cmd;
  3537. A_UINT32 remove_mpdu_tried_cmd;
  3538. A_UINT32 mpdu_queue_stats_cmd;
  3539. A_UINT32 mpdu_head_info_cmd;
  3540. A_UINT32 msdu_flow_stats_cmd;
  3541. A_UINT32 remove_msdu_cmd;
  3542. A_UINT32 remove_msdu_ttl_cmd;
  3543. A_UINT32 flush_cache_cmd;
  3544. A_UINT32 update_mpduq_cmd;
  3545. A_UINT32 enqueue;
  3546. A_UINT32 enqueue_notify;
  3547. A_UINT32 notify_mpdu_at_head;
  3548. A_UINT32 notify_mpdu_state_valid;
  3549. /*
  3550. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3551. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3552. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3553. * for non-UDP MSDUs.
  3554. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3555. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3556. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3557. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3558. *
  3559. * Notify signifies that we trigger the scheduler.
  3560. */
  3561. A_UINT32 sched_udp_notify1;
  3562. A_UINT32 sched_udp_notify2;
  3563. A_UINT32 sched_nonudp_notify1;
  3564. A_UINT32 sched_nonudp_notify2;
  3565. } htt_tx_tqm_pdev_stats_tlv_v;
  3566. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3567. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3568. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3569. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3570. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3571. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3574. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3575. } while (0)
  3576. typedef struct {
  3577. htt_tlv_hdr_t tlv_hdr;
  3578. /**
  3579. * BIT [ 7 : 0] :- mac_id
  3580. * BIT [31 : 8] :- reserved
  3581. */
  3582. A_UINT32 mac_id__word;
  3583. A_UINT32 max_cmdq_id;
  3584. A_UINT32 list_mpdu_cnt_hist_intvl;
  3585. /* Global stats */
  3586. A_UINT32 add_msdu;
  3587. A_UINT32 q_empty;
  3588. A_UINT32 q_not_empty;
  3589. A_UINT32 drop_notification;
  3590. A_UINT32 desc_threshold;
  3591. A_UINT32 hwsch_tqm_invalid_status;
  3592. A_UINT32 missed_tqm_gen_mpdus;
  3593. A_UINT32 tqm_active_tids;
  3594. A_UINT32 tqm_inactive_tids;
  3595. A_UINT32 tqm_active_msduq_flows;
  3596. /* SAWF system delay reference timestamp updation related stats */
  3597. A_UINT32 total_msduq_timestamp_updates;
  3598. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3599. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3600. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3601. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3602. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3603. A_UINT32 high_prio_q_not_empty;
  3604. } htt_tx_tqm_cmn_stats_tlv;
  3605. typedef struct {
  3606. htt_tlv_hdr_t tlv_hdr;
  3607. /* Error stats */
  3608. A_UINT32 q_empty_failure;
  3609. A_UINT32 q_not_empty_failure;
  3610. A_UINT32 add_msdu_failure;
  3611. /* TQM reset debug stats */
  3612. A_UINT32 tqm_cache_ctl_err;
  3613. A_UINT32 tqm_soft_reset;
  3614. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3615. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3616. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3617. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3618. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3619. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3620. A_UINT32 tqm_reset_recovery_time_ms;
  3621. A_UINT32 tqm_reset_num_peers_hdl;
  3622. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3623. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3624. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3625. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3626. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3627. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3628. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3629. } htt_tx_tqm_error_stats_tlv;
  3630. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3631. * TLV_TAGS:
  3632. * - HTT_STATS_TX_TQM_CMN_TAG
  3633. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3634. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3635. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3636. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3637. * - HTT_STATS_TX_TQM_PDEV_TAG
  3638. */
  3639. /* NOTE:
  3640. * This structure is for documentation, and cannot be safely used directly.
  3641. * Instead, use the constituent TLV structures to fill/parse.
  3642. */
  3643. typedef struct {
  3644. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3645. htt_tx_tqm_error_stats_tlv err_tlv;
  3646. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3647. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3648. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3649. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3650. } htt_tx_tqm_pdev_stats_t;
  3651. /* == TQM CMDQ stats == */
  3652. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3653. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3654. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3655. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3656. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3657. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3658. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3659. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3660. do { \
  3661. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3662. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3663. } while (0)
  3664. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3665. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3666. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3667. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3668. do { \
  3669. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3670. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3671. } while (0)
  3672. typedef struct {
  3673. htt_tlv_hdr_t tlv_hdr;
  3674. /*
  3675. * BIT [ 7 : 0] :- mac_id
  3676. * BIT [15 : 8] :- cmdq_id
  3677. * BIT [31 : 16] :- reserved
  3678. */
  3679. A_UINT32 mac_id__cmdq_id__word;
  3680. A_UINT32 sync_cmd;
  3681. A_UINT32 write_cmd;
  3682. A_UINT32 gen_mpdu_cmd;
  3683. A_UINT32 mpdu_queue_stats_cmd;
  3684. A_UINT32 mpdu_head_info_cmd;
  3685. A_UINT32 msdu_flow_stats_cmd;
  3686. A_UINT32 remove_mpdu_cmd;
  3687. A_UINT32 remove_msdu_cmd;
  3688. A_UINT32 flush_cache_cmd;
  3689. A_UINT32 update_mpduq_cmd;
  3690. A_UINT32 update_msduq_cmd;
  3691. } htt_tx_tqm_cmdq_status_tlv;
  3692. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3693. * TLV_TAGS:
  3694. * - HTT_STATS_STRING_TAG
  3695. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3696. */
  3697. /* NOTE:
  3698. * This structure is for documentation, and cannot be safely used directly.
  3699. * Instead, use the constituent TLV structures to fill/parse.
  3700. */
  3701. typedef struct {
  3702. struct _cmdq_stats {
  3703. htt_stats_string_tlv cmdq_str_tlv;
  3704. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3705. } q[1];
  3706. } htt_tx_tqm_cmdq_stats_t;
  3707. /* == TX-DE STATS == */
  3708. /* Structures for tx de stats */
  3709. typedef struct {
  3710. htt_tlv_hdr_t tlv_hdr;
  3711. A_UINT32 m1_packets;
  3712. A_UINT32 m2_packets;
  3713. A_UINT32 m3_packets;
  3714. A_UINT32 m4_packets;
  3715. A_UINT32 g1_packets;
  3716. A_UINT32 g2_packets;
  3717. A_UINT32 rc4_packets;
  3718. A_UINT32 eap_packets;
  3719. A_UINT32 eapol_start_packets;
  3720. A_UINT32 eapol_logoff_packets;
  3721. A_UINT32 eapol_encap_asf_packets;
  3722. } htt_tx_de_eapol_packets_stats_tlv;
  3723. typedef struct {
  3724. htt_tlv_hdr_t tlv_hdr;
  3725. A_UINT32 ap_bss_peer_not_found;
  3726. A_UINT32 ap_bcast_mcast_no_peer;
  3727. A_UINT32 sta_delete_in_progress;
  3728. A_UINT32 ibss_no_bss_peer;
  3729. A_UINT32 invaild_vdev_type;
  3730. A_UINT32 invalid_ast_peer_entry;
  3731. A_UINT32 peer_entry_invalid;
  3732. A_UINT32 ethertype_not_ip;
  3733. A_UINT32 eapol_lookup_failed;
  3734. A_UINT32 qpeer_not_allow_data;
  3735. A_UINT32 fse_tid_override;
  3736. A_UINT32 ipv6_jumbogram_zero_length;
  3737. A_UINT32 qos_to_non_qos_in_prog;
  3738. A_UINT32 ap_bcast_mcast_eapol;
  3739. A_UINT32 unicast_on_ap_bss_peer;
  3740. A_UINT32 ap_vdev_invalid;
  3741. A_UINT32 incomplete_llc;
  3742. A_UINT32 eapol_duplicate_m3;
  3743. A_UINT32 eapol_duplicate_m4;
  3744. } htt_tx_de_classify_failed_stats_tlv;
  3745. typedef struct {
  3746. htt_tlv_hdr_t tlv_hdr;
  3747. A_UINT32 arp_packets;
  3748. A_UINT32 igmp_packets;
  3749. A_UINT32 dhcp_packets;
  3750. A_UINT32 host_inspected;
  3751. A_UINT32 htt_included;
  3752. A_UINT32 htt_valid_mcs;
  3753. A_UINT32 htt_valid_nss;
  3754. A_UINT32 htt_valid_preamble_type;
  3755. A_UINT32 htt_valid_chainmask;
  3756. A_UINT32 htt_valid_guard_interval;
  3757. A_UINT32 htt_valid_retries;
  3758. A_UINT32 htt_valid_bw_info;
  3759. A_UINT32 htt_valid_power;
  3760. A_UINT32 htt_valid_key_flags;
  3761. A_UINT32 htt_valid_no_encryption;
  3762. A_UINT32 fse_entry_count;
  3763. A_UINT32 fse_priority_be;
  3764. A_UINT32 fse_priority_high;
  3765. A_UINT32 fse_priority_low;
  3766. A_UINT32 fse_traffic_ptrn_be;
  3767. A_UINT32 fse_traffic_ptrn_over_sub;
  3768. A_UINT32 fse_traffic_ptrn_bursty;
  3769. A_UINT32 fse_traffic_ptrn_interactive;
  3770. A_UINT32 fse_traffic_ptrn_periodic;
  3771. A_UINT32 fse_hwqueue_alloc;
  3772. A_UINT32 fse_hwqueue_created;
  3773. A_UINT32 fse_hwqueue_send_to_host;
  3774. A_UINT32 mcast_entry;
  3775. A_UINT32 bcast_entry;
  3776. A_UINT32 htt_update_peer_cache;
  3777. A_UINT32 htt_learning_frame;
  3778. A_UINT32 fse_invalid_peer;
  3779. /**
  3780. * mec_notify is HTT TX WBM multicast echo check notification
  3781. * from firmware to host. FW sends SA addresses to host for all
  3782. * multicast/broadcast packets received on STA side.
  3783. */
  3784. A_UINT32 mec_notify;
  3785. } htt_tx_de_classify_stats_tlv;
  3786. typedef struct {
  3787. htt_tlv_hdr_t tlv_hdr;
  3788. A_UINT32 eok;
  3789. A_UINT32 classify_done;
  3790. A_UINT32 lookup_failed;
  3791. A_UINT32 send_host_dhcp;
  3792. A_UINT32 send_host_mcast;
  3793. A_UINT32 send_host_unknown_dest;
  3794. A_UINT32 send_host;
  3795. A_UINT32 status_invalid;
  3796. } htt_tx_de_classify_status_stats_tlv;
  3797. typedef struct {
  3798. htt_tlv_hdr_t tlv_hdr;
  3799. A_UINT32 enqueued_pkts;
  3800. A_UINT32 to_tqm;
  3801. A_UINT32 to_tqm_bypass;
  3802. } htt_tx_de_enqueue_packets_stats_tlv;
  3803. typedef struct {
  3804. htt_tlv_hdr_t tlv_hdr;
  3805. A_UINT32 discarded_pkts;
  3806. A_UINT32 local_frames;
  3807. A_UINT32 is_ext_msdu;
  3808. } htt_tx_de_enqueue_discard_stats_tlv;
  3809. typedef struct {
  3810. htt_tlv_hdr_t tlv_hdr;
  3811. A_UINT32 tcl_dummy_frame;
  3812. A_UINT32 tqm_dummy_frame;
  3813. A_UINT32 tqm_notify_frame;
  3814. A_UINT32 fw2wbm_enq;
  3815. A_UINT32 tqm_bypass_frame;
  3816. } htt_tx_de_compl_stats_tlv;
  3817. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3818. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3819. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3820. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3821. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3822. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3823. do { \
  3824. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3825. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3826. } while (0)
  3827. /*
  3828. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3829. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3830. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3831. * 200us & again request for it. This is a histogram of time we wait, with
  3832. * bin of 200ms & there are 10 bin (2 seconds max)
  3833. * They are defined by the following macros in FW
  3834. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3835. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3836. * ENTRIES_PER_BIN_COUNT)
  3837. */
  3838. typedef struct {
  3839. htt_tlv_hdr_t tlv_hdr;
  3840. A_UINT32 fw2wbm_ring_full_hist[1];
  3841. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3842. typedef struct {
  3843. htt_tlv_hdr_t tlv_hdr;
  3844. /**
  3845. * BIT [ 7 : 0] :- mac_id
  3846. * BIT [31 : 8] :- reserved
  3847. */
  3848. A_UINT32 mac_id__word;
  3849. /* Global Stats */
  3850. A_UINT32 tcl2fw_entry_count;
  3851. A_UINT32 not_to_fw;
  3852. A_UINT32 invalid_pdev_vdev_peer;
  3853. A_UINT32 tcl_res_invalid_addrx;
  3854. A_UINT32 wbm2fw_entry_count;
  3855. A_UINT32 invalid_pdev;
  3856. A_UINT32 tcl_res_addrx_timeout;
  3857. A_UINT32 invalid_vdev;
  3858. A_UINT32 invalid_tcl_exp_frame_desc;
  3859. A_UINT32 vdev_id_mismatch_cnt;
  3860. } htt_tx_de_cmn_stats_tlv;
  3861. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3862. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3863. /* Rx debug info for status rings */
  3864. typedef struct {
  3865. htt_tlv_hdr_t tlv_hdr;
  3866. /**
  3867. * BIT [15 : 0] :- max possible number of entries in respective ring
  3868. * (size of the ring in terms of entries)
  3869. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3870. */
  3871. A_UINT32 entry_status_sw2rxdma;
  3872. A_UINT32 entry_status_rxdma2reo;
  3873. A_UINT32 entry_status_reo2sw1;
  3874. A_UINT32 entry_status_reo2sw4;
  3875. A_UINT32 entry_status_refillringipa;
  3876. A_UINT32 entry_status_refillringhost;
  3877. /** datarate - Moving Average of Number of Entries */
  3878. A_UINT32 datarate_refillringipa;
  3879. A_UINT32 datarate_refillringhost;
  3880. /**
  3881. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3882. * deprecated, and will be filled with 0x0 by the target.
  3883. */
  3884. A_UINT32 refillringhost_backpress_hist[3];
  3885. A_UINT32 refillringipa_backpress_hist[3];
  3886. /**
  3887. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3888. * in recent time periods
  3889. * element 0: in last 0 to 250ms
  3890. * element 1: 250ms to 500ms
  3891. * element 2: above 500ms
  3892. */
  3893. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3894. } htt_rx_fw_ring_stats_tlv_v;
  3895. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3896. * TLV_TAGS:
  3897. * - HTT_STATS_TX_DE_CMN_TAG
  3898. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3899. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3900. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3901. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3902. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3903. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3904. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3905. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3906. */
  3907. /* NOTE:
  3908. * This structure is for documentation, and cannot be safely used directly.
  3909. * Instead, use the constituent TLV structures to fill/parse.
  3910. */
  3911. typedef struct {
  3912. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3913. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3914. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3915. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3916. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3917. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3918. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3919. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3920. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3921. } htt_tx_de_stats_t;
  3922. /* == RING-IF STATS == */
  3923. /* DWORD num_elems__prefetch_tail_idx */
  3924. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3925. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3926. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3927. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3928. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3929. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3930. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3931. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3932. do { \
  3933. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3934. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3935. } while (0)
  3936. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3937. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3938. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3939. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3940. do { \
  3941. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3942. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3943. } while (0)
  3944. /* DWORD head_idx__tail_idx */
  3945. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3946. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3947. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3948. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3949. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3950. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3951. HTT_RING_IF_STATS_HEAD_IDX_S)
  3952. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3953. do { \
  3954. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3955. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3956. } while (0)
  3957. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3958. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3959. HTT_RING_IF_STATS_TAIL_IDX_S)
  3960. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3961. do { \
  3962. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3963. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3964. } while (0)
  3965. /* DWORD shadow_head_idx__shadow_tail_idx */
  3966. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3967. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3968. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3969. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3970. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3971. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3972. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3973. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3974. do { \
  3975. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3976. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3977. } while (0)
  3978. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3979. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3980. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3981. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3982. do { \
  3983. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3984. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3985. } while (0)
  3986. /* DWORD lwm_thresh__hwm_thresh */
  3987. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3988. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3989. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3990. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3991. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3992. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3993. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3994. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3995. do { \
  3996. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3997. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3998. } while (0)
  3999. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  4000. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  4001. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  4002. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  4003. do { \
  4004. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  4005. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  4006. } while (0)
  4007. #define HTT_STATS_LOW_WM_BINS 5
  4008. #define HTT_STATS_HIGH_WM_BINS 5
  4009. typedef struct {
  4010. /** DWORD aligned base memory address of the ring */
  4011. A_UINT32 base_addr;
  4012. /** size of each ring element */
  4013. A_UINT32 elem_size;
  4014. /**
  4015. * BIT [15 : 0] :- num_elems
  4016. * BIT [31 : 16] :- prefetch_tail_idx
  4017. */
  4018. A_UINT32 num_elems__prefetch_tail_idx;
  4019. /**
  4020. * BIT [15 : 0] :- head_idx
  4021. * BIT [31 : 16] :- tail_idx
  4022. */
  4023. A_UINT32 head_idx__tail_idx;
  4024. /**
  4025. * BIT [15 : 0] :- shadow_head_idx
  4026. * BIT [31 : 16] :- shadow_tail_idx
  4027. */
  4028. A_UINT32 shadow_head_idx__shadow_tail_idx;
  4029. A_UINT32 num_tail_incr;
  4030. /**
  4031. * BIT [15 : 0] :- lwm_thresh
  4032. * BIT [31 : 16] :- hwm_thresh
  4033. */
  4034. A_UINT32 lwm_thresh__hwm_thresh;
  4035. A_UINT32 overrun_hit_count;
  4036. A_UINT32 underrun_hit_count;
  4037. A_UINT32 prod_blockwait_count;
  4038. A_UINT32 cons_blockwait_count;
  4039. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  4040. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  4041. } htt_ring_if_stats_tlv;
  4042. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  4043. #define HTT_RING_IF_CMN_MAC_ID_S 0
  4044. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  4045. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  4046. HTT_RING_IF_CMN_MAC_ID_S)
  4047. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  4048. do { \
  4049. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  4050. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  4051. } while (0)
  4052. typedef struct {
  4053. htt_tlv_hdr_t tlv_hdr;
  4054. /**
  4055. * BIT [ 7 : 0] :- mac_id
  4056. * BIT [31 : 8] :- reserved
  4057. */
  4058. A_UINT32 mac_id__word;
  4059. A_UINT32 num_records;
  4060. } htt_ring_if_cmn_tlv;
  4061. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4062. * TLV_TAGS:
  4063. * - HTT_STATS_RING_IF_CMN_TAG
  4064. * - HTT_STATS_STRING_TAG
  4065. * - HTT_STATS_RING_IF_TAG
  4066. */
  4067. /* NOTE:
  4068. * This structure is for documentation, and cannot be safely used directly.
  4069. * Instead, use the constituent TLV structures to fill/parse.
  4070. */
  4071. typedef struct {
  4072. htt_ring_if_cmn_tlv cmn_tlv;
  4073. /** Variable based on the Number of records. */
  4074. struct _ring_if {
  4075. htt_stats_string_tlv ring_str_tlv;
  4076. htt_ring_if_stats_tlv ring_tlv;
  4077. } r[1];
  4078. } htt_ring_if_stats_t;
  4079. /* == SFM STATS == */
  4080. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4081. /* NOTE: Variable length TLV, use length spec to infer array size */
  4082. typedef struct {
  4083. htt_tlv_hdr_t tlv_hdr;
  4084. /** Number of DWORDS used per user and per client */
  4085. A_UINT32 dwords_used_by_user_n[1];
  4086. } htt_sfm_client_user_tlv_v;
  4087. typedef struct {
  4088. htt_tlv_hdr_t tlv_hdr;
  4089. /** Client ID */
  4090. A_UINT32 client_id;
  4091. /** Minimum number of buffers */
  4092. A_UINT32 buf_min;
  4093. /** Maximum number of buffers */
  4094. A_UINT32 buf_max;
  4095. /** Number of Busy buffers */
  4096. A_UINT32 buf_busy;
  4097. /** Number of Allocated buffers */
  4098. A_UINT32 buf_alloc;
  4099. /** Number of Available/Usable buffers */
  4100. A_UINT32 buf_avail;
  4101. /** Number of users */
  4102. A_UINT32 num_users;
  4103. } htt_sfm_client_tlv;
  4104. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4105. #define HTT_SFM_CMN_MAC_ID_S 0
  4106. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4107. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4108. HTT_SFM_CMN_MAC_ID_S)
  4109. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4110. do { \
  4111. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4112. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4113. } while (0)
  4114. typedef struct {
  4115. htt_tlv_hdr_t tlv_hdr;
  4116. /**
  4117. * BIT [ 7 : 0] :- mac_id
  4118. * BIT [31 : 8] :- reserved
  4119. */
  4120. A_UINT32 mac_id__word;
  4121. /**
  4122. * Indicates the total number of 128 byte buffers in the CMEM
  4123. * that are available for buffer sharing
  4124. */
  4125. A_UINT32 buf_total;
  4126. /**
  4127. * Indicates for certain client or all the clients there is no
  4128. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4129. */
  4130. A_UINT32 mem_empty;
  4131. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4132. A_UINT32 deallocate_bufs;
  4133. /** Number of Records */
  4134. A_UINT32 num_records;
  4135. } htt_sfm_cmn_tlv;
  4136. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4137. * TLV_TAGS:
  4138. * - HTT_STATS_SFM_CMN_TAG
  4139. * - HTT_STATS_STRING_TAG
  4140. * - HTT_STATS_SFM_CLIENT_TAG
  4141. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4142. */
  4143. /* NOTE:
  4144. * This structure is for documentation, and cannot be safely used directly.
  4145. * Instead, use the constituent TLV structures to fill/parse.
  4146. */
  4147. typedef struct {
  4148. htt_sfm_cmn_tlv cmn_tlv;
  4149. /** Variable based on the Number of records. */
  4150. struct _sfm_client {
  4151. htt_stats_string_tlv client_str_tlv;
  4152. htt_sfm_client_tlv client_tlv;
  4153. htt_sfm_client_user_tlv_v user_tlv;
  4154. } r[1];
  4155. } htt_sfm_stats_t;
  4156. /* == SRNG STATS == */
  4157. /* DWORD mac_id__ring_id__arena__ep */
  4158. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4159. #define HTT_SRING_STATS_MAC_ID_S 0
  4160. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4161. #define HTT_SRING_STATS_RING_ID_S 8
  4162. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4163. #define HTT_SRING_STATS_ARENA_S 16
  4164. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4165. #define HTT_SRING_STATS_EP_TYPE_S 24
  4166. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4167. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4168. HTT_SRING_STATS_MAC_ID_S)
  4169. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4170. do { \
  4171. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4172. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4173. } while (0)
  4174. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4175. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4176. HTT_SRING_STATS_RING_ID_S)
  4177. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4178. do { \
  4179. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4180. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4181. } while (0)
  4182. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4183. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4184. HTT_SRING_STATS_ARENA_S)
  4185. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4186. do { \
  4187. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4188. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4189. } while (0)
  4190. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4191. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4192. HTT_SRING_STATS_EP_TYPE_S)
  4193. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4194. do { \
  4195. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4196. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4197. } while (0)
  4198. /* DWORD num_avail_words__num_valid_words */
  4199. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4200. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4201. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4202. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4203. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4204. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4205. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4206. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4207. do { \
  4208. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4209. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4210. } while (0)
  4211. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4212. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4213. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4214. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4215. do { \
  4216. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4217. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4218. } while (0)
  4219. /* DWORD head_ptr__tail_ptr */
  4220. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4221. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4222. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4223. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4224. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4225. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4226. HTT_SRING_STATS_HEAD_PTR_S)
  4227. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4228. do { \
  4229. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4230. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4231. } while (0)
  4232. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4233. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4234. HTT_SRING_STATS_TAIL_PTR_S)
  4235. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4236. do { \
  4237. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4238. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4239. } while (0)
  4240. /* DWORD consumer_empty__producer_full */
  4241. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4242. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4243. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4244. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4245. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4246. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4247. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4248. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4249. do { \
  4250. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4251. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4252. } while (0)
  4253. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4254. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4255. HTT_SRING_STATS_PRODUCER_FULL_S)
  4256. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4259. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4260. } while (0)
  4261. /* DWORD prefetch_count__internal_tail_ptr */
  4262. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4263. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4264. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4265. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4266. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4267. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4268. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4269. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4270. do { \
  4271. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4272. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4273. } while (0)
  4274. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4275. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4276. HTT_SRING_STATS_INTERNAL_TP_S)
  4277. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4278. do { \
  4279. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4280. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4281. } while (0)
  4282. typedef struct {
  4283. htt_tlv_hdr_t tlv_hdr;
  4284. /**
  4285. * BIT [ 7 : 0] :- mac_id
  4286. * BIT [15 : 8] :- ring_id
  4287. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4288. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4289. * BIT [31 : 25] :- reserved
  4290. */
  4291. A_UINT32 mac_id__ring_id__arena__ep;
  4292. /** DWORD aligned base memory address of the ring */
  4293. A_UINT32 base_addr_lsb;
  4294. A_UINT32 base_addr_msb;
  4295. /** size of ring */
  4296. A_UINT32 ring_size;
  4297. /** size of each ring element */
  4298. A_UINT32 elem_size;
  4299. /** Ring status
  4300. *
  4301. * BIT [15 : 0] :- num_avail_words
  4302. * BIT [31 : 16] :- num_valid_words
  4303. */
  4304. A_UINT32 num_avail_words__num_valid_words;
  4305. /** Index of head and tail
  4306. * BIT [15 : 0] :- head_ptr
  4307. * BIT [31 : 16] :- tail_ptr
  4308. */
  4309. A_UINT32 head_ptr__tail_ptr;
  4310. /** Empty or full counter of rings
  4311. * BIT [15 : 0] :- consumer_empty
  4312. * BIT [31 : 16] :- producer_full
  4313. */
  4314. A_UINT32 consumer_empty__producer_full;
  4315. /** Prefetch status of consumer ring
  4316. * BIT [15 : 0] :- prefetch_count
  4317. * BIT [31 : 16] :- internal_tail_ptr
  4318. */
  4319. A_UINT32 prefetch_count__internal_tail_ptr;
  4320. } htt_sring_stats_tlv;
  4321. typedef struct {
  4322. htt_tlv_hdr_t tlv_hdr;
  4323. A_UINT32 num_records;
  4324. } htt_sring_cmn_tlv;
  4325. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4326. * TLV_TAGS:
  4327. * - HTT_STATS_SRING_CMN_TAG
  4328. * - HTT_STATS_STRING_TAG
  4329. * - HTT_STATS_SRING_STATS_TAG
  4330. */
  4331. /* NOTE:
  4332. * This structure is for documentation, and cannot be safely used directly.
  4333. * Instead, use the constituent TLV structures to fill/parse.
  4334. */
  4335. typedef struct {
  4336. htt_sring_cmn_tlv cmn_tlv;
  4337. /** Variable based on the Number of records */
  4338. struct _sring_stats {
  4339. htt_stats_string_tlv sring_str_tlv;
  4340. htt_sring_stats_tlv sring_stats_tlv;
  4341. } r[1];
  4342. } htt_sring_stats_t;
  4343. /* == PDEV TX RATE CTRL STATS == */
  4344. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4345. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4346. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4347. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4348. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4349. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4350. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4351. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4352. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4353. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4354. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4355. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4356. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4357. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4358. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4359. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4360. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4361. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4362. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4363. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4364. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4365. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4366. do { \
  4367. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4368. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4369. } while (0)
  4370. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4371. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4372. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4373. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4374. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4375. /*
  4376. * Introduce new TX counters to support 320MHz support and punctured modes
  4377. */
  4378. typedef enum {
  4379. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4380. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4381. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4382. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4383. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4384. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4385. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4386. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4387. /* 11be related updates */
  4388. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4389. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4390. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4391. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4392. typedef enum {
  4393. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4394. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4395. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4396. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4397. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4398. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4399. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4400. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4401. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4402. typedef enum {
  4403. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4404. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4405. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4406. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4407. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4408. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4409. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4410. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4411. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4412. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4413. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4414. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4415. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4416. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4417. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4418. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4419. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4420. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4421. typedef struct {
  4422. htt_tlv_hdr_t tlv_hdr;
  4423. /**
  4424. * BIT [ 7 : 0] :- mac_id
  4425. * BIT [31 : 8] :- reserved
  4426. */
  4427. A_UINT32 mac_id__word;
  4428. /** Number of tx ldpc packets */
  4429. A_UINT32 tx_ldpc;
  4430. /** Number of tx rts packets */
  4431. A_UINT32 rts_cnt;
  4432. /** RSSI value of last ack packet (units = dB above noise floor) */
  4433. A_UINT32 ack_rssi;
  4434. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4435. /** tx_xx_mcs: currently unused */
  4436. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4437. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4438. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4439. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4440. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4441. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4442. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4443. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4444. /**
  4445. * Counters to track number of tx packets in each GI
  4446. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4447. */
  4448. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4449. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4450. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4451. /** Number of CTS-acknowledged RTS packets */
  4452. A_UINT32 rts_success;
  4453. /**
  4454. * Counters for legacy 11a and 11b transmissions.
  4455. *
  4456. * The index corresponds to:
  4457. *
  4458. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4459. *
  4460. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4461. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4462. */
  4463. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4464. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4465. /** 11AC VHT DL MU MIMO LDPC count */
  4466. A_UINT32 ac_mu_mimo_tx_ldpc;
  4467. /** 11AX HE DL MU MIMO LDPC count */
  4468. A_UINT32 ax_mu_mimo_tx_ldpc;
  4469. /** 11AX HE DL MU OFDMA LDPC count */
  4470. A_UINT32 ofdma_tx_ldpc;
  4471. /**
  4472. * Counters for 11ax HE LTF selection during TX.
  4473. *
  4474. * The index corresponds to:
  4475. *
  4476. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4477. */
  4478. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4479. /** 11AC VHT DL MU MIMO TX MCS stats */
  4480. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4481. /** 11AX HE DL MU MIMO TX MCS stats */
  4482. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4483. /** 11AX HE DL MU OFDMA TX MCS stats */
  4484. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4485. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4486. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4487. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4488. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4489. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4490. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4491. /** 11AC VHT DL MU MIMO TX BW stats */
  4492. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4493. /** 11AX HE DL MU MIMO TX BW stats */
  4494. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4495. /** 11AX HE DL MU OFDMA TX BW stats */
  4496. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4497. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4498. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4499. /** 11AX HE DL MU MIMO TX guard interval stats */
  4500. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4501. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4502. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4503. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4504. A_UINT32 tx_11ax_su_ext;
  4505. /* Stats for MCS 12/13 */
  4506. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4507. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4508. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4509. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4510. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4511. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4512. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4513. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4514. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4515. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4516. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4517. /* Stats for MCS 14/15 */
  4518. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4519. A_UINT32 tx_bw_320mhz;
  4520. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4521. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4522. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4523. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4524. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4525. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4526. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4527. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4528. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4529. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4530. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4531. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4532. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4533. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4534. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4535. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4536. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4537. /** sta side trigger stats */
  4538. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4539. /** Stats for Extra EHT LTF */
  4540. A_UINT32 extra_eht_ltf;
  4541. } htt_tx_pdev_rate_stats_tlv;
  4542. typedef struct {
  4543. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4544. htt_tlv_hdr_t tlv_hdr;
  4545. /** 11BE EHT DL MU MIMO TX MCS stats */
  4546. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4547. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4548. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4549. /** 11BE EHT DL MU MIMO TX BW stats */
  4550. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4551. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4552. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4553. /** 11BE DL MU MIMO LDPC count */
  4554. A_UINT32 be_mu_mimo_tx_ldpc;
  4555. } htt_tx_pdev_rate_stats_be_tlv;
  4556. typedef struct {
  4557. /*
  4558. * SAWF pdev rate stats;
  4559. * placed in a separate TLV to adhere to size restrictions
  4560. */
  4561. htt_tlv_hdr_t tlv_hdr;
  4562. /**
  4563. * Counter incremented when MCS is dropped due to the successive retries
  4564. * to a peer reaching the configured limit.
  4565. */
  4566. A_UINT32 rate_retry_mcs_drop_cnt;
  4567. /**
  4568. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4569. */
  4570. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4571. /**
  4572. * PPDU PER histogram - each PPDU has its PER computed,
  4573. * and the bin corresponding to that PER percentage is incremented.
  4574. */
  4575. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4576. /**
  4577. * When the service class contains delay bound rate parameters which
  4578. * indicate low latency and we enable latency-based RA params then
  4579. * the low_latency_rate_count will be incremented.
  4580. * This counts the number of peer-TIDs that have been categorized as
  4581. * low-latency.
  4582. */
  4583. A_UINT32 low_latency_rate_cnt;
  4584. /** Indicate how many times rate drop happened within SIFS burst */
  4585. A_UINT32 su_burst_rate_drop_cnt;
  4586. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4587. A_UINT32 su_burst_rate_drop_fail_cnt;
  4588. } htt_tx_pdev_rate_stats_sawf_tlv;
  4589. typedef struct {
  4590. htt_tlv_hdr_t tlv_hdr;
  4591. /**
  4592. * BIT [ 7 : 0] :- mac_id
  4593. * BIT [31 : 8] :- reserved
  4594. */
  4595. A_UINT32 mac_id__word;
  4596. /** 11BE EHT DL MU OFDMA LDPC count */
  4597. A_UINT32 be_ofdma_tx_ldpc;
  4598. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4599. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4600. /**
  4601. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4602. */
  4603. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4604. /** 11BE EHT DL MU OFDMA TX BW stats */
  4605. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4606. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4607. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4608. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4609. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4610. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4611. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4612. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4613. typedef struct {
  4614. htt_tlv_hdr_t tlv_hdr;
  4615. /** Tx PPDU duration histogram **/
  4616. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4617. A_UINT32 tx_success_time_us_low;
  4618. A_UINT32 tx_success_time_us_high;
  4619. A_UINT32 tx_fail_time_us_low;
  4620. A_UINT32 tx_fail_time_us_high;
  4621. A_UINT32 pdev_up_time_us_low;
  4622. A_UINT32 pdev_up_time_us_high;
  4623. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4624. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4625. * TLV_TAGS:
  4626. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4627. */
  4628. /* NOTE:
  4629. * This structure is for documentation, and cannot be safely used directly.
  4630. * Instead, use the constituent TLV structures to fill/parse.
  4631. */
  4632. typedef struct {
  4633. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4634. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4635. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4636. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4637. } htt_tx_pdev_rate_stats_t;
  4638. /* == PDEV RX RATE CTRL STATS == */
  4639. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4640. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4641. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4642. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4643. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4644. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4645. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4646. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4647. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4648. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4649. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4650. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4651. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4652. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4653. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4654. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4655. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4656. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4657. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4658. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4659. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4660. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4661. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4662. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4663. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4664. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4665. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4666. */
  4667. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4668. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4669. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4670. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4671. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4672. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4673. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4674. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4675. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4676. */
  4677. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4678. typedef enum {
  4679. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4680. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4681. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4682. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4683. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4684. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4685. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4686. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4687. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4688. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4689. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4690. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4691. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4692. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4693. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4694. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4695. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4696. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4697. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4698. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4699. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4700. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4701. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4702. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4703. do { \
  4704. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4705. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4706. } while (0)
  4707. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4708. typedef enum {
  4709. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4710. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4711. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4712. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4713. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4714. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4715. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4716. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4717. typedef struct {
  4718. htt_tlv_hdr_t tlv_hdr;
  4719. /**
  4720. * BIT [ 7 : 0] :- mac_id
  4721. * BIT [31 : 8] :- reserved
  4722. */
  4723. A_UINT32 mac_id__word;
  4724. A_UINT32 nsts;
  4725. /** Number of rx ldpc packets */
  4726. A_UINT32 rx_ldpc;
  4727. /** Number of rx rts packets */
  4728. A_UINT32 rts_cnt;
  4729. /** units = dB above noise floor */
  4730. A_UINT32 rssi_mgmt;
  4731. /** units = dB above noise floor */
  4732. A_UINT32 rssi_data;
  4733. /** units = dB above noise floor */
  4734. A_UINT32 rssi_comb;
  4735. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4736. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4737. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4738. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4739. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4740. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4741. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4742. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4743. /** units = dB above noise floor */
  4744. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4745. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4746. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4747. /** rx Signal Strength value in dBm unit */
  4748. A_INT32 rssi_in_dbm;
  4749. A_UINT32 rx_11ax_su_ext;
  4750. A_UINT32 rx_11ac_mumimo;
  4751. A_UINT32 rx_11ax_mumimo;
  4752. A_UINT32 rx_11ax_ofdma;
  4753. A_UINT32 txbf;
  4754. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4755. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4756. A_UINT32 rx_active_dur_us_low;
  4757. A_UINT32 rx_active_dur_us_high;
  4758. /** number of times UL MU MIMO RX packets received */
  4759. A_UINT32 rx_11ax_ul_ofdma;
  4760. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4761. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4762. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4763. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4764. /**
  4765. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4766. * (Increments the individual user NSS in the OFDMA PPDU received)
  4767. */
  4768. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4769. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4770. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4771. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4772. A_UINT32 ul_ofdma_rx_stbc;
  4773. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4774. A_UINT32 ul_ofdma_rx_ldpc;
  4775. /**
  4776. * Number of non data PPDUs received for each degree (number of users)
  4777. * in UL OFDMA
  4778. */
  4779. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4780. /**
  4781. * Number of data ppdus received for each degree (number of users)
  4782. * in UL OFDMA
  4783. */
  4784. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4785. /**
  4786. * Number of mpdus passed for each degree (number of users)
  4787. * in UL OFDMA TB PPDU
  4788. */
  4789. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4790. /**
  4791. * Number of mpdus failed for each degree (number of users)
  4792. * in UL OFDMA TB PPDU
  4793. */
  4794. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4795. A_UINT32 nss_count;
  4796. A_UINT32 pilot_count;
  4797. /** RxEVM stats in dB */
  4798. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4799. /**
  4800. * EVM mean across pilots, computed as
  4801. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4802. */
  4803. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4804. /** dBm units */
  4805. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4806. /** per_chain_rssi_pkt_type:
  4807. * This field shows what type of rx frame the per-chain RSSI was computed
  4808. * on, by recording the frame type and sub-type as bit-fields within this
  4809. * field:
  4810. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4811. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4812. * BIT [31 : 8] :- Reserved
  4813. */
  4814. A_UINT32 per_chain_rssi_pkt_type;
  4815. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4816. A_UINT32 rx_su_ndpa;
  4817. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4818. A_UINT32 rx_mu_ndpa;
  4819. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4820. A_UINT32 rx_br_poll;
  4821. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4822. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4823. /**
  4824. * Number of non data ppdus received for each degree (number of users)
  4825. * with UL MUMIMO
  4826. */
  4827. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4828. /**
  4829. * Number of data ppdus received for each degree (number of users)
  4830. * with UL MUMIMO
  4831. */
  4832. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4833. /**
  4834. * Number of mpdus passed for each degree (number of users)
  4835. * with UL MUMIMO TB PPDU
  4836. */
  4837. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4838. /**
  4839. * Number of mpdus failed for each degree (number of users)
  4840. * with UL MUMIMO TB PPDU
  4841. */
  4842. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4843. /**
  4844. * Number of non data ppdus received for each degree (number of users)
  4845. * in UL OFDMA
  4846. */
  4847. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4848. /**
  4849. * Number of data ppdus received for each degree (number of users)
  4850. *in UL OFDMA
  4851. */
  4852. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4853. /* Stats for MCS 12/13 */
  4854. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4855. /*
  4856. * NOTE - this TLV is already large enough that it causes the HTT message
  4857. * carrying it to be nearly at the message size limit that applies to
  4858. * many targets/hosts.
  4859. * No further fields should be added to this TLV without very careful
  4860. * review to ensure the size increase is acceptable.
  4861. */
  4862. } htt_rx_pdev_rate_stats_tlv;
  4863. typedef struct {
  4864. htt_tlv_hdr_t tlv_hdr;
  4865. /** Tx PPDU duration histogram **/
  4866. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4867. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4868. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4869. * TLV_TAGS:
  4870. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4871. */
  4872. /* NOTE:
  4873. * This structure is for documentation, and cannot be safely used directly.
  4874. * Instead, use the constituent TLV structures to fill/parse.
  4875. */
  4876. typedef struct {
  4877. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4878. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4879. } htt_rx_pdev_rate_stats_t;
  4880. typedef struct {
  4881. htt_tlv_hdr_t tlv_hdr;
  4882. /** units = dB above noise floor */
  4883. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4884. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4885. /** rx mcast signal strength value in dBm unit */
  4886. A_INT32 rssi_mcast_in_dbm;
  4887. /** rx mgmt packet signal Strength value in dBm unit */
  4888. A_INT32 rssi_mgmt_in_dbm;
  4889. /*
  4890. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4891. * due to message size limitations.
  4892. */
  4893. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4894. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4895. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4896. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4897. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4898. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4899. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4900. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4901. /* MCS 14,15 */
  4902. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4903. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4904. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4905. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4906. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4907. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4908. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4909. } htt_rx_pdev_rate_ext_stats_tlv;
  4910. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4911. * TLV_TAGS:
  4912. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4913. */
  4914. /* NOTE:
  4915. * This structure is for documentation, and cannot be safely used directly.
  4916. * Instead, use the constituent TLV structures to fill/parse.
  4917. */
  4918. typedef struct {
  4919. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4920. } htt_rx_pdev_rate_ext_stats_t;
  4921. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4922. #define HTT_STATS_CMN_MAC_ID_S 0
  4923. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4924. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4925. HTT_STATS_CMN_MAC_ID_S)
  4926. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4927. do { \
  4928. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4929. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4930. } while (0)
  4931. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4932. typedef struct {
  4933. htt_tlv_hdr_t tlv_hdr;
  4934. /**
  4935. * BIT [ 7 : 0] :- mac_id
  4936. * BIT [31 : 8] :- reserved
  4937. */
  4938. A_UINT32 mac_id__word;
  4939. A_UINT32 rx_11ax_ul_ofdma;
  4940. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4941. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4942. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4943. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4944. A_UINT32 ul_ofdma_rx_stbc;
  4945. A_UINT32 ul_ofdma_rx_ldpc;
  4946. /*
  4947. * These are arrays to hold the number of PPDUs that we received per RU.
  4948. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4949. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4950. */
  4951. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4952. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4953. /*
  4954. * These arrays hold Target RSSI (rx power the AP wants),
  4955. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4956. * which can be identified by AIDs, during trigger based RX.
  4957. * Array acts a circular buffer and holds values for last 5 STAs
  4958. * in the same order as RX.
  4959. */
  4960. /**
  4961. * STA AID array for identifying which STA the
  4962. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4963. */
  4964. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4965. /**
  4966. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4967. */
  4968. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4969. /**
  4970. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4971. */
  4972. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4973. /**
  4974. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4975. */
  4976. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4977. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4978. /*
  4979. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4980. * response to basic trigger. Typically a data response is expected.
  4981. */
  4982. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4983. } htt_rx_pdev_ul_trigger_stats_tlv;
  4984. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4985. * TLV_TAGS:
  4986. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4987. * NOTE:
  4988. * This structure is for documentation, and cannot be safely used directly.
  4989. * Instead, use the constituent TLV structures to fill/parse.
  4990. */
  4991. typedef struct {
  4992. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4993. } htt_rx_pdev_ul_trigger_stats_t;
  4994. typedef struct {
  4995. htt_tlv_hdr_t tlv_hdr;
  4996. /**
  4997. * BIT [ 7 : 0] :- mac_id
  4998. * BIT [31 : 8] :- reserved
  4999. */
  5000. A_UINT32 mac_id__word;
  5001. A_UINT32 rx_11be_ul_ofdma;
  5002. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5003. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5004. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5005. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5006. A_UINT32 be_ul_ofdma_rx_stbc;
  5007. A_UINT32 be_ul_ofdma_rx_ldpc;
  5008. /*
  5009. * These are arrays to hold the number of PPDUs that we received per RU.
  5010. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  5011. * array offset 0 and similarly RU52 will be incremented in array offset 1
  5012. */
  5013. /** PPDU level */
  5014. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5015. /** PPDU level */
  5016. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5017. /*
  5018. * These arrays hold Target RSSI (rx power the AP wants),
  5019. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  5020. * which can be identified by AIDs, during trigger based RX.
  5021. * Array acts a circular buffer and holds values for last 5 STAs
  5022. * in the same order as RX.
  5023. */
  5024. /**
  5025. * STA AID array for identifying which STA the
  5026. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  5027. */
  5028. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5029. /**
  5030. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  5031. */
  5032. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5033. /**
  5034. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  5035. */
  5036. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5037. /**
  5038. * Trig power headroom for STA AID in same idx - UNIT(dB)
  5039. */
  5040. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5041. /*
  5042. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  5043. * response to basic trigger. Typically a data response is expected.
  5044. */
  5045. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  5046. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  5047. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  5048. * TLV_TAGS:
  5049. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  5050. * NOTE:
  5051. * This structure is for documentation, and cannot be safely used directly.
  5052. * Instead, use the constituent TLV structures to fill/parse.
  5053. */
  5054. typedef struct {
  5055. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  5056. } htt_rx_pdev_be_ul_trigger_stats_t;
  5057. typedef struct {
  5058. htt_tlv_hdr_t tlv_hdr;
  5059. A_UINT32 user_index;
  5060. /** PPDU level */
  5061. A_UINT32 rx_ulofdma_non_data_ppdu;
  5062. /** PPDU level */
  5063. A_UINT32 rx_ulofdma_data_ppdu;
  5064. /** MPDU level */
  5065. A_UINT32 rx_ulofdma_mpdu_ok;
  5066. /** MPDU level */
  5067. A_UINT32 rx_ulofdma_mpdu_fail;
  5068. A_UINT32 rx_ulofdma_non_data_nusers;
  5069. A_UINT32 rx_ulofdma_data_nusers;
  5070. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  5071. typedef struct {
  5072. htt_tlv_hdr_t tlv_hdr;
  5073. A_UINT32 user_index;
  5074. /** PPDU level */
  5075. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  5076. /** PPDU level */
  5077. A_UINT32 be_rx_ulofdma_data_ppdu;
  5078. /** MPDU level */
  5079. A_UINT32 be_rx_ulofdma_mpdu_ok;
  5080. /** MPDU level */
  5081. A_UINT32 be_rx_ulofdma_mpdu_fail;
  5082. A_UINT32 be_rx_ulofdma_non_data_nusers;
  5083. A_UINT32 be_rx_ulofdma_data_nusers;
  5084. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  5085. typedef struct {
  5086. htt_tlv_hdr_t tlv_hdr;
  5087. A_UINT32 user_index;
  5088. /** PPDU level */
  5089. A_UINT32 rx_ulmumimo_non_data_ppdu;
  5090. /** PPDU level */
  5091. A_UINT32 rx_ulmumimo_data_ppdu;
  5092. /** MPDU level */
  5093. A_UINT32 rx_ulmumimo_mpdu_ok;
  5094. /** MPDU level */
  5095. A_UINT32 rx_ulmumimo_mpdu_fail;
  5096. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5097. typedef struct {
  5098. htt_tlv_hdr_t tlv_hdr;
  5099. A_UINT32 user_index;
  5100. /** PPDU level */
  5101. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5102. /** PPDU level */
  5103. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5104. /** MPDU level */
  5105. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5106. /** MPDU level */
  5107. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5108. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5109. /* == RX PDEV/SOC STATS == */
  5110. typedef struct {
  5111. htt_tlv_hdr_t tlv_hdr;
  5112. /**
  5113. * BIT [7:0] :- mac_id
  5114. * BIT [31:8] :- reserved
  5115. *
  5116. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5117. */
  5118. A_UINT32 mac_id__word;
  5119. /** Number of times UL MUMIMO RX packets received */
  5120. A_UINT32 rx_11ax_ul_mumimo;
  5121. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5122. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5123. /**
  5124. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5125. * Index 0 indicates 1xLTF + 1.6 msec GI
  5126. * Index 1 indicates 2xLTF + 1.6 msec GI
  5127. * Index 2 indicates 4xLTF + 3.2 msec GI
  5128. */
  5129. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5130. /**
  5131. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5132. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5133. */
  5134. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5135. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5136. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5137. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5138. A_UINT32 ul_mumimo_rx_stbc;
  5139. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5140. A_UINT32 ul_mumimo_rx_ldpc;
  5141. /* Stats for MCS 12/13 */
  5142. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5143. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5144. /** RSSI in dBm for Rx TB PPDUs */
  5145. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5146. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5147. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5148. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5149. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5150. /** Average pilot EVM measued for RX UL TB PPDU */
  5151. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5152. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5153. /*
  5154. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5155. * response to basic trigger. Typically a data response is expected.
  5156. */
  5157. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5158. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5159. typedef struct {
  5160. htt_tlv_hdr_t tlv_hdr;
  5161. /**
  5162. * BIT [7:0] :- mac_id
  5163. * BIT [31:8] :- reserved
  5164. *
  5165. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5166. */
  5167. A_UINT32 mac_id__word;
  5168. /** Number of times UL MUMIMO RX packets received */
  5169. A_UINT32 rx_11be_ul_mumimo;
  5170. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5171. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5172. /**
  5173. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5174. * Index 0 indicates 1xLTF + 1.6 msec GI
  5175. * Index 1 indicates 2xLTF + 1.6 msec GI
  5176. * Index 2 indicates 4xLTF + 3.2 msec GI
  5177. */
  5178. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5179. /**
  5180. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5181. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5182. */
  5183. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5184. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5185. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5186. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5187. A_UINT32 be_ul_mumimo_rx_stbc;
  5188. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5189. A_UINT32 be_ul_mumimo_rx_ldpc;
  5190. /** RSSI in dBm for Rx TB PPDUs */
  5191. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5192. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5193. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5194. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5195. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5196. /** Average pilot EVM measued for RX UL TB PPDU */
  5197. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5198. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5199. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5200. /*
  5201. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5202. * in response to basic trigger. Typically a data response is expected.
  5203. */
  5204. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5205. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5206. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5207. * TLV_TAGS:
  5208. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5209. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5210. */
  5211. typedef struct {
  5212. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5213. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5214. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5215. typedef struct {
  5216. htt_tlv_hdr_t tlv_hdr;
  5217. /** Num Packets received on REO FW ring */
  5218. A_UINT32 fw_reo_ring_data_msdu;
  5219. /** Num bc/mc packets indicated from fw to host */
  5220. A_UINT32 fw_to_host_data_msdu_bcmc;
  5221. /** Num unicast packets indicated from fw to host */
  5222. A_UINT32 fw_to_host_data_msdu_uc;
  5223. /** Num remote buf recycle from offload */
  5224. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5225. /** Num remote free buf given to offload */
  5226. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5227. /** Num unicast packets from local path indicated to host */
  5228. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5229. /** Num unicast packets from REO indicated to host */
  5230. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5231. /** Num Packets received from WBM SW1 ring */
  5232. A_UINT32 wbm_sw_ring_reap;
  5233. /** Num packets from WBM forwarded from fw to host via WBM */
  5234. A_UINT32 wbm_forward_to_host_cnt;
  5235. /** Num packets from WBM recycled to target refill ring */
  5236. A_UINT32 wbm_target_recycle_cnt;
  5237. /**
  5238. * Total Num of recycled to refill ring,
  5239. * including packets from WBM and REO
  5240. */
  5241. A_UINT32 target_refill_ring_recycle_cnt;
  5242. } htt_rx_soc_fw_stats_tlv;
  5243. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5244. /* NOTE: Variable length TLV, use length spec to infer array size */
  5245. typedef struct {
  5246. htt_tlv_hdr_t tlv_hdr;
  5247. /** Num ring empty encountered */
  5248. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5249. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5250. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5251. /* NOTE: Variable length TLV, use length spec to infer array size */
  5252. typedef struct {
  5253. htt_tlv_hdr_t tlv_hdr;
  5254. /** Num total buf refilled from refill ring */
  5255. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5256. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5257. /* RXDMA error code from WBM released packets */
  5258. typedef enum {
  5259. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5260. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5261. HTT_RX_RXDMA_FCS_ERR = 2,
  5262. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5263. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5264. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5265. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5266. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5267. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5268. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5269. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5270. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5271. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5272. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5273. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5274. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5275. /*
  5276. * This MAX_ERR_CODE should not be used in any host/target messages,
  5277. * so that even though it is defined within a host/target interface
  5278. * definition header file, it isn't actually part of the host/target
  5279. * interface, and thus can be modified.
  5280. */
  5281. HTT_RX_RXDMA_MAX_ERR_CODE
  5282. } htt_rx_rxdma_error_code_enum;
  5283. /* NOTE: Variable length TLV, use length spec to infer array size */
  5284. typedef struct {
  5285. htt_tlv_hdr_t tlv_hdr;
  5286. /** NOTE:
  5287. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5288. * It is expected but not required that the target will provide a rxdma_err element
  5289. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5290. * MAX_ERR_CODE. The host should ignore any array elements whose
  5291. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5292. */
  5293. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5294. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5295. /* REO error code from WBM released packets */
  5296. typedef enum {
  5297. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5298. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5299. HTT_RX_AMPDU_IN_NON_BA = 2,
  5300. HTT_RX_NON_BA_DUPLICATE = 3,
  5301. HTT_RX_BA_DUPLICATE = 4,
  5302. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5303. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5304. HTT_RX_REGULAR_FRAME_OOR = 7,
  5305. HTT_RX_BAR_FRAME_OOR = 8,
  5306. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5307. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5308. HTT_RX_PN_CHECK_FAILED = 11,
  5309. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5310. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5311. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5312. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5313. /*
  5314. * This MAX_ERR_CODE should not be used in any host/target messages,
  5315. * so that even though it is defined within a host/target interface
  5316. * definition header file, it isn't actually part of the host/target
  5317. * interface, and thus can be modified.
  5318. */
  5319. HTT_RX_REO_MAX_ERR_CODE
  5320. } htt_rx_reo_error_code_enum;
  5321. /* NOTE: Variable length TLV, use length spec to infer array size */
  5322. typedef struct {
  5323. htt_tlv_hdr_t tlv_hdr;
  5324. /** NOTE:
  5325. * The mapping of REO error types to reo_err array elements is HW dependent.
  5326. * It is expected but not required that the target will provide a rxdma_err element
  5327. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5328. * MAX_ERR_CODE. The host should ignore any array elements whose
  5329. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5330. */
  5331. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5332. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5333. /* NOTE:
  5334. * This structure is for documentation, and cannot be safely used directly.
  5335. * Instead, use the constituent TLV structures to fill/parse.
  5336. */
  5337. typedef struct {
  5338. htt_rx_soc_fw_stats_tlv fw_tlv;
  5339. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5340. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5341. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5342. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5343. } htt_rx_soc_stats_t;
  5344. /* == RX PDEV STATS == */
  5345. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5346. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5347. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5348. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5349. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5350. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5351. do { \
  5352. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5353. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5354. } while (0)
  5355. typedef struct {
  5356. htt_tlv_hdr_t tlv_hdr;
  5357. /**
  5358. * BIT [ 7 : 0] :- mac_id
  5359. * BIT [31 : 8] :- reserved
  5360. */
  5361. A_UINT32 mac_id__word;
  5362. /** Num PPDU status processed from HW */
  5363. A_UINT32 ppdu_recvd;
  5364. /** Num MPDU across PPDUs with FCS ok */
  5365. A_UINT32 mpdu_cnt_fcs_ok;
  5366. /** Num MPDU across PPDUs with FCS err */
  5367. A_UINT32 mpdu_cnt_fcs_err;
  5368. /** Num MSDU across PPDUs */
  5369. A_UINT32 tcp_msdu_cnt;
  5370. /** Num MSDU across PPDUs */
  5371. A_UINT32 tcp_ack_msdu_cnt;
  5372. /** Num MSDU across PPDUs */
  5373. A_UINT32 udp_msdu_cnt;
  5374. /** Num MSDU across PPDUs */
  5375. A_UINT32 other_msdu_cnt;
  5376. /** Num MPDU on FW ring indicated */
  5377. A_UINT32 fw_ring_mpdu_ind;
  5378. /** Num MGMT MPDU given to protocol */
  5379. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5380. /** Num ctrl MPDU given to protocol */
  5381. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5382. /** Num mcast data packet received */
  5383. A_UINT32 fw_ring_mcast_data_msdu;
  5384. /** Num broadcast data packet received */
  5385. A_UINT32 fw_ring_bcast_data_msdu;
  5386. /** Num unicast data packet received */
  5387. A_UINT32 fw_ring_ucast_data_msdu;
  5388. /** Num null data packet received */
  5389. A_UINT32 fw_ring_null_data_msdu;
  5390. /** Num MPDU on FW ring dropped */
  5391. A_UINT32 fw_ring_mpdu_drop;
  5392. /** Num buf indication to offload */
  5393. A_UINT32 ofld_local_data_ind_cnt;
  5394. /** Num buf recycle from offload */
  5395. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5396. /** Num buf indication to data_rx */
  5397. A_UINT32 drx_local_data_ind_cnt;
  5398. /** Num buf recycle from data_rx */
  5399. A_UINT32 drx_local_data_buf_recycle_cnt;
  5400. /** Num buf indication to protocol */
  5401. A_UINT32 local_nondata_ind_cnt;
  5402. /** Num buf recycle from protocol */
  5403. A_UINT32 local_nondata_buf_recycle_cnt;
  5404. /** Num buf fed */
  5405. A_UINT32 fw_status_buf_ring_refill_cnt;
  5406. /** Num ring empty encountered */
  5407. A_UINT32 fw_status_buf_ring_empty_cnt;
  5408. /** Num buf fed */
  5409. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5410. /** Num ring empty encountered */
  5411. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5412. /** Num buf fed */
  5413. A_UINT32 fw_link_buf_ring_refill_cnt;
  5414. /** Num ring empty encountered */
  5415. A_UINT32 fw_link_buf_ring_empty_cnt;
  5416. /** Num buf fed */
  5417. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5418. /** Num ring empty encountered */
  5419. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5420. /** Num buf fed */
  5421. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5422. /** Num ring empty encountered */
  5423. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5424. /** Num buf fed */
  5425. A_UINT32 mon_status_buf_ring_refill_cnt;
  5426. /** Num ring empty encountered */
  5427. A_UINT32 mon_status_buf_ring_empty_cnt;
  5428. /** Num buf fed */
  5429. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5430. /** Num ring empty encountered */
  5431. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5432. /** Num buf fed */
  5433. A_UINT32 mon_dest_ring_update_cnt;
  5434. /** Num ring full encountered */
  5435. A_UINT32 mon_dest_ring_full_cnt;
  5436. /** Num rx suspend is attempted */
  5437. A_UINT32 rx_suspend_cnt;
  5438. /** Num rx suspend failed */
  5439. A_UINT32 rx_suspend_fail_cnt;
  5440. /** Num rx resume attempted */
  5441. A_UINT32 rx_resume_cnt;
  5442. /** Num rx resume failed */
  5443. A_UINT32 rx_resume_fail_cnt;
  5444. /** Num rx ring switch */
  5445. A_UINT32 rx_ring_switch_cnt;
  5446. /** Num rx ring restore */
  5447. A_UINT32 rx_ring_restore_cnt;
  5448. /** Num rx flush issued */
  5449. A_UINT32 rx_flush_cnt;
  5450. /** Num rx recovery */
  5451. A_UINT32 rx_recovery_reset_cnt;
  5452. } htt_rx_pdev_fw_stats_tlv;
  5453. typedef struct {
  5454. htt_tlv_hdr_t tlv_hdr;
  5455. /** peer mac address */
  5456. htt_mac_addr peer_mac_addr;
  5457. /** Num of tx mgmt frames with subtype on peer level */
  5458. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5459. /** Num of rx mgmt frames with subtype on peer level */
  5460. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5461. } htt_peer_ctrl_path_txrx_stats_tlv;
  5462. #define HTT_STATS_PHY_ERR_MAX 43
  5463. typedef struct {
  5464. htt_tlv_hdr_t tlv_hdr;
  5465. /**
  5466. * BIT [ 7 : 0] :- mac_id
  5467. * BIT [31 : 8] :- reserved
  5468. */
  5469. A_UINT32 mac_id__word;
  5470. /** Num of phy err */
  5471. A_UINT32 total_phy_err_cnt;
  5472. /** Counts of different types of phy errs
  5473. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5474. * The only currently-supported mapping is shown below:
  5475. *
  5476. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5477. * 1 phyrx_err_synth_off
  5478. * 2 phyrx_err_ofdma_timing
  5479. * 3 phyrx_err_ofdma_signal_parity
  5480. * 4 phyrx_err_ofdma_rate_illegal
  5481. * 5 phyrx_err_ofdma_length_illegal
  5482. * 6 phyrx_err_ofdma_restart
  5483. * 7 phyrx_err_ofdma_service
  5484. * 8 phyrx_err_ppdu_ofdma_power_drop
  5485. * 9 phyrx_err_cck_blokker
  5486. * 10 phyrx_err_cck_timing
  5487. * 11 phyrx_err_cck_header_crc
  5488. * 12 phyrx_err_cck_rate_illegal
  5489. * 13 phyrx_err_cck_length_illegal
  5490. * 14 phyrx_err_cck_restart
  5491. * 15 phyrx_err_cck_service
  5492. * 16 phyrx_err_cck_power_drop
  5493. * 17 phyrx_err_ht_crc_err
  5494. * 18 phyrx_err_ht_length_illegal
  5495. * 19 phyrx_err_ht_rate_illegal
  5496. * 20 phyrx_err_ht_zlf
  5497. * 21 phyrx_err_false_radar_ext
  5498. * 22 phyrx_err_green_field
  5499. * 23 phyrx_err_bw_gt_dyn_bw
  5500. * 24 phyrx_err_leg_ht_mismatch
  5501. * 25 phyrx_err_vht_crc_error
  5502. * 26 phyrx_err_vht_siga_unsupported
  5503. * 27 phyrx_err_vht_lsig_len_invalid
  5504. * 28 phyrx_err_vht_ndp_or_zlf
  5505. * 29 phyrx_err_vht_nsym_lt_zero
  5506. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5507. * 31 phyrx_err_vht_rx_skip_group_id0
  5508. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5509. * 33 phyrx_err_vht_rx_skip_group_id63
  5510. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5511. * 35 phyrx_err_defer_nap
  5512. * 36 phyrx_err_fdomain_timeout
  5513. * 37 phyrx_err_lsig_rel_check
  5514. * 38 phyrx_err_bt_collision
  5515. * 39 phyrx_err_unsupported_mu_feedback
  5516. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5517. * 41 phyrx_err_unsupported_cbf
  5518. * 42 phyrx_err_other
  5519. */
  5520. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5521. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5522. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5523. /* NOTE: Variable length TLV, use length spec to infer array size */
  5524. typedef struct {
  5525. htt_tlv_hdr_t tlv_hdr;
  5526. /** Num error MPDU for each RxDMA error type */
  5527. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5528. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5529. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5530. /* NOTE: Variable length TLV, use length spec to infer array size */
  5531. typedef struct {
  5532. htt_tlv_hdr_t tlv_hdr;
  5533. /** Num MPDU dropped */
  5534. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5535. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5536. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5537. * TLV_TAGS:
  5538. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5539. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5540. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5541. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5542. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5543. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5544. */
  5545. /* NOTE:
  5546. * This structure is for documentation, and cannot be safely used directly.
  5547. * Instead, use the constituent TLV structures to fill/parse.
  5548. */
  5549. typedef struct {
  5550. htt_rx_soc_stats_t soc_stats;
  5551. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5552. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5553. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5554. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5555. } htt_rx_pdev_stats_t;
  5556. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5557. * TLV_TAGS:
  5558. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5559. *
  5560. */
  5561. typedef struct {
  5562. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5563. } htt_ctrl_path_txrx_stats_t;
  5564. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5565. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5566. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5567. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5568. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5569. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5570. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5571. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5572. typedef struct {
  5573. htt_tlv_hdr_t tlv_hdr;
  5574. /* Below values are obtained from the HW Cycles counter registers */
  5575. A_UINT32 tx_frame_usec;
  5576. A_UINT32 rx_frame_usec;
  5577. A_UINT32 rx_clear_usec;
  5578. A_UINT32 my_rx_frame_usec;
  5579. A_UINT32 usec_cnt;
  5580. A_UINT32 med_rx_idle_usec;
  5581. A_UINT32 med_tx_idle_global_usec;
  5582. A_UINT32 cca_obss_usec;
  5583. } htt_pdev_stats_cca_counters_tlv;
  5584. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5585. * due to lack of support in some host stats infrastructures for
  5586. * TLVs nested within TLVs.
  5587. */
  5588. typedef struct {
  5589. htt_tlv_hdr_t tlv_hdr;
  5590. /** The channel number on which these stats were collected */
  5591. A_UINT32 chan_num;
  5592. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5593. A_UINT32 num_records;
  5594. /**
  5595. * Bit map of valid CCA counters
  5596. * Bit0 - tx_frame_usec
  5597. * Bit1 - rx_frame_usec
  5598. * Bit2 - rx_clear_usec
  5599. * Bit3 - my_rx_frame_usec
  5600. * bit4 - usec_cnt
  5601. * Bit5 - med_rx_idle_usec
  5602. * Bit6 - med_tx_idle_global_usec
  5603. * Bit7 - cca_obss_usec
  5604. *
  5605. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5606. */
  5607. A_UINT32 valid_cca_counters_bitmap;
  5608. /** Indicates the stats collection interval
  5609. * Valid Values:
  5610. * 100 - For the 100ms interval CCA stats histogram
  5611. * 1000 - For 1sec interval CCA histogram
  5612. * 0xFFFFFFFF - For Cumulative CCA Stats
  5613. */
  5614. A_UINT32 collection_interval;
  5615. /**
  5616. * This will be followed by an array which contains the CCA stats
  5617. * collected in the last N intervals,
  5618. * if the indication is for last N intervals CCA stats.
  5619. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5620. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5621. */
  5622. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5623. } htt_pdev_cca_stats_hist_tlv;
  5624. typedef struct {
  5625. htt_tlv_hdr_t tlv_hdr;
  5626. /** The channel number on which these stats were collected */
  5627. A_UINT32 chan_num;
  5628. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5629. A_UINT32 num_records;
  5630. /**
  5631. * Bit map of valid CCA counters
  5632. * Bit0 - tx_frame_usec
  5633. * Bit1 - rx_frame_usec
  5634. * Bit2 - rx_clear_usec
  5635. * Bit3 - my_rx_frame_usec
  5636. * bit4 - usec_cnt
  5637. * Bit5 - med_rx_idle_usec
  5638. * Bit6 - med_tx_idle_global_usec
  5639. * Bit7 - cca_obss_usec
  5640. *
  5641. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5642. */
  5643. A_UINT32 valid_cca_counters_bitmap;
  5644. /** Indicates the stats collection interval
  5645. * Valid Values:
  5646. * 100 - For the 100ms interval CCA stats histogram
  5647. * 1000 - For 1sec interval CCA histogram
  5648. * 0xFFFFFFFF - For Cumulative CCA Stats
  5649. */
  5650. A_UINT32 collection_interval;
  5651. /**
  5652. * This will be followed by an array which contains the CCA stats
  5653. * collected in the last N intervals,
  5654. * if the indication is for last N intervals CCA stats.
  5655. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5656. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5657. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5658. */
  5659. } htt_pdev_cca_stats_hist_v1_tlv;
  5660. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000000f
  5661. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5662. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M 0x0000fff0
  5663. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S 4
  5664. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5665. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5666. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5667. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5668. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5669. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5670. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5671. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5672. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5673. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5674. do { \
  5675. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5676. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5677. } while (0)
  5678. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_GET(_var) \
  5679. (((_var) & HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M) >> \
  5680. HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)
  5681. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_SET(_var, _val) \
  5682. do { \
  5683. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT, _val); \
  5684. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)); \
  5685. } while (0)
  5686. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5687. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5688. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5689. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5690. do { \
  5691. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5692. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5693. } while (0)
  5694. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5695. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5696. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5697. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5698. do { \
  5699. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5700. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5701. } while (0)
  5702. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5703. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5704. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5705. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5706. do { \
  5707. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5708. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5709. } while (0)
  5710. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5711. typedef struct {
  5712. htt_tlv_hdr_t tlv_hdr;
  5713. A_UINT32 vdev_id;
  5714. htt_mac_addr peer_mac;
  5715. A_UINT32 flow_id_flags;
  5716. /**
  5717. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5718. * not initiated by host
  5719. */
  5720. A_UINT32 dialog_id;
  5721. A_UINT32 wake_dura_us;
  5722. A_UINT32 wake_intvl_us;
  5723. A_UINT32 sp_offset_us;
  5724. } htt_pdev_stats_twt_session_tlv;
  5725. typedef struct {
  5726. htt_tlv_hdr_t tlv_hdr;
  5727. A_UINT32 pdev_id;
  5728. A_UINT32 num_sessions;
  5729. htt_pdev_stats_twt_session_tlv twt_session[1];
  5730. } htt_pdev_stats_twt_sessions_tlv;
  5731. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5732. * TLV_TAGS:
  5733. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5734. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5735. */
  5736. /* NOTE:
  5737. * This structure is for documentation, and cannot be safely used directly.
  5738. * Instead, use the constituent TLV structures to fill/parse.
  5739. */
  5740. typedef struct {
  5741. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5742. } htt_pdev_twt_sessions_stats_t;
  5743. typedef enum {
  5744. /* Global link descriptor queued in REO */
  5745. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5746. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5747. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5748. /*Number of queue descriptors of this aging group */
  5749. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5750. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5751. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5752. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5753. /* Total number of MSDUs buffered in AC */
  5754. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5755. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5756. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5757. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5758. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5759. } htt_rx_reo_resource_sample_id_enum;
  5760. typedef struct {
  5761. htt_tlv_hdr_t tlv_hdr;
  5762. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5763. /** htt_rx_reo_debug_sample_id_enum */
  5764. A_UINT32 sample_id;
  5765. /** Max value of all samples */
  5766. A_UINT32 total_max;
  5767. /** Average value of total samples */
  5768. A_UINT32 total_avg;
  5769. /** Num of samples including both zeros and non zeros ones*/
  5770. A_UINT32 total_sample;
  5771. /** Average value of all non zeros samples */
  5772. A_UINT32 non_zeros_avg;
  5773. /** Num of non zeros samples */
  5774. A_UINT32 non_zeros_sample;
  5775. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5776. A_UINT32 last_non_zeros_max;
  5777. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5778. A_UINT32 last_non_zeros_min;
  5779. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5780. A_UINT32 last_non_zeros_avg;
  5781. /** Num of last non zero samples */
  5782. A_UINT32 last_non_zeros_sample;
  5783. } htt_rx_reo_resource_stats_tlv_v;
  5784. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5785. * TLV_TAGS:
  5786. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5787. */
  5788. /* NOTE:
  5789. * This structure is for documentation, and cannot be safely used directly.
  5790. * Instead, use the constituent TLV structures to fill/parse.
  5791. */
  5792. typedef struct {
  5793. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5794. } htt_soc_reo_resource_stats_t;
  5795. /* == TX SOUNDING STATS == */
  5796. /* config_param0 */
  5797. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5798. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5799. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5800. typedef enum {
  5801. /* Implicit beamforming stats */
  5802. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5803. /* Single user short inter frame sequence steer stats */
  5804. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5805. /* Single user random back off steer stats */
  5806. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5807. /* Multi user short inter frame sequence steer stats */
  5808. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5809. /* Multi user random back off steer stats */
  5810. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5811. /* For backward compatibility new modes cannot be added */
  5812. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5813. } htt_txbf_sound_steer_modes;
  5814. typedef enum {
  5815. HTT_TX_AC_SOUNDING_MODE = 0,
  5816. HTT_TX_AX_SOUNDING_MODE = 1,
  5817. HTT_TX_BE_SOUNDING_MODE = 2,
  5818. HTT_TX_CMN_SOUNDING_MODE = 3,
  5819. } htt_stats_sounding_tx_mode;
  5820. typedef struct {
  5821. htt_tlv_hdr_t tlv_hdr;
  5822. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5823. /* Counts number of soundings for all steering modes in each bw */
  5824. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5825. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5826. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5827. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5828. /**
  5829. * The sounding array is a 2-D array stored as an 1-D array of
  5830. * A_UINT32. The stats for a particular user/bw combination is
  5831. * referenced with the following:
  5832. *
  5833. * sounding[(user* max_bw) + bw]
  5834. *
  5835. * ... where max_bw == 4 for 160mhz
  5836. */
  5837. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5838. /* cv upload handler stats */
  5839. /** total times CV nc mismatched */
  5840. A_UINT32 cv_nc_mismatch_err;
  5841. /** total times CV has FCS error */
  5842. A_UINT32 cv_fcs_err;
  5843. /** total times CV has invalid NSS index */
  5844. A_UINT32 cv_frag_idx_mismatch;
  5845. /** total times CV has invalid SW peer ID */
  5846. A_UINT32 cv_invalid_peer_id;
  5847. /** total times CV rejected because TXBF is not setup in peer */
  5848. A_UINT32 cv_no_txbf_setup;
  5849. /** total times CV expired while in updating state */
  5850. A_UINT32 cv_expiry_in_update;
  5851. /** total times Pkt b/w exceeding the cbf_bw */
  5852. A_UINT32 cv_pkt_bw_exceed;
  5853. /** total times CV DMA not completed */
  5854. A_UINT32 cv_dma_not_done_err;
  5855. /** total times CV update to peer failed */
  5856. A_UINT32 cv_update_failed;
  5857. /* cv query stats */
  5858. /** total times CV query happened */
  5859. A_UINT32 cv_total_query;
  5860. /** total pattern based CV query */
  5861. A_UINT32 cv_total_pattern_query;
  5862. /** total BW based CV query */
  5863. A_UINT32 cv_total_bw_query;
  5864. /** incorrect encoding in CV flags */
  5865. A_UINT32 cv_invalid_bw_coding;
  5866. /** forced sounding enabled for the peer */
  5867. A_UINT32 cv_forced_sounding;
  5868. /** standalone sounding sequence on-going */
  5869. A_UINT32 cv_standalone_sounding;
  5870. /** NC of available CV lower than expected */
  5871. A_UINT32 cv_nc_mismatch;
  5872. /** feedback type different from expected */
  5873. A_UINT32 cv_fb_type_mismatch;
  5874. /** CV BW not equal to expected BW for OFDMA */
  5875. A_UINT32 cv_ofdma_bw_mismatch;
  5876. /** CV BW not greater than or equal to expected BW */
  5877. A_UINT32 cv_bw_mismatch;
  5878. /** CV pattern not matching with the expected pattern */
  5879. A_UINT32 cv_pattern_mismatch;
  5880. /** CV available is of different preamble type than expected. */
  5881. A_UINT32 cv_preamble_mismatch;
  5882. /** NR of available CV is lower than expected. */
  5883. A_UINT32 cv_nr_mismatch;
  5884. /** CV in use count has exceeded threshold and cannot be used further. */
  5885. A_UINT32 cv_in_use_cnt_exceeded;
  5886. /** A valid CV has been found. */
  5887. A_UINT32 cv_found;
  5888. /** No valid CV was found. */
  5889. A_UINT32 cv_not_found;
  5890. /** Sounding per user in 320MHz bandwidth */
  5891. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5892. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5893. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5894. /* This part can be used for new counters added for CV query/upload. */
  5895. /** non-trigger based ranging sequence on-going */
  5896. A_UINT32 cv_ntbr_sounding;
  5897. /** CV found, but upload is in progress. */
  5898. A_UINT32 cv_found_upload_in_progress;
  5899. /** Expired CV found during query. */
  5900. A_UINT32 cv_expired_during_query;
  5901. /** total times CV dma timeout happened */
  5902. A_UINT32 cv_dma_timeout_error;
  5903. /** total times CV bufs uploaded for IBF case */
  5904. A_UINT32 cv_buf_ibf_uploads;
  5905. /** total times CV bufs uploaded for EBF case */
  5906. A_UINT32 cv_buf_ebf_uploads;
  5907. /** total times CV bufs received from IPC ring */
  5908. A_UINT32 cv_buf_received;
  5909. /** total times CV bufs fed back to the IPC ring */
  5910. A_UINT32 cv_buf_fed_back;
  5911. /** Total times CV query happened for IBF case */
  5912. A_UINT32 cv_total_query_ibf;
  5913. /** A valid CV has been found for IBF case */
  5914. A_UINT32 cv_found_ibf;
  5915. /** A valid CV has not been found for IBF case */
  5916. A_UINT32 cv_not_found_ibf;
  5917. /** Expired CV found during query for IBF case */
  5918. A_UINT32 cv_expired_during_query_ibf;
  5919. /** Total number of times adaptive sounding logic has been queried */
  5920. A_UINT32 adaptive_snd_total_query;
  5921. /**
  5922. * Total number of times adaptive sounding mcs drop has been computed
  5923. * and recorded.
  5924. */
  5925. A_UINT32 adaptive_snd_total_mcs_drop[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5926. /** Total number of times adaptive sounding logic kicked in */
  5927. A_UINT32 adaptive_snd_kicked_in;
  5928. /** Total number of times we switched back to normal sounding interval */
  5929. A_UINT32 adaptive_snd_back_to_default;
  5930. } htt_tx_sounding_stats_tlv;
  5931. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5932. * TLV_TAGS:
  5933. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5934. */
  5935. /* NOTE:
  5936. * This structure is for documentation, and cannot be safely used directly.
  5937. * Instead, use the constituent TLV structures to fill/parse.
  5938. */
  5939. typedef struct {
  5940. htt_tx_sounding_stats_tlv sounding_tlv;
  5941. } htt_tx_sounding_stats_t;
  5942. typedef struct {
  5943. htt_tlv_hdr_t tlv_hdr;
  5944. A_UINT32 num_obss_tx_ppdu_success;
  5945. A_UINT32 num_obss_tx_ppdu_failure;
  5946. /** num_sr_tx_transmissions:
  5947. * Counter of TX done by aborting other BSS RX with spatial reuse
  5948. * (for cases where rx RSSI from other BSS is below the packet-detection
  5949. * threshold for doing spatial reuse)
  5950. */
  5951. union {
  5952. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5953. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5954. };
  5955. union {
  5956. /**
  5957. * Count the number of times the RSSI from an other-BSS signal
  5958. * is below the spatial reuse power threshold, thus providing an
  5959. * opportunity for spatial reuse since OBSS interference will be
  5960. * inconsequential.
  5961. */
  5962. A_UINT32 num_spatial_reuse_opportunities;
  5963. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5964. * This old name has been deprecated because it does not
  5965. * clearly and accurately reflect the information stored within
  5966. * this field.
  5967. * Use the new name (num_spatial_reuse_opportunities) instead of
  5968. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5969. */
  5970. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5971. };
  5972. /**
  5973. * Count of number of times OBSS frames were aborted and non-SRG
  5974. * opportunities were created. Non-SRG opportunities are created when
  5975. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5976. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5977. * allow non-SRG TX.
  5978. */
  5979. A_UINT32 num_non_srg_opportunities;
  5980. /**
  5981. * Count of number of times TX PPDU were transmitted using non-SRG
  5982. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5983. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5984. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5985. * transmission happens.
  5986. */
  5987. A_UINT32 num_non_srg_ppdu_tried;
  5988. /**
  5989. * Count of number of times non-SRG based TX transmissions were successful
  5990. */
  5991. A_UINT32 num_non_srg_ppdu_success;
  5992. /**
  5993. * Count of number of times OBSS frames were aborted and SRG opportunities
  5994. * were created. Srg opportunities are created when incoming OBSS RSSI
  5995. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5996. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5997. * registers allow SRG TX.
  5998. */
  5999. A_UINT32 num_srg_opportunities;
  6000. /**
  6001. * Count of number of times TX PPDU were transmitted using SRG
  6002. * opportunities created.
  6003. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  6004. * threshold configured in each PPDU.
  6005. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  6006. * then SRG transmission happens.
  6007. */
  6008. A_UINT32 num_srg_ppdu_tried;
  6009. /**
  6010. * Count of number of times SRG based TX transmissions were successful
  6011. */
  6012. A_UINT32 num_srg_ppdu_success;
  6013. /**
  6014. * Count of number of times PSR opportunities were created by aborting
  6015. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  6016. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  6017. * based spatial reuse.
  6018. */
  6019. A_UINT32 num_psr_opportunities;
  6020. /**
  6021. * Count of number of times TX PPDU were transmitted using PSR
  6022. * opportunities created.
  6023. */
  6024. A_UINT32 num_psr_ppdu_tried;
  6025. /**
  6026. * Count of number of times PSR based TX transmissions were successful.
  6027. */
  6028. A_UINT32 num_psr_ppdu_success;
  6029. /**
  6030. * Count of number of times TX PPDU per access category were transmitted
  6031. * using non-SRG opportunities created.
  6032. */
  6033. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6034. /**
  6035. * Count of number of times non-SRG based TX transmissions per access
  6036. * category were successful
  6037. */
  6038. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6039. /**
  6040. * Count of number of times TX PPDU per access category were transmitted
  6041. * using SRG opportunities created.
  6042. */
  6043. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6044. /**
  6045. * Count of number of times SRG based TX transmissions per access
  6046. * category were successful
  6047. */
  6048. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6049. /**
  6050. * Count of number of times ppdu was flushed due to ongoing OBSS
  6051. * frame duration value lesser than minimum required frame duration.
  6052. */
  6053. A_UINT32 num_obss_min_duration_check_flush_cnt;
  6054. /**
  6055. * Count of number of times ppdu was flushed due to ppdu duration
  6056. * exceeding aborted OBSS frame duration
  6057. */
  6058. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  6059. } htt_pdev_obss_pd_stats_tlv;
  6060. /* NOTE:
  6061. * This structure is for documentation, and cannot be safely used directly.
  6062. * Instead, use the constituent TLV structures to fill/parse.
  6063. */
  6064. typedef struct {
  6065. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  6066. } htt_pdev_obss_pd_stats_t;
  6067. typedef struct {
  6068. htt_tlv_hdr_t tlv_hdr;
  6069. A_UINT32 pdev_id;
  6070. A_UINT32 current_head_idx;
  6071. A_UINT32 current_tail_idx;
  6072. A_UINT32 num_htt_msgs_sent;
  6073. /**
  6074. * Time in milliseconds for which the ring has been in
  6075. * its current backpressure condition
  6076. */
  6077. A_UINT32 backpressure_time_ms;
  6078. /** backpressure_hist -
  6079. * histogram showing how many times different degrees of backpressure
  6080. * duration occurred:
  6081. * Index 0 indicates the number of times ring was
  6082. * continuously in backpressure state for 100 - 200ms.
  6083. * Index 1 indicates the number of times ring was
  6084. * continuously in backpressure state for 200 - 300ms.
  6085. * Index 2 indicates the number of times ring was
  6086. * continuously in backpressure state for 300 - 400ms.
  6087. * Index 3 indicates the number of times ring was
  6088. * continuously in backpressure state for 400 - 500ms.
  6089. * Index 4 indicates the number of times ring was
  6090. * continuously in backpressure state beyond 500ms.
  6091. */
  6092. A_UINT32 backpressure_hist[5];
  6093. } htt_ring_backpressure_stats_tlv;
  6094. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  6095. * TLV_TAGS:
  6096. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  6097. */
  6098. /* NOTE:
  6099. * This structure is for documentation, and cannot be safely used directly.
  6100. * Instead, use the constituent TLV structures to fill/parse.
  6101. */
  6102. typedef struct {
  6103. htt_sring_cmn_tlv cmn_tlv;
  6104. struct {
  6105. htt_stats_string_tlv sring_str_tlv;
  6106. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  6107. } r[1]; /* variable-length array */
  6108. } htt_ring_backpressure_stats_t;
  6109. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  6110. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  6111. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  6112. typedef struct {
  6113. htt_tlv_hdr_t tlv_hdr;
  6114. /** print_header:
  6115. * This field suggests whether the host should print a header when
  6116. * displaying the TLV (because this is the first latency_prof_stats
  6117. * TLV within a series), or if only the TLV contents should be displayed
  6118. * without a header (because this is not the first TLV within the series).
  6119. */
  6120. A_UINT32 print_header;
  6121. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6122. /** number of data values included in the tot sum */
  6123. A_UINT32 cnt;
  6124. /** time in us */
  6125. A_UINT32 min;
  6126. /** time in us */
  6127. A_UINT32 max;
  6128. A_UINT32 last;
  6129. /** time in us */
  6130. A_UINT32 tot;
  6131. /** time in us */
  6132. A_UINT32 avg;
  6133. /** hist_intvl:
  6134. * Histogram interval, i.e. the latency range covered by each
  6135. * bin of the histogram, in microsecond units.
  6136. * hist[0] counts how many latencies were between 0 to hist_intvl
  6137. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6138. * hist[2] counts how many latencies were more than 2*hist_intvl
  6139. */
  6140. A_UINT32 hist_intvl;
  6141. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6142. /** max page faults in any 1 sampling window */
  6143. A_UINT32 page_fault_max;
  6144. /** summed over all sampling windows */
  6145. A_UINT32 page_fault_total;
  6146. /** ignored_latency_count:
  6147. * ignore some of profile latency to avoid avg skewing
  6148. */
  6149. A_UINT32 ignored_latency_count;
  6150. /** interrupts_max: max interrupts within any single sampling window */
  6151. A_UINT32 interrupts_max;
  6152. /** interrupts_hist: histogram of interrupt rate
  6153. * bin0 contains the number of sampling windows that had 0 interrupts,
  6154. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6155. * bin2 contains the number of sampling windows that had > 4 interrupts
  6156. */
  6157. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6158. } htt_latency_prof_stats_tlv;
  6159. typedef struct {
  6160. htt_tlv_hdr_t tlv_hdr;
  6161. /** duration:
  6162. * Time period over which counts were gathered, units = microseconds.
  6163. */
  6164. A_UINT32 duration;
  6165. A_UINT32 tx_msdu_cnt;
  6166. A_UINT32 tx_mpdu_cnt;
  6167. A_UINT32 tx_ppdu_cnt;
  6168. A_UINT32 rx_msdu_cnt;
  6169. A_UINT32 rx_mpdu_cnt;
  6170. } htt_latency_prof_ctx_tlv;
  6171. typedef struct {
  6172. htt_tlv_hdr_t tlv_hdr;
  6173. /** count of enabled profiles */
  6174. A_UINT32 prof_enable_cnt;
  6175. } htt_latency_prof_cnt_tlv;
  6176. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6177. * TLV_TAGS:
  6178. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6179. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6180. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6181. */
  6182. /* NOTE:
  6183. * This structure is for documentation, and cannot be safely used directly.
  6184. * Instead, use the constituent TLV structures to fill/parse.
  6185. */
  6186. typedef struct {
  6187. htt_latency_prof_stats_tlv latency_prof_stat;
  6188. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6189. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6190. } htt_soc_latency_stats_t;
  6191. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6192. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6193. #define HTT_RX_SQUARE_INDEX 6
  6194. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6195. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6196. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6197. * TLV_TAGS:
  6198. * - HTT_STATS_RX_FSE_STATS_TAG
  6199. */
  6200. typedef struct {
  6201. htt_tlv_hdr_t tlv_hdr;
  6202. /**
  6203. * Number of times host requested for fse enable/disable
  6204. */
  6205. A_UINT32 fse_enable_cnt;
  6206. A_UINT32 fse_disable_cnt;
  6207. /**
  6208. * Number of times host requested for fse cache invalidation
  6209. * individual entries or full cache
  6210. */
  6211. A_UINT32 fse_cache_invalidate_entry_cnt;
  6212. A_UINT32 fse_full_cache_invalidate_cnt;
  6213. /**
  6214. * Cache hits count will increase if there is a matching flow in the cache
  6215. * There is no register for cache miss but the number of cache misses can
  6216. * be calculated as
  6217. * cache miss = (num_searches - cache_hits)
  6218. * Thus, there is no need to have a separate variable for cache misses.
  6219. * Num searches is flow search times done in the cache.
  6220. */
  6221. A_UINT32 fse_num_cache_hits_cnt;
  6222. A_UINT32 fse_num_searches_cnt;
  6223. /**
  6224. * Cache Occupancy holds 2 types of values: Peak and Current.
  6225. * 10 bins are used to keep track of peak occupancy.
  6226. * 8 of these bins represent ranges of values, while the first and last
  6227. * bins represent the extreme cases of the cache being completely empty
  6228. * or completely full.
  6229. * For the non-extreme bins, the number of cache occupancy values per
  6230. * bin is the maximum cache occupancy (128), divided by the number of
  6231. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6232. * The range of values for each histogram bins is specified below:
  6233. * Bin0 = Counter increments when cache occupancy is empty
  6234. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6235. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6236. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6237. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6238. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6239. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6240. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6241. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6242. * Bin9 = Counter increments when cache occupancy is equal to 128
  6243. * The above histogram bin definitions apply to both the peak-occupancy
  6244. * histogram and the current-occupancy histogram.
  6245. *
  6246. * @fse_cache_occupancy_peak_cnt:
  6247. * Array records periodically PEAK cache occupancy values.
  6248. * Peak Occupancy will increment only if it is greater than current
  6249. * occupancy value.
  6250. *
  6251. * @fse_cache_occupancy_curr_cnt:
  6252. * Array records periodically current cache occupancy value.
  6253. * Current Cache occupancy always holds instant snapshot of
  6254. * current number of cache entries.
  6255. **/
  6256. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6257. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6258. /**
  6259. * Square stat is sum of squares of cache occupancy to better understand
  6260. * any variation/deviation within each cache set, over a given time-window.
  6261. *
  6262. * Square stat is calculated this way:
  6263. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6264. * The cache has 16-way set associativity, so the occupancy of a
  6265. * set can vary from 0 to 16. There are 8 sets within the cache.
  6266. * Therefore, the minimum possible square value is 0, and the maximum
  6267. * possible square value is (8*16^2) / 8 = 256.
  6268. *
  6269. * 6 bins are used to keep track of square stats:
  6270. * Bin0 = increments when square of current cache occupancy is zero
  6271. * Bin1 = increments when square of current cache occupancy is within
  6272. * [1 to 50]
  6273. * Bin2 = increments when square of current cache occupancy is within
  6274. * [51 to 100]
  6275. * Bin3 = increments when square of current cache occupancy is within
  6276. * [101 to 200]
  6277. * Bin4 = increments when square of current cache occupancy is within
  6278. * [201 to 255]
  6279. * Bin5 = increments when square of current cache occupancy is 256
  6280. */
  6281. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6282. /**
  6283. * Search stats has 2 types of values: Peak Pending and Number of
  6284. * Search Pending.
  6285. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6286. * at any given time.
  6287. *
  6288. * 4 bins are used to keep track of search stats:
  6289. * Bin0 = Counter increments when there are NO pending searches
  6290. * (For peak, it will be number of pending searches greater
  6291. * than GSE command ring FIFO outstanding requests.
  6292. * For Search Pending, it will be number of pending search
  6293. * inside GSE command ring FIFO.)
  6294. * Bin1 = Counter increments when number of pending searches are within
  6295. * [1 to 2]
  6296. * Bin2 = Counter increments when number of pending searches are within
  6297. * [3 to 4]
  6298. * Bin3 = Counter increments when number of pending searches are
  6299. * greater/equal to [ >= 5]
  6300. */
  6301. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6302. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6303. } htt_rx_fse_stats_tlv;
  6304. /* NOTE:
  6305. * This structure is for documentation, and cannot be safely used directly.
  6306. * Instead, use the constituent TLV structures to fill/parse.
  6307. */
  6308. typedef struct {
  6309. htt_rx_fse_stats_tlv rx_fse_stats;
  6310. } htt_rx_fse_stats_t;
  6311. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6312. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6313. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6314. typedef struct {
  6315. htt_tlv_hdr_t tlv_hdr;
  6316. /** SU TxBF TX MCS stats */
  6317. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6318. /** Implicit BF TX MCS stats */
  6319. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6320. /** Open loop TX MCS stats */
  6321. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6322. /** SU TxBF TX NSS stats */
  6323. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6324. /** Implicit BF TX NSS stats */
  6325. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6326. /** Open loop TX NSS stats */
  6327. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6328. /** SU TxBF TX BW stats */
  6329. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6330. /** Implicit BF TX BW stats */
  6331. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6332. /** Open loop TX BW stats */
  6333. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6334. /** Legacy and OFDM TX rate stats */
  6335. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6336. /** SU TxBF TX BW stats */
  6337. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6338. /** Implicit BF TX BW stats */
  6339. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6340. /** Open loop TX BW stats */
  6341. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6342. /** Txbf flag reason stats */
  6343. A_UINT32 txbf_flag_set_mu_mode;
  6344. A_UINT32 txbf_flag_set_final_status;
  6345. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6346. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6347. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6348. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6349. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6350. A_UINT32 txbf_flag_not_set_final_status;
  6351. } htt_tx_pdev_txbf_rate_stats_tlv;
  6352. typedef enum {
  6353. HTT_STATS_RC_MODE_DLSU = 0,
  6354. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6355. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6356. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6357. HTT_STATS_RC_MODE_ULOFDMA = 4,
  6358. } htt_stats_rc_mode;
  6359. typedef struct {
  6360. A_UINT32 ppdus_tried;
  6361. A_UINT32 ppdus_ack_failed;
  6362. A_UINT32 mpdus_tried;
  6363. A_UINT32 mpdus_failed;
  6364. } htt_tx_rate_stats_t;
  6365. typedef enum {
  6366. HTT_RC_MODE_SU_OL,
  6367. HTT_RC_MODE_SU_BF,
  6368. HTT_RC_MODE_MU1_INTF,
  6369. HTT_RC_MODE_MU2_INTF,
  6370. HTT_Rc_MODE_MU3_INTF,
  6371. HTT_RC_MODE_MU4_INTF,
  6372. HTT_RC_MODE_MU5_INTF,
  6373. HTT_RC_MODE_MU6_INTF,
  6374. HTT_RC_MODE_MU7_INTF,
  6375. HTT_RC_MODE_2D_COUNT,
  6376. } HTT_RC_MODE;
  6377. typedef enum {
  6378. HTT_STATS_RU_TYPE_INVALID = 0,
  6379. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6380. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6381. } htt_stats_ru_type;
  6382. typedef struct {
  6383. htt_tlv_hdr_t tlv_hdr;
  6384. /** HTT_STATS_RC_MODE_XX */
  6385. A_UINT32 rc_mode;
  6386. A_UINT32 last_probed_mcs;
  6387. A_UINT32 last_probed_nss;
  6388. A_UINT32 last_probed_bw;
  6389. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6390. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6391. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6392. /** 320MHz extension for PER */
  6393. htt_tx_rate_stats_t per_bw320;
  6394. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6395. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6396. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6397. } htt_tx_rate_stats_per_tlv;
  6398. /* NOTE:
  6399. * This structure is for documentation, and cannot be safely used directly.
  6400. * Instead, use the constituent TLV structures to fill/parse.
  6401. */
  6402. typedef struct {
  6403. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6404. } htt_pdev_txbf_rate_stats_t;
  6405. typedef struct {
  6406. htt_tx_rate_stats_per_tlv per_stats;
  6407. } htt_tx_pdev_per_stats_t;
  6408. typedef enum {
  6409. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6410. HTT_ULTRIG_PSPOLL_TRIGGER,
  6411. HTT_ULTRIG_UAPSD_TRIGGER,
  6412. HTT_ULTRIG_11AX_TRIGGER,
  6413. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6414. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6415. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6416. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6417. typedef enum {
  6418. HTT_11AX_TRIGGER_BASIC_E = 0,
  6419. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6420. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6421. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6422. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6423. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6424. HTT_11AX_TRIGGER_BQRP_E = 6,
  6425. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6426. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6427. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6428. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6429. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6430. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6431. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6432. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6433. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6434. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6435. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6436. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6437. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6438. /* Actual resp type sent by STA for trigger
  6439. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6440. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6441. /* Counter for MCS 0-13 */
  6442. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6443. /* Counters BW 20,40,80,160,320 */
  6444. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6445. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6446. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6447. * TLV_TAGS:
  6448. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6449. */
  6450. typedef struct {
  6451. htt_tlv_hdr_t tlv_hdr;
  6452. A_UINT32 pdev_id;
  6453. /**
  6454. * Trigger Type reported by HWSCH on RX reception
  6455. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6456. */
  6457. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6458. /**
  6459. * 11AX Trigger Type on RX reception
  6460. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6461. */
  6462. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6463. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6464. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6465. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6466. /**
  6467. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6468. * Super set of num_data_ppdu_responded_per_hwq,
  6469. * num_null_delimiters_responded_per_hwq
  6470. */
  6471. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6472. /**
  6473. * Time interval between current time ms and last successful trigger RX
  6474. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6475. */
  6476. A_UINT32 last_trig_rx_time_delta_ms;
  6477. /**
  6478. * Rate Statistics for UL OFDMA
  6479. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6480. */
  6481. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6482. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6483. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6484. A_UINT32 ul_ofdma_tx_ldpc;
  6485. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6486. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6487. A_UINT32 trig_based_ppdu_tx;
  6488. A_UINT32 rbo_based_ppdu_tx;
  6489. /** Switch MU EDCA to SU EDCA Count */
  6490. A_UINT32 mu_edca_to_su_edca_switch_count;
  6491. /** Num MU EDCA applied Count */
  6492. A_UINT32 num_mu_edca_param_apply_count;
  6493. /**
  6494. * Current MU EDCA Parameters for WMM ACs
  6495. * Mode - 0 - SU EDCA, 1- MU EDCA
  6496. */
  6497. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6498. /** Contention Window minimum. Range: 1 - 10 */
  6499. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6500. /** Contention Window maximum. Range: 1 - 10 */
  6501. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6502. /** AIFS value - 0 -255 */
  6503. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6504. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6505. } htt_sta_ul_ofdma_stats_tlv;
  6506. /* NOTE:
  6507. * This structure is for documentation, and cannot be safely used directly.
  6508. * Instead, use the constituent TLV structures to fill/parse.
  6509. */
  6510. typedef struct {
  6511. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6512. } htt_sta_11ax_ul_stats_t;
  6513. typedef struct {
  6514. htt_tlv_hdr_t tlv_hdr;
  6515. /** No of Fine Timing Measurement frames transmitted successfully */
  6516. A_UINT32 tx_ftm_suc;
  6517. /**
  6518. * No of Fine Timing Measurement frames transmitted successfully
  6519. * after retry
  6520. */
  6521. A_UINT32 tx_ftm_suc_retry;
  6522. /** No of Fine Timing Measurement frames not transmitted successfully */
  6523. A_UINT32 tx_ftm_fail;
  6524. /**
  6525. * No of Fine Timing Measurement Request frames received,
  6526. * including initial, non-initial, and duplicates
  6527. */
  6528. A_UINT32 rx_ftmr_cnt;
  6529. /**
  6530. * No of duplicate Fine Timing Measurement Request frames received,
  6531. * including both initial and non-initial
  6532. */
  6533. A_UINT32 rx_ftmr_dup_cnt;
  6534. /** No of initial Fine Timing Measurement Request frames received */
  6535. A_UINT32 rx_iftmr_cnt;
  6536. /**
  6537. * No of duplicate initial Fine Timing Measurement Request frames received
  6538. */
  6539. A_UINT32 rx_iftmr_dup_cnt;
  6540. /** No of responder sessions rejected when initiator was active */
  6541. A_UINT32 initiator_active_responder_rejected_cnt;
  6542. /** Responder terminate count */
  6543. A_UINT32 responder_terminate_cnt;
  6544. A_UINT32 vdev_id;
  6545. } htt_vdev_rtt_resp_stats_tlv;
  6546. typedef struct {
  6547. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6548. } htt_vdev_rtt_resp_stats_t;
  6549. typedef struct {
  6550. htt_tlv_hdr_t tlv_hdr;
  6551. A_UINT32 vdev_id;
  6552. /**
  6553. * No of Fine Timing Measurement request frames transmitted successfully
  6554. */
  6555. A_UINT32 tx_ftmr_cnt;
  6556. /**
  6557. * No of Fine Timing Measurement request frames not transmitted successfully
  6558. */
  6559. A_UINT32 tx_ftmr_fail;
  6560. /**
  6561. * No of Fine Timing Measurement request frames transmitted successfully
  6562. * after retry
  6563. */
  6564. A_UINT32 tx_ftmr_suc_retry;
  6565. /**
  6566. * No of Fine Timing Measurement frames received, including initial,
  6567. * non-initial, and duplicates
  6568. */
  6569. A_UINT32 rx_ftm_cnt;
  6570. /** Initiator Terminate count */
  6571. A_UINT32 initiator_terminate_cnt;
  6572. /** Debug count to check the Measurement request from host */
  6573. A_UINT32 tx_meas_req_count;
  6574. } htt_vdev_rtt_init_stats_tlv;
  6575. typedef struct {
  6576. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6577. } htt_vdev_rtt_init_stats_t;
  6578. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6579. * TLV_TAGS:
  6580. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6581. */
  6582. /* NOTE:
  6583. * This structure is for documentation, and cannot be safely used directly.
  6584. * Instead, use the constituent TLV structures to fill/parse.
  6585. */
  6586. typedef struct {
  6587. htt_tlv_hdr_t tlv_hdr;
  6588. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6589. A_UINT32 pktlog_lite_drop_cnt;
  6590. /** No of pktlog payloads that were dropped in TQM path */
  6591. A_UINT32 pktlog_tqm_drop_cnt;
  6592. /** No of pktlog ppdu stats payloads that were dropped */
  6593. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6594. /** No of pktlog ppdu ctrl payloads that were dropped */
  6595. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6596. /** No of pktlog sw events payloads that were dropped */
  6597. A_UINT32 pktlog_sw_events_drop_cnt;
  6598. } htt_pktlog_and_htt_ring_stats_tlv;
  6599. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6600. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6601. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6602. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6603. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6604. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6605. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6606. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6607. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6608. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6609. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6610. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6611. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6612. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6613. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6614. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6615. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6616. do { \
  6617. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6618. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6619. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6620. } while (0)
  6621. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6622. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6623. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6624. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6625. do { \
  6626. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6627. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6628. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6629. } while (0)
  6630. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6631. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6632. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6633. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6634. do { \
  6635. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6636. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6637. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6638. } while (0)
  6639. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6640. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6641. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6642. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6643. do { \
  6644. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6645. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6646. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6647. } while (0)
  6648. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6649. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6650. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6651. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6652. do { \
  6653. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6654. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6655. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6656. } while (0)
  6657. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6658. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6659. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6660. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6661. do { \
  6662. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6663. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6664. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6665. } while (0)
  6666. enum {
  6667. HTT_STATS_PAGE_LOCKED = 0,
  6668. HTT_STATS_PAGE_UNLOCKED = 1,
  6669. HTT_STATS_NUM_PAGE_LOCK_STATES
  6670. };
  6671. /* dlPagerStats structure
  6672. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6673. typedef struct{
  6674. /** msg_dword_1 bitfields:
  6675. * async_lock : 8,
  6676. * sync_lock : 8,
  6677. * reserved : 16;
  6678. */
  6679. A_UINT32 msg_dword_1;
  6680. /** mst_dword_2 bitfields:
  6681. * total_locked_pages : 16,
  6682. * total_free_pages : 16;
  6683. */
  6684. A_UINT32 msg_dword_2;
  6685. /** msg_dword_3 bitfields:
  6686. * last_locked_page_idx : 16,
  6687. * last_unlocked_page_idx : 16;
  6688. */
  6689. A_UINT32 msg_dword_3;
  6690. struct {
  6691. A_UINT32 page_num;
  6692. A_UINT32 num_of_pages;
  6693. /** timestamp is in microsecond units, from SoC timer clock */
  6694. A_UINT32 timestamp_lsbs;
  6695. A_UINT32 timestamp_msbs;
  6696. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6697. } htt_dl_pager_stats_tlv;
  6698. /* NOTE:
  6699. * This structure is for documentation, and cannot be safely used directly.
  6700. * Instead, use the constituent TLV structures to fill/parse.
  6701. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6702. * TLV_TAGS:
  6703. * - HTT_STATS_DLPAGER_STATS_TAG
  6704. */
  6705. typedef struct {
  6706. htt_tlv_hdr_t tlv_hdr;
  6707. htt_dl_pager_stats_tlv dl_pager_stats;
  6708. } htt_dlpager_stats_t;
  6709. /*======= PHY STATS ====================*/
  6710. /*
  6711. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6712. * TLV_TAGS:
  6713. * - HTT_STATS_PHY_COUNTERS_TAG
  6714. * - HTT_STATS_PHY_STATS_TAG
  6715. */
  6716. #define HTT_MAX_RX_PKT_CNT 8
  6717. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6718. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6719. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6720. #define HTT_MAX_RX_PKT_CNT_EXT 4
  6721. #define HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT 4
  6722. #define HTT_MAX_RX_PKT_MU_CNT 14
  6723. #define HTT_MAX_TX_PKT_CNT 10
  6724. #define HTT_MAX_PHY_TX_ABORT_CNT 10
  6725. typedef enum {
  6726. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6727. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6728. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6729. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6730. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6731. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6732. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6733. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6734. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6735. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6736. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6737. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6738. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6739. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6740. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6741. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6742. } HTT_STATS_CHANNEL_FLAGS;
  6743. typedef enum {
  6744. HTT_STATS_RF_MODE_MIN = 0,
  6745. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6746. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6747. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6748. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6749. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6750. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6751. HTT_STATS_RF_MODE_INVALID = 0xff,
  6752. } HTT_STATS_RF_MODE;
  6753. typedef enum {
  6754. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6755. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6756. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6757. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6758. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6759. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6760. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6761. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6762. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6763. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6764. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6765. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6766. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6767. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6768. /* 0x00004000, 0x00008000 reserved */
  6769. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6770. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6771. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6772. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6773. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6774. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6775. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6776. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6777. } HTT_STATS_RESET_CAUSE;
  6778. typedef enum {
  6779. HTT_CHANNEL_RATE_FULL,
  6780. HTT_CHANNEL_RATE_HALF,
  6781. HTT_CHANNEL_RATE_QUARTER,
  6782. HTT_CHANNEL_RATE_COUNT
  6783. } HTT_CHANNEL_RATE;
  6784. typedef enum {
  6785. HTT_PHY_BW_IDX_20MHz = 0,
  6786. HTT_PHY_BW_IDX_40MHz = 1,
  6787. HTT_PHY_BW_IDX_80MHz = 2,
  6788. HTT_PHY_BW_IDX_80Plus80 = 3,
  6789. HTT_PHY_BW_IDX_160MHz = 4,
  6790. HTT_PHY_BW_IDX_10MHz = 5,
  6791. HTT_PHY_BW_IDX_5MHz = 6,
  6792. HTT_PHY_BW_IDX_165MHz = 7,
  6793. } HTT_PHY_BW_IDX;
  6794. typedef enum {
  6795. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6796. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6797. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6798. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6799. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6800. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6801. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6802. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6803. } HTT_WHAL_CONFIG;
  6804. typedef struct {
  6805. htt_tlv_hdr_t tlv_hdr;
  6806. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6807. A_UINT32 rx_ofdma_timing_err_cnt;
  6808. /** rx_cck_fail_cnt:
  6809. * number of cck error counts due to rx reception failure because of
  6810. * timing error in cck
  6811. */
  6812. A_UINT32 rx_cck_fail_cnt;
  6813. /** number of times tx abort initiated by mac */
  6814. A_UINT32 mactx_abort_cnt;
  6815. /** number of times rx abort initiated by mac */
  6816. A_UINT32 macrx_abort_cnt;
  6817. /** number of times tx abort initiated by phy */
  6818. A_UINT32 phytx_abort_cnt;
  6819. /** number of times rx abort initiated by phy */
  6820. A_UINT32 phyrx_abort_cnt;
  6821. /** number of rx deferred count initiated by phy */
  6822. A_UINT32 phyrx_defer_abort_cnt;
  6823. /** number of sizing events generated at LSTF */
  6824. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6825. /** number of sizing events generated at non-legacy LTF */
  6826. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6827. /** rx_pkt_cnt -
  6828. * Received EOP (end-of-packet) count per packet type;
  6829. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6830. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6831. */
  6832. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6833. /** rx_pkt_crc_pass_cnt -
  6834. * Received EOP (end-of-packet) count per packet type;
  6835. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6836. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6837. */
  6838. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6839. /** per_blk_err_cnt -
  6840. * Error count per error source;
  6841. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6842. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6843. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6844. * [13-19]=RSVD
  6845. */
  6846. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6847. /** rx_ota_err_cnt -
  6848. * RXTD OTA (over-the-air) error count per error reason;
  6849. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6850. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6851. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6852. * [8] = coarse timing timeout error
  6853. * [9-13]=RSVD
  6854. */
  6855. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6856. /** rx_pkt_cnt_ext -
  6857. * Received EOP (end-of-packet) count per packet type for BE;
  6858. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6859. */
  6860. A_UINT32 rx_pkt_cnt_ext[HTT_MAX_RX_PKT_CNT_EXT];
  6861. /** rx_pkt_crc_pass_cnt_ext -
  6862. * Received EOP (end-of-packet) count per packet type for BE;
  6863. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6864. */
  6865. A_UINT32 rx_pkt_crc_pass_cnt_ext[HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT];
  6866. /** rx_pkt_mu_cnt -
  6867. * RX MU MIMO+OFDMA packet count per packet type for BE;
  6868. * [0] = 11ax OFDMA; [1] = 11ax OFDMA+MUMIMO; [2] = 11be OFDMA;
  6869. * [3] = 11be OFDMA+MUMIMO; [4] = 11ax MIMO; [5] = 11be MIMO;
  6870. * [6] = 11ax OFDMA; [7] = 11ax OFDMA+MUMIMO; [8] = 11be OFDMA;
  6871. * [9] = 11be OFDMA+MUMIMO; [10] = 11ax MIMO; [11] = 11be MIMO;
  6872. * [12-13]=RSVD
  6873. */
  6874. A_UINT32 rx_pkt_mu_cnt[HTT_MAX_RX_PKT_MU_CNT];
  6875. /** tx_pkt_cnt -
  6876. * num of transfered packet count per packet type;
  6877. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF;
  6878. * [6]= EHT; [7] = WUR; [8] = AZ; [9]=RSVD; [6-8] = Applicable only for BE
  6879. */
  6880. A_UINT32 tx_pkt_cnt[HTT_MAX_TX_PKT_CNT];
  6881. /** phy_tx_abort_cnt -
  6882. * phy tx abort after each tlv;
  6883. * [0] = PRE-PHY desc tlv; [1] = PHY desc tlv; [2] = LSIGA tlv;
  6884. * [3] = LSIGB tlv; [4] = Per User tlv; [5] = HESIGB tlv;
  6885. * [6] = Service tlv; [7] = Tx Packet End tlv; [8-9]=RSVD;
  6886. */
  6887. A_UINT32 phy_tx_abort_cnt[HTT_MAX_PHY_TX_ABORT_CNT];
  6888. } htt_phy_counters_tlv;
  6889. typedef struct {
  6890. htt_tlv_hdr_t tlv_hdr;
  6891. /** per chain hw noise floor values in dBm */
  6892. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6893. /** number of false radars detected */
  6894. A_UINT32 false_radar_cnt;
  6895. /** number of channel switches happened due to radar detection */
  6896. A_UINT32 radar_cs_cnt;
  6897. /** ani_level -
  6898. * ANI level (noise interference) corresponds to the channel
  6899. * the desense levels range from -5 to 15 in dB units,
  6900. * higher values indicating more noise interference.
  6901. */
  6902. A_INT32 ani_level;
  6903. /** running time in minutes since FW boot */
  6904. A_UINT32 fw_run_time;
  6905. /** per chain runtime noise floor values in dBm */
  6906. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6907. } htt_phy_stats_tlv;
  6908. typedef struct {
  6909. htt_tlv_hdr_t tlv_hdr;
  6910. /** current pdev_id */
  6911. A_UINT32 pdev_id;
  6912. /** current channel information */
  6913. A_UINT32 chan_mhz;
  6914. /** center_freq1, center_freq2 in mhz */
  6915. A_UINT32 chan_band_center_freq1;
  6916. A_UINT32 chan_band_center_freq2;
  6917. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6918. A_UINT32 chan_phy_mode;
  6919. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6920. A_UINT32 chan_flags;
  6921. /** channel Num updated to virtual phybase */
  6922. A_UINT32 chan_num;
  6923. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6924. A_UINT32 reset_cause;
  6925. /** Cause for the previous phy reset */
  6926. A_UINT32 prev_reset_cause;
  6927. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6928. A_UINT32 phy_warm_reset_src;
  6929. /** rxGain Table selection mode - register settings
  6930. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6931. */
  6932. A_UINT32 rx_gain_tbl_mode;
  6933. /** current xbar value - perchain analog to digital idx mapping */
  6934. A_UINT32 xbar_val;
  6935. /** Flag to indicate forced calibration */
  6936. A_UINT32 force_calibration;
  6937. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6938. A_UINT32 phyrf_mode;
  6939. /* PDL phyInput stats */
  6940. /** homechannel flag
  6941. * 1- Homechan, 0 - scan channel
  6942. */
  6943. A_UINT32 phy_homechan;
  6944. /** Tx and Rx chainmask */
  6945. A_UINT32 phy_tx_ch_mask;
  6946. A_UINT32 phy_rx_ch_mask;
  6947. /** INI masks - to decide the INI registers to be loaded on a reset */
  6948. A_UINT32 phybb_ini_mask;
  6949. A_UINT32 phyrf_ini_mask;
  6950. /** DFS,ADFS/Spectral scan enable masks */
  6951. A_UINT32 phy_dfs_en_mask;
  6952. A_UINT32 phy_sscan_en_mask;
  6953. A_UINT32 phy_synth_sel_mask;
  6954. A_UINT32 phy_adfs_freq;
  6955. /** CCK FIR settings
  6956. * register settings - filter coefficients for Iqs conversion
  6957. * [31:24] = FIR_COEFF_3_0
  6958. * [23:16] = FIR_COEFF_2_0
  6959. * [15:8] = FIR_COEFF_1_0
  6960. * [7:0] = FIR_COEFF_0_0
  6961. */
  6962. A_UINT32 cck_fir_settings;
  6963. /** dynamic primary channel index
  6964. * primary 20MHz channel index on the current channel BW
  6965. */
  6966. A_UINT32 phy_dyn_pri_chan;
  6967. /**
  6968. * Current CCA detection threshold
  6969. * dB above noisefloor req for CCA
  6970. * Register settings for all subbands
  6971. */
  6972. A_UINT32 cca_thresh;
  6973. /**
  6974. * status for dynamic CCA adjustment
  6975. * 0-disabled, 1-enabled
  6976. */
  6977. A_UINT32 dyn_cca_status;
  6978. /** RXDEAF Register value
  6979. * rxdesense_thresh_sw - VREG Register
  6980. * rxdesense_thresh_hw - PHY Register
  6981. */
  6982. A_UINT32 rxdesense_thresh_sw;
  6983. A_UINT32 rxdesense_thresh_hw;
  6984. /** Current PHY Bandwidth -
  6985. * values are specified by the HTT_PHY_BW_IDX enum type
  6986. */
  6987. A_UINT32 phy_bw_code;
  6988. /** Current channel operating rate -
  6989. * values are specified by the HTT_CHANNEL_RATE enum type
  6990. */
  6991. A_UINT32 phy_rate_mode;
  6992. /** current channel operating band
  6993. * 0 - 5G; 1 - 2G; 2 -6G
  6994. */
  6995. A_UINT32 phy_band_code;
  6996. /** microcode processor virtual phy base address -
  6997. * provided only for debug
  6998. */
  6999. A_UINT32 phy_vreg_base;
  7000. /** microcode processor virtual phy base ext address -
  7001. * provided only for debug
  7002. */
  7003. A_UINT32 phy_vreg_base_ext;
  7004. /** HW LUT table configuration for home/scan channel -
  7005. * provided only for debug
  7006. */
  7007. A_UINT32 cur_table_index;
  7008. /** SW configuration flag for PHY reset and Calibrations -
  7009. * values are specified by the HTT_WHAL_CONFIG enum type
  7010. */
  7011. A_UINT32 whal_config_flag;
  7012. } htt_phy_reset_stats_tlv;
  7013. typedef struct {
  7014. htt_tlv_hdr_t tlv_hdr;
  7015. /** current pdev_id */
  7016. A_UINT32 pdev_id;
  7017. /** ucode PHYOFF pass/failure count */
  7018. A_UINT32 cf_active_low_fail_cnt;
  7019. A_UINT32 cf_active_low_pass_cnt;
  7020. /** PHYOFF count attempted through ucode VREG */
  7021. A_UINT32 phy_off_through_vreg_cnt;
  7022. /** Force calibration count */
  7023. A_UINT32 force_calibration_cnt;
  7024. /** phyoff count during rfmode switch */
  7025. A_UINT32 rf_mode_switch_phy_off_cnt;
  7026. /** Temperature based recalibration count */
  7027. A_UINT32 temperature_recal_cnt;
  7028. } htt_phy_reset_counters_tlv;
  7029. /* Considering 320 MHz maximum 16 power levels */
  7030. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  7031. typedef struct {
  7032. htt_tlv_hdr_t tlv_hdr;
  7033. /** current pdev_id */
  7034. A_UINT32 pdev_id;
  7035. /** Tranmsit power control scaling related configurations */
  7036. A_UINT32 tx_power_scale;
  7037. A_UINT32 tx_power_scale_db;
  7038. /** Minimum negative tx power supported by the target */
  7039. A_INT32 min_negative_tx_power;
  7040. /** current configured CTL domain */
  7041. A_UINT32 reg_ctl_domain;
  7042. /** Regulatory power information for the current channel */
  7043. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  7044. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  7045. /** channel max regulatory power in 0.5dB */
  7046. A_UINT32 twice_max_rd_power;
  7047. /** current channel and home channel's maximum possible tx power */
  7048. A_INT32 max_tx_power;
  7049. A_INT32 home_max_tx_power;
  7050. /** channel's Power Spectral Density */
  7051. A_UINT32 psd_power;
  7052. /** channel's EIRP power */
  7053. A_UINT32 eirp_power;
  7054. /** 6G channel power mode
  7055. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  7056. */
  7057. A_UINT32 power_type_6ghz;
  7058. /** sub-band channels and corresponding Tx-power */
  7059. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  7060. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  7061. } htt_phy_tpc_stats_tlv;
  7062. /* NOTE:
  7063. * This structure is for documentation, and cannot be safely used directly.
  7064. * Instead, use the constituent TLV structures to fill/parse.
  7065. */
  7066. typedef struct {
  7067. htt_phy_counters_tlv phy_counters;
  7068. htt_phy_stats_tlv phy_stats;
  7069. htt_phy_reset_counters_tlv phy_reset_counters;
  7070. htt_phy_reset_stats_tlv phy_reset_stats;
  7071. htt_phy_tpc_stats_tlv phy_tpc_stats;
  7072. } htt_phy_counters_and_phy_stats_t;
  7073. /* NOTE:
  7074. * This structure is for documentation, and cannot be safely used directly.
  7075. * Instead, use the constituent TLV structures to fill/parse.
  7076. */
  7077. typedef struct {
  7078. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  7079. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  7080. } htt_vdevs_txrx_stats_t;
  7081. typedef struct {
  7082. A_UINT32
  7083. success: 16,
  7084. fail: 16;
  7085. } htt_stats_strm_gen_mpdus_cntr_t;
  7086. typedef struct {
  7087. /* MSDU queue identification */
  7088. A_UINT32
  7089. peer_id: 16,
  7090. tid: 4, /* only TIDs 0-7 actually expected to be used */
  7091. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  7092. reserved: 8;
  7093. } htt_stats_strm_msdu_queue_id;
  7094. typedef struct {
  7095. htt_tlv_hdr_t tlv_hdr;
  7096. htt_stats_strm_msdu_queue_id queue_id;
  7097. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  7098. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  7099. } htt_stats_strm_gen_mpdus_tlv_t;
  7100. typedef struct {
  7101. htt_tlv_hdr_t tlv_hdr;
  7102. htt_stats_strm_msdu_queue_id queue_id;
  7103. struct {
  7104. A_UINT32
  7105. timestamp_prior_ms: 16,
  7106. timestamp_now_ms: 16;
  7107. A_UINT32
  7108. interval_spec_ms: 16,
  7109. margin_ms: 16;
  7110. } svc_interval;
  7111. struct {
  7112. A_UINT32
  7113. /* consumed_bytes_orig:
  7114. * Raw count (actually estimate) of how many bytes were removed
  7115. * from the MSDU queue by the GEN_MPDUS operation.
  7116. */
  7117. consumed_bytes_orig: 16,
  7118. /* consumed_bytes_final:
  7119. * Adjusted count of removed bytes that incorporates normalizing
  7120. * by the actual service interval compared to the expected
  7121. * service interval.
  7122. * This allows the burst size computation to be independent of
  7123. * whether the target is doing GEN_MPDUS at only the service
  7124. * interval, or substantially more often than the service
  7125. * interval.
  7126. * consumed_bytes_final = consumed_bytes_orig /
  7127. * (svc_interval / ref_svc_interval)
  7128. */
  7129. consumed_bytes_final: 16;
  7130. A_UINT32
  7131. remaining_bytes: 16,
  7132. reserved: 16;
  7133. A_UINT32
  7134. burst_size_spec: 16,
  7135. margin_bytes: 16;
  7136. } burst_size;
  7137. } htt_stats_strm_gen_mpdus_details_tlv_t;
  7138. typedef struct {
  7139. htt_tlv_hdr_t tlv_hdr;
  7140. A_UINT32 reset_count;
  7141. /** lower portion (bits 31:0) of reset time, in milliseconds */
  7142. A_UINT32 reset_time_lo_ms;
  7143. /** upper portion (bits 63:32) of reset time, in milliseconds */
  7144. A_UINT32 reset_time_hi_ms;
  7145. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  7146. A_UINT32 disengage_time_lo_ms;
  7147. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  7148. A_UINT32 disengage_time_hi_ms;
  7149. /** lower portion (bits 31:0) of engage time, in milliseconds */
  7150. A_UINT32 engage_time_lo_ms;
  7151. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7152. A_UINT32 engage_time_hi_ms;
  7153. A_UINT32 disengage_count;
  7154. A_UINT32 engage_count;
  7155. A_UINT32 drain_dest_ring_mask;
  7156. } htt_dmac_reset_stats_tlv;
  7157. /* Support up to 640 MHz mode for future expansion */
  7158. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7159. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7160. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7161. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7162. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7163. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7164. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7165. do { \
  7166. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7167. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7168. } while (0)
  7169. /*
  7170. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7171. */
  7172. typedef struct {
  7173. htt_tlv_hdr_t tlv_hdr;
  7174. /**
  7175. * BIT [ 7 : 0] :- mac_id
  7176. * BIT [31 : 8] :- reserved
  7177. */
  7178. union {
  7179. struct {
  7180. A_UINT32 mac_id: 8,
  7181. reserved: 24;
  7182. };
  7183. A_UINT32 mac_id__word;
  7184. };
  7185. /*
  7186. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7187. */
  7188. A_UINT32 direction;
  7189. /*
  7190. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7191. *
  7192. * Note that for although OFDM rates don't technically support
  7193. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7194. * utilized for OFDM legacy duplicate packets, which are also used during
  7195. * puncturing sequences.
  7196. */
  7197. A_UINT32 preamble;
  7198. /*
  7199. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7200. */
  7201. A_UINT32 ppdu_type;
  7202. /*
  7203. * Indicates the number of valid elements in the
  7204. * "num_subbands_used_cnt" array, and must be <=
  7205. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7206. *
  7207. * Also indicates how many bits in the last_used_pattern_mask may be
  7208. * non-zero.
  7209. */
  7210. A_UINT32 subband_count;
  7211. /*
  7212. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7213. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7214. *
  7215. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7216. */
  7217. A_UINT32 last_used_pattern_mask;
  7218. /*
  7219. * Number of array elements with valid values is equal to "subband_count".
  7220. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7221. * remaining elements will be implicitly set to 0x0.
  7222. *
  7223. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7224. * and the counter value at that index is the number of times that subband
  7225. * count was used.
  7226. *
  7227. * The count is incremented once for each OTA PPDU transmitted / received.
  7228. */
  7229. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7230. } htt_pdev_puncture_stats_tlv;
  7231. enum {
  7232. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7233. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7234. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7235. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7236. HTT_STATS_MAX_PROF_CAL = 4,
  7237. };
  7238. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7239. typedef struct {
  7240. htt_tlv_hdr_t tlv_hdr;
  7241. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7242. /** To verify whether prof cal is enabled or not */
  7243. A_UINT32 enable;
  7244. /** current pdev_id */
  7245. A_UINT32 pdev_id;
  7246. /** The cnt is incremented when each time the calindex takes place */
  7247. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7248. /** Minimum time taken to complete the calibration - in us */
  7249. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7250. /** Maximum time taken to complete the calibration -in us */
  7251. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7252. /** Time taken by the cal for its final time execution - in us */
  7253. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7254. /** Total time taken - in us */
  7255. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7256. /** hist_intvl - by default will be set to 2000 us */
  7257. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7258. /**
  7259. * If last is less than hist_intvl, then hist[0]++,
  7260. * If last is less than hist_intvl << 1, then hist[1]++,
  7261. * otherwise hist[2]++.
  7262. */
  7263. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7264. /** Pf_last will log the current no of page faults */
  7265. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7266. /** Sum of all page faults happened */
  7267. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7268. /** If pf_last > pf_max then pf_max = pf_last */
  7269. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7270. /**
  7271. * For each cal profile, only certain no of cal indices were invoked,
  7272. * this member will store what all the indices got invoked per each
  7273. * cal profile
  7274. */
  7275. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7276. /** No of indices invoked per each cal profile */
  7277. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7278. } htt_latency_prof_cal_stats_tlv;
  7279. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7280. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7281. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7282. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7283. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7284. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7285. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7286. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7287. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7288. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7289. do { \
  7290. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7291. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7292. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7293. } while (0)
  7294. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7295. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7296. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7297. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7298. do { \
  7299. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7300. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7301. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7302. } while (0)
  7303. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7304. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7305. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7306. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7309. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7310. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7311. } while (0)
  7312. typedef struct {
  7313. htt_tlv_hdr_t tlv_hdr;
  7314. union {
  7315. struct {
  7316. A_UINT32 peer_assoc_ipc_recvd : 6,
  7317. sched_peer_delete_recvd : 6,
  7318. mld_ast_index : 16,
  7319. reserved : 4;
  7320. };
  7321. A_UINT32 msg_dword_1;
  7322. };
  7323. } htt_ml_peer_ext_details_tlv;
  7324. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7325. #define HTT_ML_LINK_INFO_VALID_S 0
  7326. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7327. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7328. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7329. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7330. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7331. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7332. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7333. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7334. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7335. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7336. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7337. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7338. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7339. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7340. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7341. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7342. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7343. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7344. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7345. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7346. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7347. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7348. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7349. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7350. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7351. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7352. HTT_ML_LINK_INFO_VALID_S)
  7353. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7354. do { \
  7355. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7356. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7357. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7358. } while (0)
  7359. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7360. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7361. HTT_ML_LINK_INFO_ACTIVE_S)
  7362. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7363. do { \
  7364. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7365. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7366. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7367. } while (0)
  7368. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7369. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7370. HTT_ML_LINK_INFO_PRIMARY_S)
  7371. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7372. do { \
  7373. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7374. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7375. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7376. } while (0)
  7377. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7378. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7379. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7380. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7381. do { \
  7382. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7383. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7384. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7385. } while (0)
  7386. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7387. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7388. HTT_ML_LINK_INFO_CHIP_ID_S)
  7389. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7390. do { \
  7391. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7392. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7393. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7394. } while (0)
  7395. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7396. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7397. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7398. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7399. do { \
  7400. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7401. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7402. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7403. } while (0)
  7404. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7405. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7406. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7407. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7408. do { \
  7409. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7410. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7411. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7412. } while (0)
  7413. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7414. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7415. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7416. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7417. do { \
  7418. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7419. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7420. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7421. } while (0)
  7422. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7423. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7424. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7425. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7426. do { \
  7427. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7428. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7429. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7430. } while (0)
  7431. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7432. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7433. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7434. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7435. do { \
  7436. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7437. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7438. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7439. } while (0)
  7440. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7441. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7442. HTT_ML_LINK_INFO_INITIALIZED_S)
  7443. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7444. do { \
  7445. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7446. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7447. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7448. } while (0)
  7449. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7450. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7451. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7452. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7453. do { \
  7454. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7455. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7456. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7457. } while (0)
  7458. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7459. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7460. HTT_ML_LINK_INFO_VDEV_ID_S)
  7461. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7462. do { \
  7463. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7464. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7465. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7466. } while (0)
  7467. typedef struct {
  7468. htt_tlv_hdr_t tlv_hdr;
  7469. union {
  7470. struct {
  7471. A_UINT32 valid : 1,
  7472. active : 1,
  7473. primary : 1,
  7474. assoc_link : 1,
  7475. chip_id : 3,
  7476. ieee_link_id : 8,
  7477. hw_link_id : 3,
  7478. logical_link_id : 2,
  7479. master_link : 1,
  7480. anchor_link : 1,
  7481. initialized : 1,
  7482. reserved : 9;
  7483. };
  7484. A_UINT32 msg_dword_1;
  7485. };
  7486. union {
  7487. struct {
  7488. A_UINT32 sw_peer_id : 16,
  7489. vdev_id : 8,
  7490. reserved1 : 8;
  7491. };
  7492. A_UINT32 msg_dword_2;
  7493. };
  7494. A_UINT32 primary_tid_mask;
  7495. } htt_ml_link_info_tlv;
  7496. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7497. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7498. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7499. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7500. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7501. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7502. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7503. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7504. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7505. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7506. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7507. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7508. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7509. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7510. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7511. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7512. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7513. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7514. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7515. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7516. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7517. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7518. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7519. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7520. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7521. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7522. do { \
  7523. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7524. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7525. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7526. } while (0)
  7527. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7528. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7529. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7530. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7531. do { \
  7532. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7533. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7534. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7535. } while (0)
  7536. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7537. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7538. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7539. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7540. do { \
  7541. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7542. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7543. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7544. } while (0)
  7545. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7546. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7547. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7548. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7549. do { \
  7550. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7551. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7552. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7553. } while (0)
  7554. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7555. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7556. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7557. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7558. do { \
  7559. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7560. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7561. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7562. } while (0)
  7563. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7564. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7565. HTT_ML_PEER_DETAILS_NON_STR_S)
  7566. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7567. do { \
  7568. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7569. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7570. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7571. } while (0)
  7572. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7573. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7574. HTT_ML_PEER_DETAILS_EMLSR_S)
  7575. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7576. do { \
  7577. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7578. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7579. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7580. } while (0)
  7581. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7582. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7583. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7584. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7585. do { \
  7586. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7587. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7588. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7589. } while (0)
  7590. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7591. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7592. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7593. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7594. do { \
  7595. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7596. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7597. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7598. } while (0)
  7599. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7600. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7601. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7602. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7603. do { \
  7604. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7605. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7606. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7607. } while (0)
  7608. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7609. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7610. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7611. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7612. do { \
  7613. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7614. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7615. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7616. } while (0)
  7617. typedef struct {
  7618. htt_tlv_hdr_t tlv_hdr;
  7619. htt_mac_addr remote_mld_mac_addr;
  7620. union {
  7621. struct {
  7622. A_UINT32 num_links : 2,
  7623. ml_peer_id : 12,
  7624. primary_link_idx : 3,
  7625. primary_chip_id : 2,
  7626. link_init_count : 3,
  7627. non_str : 1,
  7628. emlsr : 1,
  7629. is_sta_ko : 1,
  7630. num_local_links : 2,
  7631. allocated : 1,
  7632. reserved : 4;
  7633. };
  7634. A_UINT32 msg_dword_1;
  7635. };
  7636. union {
  7637. struct {
  7638. A_UINT32 participating_chips_bitmap : 8,
  7639. reserved1 : 24;
  7640. };
  7641. A_UINT32 msg_dword_2;
  7642. };
  7643. /*
  7644. * ml_peer_flags is an opaque field that cannot be interpreted by
  7645. * the host; it is only for off-line debug.
  7646. */
  7647. A_UINT32 ml_peer_flags;
  7648. } htt_ml_peer_details_tlv;
  7649. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7650. * TLV_TAGS:
  7651. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7652. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7653. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7654. */
  7655. /* NOTE:
  7656. * This structure is for documentation, and cannot be safely used directly.
  7657. * Instead, use the constituent TLV structures to fill/parse.
  7658. */
  7659. typedef struct _htt_ml_peer_stats {
  7660. htt_ml_peer_details_tlv ml_peer_details;
  7661. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7662. htt_ml_link_info_tlv ml_link_info[];
  7663. } htt_ml_peer_stats_t;
  7664. /*
  7665. * ODD Mandatory Stats are grouped together from all the existing different
  7666. * stats, to form a set of stats that will be used by the ODD application to
  7667. * post the stats to the cloud instead of polling for the individual stats.
  7668. * This is done to avoid non-mandatory stats to be polled as the data will not
  7669. * be required in the recipes derivation.
  7670. * Rather than the host simply printing the ODD stats, the ODD application
  7671. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7672. */
  7673. typedef struct {
  7674. htt_tlv_hdr_t tlv_hdr;
  7675. A_UINT32 hw_queued;
  7676. A_UINT32 hw_reaped;
  7677. A_UINT32 hw_paused;
  7678. A_UINT32 hw_filt;
  7679. A_UINT32 seq_posted;
  7680. A_UINT32 seq_completed;
  7681. A_UINT32 underrun;
  7682. A_UINT32 hw_flush;
  7683. A_UINT32 next_seq_posted_dsr;
  7684. A_UINT32 seq_posted_isr;
  7685. A_UINT32 mpdu_cnt_fcs_ok;
  7686. A_UINT32 mpdu_cnt_fcs_err;
  7687. A_UINT32 msdu_count_tqm;
  7688. A_UINT32 mpdu_count_tqm;
  7689. A_UINT32 mpdus_ack_failed;
  7690. A_UINT32 num_data_ppdus_tried_ota;
  7691. A_UINT32 ppdu_ok;
  7692. A_UINT32 num_total_ppdus_tried_ota;
  7693. A_UINT32 thermal_suspend_cnt;
  7694. A_UINT32 dfs_suspend_cnt;
  7695. A_UINT32 tx_abort_suspend_cnt;
  7696. A_UINT32 suspended_txq_mask;
  7697. A_UINT32 last_suspend_reason;
  7698. A_UINT32 seq_failed_queueing;
  7699. A_UINT32 seq_restarted;
  7700. A_UINT32 seq_txop_repost_stop;
  7701. A_UINT32 next_seq_cancel;
  7702. A_UINT32 seq_min_msdu_repost_stop;
  7703. A_UINT32 total_phy_err_cnt;
  7704. A_UINT32 ppdu_recvd;
  7705. A_UINT32 tcp_msdu_cnt;
  7706. A_UINT32 tcp_ack_msdu_cnt;
  7707. A_UINT32 udp_msdu_cnt;
  7708. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7709. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7710. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7711. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7712. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7713. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7714. A_UINT32 rx_suspend_cnt;
  7715. A_UINT32 rx_suspend_fail_cnt;
  7716. A_UINT32 rx_resume_cnt;
  7717. A_UINT32 rx_resume_fail_cnt;
  7718. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7719. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7720. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7721. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7722. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7723. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7724. A_UINT32 hwq_video_mpdu_tried_cnt;
  7725. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7726. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7727. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7728. A_UINT32 hwq_video_mpdu_queued_cnt;
  7729. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7730. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7731. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7732. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7733. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7734. A_UINT32 pdev_resets;
  7735. A_UINT32 phy_warm_reset;
  7736. A_UINT32 hwsch_reset_count;
  7737. A_UINT32 phy_warm_reset_ucode_trig;
  7738. A_UINT32 mac_cold_reset;
  7739. A_UINT32 mac_warm_reset;
  7740. A_UINT32 mac_warm_reset_restore_cal;
  7741. A_UINT32 phy_warm_reset_m3_ssr;
  7742. A_UINT32 fw_rx_rings_reset;
  7743. A_UINT32 tx_flush;
  7744. A_UINT32 hwsch_dev_reset_war;
  7745. A_UINT32 mac_cold_reset_restore_cal;
  7746. A_UINT32 mac_only_reset;
  7747. A_UINT32 mac_sfm_reset;
  7748. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7749. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7750. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7751. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7752. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7753. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7754. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7755. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7756. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7757. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7758. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7759. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7760. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7761. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7762. A_UINT32 rts_cnt;
  7763. A_UINT32 rts_success;
  7764. } htt_odd_mandatory_pdev_stats_tlv;
  7765. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7766. htt_tlv_hdr_t tlv_hdr;
  7767. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7768. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7769. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7770. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7771. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7772. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7773. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7774. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7775. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7776. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7777. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7778. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7779. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7780. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7781. htt_tlv_hdr_t tlv_hdr;
  7782. A_UINT32 mu_ofdma_seq_posted;
  7783. A_UINT32 ul_mu_ofdma_seq_posted;
  7784. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7785. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7786. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7787. A_UINT32 ofdma_tx_ldpc;
  7788. A_UINT32 ul_ofdma_rx_ldpc;
  7789. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7790. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7791. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7792. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7793. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7794. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7795. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7796. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7797. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7798. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7799. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7800. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7801. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7802. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7803. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7804. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7805. do { \
  7806. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7807. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7808. } while (0)
  7809. typedef struct {
  7810. htt_tlv_hdr_t tlv_hdr;
  7811. /**
  7812. * BIT [ 7 : 0] :- mac_id
  7813. * BIT [31 : 8] :- reserved
  7814. */
  7815. union {
  7816. struct {
  7817. A_UINT32 mac_id: 8,
  7818. reserved: 24;
  7819. };
  7820. A_UINT32 mac_id__word;
  7821. };
  7822. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7823. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7824. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7825. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7826. /** Num of instances where rate based DL OFDMA status = PROBING */
  7827. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7828. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7829. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7830. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7831. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7832. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7833. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7834. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7835. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7836. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7837. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7838. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7839. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7840. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7841. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7842. /** Num of instances where dl ofdma is disabled due to pipelining */
  7843. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7844. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7845. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7846. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7847. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7848. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7849. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7850. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7851. typedef struct {
  7852. htt_tlv_hdr_t tlv_hdr;
  7853. /** mac_id__word:
  7854. * BIT [ 7 : 0] :- mac_id
  7855. * Use the HTT_STATS_CMN_MAC_ID_GET,_SET macros to
  7856. * read/write this bitfield.
  7857. * BIT [31 : 8] :- reserved
  7858. */
  7859. A_UINT32 mac_id__word;
  7860. A_UINT32 basic_trigger_across_bss;
  7861. A_UINT32 basic_trigger_within_bss;
  7862. A_UINT32 bsr_trigger_across_bss;
  7863. A_UINT32 bsr_trigger_within_bss;
  7864. A_UINT32 mu_rts_across_bss;
  7865. A_UINT32 mu_rts_within_bss;
  7866. A_UINT32 ul_mumimo_trigger_across_bss;
  7867. A_UINT32 ul_mumimo_trigger_within_bss;
  7868. } htt_pdev_mbssid_ctrl_frame_stats_tlv;
  7869. typedef struct {
  7870. htt_tlv_hdr_t tlv_hdr;
  7871. /**
  7872. * BIT [ 7 : 0] :- mac_id
  7873. * Use the HTT_STATS_TDMA_MAC_ID_GET macro to extract
  7874. * this bitfield.
  7875. * BIT [31 : 8] :- reserved
  7876. */
  7877. union {
  7878. struct {
  7879. A_UINT32 mac_id: 8,
  7880. reserved: 24;
  7881. };
  7882. A_UINT32 mac_id__word;
  7883. };
  7884. /** Num of Active TDMA schedules */
  7885. A_UINT32 num_tdma_active_schedules;
  7886. /** Num of Reserved TDMA schedules */
  7887. A_UINT32 num_tdma_reserved_schedules;
  7888. /** Num of Restricted TDMA schedules */
  7889. A_UINT32 num_tdma_restricted_schedules;
  7890. /** Num of Unconfigured TDMA schedules */
  7891. A_UINT32 num_tdma_unconfigured_schedules;
  7892. /** Num of TDMA slot switches */
  7893. A_UINT32 num_tdma_slot_switches;
  7894. /** Num of TDMA EDCA switches */
  7895. A_UINT32 num_tdma_edca_switches;
  7896. } htt_pdev_tdma_stats_tlv;
  7897. #define HTT_STATS_TDMA_MAC_ID_M 0x000000ff
  7898. #define HTT_STATS_TDMA_MAC_ID_S 0
  7899. #define HTT_STATS_TDMA_MAC_ID_GET(_var) \
  7900. (((_var) & HTT_STATS_TDMA_MAC_ID_M) >> \
  7901. HTT_STATS_TDMA_MAC_ID_S)
  7902. /*======= Bandwidth Manager stats ====================*/
  7903. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7904. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7905. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7906. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7907. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7908. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7909. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7910. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7911. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7912. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7913. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7914. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7915. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7916. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7917. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7918. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7919. HTT_BW_MGR_STATS_MAC_ID_S)
  7920. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7921. do { \
  7922. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7923. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7924. } while (0)
  7925. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7926. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7927. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7928. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7929. do { \
  7930. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7931. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7932. } while (0)
  7933. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7934. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7935. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7936. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7937. do { \
  7938. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7939. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7940. } while (0)
  7941. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7942. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7943. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7944. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7945. do { \
  7946. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7947. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7948. } while (0)
  7949. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7950. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7951. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7952. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7953. do { \
  7954. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7955. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7956. } while (0)
  7957. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7958. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7959. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7960. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7961. do { \
  7962. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7963. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7964. } while (0)
  7965. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7966. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7967. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7968. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7969. do { \
  7970. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7971. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7972. } while (0)
  7973. typedef struct {
  7974. htt_tlv_hdr_t tlv_hdr;
  7975. /* BIT [ 7 : 0] :- mac_id
  7976. * BIT [ 15 : 8] :- pri20_index
  7977. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7978. */
  7979. A_UINT32 mac_id__pri20_idx__freq;
  7980. /* BIT [ 15 : 0] :- centre_freq1
  7981. * BIT [ 31 : 16] :- centre_freq2
  7982. */
  7983. A_UINT32 centre_freq1__freq2;
  7984. /* BIT [ 7 : 0] :- channel_phy_mode
  7985. * BIT [ 23 : 8] :- static_pattern
  7986. */
  7987. A_UINT32 phy_mode__static_pattern;
  7988. } htt_pdev_bw_mgr_stats_tlv;
  7989. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7990. * TLV_TAGS:
  7991. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7992. */
  7993. /* NOTE:
  7994. * This structure is for documentation, and cannot be safely used directly.
  7995. * Instead, use the constituent TLV structures to fill/parse.
  7996. */
  7997. typedef struct {
  7998. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7999. } htt_pdev_bw_mgr_stats_t;
  8000. /*============= start MLO UMAC SSR stats ============= { */
  8001. typedef enum {
  8002. HTT_MLO_UMAC_SSR_DBG_POINT_INVALID = 0,
  8003. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_DISABLE_RXDMA_PREFETCH,
  8004. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_HWMLOS,
  8005. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_GLOBAL_WSI,
  8006. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_DMAC,
  8007. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TCL,
  8008. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TQM,
  8009. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_WBM,
  8010. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_REO,
  8011. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_HOST,
  8012. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PREREQUISITES,
  8013. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PRE_RING_RESET,
  8014. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_APPLY_SOFT_RESET,
  8015. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_POST_RING_RESET,
  8016. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_FW_TQM_CMDQS,
  8017. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST,
  8018. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_UMAC_INTERRUPTS,
  8019. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_WBM,
  8020. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_REO,
  8021. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM,
  8022. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_DMAC,
  8023. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM_SYNC_CMD,
  8024. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_GLOBAL_WSI,
  8025. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_HWMLOS,
  8026. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_ENABLE_RXDMA_PREFETCH,
  8027. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TCL,
  8028. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST_ENQ,
  8029. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_VERIFY_UMAC_RECOVERED,
  8030. /* The below debug point values are reserved for future expansion. */
  8031. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED28,
  8032. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED29,
  8033. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED30,
  8034. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED31,
  8035. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED32,
  8036. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED33,
  8037. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED34,
  8038. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED35,
  8039. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED36,
  8040. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED37,
  8041. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED38,
  8042. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED39,
  8043. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED40,
  8044. /*
  8045. * Due to backwards compatibility requirements, no futher DBG_POINT values
  8046. * can be added (but the above reserved values can be repurposed).
  8047. */
  8048. HTT_MLO_UMAC_SSR_DBG_POINT_MAX,
  8049. } HTT_MLO_UMAC_SSR_DBG_POINTS;
  8050. typedef enum {
  8051. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_INVALID = 0,
  8052. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_PRE_RESET,
  8053. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_START,
  8054. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_COMPLETE,
  8055. /* The below recovery handshake values are reserved for future expansion. */
  8056. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED4,
  8057. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED5,
  8058. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED6,
  8059. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED7,
  8060. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED8,
  8061. /*
  8062. * Due to backwards compatibility requirements, no futher
  8063. * RECOVERY_HANDSHAKE values can be added (but the above
  8064. * reserved values can be repurposed).
  8065. */
  8066. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT,
  8067. } HTT_MLO_UMAC_RECOVERY_HANDSHAKES;
  8068. typedef struct {
  8069. htt_tlv_hdr_t tlv_hdr;
  8070. A_UINT32 start_ms;
  8071. A_UINT32 end_ms;
  8072. A_UINT32 delta_ms;
  8073. A_UINT32 reserved;
  8074. A_UINT32 footprint; /* holds a HTT_MLO_UMAC_SSR_DBG_POINTS value */
  8075. A_UINT32 tqm_hw_tstamp;
  8076. } htt_mlo_umac_ssr_dbg_tlv;
  8077. typedef struct {
  8078. A_UINT32 last_mlo_htt_handshake_delta_ms;
  8079. A_UINT32 max_mlo_htt_handshake_delta_ms;
  8080. union {
  8081. A_UINT32 umac_recovery_done_mask;
  8082. struct {
  8083. A_UINT32 pre_reset_disable_rxdma_prefetch : 1,
  8084. pre_reset_pmacs_hwmlos : 1,
  8085. pre_reset_global_wsi : 1,
  8086. pre_reset_pmacs_dmac : 1,
  8087. pre_reset_tcl : 1,
  8088. pre_reset_tqm : 1,
  8089. pre_reset_wbm : 1,
  8090. pre_reset_reo : 1,
  8091. pre_reset_host : 1,
  8092. reset_prerequisites : 1,
  8093. reset_pre_ring_reset : 1,
  8094. reset_apply_soft_reset : 1,
  8095. reset_post_ring_reset : 1,
  8096. reset_fw_tqm_cmdqs : 1,
  8097. post_reset_host : 1,
  8098. post_reset_umac_interrupts : 1,
  8099. post_reset_wbm : 1,
  8100. post_reset_reo : 1,
  8101. post_reset_tqm : 1,
  8102. post_reset_pmacs_dmac : 1,
  8103. post_reset_tqm_sync_cmd : 1,
  8104. post_reset_global_wsi : 1,
  8105. post_reset_pmacs_hwmlos : 1,
  8106. post_reset_enable_rxdma_prefetch : 1,
  8107. post_reset_tcl : 1,
  8108. post_reset_host_enq : 1,
  8109. post_reset_verify_umac_recovered : 1,
  8110. reserved : 5;
  8111. } done_mask;
  8112. };
  8113. } htt_mlo_umac_ssr_mlo_stats_t;
  8114. typedef struct {
  8115. htt_tlv_hdr_t tlv_hdr;
  8116. htt_mlo_umac_ssr_mlo_stats_t mlo;
  8117. } htt_mlo_umac_ssr_mlo_stats_tlv;
  8118. /* dword0 - b'0 - PRE_RESET_DISABLE_RXDMA_PREFETCH */
  8119. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M 0x1
  8120. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S 0
  8121. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_GET(word0) \
  8122. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M) >> \
  8123. HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S)
  8124. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8125. do { \
  8126. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH, _val); \
  8127. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S));\
  8128. } while (0)
  8129. /* dword0 - b'1 - PRE_RESET_PMACS_HWMLOS */
  8130. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M 0x2
  8131. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S 1
  8132. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_GET(word0) \
  8133. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M) >> \
  8134. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S)
  8135. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8136. do { \
  8137. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS, _val); \
  8138. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S));\
  8139. } while (0)
  8140. /* dword0 - b'2 - PRE_RESET_GLOBAL_WSI */
  8141. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M 0x4
  8142. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S 2
  8143. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_GET(word0) \
  8144. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M) >> \
  8145. HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S)
  8146. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_SET(word0, _val) \
  8147. do { \
  8148. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI, _val); \
  8149. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S));\
  8150. } while (0)
  8151. /* dword0 - b'3 - PRE_RESET_PMACS_DMAC */
  8152. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M 0x8
  8153. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S 3
  8154. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_GET(word0) \
  8155. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M) >> \
  8156. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S)
  8157. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_SET(word0, _val) \
  8158. do { \
  8159. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC, _val); \
  8160. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S));\
  8161. } while (0)
  8162. /* dword0 - b'4 - PRE_RESET_TCL */
  8163. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M 0x10
  8164. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S 4
  8165. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_GET(word0) \
  8166. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M) >> \
  8167. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S)
  8168. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_SET(word0, _val) \
  8169. do { \
  8170. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL, _val); \
  8171. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S));\
  8172. } while (0)
  8173. /* dword0 - b'5 - PRE_RESET_TQM */
  8174. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M 0x20
  8175. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S 5
  8176. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_GET(word0) \
  8177. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M) >> \
  8178. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S)
  8179. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_SET(word0, _val) \
  8180. do { \
  8181. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM, _val); \
  8182. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S));\
  8183. } while (0)
  8184. /* dword0 - b'6 - PRE_RESET_WBM */
  8185. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M 0x40
  8186. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S 6
  8187. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_GET(word0) \
  8188. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M) >> \
  8189. HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S)
  8190. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_SET(word0, _val) \
  8191. do { \
  8192. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM, _val); \
  8193. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S));\
  8194. } while (0)
  8195. /* dword0 - b'7 - PRE_RESET_REO */
  8196. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M 0x80
  8197. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S 7
  8198. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_GET(word0) \
  8199. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M) >> \
  8200. HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S)
  8201. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_SET(word0, _val) \
  8202. do { \
  8203. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO, _val); \
  8204. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S));\
  8205. } while (0)
  8206. /* dword0 - b'8 - PRE_RESET_HOST */
  8207. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M 0x100
  8208. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S 8
  8209. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_GET(word0) \
  8210. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M) >> \
  8211. HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S)
  8212. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_SET(word0, _val) \
  8213. do { \
  8214. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST, _val); \
  8215. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S));\
  8216. } while (0)
  8217. /* dword0 - b'9 - RESET_PREREQUISITES */
  8218. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M 0x200
  8219. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S 9
  8220. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_GET(word0) \
  8221. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M) >> \
  8222. HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S)
  8223. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_SET(word0, _val) \
  8224. do { \
  8225. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES, _val); \
  8226. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S));\
  8227. } while (0)
  8228. /* dword0 - b'10 - RESET_PRE_RING_RESET */
  8229. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M 0x400
  8230. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S 10
  8231. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_GET(word0) \
  8232. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M) >> \
  8233. HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S)
  8234. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_SET(word0, _val) \
  8235. do { \
  8236. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET, _val); \
  8237. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S));\
  8238. } while (0)
  8239. /* dword0 - b'11 - RESET_APPLY_SOFT_RESET */
  8240. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M 0x800
  8241. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S 11
  8242. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_GET(word0) \
  8243. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M) >> \
  8244. HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S)
  8245. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_SET(word0, _val) \
  8246. do { \
  8247. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET, _val); \
  8248. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S));\
  8249. } while (0)
  8250. /* dword0 - b'12 - RESET_POST_RING_RESET */
  8251. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M 0x1000
  8252. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S 12
  8253. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_GET(word0) \
  8254. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M) >> \
  8255. HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S)
  8256. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_SET(word0, _val) \
  8257. do { \
  8258. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET, _val); \
  8259. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S));\
  8260. } while (0)
  8261. /* dword0 - b'13 - RESET_FW_TQM_CMDQS */
  8262. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M 0x2000
  8263. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S 13
  8264. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_GET(word0) \
  8265. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M) >> \
  8266. HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S)
  8267. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_SET(word0, _val) \
  8268. do { \
  8269. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS, _val); \
  8270. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S));\
  8271. } while (0)
  8272. /* dword0 - b'14 - POST_RESET_HOST */
  8273. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M 0x4000
  8274. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S 14
  8275. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_GET(word0) \
  8276. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M) >> \
  8277. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S)
  8278. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_SET(word0, _val) \
  8279. do { \
  8280. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST, _val); \
  8281. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S));\
  8282. } while (0)
  8283. /* dword0 - b'15 - POST_RESET_UMAC_INTERRUPTS */
  8284. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M 0x8000
  8285. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S 15
  8286. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_GET(word0) \
  8287. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M) >> \
  8288. HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S)
  8289. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_SET(word0, _val) \
  8290. do { \
  8291. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS, _val); \
  8292. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S));\
  8293. } while (0)
  8294. /* dword0 - b'16 - POST_RESET_WBM */
  8295. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M 0x10000
  8296. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S 16
  8297. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_GET(word0) \
  8298. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M) >> \
  8299. HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S)
  8300. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_SET(word0, _val) \
  8301. do { \
  8302. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM, _val); \
  8303. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S));\
  8304. } while (0)
  8305. /* dword0 - b'17 - POST_RESET_REO */
  8306. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M 0x20000
  8307. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S 17
  8308. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_GET(word0) \
  8309. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M) >> \
  8310. HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S)
  8311. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_SET(word0, _val) \
  8312. do { \
  8313. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_REO, _val); \
  8314. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S));\
  8315. } while (0)
  8316. /* dword0 - b'18 - POST_RESET_TQM */
  8317. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M 0x40000
  8318. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S 18
  8319. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_GET(word0) \
  8320. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M) >> \
  8321. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S)
  8322. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SET(word0, _val) \
  8323. do { \
  8324. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM, _val); \
  8325. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S));\
  8326. } while (0)
  8327. /* dword0 - b'19 - POST_RESET_PMACS_DMAC */
  8328. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M 0x80000
  8329. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S 19
  8330. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_GET(word0) \
  8331. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M) >> \
  8332. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S)
  8333. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_SET(word0, _val) \
  8334. do { \
  8335. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC, _val); \
  8336. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S));\
  8337. } while (0)
  8338. /* dword0 - b'20 - POST_RESET_TQM_SYNC_CMD */
  8339. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M 0x100000
  8340. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S 20
  8341. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_GET(word0) \
  8342. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M) >> \
  8343. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S)
  8344. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_SET(word0, _val) \
  8345. do { \
  8346. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD, _val); \
  8347. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S));\
  8348. } while (0)
  8349. /* dword0 - b'21 - POST_RESET_GLOBAL_WSI */
  8350. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M 0x200000
  8351. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S 21
  8352. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_GET(word0) \
  8353. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M) >> \
  8354. HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S)
  8355. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_SET(word0, _val) \
  8356. do { \
  8357. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI, _val); \
  8358. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S));\
  8359. } while (0)
  8360. /* dword0 - b'22 - POST_RESET_PMACS_HWMLOS */
  8361. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M 0x400000
  8362. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S 22
  8363. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_GET(word0) \
  8364. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M) >> \
  8365. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S)
  8366. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8367. do { \
  8368. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS, _val); \
  8369. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S));\
  8370. } while (0)
  8371. /* dword0 - b'23 - POST_RESET_ENABLE_RXDMA_PREFETCH */
  8372. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M 0x800000
  8373. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S 23
  8374. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_GET(word0) \
  8375. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M) >> \
  8376. HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S)
  8377. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8378. do { \
  8379. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH, _val); \
  8380. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S));\
  8381. } while (0)
  8382. /* dword0 - b'24 - POST_RESET_TCL */
  8383. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M 0x1000000
  8384. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S 24
  8385. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_GET(word0) \
  8386. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M) >> \
  8387. HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S)
  8388. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_SET(word0, _val) \
  8389. do { \
  8390. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL, _val); \
  8391. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S));\
  8392. } while (0)
  8393. /* dword0 - b'25 - POST_RESET_HOST_ENQ */
  8394. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M 0x2000000
  8395. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S 25
  8396. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_GET(word0) \
  8397. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M) >> \
  8398. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S)
  8399. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_SET(word0, _val) \
  8400. do { \
  8401. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ, _val); \
  8402. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S));\
  8403. } while (0)
  8404. /* dword0 - b'26 - POST_RESET_VERIFY_UMAC_RECOVERED */
  8405. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M 0x4000000
  8406. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S 26
  8407. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_GET(word0) \
  8408. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M) >> \
  8409. HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S)
  8410. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_SET(word0, _val) \
  8411. do { \
  8412. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED, _val); \
  8413. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S));\
  8414. } while (0)
  8415. typedef struct {
  8416. htt_tlv_hdr_t tlv_hdr;
  8417. A_UINT32 last_trigger_request_ms;
  8418. A_UINT32 last_start_ms;
  8419. A_UINT32 last_start_disengage_umac_ms;
  8420. A_UINT32 last_enter_ssr_platform_thread_ms;
  8421. A_UINT32 last_exit_ssr_platform_thread_ms;
  8422. A_UINT32 last_start_engage_umac_ms;
  8423. A_UINT32 last_done_successful_ms;
  8424. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8425. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8426. A_UINT32 htt_sync_do_pre_reset_ms;
  8427. A_UINT32 htt_sync_do_post_reset_start_ms;
  8428. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8429. } htt_mlo_umac_ssr_kpi_tstamp_stats_tlv;
  8430. typedef struct {
  8431. htt_tlv_hdr_t tlv_hdr;
  8432. A_UINT32 htt_sync_start_ms;
  8433. A_UINT32 htt_sync_delta_ms;
  8434. A_UINT32 post_t2h_start_ms;
  8435. A_UINT32 post_t2h_delta_ms;
  8436. A_UINT32 post_t2h_msg_read_shmem_ms;
  8437. A_UINT32 post_t2h_msg_write_shmem_ms;
  8438. A_UINT32 post_t2h_msg_send_msg_to_host_ms;
  8439. } htt_mlo_umac_htt_handshake_stats_tlv;
  8440. typedef struct {
  8441. /*
  8442. * Note that the host cannot use this struct directly, but instead needs
  8443. * to use the TLV header within each element of each of the arrays in
  8444. * this struct to determine where the subsequent item resides.
  8445. */
  8446. htt_mlo_umac_ssr_dbg_tlv dbg_point[HTT_MLO_UMAC_SSR_DBG_POINT_MAX];
  8447. htt_mlo_umac_htt_handshake_stats_tlv htt_handshakes[HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT];
  8448. } htt_mlo_umac_ssr_kpi_delta_stats_t;
  8449. typedef struct {
  8450. /*
  8451. * Since each item within htt_mlo_umac_ssr_kpi_delta_stats_t has its own
  8452. * TLV header, and since no additional fields are added in this struct
  8453. * beyond the htt_mlo_umac_ssr_kpi_delta_stats_t info, no additional
  8454. * TLV header is needed.
  8455. *
  8456. * Note that the host cannot use this struct directly, but instead needs
  8457. * to use the TLV header within each item inside the
  8458. * htt_mlo_umac_ssr_kpi_delta_stats_t to determine where the subsequent
  8459. * item resides.
  8460. */
  8461. htt_mlo_umac_ssr_kpi_delta_stats_t kpi_delta;
  8462. } htt_mlo_umac_ssr_kpi_delta_stats_tlv;
  8463. typedef struct {
  8464. A_UINT32 last_e2e_delta_ms;
  8465. A_UINT32 max_e2e_delta_ms;
  8466. A_UINT32 per_handshake_max_allowed_delta_ms;
  8467. /* Total done count */
  8468. A_UINT32 total_success_runs_cnt;
  8469. A_UINT32 umac_recovery_in_progress;
  8470. /* Count of Disengaged in Pre reset */
  8471. A_UINT32 umac_disengaged_count;
  8472. /* Count of UMAC Soft/Control Reset */
  8473. A_UINT32 umac_soft_reset_count;
  8474. /* Count of Engaged in Post reset */
  8475. A_UINT32 umac_engaged_count;
  8476. } htt_mlo_umac_ssr_common_stats_t;
  8477. typedef struct {
  8478. htt_tlv_hdr_t tlv_hdr;
  8479. htt_mlo_umac_ssr_common_stats_t cmn;
  8480. } htt_mlo_umac_ssr_common_stats_tlv;
  8481. typedef struct {
  8482. A_UINT32 trigger_requests_count;
  8483. A_UINT32 trigger_count_for_umac_hang;
  8484. A_UINT32 trigger_count_for_mlo_target_recovery_mode1;
  8485. A_UINT32 trigger_count_for_unknown_signature;
  8486. A_UINT32 total_trig_dropped;
  8487. A_UINT32 trigger_count_for_unit_test_direct_trigger;
  8488. A_UINT32 trigger_count_for_tx_de_wdg_dummy_frame_tout;
  8489. A_UINT32 trigger_count_for_peer_delete_wdg_dummy_frame_tout;
  8490. A_UINT32 trigger_count_for_reo_hang;
  8491. A_UINT32 trigger_count_for_tqm_hang;
  8492. A_UINT32 trigger_count_for_tcl_hang;
  8493. A_UINT32 trigger_count_for_wbm_hang;
  8494. } htt_mlo_umac_ssr_trigger_stats_t;
  8495. typedef struct {
  8496. htt_tlv_hdr_t tlv_hdr;
  8497. htt_mlo_umac_ssr_trigger_stats_t trigger;
  8498. } htt_mlo_umac_ssr_trigger_stats_tlv;
  8499. typedef struct {
  8500. /*
  8501. * Note that the host cannot use this struct directly, but instead needs
  8502. * to use the TLV header within each element to determine where the
  8503. * subsequent element resides.
  8504. */
  8505. htt_mlo_umac_ssr_kpi_delta_stats_tlv kpi_delta_tlv;
  8506. htt_mlo_umac_ssr_kpi_tstamp_stats_tlv kpi_tstamp_tlv;
  8507. } htt_mlo_umac_ssr_kpi_stats_t;
  8508. typedef struct {
  8509. /*
  8510. * Since the embedded sub-struct within htt_mlo_umac_ssr_kpi_stats_tlv
  8511. * has its own TLV header, and since no additional fields are added in
  8512. * this struct beyond the htt_mlo_umac_ssr_kpi_stats_t info, no additional
  8513. * TLV header is needed.
  8514. *
  8515. * Note that the host cannot use this struct directly, but instead needs
  8516. * to use the TLV header within the htt_mlo_umac_ssr_kpi_stats_t sub-struct
  8517. * to determine how much data is present for this struct.
  8518. */
  8519. htt_mlo_umac_ssr_kpi_stats_t kpi;
  8520. } htt_mlo_umac_ssr_kpi_stats_tlv;
  8521. typedef struct {
  8522. /*
  8523. * Note that the host cannot use this struct directly, but instead needs
  8524. * to use the TLV header within each element to determine where the
  8525. * subsequent element resides.
  8526. */
  8527. htt_mlo_umac_ssr_trigger_stats_tlv trigger_tlv;
  8528. htt_mlo_umac_ssr_kpi_stats_tlv kpi_tlv;
  8529. htt_mlo_umac_ssr_mlo_stats_tlv mlo_tlv;
  8530. htt_mlo_umac_ssr_common_stats_tlv cmn_tlv;
  8531. } htt_mlo_umac_ssr_stats_tlv;
  8532. /*============= end MLO UMAC SSR stats ============= } */
  8533. typedef struct {
  8534. A_UINT32 total_done;
  8535. A_UINT32 trigger_requests_count;
  8536. A_UINT32 total_trig_dropped;
  8537. A_UINT32 umac_disengaged_count;
  8538. A_UINT32 umac_soft_reset_count;
  8539. A_UINT32 umac_engaged_count;
  8540. A_UINT32 last_trigger_request_ms;
  8541. A_UINT32 last_start_ms;
  8542. A_UINT32 last_start_disengage_umac_ms;
  8543. A_UINT32 last_enter_ssr_platform_thread_ms;
  8544. A_UINT32 last_exit_ssr_platform_thread_ms;
  8545. A_UINT32 last_start_engage_umac_ms;
  8546. A_UINT32 last_done_successful_ms;
  8547. A_UINT32 last_e2e_delta_ms;
  8548. A_UINT32 max_e2e_delta_ms;
  8549. A_UINT32 trigger_count_for_umac_hang;
  8550. A_UINT32 trigger_count_for_mlo_quick_ssr;
  8551. A_UINT32 trigger_count_for_unknown_signature;
  8552. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8553. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8554. A_UINT32 htt_sync_do_pre_reset_ms;
  8555. A_UINT32 htt_sync_do_post_reset_start_ms;
  8556. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8557. } htt_umac_ssr_stats_t;
  8558. typedef struct {
  8559. htt_tlv_hdr_t tlv_hdr;
  8560. htt_umac_ssr_stats_t stats;
  8561. } htt_umac_ssr_stats_tlv;
  8562. typedef struct {
  8563. htt_tlv_hdr_t tlv_hdr;
  8564. A_UINT32 svc_class_id;
  8565. /* codel_drops:
  8566. * How many times have MSDU queues belonging to this service class
  8567. * dropped their head MSDU due to the queue's latency being above
  8568. * the CoDel latency limit specified for the service class throughout
  8569. * the full CoDel latency statistics collection window.
  8570. */
  8571. A_UINT32 codel_drops;
  8572. /* codel_no_drops:
  8573. * How many times have MSDU queues belonging to this service class
  8574. * completed a CoDel latency statistics collection window and
  8575. * concluded that no head MSDU drop is needed, due to the MSDU queue's
  8576. * latency being under the limit specified for the service class at
  8577. * some point during the window.
  8578. */
  8579. A_UINT32 codel_no_drops;
  8580. } htt_codel_svc_class_stats_tlv;
  8581. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_M 0x0000FFFF
  8582. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S 0
  8583. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_GET(_var) \
  8584. (((_var) & HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_M) >> \
  8585. HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S)
  8586. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_SET(_var, _val) \
  8587. do { \
  8588. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM, _val); \
  8589. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S)); \
  8590. } while (0)
  8591. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_M 0x00FF0000
  8592. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S 16
  8593. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_GET(_var) \
  8594. (((_var) & HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_M) >> \
  8595. HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S)
  8596. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_SET(_var, _val) \
  8597. do { \
  8598. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID, _val); \
  8599. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S)); \
  8600. } while (0)
  8601. #define HTT_CODEL_MSDUQ_STATS_DROPS_M 0x0000FFFF
  8602. #define HTT_CODEL_MSDUQ_STATS_DROPS_S 0
  8603. #define HTT_CODEL_MSDUQ_STATS_DROPS_GET(_var) \
  8604. (((_var) & HTT_CODEL_MSDUQ_STATS_DROPS_M) >> \
  8605. HTT_CODEL_MSDUQ_STATS_DROPS_S)
  8606. #define HTT_CODEL_MSDUQ_STATS_DROPS_SET(_var, _val) \
  8607. do { \
  8608. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_DROPS, _val); \
  8609. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_DROPS_S)); \
  8610. } while (0)
  8611. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_M 0xFFFF0000
  8612. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_S 16
  8613. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_GET(_var) \
  8614. (((_var) & HTT_CODEL_MSDUQ_STATS_NO_DROPS_M) >> \
  8615. HTT_CODEL_MSDUQ_STATS_NO_DROPS_S)
  8616. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_SET(_var, _val) \
  8617. do { \
  8618. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_NO_DROPS, _val); \
  8619. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_NO_DROPS_S)); \
  8620. } while (0)
  8621. typedef struct {
  8622. htt_tlv_hdr_t tlv_hdr;
  8623. union {
  8624. A_UINT32 id__word;
  8625. struct {
  8626. A_UINT32 tx_flow_num: 16, /* FW's MSDU queue ID */
  8627. svc_class_id: 8,
  8628. reserved: 8;
  8629. };
  8630. };
  8631. union {
  8632. A_UINT32 stats__word;
  8633. struct {
  8634. A_UINT32
  8635. codel_drops: 16,
  8636. codel_no_drops: 16;
  8637. };
  8638. };
  8639. } htt_codel_msduq_stats_tlv;
  8640. #endif /* __HTT_STATS_H__ */