htt_stats.h 226 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt_deps.h> /* A_UINT32 */
  26. #include <htt_common.h>
  27. /*
  28. * htt_dbg_ext_stats_type -
  29. * The base structure for each of the stats_type is only for reference
  30. * Host should use this information to know the type of TLVs to expect
  31. * for a particular stats type.
  32. *
  33. * Max supported stats :- 256.
  34. */
  35. enum htt_dbg_ext_stats_type {
  36. /* HTT_DBG_EXT_STATS_RESET
  37. * PARAM:
  38. * - config_param0 : start_offset (stats type)
  39. * - config_param1 : stats bmask from start offset
  40. * - config_param2 : stats bmask from start offset + 32
  41. * - config_param3 : stats bmask from start offset + 64
  42. * RESP MSG:
  43. * - No response sent.
  44. */
  45. HTT_DBG_EXT_STATS_RESET = 0,
  46. /* HTT_DBG_EXT_STATS_PDEV_TX
  47. * PARAMS:
  48. * - No Params
  49. * RESP MSG:
  50. * - htt_tx_pdev_stats_t
  51. */
  52. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  53. /* HTT_DBG_EXT_STATS_PDEV_RX
  54. * PARAMS:
  55. * - No Params
  56. * RESP MSG:
  57. * - htt_rx_pdev_stats_t
  58. */
  59. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  60. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  61. * PARAMS:
  62. * - config_param0: [Bit31: Bit0] HWQ mask
  63. * RESP MSG:
  64. * - htt_tx_hwq_stats_t
  65. */
  66. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  67. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  68. * PARAMS:
  69. * - config_param0: [Bit31: Bit0] TXQ mask
  70. * RESP MSG:
  71. * - htt_stats_tx_sched_t
  72. */
  73. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  74. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  75. * PARAMS:
  76. * - No Params
  77. * RESP MSG:
  78. * - htt_hw_err_stats_t
  79. */
  80. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  81. /* HTT_DBG_EXT_STATS_PDEV_TQM
  82. * PARAMS:
  83. * - No Params
  84. * RESP MSG:
  85. * - htt_tx_tqm_pdev_stats_t
  86. */
  87. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  88. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  89. * PARAMS:
  90. * - config_param0:
  91. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  92. * [Bit31: Bit16] reserved
  93. * RESP MSG:
  94. * - htt_tx_tqm_cmdq_stats_t
  95. */
  96. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  97. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  98. * PARAMS:
  99. * - No Params
  100. * RESP MSG:
  101. * - htt_tx_de_stats_t
  102. */
  103. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  104. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  105. * PARAMS:
  106. * - No Params
  107. * RESP MSG:
  108. * - htt_tx_pdev_rate_stats_t
  109. */
  110. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  111. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  112. * PARAMS:
  113. * - No Params
  114. * RESP MSG:
  115. * - htt_rx_pdev_rate_stats_t
  116. */
  117. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  118. /* HTT_DBG_EXT_STATS_PEER_INFO
  119. * PARAMS:
  120. * - config_param0:
  121. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  122. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  123. * [Bit31 : Bit16] sw_peer_id
  124. * config_param1:
  125. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  126. * 0 bit htt_peer_stats_cmn_tlv
  127. * 1 bit htt_peer_details_tlv
  128. * 2 bit htt_tx_peer_rate_stats_tlv
  129. * 3 bit htt_rx_peer_rate_stats_tlv
  130. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  131. * 5 bit htt_rx_tid_stats_tlv
  132. * 6 bit htt_msdu_flow_stats_tlv
  133. * 7 bit htt_peer_sched_stats_tlv
  134. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  135. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  136. * [Bit 16] If this bit is set, reset per peer stats
  137. * of corresponding tlv indicated by config
  138. * param 1.
  139. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  140. * used to get this bit position.
  141. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  142. * indicates that FW supports per peer HTT
  143. * stats reset.
  144. * [Bit31 : Bit17] reserved
  145. * RESP MSG:
  146. * - htt_peer_stats_t
  147. */
  148. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  149. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  150. * PARAMS:
  151. * - No Params
  152. * RESP MSG:
  153. * - htt_tx_pdev_selfgen_stats_t
  154. */
  155. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  156. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  157. * PARAMS:
  158. * - config_param0: [Bit31: Bit0] HWQ mask
  159. * RESP MSG:
  160. * - htt_tx_hwq_mu_mimo_stats_t
  161. */
  162. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  163. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  164. * PARAMS:
  165. * - config_param0:
  166. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  167. * [Bit31: Bit16] reserved
  168. * RESP MSG:
  169. * - htt_ring_if_stats_t
  170. */
  171. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  172. /* HTT_DBG_EXT_STATS_SRNG_INFO
  173. * PARAMS:
  174. * - config_param0:
  175. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  176. * [Bit31: Bit16] reserved
  177. * - No Params
  178. * RESP MSG:
  179. * - htt_sring_stats_t
  180. */
  181. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  182. /* HTT_DBG_EXT_STATS_SFM_INFO
  183. * PARAMS:
  184. * - No Params
  185. * RESP MSG:
  186. * - htt_sfm_stats_t
  187. */
  188. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  189. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  190. * PARAMS:
  191. * - No Params
  192. * RESP MSG:
  193. * - htt_tx_pdev_mu_mimo_stats_t
  194. */
  195. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  196. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  197. * PARAMS:
  198. * - config_param0:
  199. * [Bit7 : Bit0] vdev_id:8
  200. * note:0xFF to get all active peers based on pdev_mask.
  201. * [Bit31 : Bit8] rsvd:24
  202. * RESP MSG:
  203. * - htt_active_peer_details_list_t
  204. */
  205. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  206. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  207. * PARAMS:
  208. * - config_param0:
  209. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  210. * Set bit0 to 1 to read 1sec interval histogram.
  211. * [Bit1] - 100ms interval histogram
  212. * [Bit3] - Cumulative CCA stats
  213. * RESP MSG:
  214. * - htt_pdev_cca_stats_t
  215. */
  216. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  217. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  218. * PARAMS:
  219. * - config_param0:
  220. * No params
  221. * RESP MSG:
  222. * - htt_pdev_twt_sessions_stats_t
  223. */
  224. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  225. /* HTT_DBG_EXT_STATS_REO_CNTS
  226. * PARAMS:
  227. * - config_param0:
  228. * No params
  229. * RESP MSG:
  230. * - htt_soc_reo_resource_stats_t
  231. */
  232. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  233. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  234. * PARAMS:
  235. * - config_param0:
  236. * [Bit0] vdev_id_set:1
  237. * set to 1 if vdev_id is set and vdev stats are requested.
  238. * set to 0 if pdev_stats sounding stats are requested.
  239. * [Bit8 : Bit1] vdev_id:8
  240. * note:0xFF to get all active vdevs based on pdev_mask.
  241. * [Bit31 : Bit9] rsvd:22
  242. *
  243. * RESP MSG:
  244. * - htt_tx_sounding_stats_t
  245. */
  246. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  247. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  248. * PARAMS:
  249. * - config_param0:
  250. * No params
  251. * RESP MSG:
  252. * - htt_pdev_obss_pd_stats_t
  253. */
  254. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  255. /* HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  256. * PARAMS:
  257. * - config_param0:
  258. * No params
  259. * RESP MSG:
  260. * - htt_stats_ring_backpressure_stats_t
  261. */
  262. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  263. /* HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  264. * PARAMS:
  265. *
  266. * RESP MSG:
  267. * - htt_soc_latency_prof_t
  268. */
  269. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  270. /* HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  271. * PARAMS:
  272. * - No Params
  273. * RESP MSG:
  274. * - htt_rx_pdev_ul_trig_stats_t
  275. */
  276. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  277. /* HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  278. * PARAMS:
  279. * - No Params
  280. * RESP MSG:
  281. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  282. */
  283. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  284. /* HTT_DBG_EXT_STATS_FSE_RX
  285. * PARAMS:
  286. * - No Params
  287. * RESP MSG:
  288. * - htt_rx_fse_stats_t
  289. */
  290. HTT_DBG_EXT_STATS_FSE_RX = 28,
  291. /* HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  292. * PARAMS:
  293. * - config_param0: [Bit0] : [1] for mac_addr based request
  294. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  295. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  296. * RESP MSG:
  297. * - htt_ctrl_path_txrx_stats_t
  298. */
  299. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  300. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  301. * PARAMS:
  302. * - No Params
  303. * RESP MSG:
  304. * - htt_rx_pdev_rate_ext_stats_t
  305. */
  306. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  307. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  308. * PARAMS:
  309. * - No Params
  310. * RESP MSG:
  311. * - htt_tx_pdev_rate_txbf_stats_t
  312. */
  313. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  314. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  315. */
  316. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  317. /* HTT_DBG_EXT_STA_11AX_UL_STATS
  318. * PARAMS:
  319. * - No Params
  320. * RESP MSG:
  321. * - htt_sta_11ax_ul_stats
  322. */
  323. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  324. /* HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  325. * PARAMS:
  326. * - config_param0:
  327. * [Bit7 : Bit0] vdev_id:8
  328. * [Bit31 : Bit8] rsvd:24
  329. * RESP MSG:
  330. * -
  331. */
  332. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  333. /* HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  334. * PARAMS:
  335. * - No Params
  336. * RESP MSG:
  337. * - htt_pktlog_and_htt_ring_stats_t
  338. */
  339. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  340. /* HTT_DBG_EXT_STATS_DLPAGER_STATS
  341. * PARAMS:
  342. *
  343. * RESP MSG:
  344. * - htt_dlpager_stats_t
  345. */
  346. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  347. /* HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  348. * PARAMS:
  349. * - No Params
  350. * RESP MSG:
  351. * - htt_phy_counters_and_phy_stats_t
  352. */
  353. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  354. /* keep this last */
  355. HTT_DBG_NUM_EXT_STATS = 256,
  356. };
  357. /*
  358. * Macros to get/set the bit field in config param[3] that indicates to
  359. * clear corresponding per peer stats specified by config param 1
  360. */
  361. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  362. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  363. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  364. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  365. HTT_DBG_EXT_PEER_STATS_RESET_S)
  366. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  367. do { \
  368. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  369. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  370. } while (0)
  371. #define HTT_STATS_SUBTYPE_MAX 16
  372. typedef enum {
  373. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  374. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  375. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  376. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  377. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  378. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  379. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  380. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  381. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  382. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  383. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  384. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  385. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  386. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  387. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  388. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  389. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  390. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  391. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  392. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  393. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  394. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  395. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  396. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  397. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  398. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  399. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  400. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  401. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  402. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  403. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  404. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  405. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  406. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  407. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  408. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  409. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  410. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  411. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  412. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  413. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  414. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  415. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  416. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  417. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  418. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  419. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  420. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  421. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  422. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  423. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  424. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  425. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  426. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  427. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  428. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  429. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  430. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  431. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  432. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  433. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  434. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  435. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  436. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  437. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  438. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  439. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  440. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  441. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  442. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  443. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  444. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  445. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  446. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  447. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  448. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  449. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  450. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  451. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  452. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  453. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  454. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  455. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  456. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  457. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  458. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  459. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  460. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  461. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  462. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  463. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  464. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  465. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  466. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  467. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  468. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  469. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  470. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  471. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  472. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  473. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  474. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  475. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  476. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  477. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  478. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  479. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  480. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  481. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  482. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  483. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  484. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  485. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  486. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv */
  487. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv */
  488. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv */
  489. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv */
  490. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  491. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  492. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  493. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  494. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  495. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  496. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  497. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  498. HTT_STATS_MAX_TAG,
  499. } htt_tlv_tag_t;
  500. /* htt_mu_stats_upload_t
  501. * Enumerations for specifying whether to upload all MU stats in response to
  502. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  503. */
  504. typedef enum {
  505. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  506. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  507. */
  508. HTT_UPLOAD_MU_STATS,
  509. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  510. HTT_UPLOAD_MU_MIMO_STATS,
  511. /* HTT_UPLOAD_MU_OFDMA_STATS: upload UL MU-OFDMA + DL MU-OFDMA stats */
  512. HTT_UPLOAD_MU_OFDMA_STATS,
  513. HTT_UPLOAD_DL_MU_MIMO_STATS,
  514. HTT_UPLOAD_UL_MU_MIMO_STATS,
  515. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  516. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  517. } htt_mu_stats_upload_t;
  518. #define HTT_STATS_TLV_TAG_M 0x00000fff
  519. #define HTT_STATS_TLV_TAG_S 0
  520. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  521. #define HTT_STATS_TLV_LENGTH_S 12
  522. #define HTT_STATS_TLV_TAG_GET(_var) \
  523. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  524. HTT_STATS_TLV_TAG_S)
  525. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  526. do { \
  527. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  528. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  529. } while (0)
  530. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  531. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  532. HTT_STATS_TLV_LENGTH_S)
  533. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  534. do { \
  535. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  536. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  537. } while (0)
  538. typedef struct {
  539. union {
  540. /* BIT [11 : 0] :- tag
  541. * BIT [23 : 12] :- length
  542. * BIT [31 : 24] :- reserved
  543. */
  544. A_UINT32 tag__length;
  545. /*
  546. * The following struct is not endian-portable.
  547. * It is suitable for use within the target, which is known to be
  548. * little-endian.
  549. * The host should use the above endian-portable macros to access
  550. * the tag and length bitfields in an endian-neutral manner.
  551. */
  552. struct {
  553. A_UINT32 tag : 12, /* BIT [11 : 0] */
  554. length : 12, /* BIT [23 : 12] */
  555. reserved : 8; /* BIT [31 : 24] */
  556. };
  557. };
  558. } htt_tlv_hdr_t;
  559. #define HTT_STATS_MAX_STRING_SZ32 4
  560. #define HTT_STATS_MACID_INVALID 0xff
  561. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  562. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  563. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  564. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  565. typedef enum {
  566. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  567. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  568. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  569. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  570. } htt_tx_pdev_underrun_enum;
  571. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  572. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  573. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  574. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  575. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  576. * DEPRECATED - num sched tx mode max is 8
  577. */
  578. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  579. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  580. #define HTT_RX_STATS_REFILL_MAX_RING 4
  581. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  582. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  583. /* Bytes stored in little endian order */
  584. /* Length should be multiple of DWORD */
  585. typedef struct {
  586. htt_tlv_hdr_t tlv_hdr;
  587. A_UINT32 data[1]; /* Can be variable length */
  588. } htt_stats_string_tlv;
  589. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  590. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  591. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  592. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  593. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  594. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  595. do { \
  596. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  597. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  598. } while (0)
  599. /* == TX PDEV STATS == */
  600. typedef struct {
  601. htt_tlv_hdr_t tlv_hdr;
  602. /* BIT [ 7 : 0] :- mac_id
  603. * BIT [31 : 8] :- reserved
  604. */
  605. A_UINT32 mac_id__word;
  606. /* Num queued to HW */
  607. A_UINT32 hw_queued;
  608. /* Num PPDU reaped from HW */
  609. A_UINT32 hw_reaped;
  610. /* Num underruns */
  611. A_UINT32 underrun;
  612. /* Num HW Paused counter. */
  613. A_UINT32 hw_paused;
  614. /* Num HW flush counter. */
  615. A_UINT32 hw_flush;
  616. /* Num HW filtered counter. */
  617. A_UINT32 hw_filt;
  618. /* Num PPDUs cleaned up in TX abort */
  619. A_UINT32 tx_abort;
  620. /* Num MPDUs requed by SW */
  621. A_UINT32 mpdu_requed;
  622. /* excessive retries */
  623. A_UINT32 tx_xretry;
  624. /* Last used data hw rate code */
  625. A_UINT32 data_rc;
  626. /* frames dropped due to excessive sw retries */
  627. A_UINT32 mpdu_dropped_xretry;
  628. /* illegal rate phy errors */
  629. A_UINT32 illgl_rate_phy_err;
  630. /* wal pdev continous xretry */
  631. A_UINT32 cont_xretry;
  632. /* wal pdev tx timeout */
  633. A_UINT32 tx_timeout;
  634. /* wal pdev resets */
  635. A_UINT32 pdev_resets;
  636. /* PhY/BB underrun */
  637. A_UINT32 phy_underrun;
  638. /* MPDU is more than txop limit */
  639. A_UINT32 txop_ovf;
  640. /* Number of Sequences posted */
  641. A_UINT32 seq_posted;
  642. /* Number of Sequences failed queueing */
  643. A_UINT32 seq_failed_queueing;
  644. /* Number of Sequences completed */
  645. A_UINT32 seq_completed;
  646. /* Number of Sequences restarted */
  647. A_UINT32 seq_restarted;
  648. /* Number of MU Sequences posted */
  649. A_UINT32 mu_seq_posted;
  650. /* Number of time HW ring is paused between seq switch within ISR */
  651. A_UINT32 seq_switch_hw_paused;
  652. /* Number of times seq continuation in DSR */
  653. A_UINT32 next_seq_posted_dsr;
  654. /* Number of times seq continuation in ISR */
  655. A_UINT32 seq_posted_isr;
  656. /* Number of seq_ctrl cached. */
  657. A_UINT32 seq_ctrl_cached;
  658. /* Number of MPDUs successfully transmitted */
  659. A_UINT32 mpdu_count_tqm;
  660. /* Number of MSDUs successfully transmitted */
  661. A_UINT32 msdu_count_tqm;
  662. /* Number of MPDUs dropped */
  663. A_UINT32 mpdu_removed_tqm;
  664. /* Number of MSDUs dropped */
  665. A_UINT32 msdu_removed_tqm;
  666. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  667. A_UINT32 mpdus_sw_flush;
  668. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  669. A_UINT32 mpdus_hw_filter;
  670. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  671. A_UINT32 mpdus_truncated;
  672. /* Num MPDUs that was tried but didn't receive ACK or BA */
  673. A_UINT32 mpdus_ack_failed;
  674. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  675. A_UINT32 mpdus_expired;
  676. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  677. A_UINT32 mpdus_seq_hw_retry;
  678. /* Num of TQM acked cmds processed */
  679. A_UINT32 ack_tlv_proc;
  680. /* coex_abort_mpdu_cnt valid. */
  681. A_UINT32 coex_abort_mpdu_cnt_valid;
  682. /* coex_abort_mpdu_cnt from TX FES stats. */
  683. A_UINT32 coex_abort_mpdu_cnt;
  684. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  685. A_UINT32 num_total_ppdus_tried_ota;
  686. /* Number of data PPDUs tried over the air (OTA) */
  687. A_UINT32 num_data_ppdus_tried_ota;
  688. /* Num Local control/mgmt frames (MSDUs) queued */
  689. A_UINT32 local_ctrl_mgmt_enqued;
  690. /* local_ctrl_mgmt_freed:
  691. * Num Local control/mgmt frames (MSDUs) done
  692. * It includes all local ctrl/mgmt completions
  693. * (acked, no ack, flush, TTL, etc)
  694. */
  695. A_UINT32 local_ctrl_mgmt_freed;
  696. /* Num Local data frames (MSDUs) queued */
  697. A_UINT32 local_data_enqued;
  698. /* local_data_freed:
  699. * Num Local data frames (MSDUs) done
  700. * It includes all local data completions
  701. * (acked, no ack, flush, TTL, etc)
  702. */
  703. A_UINT32 local_data_freed;
  704. /* Num MPDUs tried by SW */
  705. A_UINT32 mpdu_tried;
  706. /* Num of waiting seq posted in isr completion handler */
  707. A_UINT32 isr_wait_seq_posted;
  708. A_UINT32 tx_active_dur_us_low;
  709. A_UINT32 tx_active_dur_us_high;
  710. /* Number of MPDUs dropped after max retries */
  711. A_UINT32 remove_mpdus_max_retries;
  712. /* Num HTT cookies dispatched */
  713. A_UINT32 comp_delivered;
  714. /* successful ppdu transmissions */
  715. A_UINT32 ppdu_ok;
  716. /* Scheduler self triggers */
  717. A_UINT32 self_triggers;
  718. /* FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  719. A_UINT32 tx_time_dur_data;
  720. /* Num of times sequence terminated due to ppdu duration < burst limit */
  721. A_UINT32 seq_qdepth_repost_stop;
  722. /* Num of times MU sequence terminated due to MSDUs reaching threshold */
  723. A_UINT32 mu_seq_min_msdu_repost_stop;
  724. /* Num of times SU sequence terminated due to MSDUs reaching threshold */
  725. A_UINT32 seq_min_msdu_repost_stop;
  726. /* Num of times sequence terminated due to no TXOP available */
  727. A_UINT32 seq_txop_repost_stop;
  728. /* Num of times the next sequence got cancelled */
  729. A_UINT32 next_seq_cancel;
  730. /* Num of times fes offset was misaligned */
  731. A_UINT32 fes_offsets_err_cnt;
  732. /* Num of times peer blacklisted for MU-MIMO transmission */
  733. A_UINT32 num_mu_peer_blacklisted;
  734. /* Num of times mu_ofdma seq posted */
  735. A_UINT32 mu_ofdma_seq_posted;
  736. /* Num of times UL MU MIMO seq posted */
  737. A_UINT32 ul_mumimo_seq_posted;
  738. /* Num of times UL OFDMA seq posted */
  739. A_UINT32 ul_ofdma_seq_posted;
  740. } htt_tx_pdev_stats_cmn_tlv;
  741. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  742. /* NOTE: Variable length TLV, use length spec to infer array size */
  743. typedef struct {
  744. htt_tlv_hdr_t tlv_hdr;
  745. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  746. } htt_tx_pdev_stats_urrn_tlv_v;
  747. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  748. /* NOTE: Variable length TLV, use length spec to infer array size */
  749. typedef struct {
  750. htt_tlv_hdr_t tlv_hdr;
  751. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  752. } htt_tx_pdev_stats_flush_tlv_v;
  753. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  754. /* NOTE: Variable length TLV, use length spec to infer array size */
  755. typedef struct {
  756. htt_tlv_hdr_t tlv_hdr;
  757. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  758. } htt_tx_pdev_stats_sifs_tlv_v;
  759. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  760. /* NOTE: Variable length TLV, use length spec to infer array size */
  761. typedef struct {
  762. htt_tlv_hdr_t tlv_hdr;
  763. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  764. } htt_tx_pdev_stats_phy_err_tlv_v;
  765. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  766. /* NOTE: Variable length TLV, use length spec to infer array size */
  767. typedef struct {
  768. htt_tlv_hdr_t tlv_hdr;
  769. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  770. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  771. typedef struct {
  772. htt_tlv_hdr_t tlv_hdr;
  773. A_UINT32 num_data_ppdus_legacy_su;
  774. A_UINT32 num_data_ppdus_ac_su;
  775. A_UINT32 num_data_ppdus_ax_su;
  776. A_UINT32 num_data_ppdus_ac_su_txbf;
  777. A_UINT32 num_data_ppdus_ax_su_txbf;
  778. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  779. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  780. /* NOTE: Variable length TLV, use length spec to infer array size .
  781. *
  782. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  783. * The tries here is the count of the MPDUS within a PPDU that the
  784. * HW had attempted to transmit on air, for the HWSCH Schedule
  785. * command submitted by FW.It is not the retry attempts.
  786. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  787. * 10 bins in this histogram. They are defined in FW using the
  788. * following macros
  789. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  790. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  791. *
  792. */
  793. typedef struct {
  794. htt_tlv_hdr_t tlv_hdr;
  795. A_UINT32 hist_bin_size;
  796. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  797. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  798. typedef struct {
  799. htt_tlv_hdr_t tlv_hdr;
  800. /* Num MGMT MPDU transmitted by the target */
  801. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  802. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  803. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  804. * TLV_TAGS:
  805. * - HTT_STATS_TX_PDEV_CMN_TAG
  806. * - HTT_STATS_TX_PDEV_URRN_TAG
  807. * - HTT_STATS_TX_PDEV_SIFS_TAG
  808. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  809. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  810. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  811. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  812. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  813. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  814. */
  815. /* NOTE:
  816. * This structure is for documentation, and cannot be safely used directly.
  817. * Instead, use the constituent TLV structures to fill/parse.
  818. */
  819. typedef struct _htt_tx_pdev_stats {
  820. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  821. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  822. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  823. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  824. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  825. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  826. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  827. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  828. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  829. } htt_tx_pdev_stats_t;
  830. /* == SOC ERROR STATS == */
  831. /* =============== PDEV ERROR STATS ============== */
  832. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  833. typedef struct {
  834. htt_tlv_hdr_t tlv_hdr;
  835. /* Stored as little endian */
  836. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  837. A_UINT32 mask;
  838. A_UINT32 count;
  839. } htt_hw_stats_intr_misc_tlv;
  840. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  841. typedef struct {
  842. htt_tlv_hdr_t tlv_hdr;
  843. /* Stored as little endian */
  844. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  845. A_UINT32 count;
  846. } htt_hw_stats_wd_timeout_tlv;
  847. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  848. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  849. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  850. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  851. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  852. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  853. do { \
  854. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  855. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  856. } while (0)
  857. typedef struct {
  858. htt_tlv_hdr_t tlv_hdr;
  859. /* BIT [ 7 : 0] :- mac_id
  860. * BIT [31 : 8] :- reserved
  861. */
  862. A_UINT32 mac_id__word;
  863. A_UINT32 tx_abort;
  864. A_UINT32 tx_abort_fail_count;
  865. A_UINT32 rx_abort;
  866. A_UINT32 rx_abort_fail_count;
  867. A_UINT32 warm_reset;
  868. A_UINT32 cold_reset;
  869. A_UINT32 tx_flush;
  870. A_UINT32 tx_glb_reset;
  871. A_UINT32 tx_txq_reset;
  872. A_UINT32 rx_timeout_reset;
  873. A_UINT32 mac_cold_reset_restore_cal;
  874. A_UINT32 mac_cold_reset;
  875. A_UINT32 mac_warm_reset;
  876. A_UINT32 mac_only_reset;
  877. A_UINT32 phy_warm_reset;
  878. A_UINT32 phy_warm_reset_ucode_trig;
  879. A_UINT32 mac_warm_reset_restore_cal;
  880. A_UINT32 mac_sfm_reset;
  881. A_UINT32 phy_warm_reset_m3_ssr;
  882. A_UINT32 phy_warm_reset_reason_phy_m3;
  883. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  884. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  885. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  886. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  887. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  888. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  889. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  890. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  891. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  892. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  893. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  894. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  895. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  896. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  897. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  898. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  899. A_UINT32 fw_rx_rings_reset;
  900. } htt_hw_stats_pdev_errs_tlv;
  901. typedef struct {
  902. htt_tlv_hdr_t tlv_hdr;
  903. /* BIT [ 7 : 0] :- mac_id
  904. * BIT [31 : 8] :- reserved
  905. */
  906. A_UINT32 mac_id__word;
  907. A_UINT32 last_unpause_ppdu_id;
  908. A_UINT32 hwsch_unpause_wait_tqm_write;
  909. A_UINT32 hwsch_dummy_tlv_skipped;
  910. A_UINT32 hwsch_misaligned_offset_received;
  911. A_UINT32 hwsch_reset_count;
  912. A_UINT32 hwsch_dev_reset_war;
  913. A_UINT32 hwsch_delayed_pause;
  914. A_UINT32 hwsch_long_delayed_pause;
  915. A_UINT32 sch_rx_ppdu_no_response;
  916. A_UINT32 sch_selfgen_response;
  917. A_UINT32 sch_rx_sifs_resp_trigger;
  918. } htt_hw_stats_whal_tx_tlv;
  919. typedef struct {
  920. htt_tlv_hdr_t tlv_hdr;
  921. /* BIT [ 7 : 0] :- mac_id
  922. * BIT [31 : 8] :- reserved
  923. */
  924. union {
  925. struct {
  926. A_UINT32 mac_id: 8,
  927. reserved: 24;
  928. };
  929. A_UINT32 mac_id__word;
  930. };
  931. /*
  932. * hw_wars is a variable-length array, with each element counting
  933. * the number of occurrences of the corresponding type of HW WAR.
  934. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  935. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  936. * The target has an internal HW WAR mapping that it uses to keep
  937. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  938. */
  939. A_UINT32 hw_wars[1/*or more*/];
  940. } htt_hw_war_stats_tlv;
  941. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  942. * TLV_TAGS:
  943. * - HTT_STATS_HW_PDEV_ERRS_TAG
  944. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  945. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  946. * - HTT_STATS_WHAL_TX_TAG
  947. * - HTT_STATS_HW_WAR_TAG
  948. */
  949. /* NOTE:
  950. * This structure is for documentation, and cannot be safely used directly.
  951. * Instead, use the constituent TLV structures to fill/parse.
  952. */
  953. typedef struct _htt_pdev_err_stats {
  954. htt_hw_stats_pdev_errs_tlv pdev_errs;
  955. htt_hw_stats_intr_misc_tlv misc_stats[1];
  956. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  957. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  958. htt_hw_war_stats_tlv hw_war;
  959. } htt_hw_err_stats_t;
  960. /* ============ PEER STATS ============ */
  961. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  962. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  963. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  964. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  965. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  966. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  967. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  968. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  969. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  970. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  971. do { \
  972. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  973. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  974. } while (0)
  975. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  976. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  977. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  978. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  979. do { \
  980. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  981. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  982. } while (0)
  983. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  984. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  985. HTT_MSDU_FLOW_STATS_DROP_S)
  986. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  987. do { \
  988. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  989. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  990. } while (0)
  991. typedef struct _htt_msdu_flow_stats_tlv {
  992. htt_tlv_hdr_t tlv_hdr;
  993. A_UINT32 last_update_timestamp;
  994. A_UINT32 last_add_timestamp;
  995. A_UINT32 last_remove_timestamp;
  996. A_UINT32 total_processed_msdu_count;
  997. A_UINT32 cur_msdu_count_in_flowq;
  998. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  999. /* BIT [15 : 0] :- tx_flow_number
  1000. * BIT [19 : 16] :- tid_num
  1001. * BIT [20 : 20] :- drop_rule
  1002. * BIT [31 : 21] :- reserved
  1003. */
  1004. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1005. A_UINT32 last_cycle_enqueue_count;
  1006. A_UINT32 last_cycle_dequeue_count;
  1007. A_UINT32 last_cycle_drop_count;
  1008. /* BIT [15 : 0] :- current_drop_th
  1009. * BIT [31 : 16] :- reserved
  1010. */
  1011. A_UINT32 current_drop_th;
  1012. } htt_msdu_flow_stats_tlv;
  1013. #define MAX_HTT_TID_NAME 8
  1014. /* DWORD sw_peer_id__tid_num */
  1015. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1016. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1017. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1018. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1019. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1020. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1021. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1022. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1023. do { \
  1024. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1025. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1026. } while (0)
  1027. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1028. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1029. HTT_TX_TID_STATS_TID_NUM_S)
  1030. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1031. do { \
  1032. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1033. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1034. } while (0)
  1035. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1036. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1037. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1038. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1039. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1040. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1041. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1042. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1043. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1044. do { \
  1045. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1046. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1047. } while (0)
  1048. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1049. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1050. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1051. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1052. do { \
  1053. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1054. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1055. } while (0)
  1056. /* Tidq stats */
  1057. typedef struct _htt_tx_tid_stats_tlv {
  1058. htt_tlv_hdr_t tlv_hdr;
  1059. /* Stored as little endian */
  1060. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1061. /* BIT [15 : 0] :- sw_peer_id
  1062. * BIT [31 : 16] :- tid_num
  1063. */
  1064. A_UINT32 sw_peer_id__tid_num;
  1065. /* BIT [ 7 : 0] :- num_sched_pending
  1066. * BIT [15 : 8] :- num_ppdu_in_hwq
  1067. * BIT [31 : 16] :- reserved
  1068. */
  1069. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1070. A_UINT32 tid_flags;
  1071. /* per tid # of hw_queued ppdu.*/
  1072. A_UINT32 hw_queued;
  1073. /* number of per tid successful PPDU. */
  1074. A_UINT32 hw_reaped;
  1075. /* per tid Num MPDUs filtered by HW */
  1076. A_UINT32 mpdus_hw_filter;
  1077. A_UINT32 qdepth_bytes;
  1078. A_UINT32 qdepth_num_msdu;
  1079. A_UINT32 qdepth_num_mpdu;
  1080. A_UINT32 last_scheduled_tsmp;
  1081. A_UINT32 pause_module_id;
  1082. A_UINT32 block_module_id;
  1083. /* tid tx airtime in sec */
  1084. A_UINT32 tid_tx_airtime;
  1085. } htt_tx_tid_stats_tlv;
  1086. /* Tidq stats */
  1087. typedef struct _htt_tx_tid_stats_v1_tlv {
  1088. htt_tlv_hdr_t tlv_hdr;
  1089. /* Stored as little endian */
  1090. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1091. /* BIT [15 : 0] :- sw_peer_id
  1092. * BIT [31 : 16] :- tid_num
  1093. */
  1094. A_UINT32 sw_peer_id__tid_num;
  1095. /* BIT [ 7 : 0] :- num_sched_pending
  1096. * BIT [15 : 8] :- num_ppdu_in_hwq
  1097. * BIT [31 : 16] :- reserved
  1098. */
  1099. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1100. A_UINT32 tid_flags;
  1101. /* Max qdepth in bytes reached by this tid*/
  1102. A_UINT32 max_qdepth_bytes;
  1103. /* number of msdus qdepth reached max */
  1104. A_UINT32 max_qdepth_n_msdus;
  1105. /* Made reserved this field */
  1106. A_UINT32 rsvd;
  1107. A_UINT32 qdepth_bytes;
  1108. A_UINT32 qdepth_num_msdu;
  1109. A_UINT32 qdepth_num_mpdu;
  1110. A_UINT32 last_scheduled_tsmp;
  1111. A_UINT32 pause_module_id;
  1112. A_UINT32 block_module_id;
  1113. /* tid tx airtime in sec */
  1114. A_UINT32 tid_tx_airtime;
  1115. A_UINT32 allow_n_flags;
  1116. /* BIT [15 : 0] :- sendn_frms_allowed
  1117. * BIT [31 : 16] :- reserved
  1118. */
  1119. A_UINT32 sendn_frms_allowed;
  1120. } htt_tx_tid_stats_v1_tlv;
  1121. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1122. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1123. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1124. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1125. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1126. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1127. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1128. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1129. do { \
  1130. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1131. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1132. } while (0)
  1133. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1134. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1135. HTT_RX_TID_STATS_TID_NUM_S)
  1136. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1137. do { \
  1138. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1139. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1140. } while (0)
  1141. typedef struct _htt_rx_tid_stats_tlv {
  1142. htt_tlv_hdr_t tlv_hdr;
  1143. /* BIT [15 : 0] : sw_peer_id
  1144. * BIT [31 : 16] : tid_num
  1145. */
  1146. A_UINT32 sw_peer_id__tid_num;
  1147. /* Stored as little endian */
  1148. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1149. /* dup_in_reorder not collected per tid for now,
  1150. as there is no wal_peer back ptr in data rx peer. */
  1151. A_UINT32 dup_in_reorder;
  1152. A_UINT32 dup_past_outside_window;
  1153. A_UINT32 dup_past_within_window;
  1154. /* Number of per tid MSDUs with flag of decrypt_err */
  1155. A_UINT32 rxdesc_err_decrypt;
  1156. /* tid rx airtime in sec */
  1157. A_UINT32 tid_rx_airtime;
  1158. } htt_rx_tid_stats_tlv;
  1159. #define HTT_MAX_COUNTER_NAME 8
  1160. typedef struct {
  1161. htt_tlv_hdr_t tlv_hdr;
  1162. /* Stored as little endian */
  1163. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1164. A_UINT32 count;
  1165. } htt_counter_tlv;
  1166. typedef struct {
  1167. htt_tlv_hdr_t tlv_hdr;
  1168. /* Number of rx ppdu. */
  1169. A_UINT32 ppdu_cnt;
  1170. /* Number of rx mpdu. */
  1171. A_UINT32 mpdu_cnt;
  1172. /* Number of rx msdu */
  1173. A_UINT32 msdu_cnt;
  1174. /* Pause bitmap */
  1175. A_UINT32 pause_bitmap;
  1176. /* Block bitmap */
  1177. A_UINT32 block_bitmap;
  1178. /* Current timestamp */
  1179. A_UINT32 current_timestamp;
  1180. /* Peer cumulative tx airtime in sec */
  1181. A_UINT32 peer_tx_airtime;
  1182. /* Peer cumulative rx airtime in sec */
  1183. A_UINT32 peer_rx_airtime;
  1184. /* Peer current rssi in dBm */
  1185. A_INT32 rssi;
  1186. /* Total enqueued, dequeued and dropped msdu's for peer */
  1187. A_UINT32 peer_enqueued_count_low;
  1188. A_UINT32 peer_enqueued_count_high;
  1189. A_UINT32 peer_dequeued_count_low;
  1190. A_UINT32 peer_dequeued_count_high;
  1191. A_UINT32 peer_dropped_count_low;
  1192. A_UINT32 peer_dropped_count_high;
  1193. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1194. A_UINT32 ppdu_transmitted_bytes_low;
  1195. A_UINT32 ppdu_transmitted_bytes_high;
  1196. A_UINT32 peer_ttl_removed_count;
  1197. /* inactive_time
  1198. * Running duration of the time since last tx/rx activity by this peer,
  1199. * units = seconds.
  1200. * If the peer is currently active, this inactive_time will be 0x0.
  1201. */
  1202. A_UINT32 inactive_time;
  1203. /* Number of MPDUs dropped after max retries */
  1204. A_UINT32 remove_mpdus_max_retries;
  1205. } htt_peer_stats_cmn_tlv;
  1206. typedef struct {
  1207. htt_tlv_hdr_t tlv_hdr;
  1208. /* This enum type of HTT_PEER_TYPE */
  1209. A_UINT32 peer_type;
  1210. A_UINT32 sw_peer_id;
  1211. /* BIT [7 : 0] :- vdev_id
  1212. * BIT [15 : 8] :- pdev_id
  1213. * BIT [31 : 16] :- ast_indx
  1214. */
  1215. A_UINT32 vdev_pdev_ast_idx;
  1216. htt_mac_addr mac_addr;
  1217. A_UINT32 peer_flags;
  1218. A_UINT32 qpeer_flags;
  1219. } htt_peer_details_tlv;
  1220. typedef enum {
  1221. HTT_STATS_PREAM_OFDM,
  1222. HTT_STATS_PREAM_CCK,
  1223. HTT_STATS_PREAM_HT,
  1224. HTT_STATS_PREAM_VHT,
  1225. HTT_STATS_PREAM_HE,
  1226. HTT_STATS_PREAM_EHT,
  1227. HTT_STATS_PREAM_RSVD1,
  1228. HTT_STATS_PREAM_COUNT,
  1229. } HTT_STATS_PREAM_TYPE;
  1230. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1231. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1232. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1233. * GI Index 0: WHAL_GI_800
  1234. * GI Index 1: WHAL_GI_400
  1235. * GI Index 2: WHAL_GI_1600
  1236. * GI Index 3: WHAL_GI_3200
  1237. */
  1238. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1239. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1240. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1241. * bw index 0: rssi_pri20_chain0
  1242. * bw index 1: rssi_ext20_chain0
  1243. * bw index 2: rssi_ext40_low20_chain0
  1244. * bw index 3: rssi_ext40_high20_chain0
  1245. */
  1246. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1247. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1248. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1249. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1250. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1251. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1252. */
  1253. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1254. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1255. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1256. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1257. typedef struct _htt_tx_peer_rate_stats_tlv {
  1258. htt_tlv_hdr_t tlv_hdr;
  1259. /* Number of tx ldpc packets */
  1260. A_UINT32 tx_ldpc;
  1261. /* Number of tx rts packets */
  1262. A_UINT32 rts_cnt;
  1263. /* RSSI value of last ack packet (units = dB above noise floor) */
  1264. A_UINT32 ack_rssi;
  1265. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1266. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1267. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1268. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1269. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1270. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1271. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1272. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  1273. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1274. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1275. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1276. /* Stats for MCS 12/13 */
  1277. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1278. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1279. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1280. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1281. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1282. } htt_tx_peer_rate_stats_tlv;
  1283. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1284. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1285. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1286. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1287. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1288. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1289. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1290. typedef struct _htt_rx_peer_rate_stats_tlv {
  1291. htt_tlv_hdr_t tlv_hdr;
  1292. A_UINT32 nsts;
  1293. /* Number of rx ldpc packets */
  1294. A_UINT32 rx_ldpc;
  1295. /* Number of rx rts packets */
  1296. A_UINT32 rts_cnt;
  1297. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  1298. A_UINT32 rssi_data; /* units = dB above noise floor */
  1299. A_UINT32 rssi_comb; /* units = dB above noise floor */
  1300. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1301. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1302. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1303. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1304. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1305. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1306. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1307. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1308. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1309. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1310. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1311. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1312. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1313. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1314. /* per_chain_rssi_pkt_type:
  1315. * This field shows what type of rx frame the per-chain RSSI was computed
  1316. * on, by recording the frame type and sub-type as bit-fields within this
  1317. * field:
  1318. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1319. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1320. * BIT [31 : 8] :- Reserved
  1321. */
  1322. A_UINT32 per_chain_rssi_pkt_type;
  1323. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1324. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  1325. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  1326. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  1327. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  1328. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  1329. /* Stats for MCS 12/13 */
  1330. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1331. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1332. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1333. } htt_rx_peer_rate_stats_tlv;
  1334. typedef enum {
  1335. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1336. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1337. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1338. } htt_peer_stats_req_mode_t;
  1339. typedef enum {
  1340. HTT_PEER_STATS_CMN_TLV = 0,
  1341. HTT_PEER_DETAILS_TLV = 1,
  1342. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1343. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1344. HTT_TX_TID_STATS_TLV = 4,
  1345. HTT_RX_TID_STATS_TLV = 5,
  1346. HTT_MSDU_FLOW_STATS_TLV = 6,
  1347. HTT_PEER_SCHED_STATS_TLV = 7,
  1348. HTT_PEER_STATS_MAX_TLV = 31,
  1349. } htt_peer_stats_tlv_enum;
  1350. typedef struct {
  1351. htt_tlv_hdr_t tlv_hdr;
  1352. A_UINT32 peer_id;
  1353. /* Num of DL schedules for peer */
  1354. A_UINT32 num_sched_dl;
  1355. /* Num od UL schedules for peer */
  1356. A_UINT32 num_sched_ul;
  1357. /* Peer TX time */
  1358. A_UINT32 peer_tx_active_dur_us_low;
  1359. A_UINT32 peer_tx_active_dur_us_high;
  1360. /* Peer RX time */
  1361. A_UINT32 peer_rx_active_dur_us_low;
  1362. A_UINT32 peer_rx_active_dur_us_high;
  1363. A_UINT32 peer_curr_rate_kbps;
  1364. } htt_peer_sched_stats_tlv;
  1365. /* config_param0 */
  1366. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1367. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1368. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1369. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1370. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1371. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1374. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1375. } while (0)
  1376. /* DEPRECATED
  1377. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1378. * as an alias for the corrected macro name.
  1379. * If/when all references to the old name are removed, the definition of
  1380. * the old name will also be removed.
  1381. */
  1382. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1383. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1384. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1385. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1386. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1387. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1388. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1389. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1390. do { \
  1391. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1392. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1393. } while (0)
  1394. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1395. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1396. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1397. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1398. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1399. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1400. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1401. do { \
  1402. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1403. } while (0)
  1404. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1405. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1406. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1407. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1408. do { \
  1409. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1410. } while (0)
  1411. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1412. * TLV_TAGS:
  1413. * - HTT_STATS_PEER_STATS_CMN_TAG
  1414. * - HTT_STATS_PEER_DETAILS_TAG
  1415. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1416. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1417. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1418. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1419. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1420. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1421. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1422. */
  1423. /* NOTE:
  1424. * This structure is for documentation, and cannot be safely used directly.
  1425. * Instead, use the constituent TLV structures to fill/parse.
  1426. */
  1427. typedef struct _htt_peer_stats {
  1428. htt_peer_stats_cmn_tlv cmn_tlv;
  1429. htt_peer_details_tlv peer_details;
  1430. /* from g_rate_info_stats */
  1431. htt_tx_peer_rate_stats_tlv tx_rate;
  1432. htt_rx_peer_rate_stats_tlv rx_rate;
  1433. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1434. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1435. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1436. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1437. htt_peer_sched_stats_tlv peer_sched_stats;
  1438. } htt_peer_stats_t;
  1439. /* =========== ACTIVE PEER LIST ========== */
  1440. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1441. * TLV_TAGS:
  1442. * - HTT_STATS_PEER_DETAILS_TAG
  1443. */
  1444. /* NOTE:
  1445. * This structure is for documentation, and cannot be safely used directly.
  1446. * Instead, use the constituent TLV structures to fill/parse.
  1447. */
  1448. typedef struct {
  1449. htt_peer_details_tlv peer_details[1];
  1450. } htt_active_peer_details_list_t;
  1451. /* =========== MUMIMO HWQ stats =========== */
  1452. /* MU MIMO stats per hwQ */
  1453. typedef struct {
  1454. htt_tlv_hdr_t tlv_hdr;
  1455. A_UINT32 mu_mimo_sch_posted; /* number of MU MIMO schedules posted to HW */
  1456. A_UINT32 mu_mimo_sch_failed; /* number of MU MIMO schedules failed to post */
  1457. A_UINT32 mu_mimo_ppdu_posted; /* number of MU MIMO PPDUs posted to HW */
  1458. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1459. typedef struct {
  1460. htt_tlv_hdr_t tlv_hdr;
  1461. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1462. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1463. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1464. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1465. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  1466. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  1467. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  1468. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1469. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1470. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1471. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1472. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1473. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1474. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1475. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1476. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1477. do { \
  1478. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1479. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1480. } while (0)
  1481. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1482. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1483. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1484. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1485. do { \
  1486. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1487. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1488. } while (0)
  1489. typedef struct {
  1490. htt_tlv_hdr_t tlv_hdr;
  1491. /* BIT [ 7 : 0] :- mac_id
  1492. * BIT [15 : 8] :- hwq_id
  1493. * BIT [31 : 16] :- reserved
  1494. */
  1495. A_UINT32 mac_id__hwq_id__word;
  1496. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1497. /* NOTE:
  1498. * This structure is for documentation, and cannot be safely used directly.
  1499. * Instead, use the constituent TLV structures to fill/parse.
  1500. */
  1501. typedef struct {
  1502. struct _hwq_mu_mimo_stats {
  1503. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1504. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1505. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1506. } hwq[1];
  1507. } htt_tx_hwq_mu_mimo_stats_t;
  1508. /* == TX HWQ STATS == */
  1509. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1510. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1511. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1512. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1513. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1514. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1515. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1516. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1517. do { \
  1518. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1519. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1520. } while (0)
  1521. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1522. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1523. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1524. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1525. do { \
  1526. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1527. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1528. } while (0)
  1529. typedef struct {
  1530. htt_tlv_hdr_t tlv_hdr;
  1531. /* BIT [ 7 : 0] :- mac_id
  1532. * BIT [15 : 8] :- hwq_id
  1533. * BIT [31 : 16] :- reserved
  1534. */
  1535. A_UINT32 mac_id__hwq_id__word;
  1536. /* PPDU level stats */
  1537. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1538. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1539. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1540. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1541. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1542. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1543. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1544. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1545. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1546. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1547. /* Selfgen stats per hwQ */
  1548. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1549. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1550. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1551. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1552. /* MPDU level stats */
  1553. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1554. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1555. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1556. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1557. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1558. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1559. } htt_tx_hwq_stats_cmn_tlv;
  1560. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1561. (sizeof(A_UINT32) * (_num_elems)))
  1562. /* NOTE: Variable length TLV, use length spec to infer array size */
  1563. typedef struct {
  1564. htt_tlv_hdr_t tlv_hdr;
  1565. A_UINT32 hist_intvl;
  1566. /* histogram of ppdu post to hwsch - > cmd status received */
  1567. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1568. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1569. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1570. /* NOTE: Variable length TLV, use length spec to infer array size */
  1571. typedef struct {
  1572. htt_tlv_hdr_t tlv_hdr;
  1573. /* Histogram of sched cmd result */
  1574. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1575. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1576. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1577. /* NOTE: Variable length TLV, use length spec to infer array size */
  1578. typedef struct {
  1579. htt_tlv_hdr_t tlv_hdr;
  1580. /* Histogram of various pause conitions */
  1581. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1582. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1583. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1584. /* NOTE: Variable length TLV, use length spec to infer array size */
  1585. typedef struct {
  1586. htt_tlv_hdr_t tlv_hdr;
  1587. /* Histogram of number of user fes result */
  1588. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1589. } htt_tx_hwq_fes_result_stats_tlv_v;
  1590. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1591. /* NOTE: Variable length TLV, use length spec to infer array size
  1592. *
  1593. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1594. * The tries here is the count of the MPDUS within a PPDU that the HW
  1595. * had attempted to transmit on air, for the HWSCH Schedule command
  1596. * submitted by FW in this HWQ .It is not the retry attempts. The
  1597. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1598. * in this histogram.
  1599. * they are defined in FW using the following macros
  1600. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1601. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1602. *
  1603. * */
  1604. typedef struct {
  1605. htt_tlv_hdr_t tlv_hdr;
  1606. A_UINT32 hist_bin_size;
  1607. /* Histogram of number of mpdus on tried mpdu */
  1608. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1609. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1610. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1611. /* NOTE: Variable length TLV, use length spec to infer array size
  1612. *
  1613. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1614. * completing the burst, we identify the txop used in the burst and
  1615. * incr the corresponding bin.
  1616. * Each bin represents 1ms & we have 10 bins in this histogram.
  1617. * they are deined in FW using the following macros
  1618. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1619. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1620. *
  1621. * */
  1622. typedef struct {
  1623. htt_tlv_hdr_t tlv_hdr;
  1624. /* Histogram of txop used cnt */
  1625. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1626. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1627. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1628. * TLV_TAGS:
  1629. * - HTT_STATS_STRING_TAG
  1630. * - HTT_STATS_TX_HWQ_CMN_TAG
  1631. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1632. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1633. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1634. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1635. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1636. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1637. */
  1638. /* NOTE:
  1639. * This structure is for documentation, and cannot be safely used directly.
  1640. * Instead, use the constituent TLV structures to fill/parse.
  1641. * General HWQ stats Mechanism:
  1642. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1643. * for all the HWQ requested. & the FW send the buffer to host. In the
  1644. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1645. * HWQ distinctly.
  1646. */
  1647. typedef struct _htt_tx_hwq_stats {
  1648. htt_stats_string_tlv hwq_str_tlv;
  1649. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1650. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1651. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1652. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1653. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1654. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1655. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1656. } htt_tx_hwq_stats_t;
  1657. /* == TX SELFGEN STATS == */
  1658. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1659. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1660. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1661. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1662. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1663. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1664. do { \
  1665. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1666. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1667. } while (0)
  1668. typedef enum {
  1669. HTT_TXERR_NONE,
  1670. HTT_TXERR_RESP, /* response timeout, mismatch,
  1671. * BW mismatch, mimo ctrl mismatch,
  1672. * CRC error.. */
  1673. HTT_TXERR_FILT, /* blocked by tx filtering */
  1674. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1675. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1676. HTT_TXERR_RESERVED1,
  1677. HTT_TXERR_RESERVED2,
  1678. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1679. HTT_TXERR_INVALID = 0xff,
  1680. } htt_tx_err_status_t;
  1681. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1682. typedef enum {
  1683. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1684. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1685. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1686. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1687. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1688. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1689. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1690. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1691. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1692. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1693. } htt_tx_selfgen_sch_tsflag_error_stats;
  1694. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1695. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1696. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1697. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1698. typedef struct {
  1699. htt_tlv_hdr_t tlv_hdr;
  1700. /* BIT [ 7 : 0] :- mac_id
  1701. * BIT [31 : 8] :- reserved
  1702. */
  1703. A_UINT32 mac_id__word;
  1704. A_UINT32 su_bar; /* BAR sent out for SU transmission */
  1705. A_UINT32 rts; /* SW generated RTS frame sent */
  1706. A_UINT32 cts2self; /* SW generated CTS-to-self frame sent */
  1707. A_UINT32 qos_null; /* SW generated QOS NULL frame sent */
  1708. A_UINT32 delayed_bar_1; /* BAR sent for MU user 1 */
  1709. A_UINT32 delayed_bar_2; /* BAR sent for MU user 2 */
  1710. A_UINT32 delayed_bar_3; /* BAR sent for MU user 3 */
  1711. A_UINT32 delayed_bar_4; /* BAR sent for MU user 4 */
  1712. A_UINT32 delayed_bar_5; /* BAR sent for MU user 5 */
  1713. A_UINT32 delayed_bar_6; /* BAR sent for MU user 6 */
  1714. A_UINT32 delayed_bar_7; /* BAR sent for MU user 7 */
  1715. A_UINT32 bar_with_tqm_head_seq_num;
  1716. A_UINT32 bar_with_tid_seq_num;
  1717. A_UINT32 su_sw_rts_queued; /* SW generated RTS frame queued to the HW */
  1718. A_UINT32 su_sw_rts_tried; /* SW generated RTS frame sent over the air */
  1719. A_UINT32 su_sw_rts_err; /* SW generated RTS frame completed with error */
  1720. A_UINT32 su_sw_rts_flushed; /* SW generated RTS frame flushed */
  1721. A_UINT32 su_sw_rts_rcvd_cts_diff_bw; /* CTS (RTS response) received in different BW */
  1722. } htt_tx_selfgen_cmn_stats_tlv;
  1723. typedef struct {
  1724. htt_tlv_hdr_t tlv_hdr;
  1725. A_UINT32 ac_su_ndpa; /* 11AC VHT SU NDPA frame sent over the air */
  1726. A_UINT32 ac_su_ndp; /* 11AC VHT SU NDP frame sent over the air */
  1727. A_UINT32 ac_mu_mimo_ndpa; /* 11AC VHT MU MIMO NDPA frame sent over the air */
  1728. A_UINT32 ac_mu_mimo_ndp; /* 11AC VHT MU MIMO NDP frame sent over the air */
  1729. A_UINT32 ac_mu_mimo_brpoll_1; /* 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1730. A_UINT32 ac_mu_mimo_brpoll_2; /* 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1731. A_UINT32 ac_mu_mimo_brpoll_3; /* 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1732. A_UINT32 ac_su_ndpa_queued; /* 11AC VHT SU NDPA frame queued to the HW */
  1733. A_UINT32 ac_su_ndp_queued; /* 11AC VHT SU NDP frame queued to the HW */
  1734. A_UINT32 ac_mu_mimo_ndpa_queued; /* 11AC VHT MU MIMO NDPA frame queued to the HW */
  1735. A_UINT32 ac_mu_mimo_ndp_queued; /* 11AC VHT MU MIMO NDP frame queued to the HW */
  1736. A_UINT32 ac_mu_mimo_brpoll_1_queued; /* 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1737. A_UINT32 ac_mu_mimo_brpoll_2_queued; /* 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1738. A_UINT32 ac_mu_mimo_brpoll_3_queued; /* 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1739. } htt_tx_selfgen_ac_stats_tlv;
  1740. typedef struct {
  1741. htt_tlv_hdr_t tlv_hdr;
  1742. A_UINT32 ax_su_ndpa; /* 11AX HE SU NDPA frame sent over the air */
  1743. A_UINT32 ax_su_ndp; /* 11AX HE NDP frame sent over the air */
  1744. A_UINT32 ax_mu_mimo_ndpa; /* 11AX HE MU MIMO NDPA frame sent over the air */
  1745. A_UINT32 ax_mu_mimo_ndp; /* 11AX HE MU MIMO NDP frame sent over the air */
  1746. union {
  1747. struct {
  1748. /* deprecated old names */
  1749. A_UINT32 ax_mu_mimo_brpoll_1;
  1750. A_UINT32 ax_mu_mimo_brpoll_2;
  1751. A_UINT32 ax_mu_mimo_brpoll_3;
  1752. A_UINT32 ax_mu_mimo_brpoll_4;
  1753. A_UINT32 ax_mu_mimo_brpoll_5;
  1754. A_UINT32 ax_mu_mimo_brpoll_6;
  1755. A_UINT32 ax_mu_mimo_brpoll_7;
  1756. };
  1757. /* 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1758. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1759. };
  1760. A_UINT32 ax_basic_trigger; /* 11AX HE MU Basic Trigger frame sent over the air */
  1761. A_UINT32 ax_bsr_trigger; /* 11AX HE MU BSRP Trigger frame sent over the air */
  1762. A_UINT32 ax_mu_bar_trigger; /* 11AX HE MU BAR Trigger frame sent over the air */
  1763. A_UINT32 ax_mu_rts_trigger; /* 11AX HE MU RTS Trigger frame sent over the air */
  1764. A_UINT32 ax_ulmumimo_trigger; /* 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1765. A_UINT32 ax_su_ndpa_queued; /* 11AX HE SU NDPA frame queued to the HW */
  1766. A_UINT32 ax_su_ndp_queued; /* 11AX HE SU NDP frame queued to the HW */
  1767. A_UINT32 ax_mu_mimo_ndpa_queued; /* 11AX HE MU MIMO NDPA frame queued to the HW */
  1768. A_UINT32 ax_mu_mimo_ndp_queued; /* 11AX HE MU MIMO NDP frame queued to the HW */
  1769. /* 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1770. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1771. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 successfully sent over the air */
  1772. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1773. } htt_tx_selfgen_ax_stats_tlv;
  1774. typedef struct {
  1775. htt_tlv_hdr_t tlv_hdr;
  1776. /* 11AX HE OFDMA NDPA frame queued to the HW */
  1777. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1778. /* 11AX HE OFDMA NDPA frame sent over the air */
  1779. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1780. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1781. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1782. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1783. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1784. } htt_txbf_ofdma_ndpa_stats_tlv;
  1785. typedef struct {
  1786. htt_tlv_hdr_t tlv_hdr;
  1787. /* 11AX HE OFDMA NDP frame queued to the HW */
  1788. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1789. /* 11AX HE OFDMA NDPA frame sent over the air */
  1790. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1791. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1792. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1793. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1794. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1795. } htt_txbf_ofdma_ndp_stats_tlv;
  1796. typedef struct {
  1797. htt_tlv_hdr_t tlv_hdr;
  1798. /* 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  1799. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1800. /* 11AX HE OFDMA MU BRPOLL frame sent over the air */
  1801. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1802. /* 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  1803. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1804. /* 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1805. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1806. /* Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1807. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  1808. } htt_txbf_ofdma_brp_stats_tlv;
  1809. typedef struct {
  1810. htt_tlv_hdr_t tlv_hdr;
  1811. /* 11AX HE OFDMA PPDUs that were sent over the air with steering (TXBF + OFDMA) */
  1812. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1813. /* 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  1814. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1815. /* 11AX HE OFDMA number of users for which CBF prefetch was initiated to PHY HW during TX */
  1816. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1817. /* 11AX HE OFDMA number of users for which sounding was initiated during TX */
  1818. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1819. /* 11AX HE OFDMA number of users for which sounding was forced during TX */
  1820. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1821. } htt_txbf_ofdma_steer_stats_tlv;
  1822. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  1823. * TLV_TAGS:
  1824. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  1825. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  1826. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  1827. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  1828. */
  1829. /* NOTE:
  1830. * This structure is for documentation, and cannot be safely used directly.
  1831. * Instead, use the constituent TLV structures to fill/parse.
  1832. */
  1833. typedef struct {
  1834. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  1835. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  1836. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  1837. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  1838. } htt_tx_pdev_txbf_ofdma_stats_t;
  1839. typedef struct {
  1840. htt_tlv_hdr_t tlv_hdr;
  1841. A_UINT32 ac_su_ndp_err; /* 11AC VHT SU NDP frame completed with error(s) */
  1842. A_UINT32 ac_su_ndpa_err; /* 11AC VHT SU NDPA frame completed with error(s) */
  1843. A_UINT32 ac_mu_mimo_ndpa_err; /* 11AC VHT MU MIMO NDPA frame completed with error(s) */
  1844. A_UINT32 ac_mu_mimo_ndp_err; /* 11AC VHT MU MIMO NDP frame completed with error(s) */
  1845. A_UINT32 ac_mu_mimo_brp1_err; /* 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  1846. A_UINT32 ac_mu_mimo_brp2_err; /* 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  1847. A_UINT32 ac_mu_mimo_brp3_err; /* 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  1848. A_UINT32 ac_su_ndpa_flushed; /* 11AC VHT SU NDPA frame flushed by HW */
  1849. A_UINT32 ac_su_ndp_flushed; /* 11AC VHT SU NDP frame flushed by HW */
  1850. A_UINT32 ac_mu_mimo_ndpa_flushed; /* 11AC VHT MU MIMO NDPA frame flushed by HW */
  1851. A_UINT32 ac_mu_mimo_ndp_flushed; /* 11AC VHT MU MIMO NDP frame flushed by HW */
  1852. A_UINT32 ac_mu_mimo_brpoll1_flushed; /* 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  1853. A_UINT32 ac_mu_mimo_brpoll2_flushed; /* 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  1854. A_UINT32 ac_mu_mimo_brpoll3_flushed; /* 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  1855. } htt_tx_selfgen_ac_err_stats_tlv;
  1856. typedef struct {
  1857. htt_tlv_hdr_t tlv_hdr;
  1858. A_UINT32 ax_su_ndp_err; /* 11AX HE SU NDP frame completed with error(s) */
  1859. A_UINT32 ax_su_ndpa_err; /* 11AX HE SU NDPA frame completed with error(s) */
  1860. A_UINT32 ax_mu_mimo_ndpa_err; /* 11AX HE MU MIMO NDPA frame completed with error(s) */
  1861. A_UINT32 ax_mu_mimo_ndp_err; /* 11AX HE MU MIMO NDP frame completed with error(s) */
  1862. union {
  1863. struct {
  1864. /* deprecated old names */
  1865. A_UINT32 ax_mu_mimo_brp1_err;
  1866. A_UINT32 ax_mu_mimo_brp2_err;
  1867. A_UINT32 ax_mu_mimo_brp3_err;
  1868. A_UINT32 ax_mu_mimo_brp4_err;
  1869. A_UINT32 ax_mu_mimo_brp5_err;
  1870. A_UINT32 ax_mu_mimo_brp6_err;
  1871. A_UINT32 ax_mu_mimo_brp7_err;
  1872. };
  1873. /* 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  1874. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1875. };
  1876. A_UINT32 ax_basic_trigger_err; /* 11AX HE MU Basic Trigger frame completed with error(s) */
  1877. A_UINT32 ax_bsr_trigger_err; /* 11AX HE MU BSRP Trigger frame completed with error(s) */
  1878. A_UINT32 ax_mu_bar_trigger_err; /* 11AX HE MU BAR Trigger frame completed with error(s) */
  1879. A_UINT32 ax_mu_rts_trigger_err; /* 11AX HE MU RTS Trigger frame completed with error(s) */
  1880. A_UINT32 ax_ulmumimo_trigger_err; /* 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  1881. /* Number of CBF(s) received when 11AX HE MU MIMO BRPOLL frame completed with error(s) */
  1882. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1883. A_UINT32 ax_su_ndpa_flushed; /* 11AX HE SU NDPA frame flushed by HW */
  1884. A_UINT32 ax_su_ndp_flushed; /* 11AX HE SU NDP frame flushed by HW */
  1885. A_UINT32 ax_mu_mimo_ndpa_flushed; /* 11AX HE MU MIMO NDPA frame flushed by HW */
  1886. A_UINT32 ax_mu_mimo_ndp_flushed; /* 11AX HE MU MIMO NDP frame flushed by HW */
  1887. /* 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  1888. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1889. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s) */
  1890. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1891. } htt_tx_selfgen_ax_err_stats_tlv;
  1892. /*
  1893. * Scheduler completion status reason code.
  1894. * (0) HTT_TXERR_NONE - No error (Success).
  1895. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  1896. * MIMO control mismatch, CRC error etc.
  1897. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  1898. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  1899. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  1900. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  1901. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  1902. */
  1903. /* Scheduler error code.
  1904. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  1905. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  1906. * filtered by HW.
  1907. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  1908. * error.
  1909. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  1910. * received with MIMO control mismatch.
  1911. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  1912. * BW mismatch.
  1913. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  1914. * frame even after maximum retries.
  1915. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  1916. * received outside RX window.
  1917. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  1918. * received by HW for queuing within SIFS interval.
  1919. */
  1920. typedef struct {
  1921. htt_tlv_hdr_t tlv_hdr;
  1922. /* 11AC VHT SU NDPA scheduler completion status reason code */
  1923. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1924. /* 11AC VHT SU NDP scheduler completion status reason code */
  1925. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1926. /* 11AC VHT SU NDP scheduler error code */
  1927. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1928. /* 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  1929. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1930. /* 11AC VHT MU MIMO NDP scheduler completion status reason code */
  1931. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1932. /* 11AC VHT MU MIMO NDP scheduler error code */
  1933. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1934. /* 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  1935. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1936. /* 11AC VHT MU MIMO BRPOLL scheduler error code */
  1937. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1938. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  1939. typedef struct {
  1940. htt_tlv_hdr_t tlv_hdr;
  1941. /* 11AX HE SU NDPA scheduler completion status reason code */
  1942. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1943. /* 11AX SU NDP scheduler completion status reason code */
  1944. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1945. /* 11AX HE SU NDP scheduler error code */
  1946. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1947. /* 11AX HE MU MIMO NDPA scheduler completion status reason code */
  1948. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1949. /* 11AX HE MU MIMO NDP scheduler completion status reason code */
  1950. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1951. /* 11AX HE MU MIMO NDP scheduler error code */
  1952. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1953. /* 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  1954. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1955. /* 11AX HE MU MIMO MU BRPOLL scheduler error code */
  1956. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1957. /* 11AX HE MU BAR scheduler completion status reason code */
  1958. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1959. /* 11AX HE MU BAR scheduler error code */
  1960. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1961. /* 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code */
  1962. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1963. /* 11AX HE UL OFDMA Basic Trigger scheduler error code */
  1964. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1965. /* 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code */
  1966. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1967. /* 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  1968. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1969. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  1970. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  1971. * TLV_TAGS:
  1972. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  1973. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  1974. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  1975. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  1976. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  1977. */
  1978. /* NOTE:
  1979. * This structure is for documentation, and cannot be safely used directly.
  1980. * Instead, use the constituent TLV structures to fill/parse.
  1981. */
  1982. typedef struct {
  1983. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  1984. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  1985. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  1986. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  1987. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  1988. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  1989. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  1990. } htt_tx_pdev_selfgen_stats_t;
  1991. /* == TX MU STATS == */
  1992. typedef struct {
  1993. htt_tlv_hdr_t tlv_hdr;
  1994. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  1995. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  1996. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  1997. /*
  1998. * This is the common description for the below sch stats.
  1999. * Counts the number of transmissions of each number of MU users
  2000. * in each TX mode.
  2001. * The array index is the "number of users - 1".
  2002. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2003. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2004. * TX PPDUs and so on.
  2005. * The same is applicable for the other TX mode stats.
  2006. */
  2007. /* Represents the count for 11AC DL MU MIMO sequences */
  2008. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2009. /* Represents the count for 11AX DL MU MIMO sequences */
  2010. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2011. /* Represents the count for 11AX DL MU OFDMA sequences */
  2012. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2013. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  2014. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2015. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2016. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2017. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2018. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2019. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2020. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2021. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  2022. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2023. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2024. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2025. /* Number of 11AC DL MU MIMO schedules posted per group size */
  2026. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2027. /* Number of 11AX DL MU MIMO schedules posted per group size */
  2028. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2029. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2030. typedef struct {
  2031. htt_tlv_hdr_t tlv_hdr;
  2032. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  2033. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  2034. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  2035. /*
  2036. * This is the common description for the below sch stats.
  2037. * Counts the number of transmissions of each number of MU users
  2038. * in each TX mode.
  2039. * The array index is the "number of users - 1".
  2040. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2041. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2042. * TX PPDUs and so on.
  2043. * The same is applicable for the other TX mode stats.
  2044. */
  2045. /* Represents the count for 11AC DL MU MIMO sequences */
  2046. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2047. /* Represents the count for 11AX DL MU MIMO sequences */
  2048. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2049. /* Number of 11AC DL MU MIMO schedules posted per group size */
  2050. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2051. /* Number of 11AX DL MU MIMO schedules posted per group size */
  2052. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2053. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2054. typedef struct {
  2055. htt_tlv_hdr_t tlv_hdr;
  2056. /* Represents the count for 11AX DL MU OFDMA sequences */
  2057. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2058. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2059. typedef struct {
  2060. htt_tlv_hdr_t tlv_hdr;
  2061. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  2062. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2063. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2064. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2065. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2066. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2067. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2068. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2069. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2070. typedef struct {
  2071. htt_tlv_hdr_t tlv_hdr;
  2072. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  2073. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2074. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2075. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2076. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2077. typedef struct {
  2078. htt_tlv_hdr_t tlv_hdr;
  2079. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2080. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2081. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2082. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2083. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  2084. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  2085. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  2086. A_UINT32 ax_mu_mimo_mpdus_queued_usr; /* 11AX MU MIMO number of mpdus queued to HW, per user */
  2087. A_UINT32 ax_mu_mimo_mpdus_tried_usr; /* 11AX MU MIMO number of mpdus tried over the air, per user */
  2088. A_UINT32 ax_mu_mimo_mpdus_failed_usr; /* 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2089. A_UINT32 ax_mu_mimo_mpdus_requeued_usr; /* 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2090. A_UINT32 ax_mu_mimo_err_no_ba_usr; /* 11AX DL MU MIMO BA not receieved, per user */
  2091. A_UINT32 ax_mu_mimo_mpdu_underrun_usr; /* 11AX DL MU MIMO mpdu underrun encountered, per user */
  2092. A_UINT32 ax_mu_mimo_ampdu_underrun_usr; /* 11AX DL MU MIMO ampdu underrun encountered, per user */
  2093. A_UINT32 ax_ofdma_mpdus_queued_usr; /* 11AX MU OFDMA number of mpdus queued to HW, per user */
  2094. A_UINT32 ax_ofdma_mpdus_tried_usr; /* 11AX MU OFDMA number of mpdus tried over the air, per user */
  2095. A_UINT32 ax_ofdma_mpdus_failed_usr; /* 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2096. A_UINT32 ax_ofdma_mpdus_requeued_usr; /* 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2097. A_UINT32 ax_ofdma_err_no_ba_usr; /* 11AX MU OFDMA BA not receieved, per user */
  2098. A_UINT32 ax_ofdma_mpdu_underrun_usr; /* 11AX MU OFDMA mpdu underrun encountered, per user */
  2099. A_UINT32 ax_ofdma_ampdu_underrun_usr; /* 11AX MU OFDMA ampdu underrun encountered, per user */
  2100. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2101. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2102. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2103. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2104. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2105. typedef struct {
  2106. htt_tlv_hdr_t tlv_hdr;
  2107. /* mpdu level stats */
  2108. A_UINT32 mpdus_queued_usr;
  2109. A_UINT32 mpdus_tried_usr;
  2110. A_UINT32 mpdus_failed_usr;
  2111. A_UINT32 mpdus_requeued_usr;
  2112. A_UINT32 err_no_ba_usr;
  2113. A_UINT32 mpdu_underrun_usr;
  2114. A_UINT32 ampdu_underrun_usr;
  2115. A_UINT32 user_index;
  2116. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  2117. } htt_tx_pdev_mpdu_stats_tlv;
  2118. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2119. * TLV_TAGS:
  2120. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2121. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2122. */
  2123. /* NOTE:
  2124. * This structure is for documentation, and cannot be safely used directly.
  2125. * Instead, use the constituent TLV structures to fill/parse.
  2126. */
  2127. typedef struct {
  2128. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2129. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2130. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2131. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2132. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2133. /*
  2134. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2135. * it can also hold MU-OFDMA stats.
  2136. */
  2137. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2138. } htt_tx_pdev_mu_mimo_stats_t;
  2139. /* == TX SCHED STATS == */
  2140. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2141. /* NOTE: Variable length TLV, use length spec to infer array size */
  2142. typedef struct {
  2143. htt_tlv_hdr_t tlv_hdr;
  2144. /* Scheduler command posted per tx_mode */
  2145. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2146. } htt_sched_txq_cmd_posted_tlv_v;
  2147. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2148. /* NOTE: Variable length TLV, use length spec to infer array size */
  2149. typedef struct {
  2150. htt_tlv_hdr_t tlv_hdr;
  2151. /* Scheduler command reaped per tx_mode */
  2152. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2153. } htt_sched_txq_cmd_reaped_tlv_v;
  2154. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2155. /* NOTE: Variable length TLV, use length spec to infer array size */
  2156. typedef struct {
  2157. htt_tlv_hdr_t tlv_hdr;
  2158. /*
  2159. * sched_order_su contains the peer IDs of peers chosen in the last
  2160. * NUM_SCHED_ORDER_LOG scheduler instances.
  2161. * The array is circular; it's unspecified which array element corresponds
  2162. * to the most recent scheduler invocation, and which corresponds to
  2163. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2164. */
  2165. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2166. } htt_sched_txq_sched_order_su_tlv_v;
  2167. typedef struct {
  2168. htt_tlv_hdr_t tlv_hdr;
  2169. A_UINT32 htt_stats_type;
  2170. } htt_stats_error_tlv_v;
  2171. typedef enum {
  2172. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2173. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2174. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2175. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2176. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2177. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2178. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2179. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2180. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2181. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2182. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2183. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2184. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2185. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2186. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2187. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2188. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2189. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2190. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2191. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2192. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2193. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2194. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2195. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2196. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2197. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2198. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2199. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2200. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2201. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2202. HTT_SCHED_INELIGIBILITY_MAX,
  2203. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2204. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2205. /* NOTE: Variable length TLV, use length spec to infer array size */
  2206. typedef struct {
  2207. htt_tlv_hdr_t tlv_hdr;
  2208. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  2209. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  2210. } htt_sched_txq_sched_ineligibility_tlv_v;
  2211. typedef enum {
  2212. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2213. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2214. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2215. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2216. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2217. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2218. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2219. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2220. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2221. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2222. /* NOTE: Variable length TLV, use length spec to infer array size */
  2223. typedef struct {
  2224. htt_tlv_hdr_t tlv_hdr;
  2225. /*
  2226. * supercycle_triggers[] is a histogram that counts the number of
  2227. * occurrences of each different reason for a transmit scheduler
  2228. * supercycle to be triggered.
  2229. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2230. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2231. * of times a supercycle has been forced.
  2232. * These supercycle trigger counts are not automatically reset, but
  2233. * are reset upon request.
  2234. */
  2235. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2236. } htt_sched_txq_supercycle_triggers_tlv_v;
  2237. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2238. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2239. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2240. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2241. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2242. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2243. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2244. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2245. do { \
  2246. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2247. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2248. } while (0)
  2249. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2250. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2251. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2252. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2253. do { \
  2254. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2255. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2256. } while (0)
  2257. typedef struct {
  2258. htt_tlv_hdr_t tlv_hdr;
  2259. /* BIT [ 7 : 0] :- mac_id
  2260. * BIT [15 : 8] :- txq_id
  2261. * BIT [31 : 16] :- reserved
  2262. */
  2263. A_UINT32 mac_id__txq_id__word;
  2264. /* Scheduler policy ised for this TxQ */
  2265. A_UINT32 sched_policy;
  2266. /* Timestamp of last scheduler command posted */
  2267. A_UINT32 last_sched_cmd_posted_timestamp;
  2268. /* Timestamp of last scheduler command completed */
  2269. A_UINT32 last_sched_cmd_compl_timestamp;
  2270. /* Num of Sched2TAC ring hit Low Water Mark condition */
  2271. A_UINT32 sched_2_tac_lwm_count;
  2272. /* Num of Sched2TAC ring full condition */
  2273. A_UINT32 sched_2_tac_ring_full;
  2274. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  2275. A_UINT32 sched_cmd_post_failure;
  2276. /* Num of active tids for this TxQ at current instance */
  2277. A_UINT32 num_active_tids;
  2278. /* Num of powersave schedules */
  2279. A_UINT32 num_ps_schedules;
  2280. /* Num of scheduler commands pending for this TxQ */
  2281. A_UINT32 sched_cmds_pending;
  2282. /* Num of tidq registration for this TxQ */
  2283. A_UINT32 num_tid_register;
  2284. /* Num of tidq de-registration for this TxQ */
  2285. A_UINT32 num_tid_unregister;
  2286. /* Num of iterations msduq stats was updated */
  2287. A_UINT32 num_qstats_queried;
  2288. /* qstats query update status */
  2289. A_UINT32 qstats_update_pending;
  2290. /* Timestamp of Last query stats made */
  2291. A_UINT32 last_qstats_query_timestamp;
  2292. /* Num of sched2tqm command queue full condition */
  2293. A_UINT32 num_tqm_cmdq_full;
  2294. /* Num of scheduler trigger from DE Module */
  2295. A_UINT32 num_de_sched_algo_trigger;
  2296. /* Num of scheduler trigger from RT Module */
  2297. A_UINT32 num_rt_sched_algo_trigger;
  2298. /* Num of scheduler trigger from TQM Module */
  2299. A_UINT32 num_tqm_sched_algo_trigger;
  2300. /* Num of schedules for notify frame */
  2301. A_UINT32 notify_sched;
  2302. /* Duration based sendn termination */
  2303. A_UINT32 dur_based_sendn_term;
  2304. /* scheduled via NOTIFY2 */
  2305. A_UINT32 su_notify2_sched;
  2306. /* schedule if queued packets are greater than avg MSDUs in PPDU */
  2307. A_UINT32 su_optimal_queued_msdus_sched;
  2308. /* schedule due to timeout */
  2309. A_UINT32 su_delay_timeout_sched;
  2310. /* delay if txtime is less than 500us */
  2311. A_UINT32 su_min_txtime_sched_delay;
  2312. /* scheduled via no delay */
  2313. A_UINT32 su_no_delay;
  2314. /* Num of supercycles for this TxQ */
  2315. A_UINT32 num_supercycles;
  2316. /* Num of subcycles with sort for this TxQ */
  2317. A_UINT32 num_subcycles_with_sort;
  2318. /* Num of subcycles without sort for this Txq */
  2319. A_UINT32 num_subcycles_no_sort;
  2320. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2321. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2322. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2323. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2324. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2325. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2326. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2327. do { \
  2328. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2329. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2330. } while (0)
  2331. typedef struct {
  2332. htt_tlv_hdr_t tlv_hdr;
  2333. /* BIT [ 7 : 0] :- mac_id
  2334. * BIT [31 : 8] :- reserved
  2335. */
  2336. A_UINT32 mac_id__word;
  2337. /* Current timestamp */
  2338. A_UINT32 current_timestamp;
  2339. } htt_stats_tx_sched_cmn_tlv;
  2340. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2341. * TLV_TAGS:
  2342. * - HTT_STATS_TX_SCHED_CMN_TAG
  2343. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2344. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2345. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2346. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2347. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2348. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2349. */
  2350. /* NOTE:
  2351. * This structure is for documentation, and cannot be safely used directly.
  2352. * Instead, use the constituent TLV structures to fill/parse.
  2353. */
  2354. typedef struct {
  2355. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2356. struct _txq_tx_sched_stats {
  2357. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2358. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2359. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2360. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2361. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2362. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2363. } txq[1];
  2364. } htt_stats_tx_sched_t;
  2365. /* == TQM STATS == */
  2366. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2367. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2368. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2369. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2370. /* NOTE: Variable length TLV, use length spec to infer array size */
  2371. typedef struct {
  2372. htt_tlv_hdr_t tlv_hdr;
  2373. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2374. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2375. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2376. /* NOTE: Variable length TLV, use length spec to infer array size */
  2377. typedef struct {
  2378. htt_tlv_hdr_t tlv_hdr;
  2379. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2380. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2381. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2382. /* NOTE: Variable length TLV, use length spec to infer array size */
  2383. typedef struct {
  2384. htt_tlv_hdr_t tlv_hdr;
  2385. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2386. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2387. typedef struct {
  2388. htt_tlv_hdr_t tlv_hdr;
  2389. A_UINT32 msdu_count;
  2390. A_UINT32 mpdu_count;
  2391. A_UINT32 remove_msdu;
  2392. A_UINT32 remove_mpdu;
  2393. A_UINT32 remove_msdu_ttl;
  2394. A_UINT32 send_bar;
  2395. A_UINT32 bar_sync;
  2396. A_UINT32 notify_mpdu;
  2397. A_UINT32 sync_cmd;
  2398. A_UINT32 write_cmd;
  2399. A_UINT32 hwsch_trigger;
  2400. A_UINT32 ack_tlv_proc;
  2401. A_UINT32 gen_mpdu_cmd;
  2402. A_UINT32 gen_list_cmd;
  2403. A_UINT32 remove_mpdu_cmd;
  2404. A_UINT32 remove_mpdu_tried_cmd;
  2405. A_UINT32 mpdu_queue_stats_cmd;
  2406. A_UINT32 mpdu_head_info_cmd;
  2407. A_UINT32 msdu_flow_stats_cmd;
  2408. A_UINT32 remove_msdu_cmd;
  2409. A_UINT32 remove_msdu_ttl_cmd;
  2410. A_UINT32 flush_cache_cmd;
  2411. A_UINT32 update_mpduq_cmd;
  2412. A_UINT32 enqueue;
  2413. A_UINT32 enqueue_notify;
  2414. A_UINT32 notify_mpdu_at_head;
  2415. A_UINT32 notify_mpdu_state_valid;
  2416. /*
  2417. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2418. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2419. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2420. * for non-UDP MSDUs.
  2421. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2422. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2423. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2424. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2425. *
  2426. * Notify signifies that we trigger the scheduler.
  2427. */
  2428. A_UINT32 sched_udp_notify1;
  2429. A_UINT32 sched_udp_notify2;
  2430. A_UINT32 sched_nonudp_notify1;
  2431. A_UINT32 sched_nonudp_notify2;
  2432. } htt_tx_tqm_pdev_stats_tlv_v;
  2433. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2434. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2435. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2436. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2437. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2438. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2439. do { \
  2440. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2441. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2442. } while (0)
  2443. typedef struct {
  2444. htt_tlv_hdr_t tlv_hdr;
  2445. /* BIT [ 7 : 0] :- mac_id
  2446. * BIT [31 : 8] :- reserved
  2447. */
  2448. A_UINT32 mac_id__word;
  2449. A_UINT32 max_cmdq_id;
  2450. A_UINT32 list_mpdu_cnt_hist_intvl;
  2451. /* Global stats */
  2452. A_UINT32 add_msdu;
  2453. A_UINT32 q_empty;
  2454. A_UINT32 q_not_empty;
  2455. A_UINT32 drop_notification;
  2456. A_UINT32 desc_threshold;
  2457. A_UINT32 hwsch_tqm_invalid_status;
  2458. A_UINT32 missed_tqm_gen_mpdus;
  2459. A_UINT32 tqm_active_tids;
  2460. A_UINT32 tqm_inactive_tids;
  2461. A_UINT32 tqm_active_msduq_flows;
  2462. } htt_tx_tqm_cmn_stats_tlv;
  2463. typedef struct {
  2464. htt_tlv_hdr_t tlv_hdr;
  2465. /* Error stats */
  2466. A_UINT32 q_empty_failure;
  2467. A_UINT32 q_not_empty_failure;
  2468. A_UINT32 add_msdu_failure;
  2469. /* TQM reset debug stats */
  2470. A_UINT32 tqm_cache_ctl_err;
  2471. A_UINT32 tqm_soft_reset;
  2472. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2473. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2474. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2475. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2476. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2477. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2478. A_UINT32 tqm_reset_recovery_time_ms;
  2479. A_UINT32 tqm_reset_num_peers_hdl;
  2480. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2481. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2482. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2483. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2484. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2485. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2486. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2487. } htt_tx_tqm_error_stats_tlv;
  2488. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2489. * TLV_TAGS:
  2490. * - HTT_STATS_TX_TQM_CMN_TAG
  2491. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2492. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2493. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2494. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2495. * - HTT_STATS_TX_TQM_PDEV_TAG
  2496. */
  2497. /* NOTE:
  2498. * This structure is for documentation, and cannot be safely used directly.
  2499. * Instead, use the constituent TLV structures to fill/parse.
  2500. */
  2501. typedef struct {
  2502. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2503. htt_tx_tqm_error_stats_tlv err_tlv;
  2504. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2505. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2506. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2507. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2508. } htt_tx_tqm_pdev_stats_t;
  2509. /* == TQM CMDQ stats == */
  2510. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2511. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2512. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2513. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2514. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2515. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2516. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2517. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2518. do { \
  2519. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2520. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2521. } while (0)
  2522. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2523. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2524. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2525. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2526. do { \
  2527. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2528. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2529. } while (0)
  2530. typedef struct {
  2531. htt_tlv_hdr_t tlv_hdr;
  2532. /* BIT [ 7 : 0] :- mac_id
  2533. * BIT [15 : 8] :- cmdq_id
  2534. * BIT [31 : 16] :- reserved
  2535. */
  2536. A_UINT32 mac_id__cmdq_id__word;
  2537. A_UINT32 sync_cmd;
  2538. A_UINT32 write_cmd;
  2539. A_UINT32 gen_mpdu_cmd;
  2540. A_UINT32 mpdu_queue_stats_cmd;
  2541. A_UINT32 mpdu_head_info_cmd;
  2542. A_UINT32 msdu_flow_stats_cmd;
  2543. A_UINT32 remove_mpdu_cmd;
  2544. A_UINT32 remove_msdu_cmd;
  2545. A_UINT32 flush_cache_cmd;
  2546. A_UINT32 update_mpduq_cmd;
  2547. A_UINT32 update_msduq_cmd;
  2548. } htt_tx_tqm_cmdq_status_tlv;
  2549. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2550. * TLV_TAGS:
  2551. * - HTT_STATS_STRING_TAG
  2552. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2553. */
  2554. /* NOTE:
  2555. * This structure is for documentation, and cannot be safely used directly.
  2556. * Instead, use the constituent TLV structures to fill/parse.
  2557. */
  2558. typedef struct {
  2559. struct _cmdq_stats {
  2560. htt_stats_string_tlv cmdq_str_tlv;
  2561. htt_tx_tqm_cmdq_status_tlv status_tlv;
  2562. } q[1];
  2563. } htt_tx_tqm_cmdq_stats_t;
  2564. /* == TX-DE STATS == */
  2565. /* Structures for tx de stats */
  2566. typedef struct {
  2567. htt_tlv_hdr_t tlv_hdr;
  2568. A_UINT32 m1_packets;
  2569. A_UINT32 m2_packets;
  2570. A_UINT32 m3_packets;
  2571. A_UINT32 m4_packets;
  2572. A_UINT32 g1_packets;
  2573. A_UINT32 g2_packets;
  2574. A_UINT32 rc4_packets;
  2575. A_UINT32 eap_packets;
  2576. A_UINT32 eapol_start_packets;
  2577. A_UINT32 eapol_logoff_packets;
  2578. A_UINT32 eapol_encap_asf_packets;
  2579. } htt_tx_de_eapol_packets_stats_tlv;
  2580. typedef struct {
  2581. htt_tlv_hdr_t tlv_hdr;
  2582. A_UINT32 ap_bss_peer_not_found;
  2583. A_UINT32 ap_bcast_mcast_no_peer;
  2584. A_UINT32 sta_delete_in_progress;
  2585. A_UINT32 ibss_no_bss_peer;
  2586. A_UINT32 invaild_vdev_type;
  2587. A_UINT32 invalid_ast_peer_entry;
  2588. A_UINT32 peer_entry_invalid;
  2589. A_UINT32 ethertype_not_ip;
  2590. A_UINT32 eapol_lookup_failed;
  2591. A_UINT32 qpeer_not_allow_data;
  2592. A_UINT32 fse_tid_override;
  2593. A_UINT32 ipv6_jumbogram_zero_length;
  2594. A_UINT32 qos_to_non_qos_in_prog;
  2595. A_UINT32 ap_bcast_mcast_eapol;
  2596. A_UINT32 unicast_on_ap_bss_peer;
  2597. A_UINT32 ap_vdev_invalid;
  2598. A_UINT32 incomplete_llc;
  2599. A_UINT32 eapol_duplicate_m3;
  2600. A_UINT32 eapol_duplicate_m4;
  2601. } htt_tx_de_classify_failed_stats_tlv;
  2602. typedef struct {
  2603. htt_tlv_hdr_t tlv_hdr;
  2604. A_UINT32 arp_packets;
  2605. A_UINT32 igmp_packets;
  2606. A_UINT32 dhcp_packets;
  2607. A_UINT32 host_inspected;
  2608. A_UINT32 htt_included;
  2609. A_UINT32 htt_valid_mcs;
  2610. A_UINT32 htt_valid_nss;
  2611. A_UINT32 htt_valid_preamble_type;
  2612. A_UINT32 htt_valid_chainmask;
  2613. A_UINT32 htt_valid_guard_interval;
  2614. A_UINT32 htt_valid_retries;
  2615. A_UINT32 htt_valid_bw_info;
  2616. A_UINT32 htt_valid_power;
  2617. A_UINT32 htt_valid_key_flags;
  2618. A_UINT32 htt_valid_no_encryption;
  2619. A_UINT32 fse_entry_count;
  2620. A_UINT32 fse_priority_be;
  2621. A_UINT32 fse_priority_high;
  2622. A_UINT32 fse_priority_low;
  2623. A_UINT32 fse_traffic_ptrn_be;
  2624. A_UINT32 fse_traffic_ptrn_over_sub;
  2625. A_UINT32 fse_traffic_ptrn_bursty;
  2626. A_UINT32 fse_traffic_ptrn_interactive;
  2627. A_UINT32 fse_traffic_ptrn_periodic;
  2628. A_UINT32 fse_hwqueue_alloc;
  2629. A_UINT32 fse_hwqueue_created;
  2630. A_UINT32 fse_hwqueue_send_to_host;
  2631. A_UINT32 mcast_entry;
  2632. A_UINT32 bcast_entry;
  2633. A_UINT32 htt_update_peer_cache;
  2634. A_UINT32 htt_learning_frame;
  2635. A_UINT32 fse_invalid_peer;
  2636. /*
  2637. * mec_notify is HTT TX WBM multicast echo check notification
  2638. * from firmware to host. FW sends SA addresses to host for all
  2639. * multicast/broadcast packets received on STA side.
  2640. */
  2641. A_UINT32 mec_notify;
  2642. } htt_tx_de_classify_stats_tlv;
  2643. typedef struct {
  2644. htt_tlv_hdr_t tlv_hdr;
  2645. A_UINT32 eok;
  2646. A_UINT32 classify_done;
  2647. A_UINT32 lookup_failed;
  2648. A_UINT32 send_host_dhcp;
  2649. A_UINT32 send_host_mcast;
  2650. A_UINT32 send_host_unknown_dest;
  2651. A_UINT32 send_host;
  2652. A_UINT32 status_invalid;
  2653. } htt_tx_de_classify_status_stats_tlv;
  2654. typedef struct {
  2655. htt_tlv_hdr_t tlv_hdr;
  2656. A_UINT32 enqueued_pkts;
  2657. A_UINT32 to_tqm;
  2658. A_UINT32 to_tqm_bypass;
  2659. } htt_tx_de_enqueue_packets_stats_tlv;
  2660. typedef struct {
  2661. htt_tlv_hdr_t tlv_hdr;
  2662. A_UINT32 discarded_pkts;
  2663. A_UINT32 local_frames;
  2664. A_UINT32 is_ext_msdu;
  2665. } htt_tx_de_enqueue_discard_stats_tlv;
  2666. typedef struct {
  2667. htt_tlv_hdr_t tlv_hdr;
  2668. A_UINT32 tcl_dummy_frame;
  2669. A_UINT32 tqm_dummy_frame;
  2670. A_UINT32 tqm_notify_frame;
  2671. A_UINT32 fw2wbm_enq;
  2672. A_UINT32 tqm_bypass_frame;
  2673. } htt_tx_de_compl_stats_tlv;
  2674. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  2675. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  2676. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  2677. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  2678. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  2679. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  2680. do { \
  2681. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  2682. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  2683. } while (0)
  2684. /*
  2685. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  2686. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  2687. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  2688. * 200us & again request for it. This is a histogram of time we wait, with
  2689. * bin of 200ms & there are 10 bin (2 seconds max)
  2690. * They are defined by the following macros in FW
  2691. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  2692. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  2693. * ENTRIES_PER_BIN_COUNT)
  2694. */
  2695. typedef struct {
  2696. htt_tlv_hdr_t tlv_hdr;
  2697. A_UINT32 fw2wbm_ring_full_hist[1];
  2698. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  2699. typedef struct {
  2700. htt_tlv_hdr_t tlv_hdr;
  2701. /* BIT [ 7 : 0] :- mac_id
  2702. * BIT [31 : 8] :- reserved
  2703. */
  2704. A_UINT32 mac_id__word;
  2705. /* Global Stats */
  2706. A_UINT32 tcl2fw_entry_count;
  2707. A_UINT32 not_to_fw;
  2708. A_UINT32 invalid_pdev_vdev_peer;
  2709. A_UINT32 tcl_res_invalid_addrx;
  2710. A_UINT32 wbm2fw_entry_count;
  2711. A_UINT32 invalid_pdev;
  2712. A_UINT32 tcl_res_addrx_timeout;
  2713. A_UINT32 invalid_vdev;
  2714. A_UINT32 invalid_tcl_exp_frame_desc;
  2715. } htt_tx_de_cmn_stats_tlv;
  2716. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  2717. * TLV_TAGS:
  2718. * - HTT_STATS_TX_DE_CMN_TAG
  2719. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  2720. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  2721. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  2722. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  2723. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  2724. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  2725. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  2726. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  2727. */
  2728. /* NOTE:
  2729. * This structure is for documentation, and cannot be safely used directly.
  2730. * Instead, use the constituent TLV structures to fill/parse.
  2731. */
  2732. typedef struct {
  2733. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2734. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2735. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2736. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2737. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2738. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2739. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2740. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2741. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2742. } htt_tx_de_stats_t;
  2743. /* == RING-IF STATS == */
  2744. /* DWORD num_elems__prefetch_tail_idx */
  2745. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2746. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2747. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2748. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2749. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2750. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2751. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2752. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2753. do { \
  2754. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2755. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2756. } while (0)
  2757. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2758. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2759. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2760. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2761. do { \
  2762. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2763. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2764. } while (0)
  2765. /* DWORD head_idx__tail_idx */
  2766. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2767. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2768. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2769. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2770. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2771. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2772. HTT_RING_IF_STATS_HEAD_IDX_S)
  2773. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2774. do { \
  2775. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2776. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2777. } while (0)
  2778. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2779. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2780. HTT_RING_IF_STATS_TAIL_IDX_S)
  2781. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2782. do { \
  2783. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2784. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2785. } while (0)
  2786. /* DWORD shadow_head_idx__shadow_tail_idx */
  2787. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2788. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2789. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2790. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2791. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2792. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2793. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2794. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2795. do { \
  2796. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2797. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2798. } while (0)
  2799. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2800. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2801. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2802. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2803. do { \
  2804. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2805. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2806. } while (0)
  2807. /* DWORD lwm_thresh__hwm_thresh */
  2808. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2809. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2810. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2811. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2812. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2813. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2814. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  2815. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  2816. do { \
  2817. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  2818. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  2819. } while (0)
  2820. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  2821. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  2822. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  2823. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  2824. do { \
  2825. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  2826. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  2827. } while (0)
  2828. #define HTT_STATS_LOW_WM_BINS 5
  2829. #define HTT_STATS_HIGH_WM_BINS 5
  2830. typedef struct {
  2831. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  2832. A_UINT32 elem_size; /* size of each ring element */
  2833. /* BIT [15 : 0] :- num_elems
  2834. * BIT [31 : 16] :- prefetch_tail_idx
  2835. */
  2836. A_UINT32 num_elems__prefetch_tail_idx;
  2837. /* BIT [15 : 0] :- head_idx
  2838. * BIT [31 : 16] :- tail_idx
  2839. */
  2840. A_UINT32 head_idx__tail_idx;
  2841. /* BIT [15 : 0] :- shadow_head_idx
  2842. * BIT [31 : 16] :- shadow_tail_idx
  2843. */
  2844. A_UINT32 shadow_head_idx__shadow_tail_idx;
  2845. A_UINT32 num_tail_incr;
  2846. /* BIT [15 : 0] :- lwm_thresh
  2847. * BIT [31 : 16] :- hwm_thresh
  2848. */
  2849. A_UINT32 lwm_thresh__hwm_thresh;
  2850. A_UINT32 overrun_hit_count;
  2851. A_UINT32 underrun_hit_count;
  2852. A_UINT32 prod_blockwait_count;
  2853. A_UINT32 cons_blockwait_count;
  2854. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2855. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2856. } htt_ring_if_stats_tlv;
  2857. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  2858. #define HTT_RING_IF_CMN_MAC_ID_S 0
  2859. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  2860. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  2861. HTT_RING_IF_CMN_MAC_ID_S)
  2862. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  2863. do { \
  2864. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  2865. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  2866. } while (0)
  2867. typedef struct {
  2868. htt_tlv_hdr_t tlv_hdr;
  2869. /* BIT [ 7 : 0] :- mac_id
  2870. * BIT [31 : 8] :- reserved
  2871. */
  2872. A_UINT32 mac_id__word;
  2873. A_UINT32 num_records;
  2874. } htt_ring_if_cmn_tlv;
  2875. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2876. * TLV_TAGS:
  2877. * - HTT_STATS_RING_IF_CMN_TAG
  2878. * - HTT_STATS_STRING_TAG
  2879. * - HTT_STATS_RING_IF_TAG
  2880. */
  2881. /* NOTE:
  2882. * This structure is for documentation, and cannot be safely used directly.
  2883. * Instead, use the constituent TLV structures to fill/parse.
  2884. */
  2885. typedef struct {
  2886. htt_ring_if_cmn_tlv cmn_tlv;
  2887. /* Variable based on the Number of records. */
  2888. struct _ring_if {
  2889. htt_stats_string_tlv ring_str_tlv;
  2890. htt_ring_if_stats_tlv ring_tlv;
  2891. } r[1];
  2892. } htt_ring_if_stats_t;
  2893. /* == SFM STATS == */
  2894. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2895. /* NOTE: Variable length TLV, use length spec to infer array size */
  2896. typedef struct {
  2897. htt_tlv_hdr_t tlv_hdr;
  2898. /* Number of DWORDS used per user and per client */
  2899. A_UINT32 dwords_used_by_user_n[1];
  2900. } htt_sfm_client_user_tlv_v;
  2901. typedef struct {
  2902. htt_tlv_hdr_t tlv_hdr;
  2903. /* Client ID */
  2904. A_UINT32 client_id;
  2905. /* Minimum number of buffers */
  2906. A_UINT32 buf_min;
  2907. /* Maximum number of buffers */
  2908. A_UINT32 buf_max;
  2909. /* Number of Busy buffers */
  2910. A_UINT32 buf_busy;
  2911. /* Number of Allocated buffers */
  2912. A_UINT32 buf_alloc;
  2913. /* Number of Available/Usable buffers */
  2914. A_UINT32 buf_avail;
  2915. /* Number of users */
  2916. A_UINT32 num_users;
  2917. } htt_sfm_client_tlv;
  2918. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  2919. #define HTT_SFM_CMN_MAC_ID_S 0
  2920. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  2921. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  2922. HTT_SFM_CMN_MAC_ID_S)
  2923. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  2924. do { \
  2925. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  2926. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  2927. } while (0)
  2928. typedef struct {
  2929. htt_tlv_hdr_t tlv_hdr;
  2930. /* BIT [ 7 : 0] :- mac_id
  2931. * BIT [31 : 8] :- reserved
  2932. */
  2933. A_UINT32 mac_id__word;
  2934. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  2935. A_UINT32 buf_total;
  2936. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  2937. A_UINT32 mem_empty;
  2938. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  2939. A_UINT32 deallocate_bufs;
  2940. /* Number of Records */
  2941. A_UINT32 num_records;
  2942. } htt_sfm_cmn_tlv;
  2943. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2944. * TLV_TAGS:
  2945. * - HTT_STATS_SFM_CMN_TAG
  2946. * - HTT_STATS_STRING_TAG
  2947. * - HTT_STATS_SFM_CLIENT_TAG
  2948. * - HTT_STATS_SFM_CLIENT_USER_TAG
  2949. */
  2950. /* NOTE:
  2951. * This structure is for documentation, and cannot be safely used directly.
  2952. * Instead, use the constituent TLV structures to fill/parse.
  2953. */
  2954. typedef struct {
  2955. htt_sfm_cmn_tlv cmn_tlv;
  2956. /* Variable based on the Number of records. */
  2957. struct _sfm_client {
  2958. htt_stats_string_tlv client_str_tlv;
  2959. htt_sfm_client_tlv client_tlv;
  2960. htt_sfm_client_user_tlv_v user_tlv;
  2961. } r[1];
  2962. } htt_sfm_stats_t;
  2963. /* == SRNG STATS == */
  2964. /* DWORD mac_id__ring_id__arena__ep */
  2965. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  2966. #define HTT_SRING_STATS_MAC_ID_S 0
  2967. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  2968. #define HTT_SRING_STATS_RING_ID_S 8
  2969. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  2970. #define HTT_SRING_STATS_ARENA_S 16
  2971. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  2972. #define HTT_SRING_STATS_EP_TYPE_S 24
  2973. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  2974. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  2975. HTT_SRING_STATS_MAC_ID_S)
  2976. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  2977. do { \
  2978. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  2979. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  2980. } while (0)
  2981. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  2982. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  2983. HTT_SRING_STATS_RING_ID_S)
  2984. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  2985. do { \
  2986. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  2987. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  2988. } while (0)
  2989. #define HTT_SRING_STATS_ARENA_GET(_var) \
  2990. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  2991. HTT_SRING_STATS_ARENA_S)
  2992. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  2993. do { \
  2994. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  2995. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  2996. } while (0)
  2997. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  2998. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  2999. HTT_SRING_STATS_EP_TYPE_S)
  3000. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3003. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3004. } while (0)
  3005. /* DWORD num_avail_words__num_valid_words */
  3006. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3007. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3008. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3009. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3010. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3011. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3012. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3013. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3014. do { \
  3015. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3016. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3017. } while (0)
  3018. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3019. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3020. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3021. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3022. do { \
  3023. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3024. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3025. } while (0)
  3026. /* DWORD head_ptr__tail_ptr */
  3027. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3028. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3029. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3030. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3031. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3032. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3033. HTT_SRING_STATS_HEAD_PTR_S)
  3034. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3035. do { \
  3036. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3037. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3038. } while (0)
  3039. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3040. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3041. HTT_SRING_STATS_TAIL_PTR_S)
  3042. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3043. do { \
  3044. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3045. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3046. } while (0)
  3047. /* DWORD consumer_empty__producer_full */
  3048. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3049. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3050. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3051. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3052. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3053. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3054. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3055. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3056. do { \
  3057. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3058. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3059. } while (0)
  3060. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3061. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3062. HTT_SRING_STATS_PRODUCER_FULL_S)
  3063. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3064. do { \
  3065. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3066. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3067. } while (0)
  3068. /* DWORD prefetch_count__internal_tail_ptr */
  3069. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3070. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3071. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3072. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3073. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3074. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3075. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3076. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3077. do { \
  3078. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3079. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3080. } while (0)
  3081. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3082. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3083. HTT_SRING_STATS_INTERNAL_TP_S)
  3084. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3085. do { \
  3086. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3087. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3088. } while (0)
  3089. typedef struct {
  3090. htt_tlv_hdr_t tlv_hdr;
  3091. /* BIT [ 7 : 0] :- mac_id
  3092. * BIT [15 : 8] :- ring_id
  3093. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3094. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3095. * BIT [31 : 25] :- reserved
  3096. */
  3097. A_UINT32 mac_id__ring_id__arena__ep;
  3098. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  3099. A_UINT32 base_addr_msb;
  3100. A_UINT32 ring_size; /* size of ring */
  3101. A_UINT32 elem_size; /* size of each ring element */
  3102. /* Ring status */
  3103. /* BIT [15 : 0] :- num_avail_words
  3104. * BIT [31 : 16] :- num_valid_words
  3105. */
  3106. A_UINT32 num_avail_words__num_valid_words;
  3107. /* Index of head and tail */
  3108. /* BIT [15 : 0] :- head_ptr
  3109. * BIT [31 : 16] :- tail_ptr
  3110. */
  3111. A_UINT32 head_ptr__tail_ptr;
  3112. /* Empty or full counter of rings */
  3113. /* BIT [15 : 0] :- consumer_empty
  3114. * BIT [31 : 16] :- producer_full
  3115. */
  3116. A_UINT32 consumer_empty__producer_full;
  3117. /* Prefetch status of consumer ring */
  3118. /* BIT [15 : 0] :- prefetch_count
  3119. * BIT [31 : 16] :- internal_tail_ptr
  3120. */
  3121. A_UINT32 prefetch_count__internal_tail_ptr;
  3122. } htt_sring_stats_tlv;
  3123. typedef struct {
  3124. htt_tlv_hdr_t tlv_hdr;
  3125. A_UINT32 num_records;
  3126. } htt_sring_cmn_tlv;
  3127. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3128. * TLV_TAGS:
  3129. * - HTT_STATS_SRING_CMN_TAG
  3130. * - HTT_STATS_STRING_TAG
  3131. * - HTT_STATS_SRING_STATS_TAG
  3132. */
  3133. /* NOTE:
  3134. * This structure is for documentation, and cannot be safely used directly.
  3135. * Instead, use the constituent TLV structures to fill/parse.
  3136. */
  3137. typedef struct {
  3138. htt_sring_cmn_tlv cmn_tlv;
  3139. /* Variable based on the Number of records. */
  3140. struct _sring_stats {
  3141. htt_stats_string_tlv sring_str_tlv;
  3142. htt_sring_stats_tlv sring_stats_tlv;
  3143. } r[1];
  3144. } htt_sring_stats_t;
  3145. /* == PDEV TX RATE CTRL STATS == */
  3146. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3147. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3148. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3149. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3150. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3151. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3152. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3153. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3154. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3155. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3156. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3157. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3158. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3159. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3160. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3161. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3162. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3163. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3164. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3165. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3166. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3167. do { \
  3168. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3169. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3170. } while (0)
  3171. /*
  3172. * Introduce new TX counters to support 320MHz support and punctured modes
  3173. */
  3174. typedef enum {
  3175. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3176. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3177. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3178. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3179. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3180. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3181. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3182. typedef struct {
  3183. htt_tlv_hdr_t tlv_hdr;
  3184. /* BIT [ 7 : 0] :- mac_id
  3185. * BIT [31 : 8] :- reserved
  3186. */
  3187. A_UINT32 mac_id__word;
  3188. /* Number of tx ldpc packets */
  3189. A_UINT32 tx_ldpc;
  3190. /* Number of tx rts packets */
  3191. A_UINT32 rts_cnt;
  3192. /* RSSI value of last ack packet (units = dB above noise floor) */
  3193. A_UINT32 ack_rssi;
  3194. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3195. /* tx_xx_mcs: currently unused */
  3196. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3197. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3198. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3199. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3200. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3201. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3202. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  3203. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3204. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3205. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3206. /* Number of CTS-acknowledged RTS packets */
  3207. A_UINT32 rts_success;
  3208. /*
  3209. * Counters for legacy 11a and 11b transmissions.
  3210. *
  3211. * The index corresponds to:
  3212. *
  3213. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3214. *
  3215. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3216. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3217. */
  3218. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3219. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3220. A_UINT32 ac_mu_mimo_tx_ldpc; /* 11AC VHT DL MU MIMO LDPC count */
  3221. A_UINT32 ax_mu_mimo_tx_ldpc; /* 11AX HE DL MU MIMO LDPC count */
  3222. A_UINT32 ofdma_tx_ldpc; /* 11AX HE DL MU OFDMA LDPC count */
  3223. /*
  3224. * Counters for 11ax HE LTF selection during TX.
  3225. *
  3226. * The index corresponds to:
  3227. *
  3228. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3229. */
  3230. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3231. /* 11AC VHT DL MU MIMO TX MCS stats */
  3232. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3233. /* 11AX HE DL MU MIMO TX MCS stats */
  3234. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3235. /* 11AX HE DL MU OFDMA TX MCS stats */
  3236. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3237. /* 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3238. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3239. /* 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3240. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3241. /* 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3242. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3243. /* 11AC VHT DL MU MIMO TX BW stats */
  3244. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3245. /* 11AX HE DL MU MIMO TX BW stats */
  3246. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3247. /* 11AX HE DL MU OFDMA TX BW stats */
  3248. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3249. /* 11AC VHT DL MU MIMO TX guard interval stats */
  3250. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3251. /* 11AX HE DL MU MIMO TX guard interval stats */
  3252. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3253. /* 11AX HE DL MU OFDMA TX guard interval stats */
  3254. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3255. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3256. A_UINT32 tx_11ax_su_ext;
  3257. /* Stats for MCS 12/13 */
  3258. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3259. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3260. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3261. /* 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3262. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3263. /* 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3264. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3265. /* 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3266. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3267. /* 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3268. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3269. /* Stats for MCS 14/15 */
  3270. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3271. A_UINT32 tx_bw_320mhz;
  3272. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3273. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3274. } htt_tx_pdev_rate_stats_tlv;
  3275. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3276. * TLV_TAGS:
  3277. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3278. */
  3279. /* NOTE:
  3280. * This structure is for documentation, and cannot be safely used directly.
  3281. * Instead, use the constituent TLV structures to fill/parse.
  3282. */
  3283. typedef struct {
  3284. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3285. } htt_tx_pdev_rate_stats_t;
  3286. /* == PDEV RX RATE CTRL STATS == */
  3287. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3288. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3289. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3290. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3291. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3292. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3293. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3294. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3295. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3296. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3297. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3298. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3299. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3300. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3301. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3302. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3303. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3304. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3305. /*HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3306. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3307. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3308. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3309. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3310. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3311. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3312. */
  3313. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3314. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3315. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3316. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3317. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3318. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3319. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3320. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3321. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3322. */
  3323. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3324. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3325. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3326. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3327. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3328. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3329. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3330. do { \
  3331. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  3332. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  3333. } while (0)
  3334. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  3335. typedef enum {
  3336. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  3337. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  3338. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  3339. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  3340. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  3341. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3342. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3343. typedef struct {
  3344. htt_tlv_hdr_t tlv_hdr;
  3345. /* BIT [ 7 : 0] :- mac_id
  3346. * BIT [31 : 8] :- reserved
  3347. */
  3348. A_UINT32 mac_id__word;
  3349. A_UINT32 nsts;
  3350. /* Number of rx ldpc packets */
  3351. A_UINT32 rx_ldpc;
  3352. /* Number of rx rts packets */
  3353. A_UINT32 rts_cnt;
  3354. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  3355. A_UINT32 rssi_data; /* units = dB above noise floor */
  3356. A_UINT32 rssi_comb; /* units = dB above noise floor */
  3357. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3358. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3359. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  3360. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3361. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3362. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3363. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  3364. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  3365. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3366. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  3367. A_UINT32 rx_11ax_su_ext;
  3368. A_UINT32 rx_11ac_mumimo;
  3369. A_UINT32 rx_11ax_mumimo;
  3370. A_UINT32 rx_11ax_ofdma;
  3371. A_UINT32 txbf;
  3372. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3373. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3374. A_UINT32 rx_active_dur_us_low;
  3375. A_UINT32 rx_active_dur_us_high;
  3376. /* number of times UL MU MIMO RX packets received */
  3377. A_UINT32 rx_11ax_ul_ofdma;
  3378. /* 11AX HE UL OFDMA RX TB PPDU MCS stats */
  3379. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3380. /* 11AX HE UL OFDMA RX TB PPDU GI stats */
  3381. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3382. /* 11AX HE UL OFDMA RX TB PPDU NSS stats (Increments the individual user NSS in the OFDMA PPDU received) */
  3383. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3384. /* 11AX HE UL OFDMA RX TB PPDU BW stats */
  3385. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3386. /* Number of times UL OFDMA TB PPDUs received with stbc */
  3387. A_UINT32 ul_ofdma_rx_stbc;
  3388. /* Number of times UL OFDMA TB PPDUs received with ldpc */
  3389. A_UINT32 ul_ofdma_rx_ldpc;
  3390. /* Number of non data PPDUs received for each degree (number of users) in UL OFDMA */
  3391. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3392. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3393. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3394. /* Number of mpdus passed for each degree (number of users) in UL OFDMA TB PPDU */
  3395. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3396. /* Number of mpdus failed for each degree (number of users) in UL OFDMA TB PPDU */
  3397. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3398. A_UINT32 nss_count;
  3399. A_UINT32 pilot_count;
  3400. /* RxEVM stats in dB */
  3401. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  3402. /* rx_pilot_evm_dB_mean:
  3403. * EVM mean across pilots, computed as
  3404. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  3405. */
  3406. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3407. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  3408. /* per_chain_rssi_pkt_type:
  3409. * This field shows what type of rx frame the per-chain RSSI was computed
  3410. * on, by recording the frame type and sub-type as bit-fields within this
  3411. * field:
  3412. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  3413. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  3414. * BIT [31 : 8] :- Reserved
  3415. */
  3416. A_UINT32 per_chain_rssi_pkt_type;
  3417. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3418. A_UINT32 rx_su_ndpa;
  3419. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3420. A_UINT32 rx_mu_ndpa;
  3421. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3422. A_UINT32 rx_br_poll;
  3423. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3424. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  3425. /* Number of non data ppdus received for each degree (number of users) with UL MUMIMO */
  3426. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3427. /* Number of data ppdus received for each degree (number of users) with UL MUMIMO */
  3428. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3429. /* Number of mpdus passed for each degree (number of users) with UL MUMIMO TB PPDU */
  3430. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3431. /* Number of mpdus failed for each degree (number of users) with UL MUMIMO TB PPDU */
  3432. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3433. /* Number of non data ppdus received for each degree (number of users) in UL OFDMA */
  3434. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3435. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3436. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3437. /*
  3438. * NOTE - this TLV is already large enough that it causes the HTT message
  3439. * carrying it to be nearly at the message size limit that applies to
  3440. * many targets/hosts.
  3441. * No further fields should be added to this TLV without very careful
  3442. * review to ensure the size increase is acceptable.
  3443. */
  3444. } htt_rx_pdev_rate_stats_tlv;
  3445. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  3446. * TLV_TAGS:
  3447. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  3448. */
  3449. /* NOTE:
  3450. * This structure is for documentation, and cannot be safely used directly.
  3451. * Instead, use the constituent TLV structures to fill/parse.
  3452. */
  3453. typedef struct {
  3454. htt_rx_pdev_rate_stats_tlv rate_tlv;
  3455. } htt_rx_pdev_rate_stats_t;
  3456. typedef struct {
  3457. htt_tlv_hdr_t tlv_hdr;
  3458. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  3459. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  3460. A_INT32 rssi_mcast_in_dbm; /* rx mcast signal strength value in dBm unit */
  3461. A_INT32 rssi_mgmt_in_dbm; /* rx mgmt packet signal Strength value in dBm unit */
  3462. /*
  3463. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  3464. * due to message size limitations.
  3465. */
  3466. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3467. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3468. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3469. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3470. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3471. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3472. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3473. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3474. /* MCS 14,15 */
  3475. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3476. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  3477. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3478. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3479. } htt_rx_pdev_rate_ext_stats_tlv;
  3480. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  3481. * TLV_TAGS:
  3482. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  3483. */
  3484. /* NOTE:
  3485. * This structure is for documentation, and cannot be safely used directly.
  3486. * Instead, use the constituent TLV structures to fill/parse.
  3487. */
  3488. typedef struct {
  3489. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  3490. } htt_rx_pdev_rate_ext_stats_t;
  3491. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  3492. #define HTT_STATS_CMN_MAC_ID_S 0
  3493. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  3494. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  3495. HTT_STATS_CMN_MAC_ID_S)
  3496. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  3497. do { \
  3498. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  3499. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  3500. } while (0)
  3501. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  3502. typedef struct {
  3503. htt_tlv_hdr_t tlv_hdr;
  3504. /* BIT [ 7 : 0] :- mac_id
  3505. * BIT [31 : 8] :- reserved
  3506. */
  3507. A_UINT32 mac_id__word;
  3508. A_UINT32 rx_11ax_ul_ofdma;
  3509. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3510. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3511. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3512. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3513. A_UINT32 ul_ofdma_rx_stbc;
  3514. A_UINT32 ul_ofdma_rx_ldpc;
  3515. /*
  3516. * These are arrays to hold the number of PPDUs that we received per RU.
  3517. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  3518. * array offset 0 and similarly RU52 will be incremented in array offset 1
  3519. */
  3520. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3521. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3522. /*
  3523. * These arrays hold Target RSSI (rx power the AP wants),
  3524. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  3525. * which can be identified by AIDs, during trigger based RX.
  3526. * Array acts a circular buffer and holds values for last 5 STAs
  3527. * in the same order as RX.
  3528. */
  3529. /* uplink_sta_aid:
  3530. * STA AID array for identifying which STA the
  3531. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  3532. */
  3533. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3534. /* uplink_sta_target_rssi:
  3535. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  3536. */
  3537. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3538. /* uplink_sta_fd_rssi:
  3539. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  3540. */
  3541. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3542. /* uplink_sta_power_headroom:
  3543. * Trig power headroom for STA AID in same idx - UNIT(dB)
  3544. */
  3545. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3546. } htt_rx_pdev_ul_trigger_stats_tlv;
  3547. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3548. * TLV_TAGS:
  3549. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  3550. * NOTE:
  3551. * This structure is for documentation, and cannot be safely used directly.
  3552. * Instead, use the constituent TLV structures to fill/parse.
  3553. */
  3554. typedef struct {
  3555. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  3556. } htt_rx_pdev_ul_trigger_stats_t;
  3557. typedef struct {
  3558. htt_tlv_hdr_t tlv_hdr;
  3559. A_UINT32 user_index;
  3560. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  3561. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  3562. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  3563. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  3564. A_UINT32 rx_ulofdma_non_data_nusers;
  3565. A_UINT32 rx_ulofdma_data_nusers;
  3566. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  3567. typedef struct {
  3568. htt_tlv_hdr_t tlv_hdr;
  3569. A_UINT32 user_index;
  3570. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3571. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  3572. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  3573. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  3574. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  3575. /* == RX PDEV/SOC STATS == */
  3576. typedef struct {
  3577. htt_tlv_hdr_t tlv_hdr;
  3578. /*
  3579. * BIT [7:0] :- mac_id
  3580. * BIT [31:8] :- reserved
  3581. *
  3582. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3583. */
  3584. A_UINT32 mac_id__word;
  3585. /* Number of times UL MUMIMO RX packets received */
  3586. A_UINT32 rx_11ax_ul_mumimo;
  3587. /* 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  3588. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3589. /*
  3590. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  3591. * Index 0 indicates 1xLTF + 1.6 msec GI
  3592. * Index 1 indicates 2xLTF + 1.6 msec GI
  3593. * Index 2 indicates 4xLTF + 3.2 msec GI
  3594. */
  3595. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3596. /* 11AX HE UL MU-MIMO RX TB PPDU NSS stats (Increments the individual user NSS in the UL MU MIMO PPDU received) */
  3597. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3598. /* 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  3599. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3600. /* Number of times UL MUMIMO TB PPDUs received with STBC */
  3601. A_UINT32 ul_mumimo_rx_stbc;
  3602. /* Number of times UL MUMIMO TB PPDUs received with LDPC */
  3603. A_UINT32 ul_mumimo_rx_ldpc;
  3604. /* Stats for MCS 12/13 */
  3605. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3606. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3607. /* RSSI in dBm for Rx TB PPDUs */
  3608. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  3609. /* Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  3610. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3611. /* FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  3612. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3613. /* Average pilot EVM measued for RX UL TB PPDU */
  3614. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3615. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  3616. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  3617. * TLV_TAGS:
  3618. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  3619. */
  3620. typedef struct {
  3621. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  3622. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  3623. typedef struct {
  3624. htt_tlv_hdr_t tlv_hdr;
  3625. /* Num Packets received on REO FW ring */
  3626. A_UINT32 fw_reo_ring_data_msdu;
  3627. /* Num bc/mc packets indicated from fw to host */
  3628. A_UINT32 fw_to_host_data_msdu_bcmc;
  3629. /* Num unicast packets indicated from fw to host */
  3630. A_UINT32 fw_to_host_data_msdu_uc;
  3631. /* Num remote buf recycle from offload */
  3632. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  3633. /* Num remote free buf given to offload */
  3634. A_UINT32 ofld_remote_free_buf_indication_cnt;
  3635. /* Num unicast packets from local path indicated to host */
  3636. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  3637. /* Num unicast packets from REO indicated to host */
  3638. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  3639. /* Num Packets received from WBM SW1 ring */
  3640. A_UINT32 wbm_sw_ring_reap;
  3641. /* Num packets from WBM forwarded from fw to host via WBM */
  3642. A_UINT32 wbm_forward_to_host_cnt;
  3643. /* Num packets from WBM recycled to target refill ring */
  3644. A_UINT32 wbm_target_recycle_cnt;
  3645. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  3646. A_UINT32 target_refill_ring_recycle_cnt;
  3647. } htt_rx_soc_fw_stats_tlv;
  3648. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3649. /* NOTE: Variable length TLV, use length spec to infer array size */
  3650. typedef struct {
  3651. htt_tlv_hdr_t tlv_hdr;
  3652. /* Num ring empty encountered */
  3653. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3654. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  3655. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3656. /* NOTE: Variable length TLV, use length spec to infer array size */
  3657. typedef struct {
  3658. htt_tlv_hdr_t tlv_hdr;
  3659. /* Num total buf refilled from refill ring */
  3660. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3661. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  3662. /* RXDMA error code from WBM released packets */
  3663. typedef enum {
  3664. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  3665. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  3666. HTT_RX_RXDMA_FCS_ERR = 2,
  3667. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  3668. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  3669. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  3670. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  3671. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  3672. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  3673. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  3674. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  3675. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  3676. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  3677. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  3678. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  3679. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  3680. /*
  3681. * This MAX_ERR_CODE should not be used in any host/target messages,
  3682. * so that even though it is defined within a host/target interface
  3683. * definition header file, it isn't actually part of the host/target
  3684. * interface, and thus can be modified.
  3685. */
  3686. HTT_RX_RXDMA_MAX_ERR_CODE
  3687. } htt_rx_rxdma_error_code_enum;
  3688. /* NOTE: Variable length TLV, use length spec to infer array size */
  3689. typedef struct {
  3690. htt_tlv_hdr_t tlv_hdr;
  3691. /* NOTE:
  3692. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  3693. * It is expected but not required that the target will provide a rxdma_err element
  3694. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  3695. * MAX_ERR_CODE. The host should ignore any array elements whose
  3696. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3697. */
  3698. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  3699. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  3700. /* REO error code from WBM released packets */
  3701. typedef enum {
  3702. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  3703. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  3704. HTT_RX_AMPDU_IN_NON_BA = 2,
  3705. HTT_RX_NON_BA_DUPLICATE = 3,
  3706. HTT_RX_BA_DUPLICATE = 4,
  3707. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  3708. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  3709. HTT_RX_REGULAR_FRAME_OOR = 7,
  3710. HTT_RX_BAR_FRAME_OOR = 8,
  3711. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  3712. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  3713. HTT_RX_PN_CHECK_FAILED = 11,
  3714. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  3715. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  3716. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  3717. HTT_RX_REO_ERR_CODE_RVSD = 15,
  3718. /*
  3719. * This MAX_ERR_CODE should not be used in any host/target messages,
  3720. * so that even though it is defined within a host/target interface
  3721. * definition header file, it isn't actually part of the host/target
  3722. * interface, and thus can be modified.
  3723. */
  3724. HTT_RX_REO_MAX_ERR_CODE
  3725. } htt_rx_reo_error_code_enum;
  3726. /* NOTE: Variable length TLV, use length spec to infer array size */
  3727. typedef struct {
  3728. htt_tlv_hdr_t tlv_hdr;
  3729. /* NOTE:
  3730. * The mapping of REO error types to reo_err array elements is HW dependent.
  3731. * It is expected but not required that the target will provide a rxdma_err element
  3732. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  3733. * MAX_ERR_CODE. The host should ignore any array elements whose
  3734. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3735. */
  3736. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  3737. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  3738. /* NOTE:
  3739. * This structure is for documentation, and cannot be safely used directly.
  3740. * Instead, use the constituent TLV structures to fill/parse.
  3741. */
  3742. typedef struct {
  3743. htt_rx_soc_fw_stats_tlv fw_tlv;
  3744. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  3745. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  3746. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  3747. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  3748. } htt_rx_soc_stats_t;
  3749. /* == RX PDEV STATS == */
  3750. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  3751. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  3752. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  3753. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  3754. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  3755. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  3756. do { \
  3757. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  3758. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  3759. } while (0)
  3760. typedef struct {
  3761. htt_tlv_hdr_t tlv_hdr;
  3762. /* BIT [ 7 : 0] :- mac_id
  3763. * BIT [31 : 8] :- reserved
  3764. */
  3765. A_UINT32 mac_id__word;
  3766. /* Num PPDU status processed from HW */
  3767. A_UINT32 ppdu_recvd;
  3768. /* Num MPDU across PPDUs with FCS ok */
  3769. A_UINT32 mpdu_cnt_fcs_ok;
  3770. /* Num MPDU across PPDUs with FCS err */
  3771. A_UINT32 mpdu_cnt_fcs_err;
  3772. /* Num MSDU across PPDUs */
  3773. A_UINT32 tcp_msdu_cnt;
  3774. /* Num MSDU across PPDUs */
  3775. A_UINT32 tcp_ack_msdu_cnt;
  3776. /* Num MSDU across PPDUs */
  3777. A_UINT32 udp_msdu_cnt;
  3778. /* Num MSDU across PPDUs */
  3779. A_UINT32 other_msdu_cnt;
  3780. /* Num MPDU on FW ring indicated */
  3781. A_UINT32 fw_ring_mpdu_ind;
  3782. /* Num MGMT MPDU given to protocol */
  3783. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3784. /* Num ctrl MPDU given to protocol */
  3785. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  3786. /* Num mcast data packet received */
  3787. A_UINT32 fw_ring_mcast_data_msdu;
  3788. /* Num broadcast data packet received */
  3789. A_UINT32 fw_ring_bcast_data_msdu;
  3790. /* Num unicat data packet received */
  3791. A_UINT32 fw_ring_ucast_data_msdu;
  3792. /* Num null data packet received */
  3793. A_UINT32 fw_ring_null_data_msdu;
  3794. /* Num MPDU on FW ring dropped */
  3795. A_UINT32 fw_ring_mpdu_drop;
  3796. /* Num buf indication to offload */
  3797. A_UINT32 ofld_local_data_ind_cnt;
  3798. /* Num buf recycle from offload */
  3799. A_UINT32 ofld_local_data_buf_recycle_cnt;
  3800. /* Num buf indication to data_rx */
  3801. A_UINT32 drx_local_data_ind_cnt;
  3802. /* Num buf recycle from data_rx */
  3803. A_UINT32 drx_local_data_buf_recycle_cnt;
  3804. /* Num buf indication to protocol */
  3805. A_UINT32 local_nondata_ind_cnt;
  3806. /* Num buf recycle from protocol */
  3807. A_UINT32 local_nondata_buf_recycle_cnt;
  3808. /* Num buf fed */
  3809. A_UINT32 fw_status_buf_ring_refill_cnt;
  3810. /* Num ring empty encountered */
  3811. A_UINT32 fw_status_buf_ring_empty_cnt;
  3812. /* Num buf fed */
  3813. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  3814. /* Num ring empty encountered */
  3815. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  3816. /* Num buf fed */
  3817. A_UINT32 fw_link_buf_ring_refill_cnt;
  3818. /* Num ring empty encountered */
  3819. A_UINT32 fw_link_buf_ring_empty_cnt;
  3820. /* Num buf fed */
  3821. A_UINT32 host_pkt_buf_ring_refill_cnt;
  3822. /* Num ring empty encountered */
  3823. A_UINT32 host_pkt_buf_ring_empty_cnt;
  3824. /* Num buf fed */
  3825. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  3826. /* Num ring empty encountered */
  3827. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  3828. /* Num buf fed */
  3829. A_UINT32 mon_status_buf_ring_refill_cnt;
  3830. /* Num ring empty encountered */
  3831. A_UINT32 mon_status_buf_ring_empty_cnt;
  3832. /* Num buf fed */
  3833. A_UINT32 mon_desc_buf_ring_refill_cnt;
  3834. /* Num ring empty encountered */
  3835. A_UINT32 mon_desc_buf_ring_empty_cnt;
  3836. /* Num buf fed */
  3837. A_UINT32 mon_dest_ring_update_cnt;
  3838. /* Num ring full encountered */
  3839. A_UINT32 mon_dest_ring_full_cnt;
  3840. /* Num rx suspend is attempted */
  3841. A_UINT32 rx_suspend_cnt;
  3842. /* Num rx suspend failed */
  3843. A_UINT32 rx_suspend_fail_cnt;
  3844. /* Num rx resume attempted */
  3845. A_UINT32 rx_resume_cnt;
  3846. /* Num rx resume failed */
  3847. A_UINT32 rx_resume_fail_cnt;
  3848. /* Num rx ring switch */
  3849. A_UINT32 rx_ring_switch_cnt;
  3850. /* Num rx ring restore */
  3851. A_UINT32 rx_ring_restore_cnt;
  3852. /* Num rx flush issued */
  3853. A_UINT32 rx_flush_cnt;
  3854. /* Num rx recovery */
  3855. A_UINT32 rx_recovery_reset_cnt;
  3856. } htt_rx_pdev_fw_stats_tlv;
  3857. typedef struct {
  3858. htt_tlv_hdr_t tlv_hdr;
  3859. /* peer mac address */
  3860. htt_mac_addr peer_mac_addr;
  3861. /* Num of tx mgmt frames with subtype on peer level */
  3862. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3863. /* Num of rx mgmt frames with subtype on peer level */
  3864. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3865. } htt_peer_ctrl_path_txrx_stats_tlv;
  3866. #define HTT_STATS_PHY_ERR_MAX 43
  3867. typedef struct {
  3868. htt_tlv_hdr_t tlv_hdr;
  3869. /* BIT [ 7 : 0] :- mac_id
  3870. * BIT [31 : 8] :- reserved
  3871. */
  3872. A_UINT32 mac_id__word;
  3873. /* Num of phy err */
  3874. A_UINT32 total_phy_err_cnt;
  3875. /* Counts of different types of phy errs
  3876. * The mapping of PHY error types to phy_err array elements is HW dependent.
  3877. * The only currently-supported mapping is shown below:
  3878. *
  3879. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  3880. * 1 phyrx_err_synth_off
  3881. * 2 phyrx_err_ofdma_timing
  3882. * 3 phyrx_err_ofdma_signal_parity
  3883. * 4 phyrx_err_ofdma_rate_illegal
  3884. * 5 phyrx_err_ofdma_length_illegal
  3885. * 6 phyrx_err_ofdma_restart
  3886. * 7 phyrx_err_ofdma_service
  3887. * 8 phyrx_err_ppdu_ofdma_power_drop
  3888. * 9 phyrx_err_cck_blokker
  3889. * 10 phyrx_err_cck_timing
  3890. * 11 phyrx_err_cck_header_crc
  3891. * 12 phyrx_err_cck_rate_illegal
  3892. * 13 phyrx_err_cck_length_illegal
  3893. * 14 phyrx_err_cck_restart
  3894. * 15 phyrx_err_cck_service
  3895. * 16 phyrx_err_cck_power_drop
  3896. * 17 phyrx_err_ht_crc_err
  3897. * 18 phyrx_err_ht_length_illegal
  3898. * 19 phyrx_err_ht_rate_illegal
  3899. * 20 phyrx_err_ht_zlf
  3900. * 21 phyrx_err_false_radar_ext
  3901. * 22 phyrx_err_green_field
  3902. * 23 phyrx_err_bw_gt_dyn_bw
  3903. * 24 phyrx_err_leg_ht_mismatch
  3904. * 25 phyrx_err_vht_crc_error
  3905. * 26 phyrx_err_vht_siga_unsupported
  3906. * 27 phyrx_err_vht_lsig_len_invalid
  3907. * 28 phyrx_err_vht_ndp_or_zlf
  3908. * 29 phyrx_err_vht_nsym_lt_zero
  3909. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  3910. * 31 phyrx_err_vht_rx_skip_group_id0
  3911. * 32 phyrx_err_vht_rx_skip_group_id1to62
  3912. * 33 phyrx_err_vht_rx_skip_group_id63
  3913. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  3914. * 35 phyrx_err_defer_nap
  3915. * 36 phyrx_err_fdomain_timeout
  3916. * 37 phyrx_err_lsig_rel_check
  3917. * 38 phyrx_err_bt_collision
  3918. * 39 phyrx_err_unsupported_mu_feedback
  3919. * 40 phyrx_err_ppdu_tx_interrupt_rx
  3920. * 41 phyrx_err_unsupported_cbf
  3921. * 42 phyrx_err_other
  3922. */
  3923. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  3924. } htt_rx_pdev_fw_stats_phy_err_tlv;
  3925. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3926. /* NOTE: Variable length TLV, use length spec to infer array size */
  3927. typedef struct {
  3928. htt_tlv_hdr_t tlv_hdr;
  3929. /* Num error MPDU for each RxDMA error type */
  3930. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  3931. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  3932. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3933. /* NOTE: Variable length TLV, use length spec to infer array size */
  3934. typedef struct {
  3935. htt_tlv_hdr_t tlv_hdr;
  3936. /* Num MPDU dropped */
  3937. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  3938. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  3939. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  3940. * TLV_TAGS:
  3941. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  3942. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  3943. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  3944. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  3945. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  3946. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  3947. */
  3948. /* NOTE:
  3949. * This structure is for documentation, and cannot be safely used directly.
  3950. * Instead, use the constituent TLV structures to fill/parse.
  3951. */
  3952. typedef struct {
  3953. htt_rx_soc_stats_t soc_stats;
  3954. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  3955. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  3956. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  3957. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  3958. } htt_rx_pdev_stats_t;
  3959. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  3960. * TLV_TAGS:
  3961. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  3962. *
  3963. */
  3964. typedef struct {
  3965. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  3966. } htt_ctrl_path_txrx_stats_t;
  3967. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  3968. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  3969. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  3970. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  3971. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  3972. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  3973. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  3974. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  3975. typedef struct {
  3976. htt_tlv_hdr_t tlv_hdr;
  3977. /* Below values are obtained from the HW Cycles counter registers */
  3978. A_UINT32 tx_frame_usec;
  3979. A_UINT32 rx_frame_usec;
  3980. A_UINT32 rx_clear_usec;
  3981. A_UINT32 my_rx_frame_usec;
  3982. A_UINT32 usec_cnt;
  3983. A_UINT32 med_rx_idle_usec;
  3984. A_UINT32 med_tx_idle_global_usec;
  3985. A_UINT32 cca_obss_usec;
  3986. } htt_pdev_stats_cca_counters_tlv;
  3987. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  3988. * due to lack of support in some host stats infrastructures for
  3989. * TLVs nested within TLVs.
  3990. */
  3991. typedef struct {
  3992. htt_tlv_hdr_t tlv_hdr;
  3993. /* The channel number on which these stats were collected */
  3994. A_UINT32 chan_num;
  3995. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3996. A_UINT32 num_records;
  3997. /*
  3998. * Bit map of valid CCA counters
  3999. * Bit0 - tx_frame_usec
  4000. * Bit1 - rx_frame_usec
  4001. * Bit2 - rx_clear_usec
  4002. * Bit3 - my_rx_frame_usec
  4003. * bit4 - usec_cnt
  4004. * Bit5 - med_rx_idle_usec
  4005. * Bit6 - med_tx_idle_global_usec
  4006. * Bit7 - cca_obss_usec
  4007. *
  4008. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4009. */
  4010. A_UINT32 valid_cca_counters_bitmap;
  4011. /* Indicates the stats collection interval
  4012. * Valid Values:
  4013. * 100 - For the 100ms interval CCA stats histogram
  4014. * 1000 - For 1sec interval CCA histogram
  4015. * 0xFFFFFFFF - For Cumulative CCA Stats
  4016. */
  4017. A_UINT32 collection_interval;
  4018. /**
  4019. * This will be followed by an array which contains the CCA stats
  4020. * collected in the last N intervals,
  4021. * if the indication is for last N intervals CCA stats.
  4022. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4023. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4024. */
  4025. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4026. } htt_pdev_cca_stats_hist_tlv;
  4027. typedef struct {
  4028. htt_tlv_hdr_t tlv_hdr;
  4029. /* The channel number on which these stats were collected */
  4030. A_UINT32 chan_num;
  4031. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4032. A_UINT32 num_records;
  4033. /*
  4034. * Bit map of valid CCA counters
  4035. * Bit0 - tx_frame_usec
  4036. * Bit1 - rx_frame_usec
  4037. * Bit2 - rx_clear_usec
  4038. * Bit3 - my_rx_frame_usec
  4039. * bit4 - usec_cnt
  4040. * Bit5 - med_rx_idle_usec
  4041. * Bit6 - med_tx_idle_global_usec
  4042. * Bit7 - cca_obss_usec
  4043. *
  4044. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4045. */
  4046. A_UINT32 valid_cca_counters_bitmap;
  4047. /* Indicates the stats collection interval
  4048. * Valid Values:
  4049. * 100 - For the 100ms interval CCA stats histogram
  4050. * 1000 - For 1sec interval CCA histogram
  4051. * 0xFFFFFFFF - For Cumulative CCA Stats
  4052. */
  4053. A_UINT32 collection_interval;
  4054. /**
  4055. * This will be followed by an array which contains the CCA stats
  4056. * collected in the last N intervals,
  4057. * if the indication is for last N intervals CCA stats.
  4058. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4059. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4060. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4061. */
  4062. } htt_pdev_cca_stats_hist_v1_tlv;
  4063. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  4064. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  4065. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  4066. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  4067. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  4068. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  4069. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  4070. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  4071. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  4072. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  4073. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  4074. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  4075. do { \
  4076. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  4077. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  4078. } while (0)
  4079. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  4080. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  4081. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  4082. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  4083. do { \
  4084. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  4085. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  4086. } while (0)
  4087. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  4088. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  4089. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  4090. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  4091. do { \
  4092. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  4093. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  4094. } while (0)
  4095. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  4096. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  4097. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  4098. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  4099. do { \
  4100. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  4101. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  4102. } while (0)
  4103. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  4104. typedef struct {
  4105. htt_tlv_hdr_t tlv_hdr;
  4106. A_UINT32 vdev_id;
  4107. htt_mac_addr peer_mac;
  4108. A_UINT32 flow_id_flags;
  4109. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  4110. A_UINT32 wake_dura_us;
  4111. A_UINT32 wake_intvl_us;
  4112. A_UINT32 sp_offset_us;
  4113. } htt_pdev_stats_twt_session_tlv;
  4114. typedef struct {
  4115. htt_tlv_hdr_t tlv_hdr;
  4116. A_UINT32 pdev_id;
  4117. A_UINT32 num_sessions;
  4118. htt_pdev_stats_twt_session_tlv twt_session[1];
  4119. } htt_pdev_stats_twt_sessions_tlv;
  4120. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  4121. * TLV_TAGS:
  4122. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  4123. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  4124. */
  4125. /* NOTE:
  4126. * This structure is for documentation, and cannot be safely used directly.
  4127. * Instead, use the constituent TLV structures to fill/parse.
  4128. */
  4129. typedef struct {
  4130. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  4131. } htt_pdev_twt_sessions_stats_t;
  4132. typedef enum {
  4133. /* Global link descriptor queued in REO */
  4134. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  4135. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  4136. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  4137. /*Number of queue descriptors of this aging group */
  4138. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  4139. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  4140. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  4141. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  4142. /* Total number of MSDUs buffered in AC */
  4143. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  4144. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  4145. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  4146. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  4147. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  4148. } htt_rx_reo_resource_sample_id_enum;
  4149. typedef struct {
  4150. htt_tlv_hdr_t tlv_hdr;
  4151. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  4152. /* htt_rx_reo_debug_sample_id_enum */
  4153. A_UINT32 sample_id;
  4154. /* Max value of all samples */
  4155. A_UINT32 total_max;
  4156. /* Average value of total samples */
  4157. A_UINT32 total_avg;
  4158. /* Num of samples including both zeros and non zeros ones*/
  4159. A_UINT32 total_sample;
  4160. /* Average value of all non zeros samples */
  4161. A_UINT32 non_zeros_avg;
  4162. /* Num of non zeros samples */
  4163. A_UINT32 non_zeros_sample;
  4164. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  4165. A_UINT32 last_non_zeros_max;
  4166. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  4167. A_UINT32 last_non_zeros_min;
  4168. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  4169. A_UINT32 last_non_zeros_avg;
  4170. /* Num of last non zero samples */
  4171. A_UINT32 last_non_zeros_sample;
  4172. } htt_rx_reo_resource_stats_tlv_v;
  4173. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  4174. * TLV_TAGS:
  4175. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  4176. */
  4177. /* NOTE:
  4178. * This structure is for documentation, and cannot be safely used directly.
  4179. * Instead, use the constituent TLV structures to fill/parse.
  4180. */
  4181. typedef struct {
  4182. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  4183. } htt_soc_reo_resource_stats_t;
  4184. /* == TX SOUNDING STATS == */
  4185. /* config_param0 */
  4186. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  4187. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  4188. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  4189. typedef enum {
  4190. /* Implicit beamforming stats */
  4191. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  4192. /* Single user short inter frame sequence steer stats */
  4193. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  4194. /* Single user random back off steer stats */
  4195. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  4196. /* Multi user short inter frame sequence steer stats */
  4197. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  4198. /* Multi user random back off steer stats */
  4199. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  4200. /* For backward compatability new modes cannot be added */
  4201. HTT_TXBF_MAX_NUM_OF_MODES = 5
  4202. } htt_txbf_sound_steer_modes;
  4203. typedef enum {
  4204. HTT_TX_AC_SOUNDING_MODE = 0,
  4205. HTT_TX_AX_SOUNDING_MODE = 1,
  4206. } htt_stats_sounding_tx_mode;
  4207. typedef struct {
  4208. htt_tlv_hdr_t tlv_hdr;
  4209. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  4210. /* Counts number of soundings for all steering modes in each bw */
  4211. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  4212. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  4213. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  4214. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  4215. /*
  4216. * The sounding array is a 2-D array stored as an 1-D array of
  4217. * A_UINT32. The stats for a particular user/bw combination is
  4218. * referenced with the following:
  4219. *
  4220. * sounding[(user* max_bw) + bw]
  4221. *
  4222. * ... where max_bw == 4 for 160mhz
  4223. */
  4224. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  4225. } htt_tx_sounding_stats_tlv;
  4226. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  4227. * TLV_TAGS:
  4228. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  4229. */
  4230. /* NOTE:
  4231. * This structure is for documentation, and cannot be safely used directly.
  4232. * Instead, use the constituent TLV structures to fill/parse.
  4233. */
  4234. typedef struct {
  4235. htt_tx_sounding_stats_tlv sounding_tlv;
  4236. } htt_tx_sounding_stats_t;
  4237. typedef struct {
  4238. htt_tlv_hdr_t tlv_hdr;
  4239. A_UINT32 num_obss_tx_ppdu_success;
  4240. A_UINT32 num_obss_tx_ppdu_failure;
  4241. /* num_sr_tx_transmissions:
  4242. * Counter of TX done by aborting other BSS RX with spatial reuse
  4243. * (for cases where rx RSSI from other BSS is below the packet-detection
  4244. * threshold for doing spatial reuse)
  4245. */
  4246. union {
  4247. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  4248. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  4249. };
  4250. union {
  4251. /*
  4252. * Count the number of times the RSSI from an other-BSS signal
  4253. * is below the spatial reuse power threshold, thus providing an
  4254. * opportunity for spatial reuse since OBSS interference will be
  4255. * inconsequential.
  4256. */
  4257. A_UINT32 num_spatial_reuse_opportunities;
  4258. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  4259. * This old name has been deprecated because it does not
  4260. * clearly and accurately reflect the information stored within
  4261. * this field.
  4262. * Use the new name (num_spatial_reuse_opportunities) instead of
  4263. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  4264. */
  4265. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  4266. };
  4267. /*
  4268. * Count of number of times OBSS frames were aborted and non-SRG
  4269. * opportunities were created. Non-SRG opportunities are created when
  4270. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  4271. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  4272. * allow non-SRG TX.
  4273. */
  4274. A_UINT32 num_non_srg_opportunities;
  4275. /*
  4276. * Count of number of times TX PPDU were transmitted using non-SRG
  4277. * opportunities created. Incoming OBSS frame RSSI is compared with per
  4278. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  4279. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  4280. * tranmission happens.
  4281. */
  4282. A_UINT32 num_non_srg_ppdu_tried;
  4283. /*
  4284. * Count of number of times non-SRG based TX transmissions were successful
  4285. */
  4286. A_UINT32 num_non_srg_ppdu_success;
  4287. /*
  4288. * Count of number of times OBSS frames were aborted and SRG opportunities
  4289. * were created. Srg opportunities are created when incoming OBSS RSSI
  4290. * is less than the global configured SRG RSSI threshold and SRC OBSS
  4291. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  4292. * registers allow SRG TX.
  4293. */
  4294. A_UINT32 num_srg_opportunities;
  4295. /*
  4296. * Count of number of times TX PPDU were transmitted using SRG
  4297. * opportunities created.
  4298. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  4299. * threshold configured in each PPDU.
  4300. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  4301. * then SRG tranmission happens.
  4302. */
  4303. A_UINT32 num_srg_ppdu_tried;
  4304. /*
  4305. * Count of number of times SRG based TX transmissions were successful
  4306. */
  4307. A_UINT32 num_srg_ppdu_success;
  4308. /*
  4309. * Count of number of times PSR opportunities were created by aborting
  4310. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  4311. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  4312. * based spatial reuse.
  4313. */
  4314. A_UINT32 num_psr_opportunities;
  4315. /*
  4316. * Count of number of times TX PPDU were transmitted using PSR
  4317. * opportunities created.
  4318. */
  4319. A_UINT32 num_psr_ppdu_tried;
  4320. /*
  4321. * Count of number of times PSR based TX transmissions were successful.
  4322. */
  4323. A_UINT32 num_psr_ppdu_success;
  4324. } htt_pdev_obss_pd_stats_tlv;
  4325. /* NOTE:
  4326. * This structure is for documentation, and cannot be safely used directly.
  4327. * Instead, use the constituent TLV structures to fill/parse.
  4328. */
  4329. typedef struct {
  4330. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  4331. } htt_pdev_obss_pd_stats_t;
  4332. typedef struct {
  4333. htt_tlv_hdr_t tlv_hdr;
  4334. A_UINT32 pdev_id;
  4335. A_UINT32 current_head_idx;
  4336. A_UINT32 current_tail_idx;
  4337. A_UINT32 num_htt_msgs_sent;
  4338. /*
  4339. * Time in milliseconds for which the ring has been in
  4340. * its current backpressure condition
  4341. */
  4342. A_UINT32 backpressure_time_ms;
  4343. /* backpressure_hist - histogram showing how many times different degrees
  4344. * of backpressure duration occurred:
  4345. * Index 0 indicates the number of times ring was
  4346. * continously in backpressure state for 100 - 200ms.
  4347. * Index 1 indicates the number of times ring was
  4348. * continously in backpressure state for 200 - 300ms.
  4349. * Index 2 indicates the number of times ring was
  4350. * continously in backpressure state for 300 - 400ms.
  4351. * Index 3 indicates the number of times ring was
  4352. * continously in backpressure state for 400 - 500ms.
  4353. * Index 4 indicates the number of times ring was
  4354. * continously in backpressure state beyond 500ms.
  4355. */
  4356. A_UINT32 backpressure_hist[5];
  4357. } htt_ring_backpressure_stats_tlv;
  4358. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  4359. * TLV_TAGS:
  4360. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  4361. */
  4362. /* NOTE:
  4363. * This structure is for documentation, and cannot be safely used directly.
  4364. * Instead, use the constituent TLV structures to fill/parse.
  4365. */
  4366. typedef struct {
  4367. htt_sring_cmn_tlv cmn_tlv;
  4368. struct {
  4369. htt_stats_string_tlv sring_str_tlv;
  4370. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  4371. } r[1]; /* variable-length array */
  4372. } htt_ring_backpressure_stats_t;
  4373. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  4374. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  4375. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  4376. typedef struct {
  4377. htt_tlv_hdr_t tlv_hdr;
  4378. /* print_header:
  4379. * This field suggests whether the host should print a header when
  4380. * displaying the TLV (because this is the first latency_prof_stats
  4381. * TLV within a series), or if only the TLV contents should be displayed
  4382. * without a header (because this is not the first TLV within the series).
  4383. */
  4384. A_UINT32 print_header;
  4385. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  4386. A_UINT32 cnt; /* number of data values included in the tot sum */
  4387. A_UINT32 min; /* time in us */
  4388. A_UINT32 max; /* time in us */
  4389. A_UINT32 last;
  4390. A_UINT32 tot; /* time in us */
  4391. A_UINT32 avg; /* time in us */
  4392. /* hist_intvl:
  4393. * Histogram interval, i.e. the latency range covered by each
  4394. * bin of the histogram, in microsecond units.
  4395. * hist[0] counts how many latencies were between 0 to hist_intvl
  4396. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  4397. * hist[2] counts how many latencies were more than 2*hist_intvl
  4398. */
  4399. A_UINT32 hist_intvl;
  4400. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  4401. A_UINT32 page_fault_max; /* max page faults in any 1 sampling window */
  4402. A_UINT32 page_fault_total; /* summed over all sampling windows */
  4403. /* ignored_latency_count:
  4404. * ignore some of profile latency to avoid avg skewing
  4405. */
  4406. A_UINT32 ignored_latency_count;
  4407. /* interrupts_max: max interrupts within any single sampling window */
  4408. A_UINT32 interrupts_max;
  4409. /* interrupts_hist: histogram of interrupt rate
  4410. * bin0 contains the number of sampling windows that had 0 interrupts,
  4411. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  4412. * bin2 contains the number of sampling windows that had > 4 interrupts
  4413. */
  4414. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  4415. } htt_latency_prof_stats_tlv;
  4416. typedef struct {
  4417. htt_tlv_hdr_t tlv_hdr;
  4418. /* duration:
  4419. * Time period over which counts were gathered, units = microseconds.
  4420. */
  4421. A_UINT32 duration;
  4422. A_UINT32 tx_msdu_cnt;
  4423. A_UINT32 tx_mpdu_cnt;
  4424. A_UINT32 tx_ppdu_cnt;
  4425. A_UINT32 rx_msdu_cnt;
  4426. A_UINT32 rx_mpdu_cnt;
  4427. } htt_latency_prof_ctx_tlv;
  4428. typedef struct {
  4429. htt_tlv_hdr_t tlv_hdr;
  4430. A_UINT32 prof_enable_cnt; /* count of enabled profiles */
  4431. } htt_latency_prof_cnt_tlv;
  4432. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  4433. * TLV_TAGS:
  4434. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  4435. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  4436. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  4437. */
  4438. /* NOTE:
  4439. * This structure is for documentation, and cannot be safely used directly.
  4440. * Instead, use the constituent TLV structures to fill/parse.
  4441. */
  4442. typedef struct {
  4443. htt_latency_prof_stats_tlv latency_prof_stat;
  4444. htt_latency_prof_ctx_tlv latency_ctx_stat;
  4445. htt_latency_prof_cnt_tlv latency_cnt_stat;
  4446. } htt_soc_latency_stats_t;
  4447. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  4448. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  4449. #define HTT_RX_SQUARE_INDEX 6
  4450. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  4451. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  4452. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  4453. * TLV_TAGS:
  4454. * - HTT_STATS_RX_FSE_STATS_TAG
  4455. */
  4456. typedef struct {
  4457. htt_tlv_hdr_t tlv_hdr;
  4458. /*
  4459. * Number of times host requested for fse enable/disable
  4460. */
  4461. A_UINT32 fse_enable_cnt;
  4462. A_UINT32 fse_disable_cnt;
  4463. /*
  4464. * Number of times host requested for fse cache invalidation
  4465. * individual entries or full cache
  4466. */
  4467. A_UINT32 fse_cache_invalidate_entry_cnt;
  4468. A_UINT32 fse_full_cache_invalidate_cnt;
  4469. /*
  4470. * Cache hits count will increase if there is a matching flow in the cache
  4471. * There is no register for cache miss but the number of cache misses can
  4472. * be calculated as
  4473. * cache miss = (num_searches - cache_hits)
  4474. * Thus, there is no need to have a separate variable for cache misses.
  4475. * Num searches is flow search times done in the cache.
  4476. */
  4477. A_UINT32 fse_num_cache_hits_cnt;
  4478. A_UINT32 fse_num_searches_cnt;
  4479. /**
  4480. * Cache Occupancy holds 2 types of values: Peak and Current.
  4481. * 10 bins are used to keep track of peak occupancy.
  4482. * 8 of these bins represent ranges of values, while the first and last
  4483. * bins represent the extreme cases of the cache being completely empty
  4484. * or completely full.
  4485. * For the non-extreme bins, the number of cache occupancy values per
  4486. * bin is the maximum cache occupancy (128), divided by the number of
  4487. * non-extreme bins (8), so 128/8 = 16 values per bin.
  4488. * The range of values for each histogram bins is specified below:
  4489. * Bin0 = Counter increments when cache occupancy is empty
  4490. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  4491. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  4492. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  4493. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  4494. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  4495. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  4496. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  4497. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  4498. * Bin9 = Counter increments when cache occupancy is equal to 128
  4499. * The above histogram bin definitions apply to both the peak-occupancy
  4500. * histogram and the current-occupancy histogram.
  4501. *
  4502. * @fse_cache_occupancy_peak_cnt:
  4503. * Array records periodically PEAK cache occupancy values.
  4504. * Peak Occupancy will increment only if it is greater than current
  4505. * occupancy value.
  4506. *
  4507. * @fse_cache_occupancy_curr_cnt:
  4508. * Array records periodically current cache occupancy value.
  4509. * Current Cache occupancy always holds instant snapshot of
  4510. * current number of cache entries.
  4511. **/
  4512. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  4513. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  4514. /*
  4515. * Square stat is sum of squares of cache occupancy to better understand
  4516. * any variation/deviation within each cache set, over a given time-window.
  4517. *
  4518. * Square stat is calculated this way:
  4519. * Square = SUM(Squares of all Occupancy in a Set) / 8
  4520. * The cache has 16-way set associativity, so the occupancy of a
  4521. * set can vary from 0 to 16. There are 8 sets within the cache.
  4522. * Therefore, the minimum possible square value is 0, and the maximum
  4523. * possible square value is (8*16^2) / 8 = 256.
  4524. *
  4525. * 6 bins are used to keep track of square stats:
  4526. * Bin0 = increments when square of current cache occupancy is zero
  4527. * Bin1 = increments when square of current cache occupancy is within
  4528. * [1 to 50]
  4529. * Bin2 = increments when square of current cache occupancy is within
  4530. * [51 to 100]
  4531. * Bin3 = increments when square of current cache occupancy is within
  4532. * [101 to 200]
  4533. * Bin4 = increments when square of current cache occupancy is within
  4534. * [201 to 255]
  4535. * Bin5 = increments when square of current cache occupancy is 256
  4536. */
  4537. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  4538. /**
  4539. * Search stats has 2 types of values: Peak Pending and Number of
  4540. * Search Pending.
  4541. * GSE command ring for FSE can hold maximum of 5 Pending searches
  4542. * at any given time.
  4543. *
  4544. * 4 bins are used to keep track of search stats:
  4545. * Bin0 = Counter increments when there are NO pending searches
  4546. * (For peak, it will be number of pending searches greater
  4547. * than GSE command ring FIFO outstanding requests.
  4548. * For Search Pending, it will be number of pending search
  4549. * inside GSE command ring FIFO.)
  4550. * Bin1 = Counter increments when number of pending searches are within
  4551. * [1 to 2]
  4552. * Bin2 = Counter increments when number of pending searches are within
  4553. * [3 to 4]
  4554. * Bin3 = Counter increments when number of pending searches are
  4555. * greater/equal to [ >= 5]
  4556. */
  4557. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  4558. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  4559. } htt_rx_fse_stats_tlv;
  4560. /* NOTE:
  4561. * This structure is for documentation, and cannot be safely used directly.
  4562. * Instead, use the constituent TLV structures to fill/parse.
  4563. */
  4564. typedef struct {
  4565. htt_rx_fse_stats_tlv rx_fse_stats;
  4566. } htt_rx_fse_stats_t;
  4567. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  4568. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  4569. typedef struct {
  4570. htt_tlv_hdr_t tlv_hdr;
  4571. /* SU TxBF TX MCS stats */
  4572. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4573. /* Implicit BF TX MCS stats */
  4574. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4575. /* Open loop TX MCS stats */
  4576. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4577. /* SU TxBF TX NSS stats */
  4578. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4579. /* Implicit BF TX NSS stats */
  4580. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4581. /* Open loop TX NSS stats */
  4582. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4583. /* SU TxBF TX BW stats */
  4584. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4585. /* Implicit BF TX BW stats */
  4586. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4587. /* Open loop TX BW stats */
  4588. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4589. /* Legacy and OFDM TX rate stats */
  4590. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4591. } htt_tx_pdev_txbf_rate_stats_tlv;
  4592. /* NOTE:
  4593. * This structure is for documentation, and cannot be safely used directly.
  4594. * Instead, use the constituent TLV structures to fill/parse.
  4595. */
  4596. typedef struct {
  4597. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  4598. } htt_pdev_txbf_rate_stats_t;
  4599. typedef enum {
  4600. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  4601. HTT_ULTRIG_PSPOLL_TRIGGER,
  4602. HTT_ULTRIG_UAPSD_TRIGGER,
  4603. HTT_ULTRIG_11AX_TRIGGER,
  4604. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  4605. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  4606. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  4607. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  4608. typedef enum {
  4609. HTT_11AX_TRIGGER_BASIC_E = 0,
  4610. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  4611. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  4612. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  4613. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  4614. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  4615. HTT_11AX_TRIGGER_BQRP_E = 6,
  4616. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  4617. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  4618. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  4619. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  4620. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  4621. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  4622. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  4623. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  4624. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  4625. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  4626. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  4627. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  4628. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  4629. /* Actual resp type sent by STA for trigger
  4630. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  4631. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  4632. /* Counter for MCS 0-13 */
  4633. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  4634. /* Counters BW 20,40,80,160,320 */
  4635. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  4636. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  4637. * TLV_TAGS:
  4638. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  4639. */
  4640. typedef struct {
  4641. htt_tlv_hdr_t tlv_hdr;
  4642. A_UINT32 pdev_id;
  4643. /* Trigger Type reported by HWSCH on RX reception
  4644. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE */
  4645. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  4646. /* 11AX Trigger Type on RX reception
  4647. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE */
  4648. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  4649. /* Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  4650. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4651. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4652. /* Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  4653. * Super set of num_data_ppdu_responded_per_hwq, num_null_delimiters_responded_per_hwq */
  4654. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  4655. /* Time interval between current time ms and last successful trigger RX
  4656. * 0xFFFFFFFF denotes no trig received / timestamp roll back */
  4657. A_UINT32 last_trig_rx_time_delta_ms;
  4658. /* Rate Statistics for UL OFDMA
  4659. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ */
  4660. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4661. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4662. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4663. A_UINT32 ul_ofdma_tx_ldpc;
  4664. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  4665. /* Trig based PPDU TX/ RBO based PPDU TX Count */
  4666. A_UINT32 trig_based_ppdu_tx;
  4667. A_UINT32 rbo_based_ppdu_tx;
  4668. /* Switch MU EDCA to SU EDCA Count */
  4669. A_UINT32 mu_edca_to_su_edca_switch_count;
  4670. /* Num MU EDCA applied Count */
  4671. A_UINT32 num_mu_edca_param_apply_count;
  4672. /* Current MU EDCA Parameters for WMM ACs
  4673. * Mode - 0 - SU EDCA, 1- MU EDCA */
  4674. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  4675. /* Contention Window minimum. Range: 1 - 10 */
  4676. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  4677. /* Contention Window maximum. Range: 1 - 10 */
  4678. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  4679. /* AIFS value - 0 -255 */
  4680. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  4681. } htt_sta_ul_ofdma_stats_tlv;
  4682. /* NOTE:
  4683. * This structure is for documentation, and cannot be safely used directly.
  4684. * Instead, use the constituent TLV structures to fill/parse.
  4685. */
  4686. typedef struct {
  4687. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  4688. } htt_sta_11ax_ul_stats_t;
  4689. typedef struct {
  4690. htt_tlv_hdr_t tlv_hdr;
  4691. /* No of Fine Timing Measurement frames transmitted successfully */
  4692. A_UINT32 tx_ftm_suc;
  4693. /* No of Fine Timing Measurement frames transmitted successfully after retry */
  4694. A_UINT32 tx_ftm_suc_retry;
  4695. /* No of Fine Timing Measurement frames not transmitted successfully */
  4696. A_UINT32 tx_ftm_fail;
  4697. /* No of Fine Timing Measurement Request frames received, including initial, non-initial, and duplicates */
  4698. A_UINT32 rx_ftmr_cnt;
  4699. /* No of duplicate Fine Timing Measurement Request frames received, including both initial and non-initial */
  4700. A_UINT32 rx_ftmr_dup_cnt;
  4701. /* No of initial Fine Timing Measurement Request frames received */
  4702. A_UINT32 rx_iftmr_cnt;
  4703. /* No of duplicate initial Fine Timing Measurement Request frames received */
  4704. A_UINT32 rx_iftmr_dup_cnt;
  4705. } htt_vdev_rtt_resp_stats_tlv;
  4706. typedef struct {
  4707. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  4708. } htt_vdev_rtt_resp_stats_t;
  4709. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  4710. * TLV_TAGS:
  4711. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  4712. */
  4713. /* NOTE:
  4714. * This structure is for documentation, and cannot be safely used directly.
  4715. * Instead, use the constituent TLV structures to fill/parse.
  4716. */
  4717. typedef struct {
  4718. htt_tlv_hdr_t tlv_hdr;
  4719. /* No of pktlog payloads that were dropped in htt_ppdu_stats path */
  4720. A_UINT32 pktlog_lite_drop_cnt;
  4721. /* No of pktlog payloads that were dropped in TQM path */
  4722. A_UINT32 pktlog_tqm_drop_cnt;
  4723. /* No of pktlog ppdu stats payloads that were dropped */
  4724. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  4725. /* No of pktlog ppdu ctrl payloads that were dropped */
  4726. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  4727. /* No of pktlog sw events payloads that were dropped */
  4728. A_UINT32 pktlog_sw_events_drop_cnt;
  4729. } htt_pktlog_and_htt_ring_stats_tlv;
  4730. #define HTT_DLPAGER_STATS_MAX_HIST 10
  4731. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  4732. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  4733. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  4734. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  4735. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  4736. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  4737. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  4738. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  4739. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  4740. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  4741. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  4742. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  4743. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  4744. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  4745. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  4746. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4747. do { \
  4748. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  4749. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  4750. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  4751. } while (0)
  4752. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  4753. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  4754. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  4755. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4756. do { \
  4757. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  4758. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  4759. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  4760. } while (0)
  4761. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  4762. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  4763. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  4764. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  4765. do { \
  4766. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  4767. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  4768. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  4769. } while (0)
  4770. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  4771. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  4772. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  4773. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  4774. do { \
  4775. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  4776. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  4777. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  4778. } while (0)
  4779. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  4780. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  4781. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  4782. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  4783. do { \
  4784. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  4785. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  4786. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  4787. } while (0)
  4788. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  4789. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  4790. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  4791. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  4792. do { \
  4793. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  4794. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  4795. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  4796. } while (0)
  4797. enum {
  4798. HTT_STATS_PAGE_LOCKED = 0,
  4799. HTT_STATS_PAGE_UNLOCKED = 1,
  4800. HTT_STATS_NUM_PAGE_LOCK_STATES
  4801. };
  4802. /* dlPagerStats structure
  4803. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  4804. typedef struct{
  4805. /* msg_dword_1 bitfields:
  4806. * async_lock : 8,
  4807. * sync_lock : 8,
  4808. * reserved : 16;
  4809. */
  4810. A_UINT32 msg_dword_1;
  4811. /* mst_dword_2 bitfields:
  4812. * total_locked_pages : 16,
  4813. * total_free_pages : 16;
  4814. */
  4815. A_UINT32 msg_dword_2;
  4816. /* msg_dword_3 bitfields:
  4817. * last_locked_page_idx : 16,
  4818. * last_unlocked_page_idx : 16;
  4819. */
  4820. A_UINT32 msg_dword_3;
  4821. struct {
  4822. A_UINT32 page_num;
  4823. A_UINT32 num_of_pages;
  4824. /* timestamp is in microsecond units, from SoC timer clock */
  4825. A_UINT32 timestamp_lsbs;
  4826. A_UINT32 timestamp_msbs;
  4827. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  4828. } htt_dl_pager_stats_tlv;
  4829. /* NOTE:
  4830. * This structure is for documentation, and cannot be safely used directly.
  4831. * Instead, use the constituent TLV structures to fill/parse.
  4832. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  4833. * TLV_TAGS:
  4834. * - HTT_STATS_DLPAGER_STATS_TAG
  4835. */
  4836. typedef struct {
  4837. htt_tlv_hdr_t tlv_hdr;
  4838. htt_dl_pager_stats_tlv dl_pager_stats;
  4839. } htt_dlpager_stats_t;
  4840. /*======= PHY STATS ====================*/
  4841. /*
  4842. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  4843. * TLV_TAGS:
  4844. * - HTT_STATS_PHY_COUNTERS_TAG
  4845. * - HTT_STATS_PHY_STATS_TAG
  4846. */
  4847. #define HTT_MAX_RX_PKT_CNT 8
  4848. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  4849. #define HTT_MAX_PER_BLK_ERR_CNT 20
  4850. #define HTT_MAX_RX_OTA_ERR_CNT 14
  4851. typedef enum {
  4852. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  4853. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  4854. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  4855. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  4856. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  4857. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  4858. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  4859. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  4860. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  4861. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  4862. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  4863. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  4864. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  4865. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  4866. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  4867. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  4868. } HTT_STATS_CHANNEL_FLAGS;
  4869. typedef enum {
  4870. HTT_STATS_RF_MODE_MIN = 0,
  4871. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  4872. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  4873. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  4874. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  4875. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  4876. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  4877. HTT_STATS_RF_MODE_INVALID = 0xff,
  4878. } HTT_STATS_RF_MODE;
  4879. typedef enum {
  4880. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  4881. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  4882. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  4883. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  4884. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  4885. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  4886. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  4887. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  4888. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  4889. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  4890. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  4891. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  4892. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  4893. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  4894. /* 0x00004000, 0x00008000 reserved */
  4895. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  4896. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  4897. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  4898. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  4899. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  4900. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  4901. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  4902. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  4903. } HTT_STATS_RESET_CAUSE;
  4904. typedef struct {
  4905. htt_tlv_hdr_t tlv_hdr;
  4906. /* number of RXTD OFDMA OTA error counts except power surge and drop */
  4907. A_UINT32 rx_ofdma_timing_err_cnt;
  4908. /* rx_cck_fail_cnt:
  4909. * number of cck error counts due to rx reception failure because of
  4910. * timing error in cck
  4911. */
  4912. A_UINT32 rx_cck_fail_cnt;
  4913. /* number of times tx abort initiated by mac */
  4914. A_UINT32 mactx_abort_cnt;
  4915. /* number of times rx abort initiated by mac */
  4916. A_UINT32 macrx_abort_cnt;
  4917. /* number of times tx abort initiated by phy */
  4918. A_UINT32 phytx_abort_cnt;
  4919. /* number of times rx abort initiated by phy */
  4920. A_UINT32 phyrx_abort_cnt;
  4921. /* number of rx defered count initiated by phy */
  4922. A_UINT32 phyrx_defer_abort_cnt;
  4923. /* number of sizing events generated at LSTF */
  4924. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  4925. /* number of sizing events generated at non-legacy LTF */
  4926. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  4927. /* rx_pkt_cnt -
  4928. * Received EOP (end-of-packet) count per packet type;
  4929. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4930. * [6-7]=RSVD
  4931. */
  4932. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  4933. /* rx_pkt_crc_pass_cnt -
  4934. * Received EOP (end-of-packet) count per packet type;
  4935. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4936. * [6-7]=RSVD
  4937. */
  4938. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  4939. /* per_blk_err_cnt -
  4940. * Error count per error source;
  4941. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  4942. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  4943. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  4944. * [13-19]=RSVD
  4945. */
  4946. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  4947. /* rx_ota_err_cnt -
  4948. * RXTD OTA (over-the-air) error count per error reason;
  4949. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  4950. * [3] = cck fail; [4] = power surge; [5] = power drop;
  4951. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  4952. * [8] = coarse timing timeout error
  4953. * [9-13]=RSVD
  4954. */
  4955. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  4956. } htt_phy_counters_tlv;
  4957. typedef struct {
  4958. htt_tlv_hdr_t tlv_hdr;
  4959. /* per chain hw noise floor values in dBm */
  4960. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  4961. /* number of false radars detected */
  4962. A_UINT32 false_radar_cnt;
  4963. /* number of channel switches happened due to radar detection */
  4964. A_UINT32 radar_cs_cnt;
  4965. /* ani_level -
  4966. * ANI level (noise interference) corresponds to the channel
  4967. * the desense levels range from -5 to 15 in dB units,
  4968. * higher values indicating more noise interference.
  4969. */
  4970. A_INT32 ani_level;
  4971. /* running time in minutes since FW boot */
  4972. A_UINT32 fw_run_time;
  4973. /* per chain runtime noise floor values in dBm */
  4974. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  4975. } htt_phy_stats_tlv;
  4976. typedef struct {
  4977. htt_tlv_hdr_t tlv_hdr;
  4978. /* current pdev_id */
  4979. A_UINT32 pdev_id;
  4980. /* current channel information */
  4981. A_UINT32 chan_mhz;
  4982. /* center_freq1, center_freq2 in mhz */
  4983. A_UINT32 chan_band_center_freq1;
  4984. A_UINT32 chan_band_center_freq2;
  4985. /* chan_phy_mode - WLAN_PHY_MODE enum type */
  4986. A_UINT32 chan_phy_mode;
  4987. /* chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  4988. A_UINT32 chan_flags;
  4989. /* channel Num updated to virtual phybase */
  4990. A_UINT32 chan_num;
  4991. /* Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  4992. A_UINT32 reset_cause;
  4993. /* Cause for the previous phy reset */
  4994. A_UINT32 prev_reset_cause;
  4995. /* source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  4996. A_UINT32 phy_warm_reset_src;
  4997. /* rxGain Table selection mode - register settings
  4998. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  4999. */
  5000. A_UINT32 rx_gain_tbl_mode;
  5001. /* current xbar value - perchain analog to digital idx mapping */
  5002. A_UINT32 xbar_val;
  5003. /* Flag to indicate forced calibration */
  5004. A_UINT32 force_calibration;
  5005. /* current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  5006. A_UINT32 phyrf_mode;
  5007. /* PDL phyInput stats */
  5008. /* homechannel flag
  5009. * 1- Homechan, 0 - scan channel
  5010. */
  5011. A_UINT32 phy_homechan;
  5012. /* Tx and Rx chainmask */
  5013. A_UINT32 phy_tx_ch_mask;
  5014. A_UINT32 phy_rx_ch_mask;
  5015. /* INI masks - to decide the INI registers to be loaded on a reset */
  5016. A_UINT32 phybb_ini_mask;
  5017. A_UINT32 phyrf_ini_mask;
  5018. /* DFS,ADFS/Spectral scan enable masks */
  5019. A_UINT32 phy_dfs_en_mask;
  5020. A_UINT32 phy_sscan_en_mask;
  5021. A_UINT32 phy_synth_sel_mask;
  5022. A_UINT32 phy_adfs_freq;
  5023. /* CCK FIR settings
  5024. * register settings - filter coefficients for Iqs conversion
  5025. * [31:24] = FIR_COEFF_3_0
  5026. * [23:16] = FIR_COEFF_2_0
  5027. * [15:8] = FIR_COEFF_1_0
  5028. * [7:0] = FIR_COEFF_0_0
  5029. */
  5030. A_UINT32 cck_fir_settings;
  5031. /* dynamic primary channel index
  5032. * primary 20MHz channel index on the current channel BW
  5033. */
  5034. A_UINT32 phy_dyn_pri_chan;
  5035. /* Current CCA detection threshold
  5036. * dB above noisefloor req for CCA
  5037. * Register settings for all subbands
  5038. */
  5039. A_UINT32 cca_thresh;
  5040. /* status for dynamic CCA adjustment
  5041. * 0-disabled, 1-enabled
  5042. */
  5043. A_UINT32 dyn_cca_status;
  5044. /* RXDEAF Register value
  5045. * rxdesense_thresh_sw - VREG Register
  5046. * rxdesense_thresh_hw - PHY Register
  5047. */
  5048. A_UINT32 rxdesense_thresh_sw;
  5049. A_UINT32 rxdesense_thresh_hw;
  5050. } htt_phy_reset_stats_tlv;
  5051. typedef struct {
  5052. htt_tlv_hdr_t tlv_hdr;
  5053. /* current pdev_id */
  5054. A_UINT32 pdev_id;
  5055. /* ucode PHYOFF pass/failure count */
  5056. A_UINT32 cf_active_low_fail_cnt;
  5057. A_UINT32 cf_active_low_pass_cnt;
  5058. /* PHYOFF count attempted through ucode VREG */
  5059. A_UINT32 phy_off_through_vreg_cnt;
  5060. /* Force calibration count */
  5061. A_UINT32 force_calibration_cnt;
  5062. /* phyoff count during rfmode switch */
  5063. A_UINT32 rf_mode_switch_phy_off_cnt;
  5064. } htt_phy_reset_counters_tlv;
  5065. /* NOTE:
  5066. * This structure is for documentation, and cannot be safely used directly.
  5067. * Instead, use the constituent TLV structures to fill/parse.
  5068. */
  5069. typedef struct {
  5070. htt_phy_counters_tlv phy_counters;
  5071. htt_phy_stats_tlv phy_stats;
  5072. htt_phy_reset_counters_tlv phy_reset_counters;
  5073. htt_phy_reset_stats_tlv phy_reset_stats;
  5074. } htt_phy_counters_and_phy_stats_t;
  5075. #endif /* __HTT_STATS_H__ */