hal_srng.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #ifdef QCA_WIFI_QCA8074
  24. void hal_qca6290_attach(struct hal_soc *hal);
  25. #endif
  26. #ifdef QCA_WIFI_QCA8074
  27. void hal_qca8074_attach(struct hal_soc *hal);
  28. #endif
  29. #ifdef QCA_WIFI_QCA8074V2
  30. void hal_qca8074v2_attach(struct hal_soc *hal);
  31. #endif
  32. #ifdef QCA_WIFI_QCA6390
  33. void hal_qca6390_attach(struct hal_soc *hal);
  34. #endif
  35. /**
  36. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  37. * @hal: hal_soc data structure
  38. * @ring_type: type enum describing the ring
  39. * @ring_num: which ring of the ring type
  40. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  41. *
  42. * Return: the ring id or -EINVAL if the ring does not exist.
  43. */
  44. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  45. int ring_num, int mac_id)
  46. {
  47. struct hal_hw_srng_config *ring_config =
  48. HAL_SRNG_CONFIG(hal, ring_type);
  49. int ring_id;
  50. if (ring_num >= ring_config->max_rings) {
  51. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  52. "%s: ring_num exceeded maximum no. of supported rings",
  53. __func__);
  54. /* TODO: This is a programming error. Assert if this happens */
  55. return -EINVAL;
  56. }
  57. if (ring_config->lmac_ring) {
  58. ring_id = ring_config->start_ring_id + ring_num +
  59. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  60. } else {
  61. ring_id = ring_config->start_ring_id + ring_num;
  62. }
  63. return ring_id;
  64. }
  65. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  66. {
  67. /* TODO: Should we allocate srng structures dynamically? */
  68. return &(hal->srng_list[ring_id]);
  69. }
  70. #define HP_OFFSET_IN_REG_START 1
  71. #define OFFSET_FROM_HP_TO_TP 4
  72. static void hal_update_srng_hp_tp_address(void *hal_soc,
  73. int shadow_config_index,
  74. int ring_type,
  75. int ring_num)
  76. {
  77. struct hal_srng *srng;
  78. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  79. int ring_id;
  80. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  81. if (ring_id < 0)
  82. return;
  83. srng = hal_get_srng(hal_soc, ring_id);
  84. if (srng->ring_dir == HAL_SRNG_DST_RING)
  85. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  86. + hal->dev_base_addr;
  87. else
  88. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  89. + hal->dev_base_addr;
  90. }
  91. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  92. int ring_type,
  93. int ring_num)
  94. {
  95. uint32_t target_register;
  96. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  97. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  98. int shadow_config_index = hal->num_shadow_registers_configured;
  99. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  100. QDF_ASSERT(0);
  101. return QDF_STATUS_E_RESOURCES;
  102. }
  103. hal->num_shadow_registers_configured++;
  104. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  105. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  106. *ring_num);
  107. /* if the ring is a dst ring, we need to shadow the tail pointer */
  108. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  109. target_register += OFFSET_FROM_HP_TO_TP;
  110. hal->shadow_config[shadow_config_index].addr = target_register;
  111. /* update hp/tp addr in the hal_soc structure*/
  112. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  113. ring_num);
  114. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  115. "%s: target_reg %x, shadow_index %x, ring_type %d, ring num %d",
  116. __func__, target_register, shadow_config_index,
  117. ring_type, ring_num);
  118. return QDF_STATUS_SUCCESS;
  119. }
  120. qdf_export_symbol(hal_set_one_shadow_config);
  121. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  122. {
  123. int ring_type, ring_num;
  124. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  125. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  126. struct hal_hw_srng_config *srng_config =
  127. &hal->hw_srng_table[ring_type];
  128. if (ring_type == CE_SRC ||
  129. ring_type == CE_DST ||
  130. ring_type == CE_DST_STATUS)
  131. continue;
  132. if (srng_config->lmac_ring)
  133. continue;
  134. for (ring_num = 0; ring_num < srng_config->max_rings;
  135. ring_num++)
  136. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  137. }
  138. return QDF_STATUS_SUCCESS;
  139. }
  140. qdf_export_symbol(hal_construct_shadow_config);
  141. void hal_get_shadow_config(void *hal_soc,
  142. struct pld_shadow_reg_v2_cfg **shadow_config,
  143. int *num_shadow_registers_configured)
  144. {
  145. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  146. *shadow_config = hal->shadow_config;
  147. *num_shadow_registers_configured =
  148. hal->num_shadow_registers_configured;
  149. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  150. "%s", __func__);
  151. }
  152. qdf_export_symbol(hal_get_shadow_config);
  153. static void hal_validate_shadow_register(struct hal_soc *hal,
  154. uint32_t *destination,
  155. uint32_t *shadow_address)
  156. {
  157. unsigned int index;
  158. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  159. int destination_ba_offset =
  160. ((char *)destination) - (char *)hal->dev_base_addr;
  161. index = shadow_address - shadow_0_offset;
  162. if (index >= MAX_SHADOW_REGISTERS) {
  163. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  164. "%s: index %x out of bounds", __func__, index);
  165. goto error;
  166. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  167. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  168. "%s: sanity check failure, expected %x, found %x",
  169. __func__, destination_ba_offset,
  170. hal->shadow_config[index].addr);
  171. goto error;
  172. }
  173. return;
  174. error:
  175. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  176. __func__, hal->dev_base_addr, destination, shadow_address,
  177. shadow_0_offset, index);
  178. QDF_BUG(0);
  179. return;
  180. }
  181. static void hal_target_based_configure(struct hal_soc *hal)
  182. {
  183. switch (hal->target_type) {
  184. #ifdef QCA_WIFI_QCA6290
  185. case TARGET_TYPE_QCA6290:
  186. hal->use_register_windowing = true;
  187. hal_qca6290_attach(hal);
  188. break;
  189. #endif
  190. #ifdef QCA_WIFI_QCA6390
  191. case TARGET_TYPE_QCA6390:
  192. hal->use_register_windowing = true;
  193. hal_qca6390_attach(hal);
  194. break;
  195. #endif
  196. #if defined(QCA_WIFI_QCA8074) && defined(CONFIG_WIN)
  197. case TARGET_TYPE_QCA8074:
  198. hal_qca8074_attach(hal);
  199. break;
  200. #endif
  201. #if defined(QCA_WIFI_QCA8074V2) && defined(CONFIG_WIN)
  202. case TARGET_TYPE_QCA8074V2:
  203. hal_qca8074v2_attach(hal);
  204. break;
  205. #endif
  206. default:
  207. break;
  208. }
  209. }
  210. uint32_t hal_get_target_type(struct hal_soc *hal)
  211. {
  212. struct hif_target_info *tgt_info =
  213. hif_get_target_info_handle(hal->hif_handle);
  214. return tgt_info->target_type;
  215. }
  216. qdf_export_symbol(hal_get_target_type);
  217. /**
  218. * hal_attach - Initialize HAL layer
  219. * @hif_handle: Opaque HIF handle
  220. * @qdf_dev: QDF device
  221. *
  222. * Return: Opaque HAL SOC handle
  223. * NULL on failure (if given ring is not available)
  224. *
  225. * This function should be called as part of HIF initialization (for accessing
  226. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  227. *
  228. */
  229. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  230. {
  231. struct hal_soc *hal;
  232. int i;
  233. hal = qdf_mem_malloc(sizeof(*hal));
  234. if (!hal) {
  235. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  236. "%s: hal_soc allocation failed", __func__);
  237. goto fail0;
  238. }
  239. hal->hif_handle = hif_handle;
  240. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  241. hal->qdf_dev = qdf_dev;
  242. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  243. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  244. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  245. if (!hal->shadow_rdptr_mem_paddr) {
  246. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  247. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  248. __func__);
  249. goto fail1;
  250. }
  251. hal->shadow_wrptr_mem_vaddr =
  252. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  253. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  254. &(hal->shadow_wrptr_mem_paddr));
  255. if (!hal->shadow_wrptr_mem_vaddr) {
  256. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  257. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  258. __func__);
  259. goto fail2;
  260. }
  261. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  262. hal->srng_list[i].initialized = 0;
  263. hal->srng_list[i].ring_id = i;
  264. }
  265. qdf_spinlock_create(&hal->register_access_lock);
  266. hal->register_window = 0;
  267. hal->target_type = hal_get_target_type(hal);
  268. hal_target_based_configure(hal);
  269. return (void *)hal;
  270. fail2:
  271. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  272. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  273. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  274. fail1:
  275. qdf_mem_free(hal);
  276. fail0:
  277. return NULL;
  278. }
  279. qdf_export_symbol(hal_attach);
  280. /**
  281. * hal_mem_info - Retrieve hal memory base address
  282. *
  283. * @hal_soc: Opaque HAL SOC handle
  284. * @mem: pointer to structure to be updated with hal mem info
  285. */
  286. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  287. {
  288. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  289. mem->dev_base_addr = (void *)hal->dev_base_addr;
  290. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  291. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  292. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  293. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  294. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  295. return;
  296. }
  297. qdf_export_symbol(hal_get_meminfo);
  298. /**
  299. * hal_detach - Detach HAL layer
  300. * @hal_soc: HAL SOC handle
  301. *
  302. * Return: Opaque HAL SOC handle
  303. * NULL on failure (if given ring is not available)
  304. *
  305. * This function should be called as part of HIF initialization (for accessing
  306. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  307. *
  308. */
  309. extern void hal_detach(void *hal_soc)
  310. {
  311. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  312. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  313. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  314. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  315. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  316. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  317. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  318. qdf_mem_free(hal);
  319. return;
  320. }
  321. qdf_export_symbol(hal_detach);
  322. /**
  323. * hal_ce_dst_setup - Initialize CE destination ring registers
  324. * @hal_soc: HAL SOC handle
  325. * @srng: SRNG ring pointer
  326. */
  327. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  328. int ring_num)
  329. {
  330. uint32_t reg_val = 0;
  331. uint32_t reg_addr;
  332. struct hal_hw_srng_config *ring_config =
  333. HAL_SRNG_CONFIG(hal, CE_DST);
  334. /* set DEST_MAX_LENGTH according to ce assignment */
  335. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  336. ring_config->reg_start[R0_INDEX] +
  337. (ring_num * ring_config->reg_size[R0_INDEX]));
  338. reg_val = HAL_REG_READ(hal, reg_addr);
  339. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  340. reg_val |= srng->u.dst_ring.max_buffer_length &
  341. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  342. HAL_REG_WRITE(hal, reg_addr, reg_val);
  343. }
  344. /**
  345. * hal_reo_remap_IX0 - Remap REO ring destination
  346. * @hal: HAL SOC handle
  347. * @remap_val: Remap value
  348. */
  349. void hal_reo_remap_IX0(struct hal_soc *hal, uint32_t remap_val)
  350. {
  351. uint32_t reg_offset = HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  352. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  353. HAL_REG_WRITE(hal, reg_offset, remap_val);
  354. }
  355. /**
  356. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  357. * @srng: sring pointer
  358. * @paddr: physical address
  359. */
  360. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  361. uint64_t paddr)
  362. {
  363. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  364. paddr & 0xffffffff);
  365. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  366. paddr >> 32);
  367. }
  368. /**
  369. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  370. * @srng: sring pointer
  371. * @vaddr: virtual address
  372. */
  373. void hal_srng_dst_init_hp(struct hal_srng *srng,
  374. uint32_t *vaddr)
  375. {
  376. srng->u.dst_ring.hp_addr = vaddr;
  377. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  378. *(srng->u.dst_ring.hp_addr) = srng->u.dst_ring.cached_hp;
  379. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  380. "hp_addr=%pK, cached_hp=%d, hp=%d",
  381. (void *)srng->u.dst_ring.hp_addr, srng->u.dst_ring.cached_hp,
  382. *(srng->u.dst_ring.hp_addr));
  383. }
  384. /**
  385. * hal_srng_hw_init - Private function to initialize SRNG HW
  386. * @hal_soc: HAL SOC handle
  387. * @srng: SRNG ring pointer
  388. */
  389. static inline void hal_srng_hw_init(struct hal_soc *hal,
  390. struct hal_srng *srng)
  391. {
  392. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  393. hal_srng_src_hw_init(hal, srng);
  394. else
  395. hal_srng_dst_hw_init(hal, srng);
  396. }
  397. #ifdef CONFIG_SHADOW_V2
  398. #define ignore_shadow false
  399. #define CHECK_SHADOW_REGISTERS true
  400. #else
  401. #define ignore_shadow true
  402. #define CHECK_SHADOW_REGISTERS false
  403. #endif
  404. /**
  405. * hal_srng_setup - Initialize HW SRNG ring.
  406. * @hal_soc: Opaque HAL SOC handle
  407. * @ring_type: one of the types from hal_ring_type
  408. * @ring_num: Ring number if there are multiple rings of same type (staring
  409. * from 0)
  410. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  411. * @ring_params: SRNG ring params in hal_srng_params structure.
  412. * Callers are expected to allocate contiguous ring memory of size
  413. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  414. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  415. * hal_srng_params structure. Ring base address should be 8 byte aligned
  416. * and size of each ring entry should be queried using the API
  417. * hal_srng_get_entrysize
  418. *
  419. * Return: Opaque pointer to ring on success
  420. * NULL on failure (if given ring is not available)
  421. */
  422. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  423. int mac_id, struct hal_srng_params *ring_params)
  424. {
  425. int ring_id;
  426. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  427. struct hal_srng *srng;
  428. struct hal_hw_srng_config *ring_config =
  429. HAL_SRNG_CONFIG(hal, ring_type);
  430. void *dev_base_addr;
  431. int i;
  432. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  433. if (ring_id < 0)
  434. return NULL;
  435. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  436. "%s: mac_id %d ring_id %d",
  437. __func__, mac_id, ring_id);
  438. srng = hal_get_srng(hal_soc, ring_id);
  439. if (srng->initialized) {
  440. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  441. "%s: Ring (ring_type, ring_num) already initialized",
  442. __func__);
  443. return NULL;
  444. }
  445. dev_base_addr = hal->dev_base_addr;
  446. srng->ring_id = ring_id;
  447. srng->ring_dir = ring_config->ring_dir;
  448. srng->ring_base_paddr = ring_params->ring_base_paddr;
  449. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  450. srng->entry_size = ring_config->entry_size;
  451. srng->num_entries = ring_params->num_entries;
  452. srng->ring_size = srng->num_entries * srng->entry_size;
  453. srng->ring_size_mask = srng->ring_size - 1;
  454. srng->msi_addr = ring_params->msi_addr;
  455. srng->msi_data = ring_params->msi_data;
  456. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  457. srng->intr_batch_cntr_thres_entries =
  458. ring_params->intr_batch_cntr_thres_entries;
  459. srng->hal_soc = hal_soc;
  460. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  461. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  462. + (ring_num * ring_config->reg_size[i]);
  463. }
  464. /* Zero out the entire ring memory */
  465. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  466. srng->num_entries) << 2);
  467. srng->flags = ring_params->flags;
  468. #ifdef BIG_ENDIAN_HOST
  469. /* TODO: See if we should we get these flags from caller */
  470. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  471. srng->flags |= HAL_SRNG_MSI_SWAP;
  472. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  473. #endif
  474. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  475. srng->u.src_ring.hp = 0;
  476. srng->u.src_ring.reap_hp = srng->ring_size -
  477. srng->entry_size;
  478. srng->u.src_ring.tp_addr =
  479. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  480. srng->u.src_ring.low_threshold =
  481. ring_params->low_threshold * srng->entry_size;
  482. if (ring_config->lmac_ring) {
  483. /* For LMAC rings, head pointer updates will be done
  484. * through FW by writing to a shared memory location
  485. */
  486. srng->u.src_ring.hp_addr =
  487. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  488. HAL_SRNG_LMAC1_ID_START]);
  489. srng->flags |= HAL_SRNG_LMAC_RING;
  490. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  491. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  492. if (CHECK_SHADOW_REGISTERS) {
  493. QDF_TRACE(QDF_MODULE_ID_TXRX,
  494. QDF_TRACE_LEVEL_ERROR,
  495. "%s: Ring (%d, %d) missing shadow config",
  496. __func__, ring_type, ring_num);
  497. }
  498. } else {
  499. hal_validate_shadow_register(hal,
  500. SRNG_SRC_ADDR(srng, HP),
  501. srng->u.src_ring.hp_addr);
  502. }
  503. } else {
  504. /* During initialization loop count in all the descriptors
  505. * will be set to zero, and HW will set it to 1 on completing
  506. * descriptor update in first loop, and increments it by 1 on
  507. * subsequent loops (loop count wraps around after reaching
  508. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  509. * loop count in descriptors updated by HW (to be processed
  510. * by SW).
  511. */
  512. srng->u.dst_ring.loop_cnt = 1;
  513. srng->u.dst_ring.tp = 0;
  514. srng->u.dst_ring.hp_addr =
  515. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  516. if (ring_config->lmac_ring) {
  517. /* For LMAC rings, tail pointer updates will be done
  518. * through FW by writing to a shared memory location
  519. */
  520. srng->u.dst_ring.tp_addr =
  521. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  522. HAL_SRNG_LMAC1_ID_START]);
  523. srng->flags |= HAL_SRNG_LMAC_RING;
  524. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  525. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  526. if (CHECK_SHADOW_REGISTERS) {
  527. QDF_TRACE(QDF_MODULE_ID_TXRX,
  528. QDF_TRACE_LEVEL_ERROR,
  529. "%s: Ring (%d, %d) missing shadow config",
  530. __func__, ring_type, ring_num);
  531. }
  532. } else {
  533. hal_validate_shadow_register(hal,
  534. SRNG_DST_ADDR(srng, TP),
  535. srng->u.dst_ring.tp_addr);
  536. }
  537. }
  538. if (!(ring_config->lmac_ring)) {
  539. hal_srng_hw_init(hal, srng);
  540. if (ring_type == CE_DST) {
  541. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  542. hal_ce_dst_setup(hal, srng, ring_num);
  543. }
  544. }
  545. SRNG_LOCK_INIT(&srng->lock);
  546. srng->initialized = true;
  547. return (void *)srng;
  548. }
  549. qdf_export_symbol(hal_srng_setup);
  550. /**
  551. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  552. * @hal_soc: Opaque HAL SOC handle
  553. * @hal_srng: Opaque HAL SRNG pointer
  554. */
  555. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  556. {
  557. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  558. SRNG_LOCK_DESTROY(&srng->lock);
  559. srng->initialized = 0;
  560. }
  561. qdf_export_symbol(hal_srng_cleanup);
  562. /**
  563. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  564. * @hal_soc: Opaque HAL SOC handle
  565. * @ring_type: one of the types from hal_ring_type
  566. *
  567. */
  568. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  569. {
  570. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  571. struct hal_hw_srng_config *ring_config =
  572. HAL_SRNG_CONFIG(hal, ring_type);
  573. return ring_config->entry_size << 2;
  574. }
  575. qdf_export_symbol(hal_srng_get_entrysize);
  576. /**
  577. * hal_srng_max_entries - Returns maximum possible number of ring entries
  578. * @hal_soc: Opaque HAL SOC handle
  579. * @ring_type: one of the types from hal_ring_type
  580. *
  581. * Return: Maximum number of entries for the given ring_type
  582. */
  583. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  584. {
  585. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  586. struct hal_hw_srng_config *ring_config =
  587. HAL_SRNG_CONFIG(hal, ring_type);
  588. return ring_config->max_size / ring_config->entry_size;
  589. }
  590. qdf_export_symbol(hal_srng_max_entries);
  591. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  592. {
  593. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  594. struct hal_hw_srng_config *ring_config =
  595. HAL_SRNG_CONFIG(hal, ring_type);
  596. return ring_config->ring_dir;
  597. }
  598. /**
  599. * hal_srng_dump - Dump ring status
  600. * @srng: hal srng pointer
  601. */
  602. void hal_srng_dump(struct hal_srng *srng)
  603. {
  604. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  605. qdf_print("=== SRC RING %d ===", srng->ring_id);
  606. qdf_print("hp %u, reap_hp %u, tp %u, cached tp %u",
  607. srng->u.src_ring.hp,
  608. srng->u.src_ring.reap_hp,
  609. *srng->u.src_ring.tp_addr,
  610. srng->u.src_ring.cached_tp);
  611. } else {
  612. qdf_print("=== DST RING %d ===", srng->ring_id);
  613. qdf_print("tp %u, hp %u, cached tp %u, loop_cnt %u",
  614. srng->u.dst_ring.tp,
  615. *srng->u.dst_ring.hp_addr,
  616. srng->u.dst_ring.cached_hp,
  617. srng->u.dst_ring.loop_cnt);
  618. }
  619. }
  620. /**
  621. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  622. *
  623. * @hal_soc: Opaque HAL SOC handle
  624. * @hal_ring: Ring pointer (Source or Destination ring)
  625. * @ring_params: SRNG parameters will be returned through this structure
  626. */
  627. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  628. struct hal_srng_params *ring_params)
  629. {
  630. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  631. int i =0;
  632. ring_params->ring_id = srng->ring_id;
  633. ring_params->ring_dir = srng->ring_dir;
  634. ring_params->entry_size = srng->entry_size;
  635. ring_params->ring_base_paddr = srng->ring_base_paddr;
  636. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  637. ring_params->num_entries = srng->num_entries;
  638. ring_params->msi_addr = srng->msi_addr;
  639. ring_params->msi_data = srng->msi_data;
  640. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  641. ring_params->intr_batch_cntr_thres_entries =
  642. srng->intr_batch_cntr_thres_entries;
  643. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  644. ring_params->flags = srng->flags;
  645. ring_params->ring_id = srng->ring_id;
  646. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  647. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  648. }
  649. qdf_export_symbol(hal_get_srng_params);