dp_rx.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "dp_types.h"
  21. #include "dp_rx.h"
  22. #include "dp_tx.h"
  23. #include "dp_peer.h"
  24. #include "hal_rx.h"
  25. #include "hal_api.h"
  26. #include "qdf_nbuf.h"
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #include "dp_internal.h"
  31. #include "dp_ipa.h"
  32. #include "dp_hist.h"
  33. #include "dp_rx_buffer_pool.h"
  34. #ifdef WIFI_MONITOR_SUPPORT
  35. #include "dp_htt.h"
  36. #include <dp_mon.h>
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. #ifdef DP_RATETABLE_SUPPORT
  42. #include "dp_ratetable.h"
  43. #endif
  44. #ifdef DUP_RX_DESC_WAR
  45. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  46. hal_ring_handle_t hal_ring,
  47. hal_ring_desc_t ring_desc,
  48. struct dp_rx_desc *rx_desc)
  49. {
  50. void *hal_soc = soc->hal_soc;
  51. hal_srng_dump_ring_desc(hal_soc, hal_ring, ring_desc);
  52. dp_rx_desc_dump(rx_desc);
  53. }
  54. #else
  55. void dp_rx_dump_info_and_assert(struct dp_soc *soc,
  56. hal_ring_handle_t hal_ring_hdl,
  57. hal_ring_desc_t ring_desc,
  58. struct dp_rx_desc *rx_desc)
  59. {
  60. hal_soc_handle_t hal_soc = soc->hal_soc;
  61. dp_rx_desc_dump(rx_desc);
  62. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl, ring_desc);
  63. hal_srng_dump_ring(hal_soc, hal_ring_hdl);
  64. qdf_assert_always(0);
  65. }
  66. #endif
  67. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  68. #ifdef RX_DESC_SANITY_WAR
  69. QDF_STATUS dp_rx_desc_sanity(struct dp_soc *soc, hal_soc_handle_t hal_soc,
  70. hal_ring_handle_t hal_ring_hdl,
  71. hal_ring_desc_t ring_desc,
  72. struct dp_rx_desc *rx_desc)
  73. {
  74. uint8_t return_buffer_manager;
  75. if (qdf_unlikely(!rx_desc)) {
  76. /*
  77. * This is an unlikely case where the cookie obtained
  78. * from the ring_desc is invalid and hence we are not
  79. * able to find the corresponding rx_desc
  80. */
  81. goto fail;
  82. }
  83. return_buffer_manager = hal_rx_ret_buf_manager_get(hal_soc, ring_desc);
  84. if (qdf_unlikely(!(return_buffer_manager ==
  85. HAL_RX_BUF_RBM_SW1_BM(soc->wbm_sw0_bm_id) ||
  86. return_buffer_manager ==
  87. HAL_RX_BUF_RBM_SW3_BM(soc->wbm_sw0_bm_id)))) {
  88. goto fail;
  89. }
  90. return QDF_STATUS_SUCCESS;
  91. fail:
  92. DP_STATS_INC(soc, rx.err.invalid_cookie, 1);
  93. dp_err("Ring Desc:");
  94. hal_srng_dump_ring_desc(hal_soc, hal_ring_hdl,
  95. ring_desc);
  96. return QDF_STATUS_E_NULL_VALUE;
  97. }
  98. #endif
  99. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  100. /**
  101. * dp_pdev_frag_alloc_and_map() - Allocate frag for desc buffer and map
  102. *
  103. * @dp_soc: struct dp_soc *
  104. * @nbuf_frag_info_t: nbuf frag info
  105. * @dp_pdev: struct dp_pdev *
  106. * @rx_desc_pool: Rx desc pool
  107. *
  108. * Return: QDF_STATUS
  109. */
  110. #ifdef DP_RX_MON_MEM_FRAG
  111. static inline QDF_STATUS
  112. dp_pdev_frag_alloc_and_map(struct dp_soc *dp_soc,
  113. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  114. struct dp_pdev *dp_pdev,
  115. struct rx_desc_pool *rx_desc_pool)
  116. {
  117. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  118. (nbuf_frag_info_t->virt_addr).vaddr =
  119. qdf_frag_alloc(NULL, rx_desc_pool->buf_size);
  120. if (!((nbuf_frag_info_t->virt_addr).vaddr)) {
  121. dp_err("Frag alloc failed");
  122. DP_STATS_INC(dp_pdev, replenish.frag_alloc_fail, 1);
  123. return QDF_STATUS_E_NOMEM;
  124. }
  125. ret = qdf_mem_map_page(dp_soc->osdev,
  126. (nbuf_frag_info_t->virt_addr).vaddr,
  127. QDF_DMA_FROM_DEVICE,
  128. rx_desc_pool->buf_size,
  129. &nbuf_frag_info_t->paddr);
  130. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  131. qdf_frag_free((nbuf_frag_info_t->virt_addr).vaddr);
  132. dp_err("Frag map failed");
  133. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  134. return QDF_STATUS_E_FAULT;
  135. }
  136. return QDF_STATUS_SUCCESS;
  137. }
  138. #else
  139. static inline QDF_STATUS
  140. dp_pdev_frag_alloc_and_map(struct dp_soc *dp_soc,
  141. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  142. struct dp_pdev *dp_pdev,
  143. struct rx_desc_pool *rx_desc_pool)
  144. {
  145. return QDF_STATUS_SUCCESS;
  146. }
  147. #endif /* DP_RX_MON_MEM_FRAG */
  148. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  149. /**
  150. * dp_rx_refill_ring_record_entry() - Record an entry into refill_ring history
  151. * @soc: Datapath soc structure
  152. * @ring_num: Refill ring number
  153. * @num_req: number of buffers requested for refill
  154. * @num_refill: number of buffers refilled
  155. *
  156. * Returns: None
  157. */
  158. static inline void
  159. dp_rx_refill_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  160. hal_ring_handle_t hal_ring_hdl,
  161. uint32_t num_req, uint32_t num_refill)
  162. {
  163. struct dp_refill_info_record *record;
  164. uint32_t idx;
  165. uint32_t tp;
  166. uint32_t hp;
  167. if (qdf_unlikely(ring_num >= MAX_PDEV_CNT ||
  168. !soc->rx_refill_ring_history[ring_num]))
  169. return;
  170. idx = dp_history_get_next_index(&soc->rx_refill_ring_history[ring_num]->index,
  171. DP_RX_REFILL_HIST_MAX);
  172. /* No NULL check needed for record since its an array */
  173. record = &soc->rx_refill_ring_history[ring_num]->entry[idx];
  174. hal_get_sw_hptp(soc->hal_soc, hal_ring_hdl, &tp, &hp);
  175. record->timestamp = qdf_get_log_timestamp();
  176. record->num_req = num_req;
  177. record->num_refill = num_refill;
  178. record->hp = hp;
  179. record->tp = tp;
  180. }
  181. #else
  182. static inline void
  183. dp_rx_refill_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  184. hal_ring_handle_t hal_ring_hdl,
  185. uint32_t num_req, uint32_t num_refill)
  186. {
  187. }
  188. #endif
  189. /**
  190. * dp_pdev_nbuf_alloc_and_map() - Allocate nbuf for desc buffer and map
  191. *
  192. * @dp_soc: struct dp_soc *
  193. * @mac_id: Mac id
  194. * @num_entries_avail: num_entries_avail
  195. * @nbuf_frag_info_t: nbuf frag info
  196. * @dp_pdev: struct dp_pdev *
  197. * @rx_desc_pool: Rx desc pool
  198. *
  199. * Return: QDF_STATUS
  200. */
  201. static inline QDF_STATUS
  202. dp_pdev_nbuf_alloc_and_map_replenish(struct dp_soc *dp_soc,
  203. uint32_t mac_id,
  204. uint32_t num_entries_avail,
  205. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  206. struct dp_pdev *dp_pdev,
  207. struct rx_desc_pool *rx_desc_pool)
  208. {
  209. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  210. (nbuf_frag_info_t->virt_addr).nbuf =
  211. dp_rx_buffer_pool_nbuf_alloc(dp_soc,
  212. mac_id,
  213. rx_desc_pool,
  214. num_entries_avail);
  215. if (!((nbuf_frag_info_t->virt_addr).nbuf)) {
  216. dp_err("nbuf alloc failed");
  217. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  218. return QDF_STATUS_E_NOMEM;
  219. }
  220. ret = dp_rx_buffer_pool_nbuf_map(dp_soc, rx_desc_pool,
  221. nbuf_frag_info_t);
  222. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  223. dp_rx_buffer_pool_nbuf_free(dp_soc,
  224. (nbuf_frag_info_t->virt_addr).nbuf, mac_id);
  225. dp_err("nbuf map failed");
  226. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  227. return QDF_STATUS_E_FAULT;
  228. }
  229. nbuf_frag_info_t->paddr =
  230. qdf_nbuf_get_frag_paddr((nbuf_frag_info_t->virt_addr).nbuf, 0);
  231. dp_ipa_handle_rx_buf_smmu_mapping(dp_soc, (qdf_nbuf_t)(
  232. (nbuf_frag_info_t->virt_addr).nbuf),
  233. rx_desc_pool->buf_size,
  234. true, __func__, __LINE__);
  235. ret = dp_check_paddr(dp_soc, &((nbuf_frag_info_t->virt_addr).nbuf),
  236. &nbuf_frag_info_t->paddr,
  237. rx_desc_pool);
  238. if (ret == QDF_STATUS_E_FAILURE) {
  239. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  240. return QDF_STATUS_E_ADDRNOTAVAIL;
  241. }
  242. return QDF_STATUS_SUCCESS;
  243. }
  244. #if defined(QCA_DP_RX_NBUF_NO_MAP_UNMAP) && !defined(BUILD_X86)
  245. QDF_STATUS
  246. __dp_rx_buffers_no_map_lt_replenish(struct dp_soc *soc, uint32_t mac_id,
  247. struct dp_srng *dp_rxdma_srng,
  248. struct rx_desc_pool *rx_desc_pool)
  249. {
  250. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  251. uint32_t count;
  252. void *rxdma_ring_entry;
  253. union dp_rx_desc_list_elem_t *next = NULL;
  254. void *rxdma_srng;
  255. qdf_nbuf_t nbuf;
  256. qdf_dma_addr_t paddr;
  257. uint16_t num_entries_avail = 0;
  258. uint16_t num_alloc_desc = 0;
  259. union dp_rx_desc_list_elem_t *desc_list = NULL;
  260. union dp_rx_desc_list_elem_t *tail = NULL;
  261. int sync_hw_ptr = 0;
  262. rxdma_srng = dp_rxdma_srng->hal_srng;
  263. if (qdf_unlikely(!dp_pdev)) {
  264. dp_rx_err("%pK: pdev is null for mac_id = %d", soc, mac_id);
  265. return QDF_STATUS_E_FAILURE;
  266. }
  267. if (qdf_unlikely(!rxdma_srng)) {
  268. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  269. return QDF_STATUS_E_FAILURE;
  270. }
  271. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  272. num_entries_avail = hal_srng_src_num_avail(soc->hal_soc,
  273. rxdma_srng,
  274. sync_hw_ptr);
  275. dp_rx_debug("%pK: no of available entries in rxdma ring: %d",
  276. soc, num_entries_avail);
  277. if (qdf_unlikely(num_entries_avail <
  278. ((dp_rxdma_srng->num_entries * 3) / 4))) {
  279. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  280. return QDF_STATUS_E_FAILURE;
  281. }
  282. DP_STATS_INC(dp_pdev, replenish.low_thresh_intrs, 1);
  283. num_alloc_desc = dp_rx_get_free_desc_list(soc, mac_id,
  284. rx_desc_pool,
  285. num_entries_avail,
  286. &desc_list,
  287. &tail);
  288. if (!num_alloc_desc) {
  289. dp_rx_err("%pK: no free rx_descs in freelist", soc);
  290. DP_STATS_INC(dp_pdev, err.desc_lt_alloc_fail,
  291. num_entries_avail);
  292. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  293. return QDF_STATUS_E_NOMEM;
  294. }
  295. for (count = 0; count < num_alloc_desc; count++) {
  296. next = desc_list->next;
  297. qdf_prefetch(next);
  298. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  299. if (qdf_unlikely(!nbuf)) {
  300. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  301. break;
  302. }
  303. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  304. rx_desc_pool->buf_size);
  305. rxdma_ring_entry = hal_srng_src_get_next(soc->hal_soc,
  306. rxdma_srng);
  307. qdf_assert_always(rxdma_ring_entry);
  308. desc_list->rx_desc.nbuf = nbuf;
  309. desc_list->rx_desc.rx_buf_start = nbuf->data;
  310. desc_list->rx_desc.unmapped = 0;
  311. /* rx_desc.in_use should be zero at this time*/
  312. qdf_assert_always(desc_list->rx_desc.in_use == 0);
  313. desc_list->rx_desc.in_use = 1;
  314. desc_list->rx_desc.in_err_state = 0;
  315. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  316. paddr,
  317. desc_list->rx_desc.cookie,
  318. rx_desc_pool->owner);
  319. desc_list = next;
  320. }
  321. qdf_dsb();
  322. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  323. /* No need to count the number of bytes received during replenish.
  324. * Therefore set replenish.pkts.bytes as 0.
  325. */
  326. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  327. DP_STATS_INC(dp_pdev, buf_freelist, (num_alloc_desc - count));
  328. /*
  329. * add any available free desc back to the free list
  330. */
  331. if (desc_list)
  332. dp_rx_add_desc_list_to_free_list(soc, &desc_list, &tail,
  333. mac_id, rx_desc_pool);
  334. return QDF_STATUS_SUCCESS;
  335. }
  336. QDF_STATUS
  337. __dp_rx_buffers_no_map_replenish(struct dp_soc *soc, uint32_t mac_id,
  338. struct dp_srng *dp_rxdma_srng,
  339. struct rx_desc_pool *rx_desc_pool,
  340. uint32_t num_req_buffers,
  341. union dp_rx_desc_list_elem_t **desc_list,
  342. union dp_rx_desc_list_elem_t **tail)
  343. {
  344. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  345. uint32_t count;
  346. void *rxdma_ring_entry;
  347. union dp_rx_desc_list_elem_t *next;
  348. void *rxdma_srng;
  349. qdf_nbuf_t nbuf;
  350. qdf_dma_addr_t paddr;
  351. rxdma_srng = dp_rxdma_srng->hal_srng;
  352. if (qdf_unlikely(!dp_pdev)) {
  353. dp_rx_err("%pK: pdev is null for mac_id = %d",
  354. soc, mac_id);
  355. return QDF_STATUS_E_FAILURE;
  356. }
  357. if (qdf_unlikely(!rxdma_srng)) {
  358. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  359. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  360. return QDF_STATUS_E_FAILURE;
  361. }
  362. dp_rx_debug("%pK: requested %d buffers for replenish",
  363. soc, num_req_buffers);
  364. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  365. for (count = 0; count < num_req_buffers; count++) {
  366. next = (*desc_list)->next;
  367. qdf_prefetch(next);
  368. rxdma_ring_entry = (struct dp_buffer_addr_info *)
  369. hal_srng_src_peek(soc->hal_soc, rxdma_srng);
  370. if (qdf_unlikely(!rxdma_ring_entry))
  371. break;
  372. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  373. if (qdf_unlikely(!nbuf)) {
  374. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  375. break;
  376. }
  377. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  378. rx_desc_pool->buf_size);
  379. (*desc_list)->rx_desc.nbuf = nbuf;
  380. (*desc_list)->rx_desc.rx_buf_start = nbuf->data;
  381. (*desc_list)->rx_desc.unmapped = 0;
  382. /* rx_desc.in_use should be zero at this time*/
  383. qdf_assert_always((*desc_list)->rx_desc.in_use == 0);
  384. (*desc_list)->rx_desc.in_use = 1;
  385. (*desc_list)->rx_desc.in_err_state = 0;
  386. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  387. paddr,
  388. (*desc_list)->rx_desc.cookie,
  389. rx_desc_pool->owner);
  390. *desc_list = next;
  391. hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  392. }
  393. qdf_dsb();
  394. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  395. /* No need to count the number of bytes received during replenish.
  396. * Therefore set replenish.pkts.bytes as 0.
  397. */
  398. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  399. DP_STATS_INC(dp_pdev, buf_freelist, (num_req_buffers - count));
  400. /*
  401. * add any available free desc back to the free list
  402. */
  403. if (*desc_list)
  404. dp_rx_add_desc_list_to_free_list(soc, desc_list, tail,
  405. mac_id, rx_desc_pool);
  406. return QDF_STATUS_SUCCESS;
  407. }
  408. QDF_STATUS __dp_pdev_rx_buffers_no_map_attach(struct dp_soc *soc,
  409. uint32_t mac_id,
  410. struct dp_srng *dp_rxdma_srng,
  411. struct rx_desc_pool *rx_desc_pool,
  412. uint32_t num_req_buffers)
  413. {
  414. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  415. uint32_t count;
  416. uint32_t nr_descs = 0;
  417. void *rxdma_ring_entry;
  418. union dp_rx_desc_list_elem_t *next;
  419. void *rxdma_srng;
  420. qdf_nbuf_t nbuf;
  421. qdf_dma_addr_t paddr;
  422. union dp_rx_desc_list_elem_t *desc_list = NULL;
  423. union dp_rx_desc_list_elem_t *tail = NULL;
  424. rxdma_srng = dp_rxdma_srng->hal_srng;
  425. if (qdf_unlikely(!dp_pdev)) {
  426. dp_rx_err("%pK: pdev is null for mac_id = %d",
  427. soc, mac_id);
  428. return QDF_STATUS_E_FAILURE;
  429. }
  430. if (qdf_unlikely(!rxdma_srng)) {
  431. dp_rx_debug("%pK: rxdma srng not initialized", soc);
  432. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  433. return QDF_STATUS_E_FAILURE;
  434. }
  435. dp_rx_debug("%pK: requested %d buffers for replenish",
  436. soc, num_req_buffers);
  437. nr_descs = dp_rx_get_free_desc_list(soc, mac_id, rx_desc_pool,
  438. num_req_buffers, &desc_list, &tail);
  439. if (!nr_descs) {
  440. dp_err("no free rx_descs in freelist");
  441. DP_STATS_INC(dp_pdev, err.desc_alloc_fail, num_req_buffers);
  442. return QDF_STATUS_E_NOMEM;
  443. }
  444. dp_debug("got %u RX descs for driver attach", nr_descs);
  445. hal_srng_access_start(soc->hal_soc, rxdma_srng);
  446. for (count = 0; count < nr_descs; count++) {
  447. next = desc_list->next;
  448. qdf_prefetch(next);
  449. nbuf = dp_rx_nbuf_alloc(soc, rx_desc_pool);
  450. if (qdf_unlikely(!nbuf)) {
  451. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  452. break;
  453. }
  454. paddr = dp_rx_nbuf_sync_no_dsb(soc, nbuf,
  455. rx_desc_pool->buf_size);
  456. rxdma_ring_entry = (struct dp_buffer_addr_info *)
  457. hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  458. if (!rxdma_ring_entry)
  459. break;
  460. qdf_assert_always(rxdma_ring_entry);
  461. desc_list->rx_desc.nbuf = nbuf;
  462. desc_list->rx_desc.rx_buf_start = nbuf->data;
  463. desc_list->rx_desc.unmapped = 0;
  464. /* rx_desc.in_use should be zero at this time*/
  465. qdf_assert_always(desc_list->rx_desc.in_use == 0);
  466. desc_list->rx_desc.in_use = 1;
  467. desc_list->rx_desc.in_err_state = 0;
  468. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry,
  469. paddr,
  470. desc_list->rx_desc.cookie,
  471. rx_desc_pool->owner);
  472. desc_list = next;
  473. }
  474. qdf_dsb();
  475. hal_srng_access_end(soc->hal_soc, rxdma_srng);
  476. /* No need to count the number of bytes received during replenish.
  477. * Therefore set replenish.pkts.bytes as 0.
  478. */
  479. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  480. return QDF_STATUS_SUCCESS;
  481. }
  482. #endif
  483. #ifdef DP_UMAC_HW_RESET_SUPPORT
  484. #if defined(QCA_DP_RX_NBUF_NO_MAP_UNMAP) && !defined(BUILD_X86)
  485. static inline
  486. qdf_dma_addr_t dp_rx_rep_retrieve_paddr(struct dp_soc *dp_soc, qdf_nbuf_t nbuf,
  487. uint32_t buf_size)
  488. {
  489. return dp_rx_nbuf_sync_no_dsb(dp_soc, nbuf, buf_size);
  490. }
  491. #else
  492. static inline
  493. qdf_dma_addr_t dp_rx_rep_retrieve_paddr(struct dp_soc *dp_soc, qdf_nbuf_t nbuf,
  494. uint32_t buf_size)
  495. {
  496. return qdf_nbuf_get_frag_paddr(nbuf, 0);
  497. }
  498. #endif
  499. /*
  500. * dp_rx_desc_replenish() - Replenish the rx descriptors one at a time
  501. *
  502. * @soc: core txrx main context
  503. * @dp_rxdma_srng: rxdma ring
  504. * @rx_desc_pool: rx descriptor pool
  505. * @rx_desc:rx descriptor
  506. *
  507. * Return: void
  508. */
  509. static inline
  510. void dp_rx_desc_replenish(struct dp_soc *soc, struct dp_srng *dp_rxdma_srng,
  511. struct rx_desc_pool *rx_desc_pool,
  512. struct dp_rx_desc *rx_desc)
  513. {
  514. void *rxdma_srng;
  515. void *rxdma_ring_entry;
  516. qdf_dma_addr_t paddr;
  517. rxdma_srng = dp_rxdma_srng->hal_srng;
  518. /* No one else should be accessing the srng at this point */
  519. hal_srng_access_start_unlocked(soc->hal_soc, rxdma_srng);
  520. rxdma_ring_entry = hal_srng_src_get_next(soc->hal_soc, rxdma_srng);
  521. qdf_assert_always(rxdma_ring_entry);
  522. rx_desc->in_err_state = 0;
  523. paddr = dp_rx_rep_retrieve_paddr(soc, rx_desc->nbuf,
  524. rx_desc_pool->buf_size);
  525. hal_rxdma_buff_addr_info_set(soc->hal_soc, rxdma_ring_entry, paddr,
  526. rx_desc->cookie, rx_desc_pool->owner);
  527. hal_srng_access_end_unlocked(soc->hal_soc, rxdma_srng);
  528. }
  529. /*
  530. * dp_rx_desc_reuse() - Reuse the rx descriptors to fill the rx buf ring
  531. *
  532. * @soc: core txrx main context
  533. * @nbuf_list: nbuf list for delayed free
  534. *
  535. * Return: void
  536. */
  537. void dp_rx_desc_reuse(struct dp_soc *soc, qdf_nbuf_t *nbuf_list)
  538. {
  539. int mac_id, i, j;
  540. union dp_rx_desc_list_elem_t *head = NULL;
  541. union dp_rx_desc_list_elem_t *tail = NULL;
  542. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  543. struct dp_srng *dp_rxdma_srng =
  544. &soc->rx_refill_buf_ring[mac_id];
  545. struct rx_desc_pool *rx_desc_pool = &soc->rx_desc_buf[mac_id];
  546. uint32_t rx_sw_desc_num = rx_desc_pool->pool_size;
  547. /* Only fill up 1/3 of the ring size */
  548. uint32_t num_req_decs;
  549. if (!dp_rxdma_srng || !dp_rxdma_srng->hal_srng ||
  550. !rx_desc_pool->array)
  551. continue;
  552. num_req_decs = dp_rxdma_srng->num_entries / 3;
  553. for (i = 0, j = 0; i < rx_sw_desc_num; i++) {
  554. struct dp_rx_desc *rx_desc =
  555. (struct dp_rx_desc *)&rx_desc_pool->array[i];
  556. if (rx_desc->in_use) {
  557. if (j < dp_rxdma_srng->num_entries) {
  558. dp_rx_desc_replenish(soc, dp_rxdma_srng,
  559. rx_desc_pool,
  560. rx_desc);
  561. } else {
  562. dp_rx_nbuf_unmap(soc, rx_desc, 0);
  563. rx_desc->unmapped = 0;
  564. rx_desc->nbuf->next = *nbuf_list;
  565. *nbuf_list = rx_desc->nbuf;
  566. dp_rx_add_to_free_desc_list(&head,
  567. &tail,
  568. rx_desc);
  569. }
  570. j++;
  571. }
  572. }
  573. if (head)
  574. dp_rx_add_desc_list_to_free_list(soc, &head, &tail,
  575. mac_id, rx_desc_pool);
  576. /* If num of descs in use were less, then we need to replenish
  577. * the ring with some buffers
  578. */
  579. head = NULL;
  580. tail = NULL;
  581. if (j < (num_req_decs - 1))
  582. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  583. rx_desc_pool,
  584. ((num_req_decs - 1) - j),
  585. &head, &tail, true);
  586. }
  587. }
  588. #endif
  589. /*
  590. * dp_rx_buffers_replenish() - replenish rxdma ring with rx nbufs
  591. * called during dp rx initialization
  592. * and at the end of dp_rx_process.
  593. *
  594. * @soc: core txrx main context
  595. * @mac_id: mac_id which is one of 3 mac_ids
  596. * @dp_rxdma_srng: dp rxdma circular ring
  597. * @rx_desc_pool: Pointer to free Rx descriptor pool
  598. * @num_req_buffers: number of buffer to be replenished
  599. * @desc_list: list of descs if called from dp_rx_process
  600. * or NULL during dp rx initialization or out of buffer
  601. * interrupt.
  602. * @tail: tail of descs list
  603. * @req_only: If true don't replenish more than req buffers
  604. * @func_name: name of the caller function
  605. * Return: return success or failure
  606. */
  607. QDF_STATUS __dp_rx_buffers_replenish(struct dp_soc *dp_soc, uint32_t mac_id,
  608. struct dp_srng *dp_rxdma_srng,
  609. struct rx_desc_pool *rx_desc_pool,
  610. uint32_t num_req_buffers,
  611. union dp_rx_desc_list_elem_t **desc_list,
  612. union dp_rx_desc_list_elem_t **tail,
  613. bool req_only, const char *func_name)
  614. {
  615. uint32_t num_alloc_desc;
  616. uint16_t num_desc_to_free = 0;
  617. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  618. uint32_t num_entries_avail;
  619. uint32_t count;
  620. int sync_hw_ptr = 1;
  621. struct dp_rx_nbuf_frag_info nbuf_frag_info = {0};
  622. void *rxdma_ring_entry;
  623. union dp_rx_desc_list_elem_t *next;
  624. QDF_STATUS ret;
  625. void *rxdma_srng;
  626. union dp_rx_desc_list_elem_t *desc_list_append = NULL;
  627. union dp_rx_desc_list_elem_t *tail_append = NULL;
  628. union dp_rx_desc_list_elem_t *temp_list = NULL;
  629. rxdma_srng = dp_rxdma_srng->hal_srng;
  630. if (qdf_unlikely(!dp_pdev)) {
  631. dp_rx_err("%pK: pdev is null for mac_id = %d",
  632. dp_soc, mac_id);
  633. return QDF_STATUS_E_FAILURE;
  634. }
  635. if (qdf_unlikely(!rxdma_srng)) {
  636. dp_rx_debug("%pK: rxdma srng not initialized", dp_soc);
  637. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  638. return QDF_STATUS_E_FAILURE;
  639. }
  640. dp_verbose_debug("%pK: requested %d buffers for replenish",
  641. dp_soc, num_req_buffers);
  642. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  643. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  644. rxdma_srng,
  645. sync_hw_ptr);
  646. dp_verbose_debug("%pK: no of available entries in rxdma ring: %d",
  647. dp_soc, num_entries_avail);
  648. if (!req_only && !(*desc_list) && (num_entries_avail >
  649. ((dp_rxdma_srng->num_entries * 3) / 4))) {
  650. num_req_buffers = num_entries_avail;
  651. DP_STATS_INC(dp_pdev, replenish.low_thresh_intrs, 1);
  652. } else if (num_entries_avail < num_req_buffers) {
  653. num_desc_to_free = num_req_buffers - num_entries_avail;
  654. num_req_buffers = num_entries_avail;
  655. } else if ((*desc_list) &&
  656. dp_rxdma_srng->num_entries - num_entries_avail <
  657. CRITICAL_BUFFER_THRESHOLD) {
  658. /* Append some free descriptors to tail */
  659. num_alloc_desc =
  660. dp_rx_get_free_desc_list(dp_soc, mac_id,
  661. rx_desc_pool,
  662. CRITICAL_BUFFER_THRESHOLD,
  663. &desc_list_append,
  664. &tail_append);
  665. if (num_alloc_desc) {
  666. temp_list = *desc_list;
  667. *desc_list = desc_list_append;
  668. tail_append->next = temp_list;
  669. num_req_buffers += num_alloc_desc;
  670. DP_STATS_DEC(dp_pdev,
  671. replenish.free_list,
  672. num_alloc_desc);
  673. } else
  674. dp_err_rl("%pK: no free rx_descs in freelist", dp_soc);
  675. }
  676. if (qdf_unlikely(!num_req_buffers)) {
  677. num_desc_to_free = num_req_buffers;
  678. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  679. goto free_descs;
  680. }
  681. /*
  682. * if desc_list is NULL, allocate the descs from freelist
  683. */
  684. if (!(*desc_list)) {
  685. num_alloc_desc = dp_rx_get_free_desc_list(dp_soc, mac_id,
  686. rx_desc_pool,
  687. num_req_buffers,
  688. desc_list,
  689. tail);
  690. if (!num_alloc_desc) {
  691. dp_rx_err("%pK: no free rx_descs in freelist", dp_soc);
  692. DP_STATS_INC(dp_pdev, err.desc_alloc_fail,
  693. num_req_buffers);
  694. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  695. return QDF_STATUS_E_NOMEM;
  696. }
  697. dp_verbose_debug("%pK: %d rx desc allocated", dp_soc,
  698. num_alloc_desc);
  699. num_req_buffers = num_alloc_desc;
  700. }
  701. count = 0;
  702. while (count < num_req_buffers) {
  703. /* Flag is set while pdev rx_desc_pool initialization */
  704. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  705. ret = dp_pdev_frag_alloc_and_map(dp_soc,
  706. &nbuf_frag_info,
  707. dp_pdev,
  708. rx_desc_pool);
  709. else
  710. ret = dp_pdev_nbuf_alloc_and_map_replenish(dp_soc,
  711. mac_id,
  712. num_entries_avail, &nbuf_frag_info,
  713. dp_pdev, rx_desc_pool);
  714. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  715. if (qdf_unlikely(ret == QDF_STATUS_E_FAULT))
  716. continue;
  717. break;
  718. }
  719. count++;
  720. rxdma_ring_entry = hal_srng_src_get_next(dp_soc->hal_soc,
  721. rxdma_srng);
  722. qdf_assert_always(rxdma_ring_entry);
  723. next = (*desc_list)->next;
  724. /* Flag is set while pdev rx_desc_pool initialization */
  725. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  726. dp_rx_desc_frag_prep(&((*desc_list)->rx_desc),
  727. &nbuf_frag_info);
  728. else
  729. dp_rx_desc_prep(&((*desc_list)->rx_desc),
  730. &nbuf_frag_info);
  731. /* rx_desc.in_use should be zero at this time*/
  732. qdf_assert_always((*desc_list)->rx_desc.in_use == 0);
  733. (*desc_list)->rx_desc.in_use = 1;
  734. (*desc_list)->rx_desc.in_err_state = 0;
  735. dp_rx_desc_update_dbg_info(&(*desc_list)->rx_desc,
  736. func_name, RX_DESC_REPLENISHED);
  737. dp_verbose_debug("rx_netbuf=%pK, paddr=0x%llx, cookie=%d",
  738. nbuf_frag_info.virt_addr.nbuf,
  739. (unsigned long long)(nbuf_frag_info.paddr),
  740. (*desc_list)->rx_desc.cookie);
  741. hal_rxdma_buff_addr_info_set(dp_soc->hal_soc, rxdma_ring_entry,
  742. nbuf_frag_info.paddr,
  743. (*desc_list)->rx_desc.cookie,
  744. rx_desc_pool->owner);
  745. *desc_list = next;
  746. }
  747. dp_rx_refill_ring_record_entry(dp_soc, dp_pdev->lmac_id, rxdma_srng,
  748. num_req_buffers, count);
  749. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  750. dp_rx_schedule_refill_thread(dp_soc);
  751. dp_verbose_debug("replenished buffers %d, rx desc added back to free list %u",
  752. count, num_desc_to_free);
  753. /* No need to count the number of bytes received during replenish.
  754. * Therefore set replenish.pkts.bytes as 0.
  755. */
  756. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, count, 0);
  757. DP_STATS_INC(dp_pdev, replenish.free_list, num_req_buffers - count);
  758. free_descs:
  759. DP_STATS_INC(dp_pdev, buf_freelist, num_desc_to_free);
  760. /*
  761. * add any available free desc back to the free list
  762. */
  763. if (*desc_list)
  764. dp_rx_add_desc_list_to_free_list(dp_soc, desc_list, tail,
  765. mac_id, rx_desc_pool);
  766. return QDF_STATUS_SUCCESS;
  767. }
  768. qdf_export_symbol(__dp_rx_buffers_replenish);
  769. /*
  770. * dp_rx_deliver_raw() - process RAW mode pkts and hand over the
  771. * pkts to RAW mode simulation to
  772. * decapsulate the pkt.
  773. *
  774. * @vdev: vdev on which RAW mode is enabled
  775. * @nbuf_list: list of RAW pkts to process
  776. * @txrx_peer: peer object from which the pkt is rx
  777. *
  778. * Return: void
  779. */
  780. void
  781. dp_rx_deliver_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf_list,
  782. struct dp_txrx_peer *txrx_peer)
  783. {
  784. qdf_nbuf_t deliver_list_head = NULL;
  785. qdf_nbuf_t deliver_list_tail = NULL;
  786. qdf_nbuf_t nbuf;
  787. nbuf = nbuf_list;
  788. while (nbuf) {
  789. qdf_nbuf_t next = qdf_nbuf_next(nbuf);
  790. DP_RX_LIST_APPEND(deliver_list_head, deliver_list_tail, nbuf);
  791. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  792. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.raw, 1,
  793. qdf_nbuf_len(nbuf));
  794. /*
  795. * reset the chfrag_start and chfrag_end bits in nbuf cb
  796. * as this is a non-amsdu pkt and RAW mode simulation expects
  797. * these bit s to be 0 for non-amsdu pkt.
  798. */
  799. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  800. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  801. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  802. qdf_nbuf_set_rx_chfrag_end(nbuf, 0);
  803. }
  804. nbuf = next;
  805. }
  806. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &deliver_list_head,
  807. &deliver_list_tail);
  808. vdev->osif_rx(vdev->osif_vdev, deliver_list_head);
  809. }
  810. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  811. #ifndef FEATURE_WDS
  812. void dp_rx_da_learn(struct dp_soc *soc, uint8_t *rx_tlv_hdr,
  813. struct dp_txrx_peer *ta_peer, qdf_nbuf_t nbuf)
  814. {
  815. }
  816. #endif
  817. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  818. /*
  819. * dp_classify_critical_pkts() - API for marking critical packets
  820. * @soc: dp_soc context
  821. * @vdev: vdev on which packet is to be sent
  822. * @nbuf: nbuf that has to be classified
  823. *
  824. * The function parses the packet, identifies whether its a critical frame and
  825. * marks QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL bit in qdf_nbuf_cb for the nbuf.
  826. * Code for marking which frames are CRITICAL is accessed via callback.
  827. * EAPOL, ARP, DHCP, DHCPv6, ICMPv6 NS/NA are the typical critical frames.
  828. *
  829. * Return: None
  830. */
  831. static
  832. void dp_classify_critical_pkts(struct dp_soc *soc, struct dp_vdev *vdev,
  833. qdf_nbuf_t nbuf)
  834. {
  835. if (vdev->tx_classify_critical_pkt_cb)
  836. vdev->tx_classify_critical_pkt_cb(vdev->osif_vdev, nbuf);
  837. }
  838. #else
  839. static inline
  840. void dp_classify_critical_pkts(struct dp_soc *soc, struct dp_vdev *vdev,
  841. qdf_nbuf_t nbuf)
  842. {
  843. }
  844. #endif
  845. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  846. static inline
  847. void dp_rx_nbuf_queue_mapping_set(qdf_nbuf_t nbuf, uint8_t ring_id)
  848. {
  849. qdf_nbuf_set_queue_mapping(nbuf, ring_id);
  850. }
  851. #else
  852. static inline
  853. void dp_rx_nbuf_queue_mapping_set(qdf_nbuf_t nbuf, uint8_t ring_id)
  854. {
  855. }
  856. #endif
  857. /*
  858. * dp_rx_intrabss_mcbc_fwd() - Does intrabss forward for mcast packets
  859. *
  860. * @soc: core txrx main context
  861. * @ta_peer : source peer entry
  862. * @rx_tlv_hdr : start address of rx tlvs
  863. * @nbuf : nbuf that has to be intrabss forwarded
  864. * @tid_stats : tid stats pointer
  865. *
  866. * Return: bool: true if it is forwarded else false
  867. */
  868. bool dp_rx_intrabss_mcbc_fwd(struct dp_soc *soc, struct dp_txrx_peer *ta_peer,
  869. uint8_t *rx_tlv_hdr, qdf_nbuf_t nbuf,
  870. struct cdp_tid_rx_stats *tid_stats)
  871. {
  872. uint16_t len;
  873. qdf_nbuf_t nbuf_copy;
  874. if (dp_rx_intrabss_eapol_drop_check(soc, ta_peer, rx_tlv_hdr,
  875. nbuf))
  876. return true;
  877. if (!dp_rx_check_ndi_mdns_fwding(ta_peer, nbuf))
  878. return false;
  879. /* If the source peer in the isolation list
  880. * then dont forward instead push to bridge stack
  881. */
  882. if (dp_get_peer_isolation(ta_peer))
  883. return false;
  884. nbuf_copy = qdf_nbuf_copy(nbuf);
  885. if (!nbuf_copy)
  886. return false;
  887. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  888. qdf_mem_set(nbuf_copy->cb, 0x0, sizeof(nbuf_copy->cb));
  889. dp_classify_critical_pkts(soc, ta_peer->vdev, nbuf_copy);
  890. if (soc->arch_ops.dp_rx_intrabss_handle_nawds(soc, ta_peer, nbuf_copy,
  891. tid_stats))
  892. return false;
  893. if (dp_tx_send((struct cdp_soc_t *)soc,
  894. ta_peer->vdev->vdev_id, nbuf_copy)) {
  895. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1,
  896. len);
  897. tid_stats->fail_cnt[INTRABSS_DROP]++;
  898. dp_rx_nbuf_free(nbuf_copy);
  899. } else {
  900. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1,
  901. len);
  902. tid_stats->intrabss_cnt++;
  903. }
  904. return false;
  905. }
  906. /*
  907. * dp_rx_intrabss_ucast_fwd() - Does intrabss forward for unicast packets
  908. *
  909. * @soc: core txrx main context
  910. * @ta_peer: source peer entry
  911. * @tx_vdev_id: VDEV ID for Intra-BSS TX
  912. * @rx_tlv_hdr: start address of rx tlvs
  913. * @nbuf: nbuf that has to be intrabss forwarded
  914. * @tid_stats: tid stats pointer
  915. *
  916. * Return: bool: true if it is forwarded else false
  917. */
  918. bool dp_rx_intrabss_ucast_fwd(struct dp_soc *soc, struct dp_txrx_peer *ta_peer,
  919. uint8_t tx_vdev_id,
  920. uint8_t *rx_tlv_hdr, qdf_nbuf_t nbuf,
  921. struct cdp_tid_rx_stats *tid_stats)
  922. {
  923. uint16_t len;
  924. len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  925. /* linearize the nbuf just before we send to
  926. * dp_tx_send()
  927. */
  928. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  929. if (qdf_nbuf_linearize(nbuf) == -ENOMEM)
  930. return false;
  931. nbuf = qdf_nbuf_unshare(nbuf);
  932. if (!nbuf) {
  933. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer,
  934. rx.intra_bss.fail,
  935. 1, len);
  936. /* return true even though the pkt is
  937. * not forwarded. Basically skb_unshare
  938. * failed and we want to continue with
  939. * next nbuf.
  940. */
  941. tid_stats->fail_cnt[INTRABSS_DROP]++;
  942. return false;
  943. }
  944. }
  945. qdf_mem_set(nbuf->cb, 0x0, sizeof(nbuf->cb));
  946. dp_classify_critical_pkts(soc, ta_peer->vdev, nbuf);
  947. if (!dp_tx_send((struct cdp_soc_t *)soc,
  948. tx_vdev_id, nbuf)) {
  949. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.pkts, 1,
  950. len);
  951. } else {
  952. DP_PEER_PER_PKT_STATS_INC_PKT(ta_peer, rx.intra_bss.fail, 1,
  953. len);
  954. tid_stats->fail_cnt[INTRABSS_DROP]++;
  955. return false;
  956. }
  957. return true;
  958. }
  959. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  960. #ifdef MESH_MODE_SUPPORT
  961. /**
  962. * dp_rx_fill_mesh_stats() - Fills the mesh per packet receive stats
  963. *
  964. * @vdev: DP Virtual device handle
  965. * @nbuf: Buffer pointer
  966. * @rx_tlv_hdr: start of rx tlv header
  967. * @txrx_peer: pointer to peer
  968. *
  969. * This function allocated memory for mesh receive stats and fill the
  970. * required stats. Stores the memory address in skb cb.
  971. *
  972. * Return: void
  973. */
  974. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  975. uint8_t *rx_tlv_hdr,
  976. struct dp_txrx_peer *txrx_peer)
  977. {
  978. struct mesh_recv_hdr_s *rx_info = NULL;
  979. uint32_t pkt_type;
  980. uint32_t nss;
  981. uint32_t rate_mcs;
  982. uint32_t bw;
  983. uint8_t primary_chan_num;
  984. uint32_t center_chan_freq;
  985. struct dp_soc *soc = vdev->pdev->soc;
  986. struct dp_peer *peer;
  987. struct dp_peer *primary_link_peer;
  988. struct dp_soc *link_peer_soc;
  989. cdp_peer_stats_param_t buf = {0};
  990. /* fill recv mesh stats */
  991. rx_info = qdf_mem_malloc(sizeof(struct mesh_recv_hdr_s));
  992. /* upper layers are responsible to free this memory */
  993. if (!rx_info) {
  994. dp_rx_err("%pK: Memory allocation failed for mesh rx stats",
  995. vdev->pdev->soc);
  996. DP_STATS_INC(vdev->pdev, mesh_mem_alloc, 1);
  997. return;
  998. }
  999. rx_info->rs_flags = MESH_RXHDR_VER1;
  1000. if (qdf_nbuf_is_rx_chfrag_start(nbuf))
  1001. rx_info->rs_flags |= MESH_RX_FIRST_MSDU;
  1002. if (qdf_nbuf_is_rx_chfrag_end(nbuf))
  1003. rx_info->rs_flags |= MESH_RX_LAST_MSDU;
  1004. peer = dp_peer_get_ref_by_id(soc, txrx_peer->peer_id, DP_MOD_ID_MESH);
  1005. if (peer) {
  1006. if (hal_rx_tlv_get_is_decrypted(soc->hal_soc, rx_tlv_hdr)) {
  1007. rx_info->rs_flags |= MESH_RX_DECRYPTED;
  1008. rx_info->rs_keyix = hal_rx_msdu_get_keyid(soc->hal_soc,
  1009. rx_tlv_hdr);
  1010. if (vdev->osif_get_key)
  1011. vdev->osif_get_key(vdev->osif_vdev,
  1012. &rx_info->rs_decryptkey[0],
  1013. &peer->mac_addr.raw[0],
  1014. rx_info->rs_keyix);
  1015. }
  1016. dp_peer_unref_delete(peer, DP_MOD_ID_MESH);
  1017. }
  1018. primary_link_peer = dp_get_primary_link_peer_by_id(soc,
  1019. txrx_peer->peer_id,
  1020. DP_MOD_ID_MESH);
  1021. if (qdf_likely(primary_link_peer)) {
  1022. link_peer_soc = primary_link_peer->vdev->pdev->soc;
  1023. dp_monitor_peer_get_stats_param(link_peer_soc,
  1024. primary_link_peer,
  1025. cdp_peer_rx_snr, &buf);
  1026. rx_info->rs_snr = buf.rx_snr;
  1027. dp_peer_unref_delete(primary_link_peer, DP_MOD_ID_MESH);
  1028. }
  1029. rx_info->rs_rssi = rx_info->rs_snr + DP_DEFAULT_NOISEFLOOR;
  1030. soc = vdev->pdev->soc;
  1031. primary_chan_num = hal_rx_tlv_get_freq(soc->hal_soc, rx_tlv_hdr);
  1032. center_chan_freq = hal_rx_tlv_get_freq(soc->hal_soc, rx_tlv_hdr) >> 16;
  1033. if (soc->cdp_soc.ol_ops && soc->cdp_soc.ol_ops->freq_to_band) {
  1034. rx_info->rs_band = soc->cdp_soc.ol_ops->freq_to_band(
  1035. soc->ctrl_psoc,
  1036. vdev->pdev->pdev_id,
  1037. center_chan_freq);
  1038. }
  1039. rx_info->rs_channel = primary_chan_num;
  1040. pkt_type = hal_rx_tlv_get_pkt_type(soc->hal_soc, rx_tlv_hdr);
  1041. rate_mcs = hal_rx_tlv_rate_mcs_get(soc->hal_soc, rx_tlv_hdr);
  1042. bw = hal_rx_tlv_bw_get(soc->hal_soc, rx_tlv_hdr);
  1043. nss = hal_rx_msdu_start_nss_get(soc->hal_soc, rx_tlv_hdr);
  1044. rx_info->rs_ratephy1 = rate_mcs | (nss << 0x8) | (pkt_type << 16) |
  1045. (bw << 24);
  1046. qdf_nbuf_set_rx_fctx_type(nbuf, (void *)rx_info, CB_FTYPE_MESH_RX_INFO);
  1047. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_MED,
  1048. FL("Mesh rx stats: flags %x, rssi %x, chn %x, rate %x, kix %x, snr %x"),
  1049. rx_info->rs_flags,
  1050. rx_info->rs_rssi,
  1051. rx_info->rs_channel,
  1052. rx_info->rs_ratephy1,
  1053. rx_info->rs_keyix,
  1054. rx_info->rs_snr);
  1055. }
  1056. /**
  1057. * dp_rx_filter_mesh_packets() - Filters mesh unwanted packets
  1058. *
  1059. * @vdev: DP Virtual device handle
  1060. * @nbuf: Buffer pointer
  1061. * @rx_tlv_hdr: start of rx tlv header
  1062. *
  1063. * This checks if the received packet is matching any filter out
  1064. * catogery and and drop the packet if it matches.
  1065. *
  1066. * Return: status(0 indicates drop, 1 indicate to no drop)
  1067. */
  1068. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1069. uint8_t *rx_tlv_hdr)
  1070. {
  1071. union dp_align_mac_addr mac_addr;
  1072. struct dp_soc *soc = vdev->pdev->soc;
  1073. if (qdf_unlikely(vdev->mesh_rx_filter)) {
  1074. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_FROMDS)
  1075. if (hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  1076. rx_tlv_hdr))
  1077. return QDF_STATUS_SUCCESS;
  1078. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TODS)
  1079. if (hal_rx_mpdu_get_to_ds(soc->hal_soc,
  1080. rx_tlv_hdr))
  1081. return QDF_STATUS_SUCCESS;
  1082. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_NODS)
  1083. if (!hal_rx_mpdu_get_fr_ds(soc->hal_soc,
  1084. rx_tlv_hdr) &&
  1085. !hal_rx_mpdu_get_to_ds(soc->hal_soc,
  1086. rx_tlv_hdr))
  1087. return QDF_STATUS_SUCCESS;
  1088. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_RA) {
  1089. if (hal_rx_mpdu_get_addr1(soc->hal_soc,
  1090. rx_tlv_hdr,
  1091. &mac_addr.raw[0]))
  1092. return QDF_STATUS_E_FAILURE;
  1093. if (!qdf_mem_cmp(&mac_addr.raw[0],
  1094. &vdev->mac_addr.raw[0],
  1095. QDF_MAC_ADDR_SIZE))
  1096. return QDF_STATUS_SUCCESS;
  1097. }
  1098. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TA) {
  1099. if (hal_rx_mpdu_get_addr2(soc->hal_soc,
  1100. rx_tlv_hdr,
  1101. &mac_addr.raw[0]))
  1102. return QDF_STATUS_E_FAILURE;
  1103. if (!qdf_mem_cmp(&mac_addr.raw[0],
  1104. &vdev->mac_addr.raw[0],
  1105. QDF_MAC_ADDR_SIZE))
  1106. return QDF_STATUS_SUCCESS;
  1107. }
  1108. }
  1109. return QDF_STATUS_E_FAILURE;
  1110. }
  1111. #else
  1112. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1113. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *peer)
  1114. {
  1115. }
  1116. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1117. uint8_t *rx_tlv_hdr)
  1118. {
  1119. return QDF_STATUS_E_FAILURE;
  1120. }
  1121. #endif
  1122. #ifdef FEATURE_NAC_RSSI
  1123. /**
  1124. * dp_rx_process_invalid_peer(): Function to pass invalid peer list to umac
  1125. * @soc: DP SOC handle
  1126. * @mpdu: mpdu for which peer is invalid
  1127. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  1128. * pool_id has same mapping)
  1129. *
  1130. * return: integer type
  1131. */
  1132. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  1133. uint8_t mac_id)
  1134. {
  1135. struct dp_invalid_peer_msg msg;
  1136. struct dp_vdev *vdev = NULL;
  1137. struct dp_pdev *pdev = NULL;
  1138. struct ieee80211_frame *wh;
  1139. qdf_nbuf_t curr_nbuf, next_nbuf;
  1140. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  1141. uint8_t *rx_pkt_hdr = NULL;
  1142. int i = 0;
  1143. if (!HAL_IS_DECAP_FORMAT_RAW(soc->hal_soc, rx_tlv_hdr)) {
  1144. dp_rx_debug("%pK: Drop decapped frames", soc);
  1145. goto free;
  1146. }
  1147. /* In RAW packet, packet header will be part of data */
  1148. rx_pkt_hdr = rx_tlv_hdr + soc->rx_pkt_tlv_size;
  1149. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  1150. if (!DP_FRAME_IS_DATA(wh)) {
  1151. dp_rx_debug("%pK: NAWDS valid only for data frames", soc);
  1152. goto free;
  1153. }
  1154. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  1155. dp_rx_err("%pK: Invalid nbuf length", soc);
  1156. goto free;
  1157. }
  1158. /* In DMAC case the rx_desc_pools are common across PDEVs
  1159. * so PDEV cannot be derived from the pool_id.
  1160. *
  1161. * link_id need to derived from the TLV tag word which is
  1162. * disabled by default. For now adding a WAR to get vdev
  1163. * with brute force this need to fixed with word based subscription
  1164. * support is added by enabling TLV tag word
  1165. */
  1166. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1167. for (i = 0; i < MAX_PDEV_CNT; i++) {
  1168. pdev = soc->pdev_list[i];
  1169. if (!pdev || qdf_unlikely(pdev->is_pdev_down))
  1170. continue;
  1171. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  1172. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1173. QDF_MAC_ADDR_SIZE) == 0) {
  1174. goto out;
  1175. }
  1176. }
  1177. }
  1178. } else {
  1179. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1180. if (!pdev || qdf_unlikely(pdev->is_pdev_down)) {
  1181. dp_rx_err("%pK: PDEV %s",
  1182. soc, !pdev ? "not found" : "down");
  1183. goto free;
  1184. }
  1185. if (dp_monitor_filter_neighbour_peer(pdev, rx_pkt_hdr) ==
  1186. QDF_STATUS_SUCCESS)
  1187. return 0;
  1188. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  1189. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1190. QDF_MAC_ADDR_SIZE) == 0) {
  1191. goto out;
  1192. }
  1193. }
  1194. }
  1195. if (!vdev) {
  1196. dp_rx_err("%pK: VDEV not found", soc);
  1197. goto free;
  1198. }
  1199. out:
  1200. msg.wh = wh;
  1201. qdf_nbuf_pull_head(mpdu, soc->rx_pkt_tlv_size);
  1202. msg.nbuf = mpdu;
  1203. msg.vdev_id = vdev->vdev_id;
  1204. /*
  1205. * NOTE: Only valid for HKv1.
  1206. * If smart monitor mode is enabled on RE, we are getting invalid
  1207. * peer frames with RA as STA mac of RE and the TA not matching
  1208. * with any NAC list or the the BSSID.Such frames need to dropped
  1209. * in order to avoid HM_WDS false addition.
  1210. */
  1211. if (pdev->soc->cdp_soc.ol_ops->rx_invalid_peer) {
  1212. if (dp_monitor_drop_inv_peer_pkts(vdev) == QDF_STATUS_SUCCESS) {
  1213. dp_rx_warn("%pK: Drop inv peer pkts with STA RA:%pm",
  1214. soc, wh->i_addr1);
  1215. goto free;
  1216. }
  1217. pdev->soc->cdp_soc.ol_ops->rx_invalid_peer(
  1218. (struct cdp_ctrl_objmgr_psoc *)soc->ctrl_psoc,
  1219. pdev->pdev_id, &msg);
  1220. }
  1221. free:
  1222. /* Drop and free packet */
  1223. curr_nbuf = mpdu;
  1224. while (curr_nbuf) {
  1225. next_nbuf = qdf_nbuf_next(curr_nbuf);
  1226. dp_rx_nbuf_free(curr_nbuf);
  1227. curr_nbuf = next_nbuf;
  1228. }
  1229. return 0;
  1230. }
  1231. /**
  1232. * dp_rx_process_invalid_peer_wrapper(): Function to wrap invalid peer handler
  1233. * @soc: DP SOC handle
  1234. * @mpdu: mpdu for which peer is invalid
  1235. * @mpdu_done: if an mpdu is completed
  1236. * @mac_id: mac_id which is one of 3 mac_ids(Assuming mac_id and
  1237. * pool_id has same mapping)
  1238. *
  1239. * return: integer type
  1240. */
  1241. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  1242. qdf_nbuf_t mpdu, bool mpdu_done,
  1243. uint8_t mac_id)
  1244. {
  1245. /* Only trigger the process when mpdu is completed */
  1246. if (mpdu_done)
  1247. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  1248. }
  1249. #else
  1250. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu,
  1251. uint8_t mac_id)
  1252. {
  1253. qdf_nbuf_t curr_nbuf, next_nbuf;
  1254. struct dp_pdev *pdev;
  1255. struct dp_vdev *vdev = NULL;
  1256. struct ieee80211_frame *wh;
  1257. uint8_t *rx_tlv_hdr = qdf_nbuf_data(mpdu);
  1258. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(soc->hal_soc, rx_tlv_hdr);
  1259. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  1260. if (!DP_FRAME_IS_DATA(wh)) {
  1261. QDF_TRACE_ERROR_RL(QDF_MODULE_ID_DP,
  1262. "only for data frames");
  1263. goto free;
  1264. }
  1265. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  1266. dp_rx_info_rl("%pK: Invalid nbuf length", soc);
  1267. goto free;
  1268. }
  1269. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1270. if (!pdev) {
  1271. dp_rx_info_rl("%pK: PDEV not found", soc);
  1272. goto free;
  1273. }
  1274. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  1275. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  1276. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  1277. QDF_MAC_ADDR_SIZE) == 0) {
  1278. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1279. goto out;
  1280. }
  1281. }
  1282. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1283. if (!vdev) {
  1284. dp_rx_info_rl("%pK: VDEV not found", soc);
  1285. goto free;
  1286. }
  1287. out:
  1288. if (soc->cdp_soc.ol_ops->rx_invalid_peer)
  1289. soc->cdp_soc.ol_ops->rx_invalid_peer(vdev->vdev_id, wh);
  1290. free:
  1291. /* Drop and free packet */
  1292. curr_nbuf = mpdu;
  1293. while (curr_nbuf) {
  1294. next_nbuf = qdf_nbuf_next(curr_nbuf);
  1295. dp_rx_nbuf_free(curr_nbuf);
  1296. curr_nbuf = next_nbuf;
  1297. }
  1298. /* Reset the head and tail pointers */
  1299. pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1300. if (pdev) {
  1301. pdev->invalid_peer_head_msdu = NULL;
  1302. pdev->invalid_peer_tail_msdu = NULL;
  1303. }
  1304. return 0;
  1305. }
  1306. void dp_rx_process_invalid_peer_wrapper(struct dp_soc *soc,
  1307. qdf_nbuf_t mpdu, bool mpdu_done,
  1308. uint8_t mac_id)
  1309. {
  1310. /* Process the nbuf */
  1311. dp_rx_process_invalid_peer(soc, mpdu, mac_id);
  1312. }
  1313. #endif
  1314. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1315. #ifdef RECEIVE_OFFLOAD
  1316. /**
  1317. * dp_rx_print_offload_info() - Print offload info from RX TLV
  1318. * @soc: dp soc handle
  1319. * @msdu: MSDU for which the offload info is to be printed
  1320. *
  1321. * Return: None
  1322. */
  1323. static void dp_rx_print_offload_info(struct dp_soc *soc,
  1324. qdf_nbuf_t msdu)
  1325. {
  1326. dp_verbose_debug("----------------------RX DESC LRO/GRO----------------------");
  1327. dp_verbose_debug("lro_eligible 0x%x",
  1328. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu));
  1329. dp_verbose_debug("pure_ack 0x%x", QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu));
  1330. dp_verbose_debug("chksum 0x%x", QDF_NBUF_CB_RX_TCP_CHKSUM(msdu));
  1331. dp_verbose_debug("TCP seq num 0x%x", QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu));
  1332. dp_verbose_debug("TCP ack num 0x%x", QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu));
  1333. dp_verbose_debug("TCP window 0x%x", QDF_NBUF_CB_RX_TCP_WIN(msdu));
  1334. dp_verbose_debug("TCP protocol 0x%x", QDF_NBUF_CB_RX_TCP_PROTO(msdu));
  1335. dp_verbose_debug("TCP offset 0x%x", QDF_NBUF_CB_RX_TCP_OFFSET(msdu));
  1336. dp_verbose_debug("toeplitz 0x%x", QDF_NBUF_CB_RX_FLOW_ID(msdu));
  1337. dp_verbose_debug("---------------------------------------------------------");
  1338. }
  1339. /**
  1340. * dp_rx_fill_gro_info() - Fill GRO info from RX TLV into skb->cb
  1341. * @soc: DP SOC handle
  1342. * @rx_tlv: RX TLV received for the msdu
  1343. * @msdu: msdu for which GRO info needs to be filled
  1344. * @rx_ol_pkt_cnt: counter to be incremented for GRO eligible packets
  1345. *
  1346. * Return: None
  1347. */
  1348. void dp_rx_fill_gro_info(struct dp_soc *soc, uint8_t *rx_tlv,
  1349. qdf_nbuf_t msdu, uint32_t *rx_ol_pkt_cnt)
  1350. {
  1351. struct hal_offload_info offload_info;
  1352. if (!wlan_cfg_is_gro_enabled(soc->wlan_cfg_ctx))
  1353. return;
  1354. if (hal_rx_tlv_get_offload_info(soc->hal_soc, rx_tlv, &offload_info))
  1355. return;
  1356. *rx_ol_pkt_cnt = *rx_ol_pkt_cnt + 1;
  1357. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu) = offload_info.lro_eligible;
  1358. QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu) = offload_info.tcp_pure_ack;
  1359. QDF_NBUF_CB_RX_TCP_CHKSUM(msdu) =
  1360. hal_rx_tlv_get_tcp_chksum(soc->hal_soc,
  1361. rx_tlv);
  1362. QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu) = offload_info.tcp_seq_num;
  1363. QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu) = offload_info.tcp_ack_num;
  1364. QDF_NBUF_CB_RX_TCP_WIN(msdu) = offload_info.tcp_win;
  1365. QDF_NBUF_CB_RX_TCP_PROTO(msdu) = offload_info.tcp_proto;
  1366. QDF_NBUF_CB_RX_IPV6_PROTO(msdu) = offload_info.ipv6_proto;
  1367. QDF_NBUF_CB_RX_TCP_OFFSET(msdu) = offload_info.tcp_offset;
  1368. QDF_NBUF_CB_RX_FLOW_ID(msdu) = offload_info.flow_id;
  1369. dp_rx_print_offload_info(soc, msdu);
  1370. }
  1371. #endif /* RECEIVE_OFFLOAD */
  1372. /**
  1373. * dp_rx_adjust_nbuf_len() - set appropriate msdu length in nbuf.
  1374. *
  1375. * @soc: DP soc handle
  1376. * @nbuf: pointer to msdu.
  1377. * @mpdu_len: mpdu length
  1378. * @l3_pad_len: L3 padding length by HW
  1379. *
  1380. * Return: returns true if nbuf is last msdu of mpdu else returns false.
  1381. */
  1382. static inline bool dp_rx_adjust_nbuf_len(struct dp_soc *soc,
  1383. qdf_nbuf_t nbuf,
  1384. uint16_t *mpdu_len,
  1385. uint32_t l3_pad_len)
  1386. {
  1387. bool last_nbuf;
  1388. uint32_t pkt_hdr_size;
  1389. pkt_hdr_size = soc->rx_pkt_tlv_size + l3_pad_len;
  1390. if ((*mpdu_len + pkt_hdr_size) > RX_DATA_BUFFER_SIZE) {
  1391. qdf_nbuf_set_pktlen(nbuf, RX_DATA_BUFFER_SIZE);
  1392. last_nbuf = false;
  1393. *mpdu_len -= (RX_DATA_BUFFER_SIZE - pkt_hdr_size);
  1394. } else {
  1395. qdf_nbuf_set_pktlen(nbuf, (*mpdu_len + pkt_hdr_size));
  1396. last_nbuf = true;
  1397. *mpdu_len = 0;
  1398. }
  1399. return last_nbuf;
  1400. }
  1401. /**
  1402. * dp_get_l3_hdr_pad_len() - get L3 header padding length.
  1403. *
  1404. * @soc: DP soc handle
  1405. * @nbuf: pointer to msdu.
  1406. *
  1407. * Return: returns padding length in bytes.
  1408. */
  1409. static inline uint32_t dp_get_l3_hdr_pad_len(struct dp_soc *soc,
  1410. qdf_nbuf_t nbuf)
  1411. {
  1412. uint32_t l3_hdr_pad = 0;
  1413. uint8_t *rx_tlv_hdr;
  1414. struct hal_rx_msdu_metadata msdu_metadata;
  1415. while (nbuf) {
  1416. if (!qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  1417. /* scattered msdu end with continuation is 0 */
  1418. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  1419. hal_rx_msdu_metadata_get(soc->hal_soc,
  1420. rx_tlv_hdr,
  1421. &msdu_metadata);
  1422. l3_hdr_pad = msdu_metadata.l3_hdr_pad;
  1423. break;
  1424. }
  1425. nbuf = nbuf->next;
  1426. }
  1427. return l3_hdr_pad;
  1428. }
  1429. /**
  1430. * dp_rx_sg_create() - create a frag_list for MSDUs which are spread across
  1431. * multiple nbufs.
  1432. * @soc: DP SOC handle
  1433. * @nbuf: pointer to the first msdu of an amsdu.
  1434. *
  1435. * This function implements the creation of RX frag_list for cases
  1436. * where an MSDU is spread across multiple nbufs.
  1437. *
  1438. * Return: returns the head nbuf which contains complete frag_list.
  1439. */
  1440. qdf_nbuf_t dp_rx_sg_create(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1441. {
  1442. qdf_nbuf_t parent, frag_list, next = NULL;
  1443. uint16_t frag_list_len = 0;
  1444. uint16_t mpdu_len;
  1445. bool last_nbuf;
  1446. uint32_t l3_hdr_pad_offset = 0;
  1447. /*
  1448. * Use msdu len got from REO entry descriptor instead since
  1449. * there is case the RX PKT TLV is corrupted while msdu_len
  1450. * from REO descriptor is right for non-raw RX scatter msdu.
  1451. */
  1452. mpdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  1453. /*
  1454. * this is a case where the complete msdu fits in one single nbuf.
  1455. * in this case HW sets both start and end bit and we only need to
  1456. * reset these bits for RAW mode simulator to decap the pkt
  1457. */
  1458. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  1459. qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  1460. qdf_nbuf_set_pktlen(nbuf, mpdu_len + soc->rx_pkt_tlv_size);
  1461. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size);
  1462. return nbuf;
  1463. }
  1464. l3_hdr_pad_offset = dp_get_l3_hdr_pad_len(soc, nbuf);
  1465. /*
  1466. * This is a case where we have multiple msdus (A-MSDU) spread across
  1467. * multiple nbufs. here we create a fraglist out of these nbufs.
  1468. *
  1469. * the moment we encounter a nbuf with continuation bit set we
  1470. * know for sure we have an MSDU which is spread across multiple
  1471. * nbufs. We loop through and reap nbufs till we reach last nbuf.
  1472. */
  1473. parent = nbuf;
  1474. frag_list = nbuf->next;
  1475. nbuf = nbuf->next;
  1476. /*
  1477. * set the start bit in the first nbuf we encounter with continuation
  1478. * bit set. This has the proper mpdu length set as it is the first
  1479. * msdu of the mpdu. this becomes the parent nbuf and the subsequent
  1480. * nbufs will form the frag_list of the parent nbuf.
  1481. */
  1482. qdf_nbuf_set_rx_chfrag_start(parent, 1);
  1483. /*
  1484. * L3 header padding is only needed for the 1st buffer
  1485. * in a scattered msdu
  1486. */
  1487. last_nbuf = dp_rx_adjust_nbuf_len(soc, parent, &mpdu_len,
  1488. l3_hdr_pad_offset);
  1489. /*
  1490. * MSDU cont bit is set but reported MPDU length can fit
  1491. * in to single buffer
  1492. *
  1493. * Increment error stats and avoid SG list creation
  1494. */
  1495. if (last_nbuf) {
  1496. DP_STATS_INC(soc, rx.err.msdu_continuation_err, 1);
  1497. qdf_nbuf_pull_head(parent,
  1498. soc->rx_pkt_tlv_size + l3_hdr_pad_offset);
  1499. return parent;
  1500. }
  1501. /*
  1502. * this is where we set the length of the fragments which are
  1503. * associated to the parent nbuf. We iterate through the frag_list
  1504. * till we hit the last_nbuf of the list.
  1505. */
  1506. do {
  1507. last_nbuf = dp_rx_adjust_nbuf_len(soc, nbuf, &mpdu_len, 0);
  1508. qdf_nbuf_pull_head(nbuf,
  1509. soc->rx_pkt_tlv_size);
  1510. frag_list_len += qdf_nbuf_len(nbuf);
  1511. if (last_nbuf) {
  1512. next = nbuf->next;
  1513. nbuf->next = NULL;
  1514. break;
  1515. } else if (qdf_nbuf_is_rx_chfrag_end(nbuf)) {
  1516. dp_err("Invalid packet length\n");
  1517. qdf_assert_always(0);
  1518. }
  1519. nbuf = nbuf->next;
  1520. } while (!last_nbuf);
  1521. qdf_nbuf_set_rx_chfrag_start(nbuf, 0);
  1522. qdf_nbuf_append_ext_list(parent, frag_list, frag_list_len);
  1523. parent->next = next;
  1524. qdf_nbuf_pull_head(parent,
  1525. soc->rx_pkt_tlv_size + l3_hdr_pad_offset);
  1526. return parent;
  1527. }
  1528. #ifdef DP_RX_SG_FRAME_SUPPORT
  1529. /**
  1530. * dp_rx_is_sg_supported() - SG packets processing supported or not.
  1531. *
  1532. * Return: returns true when processing is supported else false.
  1533. */
  1534. bool dp_rx_is_sg_supported(void)
  1535. {
  1536. return true;
  1537. }
  1538. #else
  1539. bool dp_rx_is_sg_supported(void)
  1540. {
  1541. return false;
  1542. }
  1543. #endif
  1544. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  1545. #ifdef QCA_PEER_EXT_STATS
  1546. /*
  1547. * dp_rx_compute_tid_delay - Computer per TID delay stats
  1548. * @peer: DP soc context
  1549. * @nbuf: NBuffer
  1550. *
  1551. * Return: Void
  1552. */
  1553. void dp_rx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  1554. qdf_nbuf_t nbuf)
  1555. {
  1556. struct cdp_delay_rx_stats *rx_delay = &stats->rx_delay;
  1557. uint32_t to_stack = qdf_nbuf_get_timedelta_ms(nbuf);
  1558. dp_hist_update_stats(&rx_delay->to_stack_delay, to_stack);
  1559. }
  1560. #endif /* QCA_PEER_EXT_STATS */
  1561. /**
  1562. * dp_rx_compute_delay() - Compute and fill in all timestamps
  1563. * to pass in correct fields
  1564. *
  1565. * @vdev: pdev handle
  1566. * @tx_desc: tx descriptor
  1567. * @tid: tid value
  1568. * Return: none
  1569. */
  1570. void dp_rx_compute_delay(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1571. {
  1572. uint8_t ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  1573. int64_t current_ts = qdf_ktime_to_ms(qdf_ktime_get());
  1574. uint32_t to_stack = qdf_nbuf_get_timedelta_ms(nbuf);
  1575. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  1576. uint32_t interframe_delay =
  1577. (uint32_t)(current_ts - vdev->prev_rx_deliver_tstamp);
  1578. struct cdp_tid_rx_stats *rstats =
  1579. &vdev->pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1580. dp_update_delay_stats(NULL, rstats, to_stack, tid,
  1581. CDP_DELAY_STATS_REAP_STACK, ring_id, false);
  1582. /*
  1583. * Update interframe delay stats calculated at deliver_data_ol point.
  1584. * Value of vdev->prev_rx_deliver_tstamp will be 0 for 1st frame, so
  1585. * interframe delay will not be calculate correctly for 1st frame.
  1586. * On the other side, this will help in avoiding extra per packet check
  1587. * of vdev->prev_rx_deliver_tstamp.
  1588. */
  1589. dp_update_delay_stats(NULL, rstats, interframe_delay, tid,
  1590. CDP_DELAY_STATS_RX_INTERFRAME, ring_id, false);
  1591. vdev->prev_rx_deliver_tstamp = current_ts;
  1592. }
  1593. /**
  1594. * dp_rx_drop_nbuf_list() - drop an nbuf list
  1595. * @pdev: dp pdev reference
  1596. * @buf_list: buffer list to be dropepd
  1597. *
  1598. * Return: int (number of bufs dropped)
  1599. */
  1600. static inline int dp_rx_drop_nbuf_list(struct dp_pdev *pdev,
  1601. qdf_nbuf_t buf_list)
  1602. {
  1603. struct cdp_tid_rx_stats *stats = NULL;
  1604. uint8_t tid = 0, ring_id = 0;
  1605. int num_dropped = 0;
  1606. qdf_nbuf_t buf, next_buf;
  1607. buf = buf_list;
  1608. while (buf) {
  1609. ring_id = QDF_NBUF_CB_RX_CTX_ID(buf);
  1610. next_buf = qdf_nbuf_queue_next(buf);
  1611. tid = qdf_nbuf_get_tid_val(buf);
  1612. if (qdf_likely(pdev)) {
  1613. stats = &pdev->stats.tid_stats.tid_rx_stats[ring_id][tid];
  1614. stats->fail_cnt[INVALID_PEER_VDEV]++;
  1615. stats->delivered_to_stack--;
  1616. }
  1617. dp_rx_nbuf_free(buf);
  1618. buf = next_buf;
  1619. num_dropped++;
  1620. }
  1621. return num_dropped;
  1622. }
  1623. #ifdef QCA_SUPPORT_WDS_EXTENDED
  1624. /**
  1625. * dp_rx_deliver_to_stack_ext() - Deliver to netdev per sta
  1626. * @soc: core txrx main context
  1627. * @vdev: vdev
  1628. * @txrx_peer: txrx peer
  1629. * @nbuf_head: skb list head
  1630. *
  1631. * Return: true if packet is delivered to netdev per STA.
  1632. */
  1633. static inline bool
  1634. dp_rx_deliver_to_stack_ext(struct dp_soc *soc, struct dp_vdev *vdev,
  1635. struct dp_txrx_peer *txrx_peer, qdf_nbuf_t nbuf_head)
  1636. {
  1637. /*
  1638. * When extended WDS is disabled, frames are sent to AP netdevice.
  1639. */
  1640. if (qdf_likely(!vdev->wds_ext_enabled))
  1641. return false;
  1642. /*
  1643. * There can be 2 cases:
  1644. * 1. Send frame to parent netdev if its not for netdev per STA
  1645. * 2. If frame is meant for netdev per STA:
  1646. * a. Send frame to appropriate netdev using registered fp.
  1647. * b. If fp is NULL, drop the frames.
  1648. */
  1649. if (!txrx_peer->wds_ext.init)
  1650. return false;
  1651. if (txrx_peer->osif_rx)
  1652. txrx_peer->osif_rx(txrx_peer->wds_ext.osif_peer, nbuf_head);
  1653. else
  1654. dp_rx_drop_nbuf_list(vdev->pdev, nbuf_head);
  1655. return true;
  1656. }
  1657. #else
  1658. static inline bool
  1659. dp_rx_deliver_to_stack_ext(struct dp_soc *soc, struct dp_vdev *vdev,
  1660. struct dp_txrx_peer *txrx_peer, qdf_nbuf_t nbuf_head)
  1661. {
  1662. return false;
  1663. }
  1664. #endif
  1665. #ifdef PEER_CACHE_RX_PKTS
  1666. /**
  1667. * dp_rx_flush_rx_cached() - flush cached rx frames
  1668. * @peer: peer
  1669. * @drop: flag to drop frames or forward to net stack
  1670. *
  1671. * Return: None
  1672. */
  1673. void dp_rx_flush_rx_cached(struct dp_peer *peer, bool drop)
  1674. {
  1675. struct dp_peer_cached_bufq *bufqi;
  1676. struct dp_rx_cached_buf *cache_buf = NULL;
  1677. ol_txrx_rx_fp data_rx = NULL;
  1678. int num_buff_elem;
  1679. QDF_STATUS status;
  1680. /*
  1681. * Flush dp cached frames only for mld peers and legacy peers, as
  1682. * link peers don't store cached frames
  1683. */
  1684. if (IS_MLO_DP_LINK_PEER(peer))
  1685. return;
  1686. if (!peer->txrx_peer) {
  1687. dp_err("txrx_peer NULL!! peer mac_addr("QDF_MAC_ADDR_FMT")",
  1688. QDF_MAC_ADDR_REF(peer->mac_addr.raw));
  1689. return;
  1690. }
  1691. if (qdf_atomic_inc_return(&peer->txrx_peer->flush_in_progress) > 1) {
  1692. qdf_atomic_dec(&peer->txrx_peer->flush_in_progress);
  1693. return;
  1694. }
  1695. qdf_spin_lock_bh(&peer->peer_info_lock);
  1696. if (peer->state >= OL_TXRX_PEER_STATE_CONN && peer->vdev->osif_rx)
  1697. data_rx = peer->vdev->osif_rx;
  1698. else
  1699. drop = true;
  1700. qdf_spin_unlock_bh(&peer->peer_info_lock);
  1701. bufqi = &peer->txrx_peer->bufq_info;
  1702. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1703. qdf_list_remove_front(&bufqi->cached_bufq,
  1704. (qdf_list_node_t **)&cache_buf);
  1705. while (cache_buf) {
  1706. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(
  1707. cache_buf->buf);
  1708. bufqi->entries -= num_buff_elem;
  1709. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1710. if (drop) {
  1711. bufqi->dropped = dp_rx_drop_nbuf_list(peer->vdev->pdev,
  1712. cache_buf->buf);
  1713. } else {
  1714. /* Flush the cached frames to OSIF DEV */
  1715. status = data_rx(peer->vdev->osif_vdev, cache_buf->buf);
  1716. if (status != QDF_STATUS_SUCCESS)
  1717. bufqi->dropped = dp_rx_drop_nbuf_list(
  1718. peer->vdev->pdev,
  1719. cache_buf->buf);
  1720. }
  1721. qdf_mem_free(cache_buf);
  1722. cache_buf = NULL;
  1723. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1724. qdf_list_remove_front(&bufqi->cached_bufq,
  1725. (qdf_list_node_t **)&cache_buf);
  1726. }
  1727. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1728. qdf_atomic_dec(&peer->txrx_peer->flush_in_progress);
  1729. }
  1730. /**
  1731. * dp_rx_enqueue_rx() - cache rx frames
  1732. * @peer: peer
  1733. * @txrx_peer: DP txrx_peer
  1734. * @rx_buf_list: cache buffer list
  1735. *
  1736. * Return: None
  1737. */
  1738. static QDF_STATUS
  1739. dp_rx_enqueue_rx(struct dp_peer *peer,
  1740. struct dp_txrx_peer *txrx_peer,
  1741. qdf_nbuf_t rx_buf_list)
  1742. {
  1743. struct dp_rx_cached_buf *cache_buf;
  1744. struct dp_peer_cached_bufq *bufqi = &txrx_peer->bufq_info;
  1745. int num_buff_elem;
  1746. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  1747. struct dp_soc *soc = txrx_peer->vdev->pdev->soc;
  1748. struct dp_peer *ta_peer = NULL;
  1749. /*
  1750. * If peer id is invalid which likely peer map has not completed,
  1751. * then need caller provide dp_peer pointer, else it's ok to use
  1752. * txrx_peer->peer_id to get dp_peer.
  1753. */
  1754. if (peer) {
  1755. if (QDF_STATUS_SUCCESS ==
  1756. dp_peer_get_ref(soc, peer, DP_MOD_ID_RX))
  1757. ta_peer = peer;
  1758. } else {
  1759. ta_peer = dp_peer_get_ref_by_id(soc, txrx_peer->peer_id,
  1760. DP_MOD_ID_RX);
  1761. }
  1762. if (!ta_peer) {
  1763. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1764. rx_buf_list);
  1765. return QDF_STATUS_E_INVAL;
  1766. }
  1767. dp_debug_rl("bufq->curr %d bufq->drops %d", bufqi->entries,
  1768. bufqi->dropped);
  1769. if (!ta_peer->valid) {
  1770. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1771. rx_buf_list);
  1772. ret = QDF_STATUS_E_INVAL;
  1773. goto fail;
  1774. }
  1775. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1776. if (bufqi->entries >= bufqi->thresh) {
  1777. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1778. rx_buf_list);
  1779. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1780. ret = QDF_STATUS_E_RESOURCES;
  1781. goto fail;
  1782. }
  1783. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1784. num_buff_elem = QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(rx_buf_list);
  1785. cache_buf = qdf_mem_malloc_atomic(sizeof(*cache_buf));
  1786. if (!cache_buf) {
  1787. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1788. "Failed to allocate buf to cache rx frames");
  1789. bufqi->dropped = dp_rx_drop_nbuf_list(txrx_peer->vdev->pdev,
  1790. rx_buf_list);
  1791. ret = QDF_STATUS_E_NOMEM;
  1792. goto fail;
  1793. }
  1794. cache_buf->buf = rx_buf_list;
  1795. qdf_spin_lock_bh(&bufqi->bufq_lock);
  1796. qdf_list_insert_back(&bufqi->cached_bufq,
  1797. &cache_buf->node);
  1798. bufqi->entries += num_buff_elem;
  1799. qdf_spin_unlock_bh(&bufqi->bufq_lock);
  1800. fail:
  1801. dp_peer_unref_delete(ta_peer, DP_MOD_ID_RX);
  1802. return ret;
  1803. }
  1804. static inline
  1805. bool dp_rx_is_peer_cache_bufq_supported(void)
  1806. {
  1807. return true;
  1808. }
  1809. #else
  1810. static inline
  1811. bool dp_rx_is_peer_cache_bufq_supported(void)
  1812. {
  1813. return false;
  1814. }
  1815. static inline QDF_STATUS
  1816. dp_rx_enqueue_rx(struct dp_peer *peer,
  1817. struct dp_txrx_peer *txrx_peer,
  1818. qdf_nbuf_t rx_buf_list)
  1819. {
  1820. return QDF_STATUS_SUCCESS;
  1821. }
  1822. #endif
  1823. #ifndef DELIVERY_TO_STACK_STATUS_CHECK
  1824. /**
  1825. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1826. * using the appropriate call back functions.
  1827. * @soc: soc
  1828. * @vdev: vdev
  1829. * @peer: peer
  1830. * @nbuf_head: skb list head
  1831. * @nbuf_tail: skb list tail
  1832. *
  1833. * Return: None
  1834. */
  1835. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1836. struct dp_vdev *vdev,
  1837. struct dp_txrx_peer *txrx_peer,
  1838. qdf_nbuf_t nbuf_head)
  1839. {
  1840. if (qdf_unlikely(dp_rx_deliver_to_stack_ext(soc, vdev,
  1841. txrx_peer, nbuf_head)))
  1842. return;
  1843. /* Function pointer initialized only when FISA is enabled */
  1844. if (vdev->osif_fisa_rx)
  1845. /* on failure send it via regular path */
  1846. vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1847. else
  1848. vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1849. }
  1850. #else
  1851. /**
  1852. * dp_rx_check_delivery_to_stack() - Deliver pkts to network
  1853. * using the appropriate call back functions.
  1854. * @soc: soc
  1855. * @vdev: vdev
  1856. * @txrx_peer: txrx peer
  1857. * @nbuf_head: skb list head
  1858. * @nbuf_tail: skb list tail
  1859. *
  1860. * Check the return status of the call back function and drop
  1861. * the packets if the return status indicates a failure.
  1862. *
  1863. * Return: None
  1864. */
  1865. static void dp_rx_check_delivery_to_stack(struct dp_soc *soc,
  1866. struct dp_vdev *vdev,
  1867. struct dp_txrx_peer *txrx_peer,
  1868. qdf_nbuf_t nbuf_head)
  1869. {
  1870. int num_nbuf = 0;
  1871. QDF_STATUS ret_val = QDF_STATUS_E_FAILURE;
  1872. /* Function pointer initialized only when FISA is enabled */
  1873. if (vdev->osif_fisa_rx)
  1874. /* on failure send it via regular path */
  1875. ret_val = vdev->osif_fisa_rx(soc, vdev, nbuf_head);
  1876. else if (vdev->osif_rx)
  1877. ret_val = vdev->osif_rx(vdev->osif_vdev, nbuf_head);
  1878. if (!QDF_IS_STATUS_SUCCESS(ret_val)) {
  1879. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev, nbuf_head);
  1880. DP_STATS_INC(soc, rx.err.rejected, num_nbuf);
  1881. if (txrx_peer)
  1882. DP_PEER_STATS_FLAT_DEC(txrx_peer, to_stack.num,
  1883. num_nbuf);
  1884. }
  1885. }
  1886. #endif /* ifdef DELIVERY_TO_STACK_STATUS_CHECK */
  1887. /*
  1888. * dp_rx_validate_rx_callbacks() - validate rx callbacks
  1889. * @soc DP soc
  1890. * @vdev: DP vdev handle
  1891. * @txrx_peer: pointer to the txrx peer object
  1892. * nbuf_head: skb list head
  1893. *
  1894. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  1895. * QDF_STATUS_E_FAILURE
  1896. */
  1897. static inline QDF_STATUS
  1898. dp_rx_validate_rx_callbacks(struct dp_soc *soc,
  1899. struct dp_vdev *vdev,
  1900. struct dp_txrx_peer *txrx_peer,
  1901. qdf_nbuf_t nbuf_head)
  1902. {
  1903. int num_nbuf;
  1904. if (qdf_unlikely(!vdev || vdev->delete.pending)) {
  1905. num_nbuf = dp_rx_drop_nbuf_list(NULL, nbuf_head);
  1906. /*
  1907. * This is a special case where vdev is invalid,
  1908. * so we cannot know the pdev to which this packet
  1909. * belonged. Hence we update the soc rx error stats.
  1910. */
  1911. DP_STATS_INC(soc, rx.err.invalid_vdev, num_nbuf);
  1912. return QDF_STATUS_E_FAILURE;
  1913. }
  1914. /*
  1915. * highly unlikely to have a vdev without a registered rx
  1916. * callback function. if so let us free the nbuf_list.
  1917. */
  1918. if (qdf_unlikely(!vdev->osif_rx)) {
  1919. if (txrx_peer && dp_rx_is_peer_cache_bufq_supported()) {
  1920. dp_rx_enqueue_rx(NULL, txrx_peer, nbuf_head);
  1921. } else {
  1922. num_nbuf = dp_rx_drop_nbuf_list(vdev->pdev,
  1923. nbuf_head);
  1924. DP_PEER_TO_STACK_DECC(txrx_peer, num_nbuf,
  1925. vdev->pdev->enhanced_stats_en);
  1926. }
  1927. return QDF_STATUS_E_FAILURE;
  1928. }
  1929. return QDF_STATUS_SUCCESS;
  1930. }
  1931. QDF_STATUS dp_rx_deliver_to_stack(struct dp_soc *soc,
  1932. struct dp_vdev *vdev,
  1933. struct dp_txrx_peer *txrx_peer,
  1934. qdf_nbuf_t nbuf_head,
  1935. qdf_nbuf_t nbuf_tail)
  1936. {
  1937. if (dp_rx_validate_rx_callbacks(soc, vdev, txrx_peer, nbuf_head) !=
  1938. QDF_STATUS_SUCCESS)
  1939. return QDF_STATUS_E_FAILURE;
  1940. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw) ||
  1941. (vdev->rx_decap_type == htt_cmn_pkt_type_native_wifi)) {
  1942. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &nbuf_head,
  1943. &nbuf_tail);
  1944. }
  1945. dp_rx_check_delivery_to_stack(soc, vdev, txrx_peer, nbuf_head);
  1946. return QDF_STATUS_SUCCESS;
  1947. }
  1948. #ifdef QCA_SUPPORT_EAPOL_OVER_CONTROL_PORT
  1949. QDF_STATUS dp_rx_eapol_deliver_to_stack(struct dp_soc *soc,
  1950. struct dp_vdev *vdev,
  1951. struct dp_txrx_peer *txrx_peer,
  1952. qdf_nbuf_t nbuf_head,
  1953. qdf_nbuf_t nbuf_tail)
  1954. {
  1955. if (dp_rx_validate_rx_callbacks(soc, vdev, txrx_peer, nbuf_head) !=
  1956. QDF_STATUS_SUCCESS)
  1957. return QDF_STATUS_E_FAILURE;
  1958. vdev->osif_rx_eapol(vdev->osif_vdev, nbuf_head);
  1959. return QDF_STATUS_SUCCESS;
  1960. }
  1961. #endif
  1962. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1963. #ifdef VDEV_PEER_PROTOCOL_COUNT
  1964. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, txrx_peer) \
  1965. { \
  1966. qdf_nbuf_t nbuf_local; \
  1967. struct dp_txrx_peer *txrx_peer_local; \
  1968. struct dp_vdev *vdev_local = vdev_hdl; \
  1969. do { \
  1970. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  1971. break; \
  1972. nbuf_local = nbuf; \
  1973. txrx_peer_local = txrx_peer; \
  1974. if (qdf_unlikely(qdf_nbuf_is_frag((nbuf_local)))) \
  1975. break; \
  1976. else if (qdf_unlikely(qdf_nbuf_is_raw_frame((nbuf_local)))) \
  1977. break; \
  1978. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  1979. (nbuf_local), \
  1980. (txrx_peer_local), 0, 1); \
  1981. } while (0); \
  1982. }
  1983. #else
  1984. #define dp_rx_msdu_stats_update_prot_cnts(vdev_hdl, nbuf, txrx_peer)
  1985. #endif
  1986. #ifdef FEATURE_RX_LINKSPEED_ROAM_TRIGGER
  1987. /**
  1988. * dp_rx_rates_stats_update() - update rate stats
  1989. * from rx msdu.
  1990. * @soc: datapath soc handle
  1991. * @nbuf: received msdu buffer
  1992. * @rx_tlv_hdr: rx tlv header
  1993. * @txrx_peer: datapath txrx_peer handle
  1994. * @sgi: Short Guard Interval
  1995. * @mcs: Modulation and Coding Set
  1996. * @nss: Number of Spatial Streams
  1997. * @bw: BandWidth
  1998. * @pkt_type: Corresponds to preamble
  1999. *
  2000. * To be precisely record rates, following factors are considered:
  2001. * Exclude specific frames, ARP, DHCP, ssdp, etc.
  2002. * Make sure to affect rx throughput as least as possible.
  2003. *
  2004. * Return: void
  2005. */
  2006. static void
  2007. dp_rx_rates_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2008. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  2009. uint32_t sgi, uint32_t mcs,
  2010. uint32_t nss, uint32_t bw, uint32_t pkt_type)
  2011. {
  2012. uint32_t rix;
  2013. uint16_t ratecode;
  2014. uint32_t avg_rx_rate;
  2015. uint32_t ratekbps;
  2016. enum cdp_punctured_modes punc_mode = NO_PUNCTURE;
  2017. if (soc->high_throughput ||
  2018. dp_rx_data_is_specific(soc->hal_soc, rx_tlv_hdr, nbuf)) {
  2019. return;
  2020. }
  2021. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.rx_rate, mcs);
  2022. /* In 11b mode, the nss we get from tlv is 0, invalid and should be 1 */
  2023. if (qdf_unlikely(pkt_type == DOT11_B))
  2024. nss = 1;
  2025. /* here pkt_type corresponds to preamble */
  2026. ratekbps = dp_getrateindex(sgi,
  2027. mcs,
  2028. nss - 1,
  2029. pkt_type,
  2030. bw,
  2031. punc_mode,
  2032. &rix,
  2033. &ratecode);
  2034. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.last_rx_rate, ratekbps);
  2035. avg_rx_rate =
  2036. dp_ath_rate_lpf(txrx_peer->stats.extd_stats.rx.avg_rx_rate,
  2037. ratekbps);
  2038. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.avg_rx_rate, avg_rx_rate);
  2039. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.nss_info, nss);
  2040. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.mcs_info, mcs);
  2041. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.bw_info, bw);
  2042. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.gi_info, sgi);
  2043. DP_PEER_EXTD_STATS_UPD(txrx_peer, rx.preamble_info, pkt_type);
  2044. }
  2045. #else
  2046. static inline void
  2047. dp_rx_rates_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2048. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  2049. uint32_t sgi, uint32_t mcs,
  2050. uint32_t nss, uint32_t bw, uint32_t pkt_type)
  2051. {
  2052. }
  2053. #endif /* FEATURE_RX_LINKSPEED_ROAM_TRIGGER */
  2054. #ifndef QCA_ENHANCED_STATS_SUPPORT
  2055. /**
  2056. * dp_rx_msdu_extd_stats_update(): Update Rx extended path stats for peer
  2057. *
  2058. * @soc: datapath soc handle
  2059. * @nbuf: received msdu buffer
  2060. * @rx_tlv_hdr: rx tlv header
  2061. * @txrx_peer: datapath txrx_peer handle
  2062. *
  2063. * Return: void
  2064. */
  2065. static inline
  2066. void dp_rx_msdu_extd_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2067. uint8_t *rx_tlv_hdr,
  2068. struct dp_txrx_peer *txrx_peer)
  2069. {
  2070. bool is_ampdu;
  2071. uint32_t sgi, mcs, tid, nss, bw, reception_type, pkt_type;
  2072. uint8_t dst_mcs_idx;
  2073. /*
  2074. * TODO - For KIWI this field is present in ring_desc
  2075. * Try to use ring desc instead of tlv.
  2076. */
  2077. is_ampdu = hal_rx_mpdu_info_ampdu_flag_get(soc->hal_soc, rx_tlv_hdr);
  2078. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.ampdu_cnt, 1, is_ampdu);
  2079. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.non_ampdu_cnt, 1, !(is_ampdu));
  2080. sgi = hal_rx_tlv_sgi_get(soc->hal_soc, rx_tlv_hdr);
  2081. mcs = hal_rx_tlv_rate_mcs_get(soc->hal_soc, rx_tlv_hdr);
  2082. tid = qdf_nbuf_get_tid_val(nbuf);
  2083. bw = hal_rx_tlv_bw_get(soc->hal_soc, rx_tlv_hdr);
  2084. reception_type = hal_rx_msdu_start_reception_type_get(soc->hal_soc,
  2085. rx_tlv_hdr);
  2086. nss = hal_rx_msdu_start_nss_get(soc->hal_soc, rx_tlv_hdr);
  2087. pkt_type = hal_rx_tlv_get_pkt_type(soc->hal_soc, rx_tlv_hdr);
  2088. /* do HW to SW pkt type conversion */
  2089. pkt_type = (pkt_type >= HAL_DOT11_MAX ? DOT11_MAX :
  2090. hal_2_dp_pkt_type_map[pkt_type]);
  2091. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.rx_mpdu_cnt[mcs], 1,
  2092. ((mcs < MAX_MCS) && QDF_NBUF_CB_RX_CHFRAG_START(nbuf)));
  2093. DP_PEER_EXTD_STATS_INCC(txrx_peer, rx.rx_mpdu_cnt[MAX_MCS - 1], 1,
  2094. ((mcs >= MAX_MCS) && QDF_NBUF_CB_RX_CHFRAG_START(nbuf)));
  2095. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.bw[bw], 1);
  2096. /*
  2097. * only if nss > 0 and pkt_type is 11N/AC/AX,
  2098. * then increase index [nss - 1] in array counter.
  2099. */
  2100. if (nss > 0 && CDP_IS_PKT_TYPE_SUPPORT_NSS(pkt_type))
  2101. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.nss[nss - 1], 1);
  2102. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.sgi_count[sgi], 1);
  2103. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.err.mic_err, 1,
  2104. hal_rx_tlv_mic_err_get(soc->hal_soc,
  2105. rx_tlv_hdr));
  2106. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.err.decrypt_err, 1,
  2107. hal_rx_tlv_decrypt_err_get(soc->hal_soc,
  2108. rx_tlv_hdr));
  2109. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.wme_ac_type[TID_TO_WME_AC(tid)], 1);
  2110. DP_PEER_EXTD_STATS_INC(txrx_peer, rx.reception_type[reception_type], 1);
  2111. dst_mcs_idx = dp_get_mcs_array_index_by_pkt_type_mcs(pkt_type, mcs);
  2112. if (MCS_INVALID_ARRAY_INDEX != dst_mcs_idx)
  2113. DP_PEER_EXTD_STATS_INC(txrx_peer,
  2114. rx.pkt_type[pkt_type].mcs_count[dst_mcs_idx],
  2115. 1);
  2116. dp_rx_rates_stats_update(soc, nbuf, rx_tlv_hdr, txrx_peer,
  2117. sgi, mcs, nss, bw, pkt_type);
  2118. }
  2119. #else
  2120. static inline
  2121. void dp_rx_msdu_extd_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2122. uint8_t *rx_tlv_hdr,
  2123. struct dp_txrx_peer *txrx_peer)
  2124. {
  2125. }
  2126. #endif
  2127. #if defined(DP_PKT_STATS_PER_LMAC) && defined(WLAN_FEATURE_11BE_MLO)
  2128. static inline void
  2129. dp_peer_update_rx_pkt_per_lmac(struct dp_txrx_peer *txrx_peer,
  2130. qdf_nbuf_t nbuf)
  2131. {
  2132. uint8_t lmac_id = qdf_nbuf_get_lmac_id(nbuf);
  2133. if (qdf_unlikely(lmac_id >= CDP_MAX_LMACS)) {
  2134. dp_err_rl("Invalid lmac_id: %u vdev_id: %u",
  2135. lmac_id, QDF_NBUF_CB_RX_VDEV_ID(nbuf));
  2136. if (qdf_likely(txrx_peer))
  2137. dp_err_rl("peer_id: %u", txrx_peer->peer_id);
  2138. return;
  2139. }
  2140. /* only count stats per lmac for MLO connection*/
  2141. DP_PEER_PER_PKT_STATS_INCC_PKT(txrx_peer, rx.rx_lmac[lmac_id], 1,
  2142. QDF_NBUF_CB_RX_PKT_LEN(nbuf),
  2143. txrx_peer->mld_peer);
  2144. }
  2145. #else
  2146. static inline void
  2147. dp_peer_update_rx_pkt_per_lmac(struct dp_txrx_peer *txrx_peer,
  2148. qdf_nbuf_t nbuf)
  2149. {
  2150. }
  2151. #endif
  2152. /**
  2153. * dp_rx_msdu_stats_update() - update per msdu stats.
  2154. * @soc: core txrx main context
  2155. * @nbuf: pointer to the first msdu of an amsdu.
  2156. * @rx_tlv_hdr: pointer to the start of RX TLV headers.
  2157. * @txrx_peer: pointer to the txrx peer object.
  2158. * @ring_id: reo dest ring number on which pkt is reaped.
  2159. * @tid_stats: per tid rx stats.
  2160. *
  2161. * update all the per msdu stats for that nbuf.
  2162. * Return: void
  2163. */
  2164. void dp_rx_msdu_stats_update(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2165. uint8_t *rx_tlv_hdr,
  2166. struct dp_txrx_peer *txrx_peer,
  2167. uint8_t ring_id,
  2168. struct cdp_tid_rx_stats *tid_stats)
  2169. {
  2170. bool is_not_amsdu;
  2171. struct dp_vdev *vdev = txrx_peer->vdev;
  2172. bool enh_flag;
  2173. qdf_ether_header_t *eh;
  2174. uint16_t msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2175. dp_rx_msdu_stats_update_prot_cnts(vdev, nbuf, txrx_peer);
  2176. is_not_amsdu = qdf_nbuf_is_rx_chfrag_start(nbuf) &
  2177. qdf_nbuf_is_rx_chfrag_end(nbuf);
  2178. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.rcvd_reo[ring_id], 1,
  2179. msdu_len);
  2180. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.non_amsdu_cnt, 1,
  2181. is_not_amsdu);
  2182. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.amsdu_cnt, 1, !is_not_amsdu);
  2183. DP_PEER_PER_PKT_STATS_INCC(txrx_peer, rx.rx_retries, 1,
  2184. qdf_nbuf_is_rx_retry_flag(nbuf));
  2185. dp_peer_update_rx_pkt_per_lmac(txrx_peer, nbuf);
  2186. tid_stats->msdu_cnt++;
  2187. if (qdf_unlikely(qdf_nbuf_is_da_mcbc(nbuf) &&
  2188. (vdev->rx_decap_type == htt_cmn_pkt_type_ethernet))) {
  2189. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2190. enh_flag = vdev->pdev->enhanced_stats_en;
  2191. DP_PEER_MC_INCC_PKT(txrx_peer, 1, msdu_len, enh_flag);
  2192. tid_stats->mcast_msdu_cnt++;
  2193. if (QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  2194. DP_PEER_BC_INCC_PKT(txrx_peer, 1, msdu_len, enh_flag);
  2195. tid_stats->bcast_msdu_cnt++;
  2196. }
  2197. }
  2198. txrx_peer->stats.per_pkt_stats.rx.last_rx_ts = qdf_system_ticks();
  2199. dp_rx_msdu_extd_stats_update(soc, nbuf, rx_tlv_hdr, txrx_peer);
  2200. }
  2201. #ifndef WDS_VENDOR_EXTENSION
  2202. int dp_wds_rx_policy_check(uint8_t *rx_tlv_hdr,
  2203. struct dp_vdev *vdev,
  2204. struct dp_txrx_peer *txrx_peer)
  2205. {
  2206. return 1;
  2207. }
  2208. #endif
  2209. #ifdef RX_DESC_DEBUG_CHECK
  2210. /**
  2211. * dp_rx_desc_nbuf_sanity_check - Add sanity check to catch REO rx_desc paddr
  2212. * corruption
  2213. *
  2214. * @ring_desc: REO ring descriptor
  2215. * @rx_desc: Rx descriptor
  2216. *
  2217. * Return: NONE
  2218. */
  2219. QDF_STATUS dp_rx_desc_nbuf_sanity_check(struct dp_soc *soc,
  2220. hal_ring_desc_t ring_desc,
  2221. struct dp_rx_desc *rx_desc)
  2222. {
  2223. struct hal_buf_info hbi;
  2224. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2225. /* Sanity check for possible buffer paddr corruption */
  2226. if (dp_rx_desc_paddr_sanity_check(rx_desc, (&hbi)->paddr))
  2227. return QDF_STATUS_SUCCESS;
  2228. return QDF_STATUS_E_FAILURE;
  2229. }
  2230. /**
  2231. * dp_rx_desc_nbuf_len_sanity_check - Add sanity check to catch Rx buffer
  2232. * out of bound access from H.W
  2233. *
  2234. * @soc: DP soc
  2235. * @pkt_len: Packet length received from H.W
  2236. *
  2237. * Return: NONE
  2238. */
  2239. static inline void
  2240. dp_rx_desc_nbuf_len_sanity_check(struct dp_soc *soc,
  2241. uint32_t pkt_len)
  2242. {
  2243. struct rx_desc_pool *rx_desc_pool;
  2244. rx_desc_pool = &soc->rx_desc_buf[0];
  2245. qdf_assert_always(pkt_len <= rx_desc_pool->buf_size);
  2246. }
  2247. #else
  2248. static inline void
  2249. dp_rx_desc_nbuf_len_sanity_check(struct dp_soc *soc, uint32_t pkt_len) { }
  2250. #endif
  2251. #ifdef DP_RX_PKT_NO_PEER_DELIVER
  2252. #ifdef DP_RX_UDP_OVER_PEER_ROAM
  2253. /**
  2254. * dp_rx_is_udp_allowed_over_roam_peer() - check if udp data received
  2255. * during roaming
  2256. * @vdev: dp_vdev pointer
  2257. * @rx_tlv_hdr: rx tlv header
  2258. * @nbuf: pkt skb pointer
  2259. *
  2260. * This function will check if rx udp data is received from authorised
  2261. * roamed peer before peer map indication is received from FW after
  2262. * roaming. This is needed for VoIP scenarios in which packet loss
  2263. * expected during roaming is minimal.
  2264. *
  2265. * Return: bool
  2266. */
  2267. static bool dp_rx_is_udp_allowed_over_roam_peer(struct dp_vdev *vdev,
  2268. uint8_t *rx_tlv_hdr,
  2269. qdf_nbuf_t nbuf)
  2270. {
  2271. char *hdr_desc;
  2272. struct ieee80211_frame *wh = NULL;
  2273. hdr_desc = hal_rx_desc_get_80211_hdr(vdev->pdev->soc->hal_soc,
  2274. rx_tlv_hdr);
  2275. wh = (struct ieee80211_frame *)hdr_desc;
  2276. if (vdev->roaming_peer_status ==
  2277. WLAN_ROAM_PEER_AUTH_STATUS_AUTHENTICATED &&
  2278. !qdf_mem_cmp(vdev->roaming_peer_mac.raw, wh->i_addr2,
  2279. QDF_MAC_ADDR_SIZE) && (qdf_nbuf_is_ipv4_udp_pkt(nbuf) ||
  2280. qdf_nbuf_is_ipv6_udp_pkt(nbuf)))
  2281. return true;
  2282. return false;
  2283. }
  2284. #else
  2285. static bool dp_rx_is_udp_allowed_over_roam_peer(struct dp_vdev *vdev,
  2286. uint8_t *rx_tlv_hdr,
  2287. qdf_nbuf_t nbuf)
  2288. {
  2289. return false;
  2290. }
  2291. #endif
  2292. /**
  2293. * dp_rx_deliver_to_stack_no_peer() - try deliver rx data even if
  2294. * no corresbonding peer found
  2295. * @soc: core txrx main context
  2296. * @nbuf: pkt skb pointer
  2297. *
  2298. * This function will try to deliver some RX special frames to stack
  2299. * even there is no peer matched found. for instance, LFR case, some
  2300. * eapol data will be sent to host before peer_map done.
  2301. *
  2302. * Return: None
  2303. */
  2304. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2305. {
  2306. uint16_t peer_id;
  2307. uint8_t vdev_id;
  2308. struct dp_vdev *vdev = NULL;
  2309. uint32_t l2_hdr_offset = 0;
  2310. uint16_t msdu_len = 0;
  2311. uint32_t pkt_len = 0;
  2312. uint8_t *rx_tlv_hdr;
  2313. uint32_t frame_mask = FRAME_MASK_IPV4_ARP | FRAME_MASK_IPV4_DHCP |
  2314. FRAME_MASK_IPV4_EAPOL | FRAME_MASK_IPV6_DHCP;
  2315. bool is_special_frame = false;
  2316. struct dp_peer *peer = NULL;
  2317. peer_id = QDF_NBUF_CB_RX_PEER_ID(nbuf);
  2318. if (peer_id > soc->max_peer_id)
  2319. goto deliver_fail;
  2320. vdev_id = QDF_NBUF_CB_RX_VDEV_ID(nbuf);
  2321. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, DP_MOD_ID_RX);
  2322. if (!vdev || vdev->delete.pending)
  2323. goto deliver_fail;
  2324. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf)))
  2325. goto deliver_fail;
  2326. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  2327. l2_hdr_offset =
  2328. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  2329. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2330. pkt_len = msdu_len + l2_hdr_offset + soc->rx_pkt_tlv_size;
  2331. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  2332. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  2333. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size + l2_hdr_offset);
  2334. is_special_frame = dp_rx_is_special_frame(nbuf, frame_mask);
  2335. if (qdf_likely(vdev->osif_rx)) {
  2336. if (is_special_frame ||
  2337. dp_rx_is_udp_allowed_over_roam_peer(vdev, rx_tlv_hdr,
  2338. nbuf)) {
  2339. qdf_nbuf_set_exc_frame(nbuf, 1);
  2340. if (QDF_STATUS_SUCCESS !=
  2341. vdev->osif_rx(vdev->osif_vdev, nbuf))
  2342. goto deliver_fail;
  2343. DP_STATS_INC(soc, rx.err.pkt_delivered_no_peer, 1);
  2344. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2345. return;
  2346. }
  2347. } else if (is_special_frame) {
  2348. /*
  2349. * If MLO connection, txrx_peer for link peer does not exist,
  2350. * try to store these RX packets to txrx_peer's bufq of MLD
  2351. * peer until vdev->osif_rx is registered from CP and flush
  2352. * them to stack.
  2353. */
  2354. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id,
  2355. DP_MOD_ID_RX);
  2356. if (!peer)
  2357. goto deliver_fail;
  2358. /* only check for MLO connection */
  2359. if (IS_MLO_DP_MLD_PEER(peer) && peer->txrx_peer &&
  2360. dp_rx_is_peer_cache_bufq_supported()) {
  2361. qdf_nbuf_set_exc_frame(nbuf, 1);
  2362. if (QDF_STATUS_SUCCESS ==
  2363. dp_rx_enqueue_rx(peer, peer->txrx_peer, nbuf)) {
  2364. DP_STATS_INC(soc,
  2365. rx.err.pkt_delivered_no_peer,
  2366. 1);
  2367. } else {
  2368. DP_STATS_INC(soc,
  2369. rx.err.rx_invalid_peer.num,
  2370. 1);
  2371. }
  2372. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2373. dp_peer_unref_delete(peer, DP_MOD_ID_RX);
  2374. return;
  2375. }
  2376. dp_peer_unref_delete(peer, DP_MOD_ID_RX);
  2377. }
  2378. deliver_fail:
  2379. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  2380. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2381. dp_rx_nbuf_free(nbuf);
  2382. if (vdev)
  2383. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_RX);
  2384. }
  2385. #else
  2386. void dp_rx_deliver_to_stack_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2387. {
  2388. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  2389. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2390. dp_rx_nbuf_free(nbuf);
  2391. }
  2392. #endif
  2393. /**
  2394. * dp_rx_srng_get_num_pending() - get number of pending entries
  2395. * @hal_soc: hal soc opaque pointer
  2396. * @hal_ring: opaque pointer to the HAL Rx Ring
  2397. * @num_entries: number of entries in the hal_ring.
  2398. * @near_full: pointer to a boolean. This is set if ring is near full.
  2399. *
  2400. * The function returns the number of entries in a destination ring which are
  2401. * yet to be reaped. The function also checks if the ring is near full.
  2402. * If more than half of the ring needs to be reaped, the ring is considered
  2403. * approaching full.
  2404. * The function useses hal_srng_dst_num_valid_locked to get the number of valid
  2405. * entries. It should not be called within a SRNG lock. HW pointer value is
  2406. * synced into cached_hp.
  2407. *
  2408. * Return: Number of pending entries if any
  2409. */
  2410. uint32_t dp_rx_srng_get_num_pending(hal_soc_handle_t hal_soc,
  2411. hal_ring_handle_t hal_ring_hdl,
  2412. uint32_t num_entries,
  2413. bool *near_full)
  2414. {
  2415. uint32_t num_pending = 0;
  2416. num_pending = hal_srng_dst_num_valid_locked(hal_soc,
  2417. hal_ring_hdl,
  2418. true);
  2419. if (num_entries && (num_pending >= num_entries >> 1))
  2420. *near_full = true;
  2421. else
  2422. *near_full = false;
  2423. return num_pending;
  2424. }
  2425. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2426. #ifdef WLAN_SUPPORT_RX_FISA
  2427. void dp_rx_skip_tlvs(struct dp_soc *soc, qdf_nbuf_t nbuf, uint32_t l3_padding)
  2428. {
  2429. QDF_NBUF_CB_RX_PACKET_L3_HDR_PAD(nbuf) = l3_padding;
  2430. qdf_nbuf_pull_head(nbuf, l3_padding + soc->rx_pkt_tlv_size);
  2431. }
  2432. #else
  2433. void dp_rx_skip_tlvs(struct dp_soc *soc, qdf_nbuf_t nbuf, uint32_t l3_padding)
  2434. {
  2435. qdf_nbuf_pull_head(nbuf, l3_padding + soc->rx_pkt_tlv_size);
  2436. }
  2437. #endif
  2438. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  2439. #ifdef DP_RX_DROP_RAW_FRM
  2440. /**
  2441. * dp_rx_is_raw_frame_dropped() - if raw frame nbuf, free and drop
  2442. * @nbuf: pkt skb pointer
  2443. *
  2444. * Return: true - raw frame, dropped
  2445. * false - not raw frame, do nothing
  2446. */
  2447. bool dp_rx_is_raw_frame_dropped(qdf_nbuf_t nbuf)
  2448. {
  2449. if (qdf_nbuf_is_raw_frame(nbuf)) {
  2450. dp_rx_nbuf_free(nbuf);
  2451. return true;
  2452. }
  2453. return false;
  2454. }
  2455. #endif
  2456. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  2457. /**
  2458. * dp_rx_ring_record_entry() - Record an entry into the rx ring history.
  2459. * @soc: Datapath soc structure
  2460. * @ring_num: REO ring number
  2461. * @ring_desc: REO ring descriptor
  2462. *
  2463. * Returns: None
  2464. */
  2465. void
  2466. dp_rx_ring_record_entry(struct dp_soc *soc, uint8_t ring_num,
  2467. hal_ring_desc_t ring_desc)
  2468. {
  2469. struct dp_buf_info_record *record;
  2470. struct hal_buf_info hbi;
  2471. uint32_t idx;
  2472. if (qdf_unlikely(!soc->rx_ring_history[ring_num]))
  2473. return;
  2474. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2475. /* buffer_addr_info is the first element of ring_desc */
  2476. hal_rx_buf_cookie_rbm_get(soc->hal_soc, (uint32_t *)ring_desc,
  2477. &hbi);
  2478. idx = dp_history_get_next_index(&soc->rx_ring_history[ring_num]->index,
  2479. DP_RX_HIST_MAX);
  2480. /* No NULL check needed for record since its an array */
  2481. record = &soc->rx_ring_history[ring_num]->entry[idx];
  2482. record->timestamp = qdf_get_log_timestamp();
  2483. record->hbi.paddr = hbi.paddr;
  2484. record->hbi.sw_cookie = hbi.sw_cookie;
  2485. record->hbi.rbm = hbi.rbm;
  2486. }
  2487. #endif
  2488. #ifdef WLAN_DP_FEATURE_SW_LATENCY_MGR
  2489. /**
  2490. * dp_rx_update_stats() - Update soc level rx packet count
  2491. * @soc: DP soc handle
  2492. * @nbuf: nbuf received
  2493. *
  2494. * Returns: none
  2495. */
  2496. void dp_rx_update_stats(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2497. {
  2498. DP_STATS_INC_PKT(soc, rx.ingress, 1,
  2499. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  2500. }
  2501. #endif
  2502. #ifdef WLAN_FEATURE_PKT_CAPTURE_V2
  2503. /**
  2504. * dp_rx_deliver_to_pkt_capture() - deliver rx packet to packet capture
  2505. * @soc : dp_soc handle
  2506. * @pdev: dp_pdev handle
  2507. * @peer_id: peer_id of the peer for which completion came
  2508. * @ppdu_id: ppdu_id
  2509. * @netbuf: Buffer pointer
  2510. *
  2511. * This function is used to deliver rx packet to packet capture
  2512. */
  2513. void dp_rx_deliver_to_pkt_capture(struct dp_soc *soc, struct dp_pdev *pdev,
  2514. uint16_t peer_id, uint32_t is_offload,
  2515. qdf_nbuf_t netbuf)
  2516. {
  2517. if (wlan_cfg_get_pkt_capture_mode(soc->wlan_cfg_ctx))
  2518. dp_wdi_event_handler(WDI_EVENT_PKT_CAPTURE_RX_DATA, soc, netbuf,
  2519. peer_id, is_offload, pdev->pdev_id);
  2520. }
  2521. void dp_rx_deliver_to_pkt_capture_no_peer(struct dp_soc *soc, qdf_nbuf_t nbuf,
  2522. uint32_t is_offload)
  2523. {
  2524. if (wlan_cfg_get_pkt_capture_mode(soc->wlan_cfg_ctx))
  2525. dp_wdi_event_handler(WDI_EVENT_PKT_CAPTURE_RX_DATA_NO_PEER,
  2526. soc, nbuf, HTT_INVALID_VDEV,
  2527. is_offload, 0);
  2528. }
  2529. #endif
  2530. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2531. QDF_STATUS dp_rx_vdev_detach(struct dp_vdev *vdev)
  2532. {
  2533. QDF_STATUS ret;
  2534. if (vdev->osif_rx_flush) {
  2535. ret = vdev->osif_rx_flush(vdev->osif_vdev, vdev->vdev_id);
  2536. if (!QDF_IS_STATUS_SUCCESS(ret)) {
  2537. dp_err("Failed to flush rx pkts for vdev %d\n",
  2538. vdev->vdev_id);
  2539. return ret;
  2540. }
  2541. }
  2542. return QDF_STATUS_SUCCESS;
  2543. }
  2544. static QDF_STATUS
  2545. dp_pdev_nbuf_alloc_and_map(struct dp_soc *dp_soc,
  2546. struct dp_rx_nbuf_frag_info *nbuf_frag_info_t,
  2547. struct dp_pdev *dp_pdev,
  2548. struct rx_desc_pool *rx_desc_pool)
  2549. {
  2550. QDF_STATUS ret = QDF_STATUS_E_FAILURE;
  2551. (nbuf_frag_info_t->virt_addr).nbuf =
  2552. qdf_nbuf_alloc(dp_soc->osdev, rx_desc_pool->buf_size,
  2553. RX_BUFFER_RESERVATION,
  2554. rx_desc_pool->buf_alignment, FALSE);
  2555. if (!((nbuf_frag_info_t->virt_addr).nbuf)) {
  2556. dp_err("nbuf alloc failed");
  2557. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  2558. return ret;
  2559. }
  2560. ret = qdf_nbuf_map_nbytes_single(dp_soc->osdev,
  2561. (nbuf_frag_info_t->virt_addr).nbuf,
  2562. QDF_DMA_FROM_DEVICE,
  2563. rx_desc_pool->buf_size);
  2564. if (qdf_unlikely(QDF_IS_STATUS_ERROR(ret))) {
  2565. qdf_nbuf_free((nbuf_frag_info_t->virt_addr).nbuf);
  2566. dp_err("nbuf map failed");
  2567. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  2568. return ret;
  2569. }
  2570. nbuf_frag_info_t->paddr =
  2571. qdf_nbuf_get_frag_paddr((nbuf_frag_info_t->virt_addr).nbuf, 0);
  2572. ret = dp_check_paddr(dp_soc, &((nbuf_frag_info_t->virt_addr).nbuf),
  2573. &nbuf_frag_info_t->paddr,
  2574. rx_desc_pool);
  2575. if (ret == QDF_STATUS_E_FAILURE) {
  2576. dp_err("nbuf check x86 failed");
  2577. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  2578. return ret;
  2579. }
  2580. return QDF_STATUS_SUCCESS;
  2581. }
  2582. QDF_STATUS
  2583. dp_pdev_rx_buffers_attach(struct dp_soc *dp_soc, uint32_t mac_id,
  2584. struct dp_srng *dp_rxdma_srng,
  2585. struct rx_desc_pool *rx_desc_pool,
  2586. uint32_t num_req_buffers)
  2587. {
  2588. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(dp_soc, mac_id);
  2589. hal_ring_handle_t rxdma_srng = dp_rxdma_srng->hal_srng;
  2590. union dp_rx_desc_list_elem_t *next;
  2591. void *rxdma_ring_entry;
  2592. qdf_dma_addr_t paddr;
  2593. struct dp_rx_nbuf_frag_info *nf_info;
  2594. uint32_t nr_descs, nr_nbuf = 0, nr_nbuf_total = 0;
  2595. uint32_t buffer_index, nbuf_ptrs_per_page;
  2596. qdf_nbuf_t nbuf;
  2597. QDF_STATUS ret;
  2598. int page_idx, total_pages;
  2599. union dp_rx_desc_list_elem_t *desc_list = NULL;
  2600. union dp_rx_desc_list_elem_t *tail = NULL;
  2601. int sync_hw_ptr = 1;
  2602. uint32_t num_entries_avail;
  2603. if (qdf_unlikely(!dp_pdev)) {
  2604. dp_rx_err("%pK: pdev is null for mac_id = %d",
  2605. dp_soc, mac_id);
  2606. return QDF_STATUS_E_FAILURE;
  2607. }
  2608. if (qdf_unlikely(!rxdma_srng)) {
  2609. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2610. return QDF_STATUS_E_FAILURE;
  2611. }
  2612. dp_debug("requested %u RX buffers for driver attach", num_req_buffers);
  2613. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2614. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  2615. rxdma_srng,
  2616. sync_hw_ptr);
  2617. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2618. if (!num_entries_avail) {
  2619. dp_err("Num of available entries is zero, nothing to do");
  2620. return QDF_STATUS_E_NOMEM;
  2621. }
  2622. if (num_entries_avail < num_req_buffers)
  2623. num_req_buffers = num_entries_avail;
  2624. nr_descs = dp_rx_get_free_desc_list(dp_soc, mac_id, rx_desc_pool,
  2625. num_req_buffers, &desc_list, &tail);
  2626. if (!nr_descs) {
  2627. dp_err("no free rx_descs in freelist");
  2628. DP_STATS_INC(dp_pdev, err.desc_alloc_fail, num_req_buffers);
  2629. return QDF_STATUS_E_NOMEM;
  2630. }
  2631. dp_debug("got %u RX descs for driver attach", nr_descs);
  2632. /*
  2633. * Try to allocate pointers to the nbuf one page at a time.
  2634. * Take pointers that can fit in one page of memory and
  2635. * iterate through the total descriptors that need to be
  2636. * allocated in order of pages. Reuse the pointers that
  2637. * have been allocated to fit in one page across each
  2638. * iteration to index into the nbuf.
  2639. */
  2640. total_pages = (nr_descs * sizeof(*nf_info)) / DP_BLOCKMEM_SIZE;
  2641. /*
  2642. * Add an extra page to store the remainder if any
  2643. */
  2644. if ((nr_descs * sizeof(*nf_info)) % DP_BLOCKMEM_SIZE)
  2645. total_pages++;
  2646. nf_info = qdf_mem_malloc(DP_BLOCKMEM_SIZE);
  2647. if (!nf_info) {
  2648. dp_err("failed to allocate nbuf array");
  2649. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  2650. QDF_BUG(0);
  2651. return QDF_STATUS_E_NOMEM;
  2652. }
  2653. nbuf_ptrs_per_page = DP_BLOCKMEM_SIZE / sizeof(*nf_info);
  2654. for (page_idx = 0; page_idx < total_pages; page_idx++) {
  2655. qdf_mem_zero(nf_info, DP_BLOCKMEM_SIZE);
  2656. for (nr_nbuf = 0; nr_nbuf < nbuf_ptrs_per_page; nr_nbuf++) {
  2657. /*
  2658. * The last page of buffer pointers may not be required
  2659. * completely based on the number of descriptors. Below
  2660. * check will ensure we are allocating only the
  2661. * required number of descriptors.
  2662. */
  2663. if (nr_nbuf_total >= nr_descs)
  2664. break;
  2665. /* Flag is set while pdev rx_desc_pool initialization */
  2666. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  2667. ret = dp_pdev_frag_alloc_and_map(dp_soc,
  2668. &nf_info[nr_nbuf], dp_pdev,
  2669. rx_desc_pool);
  2670. else
  2671. ret = dp_pdev_nbuf_alloc_and_map(dp_soc,
  2672. &nf_info[nr_nbuf], dp_pdev,
  2673. rx_desc_pool);
  2674. if (QDF_IS_STATUS_ERROR(ret))
  2675. break;
  2676. nr_nbuf_total++;
  2677. }
  2678. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  2679. for (buffer_index = 0; buffer_index < nr_nbuf; buffer_index++) {
  2680. rxdma_ring_entry =
  2681. hal_srng_src_get_next(dp_soc->hal_soc,
  2682. rxdma_srng);
  2683. qdf_assert_always(rxdma_ring_entry);
  2684. next = desc_list->next;
  2685. paddr = nf_info[buffer_index].paddr;
  2686. nbuf = nf_info[buffer_index].virt_addr.nbuf;
  2687. /* Flag is set while pdev rx_desc_pool initialization */
  2688. if (qdf_unlikely(rx_desc_pool->rx_mon_dest_frag_enable))
  2689. dp_rx_desc_frag_prep(&desc_list->rx_desc,
  2690. &nf_info[buffer_index]);
  2691. else
  2692. dp_rx_desc_prep(&desc_list->rx_desc,
  2693. &nf_info[buffer_index]);
  2694. desc_list->rx_desc.in_use = 1;
  2695. dp_rx_desc_alloc_dbg_info(&desc_list->rx_desc);
  2696. dp_rx_desc_update_dbg_info(&desc_list->rx_desc,
  2697. __func__,
  2698. RX_DESC_REPLENISHED);
  2699. hal_rxdma_buff_addr_info_set(dp_soc->hal_soc ,rxdma_ring_entry, paddr,
  2700. desc_list->rx_desc.cookie,
  2701. rx_desc_pool->owner);
  2702. dp_ipa_handle_rx_buf_smmu_mapping(
  2703. dp_soc, nbuf,
  2704. rx_desc_pool->buf_size, true,
  2705. __func__, __LINE__);
  2706. desc_list = next;
  2707. }
  2708. dp_rx_refill_ring_record_entry(dp_soc, dp_pdev->lmac_id,
  2709. rxdma_srng, nr_nbuf, nr_nbuf);
  2710. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  2711. }
  2712. dp_info("filled %u RX buffers for driver attach", nr_nbuf_total);
  2713. qdf_mem_free(nf_info);
  2714. if (!nr_nbuf_total) {
  2715. dp_err("No nbuf's allocated");
  2716. QDF_BUG(0);
  2717. return QDF_STATUS_E_RESOURCES;
  2718. }
  2719. /* No need to count the number of bytes received during replenish.
  2720. * Therefore set replenish.pkts.bytes as 0.
  2721. */
  2722. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, nr_nbuf, 0);
  2723. return QDF_STATUS_SUCCESS;
  2724. }
  2725. qdf_export_symbol(dp_pdev_rx_buffers_attach);
  2726. /**
  2727. * dp_rx_enable_mon_dest_frag() - Enable frag processing for
  2728. * monitor destination ring via frag.
  2729. *
  2730. * Enable this flag only for monitor destination buffer processing
  2731. * if DP_RX_MON_MEM_FRAG feature is enabled.
  2732. * If flag is set then frag based function will be called for alloc,
  2733. * map, prep desc and free ops for desc buffer else normal nbuf based
  2734. * function will be called.
  2735. *
  2736. * @rx_desc_pool: Rx desc pool
  2737. * @is_mon_dest_desc: Is it for monitor dest buffer
  2738. *
  2739. * Return: None
  2740. */
  2741. #ifdef DP_RX_MON_MEM_FRAG
  2742. void dp_rx_enable_mon_dest_frag(struct rx_desc_pool *rx_desc_pool,
  2743. bool is_mon_dest_desc)
  2744. {
  2745. rx_desc_pool->rx_mon_dest_frag_enable = is_mon_dest_desc;
  2746. if (is_mon_dest_desc)
  2747. dp_alert("Feature DP_RX_MON_MEM_FRAG for mon_dest is enabled");
  2748. }
  2749. #else
  2750. void dp_rx_enable_mon_dest_frag(struct rx_desc_pool *rx_desc_pool,
  2751. bool is_mon_dest_desc)
  2752. {
  2753. rx_desc_pool->rx_mon_dest_frag_enable = false;
  2754. if (is_mon_dest_desc)
  2755. dp_alert("Feature DP_RX_MON_MEM_FRAG for mon_dest is disabled");
  2756. }
  2757. #endif
  2758. qdf_export_symbol(dp_rx_enable_mon_dest_frag);
  2759. /*
  2760. * dp_rx_pdev_desc_pool_alloc() - allocate memory for software rx descriptor
  2761. * pool
  2762. *
  2763. * @pdev: core txrx pdev context
  2764. *
  2765. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2766. * QDF_STATUS_E_NOMEM
  2767. */
  2768. QDF_STATUS
  2769. dp_rx_pdev_desc_pool_alloc(struct dp_pdev *pdev)
  2770. {
  2771. struct dp_soc *soc = pdev->soc;
  2772. uint32_t rxdma_entries;
  2773. uint32_t rx_sw_desc_num;
  2774. struct dp_srng *dp_rxdma_srng;
  2775. struct rx_desc_pool *rx_desc_pool;
  2776. uint32_t status = QDF_STATUS_SUCCESS;
  2777. int mac_for_pdev;
  2778. mac_for_pdev = pdev->lmac_id;
  2779. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2780. dp_rx_info("%pK: nss-wifi<4> skip Rx refil %d",
  2781. soc, mac_for_pdev);
  2782. return status;
  2783. }
  2784. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2785. rxdma_entries = dp_rxdma_srng->num_entries;
  2786. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2787. rx_sw_desc_num = wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  2788. rx_desc_pool->desc_type = DP_RX_DESC_BUF_TYPE;
  2789. status = dp_rx_desc_pool_alloc(soc,
  2790. rx_sw_desc_num,
  2791. rx_desc_pool);
  2792. if (status != QDF_STATUS_SUCCESS)
  2793. return status;
  2794. return status;
  2795. }
  2796. /*
  2797. * dp_rx_pdev_desc_pool_free() - free software rx descriptor pool
  2798. *
  2799. * @pdev: core txrx pdev context
  2800. */
  2801. void dp_rx_pdev_desc_pool_free(struct dp_pdev *pdev)
  2802. {
  2803. int mac_for_pdev = pdev->lmac_id;
  2804. struct dp_soc *soc = pdev->soc;
  2805. struct rx_desc_pool *rx_desc_pool;
  2806. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2807. dp_rx_desc_pool_free(soc, rx_desc_pool);
  2808. }
  2809. /*
  2810. * dp_rx_pdev_desc_pool_init() - initialize software rx descriptors
  2811. *
  2812. * @pdev: core txrx pdev context
  2813. *
  2814. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2815. * QDF_STATUS_E_NOMEM
  2816. */
  2817. QDF_STATUS dp_rx_pdev_desc_pool_init(struct dp_pdev *pdev)
  2818. {
  2819. int mac_for_pdev = pdev->lmac_id;
  2820. struct dp_soc *soc = pdev->soc;
  2821. uint32_t rxdma_entries;
  2822. uint32_t rx_sw_desc_num;
  2823. struct dp_srng *dp_rxdma_srng;
  2824. struct rx_desc_pool *rx_desc_pool;
  2825. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2826. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  2827. /**
  2828. * If NSS is enabled, rx_desc_pool is already filled.
  2829. * Hence, just disable desc_pool frag flag.
  2830. */
  2831. dp_rx_enable_mon_dest_frag(rx_desc_pool, false);
  2832. dp_rx_info("%pK: nss-wifi<4> skip Rx refil %d",
  2833. soc, mac_for_pdev);
  2834. return QDF_STATUS_SUCCESS;
  2835. }
  2836. if (dp_rx_desc_pool_is_allocated(rx_desc_pool) == QDF_STATUS_E_NOMEM)
  2837. return QDF_STATUS_E_NOMEM;
  2838. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2839. rxdma_entries = dp_rxdma_srng->num_entries;
  2840. soc->process_rx_status = CONFIG_PROCESS_RX_STATUS;
  2841. rx_sw_desc_num =
  2842. wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  2843. rx_desc_pool->owner = dp_rx_get_rx_bm_id(soc);
  2844. rx_desc_pool->buf_size = RX_DATA_BUFFER_SIZE;
  2845. rx_desc_pool->buf_alignment = RX_DATA_BUFFER_ALIGNMENT;
  2846. /* Disable monitor dest processing via frag */
  2847. dp_rx_enable_mon_dest_frag(rx_desc_pool, false);
  2848. dp_rx_desc_pool_init(soc, mac_for_pdev,
  2849. rx_sw_desc_num, rx_desc_pool);
  2850. return QDF_STATUS_SUCCESS;
  2851. }
  2852. /*
  2853. * dp_rx_pdev_desc_pool_deinit() - de-initialize software rx descriptor pools
  2854. * @pdev: core txrx pdev context
  2855. *
  2856. * This function resets the freelist of rx descriptors and destroys locks
  2857. * associated with this list of descriptors.
  2858. */
  2859. void dp_rx_pdev_desc_pool_deinit(struct dp_pdev *pdev)
  2860. {
  2861. int mac_for_pdev = pdev->lmac_id;
  2862. struct dp_soc *soc = pdev->soc;
  2863. struct rx_desc_pool *rx_desc_pool;
  2864. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2865. dp_rx_desc_pool_deinit(soc, rx_desc_pool, mac_for_pdev);
  2866. }
  2867. /*
  2868. * dp_rx_pdev_buffers_alloc() - Allocate nbufs (skbs) and replenish RxDMA ring
  2869. *
  2870. * @pdev: core txrx pdev context
  2871. *
  2872. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  2873. * QDF_STATUS_E_NOMEM
  2874. */
  2875. QDF_STATUS
  2876. dp_rx_pdev_buffers_alloc(struct dp_pdev *pdev)
  2877. {
  2878. int mac_for_pdev = pdev->lmac_id;
  2879. struct dp_soc *soc = pdev->soc;
  2880. struct dp_srng *dp_rxdma_srng;
  2881. struct rx_desc_pool *rx_desc_pool;
  2882. uint32_t rxdma_entries;
  2883. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_for_pdev];
  2884. rxdma_entries = dp_rxdma_srng->num_entries;
  2885. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2886. /* Initialize RX buffer pool which will be
  2887. * used during low memory conditions
  2888. */
  2889. dp_rx_buffer_pool_init(soc, mac_for_pdev);
  2890. return dp_pdev_rx_buffers_attach_simple(soc, mac_for_pdev,
  2891. dp_rxdma_srng,
  2892. rx_desc_pool,
  2893. rxdma_entries - 1);
  2894. }
  2895. /*
  2896. * dp_rx_pdev_buffers_free - Free nbufs (skbs)
  2897. *
  2898. * @pdev: core txrx pdev context
  2899. */
  2900. void
  2901. dp_rx_pdev_buffers_free(struct dp_pdev *pdev)
  2902. {
  2903. int mac_for_pdev = pdev->lmac_id;
  2904. struct dp_soc *soc = pdev->soc;
  2905. struct rx_desc_pool *rx_desc_pool;
  2906. rx_desc_pool = &soc->rx_desc_buf[mac_for_pdev];
  2907. dp_rx_desc_nbuf_free(soc, rx_desc_pool);
  2908. dp_rx_buffer_pool_deinit(soc, mac_for_pdev);
  2909. }
  2910. #ifdef DP_RX_SPECIAL_FRAME_NEED
  2911. bool dp_rx_deliver_special_frame(struct dp_soc *soc,
  2912. struct dp_txrx_peer *txrx_peer,
  2913. qdf_nbuf_t nbuf, uint32_t frame_mask,
  2914. uint8_t *rx_tlv_hdr)
  2915. {
  2916. uint32_t l2_hdr_offset = 0;
  2917. uint16_t msdu_len = 0;
  2918. uint32_t skip_len;
  2919. l2_hdr_offset =
  2920. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  2921. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  2922. skip_len = l2_hdr_offset;
  2923. } else {
  2924. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  2925. skip_len = l2_hdr_offset + soc->rx_pkt_tlv_size;
  2926. qdf_nbuf_set_pktlen(nbuf, msdu_len + skip_len);
  2927. }
  2928. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  2929. dp_rx_set_hdr_pad(nbuf, l2_hdr_offset);
  2930. qdf_nbuf_pull_head(nbuf, skip_len);
  2931. if (txrx_peer->vdev) {
  2932. dp_rx_send_pktlog(soc, txrx_peer->vdev->pdev, nbuf,
  2933. QDF_TX_RX_STATUS_OK);
  2934. }
  2935. if (dp_rx_is_special_frame(nbuf, frame_mask)) {
  2936. dp_info("special frame, mpdu sn 0x%x",
  2937. hal_rx_get_rx_sequence(soc->hal_soc, rx_tlv_hdr));
  2938. qdf_nbuf_set_exc_frame(nbuf, 1);
  2939. dp_rx_deliver_to_stack(soc, txrx_peer->vdev, txrx_peer,
  2940. nbuf, NULL);
  2941. return true;
  2942. }
  2943. return false;
  2944. }
  2945. #endif
  2946. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  2947. void dp_rx_mark_first_packet_after_wow_wakeup(struct dp_pdev *pdev,
  2948. uint8_t *rx_tlv,
  2949. qdf_nbuf_t nbuf)
  2950. {
  2951. struct dp_soc *soc;
  2952. if (!pdev->is_first_wakeup_packet)
  2953. return;
  2954. soc = pdev->soc;
  2955. if (hal_get_first_wow_wakeup_packet(soc->hal_soc, rx_tlv)) {
  2956. qdf_nbuf_mark_wakeup_frame(nbuf);
  2957. dp_info("First packet after WOW Wakeup rcvd");
  2958. }
  2959. }
  2960. #endif