sde_encoder.c 149 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. if (sde_conn && msm_atomic_needs_modeset(crtc_state)) {
  781. struct msm_display_topology *topology = NULL;
  782. ret = sde_connector_get_mode_info(&sde_conn->base,
  783. adj_mode, &sde_conn_state->mode_info);
  784. if (ret) {
  785. SDE_ERROR_ENC(sde_enc,
  786. "failed to get mode info, rc = %d\n", ret);
  787. return ret;
  788. }
  789. if (sde_conn_state->mode_info.comp_info.comp_type &&
  790. sde_conn_state->mode_info.comp_info.comp_ratio >=
  791. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  792. SDE_ERROR_ENC(sde_enc,
  793. "invalid compression ratio: %d\n",
  794. sde_conn_state->mode_info.comp_info.comp_ratio);
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. /* Reserve dynamic resources, indicating atomic_check phase */
  799. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  800. conn_state, true);
  801. if (ret) {
  802. SDE_ERROR_ENC(sde_enc,
  803. "RM failed to reserve resources, rc = %d\n",
  804. ret);
  805. return ret;
  806. }
  807. /**
  808. * Update connector state with the topology selected for the
  809. * resource set validated. Reset the topology if we are
  810. * de-activating crtc.
  811. */
  812. if (crtc_state->active)
  813. topology = &sde_conn_state->mode_info.topology;
  814. ret = sde_rm_update_topology(&sde_kms->rm,
  815. conn_state, topology);
  816. if (ret) {
  817. SDE_ERROR_ENC(sde_enc,
  818. "RM failed to update topology, rc: %d\n", ret);
  819. return ret;
  820. }
  821. ret = sde_connector_set_blob_data(conn_state->connector,
  822. conn_state,
  823. CONNECTOR_PROP_SDE_INFO);
  824. if (ret) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "connector failed to update info, rc: %d\n",
  827. ret);
  828. return ret;
  829. }
  830. }
  831. return ret;
  832. }
  833. static int sde_encoder_virt_atomic_check(
  834. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  835. struct drm_connector_state *conn_state)
  836. {
  837. struct sde_encoder_virt *sde_enc;
  838. struct sde_kms *sde_kms;
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. struct sde_connector *sde_conn = NULL;
  842. struct sde_connector_state *sde_conn_state = NULL;
  843. struct sde_crtc_state *sde_crtc_state = NULL;
  844. enum sde_rm_topology_name old_top;
  845. int ret = 0;
  846. bool qsync_dirty = false, has_modeset = false;
  847. if (!drm_enc || !crtc_state || !conn_state) {
  848. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  849. !drm_enc, !crtc_state, !conn_state);
  850. return -EINVAL;
  851. }
  852. sde_enc = to_sde_encoder_virt(drm_enc);
  853. SDE_DEBUG_ENC(sde_enc, "\n");
  854. sde_kms = sde_encoder_get_kms(drm_enc);
  855. if (!sde_kms)
  856. return -EINVAL;
  857. mode = &crtc_state->mode;
  858. adj_mode = &crtc_state->adjusted_mode;
  859. sde_conn = to_sde_connector(conn_state->connector);
  860. sde_conn_state = to_sde_connector_state(conn_state);
  861. sde_crtc_state = to_sde_crtc_state(crtc_state);
  862. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  863. if (ret)
  864. return ret;
  865. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  866. crtc_state->active_changed, crtc_state->connectors_changed);
  867. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  868. conn_state);
  869. if (ret)
  870. return ret;
  871. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  872. conn_state, sde_conn_state, sde_crtc_state);
  873. if (ret)
  874. return ret;
  875. /**
  876. * record topology in previous atomic state to be able to handle
  877. * topology transitions correctly.
  878. */
  879. old_top = sde_connector_get_property(conn_state,
  880. CONNECTOR_PROP_TOPOLOGY_NAME);
  881. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  882. if (ret)
  883. return ret;
  884. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  885. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  886. if (ret)
  887. return ret;
  888. ret = sde_connector_roi_v1_check_roi(conn_state);
  889. if (ret) {
  890. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  891. ret);
  892. return ret;
  893. }
  894. drm_mode_set_crtcinfo(adj_mode, 0);
  895. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  896. conn_state->crtc);
  897. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  898. &sde_conn_state->property_state,
  899. CONNECTOR_PROP_QSYNC_MODE);
  900. if (has_modeset && qsync_dirty &&
  901. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  902. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  903. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  904. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  905. sde_conn_state->msm_mode.private_flags);
  906. return -EINVAL;
  907. }
  908. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  909. sde_conn_state->msm_mode.private_flags,
  910. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  911. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  912. return ret;
  913. }
  914. static void _sde_encoder_get_connector_roi(
  915. struct sde_encoder_virt *sde_enc,
  916. struct sde_rect *merged_conn_roi)
  917. {
  918. struct drm_connector *drm_conn;
  919. struct sde_connector_state *c_state;
  920. if (!sde_enc || !merged_conn_roi)
  921. return;
  922. drm_conn = sde_enc->phys_encs[0]->connector;
  923. if (!drm_conn || !drm_conn->state)
  924. return;
  925. c_state = to_sde_connector_state(drm_conn->state);
  926. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  927. }
  928. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  929. {
  930. struct sde_encoder_virt *sde_enc;
  931. struct drm_connector *drm_conn;
  932. struct drm_display_mode *adj_mode;
  933. struct sde_rect roi;
  934. if (!drm_enc) {
  935. SDE_ERROR("invalid encoder parameter\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  940. SDE_ERROR("invalid crtc parameter\n");
  941. return -EINVAL;
  942. }
  943. if (!sde_enc->cur_master) {
  944. SDE_ERROR("invalid cur_master parameter\n");
  945. return -EINVAL;
  946. }
  947. adj_mode = &sde_enc->cur_master->cached_mode;
  948. drm_conn = sde_enc->cur_master->connector;
  949. _sde_encoder_get_connector_roi(sde_enc, &roi);
  950. if (sde_kms_rect_is_null(&roi)) {
  951. roi.w = adj_mode->hdisplay;
  952. roi.h = adj_mode->vdisplay;
  953. }
  954. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  955. sizeof(sde_enc->prv_conn_roi));
  956. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  957. return 0;
  958. }
  959. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  960. {
  961. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  962. struct sde_kms *sde_kms;
  963. struct sde_hw_mdp *hw_mdptop;
  964. struct sde_encoder_virt *sde_enc;
  965. int i;
  966. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  967. if (!sde_enc) {
  968. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  969. return;
  970. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  971. SDE_ERROR("invalid num phys enc %d/%d\n",
  972. sde_enc->num_phys_encs,
  973. (int) ARRAY_SIZE(sde_enc->hw_pp));
  974. return;
  975. }
  976. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  977. if (!sde_kms) {
  978. SDE_ERROR("invalid sde_kms\n");
  979. return;
  980. }
  981. hw_mdptop = sde_kms->hw_mdp;
  982. if (!hw_mdptop) {
  983. SDE_ERROR("invalid mdptop\n");
  984. return;
  985. }
  986. if (hw_mdptop->ops.setup_vsync_source) {
  987. for (i = 0; i < sde_enc->num_phys_encs; i++)
  988. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  989. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  990. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  991. vsync_cfg.vsync_source = vsync_source;
  992. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  993. }
  994. }
  995. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  996. struct msm_display_info *disp_info)
  997. {
  998. struct sde_encoder_phys *phys;
  999. int i;
  1000. u32 vsync_source;
  1001. if (!sde_enc || !disp_info) {
  1002. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1003. sde_enc != NULL, disp_info != NULL);
  1004. return;
  1005. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1006. SDE_ERROR("invalid num phys enc %d/%d\n",
  1007. sde_enc->num_phys_encs,
  1008. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1009. return;
  1010. }
  1011. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1012. if (disp_info->is_te_using_watchdog_timer)
  1013. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1014. else
  1015. vsync_source = sde_enc->te_source;
  1016. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1017. disp_info->is_te_using_watchdog_timer);
  1018. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1019. phys = sde_enc->phys_encs[i];
  1020. if (phys && phys->ops.setup_vsync_source)
  1021. phys->ops.setup_vsync_source(phys, vsync_source);
  1022. }
  1023. }
  1024. }
  1025. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1026. bool watchdog_te)
  1027. {
  1028. struct sde_encoder_virt *sde_enc;
  1029. struct msm_display_info disp_info;
  1030. if (!drm_enc) {
  1031. pr_err("invalid drm encoder\n");
  1032. return -EINVAL;
  1033. }
  1034. sde_enc = to_sde_encoder_virt(drm_enc);
  1035. sde_encoder_control_te(drm_enc, false);
  1036. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1037. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1038. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1039. sde_encoder_control_te(drm_enc, true);
  1040. return 0;
  1041. }
  1042. static int _sde_encoder_rsc_client_update_vsync_wait(
  1043. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1044. int wait_vblank_crtc_id)
  1045. {
  1046. int wait_refcount = 0, ret = 0;
  1047. int pipe = -1;
  1048. int wait_count = 0;
  1049. struct drm_crtc *primary_crtc;
  1050. struct drm_crtc *crtc;
  1051. crtc = sde_enc->crtc;
  1052. if (wait_vblank_crtc_id)
  1053. wait_refcount =
  1054. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1055. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1056. SDE_EVTLOG_FUNC_ENTRY);
  1057. if (crtc->base.id != wait_vblank_crtc_id) {
  1058. primary_crtc = drm_crtc_find(drm_enc->dev,
  1059. NULL, wait_vblank_crtc_id);
  1060. if (!primary_crtc) {
  1061. SDE_ERROR_ENC(sde_enc,
  1062. "failed to find primary crtc id %d\n",
  1063. wait_vblank_crtc_id);
  1064. return -EINVAL;
  1065. }
  1066. pipe = drm_crtc_index(primary_crtc);
  1067. }
  1068. /**
  1069. * note: VBLANK is expected to be enabled at this point in
  1070. * resource control state machine if on primary CRTC
  1071. */
  1072. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1073. if (sde_rsc_client_is_state_update_complete(
  1074. sde_enc->rsc_client))
  1075. break;
  1076. if (crtc->base.id == wait_vblank_crtc_id)
  1077. ret = sde_encoder_wait_for_event(drm_enc,
  1078. MSM_ENC_VBLANK);
  1079. else
  1080. drm_wait_one_vblank(drm_enc->dev, pipe);
  1081. if (ret) {
  1082. SDE_ERROR_ENC(sde_enc,
  1083. "wait for vblank failed ret:%d\n", ret);
  1084. /**
  1085. * rsc hardware may hang without vsync. avoid rsc hang
  1086. * by generating the vsync from watchdog timer.
  1087. */
  1088. if (crtc->base.id == wait_vblank_crtc_id)
  1089. sde_encoder_helper_switch_vsync(drm_enc, true);
  1090. }
  1091. }
  1092. if (wait_count >= MAX_RSC_WAIT)
  1093. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1094. SDE_EVTLOG_ERROR);
  1095. if (wait_refcount)
  1096. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1097. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1098. SDE_EVTLOG_FUNC_EXIT);
  1099. return ret;
  1100. }
  1101. static int _sde_encoder_update_rsc_client(
  1102. struct drm_encoder *drm_enc, bool enable)
  1103. {
  1104. struct sde_encoder_virt *sde_enc;
  1105. struct drm_crtc *crtc;
  1106. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1107. struct sde_rsc_cmd_config *rsc_config;
  1108. int ret;
  1109. struct msm_display_info *disp_info;
  1110. struct msm_mode_info *mode_info;
  1111. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1112. u32 qsync_mode = 0, v_front_porch;
  1113. struct drm_display_mode *mode;
  1114. bool is_vid_mode;
  1115. struct drm_encoder *enc;
  1116. if (!drm_enc || !drm_enc->dev) {
  1117. SDE_ERROR("invalid encoder arguments\n");
  1118. return -EINVAL;
  1119. }
  1120. sde_enc = to_sde_encoder_virt(drm_enc);
  1121. mode_info = &sde_enc->mode_info;
  1122. crtc = sde_enc->crtc;
  1123. if (!sde_enc->crtc) {
  1124. SDE_ERROR("invalid crtc parameter\n");
  1125. return -EINVAL;
  1126. }
  1127. disp_info = &sde_enc->disp_info;
  1128. rsc_config = &sde_enc->rsc_config;
  1129. if (!sde_enc->rsc_client) {
  1130. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1131. return 0;
  1132. }
  1133. /**
  1134. * only primary command mode panel without Qsync can request CMD state.
  1135. * all other panels/displays can request for VID state including
  1136. * secondary command mode panel.
  1137. * Clone mode encoder can request CLK STATE only.
  1138. */
  1139. if (sde_enc->cur_master)
  1140. qsync_mode = sde_connector_get_qsync_mode(
  1141. sde_enc->cur_master->connector);
  1142. /* left primary encoder keep vote */
  1143. if (sde_encoder_in_clone_mode(drm_enc)) {
  1144. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1145. return 0;
  1146. }
  1147. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1148. (disp_info->display_type && qsync_mode))
  1149. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1150. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1151. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1152. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1153. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1154. drm_for_each_encoder(enc, drm_enc->dev) {
  1155. if (enc->base.id != drm_enc->base.id &&
  1156. sde_encoder_in_cont_splash(enc))
  1157. rsc_state = SDE_RSC_CLK_STATE;
  1158. }
  1159. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1160. MSM_DISPLAY_VIDEO_MODE);
  1161. mode = &sde_enc->crtc->state->mode;
  1162. v_front_porch = mode->vsync_start - mode->vdisplay;
  1163. /* compare specific items and reconfigure the rsc */
  1164. if ((rsc_config->fps != mode_info->frame_rate) ||
  1165. (rsc_config->vtotal != mode_info->vtotal) ||
  1166. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1167. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1168. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1169. rsc_config->fps = mode_info->frame_rate;
  1170. rsc_config->vtotal = mode_info->vtotal;
  1171. /*
  1172. * for video mode, prefill lines should not go beyond vertical
  1173. * front porch for RSCC configuration. This will ensure bw
  1174. * downvotes are not sent within the active region. Additional
  1175. * -1 is to give one line time for rscc mode min_threshold.
  1176. */
  1177. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1178. rsc_config->prefill_lines = v_front_porch - 1;
  1179. else
  1180. rsc_config->prefill_lines = mode_info->prefill_lines;
  1181. rsc_config->jitter_numer = mode_info->jitter_numer;
  1182. rsc_config->jitter_denom = mode_info->jitter_denom;
  1183. sde_enc->rsc_state_init = false;
  1184. }
  1185. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1186. rsc_config->fps, sde_enc->rsc_state_init);
  1187. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1188. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1189. /* update it only once */
  1190. sde_enc->rsc_state_init = true;
  1191. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1192. rsc_state, rsc_config, crtc->base.id,
  1193. &wait_vblank_crtc_id);
  1194. } else {
  1195. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1196. rsc_state, NULL, crtc->base.id,
  1197. &wait_vblank_crtc_id);
  1198. }
  1199. /**
  1200. * if RSC performed a state change that requires a VBLANK wait, it will
  1201. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1202. *
  1203. * if we are the primary display, we will need to enable and wait
  1204. * locally since we hold the commit thread
  1205. *
  1206. * if we are an external display, we must send a signal to the primary
  1207. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1208. * by the primary panel's VBLANK signals
  1209. */
  1210. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1211. if (ret) {
  1212. SDE_ERROR_ENC(sde_enc,
  1213. "sde rsc client update failed ret:%d\n", ret);
  1214. return ret;
  1215. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1216. return ret;
  1217. }
  1218. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1219. sde_enc, wait_vblank_crtc_id);
  1220. return ret;
  1221. }
  1222. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1223. {
  1224. struct sde_encoder_virt *sde_enc;
  1225. int i;
  1226. if (!drm_enc) {
  1227. SDE_ERROR("invalid encoder\n");
  1228. return;
  1229. }
  1230. sde_enc = to_sde_encoder_virt(drm_enc);
  1231. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1233. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1234. if (phys && phys->ops.irq_control)
  1235. phys->ops.irq_control(phys, enable);
  1236. }
  1237. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1238. }
  1239. /* keep track of the userspace vblank during modeset */
  1240. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1241. u32 sw_event)
  1242. {
  1243. struct sde_encoder_virt *sde_enc;
  1244. bool enable;
  1245. int i;
  1246. if (!drm_enc) {
  1247. SDE_ERROR("invalid encoder\n");
  1248. return;
  1249. }
  1250. sde_enc = to_sde_encoder_virt(drm_enc);
  1251. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1252. sw_event, sde_enc->vblank_enabled);
  1253. /* nothing to do if vblank not enabled by userspace */
  1254. if (!sde_enc->vblank_enabled)
  1255. return;
  1256. /* disable vblank on pre_modeset */
  1257. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1258. enable = false;
  1259. /* enable vblank on post_modeset */
  1260. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1261. enable = true;
  1262. else
  1263. return;
  1264. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1265. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1266. if (phys && phys->ops.control_vblank_irq)
  1267. phys->ops.control_vblank_irq(phys, enable);
  1268. }
  1269. }
  1270. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1271. {
  1272. struct sde_encoder_virt *sde_enc;
  1273. if (!drm_enc)
  1274. return NULL;
  1275. sde_enc = to_sde_encoder_virt(drm_enc);
  1276. return sde_enc->rsc_client;
  1277. }
  1278. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1279. bool enable)
  1280. {
  1281. struct sde_kms *sde_kms;
  1282. struct sde_encoder_virt *sde_enc;
  1283. int rc;
  1284. sde_enc = to_sde_encoder_virt(drm_enc);
  1285. sde_kms = sde_encoder_get_kms(drm_enc);
  1286. if (!sde_kms)
  1287. return -EINVAL;
  1288. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1289. SDE_EVT32(DRMID(drm_enc), enable);
  1290. if (!sde_enc->cur_master) {
  1291. SDE_ERROR("encoder master not set\n");
  1292. return -EINVAL;
  1293. }
  1294. if (enable) {
  1295. /* enable SDE core clks */
  1296. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1297. if (rc < 0) {
  1298. SDE_ERROR("failed to enable power resource %d\n", rc);
  1299. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1300. return rc;
  1301. }
  1302. sde_enc->elevated_ahb_vote = true;
  1303. /* enable DSI clks */
  1304. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1305. true);
  1306. if (rc) {
  1307. SDE_ERROR("failed to enable clk control %d\n", rc);
  1308. pm_runtime_put_sync(drm_enc->dev->dev);
  1309. return rc;
  1310. }
  1311. /* enable all the irq */
  1312. sde_encoder_irq_control(drm_enc, true);
  1313. _sde_encoder_pm_qos_add_request(drm_enc);
  1314. } else {
  1315. _sde_encoder_pm_qos_remove_request(drm_enc);
  1316. /* disable all the irq */
  1317. sde_encoder_irq_control(drm_enc, false);
  1318. /* disable DSI clks */
  1319. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1320. /* disable SDE core clks */
  1321. pm_runtime_put_sync(drm_enc->dev->dev);
  1322. }
  1323. return 0;
  1324. }
  1325. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1326. bool enable, u32 frame_count)
  1327. {
  1328. struct sde_encoder_virt *sde_enc;
  1329. int i;
  1330. if (!drm_enc) {
  1331. SDE_ERROR("invalid encoder\n");
  1332. return;
  1333. }
  1334. sde_enc = to_sde_encoder_virt(drm_enc);
  1335. if (!sde_enc->misr_reconfigure)
  1336. return;
  1337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1338. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1339. if (!phys || !phys->ops.setup_misr)
  1340. continue;
  1341. phys->ops.setup_misr(phys, enable, frame_count);
  1342. }
  1343. sde_enc->misr_reconfigure = false;
  1344. }
  1345. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1346. unsigned int type, unsigned int code, int value)
  1347. {
  1348. struct drm_encoder *drm_enc = NULL;
  1349. struct sde_encoder_virt *sde_enc = NULL;
  1350. struct msm_drm_thread *disp_thread = NULL;
  1351. struct msm_drm_private *priv = NULL;
  1352. if (!handle || !handle->handler || !handle->handler->private) {
  1353. SDE_ERROR("invalid encoder for the input event\n");
  1354. return;
  1355. }
  1356. drm_enc = (struct drm_encoder *)handle->handler->private;
  1357. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1358. SDE_ERROR("invalid parameters\n");
  1359. return;
  1360. }
  1361. priv = drm_enc->dev->dev_private;
  1362. sde_enc = to_sde_encoder_virt(drm_enc);
  1363. if (!sde_enc->crtc || (sde_enc->crtc->index
  1364. >= ARRAY_SIZE(priv->disp_thread))) {
  1365. SDE_DEBUG_ENC(sde_enc,
  1366. "invalid cached CRTC: %d or crtc index: %d\n",
  1367. sde_enc->crtc == NULL,
  1368. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1369. return;
  1370. }
  1371. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1372. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1373. kthread_queue_work(&disp_thread->worker,
  1374. &sde_enc->input_event_work);
  1375. }
  1376. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1377. {
  1378. struct sde_encoder_virt *sde_enc;
  1379. if (!drm_enc) {
  1380. SDE_ERROR("invalid encoder\n");
  1381. return;
  1382. }
  1383. sde_enc = to_sde_encoder_virt(drm_enc);
  1384. /* return early if there is no state change */
  1385. if (sde_enc->idle_pc_enabled == enable)
  1386. return;
  1387. sde_enc->idle_pc_enabled = enable;
  1388. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1389. SDE_EVT32(sde_enc->idle_pc_enabled);
  1390. }
  1391. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1392. u32 sw_event)
  1393. {
  1394. struct drm_encoder *drm_enc = &sde_enc->base;
  1395. struct msm_drm_private *priv;
  1396. unsigned int lp, idle_pc_duration;
  1397. struct msm_drm_thread *disp_thread;
  1398. /* set idle timeout based on master connector's lp value */
  1399. if (sde_enc->cur_master)
  1400. lp = sde_connector_get_lp(
  1401. sde_enc->cur_master->connector);
  1402. else
  1403. lp = SDE_MODE_DPMS_ON;
  1404. if (lp == SDE_MODE_DPMS_LP2)
  1405. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1406. else
  1407. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1408. priv = drm_enc->dev->dev_private;
  1409. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1410. kthread_mod_delayed_work(
  1411. &disp_thread->worker,
  1412. &sde_enc->delayed_off_work,
  1413. msecs_to_jiffies(idle_pc_duration));
  1414. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1415. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1416. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1417. sw_event);
  1418. }
  1419. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1420. u32 sw_event)
  1421. {
  1422. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1423. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1424. sw_event);
  1425. }
  1426. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1427. u32 sw_event)
  1428. {
  1429. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1430. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1431. else
  1432. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1433. }
  1434. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1435. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1436. {
  1437. int ret = 0;
  1438. mutex_lock(&sde_enc->rc_lock);
  1439. /* return if the resource control is already in ON state */
  1440. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1441. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1442. sw_event);
  1443. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1444. SDE_EVTLOG_FUNC_CASE1);
  1445. goto end;
  1446. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1447. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1448. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1449. sw_event, sde_enc->rc_state);
  1450. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1451. SDE_EVTLOG_ERROR);
  1452. goto end;
  1453. }
  1454. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1455. sde_encoder_irq_control(drm_enc, true);
  1456. } else {
  1457. /* enable all the clks and resources */
  1458. ret = _sde_encoder_resource_control_helper(drm_enc,
  1459. true);
  1460. if (ret) {
  1461. SDE_ERROR_ENC(sde_enc,
  1462. "sw_event:%d, rc in state %d\n",
  1463. sw_event, sde_enc->rc_state);
  1464. SDE_EVT32(DRMID(drm_enc), sw_event,
  1465. sde_enc->rc_state,
  1466. SDE_EVTLOG_ERROR);
  1467. goto end;
  1468. }
  1469. _sde_encoder_update_rsc_client(drm_enc, true);
  1470. }
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1473. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1474. end:
  1475. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1476. mutex_unlock(&sde_enc->rc_lock);
  1477. return ret;
  1478. }
  1479. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1480. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1481. {
  1482. /* cancel delayed off work, if any */
  1483. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1484. mutex_lock(&sde_enc->rc_lock);
  1485. if (is_vid_mode &&
  1486. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1487. sde_encoder_irq_control(drm_enc, true);
  1488. }
  1489. /* skip if is already OFF or IDLE, resources are off already */
  1490. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1491. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1492. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1493. sw_event, sde_enc->rc_state);
  1494. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1495. SDE_EVTLOG_FUNC_CASE3);
  1496. goto end;
  1497. }
  1498. /**
  1499. * IRQs are still enabled currently, which allows wait for
  1500. * VBLANK which RSC may require to correctly transition to OFF
  1501. */
  1502. _sde_encoder_update_rsc_client(drm_enc, false);
  1503. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1504. SDE_ENC_RC_STATE_PRE_OFF,
  1505. SDE_EVTLOG_FUNC_CASE3);
  1506. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1507. end:
  1508. mutex_unlock(&sde_enc->rc_lock);
  1509. return 0;
  1510. }
  1511. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1512. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1513. {
  1514. int ret = 0;
  1515. mutex_lock(&sde_enc->rc_lock);
  1516. /* return if the resource control is already in OFF state */
  1517. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1518. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1519. sw_event);
  1520. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1521. SDE_EVTLOG_FUNC_CASE4);
  1522. goto end;
  1523. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1524. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1525. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1526. sw_event, sde_enc->rc_state);
  1527. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1528. SDE_EVTLOG_ERROR);
  1529. ret = -EINVAL;
  1530. goto end;
  1531. }
  1532. /**
  1533. * expect to arrive here only if in either idle state or pre-off
  1534. * and in IDLE state the resources are already disabled
  1535. */
  1536. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1537. _sde_encoder_resource_control_helper(drm_enc, false);
  1538. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1539. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1540. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1541. end:
  1542. mutex_unlock(&sde_enc->rc_lock);
  1543. return ret;
  1544. }
  1545. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1546. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1547. {
  1548. int ret = 0;
  1549. /* cancel delayed off work, if any */
  1550. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1551. mutex_lock(&sde_enc->rc_lock);
  1552. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1553. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1554. sw_event);
  1555. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1556. SDE_EVTLOG_FUNC_CASE5);
  1557. goto end;
  1558. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1559. /* enable all the clks and resources */
  1560. ret = _sde_encoder_resource_control_helper(drm_enc,
  1561. true);
  1562. if (ret) {
  1563. SDE_ERROR_ENC(sde_enc,
  1564. "sw_event:%d, rc in state %d\n",
  1565. sw_event, sde_enc->rc_state);
  1566. SDE_EVT32(DRMID(drm_enc), sw_event,
  1567. sde_enc->rc_state,
  1568. SDE_EVTLOG_ERROR);
  1569. goto end;
  1570. }
  1571. _sde_encoder_update_rsc_client(drm_enc, true);
  1572. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1573. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1574. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1575. }
  1576. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1577. if (ret && ret != -EWOULDBLOCK) {
  1578. SDE_ERROR_ENC(sde_enc,
  1579. "wait for commit done returned %d\n",
  1580. ret);
  1581. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1582. ret, SDE_EVTLOG_ERROR);
  1583. ret = -EINVAL;
  1584. goto end;
  1585. }
  1586. sde_encoder_irq_control(drm_enc, false);
  1587. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1588. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1589. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1590. _sde_encoder_pm_qos_remove_request(drm_enc);
  1591. end:
  1592. mutex_unlock(&sde_enc->rc_lock);
  1593. return ret;
  1594. }
  1595. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1596. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1597. {
  1598. int ret = 0;
  1599. mutex_lock(&sde_enc->rc_lock);
  1600. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1601. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1602. sw_event);
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_EVTLOG_FUNC_CASE5);
  1605. goto end;
  1606. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1607. SDE_ERROR_ENC(sde_enc,
  1608. "sw_event:%d, rc:%d !MODESET state\n",
  1609. sw_event, sde_enc->rc_state);
  1610. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1611. SDE_EVTLOG_ERROR);
  1612. ret = -EINVAL;
  1613. goto end;
  1614. }
  1615. sde_encoder_irq_control(drm_enc, true);
  1616. _sde_encoder_update_rsc_client(drm_enc, true);
  1617. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1618. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1619. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1620. _sde_encoder_pm_qos_add_request(drm_enc);
  1621. end:
  1622. mutex_unlock(&sde_enc->rc_lock);
  1623. return ret;
  1624. }
  1625. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1626. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1627. {
  1628. struct msm_drm_private *priv;
  1629. struct sde_kms *sde_kms;
  1630. struct drm_crtc *crtc = drm_enc->crtc;
  1631. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1632. priv = drm_enc->dev->dev_private;
  1633. sde_kms = to_sde_kms(priv->kms);
  1634. mutex_lock(&sde_enc->rc_lock);
  1635. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1636. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1637. sw_event, sde_enc->rc_state);
  1638. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1639. SDE_EVTLOG_ERROR);
  1640. goto end;
  1641. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1642. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1643. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1644. sde_crtc_frame_pending(sde_enc->crtc),
  1645. SDE_EVTLOG_ERROR);
  1646. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1647. goto end;
  1648. }
  1649. if (is_vid_mode) {
  1650. sde_encoder_irq_control(drm_enc, false);
  1651. } else {
  1652. /* disable all the clks and resources */
  1653. _sde_encoder_update_rsc_client(drm_enc, false);
  1654. _sde_encoder_resource_control_helper(drm_enc, false);
  1655. if (!sde_kms->perf.bw_vote_mode)
  1656. memset(&sde_crtc->cur_perf, 0,
  1657. sizeof(struct sde_core_perf_params));
  1658. }
  1659. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1660. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1661. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1662. end:
  1663. mutex_unlock(&sde_enc->rc_lock);
  1664. return 0;
  1665. }
  1666. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1667. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1668. struct msm_drm_private *priv, bool is_vid_mode)
  1669. {
  1670. bool autorefresh_enabled = false;
  1671. struct msm_drm_thread *disp_thread;
  1672. int ret = 0;
  1673. if (!sde_enc->crtc ||
  1674. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1675. SDE_DEBUG_ENC(sde_enc,
  1676. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1677. sde_enc->crtc == NULL,
  1678. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1679. sw_event);
  1680. return -EINVAL;
  1681. }
  1682. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1683. mutex_lock(&sde_enc->rc_lock);
  1684. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1685. if (sde_enc->cur_master &&
  1686. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1687. autorefresh_enabled =
  1688. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1689. sde_enc->cur_master);
  1690. if (autorefresh_enabled) {
  1691. SDE_DEBUG_ENC(sde_enc,
  1692. "not handling early wakeup since auto refresh is enabled\n");
  1693. goto end;
  1694. }
  1695. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1696. kthread_mod_delayed_work(&disp_thread->worker,
  1697. &sde_enc->delayed_off_work,
  1698. msecs_to_jiffies(
  1699. IDLE_POWERCOLLAPSE_DURATION));
  1700. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1701. /* enable all the clks and resources */
  1702. ret = _sde_encoder_resource_control_helper(drm_enc,
  1703. true);
  1704. if (ret) {
  1705. SDE_ERROR_ENC(sde_enc,
  1706. "sw_event:%d, rc in state %d\n",
  1707. sw_event, sde_enc->rc_state);
  1708. SDE_EVT32(DRMID(drm_enc), sw_event,
  1709. sde_enc->rc_state,
  1710. SDE_EVTLOG_ERROR);
  1711. goto end;
  1712. }
  1713. _sde_encoder_update_rsc_client(drm_enc, true);
  1714. /*
  1715. * In some cases, commit comes with slight delay
  1716. * (> 80 ms)after early wake up, prevent clock switch
  1717. * off to avoid jank in next update. So, increase the
  1718. * command mode idle timeout sufficiently to prevent
  1719. * such case.
  1720. */
  1721. kthread_mod_delayed_work(&disp_thread->worker,
  1722. &sde_enc->delayed_off_work,
  1723. msecs_to_jiffies(
  1724. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1725. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1726. }
  1727. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1728. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1729. end:
  1730. mutex_unlock(&sde_enc->rc_lock);
  1731. return ret;
  1732. }
  1733. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1734. u32 sw_event)
  1735. {
  1736. struct sde_encoder_virt *sde_enc;
  1737. struct msm_drm_private *priv;
  1738. int ret = 0;
  1739. bool is_vid_mode = false;
  1740. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1741. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1742. sw_event);
  1743. return -EINVAL;
  1744. }
  1745. sde_enc = to_sde_encoder_virt(drm_enc);
  1746. priv = drm_enc->dev->dev_private;
  1747. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1748. is_vid_mode = true;
  1749. /*
  1750. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1751. * events and return early for other events (ie wb display).
  1752. */
  1753. if (!sde_enc->idle_pc_enabled &&
  1754. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1755. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1756. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1757. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1758. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1759. return 0;
  1760. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1761. sw_event, sde_enc->idle_pc_enabled);
  1762. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1763. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1764. switch (sw_event) {
  1765. case SDE_ENC_RC_EVENT_KICKOFF:
  1766. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1767. is_vid_mode);
  1768. break;
  1769. case SDE_ENC_RC_EVENT_PRE_STOP:
  1770. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1771. is_vid_mode);
  1772. break;
  1773. case SDE_ENC_RC_EVENT_STOP:
  1774. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1775. break;
  1776. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1777. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1778. break;
  1779. case SDE_ENC_RC_EVENT_POST_MODESET:
  1780. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1781. break;
  1782. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1783. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1784. is_vid_mode);
  1785. break;
  1786. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1787. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1788. priv, is_vid_mode);
  1789. break;
  1790. default:
  1791. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1792. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1793. break;
  1794. }
  1795. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1796. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1797. return ret;
  1798. }
  1799. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1800. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1801. {
  1802. int i = 0;
  1803. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1804. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1805. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1806. if (poms_to_vid)
  1807. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1808. else if (poms_to_cmd)
  1809. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1810. _sde_encoder_update_rsc_client(drm_enc, true);
  1811. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1812. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1813. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1814. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1815. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1816. SDE_EVTLOG_FUNC_CASE1);
  1817. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1818. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1819. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1820. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1821. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1822. SDE_EVTLOG_FUNC_CASE2);
  1823. }
  1824. }
  1825. struct drm_connector *sde_encoder_get_connector(
  1826. struct drm_device *dev, struct drm_encoder *drm_enc)
  1827. {
  1828. struct drm_connector_list_iter conn_iter;
  1829. struct drm_connector *conn = NULL, *conn_search;
  1830. drm_connector_list_iter_begin(dev, &conn_iter);
  1831. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1832. if (conn_search->encoder == drm_enc) {
  1833. conn = conn_search;
  1834. break;
  1835. }
  1836. }
  1837. drm_connector_list_iter_end(&conn_iter);
  1838. return conn;
  1839. }
  1840. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1841. {
  1842. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1843. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1844. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1845. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1846. struct sde_rm_hw_request request_hw;
  1847. int i, j;
  1848. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1849. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1850. sde_enc->hw_pp[i] = NULL;
  1851. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1852. break;
  1853. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1854. }
  1855. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1856. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1857. if (phys) {
  1858. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1859. SDE_HW_BLK_QDSS);
  1860. for (j = 0; j < QDSS_MAX; j++) {
  1861. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1862. phys->hw_qdss =
  1863. (struct sde_hw_qdss *)qdss_iter.hw;
  1864. break;
  1865. }
  1866. }
  1867. }
  1868. }
  1869. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1870. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1871. sde_enc->hw_dsc[i] = NULL;
  1872. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1873. break;
  1874. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1875. }
  1876. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1877. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1878. sde_enc->hw_vdc[i] = NULL;
  1879. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1880. break;
  1881. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1882. }
  1883. /* Get PP for DSC configuration */
  1884. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1885. struct sde_hw_pingpong *pp = NULL;
  1886. unsigned long features = 0;
  1887. if (!sde_enc->hw_dsc[i])
  1888. continue;
  1889. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1890. request_hw.type = SDE_HW_BLK_PINGPONG;
  1891. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1892. break;
  1893. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1894. features = pp->ops.get_hw_caps(pp);
  1895. if (test_bit(SDE_PINGPONG_DSC, &features))
  1896. sde_enc->hw_dsc_pp[i] = pp;
  1897. else
  1898. sde_enc->hw_dsc_pp[i] = NULL;
  1899. }
  1900. }
  1901. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1902. struct msm_display_mode *msm_mode, bool pre_modeset)
  1903. {
  1904. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1905. enum sde_intf_mode intf_mode;
  1906. int ret;
  1907. bool is_cmd_mode = false;
  1908. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1909. is_cmd_mode = true;
  1910. if (pre_modeset) {
  1911. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1912. if (msm_is_mode_seamless_dms(msm_mode) ||
  1913. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1914. is_cmd_mode)) {
  1915. /* restore resource state before releasing them */
  1916. ret = sde_encoder_resource_control(drm_enc,
  1917. SDE_ENC_RC_EVENT_PRE_MODESET);
  1918. if (ret) {
  1919. SDE_ERROR_ENC(sde_enc,
  1920. "sde resource control failed: %d\n",
  1921. ret);
  1922. return ret;
  1923. }
  1924. /*
  1925. * Disable dce before switching the mode and after pre-
  1926. * modeset to guarantee previous kickoff has finished.
  1927. */
  1928. sde_encoder_dce_disable(sde_enc);
  1929. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  1930. _sde_encoder_modeset_helper_locked(drm_enc,
  1931. SDE_ENC_RC_EVENT_PRE_MODESET);
  1932. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1933. msm_mode);
  1934. }
  1935. } else {
  1936. if (msm_is_mode_seamless_dms(msm_mode) ||
  1937. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1938. is_cmd_mode))
  1939. sde_encoder_resource_control(&sde_enc->base,
  1940. SDE_ENC_RC_EVENT_POST_MODESET);
  1941. else if (msm_is_mode_seamless_poms(msm_mode))
  1942. _sde_encoder_modeset_helper_locked(drm_enc,
  1943. SDE_ENC_RC_EVENT_POST_MODESET);
  1944. }
  1945. return 0;
  1946. }
  1947. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1948. struct drm_display_mode *mode,
  1949. struct drm_display_mode *adj_mode)
  1950. {
  1951. struct sde_encoder_virt *sde_enc;
  1952. struct sde_kms *sde_kms;
  1953. struct drm_connector *conn;
  1954. struct sde_connector_state *c_state;
  1955. struct msm_display_mode *msm_mode;
  1956. int i = 0, ret;
  1957. int num_lm, num_intf, num_pp_per_intf;
  1958. if (!drm_enc) {
  1959. SDE_ERROR("invalid encoder\n");
  1960. return;
  1961. }
  1962. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1963. SDE_ERROR("power resource is not enabled\n");
  1964. return;
  1965. }
  1966. sde_kms = sde_encoder_get_kms(drm_enc);
  1967. if (!sde_kms)
  1968. return;
  1969. sde_enc = to_sde_encoder_virt(drm_enc);
  1970. SDE_DEBUG_ENC(sde_enc, "\n");
  1971. SDE_EVT32(DRMID(drm_enc));
  1972. /*
  1973. * cache the crtc in sde_enc on enable for duration of use case
  1974. * for correctly servicing asynchronous irq events and timers
  1975. */
  1976. if (!drm_enc->crtc) {
  1977. SDE_ERROR("invalid crtc\n");
  1978. return;
  1979. }
  1980. sde_enc->crtc = drm_enc->crtc;
  1981. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1982. /* get and store the mode_info */
  1983. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1984. if (!conn) {
  1985. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1986. return;
  1987. } else if (!conn->state) {
  1988. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1989. return;
  1990. }
  1991. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1992. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1993. c_state = to_sde_connector_state(conn->state);
  1994. if (!c_state) {
  1995. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  1996. return;
  1997. }
  1998. /* release resources before seamless mode change */
  1999. msm_mode = &c_state->msm_mode;
  2000. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2001. if (ret)
  2002. return;
  2003. /* reserve dynamic resources now, indicating non test-only */
  2004. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2005. conn->state, false);
  2006. if (ret) {
  2007. SDE_ERROR_ENC(sde_enc,
  2008. "failed to reserve hw resources, %d\n", ret);
  2009. return;
  2010. }
  2011. /* assign the reserved HW blocks to this encoder */
  2012. _sde_encoder_virt_populate_hw_res(drm_enc);
  2013. /* determine left HW PP block to map to INTF */
  2014. num_lm = sde_enc->mode_info.topology.num_lm;
  2015. num_intf = sde_enc->mode_info.topology.num_intf;
  2016. num_pp_per_intf = num_lm / num_intf;
  2017. if (!num_pp_per_intf)
  2018. num_pp_per_intf = 1;
  2019. /* perform mode_set on phys_encs */
  2020. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2021. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2022. if (phys) {
  2023. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  2024. sde_enc->topology.num_intf) {
  2025. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  2026. i * num_pp_per_intf);
  2027. return;
  2028. }
  2029. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2030. phys->connector = conn->state->connector;
  2031. if (phys->ops.mode_set)
  2032. phys->ops.mode_set(phys, mode, adj_mode);
  2033. }
  2034. }
  2035. /* update resources after seamless mode change */
  2036. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2037. }
  2038. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2039. {
  2040. struct sde_encoder_virt *sde_enc;
  2041. struct sde_encoder_phys *phys;
  2042. int i;
  2043. if (!drm_enc) {
  2044. SDE_ERROR("invalid parameters\n");
  2045. return;
  2046. }
  2047. sde_enc = to_sde_encoder_virt(drm_enc);
  2048. if (!sde_enc) {
  2049. SDE_ERROR("invalid sde encoder\n");
  2050. return;
  2051. }
  2052. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2053. phys = sde_enc->phys_encs[i];
  2054. if (phys && phys->ops.control_te)
  2055. phys->ops.control_te(phys, enable);
  2056. }
  2057. }
  2058. static int _sde_encoder_input_connect(struct input_handler *handler,
  2059. struct input_dev *dev, const struct input_device_id *id)
  2060. {
  2061. struct input_handle *handle;
  2062. int rc = 0;
  2063. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2064. if (!handle)
  2065. return -ENOMEM;
  2066. handle->dev = dev;
  2067. handle->handler = handler;
  2068. handle->name = handler->name;
  2069. rc = input_register_handle(handle);
  2070. if (rc) {
  2071. pr_err("failed to register input handle\n");
  2072. goto error;
  2073. }
  2074. rc = input_open_device(handle);
  2075. if (rc) {
  2076. pr_err("failed to open input device\n");
  2077. goto error_unregister;
  2078. }
  2079. return 0;
  2080. error_unregister:
  2081. input_unregister_handle(handle);
  2082. error:
  2083. kfree(handle);
  2084. return rc;
  2085. }
  2086. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2087. {
  2088. input_close_device(handle);
  2089. input_unregister_handle(handle);
  2090. kfree(handle);
  2091. }
  2092. /**
  2093. * Structure for specifying event parameters on which to receive callbacks.
  2094. * This structure will trigger a callback in case of a touch event (specified by
  2095. * EV_ABS) where there is a change in X and Y coordinates,
  2096. */
  2097. static const struct input_device_id sde_input_ids[] = {
  2098. {
  2099. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2100. .evbit = { BIT_MASK(EV_ABS) },
  2101. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2102. BIT_MASK(ABS_MT_POSITION_X) |
  2103. BIT_MASK(ABS_MT_POSITION_Y) },
  2104. },
  2105. { },
  2106. };
  2107. static void _sde_encoder_input_handler_register(
  2108. struct drm_encoder *drm_enc)
  2109. {
  2110. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2111. int rc;
  2112. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2113. !sde_enc->input_event_enabled)
  2114. return;
  2115. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2116. sde_enc->input_handler->private = sde_enc;
  2117. /* register input handler if not already registered */
  2118. rc = input_register_handler(sde_enc->input_handler);
  2119. if (rc) {
  2120. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2121. rc);
  2122. kfree(sde_enc->input_handler);
  2123. }
  2124. }
  2125. }
  2126. static void _sde_encoder_input_handler_unregister(
  2127. struct drm_encoder *drm_enc)
  2128. {
  2129. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2130. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2131. !sde_enc->input_event_enabled)
  2132. return;
  2133. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2134. input_unregister_handler(sde_enc->input_handler);
  2135. sde_enc->input_handler->private = NULL;
  2136. }
  2137. }
  2138. static int _sde_encoder_input_handler(
  2139. struct sde_encoder_virt *sde_enc)
  2140. {
  2141. struct input_handler *input_handler = NULL;
  2142. int rc = 0;
  2143. if (sde_enc->input_handler) {
  2144. SDE_ERROR_ENC(sde_enc,
  2145. "input_handle is active. unexpected\n");
  2146. return -EINVAL;
  2147. }
  2148. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2149. if (!input_handler)
  2150. return -ENOMEM;
  2151. input_handler->event = sde_encoder_input_event_handler;
  2152. input_handler->connect = _sde_encoder_input_connect;
  2153. input_handler->disconnect = _sde_encoder_input_disconnect;
  2154. input_handler->name = "sde";
  2155. input_handler->id_table = sde_input_ids;
  2156. sde_enc->input_handler = input_handler;
  2157. return rc;
  2158. }
  2159. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2160. {
  2161. struct sde_encoder_virt *sde_enc = NULL;
  2162. struct sde_kms *sde_kms;
  2163. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2164. SDE_ERROR("invalid parameters\n");
  2165. return;
  2166. }
  2167. sde_kms = sde_encoder_get_kms(drm_enc);
  2168. if (!sde_kms)
  2169. return;
  2170. sde_enc = to_sde_encoder_virt(drm_enc);
  2171. if (!sde_enc || !sde_enc->cur_master) {
  2172. SDE_DEBUG("invalid sde encoder/master\n");
  2173. return;
  2174. }
  2175. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2176. sde_enc->cur_master->hw_mdptop &&
  2177. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2178. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2179. sde_enc->cur_master->hw_mdptop);
  2180. if (sde_enc->cur_master->hw_mdptop &&
  2181. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2182. !sde_in_trusted_vm(sde_kms))
  2183. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2184. sde_enc->cur_master->hw_mdptop,
  2185. sde_kms->catalog);
  2186. if (sde_enc->cur_master->hw_ctl &&
  2187. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2188. !sde_enc->cur_master->cont_splash_enabled)
  2189. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2190. sde_enc->cur_master->hw_ctl,
  2191. &sde_enc->cur_master->intf_cfg_v1);
  2192. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2193. sde_encoder_control_te(drm_enc, true);
  2194. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2195. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2196. }
  2197. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2198. {
  2199. struct sde_kms *sde_kms;
  2200. void *dither_cfg = NULL;
  2201. int ret = 0, i = 0;
  2202. size_t len = 0;
  2203. enum sde_rm_topology_name topology;
  2204. struct drm_encoder *drm_enc;
  2205. struct msm_display_dsc_info *dsc = NULL;
  2206. struct sde_encoder_virt *sde_enc;
  2207. struct sde_hw_pingpong *hw_pp;
  2208. u32 bpp, bpc;
  2209. int num_lm;
  2210. if (!phys || !phys->connector || !phys->hw_pp ||
  2211. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2212. return;
  2213. sde_kms = sde_encoder_get_kms(phys->parent);
  2214. if (!sde_kms)
  2215. return;
  2216. topology = sde_connector_get_topology_name(phys->connector);
  2217. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2218. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2219. (phys->split_role == ENC_ROLE_SLAVE)))
  2220. return;
  2221. drm_enc = phys->parent;
  2222. sde_enc = to_sde_encoder_virt(drm_enc);
  2223. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2224. bpc = dsc->config.bits_per_component;
  2225. bpp = dsc->config.bits_per_pixel;
  2226. /* disable dither for 10 bpp or 10bpc dsc config */
  2227. if (bpp == 10 || bpc == 10) {
  2228. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2229. return;
  2230. }
  2231. ret = sde_connector_get_dither_cfg(phys->connector,
  2232. phys->connector->state, &dither_cfg,
  2233. &len, sde_enc->idle_pc_restore);
  2234. /* skip reg writes when return values are invalid or no data */
  2235. if (ret && ret == -ENODATA)
  2236. return;
  2237. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2238. for (i = 0; i < num_lm; i++) {
  2239. hw_pp = sde_enc->hw_pp[i];
  2240. phys->hw_pp->ops.setup_dither(hw_pp,
  2241. dither_cfg, len);
  2242. }
  2243. }
  2244. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2245. {
  2246. struct sde_encoder_virt *sde_enc = NULL;
  2247. int i;
  2248. if (!drm_enc) {
  2249. SDE_ERROR("invalid encoder\n");
  2250. return;
  2251. }
  2252. sde_enc = to_sde_encoder_virt(drm_enc);
  2253. if (!sde_enc->cur_master) {
  2254. SDE_DEBUG("virt encoder has no master\n");
  2255. return;
  2256. }
  2257. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2258. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2259. sde_enc->idle_pc_restore = true;
  2260. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2261. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2262. if (!phys)
  2263. continue;
  2264. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2265. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2266. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2267. phys->ops.restore(phys);
  2268. _sde_encoder_setup_dither(phys);
  2269. }
  2270. if (sde_enc->cur_master->ops.restore)
  2271. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2272. _sde_encoder_virt_enable_helper(drm_enc);
  2273. }
  2274. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2275. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2276. {
  2277. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2278. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2279. int i;
  2280. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2281. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2282. if (!phys)
  2283. continue;
  2284. phys->comp_type = comp_info->comp_type;
  2285. phys->comp_ratio = comp_info->comp_ratio;
  2286. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2287. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2288. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2289. phys->dsc_extra_pclk_cycle_cnt =
  2290. comp_info->dsc_info.pclk_per_line;
  2291. phys->dsc_extra_disp_width =
  2292. comp_info->dsc_info.extra_width;
  2293. phys->dce_bytes_per_line =
  2294. comp_info->dsc_info.bytes_per_pkt *
  2295. comp_info->dsc_info.pkt_per_line;
  2296. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2297. phys->dce_bytes_per_line =
  2298. comp_info->vdc_info.bytes_per_pkt *
  2299. comp_info->vdc_info.pkt_per_line;
  2300. }
  2301. if (phys != sde_enc->cur_master) {
  2302. /**
  2303. * on DMS request, the encoder will be enabled
  2304. * already. Invoke restore to reconfigure the
  2305. * new mode.
  2306. */
  2307. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2308. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2309. phys->ops.restore)
  2310. phys->ops.restore(phys);
  2311. else if (phys->ops.enable)
  2312. phys->ops.enable(phys);
  2313. }
  2314. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2315. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2316. phys->ops.setup_misr(phys, true,
  2317. sde_enc->misr_frame_count);
  2318. }
  2319. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2320. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2321. sde_enc->cur_master->ops.restore)
  2322. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2323. else if (sde_enc->cur_master->ops.enable)
  2324. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2325. }
  2326. static void sde_encoder_off_work(struct kthread_work *work)
  2327. {
  2328. struct sde_encoder_virt *sde_enc = container_of(work,
  2329. struct sde_encoder_virt, delayed_off_work.work);
  2330. struct drm_encoder *drm_enc;
  2331. if (!sde_enc) {
  2332. SDE_ERROR("invalid sde encoder\n");
  2333. return;
  2334. }
  2335. drm_enc = &sde_enc->base;
  2336. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2337. sde_encoder_idle_request(drm_enc);
  2338. SDE_ATRACE_END("sde_encoder_off_work");
  2339. }
  2340. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2341. {
  2342. struct sde_encoder_virt *sde_enc = NULL;
  2343. int i, ret = 0;
  2344. struct sde_connector_state *c_state;
  2345. struct drm_display_mode *cur_mode = NULL;
  2346. struct msm_display_mode *msm_mode;
  2347. if (!drm_enc || !drm_enc->crtc) {
  2348. SDE_ERROR("invalid encoder\n");
  2349. return;
  2350. }
  2351. sde_enc = to_sde_encoder_virt(drm_enc);
  2352. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2353. SDE_ERROR("power resource is not enabled\n");
  2354. return;
  2355. }
  2356. if (!sde_enc->crtc)
  2357. sde_enc->crtc = drm_enc->crtc;
  2358. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2359. SDE_DEBUG_ENC(sde_enc, "\n");
  2360. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2361. sde_enc->cur_master = NULL;
  2362. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2363. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2364. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2365. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2366. sde_enc->cur_master = phys;
  2367. break;
  2368. }
  2369. }
  2370. if (!sde_enc->cur_master) {
  2371. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2372. return;
  2373. }
  2374. _sde_encoder_input_handler_register(drm_enc);
  2375. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2376. if (!c_state) {
  2377. SDE_ERROR("invalid connector state\n");
  2378. return;
  2379. }
  2380. msm_mode = &c_state->msm_mode;
  2381. if ((drm_enc->crtc->state->connectors_changed &&
  2382. sde_encoder_in_clone_mode(drm_enc)) ||
  2383. !(msm_is_mode_seamless_vrr(msm_mode)
  2384. || msm_is_mode_seamless_dms(msm_mode)
  2385. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2386. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2387. sde_encoder_off_work);
  2388. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2389. if (ret) {
  2390. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2391. ret);
  2392. return;
  2393. }
  2394. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2395. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2396. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2397. _sde_encoder_virt_enable_helper(drm_enc);
  2398. }
  2399. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2400. {
  2401. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2402. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2403. int i = 0;
  2404. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2405. if (sde_enc->phys_encs[i]) {
  2406. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2407. sde_enc->phys_encs[i]->connector = NULL;
  2408. }
  2409. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2410. }
  2411. sde_enc->cur_master = NULL;
  2412. /*
  2413. * clear the cached crtc in sde_enc on use case finish, after all the
  2414. * outstanding events and timers have been completed
  2415. */
  2416. sde_enc->crtc = NULL;
  2417. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2418. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2419. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2420. }
  2421. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2422. {
  2423. struct sde_encoder_virt *sde_enc = NULL;
  2424. struct sde_kms *sde_kms;
  2425. enum sde_intf_mode intf_mode;
  2426. int i = 0;
  2427. if (!drm_enc) {
  2428. SDE_ERROR("invalid encoder\n");
  2429. return;
  2430. } else if (!drm_enc->dev) {
  2431. SDE_ERROR("invalid dev\n");
  2432. return;
  2433. } else if (!drm_enc->dev->dev_private) {
  2434. SDE_ERROR("invalid dev_private\n");
  2435. return;
  2436. }
  2437. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2438. SDE_ERROR("power resource is not enabled\n");
  2439. return;
  2440. }
  2441. sde_enc = to_sde_encoder_virt(drm_enc);
  2442. SDE_DEBUG_ENC(sde_enc, "\n");
  2443. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2444. if (!sde_kms)
  2445. return;
  2446. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2447. SDE_EVT32(DRMID(drm_enc));
  2448. /* wait for idle */
  2449. if (!sde_encoder_in_clone_mode(drm_enc))
  2450. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2451. _sde_encoder_input_handler_unregister(drm_enc);
  2452. /*
  2453. * For primary command mode and video mode encoders, execute the
  2454. * resource control pre-stop operations before the physical encoders
  2455. * are disabled, to allow the rsc to transition its states properly.
  2456. *
  2457. * For other encoder types, rsc should not be enabled until after
  2458. * they have been fully disabled, so delay the pre-stop operations
  2459. * until after the physical disable calls have returned.
  2460. */
  2461. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2462. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2463. sde_encoder_resource_control(drm_enc,
  2464. SDE_ENC_RC_EVENT_PRE_STOP);
  2465. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2466. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2467. if (phys && phys->ops.disable)
  2468. phys->ops.disable(phys);
  2469. }
  2470. } else {
  2471. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2472. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2473. if (phys && phys->ops.disable)
  2474. phys->ops.disable(phys);
  2475. }
  2476. sde_encoder_resource_control(drm_enc,
  2477. SDE_ENC_RC_EVENT_PRE_STOP);
  2478. }
  2479. /*
  2480. * disable dce after the transfer is complete (for command mode)
  2481. * and after physical encoder is disabled, to make sure timing
  2482. * engine is already disabled (for video mode).
  2483. */
  2484. if (!sde_in_trusted_vm(sde_kms))
  2485. sde_encoder_dce_disable(sde_enc);
  2486. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2487. if (!sde_encoder_in_clone_mode(drm_enc))
  2488. sde_encoder_virt_reset(drm_enc);
  2489. }
  2490. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2491. struct sde_encoder_phys_wb *wb_enc)
  2492. {
  2493. struct sde_encoder_virt *sde_enc;
  2494. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2495. struct sde_ctl_flush_cfg cfg;
  2496. ctl->ops.reset(ctl);
  2497. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2498. if (wb_enc) {
  2499. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2500. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2501. false, phys_enc->hw_pp->idx);
  2502. if (ctl->ops.update_bitmask)
  2503. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2504. wb_enc->hw_wb->idx, true);
  2505. }
  2506. } else {
  2507. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2508. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2509. phys_enc->hw_intf, false,
  2510. phys_enc->hw_pp->idx);
  2511. if (ctl->ops.update_bitmask)
  2512. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2513. phys_enc->hw_intf->idx, true);
  2514. }
  2515. }
  2516. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2517. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2518. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2519. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2520. phys_enc->hw_pp->merge_3d->idx, true);
  2521. }
  2522. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2523. phys_enc->hw_pp) {
  2524. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2525. false, phys_enc->hw_pp->idx);
  2526. if (ctl->ops.update_bitmask)
  2527. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2528. phys_enc->hw_cdm->idx, true);
  2529. }
  2530. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2531. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2532. ctl->ops.reset_post_disable)
  2533. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2534. phys_enc->hw_pp->merge_3d ?
  2535. phys_enc->hw_pp->merge_3d->idx : 0);
  2536. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2537. ctl->ops.get_pending_flush(ctl, &cfg);
  2538. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2539. ctl->ops.trigger_flush(ctl);
  2540. ctl->ops.trigger_start(ctl);
  2541. ctl->ops.clear_pending_flush(ctl);
  2542. }
  2543. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2544. enum sde_intf_type type, u32 controller_id)
  2545. {
  2546. int i = 0;
  2547. for (i = 0; i < catalog->intf_count; i++) {
  2548. if (catalog->intf[i].type == type
  2549. && catalog->intf[i].controller_id == controller_id) {
  2550. return catalog->intf[i].id;
  2551. }
  2552. }
  2553. return INTF_MAX;
  2554. }
  2555. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2556. enum sde_intf_type type, u32 controller_id)
  2557. {
  2558. if (controller_id < catalog->wb_count)
  2559. return catalog->wb[controller_id].id;
  2560. return WB_MAX;
  2561. }
  2562. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2563. struct drm_crtc *crtc)
  2564. {
  2565. struct sde_hw_uidle *uidle;
  2566. struct sde_uidle_cntr cntr;
  2567. struct sde_uidle_status status;
  2568. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2569. pr_err("invalid params %d %d\n",
  2570. !sde_kms, !crtc);
  2571. return;
  2572. }
  2573. /* check if perf counters are enabled and setup */
  2574. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2575. return;
  2576. uidle = sde_kms->hw_uidle;
  2577. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2578. && uidle->ops.uidle_get_status) {
  2579. uidle->ops.uidle_get_status(uidle, &status);
  2580. trace_sde_perf_uidle_status(
  2581. crtc->base.id,
  2582. status.uidle_danger_status_0,
  2583. status.uidle_danger_status_1,
  2584. status.uidle_safe_status_0,
  2585. status.uidle_safe_status_1,
  2586. status.uidle_idle_status_0,
  2587. status.uidle_idle_status_1,
  2588. status.uidle_fal_status_0,
  2589. status.uidle_fal_status_1,
  2590. status.uidle_status,
  2591. status.uidle_en_fal10);
  2592. }
  2593. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2594. && uidle->ops.uidle_get_cntr) {
  2595. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2596. trace_sde_perf_uidle_cntr(
  2597. crtc->base.id,
  2598. cntr.fal1_gate_cntr,
  2599. cntr.fal10_gate_cntr,
  2600. cntr.fal_wait_gate_cntr,
  2601. cntr.fal1_num_transitions_cntr,
  2602. cntr.fal10_num_transitions_cntr,
  2603. cntr.min_gate_cntr,
  2604. cntr.max_gate_cntr);
  2605. }
  2606. }
  2607. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2608. struct sde_encoder_phys *phy_enc)
  2609. {
  2610. struct sde_encoder_virt *sde_enc = NULL;
  2611. unsigned long lock_flags;
  2612. ktime_t ts = 0;
  2613. if (!drm_enc || !phy_enc)
  2614. return;
  2615. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2616. sde_enc = to_sde_encoder_virt(drm_enc);
  2617. /*
  2618. * calculate accurate vsync timestamp when available
  2619. * set current time otherwise
  2620. */
  2621. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2622. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2623. if (!ts)
  2624. ts = ktime_get();
  2625. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2626. phy_enc->last_vsync_timestamp = ts;
  2627. atomic_inc(&phy_enc->vsync_cnt);
  2628. if (sde_enc->crtc_vblank_cb)
  2629. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2630. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2631. if (phy_enc->sde_kms &&
  2632. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2633. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2634. SDE_ATRACE_END("encoder_vblank_callback");
  2635. }
  2636. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2637. struct sde_encoder_phys *phy_enc)
  2638. {
  2639. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2640. if (!phy_enc)
  2641. return;
  2642. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2643. atomic_inc(&phy_enc->underrun_cnt);
  2644. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2645. if (sde_enc->cur_master &&
  2646. sde_enc->cur_master->ops.get_underrun_line_count)
  2647. sde_enc->cur_master->ops.get_underrun_line_count(
  2648. sde_enc->cur_master);
  2649. trace_sde_encoder_underrun(DRMID(drm_enc),
  2650. atomic_read(&phy_enc->underrun_cnt));
  2651. SDE_DBG_CTRL("stop_ftrace");
  2652. SDE_DBG_CTRL("panic_underrun");
  2653. SDE_ATRACE_END("encoder_underrun_callback");
  2654. }
  2655. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2656. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2657. {
  2658. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2659. unsigned long lock_flags;
  2660. bool enable;
  2661. int i;
  2662. enable = vbl_cb ? true : false;
  2663. if (!drm_enc) {
  2664. SDE_ERROR("invalid encoder\n");
  2665. return;
  2666. }
  2667. SDE_DEBUG_ENC(sde_enc, "\n");
  2668. SDE_EVT32(DRMID(drm_enc), enable);
  2669. if (sde_encoder_in_clone_mode(drm_enc)) {
  2670. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2671. return;
  2672. }
  2673. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2674. sde_enc->crtc_vblank_cb = vbl_cb;
  2675. sde_enc->crtc_vblank_cb_data = vbl_data;
  2676. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2678. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2679. if (phys && phys->ops.control_vblank_irq)
  2680. phys->ops.control_vblank_irq(phys, enable);
  2681. }
  2682. sde_enc->vblank_enabled = enable;
  2683. }
  2684. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2685. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2686. struct drm_crtc *crtc)
  2687. {
  2688. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2689. unsigned long lock_flags;
  2690. bool enable;
  2691. enable = frame_event_cb ? true : false;
  2692. if (!drm_enc) {
  2693. SDE_ERROR("invalid encoder\n");
  2694. return;
  2695. }
  2696. SDE_DEBUG_ENC(sde_enc, "\n");
  2697. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2698. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2699. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2700. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2701. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2702. }
  2703. static void sde_encoder_frame_done_callback(
  2704. struct drm_encoder *drm_enc,
  2705. struct sde_encoder_phys *ready_phys, u32 event)
  2706. {
  2707. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2708. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2709. unsigned int i;
  2710. bool trigger = true;
  2711. bool is_cmd_mode = false;
  2712. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2713. ktime_t ts = 0;
  2714. if (!sde_kms || !sde_enc->cur_master) {
  2715. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2716. sde_kms, sde_enc->cur_master);
  2717. return;
  2718. }
  2719. sde_enc->crtc_frame_event_cb_data.connector =
  2720. sde_enc->cur_master->connector;
  2721. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2722. is_cmd_mode = true;
  2723. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2724. if (sde_kms->catalog->has_precise_vsync_ts
  2725. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2726. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2727. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2728. /*
  2729. * get current ktime for other events and when precise timestamp is not
  2730. * available for retire-fence
  2731. */
  2732. if (!ts)
  2733. ts = ktime_get();
  2734. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2735. | SDE_ENCODER_FRAME_EVENT_ERROR
  2736. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2737. if (ready_phys->connector)
  2738. topology = sde_connector_get_topology_name(
  2739. ready_phys->connector);
  2740. /* One of the physical encoders has become idle */
  2741. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2742. if (sde_enc->phys_encs[i] == ready_phys) {
  2743. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2744. atomic_read(&sde_enc->frame_done_cnt[i]));
  2745. if (!atomic_add_unless(
  2746. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2747. SDE_EVT32(DRMID(drm_enc), event,
  2748. ready_phys->intf_idx,
  2749. SDE_EVTLOG_ERROR);
  2750. SDE_ERROR_ENC(sde_enc,
  2751. "intf idx:%d, event:%d\n",
  2752. ready_phys->intf_idx, event);
  2753. return;
  2754. }
  2755. }
  2756. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2757. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2758. trigger = false;
  2759. }
  2760. if (trigger) {
  2761. if (sde_enc->crtc_frame_event_cb)
  2762. sde_enc->crtc_frame_event_cb(
  2763. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2764. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2765. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2766. -1, 0);
  2767. }
  2768. } else if (sde_enc->crtc_frame_event_cb) {
  2769. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2770. }
  2771. }
  2772. static void sde_encoder_get_qsync_fps_callback(
  2773. struct drm_encoder *drm_enc,
  2774. u32 *qsync_fps, u32 vrr_fps)
  2775. {
  2776. struct msm_display_info *disp_info;
  2777. struct sde_encoder_virt *sde_enc;
  2778. int rc = 0;
  2779. struct sde_connector *sde_conn;
  2780. if (!qsync_fps)
  2781. return;
  2782. *qsync_fps = 0;
  2783. if (!drm_enc) {
  2784. SDE_ERROR("invalid drm encoder\n");
  2785. return;
  2786. }
  2787. sde_enc = to_sde_encoder_virt(drm_enc);
  2788. disp_info = &sde_enc->disp_info;
  2789. *qsync_fps = disp_info->qsync_min_fps;
  2790. /**
  2791. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2792. * the qsync min fps corresponding to the fps in dfps list
  2793. */
  2794. if (disp_info->has_qsync_min_fps_list) {
  2795. if (!sde_enc->cur_master ||
  2796. !(sde_enc->disp_info.capabilities &
  2797. MSM_DISPLAY_CAP_VID_MODE)) {
  2798. SDE_ERROR("invalid qsync settings %d\n",
  2799. !sde_enc->cur_master);
  2800. return;
  2801. }
  2802. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2803. if (sde_conn->ops.get_qsync_min_fps)
  2804. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2805. vrr_fps);
  2806. if (rc <= 0) {
  2807. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2808. return;
  2809. }
  2810. *qsync_fps = rc;
  2811. }
  2812. }
  2813. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2814. {
  2815. struct sde_encoder_virt *sde_enc;
  2816. if (!drm_enc) {
  2817. SDE_ERROR("invalid drm encoder\n");
  2818. return -EINVAL;
  2819. }
  2820. sde_enc = to_sde_encoder_virt(drm_enc);
  2821. sde_encoder_resource_control(&sde_enc->base,
  2822. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2823. return 0;
  2824. }
  2825. /**
  2826. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2827. * drm_enc: Pointer to drm encoder structure
  2828. * phys: Pointer to physical encoder structure
  2829. * extra_flush: Additional bit mask to include in flush trigger
  2830. * config_changed: if true new config is applied, avoid increment of retire
  2831. * count if false
  2832. */
  2833. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2834. struct sde_encoder_phys *phys,
  2835. struct sde_ctl_flush_cfg *extra_flush,
  2836. bool config_changed)
  2837. {
  2838. struct sde_hw_ctl *ctl;
  2839. unsigned long lock_flags;
  2840. struct sde_encoder_virt *sde_enc;
  2841. int pend_ret_fence_cnt;
  2842. struct sde_connector *c_conn;
  2843. if (!drm_enc || !phys) {
  2844. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2845. !drm_enc, !phys);
  2846. return;
  2847. }
  2848. sde_enc = to_sde_encoder_virt(drm_enc);
  2849. c_conn = to_sde_connector(phys->connector);
  2850. if (!phys->hw_pp) {
  2851. SDE_ERROR("invalid pingpong hw\n");
  2852. return;
  2853. }
  2854. ctl = phys->hw_ctl;
  2855. if (!ctl || !phys->ops.trigger_flush) {
  2856. SDE_ERROR("missing ctl/trigger cb\n");
  2857. return;
  2858. }
  2859. if (phys->split_role == ENC_ROLE_SKIP) {
  2860. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2861. "skip flush pp%d ctl%d\n",
  2862. phys->hw_pp->idx - PINGPONG_0,
  2863. ctl->idx - CTL_0);
  2864. return;
  2865. }
  2866. /* update pending counts and trigger kickoff ctl flush atomically */
  2867. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2868. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2869. atomic_inc(&phys->pending_retire_fence_cnt);
  2870. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2871. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2872. ctl->ops.update_bitmask) {
  2873. /* perform peripheral flush on every frame update for dp dsc */
  2874. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2875. phys->comp_ratio && c_conn->ops.update_pps) {
  2876. c_conn->ops.update_pps(phys->connector, NULL,
  2877. c_conn->display);
  2878. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2879. phys->hw_intf->idx, 1);
  2880. }
  2881. if (sde_enc->dynamic_hdr_updated)
  2882. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2883. phys->hw_intf->idx, 1);
  2884. }
  2885. if ((extra_flush && extra_flush->pending_flush_mask)
  2886. && ctl->ops.update_pending_flush)
  2887. ctl->ops.update_pending_flush(ctl, extra_flush);
  2888. phys->ops.trigger_flush(phys);
  2889. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2890. if (ctl->ops.get_pending_flush) {
  2891. struct sde_ctl_flush_cfg pending_flush = {0,};
  2892. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2893. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2894. ctl->idx - CTL_0,
  2895. pending_flush.pending_flush_mask,
  2896. pend_ret_fence_cnt);
  2897. } else {
  2898. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2899. ctl->idx - CTL_0,
  2900. pend_ret_fence_cnt);
  2901. }
  2902. }
  2903. /**
  2904. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2905. * phys: Pointer to physical encoder structure
  2906. */
  2907. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2908. {
  2909. struct sde_hw_ctl *ctl;
  2910. struct sde_encoder_virt *sde_enc;
  2911. if (!phys) {
  2912. SDE_ERROR("invalid argument(s)\n");
  2913. return;
  2914. }
  2915. if (!phys->hw_pp) {
  2916. SDE_ERROR("invalid pingpong hw\n");
  2917. return;
  2918. }
  2919. if (!phys->parent) {
  2920. SDE_ERROR("invalid parent\n");
  2921. return;
  2922. }
  2923. /* avoid ctrl start for encoder in clone mode */
  2924. if (phys->in_clone_mode)
  2925. return;
  2926. ctl = phys->hw_ctl;
  2927. sde_enc = to_sde_encoder_virt(phys->parent);
  2928. if (phys->split_role == ENC_ROLE_SKIP) {
  2929. SDE_DEBUG_ENC(sde_enc,
  2930. "skip start pp%d ctl%d\n",
  2931. phys->hw_pp->idx - PINGPONG_0,
  2932. ctl->idx - CTL_0);
  2933. return;
  2934. }
  2935. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2936. phys->ops.trigger_start(phys);
  2937. }
  2938. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2939. {
  2940. struct sde_hw_ctl *ctl;
  2941. if (!phys_enc) {
  2942. SDE_ERROR("invalid encoder\n");
  2943. return;
  2944. }
  2945. ctl = phys_enc->hw_ctl;
  2946. if (ctl && ctl->ops.trigger_flush)
  2947. ctl->ops.trigger_flush(ctl);
  2948. }
  2949. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2950. {
  2951. struct sde_hw_ctl *ctl;
  2952. if (!phys_enc) {
  2953. SDE_ERROR("invalid encoder\n");
  2954. return;
  2955. }
  2956. ctl = phys_enc->hw_ctl;
  2957. if (ctl && ctl->ops.trigger_start) {
  2958. ctl->ops.trigger_start(ctl);
  2959. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2960. }
  2961. }
  2962. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2963. {
  2964. struct sde_encoder_virt *sde_enc;
  2965. struct sde_connector *sde_con;
  2966. void *sde_con_disp;
  2967. struct sde_hw_ctl *ctl;
  2968. int rc;
  2969. if (!phys_enc) {
  2970. SDE_ERROR("invalid encoder\n");
  2971. return;
  2972. }
  2973. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2974. ctl = phys_enc->hw_ctl;
  2975. if (!ctl || !ctl->ops.reset)
  2976. return;
  2977. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2978. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2979. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2980. phys_enc->connector) {
  2981. sde_con = to_sde_connector(phys_enc->connector);
  2982. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2983. if (sde_con->ops.soft_reset) {
  2984. rc = sde_con->ops.soft_reset(sde_con_disp);
  2985. if (rc) {
  2986. SDE_ERROR_ENC(sde_enc,
  2987. "connector soft reset failure\n");
  2988. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2989. "panic");
  2990. }
  2991. }
  2992. }
  2993. phys_enc->enable_state = SDE_ENC_ENABLED;
  2994. }
  2995. /**
  2996. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2997. * Iterate through the physical encoders and perform consolidated flush
  2998. * and/or control start triggering as needed. This is done in the virtual
  2999. * encoder rather than the individual physical ones in order to handle
  3000. * use cases that require visibility into multiple physical encoders at
  3001. * a time.
  3002. * sde_enc: Pointer to virtual encoder structure
  3003. * config_changed: if true new config is applied. Avoid regdma_flush and
  3004. * incrementing the retire count if false.
  3005. */
  3006. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3007. bool config_changed)
  3008. {
  3009. struct sde_hw_ctl *ctl;
  3010. uint32_t i;
  3011. struct sde_ctl_flush_cfg pending_flush = {0,};
  3012. u32 pending_kickoff_cnt;
  3013. struct msm_drm_private *priv = NULL;
  3014. struct sde_kms *sde_kms = NULL;
  3015. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3016. bool is_regdma_blocking = false, is_vid_mode = false;
  3017. struct sde_crtc *sde_crtc;
  3018. if (!sde_enc) {
  3019. SDE_ERROR("invalid encoder\n");
  3020. return;
  3021. }
  3022. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3023. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3024. is_vid_mode = true;
  3025. is_regdma_blocking = (is_vid_mode ||
  3026. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3027. /* don't perform flush/start operations for slave encoders */
  3028. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3029. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3030. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3031. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3032. continue;
  3033. ctl = phys->hw_ctl;
  3034. if (!ctl)
  3035. continue;
  3036. if (phys->connector)
  3037. topology = sde_connector_get_topology_name(
  3038. phys->connector);
  3039. if (!phys->ops.needs_single_flush ||
  3040. !phys->ops.needs_single_flush(phys)) {
  3041. if (config_changed && ctl->ops.reg_dma_flush)
  3042. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3043. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3044. config_changed);
  3045. } else if (ctl->ops.get_pending_flush) {
  3046. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3047. }
  3048. }
  3049. /* for split flush, combine pending flush masks and send to master */
  3050. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3051. ctl = sde_enc->cur_master->hw_ctl;
  3052. if (config_changed && ctl->ops.reg_dma_flush)
  3053. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3054. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3055. &pending_flush,
  3056. config_changed);
  3057. }
  3058. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3061. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3062. continue;
  3063. if (!phys->ops.needs_single_flush ||
  3064. !phys->ops.needs_single_flush(phys)) {
  3065. pending_kickoff_cnt =
  3066. sde_encoder_phys_inc_pending(phys);
  3067. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3068. } else {
  3069. pending_kickoff_cnt =
  3070. sde_encoder_phys_inc_pending(phys);
  3071. SDE_EVT32(pending_kickoff_cnt,
  3072. pending_flush.pending_flush_mask,
  3073. SDE_EVTLOG_FUNC_CASE2);
  3074. }
  3075. }
  3076. if (sde_enc->misr_enable)
  3077. sde_encoder_misr_configure(&sde_enc->base, true,
  3078. sde_enc->misr_frame_count);
  3079. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3080. if (crtc_misr_info.misr_enable && sde_crtc &&
  3081. sde_crtc->misr_reconfigure) {
  3082. sde_crtc_misr_setup(sde_enc->crtc, true,
  3083. crtc_misr_info.misr_frame_count);
  3084. sde_crtc->misr_reconfigure = false;
  3085. }
  3086. _sde_encoder_trigger_start(sde_enc->cur_master);
  3087. if (sde_enc->elevated_ahb_vote) {
  3088. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3089. priv = sde_enc->base.dev->dev_private;
  3090. if (sde_kms != NULL) {
  3091. sde_power_scale_reg_bus(&priv->phandle,
  3092. VOTE_INDEX_LOW,
  3093. false);
  3094. }
  3095. sde_enc->elevated_ahb_vote = false;
  3096. }
  3097. }
  3098. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3099. struct drm_encoder *drm_enc,
  3100. unsigned long *affected_displays,
  3101. int num_active_phys)
  3102. {
  3103. struct sde_encoder_virt *sde_enc;
  3104. struct sde_encoder_phys *master;
  3105. enum sde_rm_topology_name topology;
  3106. bool is_right_only;
  3107. if (!drm_enc || !affected_displays)
  3108. return;
  3109. sde_enc = to_sde_encoder_virt(drm_enc);
  3110. master = sde_enc->cur_master;
  3111. if (!master || !master->connector)
  3112. return;
  3113. topology = sde_connector_get_topology_name(master->connector);
  3114. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3115. return;
  3116. /*
  3117. * For pingpong split, the slave pingpong won't generate IRQs. For
  3118. * right-only updates, we can't swap pingpongs, or simply swap the
  3119. * master/slave assignment, we actually have to swap the interfaces
  3120. * so that the master physical encoder will use a pingpong/interface
  3121. * that generates irqs on which to wait.
  3122. */
  3123. is_right_only = !test_bit(0, affected_displays) &&
  3124. test_bit(1, affected_displays);
  3125. if (is_right_only && !sde_enc->intfs_swapped) {
  3126. /* right-only update swap interfaces */
  3127. swap(sde_enc->phys_encs[0]->intf_idx,
  3128. sde_enc->phys_encs[1]->intf_idx);
  3129. sde_enc->intfs_swapped = true;
  3130. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3131. /* left-only or full update, swap back */
  3132. swap(sde_enc->phys_encs[0]->intf_idx,
  3133. sde_enc->phys_encs[1]->intf_idx);
  3134. sde_enc->intfs_swapped = false;
  3135. }
  3136. SDE_DEBUG_ENC(sde_enc,
  3137. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3138. is_right_only, sde_enc->intfs_swapped,
  3139. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3140. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3141. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3142. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3143. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3144. *affected_displays);
  3145. /* ppsplit always uses master since ppslave invalid for irqs*/
  3146. if (num_active_phys == 1)
  3147. *affected_displays = BIT(0);
  3148. }
  3149. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3150. struct sde_encoder_kickoff_params *params)
  3151. {
  3152. struct sde_encoder_virt *sde_enc;
  3153. struct sde_encoder_phys *phys;
  3154. int i, num_active_phys;
  3155. bool master_assigned = false;
  3156. if (!drm_enc || !params)
  3157. return;
  3158. sde_enc = to_sde_encoder_virt(drm_enc);
  3159. if (sde_enc->num_phys_encs <= 1)
  3160. return;
  3161. /* count bits set */
  3162. num_active_phys = hweight_long(params->affected_displays);
  3163. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3164. params->affected_displays, num_active_phys);
  3165. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3166. num_active_phys);
  3167. /* for left/right only update, ppsplit master switches interface */
  3168. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3169. &params->affected_displays, num_active_phys);
  3170. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3171. enum sde_enc_split_role prv_role, new_role;
  3172. bool active = false;
  3173. phys = sde_enc->phys_encs[i];
  3174. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3175. continue;
  3176. active = test_bit(i, &params->affected_displays);
  3177. prv_role = phys->split_role;
  3178. if (active && num_active_phys == 1)
  3179. new_role = ENC_ROLE_SOLO;
  3180. else if (active && !master_assigned)
  3181. new_role = ENC_ROLE_MASTER;
  3182. else if (active)
  3183. new_role = ENC_ROLE_SLAVE;
  3184. else
  3185. new_role = ENC_ROLE_SKIP;
  3186. phys->ops.update_split_role(phys, new_role);
  3187. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3188. sde_enc->cur_master = phys;
  3189. master_assigned = true;
  3190. }
  3191. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3192. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3193. phys->split_role, active);
  3194. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3195. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3196. phys->split_role, active, num_active_phys);
  3197. }
  3198. }
  3199. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3200. {
  3201. struct sde_encoder_virt *sde_enc;
  3202. struct msm_display_info *disp_info;
  3203. if (!drm_enc) {
  3204. SDE_ERROR("invalid encoder\n");
  3205. return false;
  3206. }
  3207. sde_enc = to_sde_encoder_virt(drm_enc);
  3208. disp_info = &sde_enc->disp_info;
  3209. return (disp_info->curr_panel_mode == mode);
  3210. }
  3211. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3212. {
  3213. struct sde_encoder_virt *sde_enc;
  3214. struct sde_encoder_phys *phys;
  3215. unsigned int i;
  3216. struct sde_hw_ctl *ctl;
  3217. if (!drm_enc) {
  3218. SDE_ERROR("invalid encoder\n");
  3219. return;
  3220. }
  3221. sde_enc = to_sde_encoder_virt(drm_enc);
  3222. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3223. phys = sde_enc->phys_encs[i];
  3224. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3225. sde_encoder_check_curr_mode(drm_enc,
  3226. MSM_DISPLAY_CMD_MODE)) {
  3227. ctl = phys->hw_ctl;
  3228. if (ctl->ops.trigger_pending)
  3229. /* update only for command mode primary ctl */
  3230. ctl->ops.trigger_pending(ctl);
  3231. }
  3232. }
  3233. sde_enc->idle_pc_restore = false;
  3234. }
  3235. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3236. {
  3237. struct sde_encoder_virt *sde_enc = container_of(work,
  3238. struct sde_encoder_virt, esd_trigger_work);
  3239. if (!sde_enc) {
  3240. SDE_ERROR("invalid sde encoder\n");
  3241. return;
  3242. }
  3243. sde_encoder_resource_control(&sde_enc->base,
  3244. SDE_ENC_RC_EVENT_KICKOFF);
  3245. }
  3246. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3247. {
  3248. struct sde_encoder_virt *sde_enc = container_of(work,
  3249. struct sde_encoder_virt, input_event_work);
  3250. if (!sde_enc) {
  3251. SDE_ERROR("invalid sde encoder\n");
  3252. return;
  3253. }
  3254. sde_encoder_resource_control(&sde_enc->base,
  3255. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3256. }
  3257. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3258. {
  3259. struct sde_encoder_virt *sde_enc = container_of(work,
  3260. struct sde_encoder_virt, early_wakeup_work);
  3261. if (!sde_enc) {
  3262. SDE_ERROR("invalid sde encoder\n");
  3263. return;
  3264. }
  3265. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3266. sde_encoder_resource_control(&sde_enc->base,
  3267. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3268. SDE_ATRACE_END("encoder_early_wakeup");
  3269. }
  3270. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3271. {
  3272. struct sde_encoder_virt *sde_enc = NULL;
  3273. struct msm_drm_thread *disp_thread = NULL;
  3274. struct msm_drm_private *priv = NULL;
  3275. priv = drm_enc->dev->dev_private;
  3276. sde_enc = to_sde_encoder_virt(drm_enc);
  3277. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3278. SDE_DEBUG_ENC(sde_enc,
  3279. "should only early wake up command mode display\n");
  3280. return;
  3281. }
  3282. if (!sde_enc->crtc || (sde_enc->crtc->index
  3283. >= ARRAY_SIZE(priv->event_thread))) {
  3284. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3285. sde_enc->crtc == NULL,
  3286. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3287. return;
  3288. }
  3289. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3290. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3291. kthread_queue_work(&disp_thread->worker,
  3292. &sde_enc->early_wakeup_work);
  3293. SDE_ATRACE_END("queue_early_wakeup_work");
  3294. }
  3295. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3296. {
  3297. static const uint64_t timeout_us = 50000;
  3298. static const uint64_t sleep_us = 20;
  3299. struct sde_encoder_virt *sde_enc;
  3300. ktime_t cur_ktime, exp_ktime;
  3301. uint32_t line_count, tmp, i;
  3302. if (!drm_enc) {
  3303. SDE_ERROR("invalid encoder\n");
  3304. return -EINVAL;
  3305. }
  3306. sde_enc = to_sde_encoder_virt(drm_enc);
  3307. if (!sde_enc->cur_master ||
  3308. !sde_enc->cur_master->ops.get_line_count) {
  3309. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3310. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3311. return -EINVAL;
  3312. }
  3313. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3314. line_count = sde_enc->cur_master->ops.get_line_count(
  3315. sde_enc->cur_master);
  3316. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3317. tmp = line_count;
  3318. line_count = sde_enc->cur_master->ops.get_line_count(
  3319. sde_enc->cur_master);
  3320. if (line_count < tmp) {
  3321. SDE_EVT32(DRMID(drm_enc), line_count);
  3322. return 0;
  3323. }
  3324. cur_ktime = ktime_get();
  3325. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3326. break;
  3327. usleep_range(sleep_us / 2, sleep_us);
  3328. }
  3329. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3330. return -ETIMEDOUT;
  3331. }
  3332. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3333. {
  3334. struct drm_encoder *drm_enc;
  3335. struct sde_rm_hw_iter rm_iter;
  3336. bool lm_valid = false;
  3337. bool intf_valid = false;
  3338. if (!phys_enc || !phys_enc->parent) {
  3339. SDE_ERROR("invalid encoder\n");
  3340. return -EINVAL;
  3341. }
  3342. drm_enc = phys_enc->parent;
  3343. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3344. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3345. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3346. phys_enc->has_intf_te)) {
  3347. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3348. SDE_HW_BLK_INTF);
  3349. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3350. struct sde_hw_intf *hw_intf =
  3351. (struct sde_hw_intf *)rm_iter.hw;
  3352. if (!hw_intf)
  3353. continue;
  3354. if (phys_enc->hw_ctl->ops.update_bitmask)
  3355. phys_enc->hw_ctl->ops.update_bitmask(
  3356. phys_enc->hw_ctl,
  3357. SDE_HW_FLUSH_INTF,
  3358. hw_intf->idx, 1);
  3359. intf_valid = true;
  3360. }
  3361. if (!intf_valid) {
  3362. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3363. "intf not found to flush\n");
  3364. return -EFAULT;
  3365. }
  3366. } else {
  3367. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3368. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3369. struct sde_hw_mixer *hw_lm =
  3370. (struct sde_hw_mixer *)rm_iter.hw;
  3371. if (!hw_lm)
  3372. continue;
  3373. /* update LM flush for HW without INTF TE */
  3374. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3375. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3376. phys_enc->hw_ctl,
  3377. hw_lm->idx, 1);
  3378. lm_valid = true;
  3379. }
  3380. if (!lm_valid) {
  3381. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3382. "lm not found to flush\n");
  3383. return -EFAULT;
  3384. }
  3385. }
  3386. return 0;
  3387. }
  3388. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3389. struct sde_encoder_virt *sde_enc)
  3390. {
  3391. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3392. struct sde_hw_mdp *mdptop = NULL;
  3393. sde_enc->dynamic_hdr_updated = false;
  3394. if (sde_enc->cur_master) {
  3395. mdptop = sde_enc->cur_master->hw_mdptop;
  3396. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3397. sde_enc->cur_master->connector);
  3398. }
  3399. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3400. return;
  3401. if (mdptop->ops.set_hdr_plus_metadata) {
  3402. sde_enc->dynamic_hdr_updated = true;
  3403. mdptop->ops.set_hdr_plus_metadata(
  3404. mdptop, dhdr_meta->dynamic_hdr_payload,
  3405. dhdr_meta->dynamic_hdr_payload_size,
  3406. sde_enc->cur_master->intf_idx == INTF_0 ?
  3407. 0 : 1);
  3408. }
  3409. }
  3410. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3411. {
  3412. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3413. struct sde_encoder_phys *phys;
  3414. int i;
  3415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3416. phys = sde_enc->phys_encs[i];
  3417. if (phys && phys->ops.hw_reset)
  3418. phys->ops.hw_reset(phys);
  3419. }
  3420. }
  3421. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3422. struct sde_encoder_kickoff_params *params)
  3423. {
  3424. struct sde_encoder_virt *sde_enc;
  3425. struct sde_encoder_phys *phys;
  3426. struct sde_kms *sde_kms = NULL;
  3427. struct sde_crtc *sde_crtc;
  3428. bool needs_hw_reset = false, is_cmd_mode;
  3429. int i, rc, ret = 0;
  3430. struct msm_display_info *disp_info;
  3431. if (!drm_enc || !params || !drm_enc->dev ||
  3432. !drm_enc->dev->dev_private) {
  3433. SDE_ERROR("invalid args\n");
  3434. return -EINVAL;
  3435. }
  3436. sde_enc = to_sde_encoder_virt(drm_enc);
  3437. sde_kms = sde_encoder_get_kms(drm_enc);
  3438. if (!sde_kms)
  3439. return -EINVAL;
  3440. disp_info = &sde_enc->disp_info;
  3441. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3442. SDE_DEBUG_ENC(sde_enc, "\n");
  3443. SDE_EVT32(DRMID(drm_enc));
  3444. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3445. MSM_DISPLAY_CMD_MODE);
  3446. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3447. && is_cmd_mode)
  3448. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3449. sde_enc->cur_master->connector->state,
  3450. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3451. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3452. /* prepare for next kickoff, may include waiting on previous kickoff */
  3453. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3454. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3455. phys = sde_enc->phys_encs[i];
  3456. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3457. params->recovery_events_enabled =
  3458. sde_enc->recovery_events_enabled;
  3459. if (phys) {
  3460. if (phys->ops.prepare_for_kickoff) {
  3461. rc = phys->ops.prepare_for_kickoff(
  3462. phys, params);
  3463. if (rc)
  3464. ret = rc;
  3465. }
  3466. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3467. needs_hw_reset = true;
  3468. _sde_encoder_setup_dither(phys);
  3469. if (sde_enc->cur_master &&
  3470. sde_connector_is_qsync_updated(
  3471. sde_enc->cur_master->connector)) {
  3472. _helper_flush_qsync(phys);
  3473. if (is_cmd_mode)
  3474. _sde_encoder_update_rsc_client(drm_enc,
  3475. true);
  3476. }
  3477. }
  3478. }
  3479. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3480. if (rc) {
  3481. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3482. ret = rc;
  3483. goto end;
  3484. }
  3485. /* if any phys needs reset, reset all phys, in-order */
  3486. if (needs_hw_reset)
  3487. sde_encoder_needs_hw_reset(drm_enc);
  3488. _sde_encoder_update_master(drm_enc, params);
  3489. _sde_encoder_update_roi(drm_enc);
  3490. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3491. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3492. if (rc) {
  3493. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3494. sde_enc->cur_master->connector->base.id,
  3495. rc);
  3496. ret = rc;
  3497. }
  3498. }
  3499. if (sde_enc->cur_master &&
  3500. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3501. !sde_enc->cur_master->cont_splash_enabled)) {
  3502. rc = sde_encoder_dce_setup(sde_enc, params);
  3503. if (rc) {
  3504. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3505. ret = rc;
  3506. }
  3507. }
  3508. sde_encoder_dce_flush(sde_enc);
  3509. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3510. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3511. sde_enc->cur_master, sde_kms->qdss_enabled);
  3512. end:
  3513. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3514. return ret;
  3515. }
  3516. /**
  3517. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3518. * with the specified encoder, and unstage all pipes from it
  3519. * @encoder: encoder pointer
  3520. * Returns: 0 on success
  3521. */
  3522. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3523. {
  3524. struct sde_encoder_virt *sde_enc;
  3525. struct sde_encoder_phys *phys;
  3526. unsigned int i;
  3527. int rc = 0;
  3528. if (!drm_enc) {
  3529. SDE_ERROR("invalid encoder\n");
  3530. return -EINVAL;
  3531. }
  3532. sde_enc = to_sde_encoder_virt(drm_enc);
  3533. SDE_ATRACE_BEGIN("encoder_release_lm");
  3534. SDE_DEBUG_ENC(sde_enc, "\n");
  3535. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3536. phys = sde_enc->phys_encs[i];
  3537. if (!phys)
  3538. continue;
  3539. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3540. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3541. if (rc)
  3542. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3543. }
  3544. SDE_ATRACE_END("encoder_release_lm");
  3545. return rc;
  3546. }
  3547. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3548. bool config_changed)
  3549. {
  3550. struct sde_encoder_virt *sde_enc;
  3551. struct sde_encoder_phys *phys;
  3552. unsigned int i;
  3553. if (!drm_enc) {
  3554. SDE_ERROR("invalid encoder\n");
  3555. return;
  3556. }
  3557. SDE_ATRACE_BEGIN("encoder_kickoff");
  3558. sde_enc = to_sde_encoder_virt(drm_enc);
  3559. SDE_DEBUG_ENC(sde_enc, "\n");
  3560. /* create a 'no pipes' commit to release buffers on errors */
  3561. if (is_error)
  3562. _sde_encoder_reset_ctl_hw(drm_enc);
  3563. if (sde_enc->delay_kickoff) {
  3564. u32 loop_count = 20;
  3565. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3566. for (i = 0; i < loop_count; i++) {
  3567. usleep_range(sleep, sleep * 2);
  3568. if (!sde_enc->delay_kickoff)
  3569. break;
  3570. }
  3571. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3572. }
  3573. /* All phys encs are ready to go, trigger the kickoff */
  3574. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3575. /* allow phys encs to handle any post-kickoff business */
  3576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3577. phys = sde_enc->phys_encs[i];
  3578. if (phys && phys->ops.handle_post_kickoff)
  3579. phys->ops.handle_post_kickoff(phys);
  3580. }
  3581. SDE_ATRACE_END("encoder_kickoff");
  3582. }
  3583. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3584. struct sde_hw_pp_vsync_info *info)
  3585. {
  3586. struct sde_encoder_virt *sde_enc;
  3587. struct sde_encoder_phys *phys;
  3588. int i, ret;
  3589. if (!drm_enc || !info)
  3590. return;
  3591. sde_enc = to_sde_encoder_virt(drm_enc);
  3592. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3593. phys = sde_enc->phys_encs[i];
  3594. if (phys && phys->hw_intf && phys->hw_pp
  3595. && phys->hw_intf->ops.get_vsync_info) {
  3596. ret = phys->hw_intf->ops.get_vsync_info(
  3597. phys->hw_intf, &info[i]);
  3598. if (!ret) {
  3599. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3600. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3601. }
  3602. }
  3603. }
  3604. }
  3605. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3606. u32 *transfer_time_us)
  3607. {
  3608. struct sde_encoder_virt *sde_enc;
  3609. struct msm_mode_info *info;
  3610. if (!drm_enc || !transfer_time_us) {
  3611. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3612. !transfer_time_us);
  3613. return;
  3614. }
  3615. sde_enc = to_sde_encoder_virt(drm_enc);
  3616. info = &sde_enc->mode_info;
  3617. *transfer_time_us = info->mdp_transfer_time_us;
  3618. }
  3619. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3620. struct drm_framebuffer *fb)
  3621. {
  3622. struct drm_encoder *drm_enc;
  3623. struct sde_hw_mixer_cfg mixer;
  3624. struct sde_rm_hw_iter lm_iter;
  3625. bool lm_valid = false;
  3626. if (!phys_enc || !phys_enc->parent) {
  3627. SDE_ERROR("invalid encoder\n");
  3628. return -EINVAL;
  3629. }
  3630. drm_enc = phys_enc->parent;
  3631. memset(&mixer, 0, sizeof(mixer));
  3632. /* reset associated CTL/LMs */
  3633. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3634. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3635. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3636. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3637. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3638. if (!hw_lm)
  3639. continue;
  3640. /* need to flush LM to remove it */
  3641. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3642. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3643. phys_enc->hw_ctl,
  3644. hw_lm->idx, 1);
  3645. if (fb) {
  3646. /* assume a single LM if targeting a frame buffer */
  3647. if (lm_valid)
  3648. continue;
  3649. mixer.out_height = fb->height;
  3650. mixer.out_width = fb->width;
  3651. if (hw_lm->ops.setup_mixer_out)
  3652. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3653. }
  3654. lm_valid = true;
  3655. /* only enable border color on LM */
  3656. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3657. phys_enc->hw_ctl->ops.setup_blendstage(
  3658. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3659. }
  3660. if (!lm_valid) {
  3661. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3662. return -EFAULT;
  3663. }
  3664. return 0;
  3665. }
  3666. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3667. {
  3668. struct sde_encoder_virt *sde_enc;
  3669. struct sde_encoder_phys *phys;
  3670. int i, rc = 0, ret = 0;
  3671. struct sde_hw_ctl *ctl;
  3672. if (!drm_enc) {
  3673. SDE_ERROR("invalid encoder\n");
  3674. return -EINVAL;
  3675. }
  3676. sde_enc = to_sde_encoder_virt(drm_enc);
  3677. /* update the qsync parameters for the current frame */
  3678. if (sde_enc->cur_master)
  3679. sde_connector_set_qsync_params(
  3680. sde_enc->cur_master->connector);
  3681. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3682. phys = sde_enc->phys_encs[i];
  3683. if (phys && phys->ops.prepare_commit)
  3684. phys->ops.prepare_commit(phys);
  3685. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3686. ret = -ETIMEDOUT;
  3687. if (phys && phys->hw_ctl) {
  3688. ctl = phys->hw_ctl;
  3689. /*
  3690. * avoid clearing the pending flush during the first
  3691. * frame update after idle power collpase as the
  3692. * restore path would have updated the pending flush
  3693. */
  3694. if (!sde_enc->idle_pc_restore &&
  3695. ctl->ops.clear_pending_flush)
  3696. ctl->ops.clear_pending_flush(ctl);
  3697. }
  3698. }
  3699. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3700. rc = sde_connector_prepare_commit(
  3701. sde_enc->cur_master->connector);
  3702. if (rc)
  3703. SDE_ERROR_ENC(sde_enc,
  3704. "prepare commit failed conn %d rc %d\n",
  3705. sde_enc->cur_master->connector->base.id,
  3706. rc);
  3707. }
  3708. return ret;
  3709. }
  3710. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3711. bool enable, u32 frame_count)
  3712. {
  3713. if (!phys_enc)
  3714. return;
  3715. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3716. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3717. enable, frame_count);
  3718. }
  3719. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3720. bool nonblock, u32 *misr_value)
  3721. {
  3722. if (!phys_enc)
  3723. return -EINVAL;
  3724. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3725. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3726. nonblock, misr_value) : -ENOTSUPP;
  3727. }
  3728. #ifdef CONFIG_DEBUG_FS
  3729. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3730. {
  3731. struct sde_encoder_virt *sde_enc;
  3732. int i;
  3733. if (!s || !s->private)
  3734. return -EINVAL;
  3735. sde_enc = s->private;
  3736. mutex_lock(&sde_enc->enc_lock);
  3737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3739. if (!phys)
  3740. continue;
  3741. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3742. phys->intf_idx - INTF_0,
  3743. atomic_read(&phys->vsync_cnt),
  3744. atomic_read(&phys->underrun_cnt));
  3745. switch (phys->intf_mode) {
  3746. case INTF_MODE_VIDEO:
  3747. seq_puts(s, "mode: video\n");
  3748. break;
  3749. case INTF_MODE_CMD:
  3750. seq_puts(s, "mode: command\n");
  3751. break;
  3752. case INTF_MODE_WB_BLOCK:
  3753. seq_puts(s, "mode: wb block\n");
  3754. break;
  3755. case INTF_MODE_WB_LINE:
  3756. seq_puts(s, "mode: wb line\n");
  3757. break;
  3758. default:
  3759. seq_puts(s, "mode: ???\n");
  3760. break;
  3761. }
  3762. }
  3763. mutex_unlock(&sde_enc->enc_lock);
  3764. return 0;
  3765. }
  3766. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3767. struct file *file)
  3768. {
  3769. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3770. }
  3771. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3772. const char __user *user_buf, size_t count, loff_t *ppos)
  3773. {
  3774. struct sde_encoder_virt *sde_enc;
  3775. char buf[MISR_BUFF_SIZE + 1];
  3776. size_t buff_copy;
  3777. u32 frame_count, enable;
  3778. struct sde_kms *sde_kms = NULL;
  3779. struct drm_encoder *drm_enc;
  3780. if (!file || !file->private_data)
  3781. return -EINVAL;
  3782. sde_enc = file->private_data;
  3783. if (!sde_enc)
  3784. return -EINVAL;
  3785. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3786. if (!sde_kms)
  3787. return -EINVAL;
  3788. drm_enc = &sde_enc->base;
  3789. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3790. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3791. return -ENOTSUPP;
  3792. }
  3793. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3794. if (copy_from_user(buf, user_buf, buff_copy))
  3795. return -EINVAL;
  3796. buf[buff_copy] = 0; /* end of string */
  3797. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3798. return -EINVAL;
  3799. sde_enc->misr_enable = enable;
  3800. sde_enc->misr_reconfigure = true;
  3801. sde_enc->misr_frame_count = frame_count;
  3802. return count;
  3803. }
  3804. static ssize_t _sde_encoder_misr_read(struct file *file,
  3805. char __user *user_buff, size_t count, loff_t *ppos)
  3806. {
  3807. struct sde_encoder_virt *sde_enc;
  3808. struct sde_kms *sde_kms = NULL;
  3809. struct drm_encoder *drm_enc;
  3810. int i = 0, len = 0;
  3811. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3812. int rc;
  3813. if (*ppos)
  3814. return 0;
  3815. if (!file || !file->private_data)
  3816. return -EINVAL;
  3817. sde_enc = file->private_data;
  3818. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3819. if (!sde_kms)
  3820. return -EINVAL;
  3821. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3822. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3823. return -ENOTSUPP;
  3824. }
  3825. drm_enc = &sde_enc->base;
  3826. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3827. if (rc < 0)
  3828. return rc;
  3829. if (!sde_enc->misr_enable) {
  3830. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3831. "disabled\n");
  3832. goto buff_check;
  3833. }
  3834. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3835. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3836. u32 misr_value = 0;
  3837. if (!phys || !phys->ops.collect_misr) {
  3838. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3839. "invalid\n");
  3840. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3841. continue;
  3842. }
  3843. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3844. if (rc) {
  3845. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3846. "invalid\n");
  3847. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3848. rc);
  3849. continue;
  3850. } else {
  3851. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3852. "Intf idx:%d\n",
  3853. phys->intf_idx - INTF_0);
  3854. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3855. "0x%x\n", misr_value);
  3856. }
  3857. }
  3858. buff_check:
  3859. if (count <= len) {
  3860. len = 0;
  3861. goto end;
  3862. }
  3863. if (copy_to_user(user_buff, buf, len)) {
  3864. len = -EFAULT;
  3865. goto end;
  3866. }
  3867. *ppos += len; /* increase offset */
  3868. end:
  3869. pm_runtime_put_sync(drm_enc->dev->dev);
  3870. return len;
  3871. }
  3872. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3873. {
  3874. struct sde_encoder_virt *sde_enc;
  3875. struct sde_kms *sde_kms;
  3876. int i;
  3877. static const struct file_operations debugfs_status_fops = {
  3878. .open = _sde_encoder_debugfs_status_open,
  3879. .read = seq_read,
  3880. .llseek = seq_lseek,
  3881. .release = single_release,
  3882. };
  3883. static const struct file_operations debugfs_misr_fops = {
  3884. .open = simple_open,
  3885. .read = _sde_encoder_misr_read,
  3886. .write = _sde_encoder_misr_setup,
  3887. };
  3888. char name[SDE_NAME_SIZE];
  3889. if (!drm_enc) {
  3890. SDE_ERROR("invalid encoder\n");
  3891. return -EINVAL;
  3892. }
  3893. sde_enc = to_sde_encoder_virt(drm_enc);
  3894. sde_kms = sde_encoder_get_kms(drm_enc);
  3895. if (!sde_kms) {
  3896. SDE_ERROR("invalid sde_kms\n");
  3897. return -EINVAL;
  3898. }
  3899. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3900. /* create overall sub-directory for the encoder */
  3901. sde_enc->debugfs_root = debugfs_create_dir(name,
  3902. drm_enc->dev->primary->debugfs_root);
  3903. if (!sde_enc->debugfs_root)
  3904. return -ENOMEM;
  3905. /* don't error check these */
  3906. debugfs_create_file("status", 0400,
  3907. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3908. debugfs_create_file("misr_data", 0600,
  3909. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3910. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3911. &sde_enc->idle_pc_enabled);
  3912. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3913. &sde_enc->frame_trigger_mode);
  3914. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3915. if (sde_enc->phys_encs[i] &&
  3916. sde_enc->phys_encs[i]->ops.late_register)
  3917. sde_enc->phys_encs[i]->ops.late_register(
  3918. sde_enc->phys_encs[i],
  3919. sde_enc->debugfs_root);
  3920. return 0;
  3921. }
  3922. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3923. {
  3924. struct sde_encoder_virt *sde_enc;
  3925. if (!drm_enc)
  3926. return;
  3927. sde_enc = to_sde_encoder_virt(drm_enc);
  3928. debugfs_remove_recursive(sde_enc->debugfs_root);
  3929. }
  3930. #else
  3931. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3932. {
  3933. return 0;
  3934. }
  3935. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3936. {
  3937. }
  3938. #endif
  3939. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3940. {
  3941. return _sde_encoder_init_debugfs(encoder);
  3942. }
  3943. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3944. {
  3945. _sde_encoder_destroy_debugfs(encoder);
  3946. }
  3947. static int sde_encoder_virt_add_phys_encs(
  3948. struct msm_display_info *disp_info,
  3949. struct sde_encoder_virt *sde_enc,
  3950. struct sde_enc_phys_init_params *params)
  3951. {
  3952. struct sde_encoder_phys *enc = NULL;
  3953. u32 display_caps = disp_info->capabilities;
  3954. SDE_DEBUG_ENC(sde_enc, "\n");
  3955. /*
  3956. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3957. * in this function, check up-front.
  3958. */
  3959. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3960. ARRAY_SIZE(sde_enc->phys_encs)) {
  3961. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3962. sde_enc->num_phys_encs);
  3963. return -EINVAL;
  3964. }
  3965. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3966. enc = sde_encoder_phys_vid_init(params);
  3967. if (IS_ERR_OR_NULL(enc)) {
  3968. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3969. PTR_ERR(enc));
  3970. return !enc ? -EINVAL : PTR_ERR(enc);
  3971. }
  3972. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3973. }
  3974. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3975. enc = sde_encoder_phys_cmd_init(params);
  3976. if (IS_ERR_OR_NULL(enc)) {
  3977. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3978. PTR_ERR(enc));
  3979. return !enc ? -EINVAL : PTR_ERR(enc);
  3980. }
  3981. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3982. }
  3983. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3984. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3985. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3986. else
  3987. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3988. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3989. ++sde_enc->num_phys_encs;
  3990. return 0;
  3991. }
  3992. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3993. struct sde_enc_phys_init_params *params)
  3994. {
  3995. struct sde_encoder_phys *enc = NULL;
  3996. if (!sde_enc) {
  3997. SDE_ERROR("invalid encoder\n");
  3998. return -EINVAL;
  3999. }
  4000. SDE_DEBUG_ENC(sde_enc, "\n");
  4001. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4002. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4003. sde_enc->num_phys_encs);
  4004. return -EINVAL;
  4005. }
  4006. enc = sde_encoder_phys_wb_init(params);
  4007. if (IS_ERR_OR_NULL(enc)) {
  4008. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4009. PTR_ERR(enc));
  4010. return !enc ? -EINVAL : PTR_ERR(enc);
  4011. }
  4012. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4013. ++sde_enc->num_phys_encs;
  4014. return 0;
  4015. }
  4016. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4017. struct sde_kms *sde_kms,
  4018. struct msm_display_info *disp_info,
  4019. int *drm_enc_mode)
  4020. {
  4021. int ret = 0;
  4022. int i = 0;
  4023. enum sde_intf_type intf_type;
  4024. struct sde_encoder_virt_ops parent_ops = {
  4025. sde_encoder_vblank_callback,
  4026. sde_encoder_underrun_callback,
  4027. sde_encoder_frame_done_callback,
  4028. sde_encoder_get_qsync_fps_callback,
  4029. };
  4030. struct sde_enc_phys_init_params phys_params;
  4031. if (!sde_enc || !sde_kms) {
  4032. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4033. !sde_enc, !sde_kms);
  4034. return -EINVAL;
  4035. }
  4036. memset(&phys_params, 0, sizeof(phys_params));
  4037. phys_params.sde_kms = sde_kms;
  4038. phys_params.parent = &sde_enc->base;
  4039. phys_params.parent_ops = parent_ops;
  4040. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4041. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4042. SDE_DEBUG("\n");
  4043. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4044. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4045. intf_type = INTF_DSI;
  4046. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4047. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4048. intf_type = INTF_HDMI;
  4049. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4050. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4051. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4052. else
  4053. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4054. intf_type = INTF_DP;
  4055. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4056. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4057. intf_type = INTF_WB;
  4058. } else {
  4059. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4060. return -EINVAL;
  4061. }
  4062. WARN_ON(disp_info->num_of_h_tiles < 1);
  4063. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4064. sde_enc->te_source = disp_info->te_source;
  4065. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4066. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4067. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4068. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4069. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4070. mutex_lock(&sde_enc->enc_lock);
  4071. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4072. /*
  4073. * Left-most tile is at index 0, content is controller id
  4074. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4075. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4076. */
  4077. u32 controller_id = disp_info->h_tile_instance[i];
  4078. if (disp_info->num_of_h_tiles > 1) {
  4079. if (i == 0)
  4080. phys_params.split_role = ENC_ROLE_MASTER;
  4081. else
  4082. phys_params.split_role = ENC_ROLE_SLAVE;
  4083. } else {
  4084. phys_params.split_role = ENC_ROLE_SOLO;
  4085. }
  4086. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4087. i, controller_id, phys_params.split_role);
  4088. if (sde_enc->ops.phys_init) {
  4089. struct sde_encoder_phys *enc;
  4090. enc = sde_enc->ops.phys_init(intf_type,
  4091. controller_id,
  4092. &phys_params);
  4093. if (enc) {
  4094. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4095. enc;
  4096. ++sde_enc->num_phys_encs;
  4097. } else
  4098. SDE_ERROR_ENC(sde_enc,
  4099. "failed to add phys encs\n");
  4100. continue;
  4101. }
  4102. if (intf_type == INTF_WB) {
  4103. phys_params.intf_idx = INTF_MAX;
  4104. phys_params.wb_idx = sde_encoder_get_wb(
  4105. sde_kms->catalog,
  4106. intf_type, controller_id);
  4107. if (phys_params.wb_idx == WB_MAX) {
  4108. SDE_ERROR_ENC(sde_enc,
  4109. "could not get wb: type %d, id %d\n",
  4110. intf_type, controller_id);
  4111. ret = -EINVAL;
  4112. }
  4113. } else {
  4114. phys_params.wb_idx = WB_MAX;
  4115. phys_params.intf_idx = sde_encoder_get_intf(
  4116. sde_kms->catalog, intf_type,
  4117. controller_id);
  4118. if (phys_params.intf_idx == INTF_MAX) {
  4119. SDE_ERROR_ENC(sde_enc,
  4120. "could not get wb: type %d, id %d\n",
  4121. intf_type, controller_id);
  4122. ret = -EINVAL;
  4123. }
  4124. }
  4125. if (!ret) {
  4126. if (intf_type == INTF_WB)
  4127. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4128. &phys_params);
  4129. else
  4130. ret = sde_encoder_virt_add_phys_encs(
  4131. disp_info,
  4132. sde_enc,
  4133. &phys_params);
  4134. if (ret)
  4135. SDE_ERROR_ENC(sde_enc,
  4136. "failed to add phys encs\n");
  4137. }
  4138. }
  4139. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4140. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4141. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4142. if (vid_phys) {
  4143. atomic_set(&vid_phys->vsync_cnt, 0);
  4144. atomic_set(&vid_phys->underrun_cnt, 0);
  4145. }
  4146. if (cmd_phys) {
  4147. atomic_set(&cmd_phys->vsync_cnt, 0);
  4148. atomic_set(&cmd_phys->underrun_cnt, 0);
  4149. }
  4150. }
  4151. mutex_unlock(&sde_enc->enc_lock);
  4152. return ret;
  4153. }
  4154. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4155. .mode_set = sde_encoder_virt_mode_set,
  4156. .disable = sde_encoder_virt_disable,
  4157. .enable = sde_encoder_virt_enable,
  4158. .atomic_check = sde_encoder_virt_atomic_check,
  4159. };
  4160. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4161. .destroy = sde_encoder_destroy,
  4162. .late_register = sde_encoder_late_register,
  4163. .early_unregister = sde_encoder_early_unregister,
  4164. };
  4165. struct drm_encoder *sde_encoder_init_with_ops(
  4166. struct drm_device *dev,
  4167. struct msm_display_info *disp_info,
  4168. const struct sde_encoder_ops *ops)
  4169. {
  4170. struct msm_drm_private *priv = dev->dev_private;
  4171. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4172. struct drm_encoder *drm_enc = NULL;
  4173. struct sde_encoder_virt *sde_enc = NULL;
  4174. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4175. char name[SDE_NAME_SIZE];
  4176. int ret = 0, i, intf_index = INTF_MAX;
  4177. struct sde_encoder_phys *phys = NULL;
  4178. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4179. if (!sde_enc) {
  4180. ret = -ENOMEM;
  4181. goto fail;
  4182. }
  4183. if (ops)
  4184. sde_enc->ops = *ops;
  4185. mutex_init(&sde_enc->enc_lock);
  4186. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4187. &drm_enc_mode);
  4188. if (ret)
  4189. goto fail;
  4190. sde_enc->cur_master = NULL;
  4191. spin_lock_init(&sde_enc->enc_spinlock);
  4192. mutex_init(&sde_enc->vblank_ctl_lock);
  4193. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4194. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4195. drm_enc = &sde_enc->base;
  4196. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4197. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4199. phys = sde_enc->phys_encs[i];
  4200. if (!phys)
  4201. continue;
  4202. if (phys->ops.is_master && phys->ops.is_master(phys))
  4203. intf_index = phys->intf_idx - INTF_0;
  4204. }
  4205. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4206. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4207. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4208. SDE_RSC_PRIMARY_DISP_CLIENT :
  4209. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4210. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4211. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4212. PTR_ERR(sde_enc->rsc_client));
  4213. sde_enc->rsc_client = NULL;
  4214. }
  4215. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4216. sde_enc->input_event_enabled) {
  4217. ret = _sde_encoder_input_handler(sde_enc);
  4218. if (ret)
  4219. SDE_ERROR(
  4220. "input handler registration failed, rc = %d\n", ret);
  4221. }
  4222. mutex_init(&sde_enc->rc_lock);
  4223. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4224. sde_encoder_off_work);
  4225. sde_enc->vblank_enabled = false;
  4226. sde_enc->qdss_status = false;
  4227. kthread_init_work(&sde_enc->input_event_work,
  4228. sde_encoder_input_event_work_handler);
  4229. kthread_init_work(&sde_enc->early_wakeup_work,
  4230. sde_encoder_early_wakeup_work_handler);
  4231. kthread_init_work(&sde_enc->esd_trigger_work,
  4232. sde_encoder_esd_trigger_work_handler);
  4233. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4234. SDE_DEBUG_ENC(sde_enc, "created\n");
  4235. return drm_enc;
  4236. fail:
  4237. SDE_ERROR("failed to create encoder\n");
  4238. if (drm_enc)
  4239. sde_encoder_destroy(drm_enc);
  4240. return ERR_PTR(ret);
  4241. }
  4242. struct drm_encoder *sde_encoder_init(
  4243. struct drm_device *dev,
  4244. struct msm_display_info *disp_info)
  4245. {
  4246. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4247. }
  4248. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4249. enum msm_event_wait event)
  4250. {
  4251. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4252. struct sde_encoder_virt *sde_enc = NULL;
  4253. int i, ret = 0;
  4254. char atrace_buf[32];
  4255. if (!drm_enc) {
  4256. SDE_ERROR("invalid encoder\n");
  4257. return -EINVAL;
  4258. }
  4259. sde_enc = to_sde_encoder_virt(drm_enc);
  4260. SDE_DEBUG_ENC(sde_enc, "\n");
  4261. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4262. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4263. switch (event) {
  4264. case MSM_ENC_COMMIT_DONE:
  4265. fn_wait = phys->ops.wait_for_commit_done;
  4266. break;
  4267. case MSM_ENC_TX_COMPLETE:
  4268. fn_wait = phys->ops.wait_for_tx_complete;
  4269. break;
  4270. case MSM_ENC_VBLANK:
  4271. fn_wait = phys->ops.wait_for_vblank;
  4272. break;
  4273. case MSM_ENC_ACTIVE_REGION:
  4274. fn_wait = phys->ops.wait_for_active;
  4275. break;
  4276. default:
  4277. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4278. event);
  4279. return -EINVAL;
  4280. }
  4281. if (phys && fn_wait) {
  4282. snprintf(atrace_buf, sizeof(atrace_buf),
  4283. "wait_completion_event_%d", event);
  4284. SDE_ATRACE_BEGIN(atrace_buf);
  4285. ret = fn_wait(phys);
  4286. SDE_ATRACE_END(atrace_buf);
  4287. if (ret)
  4288. return ret;
  4289. }
  4290. }
  4291. return ret;
  4292. }
  4293. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4294. u64 *l_bound, u64 *u_bound)
  4295. {
  4296. struct sde_encoder_virt *sde_enc;
  4297. u64 jitter_ns, frametime_ns;
  4298. struct msm_mode_info *info;
  4299. if (!drm_enc) {
  4300. SDE_ERROR("invalid encoder\n");
  4301. return;
  4302. }
  4303. sde_enc = to_sde_encoder_virt(drm_enc);
  4304. info = &sde_enc->mode_info;
  4305. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4306. jitter_ns = info->jitter_numer * frametime_ns;
  4307. do_div(jitter_ns, info->jitter_denom * 100);
  4308. *l_bound = frametime_ns - jitter_ns;
  4309. *u_bound = frametime_ns + jitter_ns;
  4310. }
  4311. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4312. {
  4313. struct sde_encoder_virt *sde_enc;
  4314. if (!drm_enc) {
  4315. SDE_ERROR("invalid encoder\n");
  4316. return 0;
  4317. }
  4318. sde_enc = to_sde_encoder_virt(drm_enc);
  4319. return sde_enc->mode_info.frame_rate;
  4320. }
  4321. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4322. {
  4323. struct sde_encoder_virt *sde_enc = NULL;
  4324. int i;
  4325. if (!encoder) {
  4326. SDE_ERROR("invalid encoder\n");
  4327. return INTF_MODE_NONE;
  4328. }
  4329. sde_enc = to_sde_encoder_virt(encoder);
  4330. if (sde_enc->cur_master)
  4331. return sde_enc->cur_master->intf_mode;
  4332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4334. if (phys)
  4335. return phys->intf_mode;
  4336. }
  4337. return INTF_MODE_NONE;
  4338. }
  4339. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4340. {
  4341. struct sde_encoder_virt *sde_enc = NULL;
  4342. struct sde_encoder_phys *phys;
  4343. if (!encoder) {
  4344. SDE_ERROR("invalid encoder\n");
  4345. return 0;
  4346. }
  4347. sde_enc = to_sde_encoder_virt(encoder);
  4348. phys = sde_enc->cur_master;
  4349. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4350. }
  4351. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4352. ktime_t *tvblank)
  4353. {
  4354. struct sde_encoder_virt *sde_enc = NULL;
  4355. struct sde_encoder_phys *phys;
  4356. if (!encoder) {
  4357. SDE_ERROR("invalid encoder\n");
  4358. return false;
  4359. }
  4360. sde_enc = to_sde_encoder_virt(encoder);
  4361. phys = sde_enc->cur_master;
  4362. if (!phys)
  4363. return false;
  4364. *tvblank = phys->last_vsync_timestamp;
  4365. return *tvblank ? true : false;
  4366. }
  4367. static void _sde_encoder_cache_hw_res_cont_splash(
  4368. struct drm_encoder *encoder,
  4369. struct sde_kms *sde_kms)
  4370. {
  4371. int i, idx;
  4372. struct sde_encoder_virt *sde_enc;
  4373. struct sde_encoder_phys *phys_enc;
  4374. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4375. sde_enc = to_sde_encoder_virt(encoder);
  4376. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4377. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4378. sde_enc->hw_pp[i] = NULL;
  4379. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4380. break;
  4381. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4382. }
  4383. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4384. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4385. sde_enc->hw_dsc[i] = NULL;
  4386. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4387. break;
  4388. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4389. }
  4390. /*
  4391. * If we have multiple phys encoders with one controller, make
  4392. * sure to populate the controller pointer in both phys encoders.
  4393. */
  4394. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4395. phys_enc = sde_enc->phys_encs[idx];
  4396. phys_enc->hw_ctl = NULL;
  4397. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4398. SDE_HW_BLK_CTL);
  4399. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4400. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4401. phys_enc->hw_ctl =
  4402. (struct sde_hw_ctl *) ctl_iter.hw;
  4403. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4404. phys_enc->intf_idx, phys_enc->hw_ctl);
  4405. }
  4406. }
  4407. }
  4408. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4409. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4410. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4411. phys->hw_intf = NULL;
  4412. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4413. break;
  4414. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4415. }
  4416. }
  4417. /**
  4418. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4419. * device bootup when cont_splash is enabled
  4420. * @drm_enc: Pointer to drm encoder structure
  4421. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4422. * @enable: boolean indicates enable or displae state of splash
  4423. * @Return: true if successful in updating the encoder structure
  4424. */
  4425. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4426. struct sde_splash_display *splash_display, bool enable)
  4427. {
  4428. struct sde_encoder_virt *sde_enc;
  4429. struct msm_drm_private *priv;
  4430. struct sde_kms *sde_kms;
  4431. struct drm_connector *conn = NULL;
  4432. struct sde_connector *sde_conn = NULL;
  4433. struct sde_connector_state *sde_conn_state = NULL;
  4434. struct drm_display_mode *drm_mode = NULL;
  4435. struct sde_encoder_phys *phys_enc;
  4436. struct drm_bridge *bridge;
  4437. int ret = 0, i;
  4438. if (!encoder) {
  4439. SDE_ERROR("invalid drm enc\n");
  4440. return -EINVAL;
  4441. }
  4442. sde_enc = to_sde_encoder_virt(encoder);
  4443. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4444. if (!sde_kms) {
  4445. SDE_ERROR("invalid sde_kms\n");
  4446. return -EINVAL;
  4447. }
  4448. priv = encoder->dev->dev_private;
  4449. if (!priv->num_connectors) {
  4450. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4451. return -EINVAL;
  4452. }
  4453. SDE_DEBUG_ENC(sde_enc,
  4454. "num of connectors: %d\n", priv->num_connectors);
  4455. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4456. if (!enable) {
  4457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4458. phys_enc = sde_enc->phys_encs[i];
  4459. if (phys_enc)
  4460. phys_enc->cont_splash_enabled = false;
  4461. }
  4462. return ret;
  4463. }
  4464. if (!splash_display) {
  4465. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4466. return -EINVAL;
  4467. }
  4468. for (i = 0; i < priv->num_connectors; i++) {
  4469. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4470. priv->connectors[i]->base.id);
  4471. sde_conn = to_sde_connector(priv->connectors[i]);
  4472. if (!sde_conn->encoder) {
  4473. SDE_DEBUG_ENC(sde_enc,
  4474. "encoder not attached to connector\n");
  4475. continue;
  4476. }
  4477. if (sde_conn->encoder->base.id
  4478. == encoder->base.id) {
  4479. conn = (priv->connectors[i]);
  4480. break;
  4481. }
  4482. }
  4483. if (!conn || !conn->state) {
  4484. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4485. return -EINVAL;
  4486. }
  4487. sde_conn_state = to_sde_connector_state(conn->state);
  4488. if (!sde_conn->ops.get_mode_info) {
  4489. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4490. return -EINVAL;
  4491. }
  4492. drm_mode = &encoder->crtc->state->adjusted_mode;
  4493. ret = sde_connector_get_mode_info(&sde_conn->base,
  4494. drm_mode, &sde_conn_state->mode_info);
  4495. if (ret) {
  4496. SDE_ERROR_ENC(sde_enc,
  4497. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4498. return ret;
  4499. }
  4500. if (sde_conn->encoder) {
  4501. conn->state->best_encoder = sde_conn->encoder;
  4502. SDE_DEBUG_ENC(sde_enc,
  4503. "configured cstate->best_encoder to ID = %d\n",
  4504. conn->state->best_encoder->base.id);
  4505. } else {
  4506. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4507. conn->base.id);
  4508. }
  4509. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4510. conn->state, false);
  4511. if (ret) {
  4512. SDE_ERROR_ENC(sde_enc,
  4513. "failed to reserve hw resources, %d\n", ret);
  4514. return ret;
  4515. }
  4516. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4517. sde_connector_get_topology_name(conn));
  4518. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4519. drm_mode->hdisplay, drm_mode->vdisplay);
  4520. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4521. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4522. if (bridge) {
  4523. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4524. /*
  4525. * For cont-splash use case, we update the mode
  4526. * configurations manually. This will skip the
  4527. * usually mode set call when actual frame is
  4528. * pushed from framework. The bridge needs to
  4529. * be updated with the current drm mode by
  4530. * calling the bridge mode set ops.
  4531. */
  4532. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4533. } else {
  4534. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4535. }
  4536. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4538. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4539. if (!phys) {
  4540. SDE_ERROR_ENC(sde_enc,
  4541. "phys encoders not initialized\n");
  4542. return -EINVAL;
  4543. }
  4544. /* update connector for master and slave phys encoders */
  4545. phys->connector = conn;
  4546. phys->cont_splash_enabled = true;
  4547. phys->hw_pp = sde_enc->hw_pp[i];
  4548. if (phys->ops.cont_splash_mode_set)
  4549. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4550. if (phys->ops.is_master && phys->ops.is_master(phys))
  4551. sde_enc->cur_master = phys;
  4552. }
  4553. return ret;
  4554. }
  4555. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4556. bool skip_pre_kickoff)
  4557. {
  4558. struct msm_drm_thread *event_thread = NULL;
  4559. struct msm_drm_private *priv = NULL;
  4560. struct sde_encoder_virt *sde_enc = NULL;
  4561. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4562. SDE_ERROR("invalid parameters\n");
  4563. return -EINVAL;
  4564. }
  4565. priv = enc->dev->dev_private;
  4566. sde_enc = to_sde_encoder_virt(enc);
  4567. if (!sde_enc->crtc || (sde_enc->crtc->index
  4568. >= ARRAY_SIZE(priv->event_thread))) {
  4569. SDE_DEBUG_ENC(sde_enc,
  4570. "invalid cached CRTC: %d or crtc index: %d\n",
  4571. sde_enc->crtc == NULL,
  4572. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4573. return -EINVAL;
  4574. }
  4575. SDE_EVT32_VERBOSE(DRMID(enc));
  4576. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4577. if (!skip_pre_kickoff) {
  4578. sde_enc->delay_kickoff = true;
  4579. kthread_queue_work(&event_thread->worker,
  4580. &sde_enc->esd_trigger_work);
  4581. kthread_flush_work(&sde_enc->esd_trigger_work);
  4582. }
  4583. /*
  4584. * panel may stop generating te signal (vsync) during esd failure. rsc
  4585. * hardware may hang without vsync. Avoid rsc hang by generating the
  4586. * vsync from watchdog timer instead of panel.
  4587. */
  4588. sde_encoder_helper_switch_vsync(enc, true);
  4589. if (!skip_pre_kickoff) {
  4590. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4591. sde_enc->delay_kickoff = false;
  4592. }
  4593. return 0;
  4594. }
  4595. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4596. {
  4597. struct sde_encoder_virt *sde_enc;
  4598. if (!encoder) {
  4599. SDE_ERROR("invalid drm enc\n");
  4600. return false;
  4601. }
  4602. sde_enc = to_sde_encoder_virt(encoder);
  4603. return sde_enc->recovery_events_enabled;
  4604. }
  4605. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4606. {
  4607. struct sde_encoder_virt *sde_enc;
  4608. if (!encoder) {
  4609. SDE_ERROR("invalid drm enc\n");
  4610. return;
  4611. }
  4612. sde_enc = to_sde_encoder_virt(encoder);
  4613. sde_enc->recovery_events_enabled = true;
  4614. }