sde_crtc.c 197 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. struct vblank_work {
  50. struct kthread_work work;
  51. int crtc_id;
  52. bool enable;
  53. struct msm_drm_private *priv;
  54. };
  55. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  56. bool en, struct sde_irq_callback *ad_irq);
  57. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *idle_irq);
  59. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  60. bool en, struct sde_irq_callback *idle_irq);
  61. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  62. struct sde_irq_callback *noirq);
  63. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  64. struct sde_crtc_state *cstate,
  65. void __user *usr_ptr);
  66. static struct sde_crtc_custom_events custom_events[] = {
  67. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  68. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  69. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  70. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  71. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  72. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  73. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  74. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  75. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  76. };
  77. /* default input fence timeout, in ms */
  78. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  79. /*
  80. * The default input fence timeout is 2 seconds while max allowed
  81. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  82. * tolerance limit.
  83. */
  84. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  85. /* layer mixer index on sde_crtc */
  86. #define LEFT_MIXER 0
  87. #define RIGHT_MIXER 1
  88. #define MISR_BUFF_SIZE 256
  89. /*
  90. * Time period for fps calculation in micro seconds.
  91. * Default value is set to 1 sec.
  92. */
  93. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  94. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  95. #define MAX_FRAME_COUNT 1000
  96. #define MILI_TO_MICRO 1000
  97. #define SKIP_STAGING_PIPE_ZPOS 255
  98. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  99. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  100. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  101. struct drm_crtc_state *state);
  102. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  103. {
  104. struct msm_drm_private *priv;
  105. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  106. SDE_ERROR("invalid crtc\n");
  107. return NULL;
  108. }
  109. priv = crtc->dev->dev_private;
  110. if (!priv || !priv->kms) {
  111. SDE_ERROR("invalid kms\n");
  112. return NULL;
  113. }
  114. return to_sde_kms(priv->kms);
  115. }
  116. /**
  117. * sde_crtc_calc_fps() - Calculates fps value.
  118. * @sde_crtc : CRTC structure
  119. *
  120. * This function is called at frame done. It counts the number
  121. * of frames done for every 1 sec. Stores the value in measured_fps.
  122. * measured_fps value is 10 times the calculated fps value.
  123. * For example, measured_fps= 594 for calculated fps of 59.4
  124. */
  125. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  126. {
  127. ktime_t current_time_us;
  128. u64 fps, diff_us;
  129. current_time_us = ktime_get();
  130. diff_us = (u64)ktime_us_delta(current_time_us,
  131. sde_crtc->fps_info.last_sampled_time_us);
  132. sde_crtc->fps_info.frame_count++;
  133. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  134. /* Multiplying with 10 to get fps in floating point */
  135. fps = ((u64)sde_crtc->fps_info.frame_count)
  136. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  137. do_div(fps, diff_us);
  138. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  139. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  140. sde_crtc->base.base.id, (unsigned int)fps/10,
  141. (unsigned int)fps%10);
  142. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  143. sde_crtc->fps_info.frame_count = 0;
  144. }
  145. if (!sde_crtc->fps_info.time_buf)
  146. return;
  147. /**
  148. * Array indexing is based on sliding window algorithm.
  149. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  150. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  151. * counter loops around and comes back to the first index to store
  152. * the next ktime.
  153. */
  154. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  155. ktime_get();
  156. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  157. }
  158. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  159. {
  160. if (!sde_crtc)
  161. return;
  162. }
  163. #ifdef CONFIG_DEBUG_FS
  164. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  165. {
  166. struct sde_crtc *sde_crtc;
  167. u64 fps_int, fps_float;
  168. ktime_t current_time_us;
  169. u64 fps, diff_us;
  170. if (!s || !s->private) {
  171. SDE_ERROR("invalid input param(s)\n");
  172. return -EAGAIN;
  173. }
  174. sde_crtc = s->private;
  175. current_time_us = ktime_get();
  176. diff_us = (u64)ktime_us_delta(current_time_us,
  177. sde_crtc->fps_info.last_sampled_time_us);
  178. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  179. /* Multiplying with 10 to get fps in floating point */
  180. fps = ((u64)sde_crtc->fps_info.frame_count)
  181. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  182. do_div(fps, diff_us);
  183. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  184. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  185. sde_crtc->fps_info.frame_count = 0;
  186. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  187. sde_crtc->base.base.id, (unsigned int)fps/10,
  188. (unsigned int)fps%10);
  189. }
  190. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  191. fps_float = do_div(fps_int, 10);
  192. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  193. return 0;
  194. }
  195. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  196. {
  197. return single_open(file, _sde_debugfs_fps_status_show,
  198. inode->i_private);
  199. }
  200. #endif
  201. static ssize_t fps_periodicity_ms_store(struct device *device,
  202. struct device_attribute *attr, const char *buf, size_t count)
  203. {
  204. struct drm_crtc *crtc;
  205. struct sde_crtc *sde_crtc;
  206. int res;
  207. /* Base of the input */
  208. int cnt = 10;
  209. if (!device || !buf) {
  210. SDE_ERROR("invalid input param(s)\n");
  211. return -EAGAIN;
  212. }
  213. crtc = dev_get_drvdata(device);
  214. if (!crtc)
  215. return -EINVAL;
  216. sde_crtc = to_sde_crtc(crtc);
  217. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  218. if (res < 0)
  219. return res;
  220. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  221. sde_crtc->fps_info.fps_periodic_duration =
  222. DEFAULT_FPS_PERIOD_1_SEC;
  223. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  224. MAX_FPS_PERIOD_5_SECONDS)
  225. sde_crtc->fps_info.fps_periodic_duration =
  226. MAX_FPS_PERIOD_5_SECONDS;
  227. else
  228. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  229. return count;
  230. }
  231. static ssize_t fps_periodicity_ms_show(struct device *device,
  232. struct device_attribute *attr, char *buf)
  233. {
  234. struct drm_crtc *crtc;
  235. struct sde_crtc *sde_crtc;
  236. if (!device || !buf) {
  237. SDE_ERROR("invalid input param(s)\n");
  238. return -EAGAIN;
  239. }
  240. crtc = dev_get_drvdata(device);
  241. if (!crtc)
  242. return -EINVAL;
  243. sde_crtc = to_sde_crtc(crtc);
  244. return scnprintf(buf, PAGE_SIZE, "%d\n",
  245. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  246. }
  247. static ssize_t measured_fps_show(struct device *device,
  248. struct device_attribute *attr, char *buf)
  249. {
  250. struct drm_crtc *crtc;
  251. struct sde_crtc *sde_crtc;
  252. uint64_t fps_int, fps_decimal;
  253. u64 fps = 0, frame_count = 0;
  254. ktime_t current_time;
  255. int i = 0, current_time_index;
  256. u64 diff_us;
  257. if (!device || !buf) {
  258. SDE_ERROR("invalid input param(s)\n");
  259. return -EAGAIN;
  260. }
  261. crtc = dev_get_drvdata(device);
  262. if (!crtc) {
  263. scnprintf(buf, PAGE_SIZE, "fps information not available");
  264. return -EINVAL;
  265. }
  266. sde_crtc = to_sde_crtc(crtc);
  267. if (!sde_crtc->fps_info.time_buf) {
  268. scnprintf(buf, PAGE_SIZE,
  269. "timebuf null - fps information not available");
  270. return -EINVAL;
  271. }
  272. /**
  273. * Whenever the time_index counter comes to zero upon decrementing,
  274. * it is set to the last index since it is the next index that we
  275. * should check for calculating the buftime.
  276. */
  277. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  278. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  279. current_time = ktime_get();
  280. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  281. u64 ptime = (u64)ktime_to_us(current_time);
  282. u64 buftime = (u64)ktime_to_us(
  283. sde_crtc->fps_info.time_buf[current_time_index]);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (ptime > buftime && diff_us >= (u64)
  287. sde_crtc->fps_info.fps_periodic_duration) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  290. do_div(fps, diff_us);
  291. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  292. SDE_DEBUG("measured fps: %d\n",
  293. sde_crtc->fps_info.measured_fps);
  294. break;
  295. }
  296. current_time_index = (current_time_index == 0) ?
  297. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  298. SDE_DEBUG("current time index: %d\n", current_time_index);
  299. frame_count++;
  300. }
  301. if (i == MAX_FRAME_COUNT) {
  302. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  303. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  304. diff_us = (u64)ktime_us_delta(current_time,
  305. sde_crtc->fps_info.time_buf[current_time_index]);
  306. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  307. /* Multiplying with 10 to get fps in floating point */
  308. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  309. do_div(fps, diff_us);
  310. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  311. }
  312. }
  313. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  314. fps_decimal = do_div(fps_int, 10);
  315. return scnprintf(buf, PAGE_SIZE,
  316. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  317. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  318. }
  319. static ssize_t vsync_event_show(struct device *device,
  320. struct device_attribute *attr, char *buf)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. if (!device || !buf) {
  325. SDE_ERROR("invalid input param(s)\n");
  326. return -EAGAIN;
  327. }
  328. crtc = dev_get_drvdata(device);
  329. sde_crtc = to_sde_crtc(crtc);
  330. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  331. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  332. }
  333. static ssize_t retire_frame_event_show(struct device *device,
  334. struct device_attribute *attr, char *buf)
  335. {
  336. struct drm_crtc *crtc;
  337. struct sde_crtc *sde_crtc;
  338. if (!device || !buf) {
  339. SDE_ERROR("invalid input param(s)\n");
  340. return -EAGAIN;
  341. }
  342. crtc = dev_get_drvdata(device);
  343. sde_crtc = to_sde_crtc(crtc);
  344. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  345. ktime_to_ns(sde_crtc->retire_frame_event_time));
  346. }
  347. static DEVICE_ATTR_RO(vsync_event);
  348. static DEVICE_ATTR_RO(measured_fps);
  349. static DEVICE_ATTR_RW(fps_periodicity_ms);
  350. static DEVICE_ATTR_RO(retire_frame_event);
  351. static struct attribute *sde_crtc_dev_attrs[] = {
  352. &dev_attr_vsync_event.attr,
  353. &dev_attr_measured_fps.attr,
  354. &dev_attr_fps_periodicity_ms.attr,
  355. &dev_attr_retire_frame_event.attr,
  356. NULL
  357. };
  358. static const struct attribute_group sde_crtc_attr_group = {
  359. .attrs = sde_crtc_dev_attrs,
  360. };
  361. static const struct attribute_group *sde_crtc_attr_groups[] = {
  362. &sde_crtc_attr_group,
  363. NULL,
  364. };
  365. static void sde_crtc_destroy(struct drm_crtc *crtc)
  366. {
  367. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  368. SDE_DEBUG("\n");
  369. if (!crtc)
  370. return;
  371. if (sde_crtc->vsync_event_sf)
  372. sysfs_put(sde_crtc->vsync_event_sf);
  373. if (sde_crtc->retire_frame_event_sf)
  374. sysfs_put(sde_crtc->retire_frame_event_sf);
  375. if (sde_crtc->sysfs_dev)
  376. device_unregister(sde_crtc->sysfs_dev);
  377. if (sde_crtc->blob_info)
  378. drm_property_blob_put(sde_crtc->blob_info);
  379. msm_property_destroy(&sde_crtc->property_info);
  380. sde_cp_crtc_destroy_properties(crtc);
  381. sde_fence_deinit(sde_crtc->output_fence);
  382. _sde_crtc_deinit_events(sde_crtc);
  383. drm_crtc_cleanup(crtc);
  384. mutex_destroy(&sde_crtc->crtc_lock);
  385. kfree(sde_crtc);
  386. }
  387. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  388. {
  389. struct drm_connector *connector;
  390. struct drm_encoder *encoder;
  391. struct sde_connector_state *conn_state;
  392. bool encoder_valid = false;
  393. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  394. c_state->encoder_mask) {
  395. if (!sde_encoder_in_clone_mode(encoder)) {
  396. encoder_valid = true;
  397. break;
  398. }
  399. }
  400. if (!encoder_valid)
  401. return NULL;
  402. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  403. if (!connector)
  404. return NULL;
  405. conn_state = to_sde_connector_state(connector->state);
  406. if (!conn_state)
  407. return NULL;
  408. return &conn_state->msm_mode;
  409. }
  410. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  411. const struct drm_display_mode *mode,
  412. struct drm_display_mode *adjusted_mode)
  413. {
  414. struct msm_display_mode *msm_mode;
  415. struct drm_crtc_state *c_state;
  416. struct drm_connector *connector;
  417. struct drm_encoder *encoder;
  418. struct drm_connector_state *new_conn_state;
  419. struct sde_connector_state *c_conn_state = NULL;
  420. bool encoder_valid = false;
  421. int i;
  422. SDE_DEBUG("\n");
  423. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  424. adjusted_mode);
  425. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  426. c_state->encoder_mask) {
  427. if (!sde_encoder_in_clone_mode(encoder)) {
  428. encoder_valid = true;
  429. break;
  430. }
  431. }
  432. if (!encoder_valid) {
  433. SDE_ERROR("encoder not found\n");
  434. return true;
  435. }
  436. for_each_new_connector_in_state(c_state->state, connector,
  437. new_conn_state, i) {
  438. if (new_conn_state->best_encoder == encoder) {
  439. c_conn_state = to_sde_connector_state(new_conn_state);
  440. break;
  441. }
  442. }
  443. if (!c_conn_state) {
  444. SDE_ERROR("could not get connector state\n");
  445. return true;
  446. }
  447. msm_mode = &c_conn_state->msm_mode;
  448. if ((msm_is_mode_seamless(msm_mode) ||
  449. (msm_is_mode_seamless_vrr(msm_mode) ||
  450. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  451. (!crtc->enabled)) {
  452. SDE_ERROR("crtc state prevents seamless transition\n");
  453. return false;
  454. }
  455. return true;
  456. }
  457. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  458. struct sde_plane_state *pstate, struct sde_format *format)
  459. {
  460. uint32_t blend_op, fg_alpha, bg_alpha;
  461. uint32_t blend_type;
  462. struct sde_hw_mixer *lm = mixer->hw_lm;
  463. /* default to opaque blending */
  464. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  465. bg_alpha = 0xFF - fg_alpha;
  466. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  467. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  468. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  469. switch (blend_type) {
  470. case SDE_DRM_BLEND_OP_OPAQUE:
  471. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  472. SDE_BLEND_BG_ALPHA_BG_CONST;
  473. break;
  474. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  475. if (format->alpha_enable) {
  476. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  477. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  478. if (fg_alpha != 0xff) {
  479. bg_alpha = fg_alpha;
  480. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  481. SDE_BLEND_BG_INV_MOD_ALPHA;
  482. } else {
  483. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  484. }
  485. }
  486. break;
  487. case SDE_DRM_BLEND_OP_COVERAGE:
  488. if (format->alpha_enable) {
  489. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  490. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  491. if (fg_alpha != 0xff) {
  492. bg_alpha = fg_alpha;
  493. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  494. SDE_BLEND_BG_MOD_ALPHA |
  495. SDE_BLEND_BG_INV_MOD_ALPHA;
  496. } else {
  497. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  498. }
  499. }
  500. break;
  501. default:
  502. /* do nothing */
  503. break;
  504. }
  505. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  506. bg_alpha, blend_op);
  507. SDE_DEBUG(
  508. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  509. (char *) &format->base.pixel_format,
  510. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  511. }
  512. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  513. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  514. struct sde_hw_dim_layer *dim_layer)
  515. {
  516. struct sde_crtc_state *cstate;
  517. struct sde_hw_mixer *lm;
  518. struct sde_hw_dim_layer split_dim_layer;
  519. int i;
  520. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  521. SDE_DEBUG("empty dim_layer\n");
  522. return;
  523. }
  524. cstate = to_sde_crtc_state(crtc->state);
  525. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  526. dim_layer->flags, dim_layer->stage);
  527. split_dim_layer.stage = dim_layer->stage;
  528. split_dim_layer.color_fill = dim_layer->color_fill;
  529. /*
  530. * traverse through the layer mixers attached to crtc and find the
  531. * intersecting dim layer rect in each LM and program accordingly.
  532. */
  533. for (i = 0; i < sde_crtc->num_mixers; i++) {
  534. split_dim_layer.flags = dim_layer->flags;
  535. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  536. &split_dim_layer.rect);
  537. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  538. /*
  539. * no extra programming required for non-intersecting
  540. * layer mixers with INCLUSIVE dim layer
  541. */
  542. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  543. continue;
  544. /*
  545. * program the other non-intersecting layer mixers with
  546. * INCLUSIVE dim layer of full size for uniformity
  547. * with EXCLUSIVE dim layer config.
  548. */
  549. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  550. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  551. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  552. sizeof(split_dim_layer.rect));
  553. } else {
  554. split_dim_layer.rect.x =
  555. split_dim_layer.rect.x -
  556. cstate->lm_roi[i].x;
  557. split_dim_layer.rect.y =
  558. split_dim_layer.rect.y -
  559. cstate->lm_roi[i].y;
  560. }
  561. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  562. cstate->lm_roi[i].x,
  563. cstate->lm_roi[i].y,
  564. cstate->lm_roi[i].w,
  565. cstate->lm_roi[i].h,
  566. dim_layer->rect.x,
  567. dim_layer->rect.y,
  568. dim_layer->rect.w,
  569. dim_layer->rect.h,
  570. split_dim_layer.rect.x,
  571. split_dim_layer.rect.y,
  572. split_dim_layer.rect.w,
  573. split_dim_layer.rect.h);
  574. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  575. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  576. split_dim_layer.rect.w, split_dim_layer.rect.h);
  577. lm = mixer[i].hw_lm;
  578. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  579. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  580. }
  581. }
  582. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  583. const struct sde_rect **crtc_roi)
  584. {
  585. struct sde_crtc_state *crtc_state;
  586. if (!state || !crtc_roi)
  587. return;
  588. crtc_state = to_sde_crtc_state(state);
  589. *crtc_roi = &crtc_state->crtc_roi;
  590. }
  591. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  592. {
  593. struct sde_crtc_state *cstate;
  594. struct sde_crtc *sde_crtc;
  595. if (!state || !state->crtc)
  596. return false;
  597. sde_crtc = to_sde_crtc(state->crtc);
  598. cstate = to_sde_crtc_state(state);
  599. return msm_property_is_dirty(&sde_crtc->property_info,
  600. &cstate->property_state, CRTC_PROP_ROI_V1);
  601. }
  602. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  603. void __user *usr_ptr)
  604. {
  605. struct drm_crtc *crtc;
  606. struct sde_crtc_state *cstate;
  607. struct sde_drm_roi_v1 roi_v1;
  608. int i;
  609. if (!state) {
  610. SDE_ERROR("invalid args\n");
  611. return -EINVAL;
  612. }
  613. cstate = to_sde_crtc_state(state);
  614. crtc = cstate->base.crtc;
  615. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  616. if (!usr_ptr) {
  617. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  618. return 0;
  619. }
  620. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  621. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  622. return -EINVAL;
  623. }
  624. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  625. if (roi_v1.num_rects == 0) {
  626. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  627. return 0;
  628. }
  629. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  630. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  631. roi_v1.num_rects);
  632. return -EINVAL;
  633. }
  634. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  635. for (i = 0; i < roi_v1.num_rects; ++i) {
  636. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  637. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  638. DRMID(crtc), i,
  639. cstate->user_roi_list.roi[i].x1,
  640. cstate->user_roi_list.roi[i].y1,
  641. cstate->user_roi_list.roi[i].x2,
  642. cstate->user_roi_list.roi[i].y2);
  643. SDE_EVT32_VERBOSE(DRMID(crtc),
  644. cstate->user_roi_list.roi[i].x1,
  645. cstate->user_roi_list.roi[i].y1,
  646. cstate->user_roi_list.roi[i].x2,
  647. cstate->user_roi_list.roi[i].y2);
  648. }
  649. return 0;
  650. }
  651. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  652. struct drm_crtc_state *state)
  653. {
  654. struct drm_connector *conn;
  655. struct drm_connector_state *conn_state;
  656. struct sde_crtc *sde_crtc;
  657. struct sde_crtc_state *crtc_state;
  658. struct sde_rect *crtc_roi;
  659. struct msm_mode_info mode_info;
  660. int i = 0;
  661. int rc;
  662. bool is_crtc_roi_dirty;
  663. bool is_any_conn_roi_dirty;
  664. if (!crtc || !state)
  665. return -EINVAL;
  666. sde_crtc = to_sde_crtc(crtc);
  667. crtc_state = to_sde_crtc_state(state);
  668. crtc_roi = &crtc_state->crtc_roi;
  669. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  670. is_any_conn_roi_dirty = false;
  671. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  672. struct sde_connector *sde_conn;
  673. struct sde_connector_state *sde_conn_state;
  674. struct sde_rect conn_roi;
  675. if (!conn_state || conn_state->crtc != crtc)
  676. continue;
  677. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  678. if (rc) {
  679. SDE_ERROR("failed to get mode info\n");
  680. return -EINVAL;
  681. }
  682. sde_conn = to_sde_connector(conn_state->connector);
  683. sde_conn_state = to_sde_connector_state(conn_state);
  684. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  685. msm_property_is_dirty(
  686. &sde_conn->property_info,
  687. &sde_conn_state->property_state,
  688. CONNECTOR_PROP_ROI_V1);
  689. if (!mode_info.roi_caps.enabled)
  690. continue;
  691. /*
  692. * current driver only supports same connector and crtc size,
  693. * but if support for different sizes is added, driver needs
  694. * to check the connector roi here to make sure is full screen
  695. * for dsc 3d-mux topology that doesn't support partial update.
  696. */
  697. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  698. sizeof(crtc_state->user_roi_list))) {
  699. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  700. sde_crtc->name);
  701. return -EINVAL;
  702. }
  703. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  704. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  705. conn_roi.x, conn_roi.y,
  706. conn_roi.w, conn_roi.h);
  707. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  708. conn_roi.x, conn_roi.y,
  709. conn_roi.w, conn_roi.h);
  710. }
  711. /*
  712. * Check against CRTC ROI and Connector ROI not being updated together.
  713. * This restriction should be relaxed when Connector ROI scaling is
  714. * supported.
  715. */
  716. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  717. SDE_ERROR("connector/crtc rois not updated together\n");
  718. return -EINVAL;
  719. }
  720. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  721. /* clear the ROI to null if it matches full screen anyways */
  722. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  723. crtc_roi->w == state->adjusted_mode.hdisplay &&
  724. crtc_roi->h == state->adjusted_mode.vdisplay)
  725. memset(crtc_roi, 0, sizeof(*crtc_roi));
  726. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  727. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  728. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  729. crtc_roi->h);
  730. return 0;
  731. }
  732. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  733. struct drm_crtc_state *state)
  734. {
  735. struct sde_crtc *sde_crtc;
  736. struct sde_crtc_state *crtc_state;
  737. struct drm_connector *conn;
  738. struct drm_connector_state *conn_state;
  739. int i;
  740. if (!crtc || !state)
  741. return -EINVAL;
  742. sde_crtc = to_sde_crtc(crtc);
  743. crtc_state = to_sde_crtc_state(state);
  744. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  745. return 0;
  746. /* partial update active, check if autorefresh is also requested */
  747. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  748. uint64_t autorefresh;
  749. if (!conn_state || conn_state->crtc != crtc)
  750. continue;
  751. autorefresh = sde_connector_get_property(conn_state,
  752. CONNECTOR_PROP_AUTOREFRESH);
  753. if (autorefresh) {
  754. SDE_ERROR(
  755. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  756. sde_crtc->name, autorefresh);
  757. return -EINVAL;
  758. }
  759. }
  760. return 0;
  761. }
  762. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  763. struct drm_crtc_state *state, int lm_idx)
  764. {
  765. struct sde_kms *sde_kms;
  766. struct sde_crtc *sde_crtc;
  767. struct sde_crtc_state *crtc_state;
  768. const struct sde_rect *crtc_roi;
  769. const struct sde_rect *lm_bounds;
  770. struct sde_rect *lm_roi;
  771. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  772. return -EINVAL;
  773. sde_kms = _sde_crtc_get_kms(crtc);
  774. if (!sde_kms || !sde_kms->catalog) {
  775. SDE_ERROR("invalid parameters\n");
  776. return -EINVAL;
  777. }
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. crtc_roi = &crtc_state->crtc_roi;
  781. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  782. lm_roi = &crtc_state->lm_roi[lm_idx];
  783. if (sde_kms_rect_is_null(crtc_roi))
  784. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  785. else
  786. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  787. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  788. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  789. /*
  790. * partial update is not supported with 3dmux dsc or dest scaler.
  791. * hence, crtc roi must match the mixer dimensions.
  792. */
  793. if (crtc_state->num_ds_enabled ||
  794. sde_rm_topology_is_group(&sde_kms->rm, state,
  795. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  796. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  797. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  798. return -EINVAL;
  799. }
  800. }
  801. /* if any dimension is zero, clear all dimensions for clarity */
  802. if (sde_kms_rect_is_null(lm_roi))
  803. memset(lm_roi, 0, sizeof(*lm_roi));
  804. return 0;
  805. }
  806. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  807. struct drm_crtc_state *state)
  808. {
  809. struct sde_crtc *sde_crtc;
  810. struct sde_crtc_state *crtc_state;
  811. u32 disp_bitmask = 0;
  812. int i;
  813. if (!crtc || !state) {
  814. pr_err("Invalid crtc or state\n");
  815. return 0;
  816. }
  817. sde_crtc = to_sde_crtc(crtc);
  818. crtc_state = to_sde_crtc_state(state);
  819. /* pingpong split: one ROI, one LM, two physical displays */
  820. if (crtc_state->is_ppsplit) {
  821. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  822. struct sde_rect *roi = &crtc_state->lm_roi[0];
  823. if (sde_kms_rect_is_null(roi))
  824. disp_bitmask = 0;
  825. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  826. disp_bitmask = BIT(0); /* left only */
  827. else if (roi->x >= lm_split_width)
  828. disp_bitmask = BIT(1); /* right only */
  829. else
  830. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  831. } else if (sde_crtc->mixers_swapped) {
  832. disp_bitmask = BIT(0);
  833. } else {
  834. for (i = 0; i < sde_crtc->num_mixers; i++) {
  835. if (!sde_kms_rect_is_null(
  836. &crtc_state->lm_roi[i]))
  837. disp_bitmask |= BIT(i);
  838. }
  839. }
  840. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  841. return disp_bitmask;
  842. }
  843. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  844. struct drm_crtc_state *state)
  845. {
  846. struct sde_crtc *sde_crtc;
  847. struct sde_crtc_state *crtc_state;
  848. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  849. if (!crtc || !state)
  850. return -EINVAL;
  851. sde_crtc = to_sde_crtc(crtc);
  852. crtc_state = to_sde_crtc_state(state);
  853. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  854. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  855. sde_crtc->name, sde_crtc->num_mixers);
  856. return -EINVAL;
  857. }
  858. /*
  859. * If using pingpong split: one ROI, one LM, two physical displays
  860. * then the ROI must be centered on the panel split boundary and
  861. * be of equal width across the split.
  862. */
  863. if (crtc_state->is_ppsplit) {
  864. u16 panel_split_width;
  865. u32 display_mask;
  866. roi[0] = &crtc_state->lm_roi[0];
  867. if (sde_kms_rect_is_null(roi[0]))
  868. return 0;
  869. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  870. if (display_mask != (BIT(0) | BIT(1)))
  871. return 0;
  872. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  873. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  874. SDE_ERROR("%s: roi x %d w %d split %d\n",
  875. sde_crtc->name, roi[0]->x, roi[0]->w,
  876. panel_split_width);
  877. return -EINVAL;
  878. }
  879. return 0;
  880. }
  881. /*
  882. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  883. * LMs and be of equal width.
  884. */
  885. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  886. return 0;
  887. roi[0] = &crtc_state->lm_roi[0];
  888. roi[1] = &crtc_state->lm_roi[1];
  889. /* if one of the roi is null it's a left/right-only update */
  890. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  891. return 0;
  892. /* check lm rois are equal width & first roi ends at 2nd roi */
  893. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  894. SDE_ERROR(
  895. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  896. sde_crtc->name, roi[0]->x, roi[0]->w,
  897. roi[1]->x, roi[1]->w);
  898. return -EINVAL;
  899. }
  900. return 0;
  901. }
  902. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  903. struct drm_crtc_state *state)
  904. {
  905. struct sde_crtc *sde_crtc;
  906. struct sde_crtc_state *crtc_state;
  907. const struct sde_rect *crtc_roi;
  908. const struct drm_plane_state *pstate;
  909. struct drm_plane *plane;
  910. if (!crtc || !state)
  911. return -EINVAL;
  912. /*
  913. * Reject commit if a Plane CRTC destination coordinates fall outside
  914. * the partial CRTC ROI. LM output is determined via connector ROIs,
  915. * if they are specified, not Plane CRTC ROIs.
  916. */
  917. sde_crtc = to_sde_crtc(crtc);
  918. crtc_state = to_sde_crtc_state(state);
  919. crtc_roi = &crtc_state->crtc_roi;
  920. if (sde_kms_rect_is_null(crtc_roi))
  921. return 0;
  922. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  923. struct sde_rect plane_roi, intersection;
  924. if (IS_ERR_OR_NULL(pstate)) {
  925. int rc = PTR_ERR(pstate);
  926. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  927. sde_crtc->name, plane->base.id, rc);
  928. return rc;
  929. }
  930. plane_roi.x = pstate->crtc_x;
  931. plane_roi.y = pstate->crtc_y;
  932. plane_roi.w = pstate->crtc_w;
  933. plane_roi.h = pstate->crtc_h;
  934. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  935. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  936. SDE_ERROR(
  937. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  938. sde_crtc->name, plane->base.id,
  939. plane_roi.x, plane_roi.y,
  940. plane_roi.w, plane_roi.h,
  941. crtc_roi->x, crtc_roi->y,
  942. crtc_roi->w, crtc_roi->h);
  943. return -E2BIG;
  944. }
  945. }
  946. return 0;
  947. }
  948. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  949. struct drm_crtc_state *state)
  950. {
  951. struct sde_crtc *sde_crtc;
  952. struct sde_crtc_state *sde_crtc_state;
  953. struct msm_mode_info mode_info;
  954. int rc, lm_idx, i;
  955. if (!crtc || !state)
  956. return -EINVAL;
  957. memset(&mode_info, 0, sizeof(mode_info));
  958. sde_crtc = to_sde_crtc(crtc);
  959. sde_crtc_state = to_sde_crtc_state(state);
  960. /*
  961. * check connector array cached at modeset time since incoming atomic
  962. * state may not include any connectors if they aren't modified
  963. */
  964. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  965. struct drm_connector *conn = sde_crtc_state->connectors[i];
  966. if (!conn || !conn->state)
  967. continue;
  968. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  969. if (rc) {
  970. SDE_ERROR("failed to get mode info\n");
  971. return -EINVAL;
  972. }
  973. if (!mode_info.roi_caps.enabled)
  974. continue;
  975. if (sde_crtc_state->user_roi_list.num_rects >
  976. mode_info.roi_caps.num_roi) {
  977. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  978. sde_crtc_state->user_roi_list.num_rects,
  979. mode_info.roi_caps.num_roi);
  980. return -E2BIG;
  981. }
  982. rc = _sde_crtc_set_crtc_roi(crtc, state);
  983. if (rc)
  984. return rc;
  985. rc = _sde_crtc_check_autorefresh(crtc, state);
  986. if (rc)
  987. return rc;
  988. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  989. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  990. if (rc)
  991. return rc;
  992. }
  993. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  994. if (rc)
  995. return rc;
  996. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  997. if (rc)
  998. return rc;
  999. }
  1000. return 0;
  1001. }
  1002. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1003. {
  1004. struct sde_crtc *sde_crtc;
  1005. struct sde_crtc_state *cstate;
  1006. const struct sde_rect *lm_roi;
  1007. struct sde_hw_mixer *hw_lm;
  1008. bool right_mixer = false;
  1009. bool lm_updated = false;
  1010. int lm_idx;
  1011. if (!crtc)
  1012. return;
  1013. sde_crtc = to_sde_crtc(crtc);
  1014. cstate = to_sde_crtc_state(crtc->state);
  1015. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1016. struct sde_hw_mixer_cfg cfg;
  1017. lm_roi = &cstate->lm_roi[lm_idx];
  1018. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1019. if (!sde_crtc->mixers_swapped)
  1020. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1021. if (lm_roi->w != hw_lm->cfg.out_width ||
  1022. lm_roi->h != hw_lm->cfg.out_height ||
  1023. right_mixer != hw_lm->cfg.right_mixer) {
  1024. hw_lm->cfg.out_width = lm_roi->w;
  1025. hw_lm->cfg.out_height = lm_roi->h;
  1026. hw_lm->cfg.right_mixer = right_mixer;
  1027. cfg.out_width = lm_roi->w;
  1028. cfg.out_height = lm_roi->h;
  1029. cfg.right_mixer = right_mixer;
  1030. cfg.flags = 0;
  1031. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1032. lm_updated = true;
  1033. }
  1034. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1035. lm_roi->h, right_mixer, lm_updated);
  1036. }
  1037. if (lm_updated)
  1038. sde_cp_crtc_res_change(crtc);
  1039. }
  1040. struct plane_state {
  1041. struct sde_plane_state *sde_pstate;
  1042. const struct drm_plane_state *drm_pstate;
  1043. int stage;
  1044. u32 pipe_id;
  1045. };
  1046. static int pstate_cmp(const void *a, const void *b)
  1047. {
  1048. struct plane_state *pa = (struct plane_state *)a;
  1049. struct plane_state *pb = (struct plane_state *)b;
  1050. int rc = 0;
  1051. int pa_zpos, pb_zpos;
  1052. enum sde_layout pa_layout, pb_layout;
  1053. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1054. return rc;
  1055. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1056. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1057. pa_layout = pa->sde_pstate->layout;
  1058. pb_layout = pb->sde_pstate->layout;
  1059. if (pa_zpos != pb_zpos)
  1060. rc = pa_zpos - pb_zpos;
  1061. else if (pa_layout != pb_layout)
  1062. rc = pa_layout - pb_layout;
  1063. else
  1064. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1065. return rc;
  1066. }
  1067. /*
  1068. * validate and set source split:
  1069. * use pstates sorted by stage to check planes on same stage
  1070. * we assume that all pipes are in source split so its valid to compare
  1071. * without taking into account left/right mixer placement
  1072. */
  1073. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1074. struct plane_state *pstates, int cnt)
  1075. {
  1076. struct plane_state *prv_pstate, *cur_pstate;
  1077. enum sde_layout prev_layout, cur_layout;
  1078. struct sde_rect left_rect, right_rect;
  1079. struct sde_kms *sde_kms;
  1080. int32_t left_pid, right_pid;
  1081. int32_t stage;
  1082. int i, rc = 0;
  1083. sde_kms = _sde_crtc_get_kms(crtc);
  1084. if (!sde_kms || !sde_kms->catalog) {
  1085. SDE_ERROR("invalid parameters\n");
  1086. return -EINVAL;
  1087. }
  1088. for (i = 1; i < cnt; i++) {
  1089. prv_pstate = &pstates[i - 1];
  1090. cur_pstate = &pstates[i];
  1091. prev_layout = prv_pstate->sde_pstate->layout;
  1092. cur_layout = cur_pstate->sde_pstate->layout;
  1093. if (prv_pstate->stage != cur_pstate->stage ||
  1094. prev_layout != cur_layout)
  1095. continue;
  1096. stage = cur_pstate->stage;
  1097. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1098. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1099. prv_pstate->drm_pstate->crtc_y,
  1100. prv_pstate->drm_pstate->crtc_w,
  1101. prv_pstate->drm_pstate->crtc_h, false);
  1102. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1103. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1104. cur_pstate->drm_pstate->crtc_y,
  1105. cur_pstate->drm_pstate->crtc_w,
  1106. cur_pstate->drm_pstate->crtc_h, false);
  1107. if (right_rect.x < left_rect.x) {
  1108. swap(left_pid, right_pid);
  1109. swap(left_rect, right_rect);
  1110. swap(prv_pstate, cur_pstate);
  1111. }
  1112. /*
  1113. * - planes are enumerated in pipe-priority order such that
  1114. * planes with lower drm_id must be left-most in a shared
  1115. * blend-stage when using source split.
  1116. * - planes in source split must be contiguous in width
  1117. * - planes in source split must have same dest yoff and height
  1118. */
  1119. if ((right_pid < left_pid) &&
  1120. !sde_kms->catalog->pipe_order_type) {
  1121. SDE_ERROR(
  1122. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1123. stage, left_pid, right_pid);
  1124. return -EINVAL;
  1125. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1126. SDE_ERROR(
  1127. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1128. stage, left_rect.x, left_rect.w,
  1129. right_rect.x, right_rect.w);
  1130. return -EINVAL;
  1131. } else if ((left_rect.y != right_rect.y) ||
  1132. (left_rect.h != right_rect.h)) {
  1133. SDE_ERROR(
  1134. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1135. stage, left_rect.y, left_rect.h,
  1136. right_rect.y, right_rect.h);
  1137. return -EINVAL;
  1138. }
  1139. }
  1140. return rc;
  1141. }
  1142. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1143. struct plane_state *pstates, int cnt)
  1144. {
  1145. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1146. enum sde_layout prev_layout, cur_layout;
  1147. struct sde_kms *sde_kms;
  1148. struct sde_rect left_rect, right_rect;
  1149. int32_t left_pid, right_pid;
  1150. int32_t stage;
  1151. int i;
  1152. sde_kms = _sde_crtc_get_kms(crtc);
  1153. if (!sde_kms || !sde_kms->catalog) {
  1154. SDE_ERROR("invalid parameters\n");
  1155. return;
  1156. }
  1157. if (!sde_kms->catalog->pipe_order_type)
  1158. return;
  1159. for (i = 0; i < cnt; i++) {
  1160. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1161. cur_pstate = &pstates[i];
  1162. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1163. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1164. SDE_LAYOUT_NONE;
  1165. cur_layout = cur_pstate->sde_pstate->layout;
  1166. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1167. || (prev_layout != cur_layout)) {
  1168. /*
  1169. * reset if prv or nxt pipes are not in the same stage
  1170. * as the cur pipe
  1171. */
  1172. if ((!nxt_pstate)
  1173. || (nxt_pstate->stage != cur_pstate->stage)
  1174. || (nxt_pstate->sde_pstate->layout !=
  1175. cur_pstate->sde_pstate->layout))
  1176. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1177. continue;
  1178. }
  1179. stage = cur_pstate->stage;
  1180. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1181. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1182. prv_pstate->drm_pstate->crtc_y,
  1183. prv_pstate->drm_pstate->crtc_w,
  1184. prv_pstate->drm_pstate->crtc_h, false);
  1185. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1186. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1187. cur_pstate->drm_pstate->crtc_y,
  1188. cur_pstate->drm_pstate->crtc_w,
  1189. cur_pstate->drm_pstate->crtc_h, false);
  1190. if (right_rect.x < left_rect.x) {
  1191. swap(left_pid, right_pid);
  1192. swap(left_rect, right_rect);
  1193. swap(prv_pstate, cur_pstate);
  1194. }
  1195. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1196. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1197. }
  1198. for (i = 0; i < cnt; i++) {
  1199. cur_pstate = &pstates[i];
  1200. sde_plane_setup_src_split_order(
  1201. cur_pstate->drm_pstate->plane,
  1202. cur_pstate->sde_pstate->multirect_index,
  1203. cur_pstate->sde_pstate->pipe_order_flags);
  1204. }
  1205. }
  1206. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1207. int num_mixers, struct plane_state *pstates, int cnt)
  1208. {
  1209. int i, lm_idx;
  1210. struct sde_format *format;
  1211. bool blend_stage[SDE_STAGE_MAX] = { false };
  1212. u32 blend_type;
  1213. for (i = cnt - 1; i >= 0; i--) {
  1214. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1215. PLANE_PROP_BLEND_OP);
  1216. /* stage has already been programmed or BLEND_OP_SKIP type */
  1217. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1218. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1219. continue;
  1220. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1221. format = to_sde_format(msm_framebuffer_format(
  1222. pstates[i].sde_pstate->base.fb));
  1223. if (!format) {
  1224. SDE_ERROR("invalid format\n");
  1225. return;
  1226. }
  1227. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1228. pstates[i].sde_pstate, format);
  1229. blend_stage[pstates[i].sde_pstate->stage] = true;
  1230. }
  1231. }
  1232. }
  1233. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1234. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1235. struct sde_crtc_mixer *mixer)
  1236. {
  1237. struct drm_plane *plane;
  1238. struct drm_framebuffer *fb;
  1239. struct drm_plane_state *state;
  1240. struct sde_crtc_state *cstate;
  1241. struct sde_plane_state *pstate = NULL;
  1242. struct plane_state *pstates = NULL;
  1243. struct sde_format *format;
  1244. struct sde_hw_ctl *ctl;
  1245. struct sde_hw_mixer *lm;
  1246. struct sde_hw_stage_cfg *stage_cfg;
  1247. struct sde_rect plane_crtc_roi;
  1248. uint32_t stage_idx, lm_idx, layout_idx;
  1249. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1250. int i, mode, cnt = 0;
  1251. bool bg_alpha_enable = false;
  1252. u32 blend_type;
  1253. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1254. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1255. if (!sde_crtc || !crtc->state || !mixer) {
  1256. SDE_ERROR("invalid sde_crtc or mixer\n");
  1257. return;
  1258. }
  1259. ctl = mixer->hw_ctl;
  1260. lm = mixer->hw_lm;
  1261. cstate = to_sde_crtc_state(crtc->state);
  1262. pstates = kcalloc(SDE_PSTATES_MAX,
  1263. sizeof(struct plane_state), GFP_KERNEL);
  1264. if (!pstates)
  1265. return;
  1266. memset(fetch_active, 0, sizeof(fetch_active));
  1267. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1268. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1269. state = plane->state;
  1270. if (!state)
  1271. continue;
  1272. plane_crtc_roi.x = state->crtc_x;
  1273. plane_crtc_roi.y = state->crtc_y;
  1274. plane_crtc_roi.w = state->crtc_w;
  1275. plane_crtc_roi.h = state->crtc_h;
  1276. pstate = to_sde_plane_state(state);
  1277. fb = state->fb;
  1278. mode = sde_plane_get_property(pstate,
  1279. PLANE_PROP_FB_TRANSLATION_MODE);
  1280. set_bit(sde_plane_pipe(plane), fetch_active);
  1281. sde_plane_ctl_flush(plane, ctl, true);
  1282. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1283. crtc->base.id,
  1284. pstate->stage,
  1285. plane->base.id,
  1286. sde_plane_pipe(plane) - SSPP_VIG0,
  1287. state->fb ? state->fb->base.id : -1);
  1288. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1289. if (!format) {
  1290. SDE_ERROR("invalid format\n");
  1291. goto end;
  1292. }
  1293. blend_type = sde_plane_get_property(pstate,
  1294. PLANE_PROP_BLEND_OP);
  1295. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1296. skip_blend_plane.valid_plane = true;
  1297. skip_blend_plane.plane = sde_plane_pipe(plane);
  1298. skip_blend_plane.height = plane_crtc_roi.h;
  1299. skip_blend_plane.width = plane_crtc_roi.w;
  1300. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1301. }
  1302. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1303. if (pstate->stage == SDE_STAGE_BASE &&
  1304. format->alpha_enable)
  1305. bg_alpha_enable = true;
  1306. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1307. state->fb ? state->fb->base.id : -1,
  1308. state->src_x >> 16, state->src_y >> 16,
  1309. state->src_w >> 16, state->src_h >> 16,
  1310. state->crtc_x, state->crtc_y,
  1311. state->crtc_w, state->crtc_h,
  1312. pstate->rotation, mode);
  1313. /*
  1314. * none or left layout will program to layer mixer
  1315. * group 0, right layout will program to layer mixer
  1316. * group 1.
  1317. */
  1318. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1319. layout_idx = 0;
  1320. else
  1321. layout_idx = 1;
  1322. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1323. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1324. stage_cfg->stage[pstate->stage][stage_idx] =
  1325. sde_plane_pipe(plane);
  1326. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1327. pstate->multirect_index;
  1328. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1329. sde_plane_pipe(plane) - SSPP_VIG0,
  1330. pstate->stage,
  1331. pstate->multirect_index,
  1332. pstate->multirect_mode,
  1333. format->base.pixel_format,
  1334. fb ? fb->modifier : 0,
  1335. layout_idx);
  1336. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1337. lm_idx++) {
  1338. if (bg_alpha_enable && !format->alpha_enable)
  1339. mixer[lm_idx].mixer_op_mode = 0;
  1340. else
  1341. mixer[lm_idx].mixer_op_mode |=
  1342. 1 << pstate->stage;
  1343. }
  1344. }
  1345. if (cnt >= SDE_PSTATES_MAX)
  1346. continue;
  1347. pstates[cnt].sde_pstate = pstate;
  1348. pstates[cnt].drm_pstate = state;
  1349. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1350. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1351. else
  1352. pstates[cnt].stage = sde_plane_get_property(
  1353. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1354. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1355. cnt++;
  1356. }
  1357. /* blend config update */
  1358. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1359. pstates, cnt);
  1360. if (ctl->ops.set_active_pipes)
  1361. ctl->ops.set_active_pipes(ctl, fetch_active);
  1362. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1363. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1364. if (lm && lm->ops.setup_dim_layer) {
  1365. cstate = to_sde_crtc_state(crtc->state);
  1366. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1367. for (i = 0; i < cstate->num_dim_layers; i++)
  1368. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1369. mixer, &cstate->dim_layer[i]);
  1370. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1371. }
  1372. }
  1373. end:
  1374. kfree(pstates);
  1375. }
  1376. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1377. struct drm_crtc *crtc)
  1378. {
  1379. struct sde_crtc *sde_crtc;
  1380. struct sde_crtc_state *cstate;
  1381. struct drm_encoder *drm_enc;
  1382. bool is_right_only;
  1383. bool encoder_in_dsc_merge = false;
  1384. if (!crtc || !crtc->state)
  1385. return;
  1386. sde_crtc = to_sde_crtc(crtc);
  1387. cstate = to_sde_crtc_state(crtc->state);
  1388. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1389. return;
  1390. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1391. crtc->state->encoder_mask) {
  1392. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1393. encoder_in_dsc_merge = true;
  1394. break;
  1395. }
  1396. }
  1397. /**
  1398. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1399. * This is due to two reasons:
  1400. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1401. * the left DSC must be used, right DSC cannot be used alone.
  1402. * For right-only partial update, this means swap layer mixers to map
  1403. * Left LM to Right INTF. On later HW this was relaxed.
  1404. * - In DSC Merge mode, the physical encoder has already registered
  1405. * PP0 as the master, to switch to right-only we would have to
  1406. * reprogram to be driven by PP1 instead.
  1407. * To support both cases, we prefer to support the mixer swap solution.
  1408. */
  1409. if (!encoder_in_dsc_merge) {
  1410. if (sde_crtc->mixers_swapped) {
  1411. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1412. sde_crtc->mixers_swapped = false;
  1413. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1414. }
  1415. return;
  1416. }
  1417. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1418. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1419. if (is_right_only && !sde_crtc->mixers_swapped) {
  1420. /* right-only update swap mixers */
  1421. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1422. sde_crtc->mixers_swapped = true;
  1423. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1424. /* left-only or full update, swap back */
  1425. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1426. sde_crtc->mixers_swapped = false;
  1427. }
  1428. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1429. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1430. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1431. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1432. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1433. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1434. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1435. }
  1436. /**
  1437. * _sde_crtc_blend_setup - configure crtc mixers
  1438. * @crtc: Pointer to drm crtc structure
  1439. * @old_state: Pointer to old crtc state
  1440. * @add_planes: Whether or not to add planes to mixers
  1441. */
  1442. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1443. struct drm_crtc_state *old_state, bool add_planes)
  1444. {
  1445. struct sde_crtc *sde_crtc;
  1446. struct sde_crtc_state *sde_crtc_state;
  1447. struct sde_crtc_mixer *mixer;
  1448. struct sde_hw_ctl *ctl;
  1449. struct sde_hw_mixer *lm;
  1450. struct sde_ctl_flush_cfg cfg = {0,};
  1451. int i;
  1452. if (!crtc)
  1453. return;
  1454. sde_crtc = to_sde_crtc(crtc);
  1455. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1456. mixer = sde_crtc->mixers;
  1457. SDE_DEBUG("%s\n", sde_crtc->name);
  1458. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1459. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1460. return;
  1461. }
  1462. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1463. if (!mixer[i].hw_lm) {
  1464. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1465. return;
  1466. }
  1467. mixer[i].mixer_op_mode = 0;
  1468. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1469. sde_crtc_state->dirty)) {
  1470. /* clear dim_layer settings */
  1471. lm = mixer[i].hw_lm;
  1472. if (lm->ops.clear_dim_layer)
  1473. lm->ops.clear_dim_layer(lm);
  1474. }
  1475. }
  1476. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1477. /* initialize stage cfg */
  1478. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1479. if (add_planes)
  1480. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1481. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1482. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1483. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1484. ctl = mixer[i].hw_ctl;
  1485. lm = mixer[i].hw_lm;
  1486. if (sde_kms_rect_is_null(lm_roi))
  1487. sde_crtc->mixers[i].mixer_op_mode = 0;
  1488. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1489. /* stage config flush mask */
  1490. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1491. ctl->ops.get_pending_flush(ctl, &cfg);
  1492. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1493. mixer[i].hw_lm->idx - LM_0,
  1494. mixer[i].mixer_op_mode,
  1495. ctl->idx - CTL_0,
  1496. cfg.pending_flush_mask);
  1497. if (sde_kms_rect_is_null(lm_roi)) {
  1498. SDE_DEBUG(
  1499. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1500. sde_crtc->name, lm->idx - LM_0,
  1501. ctl->idx - CTL_0);
  1502. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1503. NULL, true);
  1504. } else {
  1505. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1506. &sde_crtc->stage_cfg[lm_layout],
  1507. false);
  1508. }
  1509. }
  1510. _sde_crtc_program_lm_output_roi(crtc);
  1511. }
  1512. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1513. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1514. {
  1515. struct drm_plane *plane;
  1516. struct sde_plane_state *sde_pstate;
  1517. uint32_t mode = 0;
  1518. int rc;
  1519. if (!crtc) {
  1520. SDE_ERROR("invalid state\n");
  1521. return -EINVAL;
  1522. }
  1523. *fb_ns = 0;
  1524. *fb_sec = 0;
  1525. *fb_sec_dir = 0;
  1526. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1527. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1528. rc = PTR_ERR(plane);
  1529. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1530. DRMID(crtc), DRMID(plane), rc);
  1531. return rc;
  1532. }
  1533. sde_pstate = to_sde_plane_state(plane->state);
  1534. mode = sde_plane_get_property(sde_pstate,
  1535. PLANE_PROP_FB_TRANSLATION_MODE);
  1536. switch (mode) {
  1537. case SDE_DRM_FB_NON_SEC:
  1538. (*fb_ns)++;
  1539. break;
  1540. case SDE_DRM_FB_SEC:
  1541. (*fb_sec)++;
  1542. break;
  1543. case SDE_DRM_FB_SEC_DIR_TRANS:
  1544. (*fb_sec_dir)++;
  1545. break;
  1546. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1547. break;
  1548. default:
  1549. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1550. DRMID(plane), mode);
  1551. return -EINVAL;
  1552. }
  1553. }
  1554. return 0;
  1555. }
  1556. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1557. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1558. {
  1559. struct drm_plane *plane;
  1560. const struct drm_plane_state *pstate;
  1561. struct sde_plane_state *sde_pstate;
  1562. uint32_t mode = 0;
  1563. int rc;
  1564. if (!state) {
  1565. SDE_ERROR("invalid state\n");
  1566. return -EINVAL;
  1567. }
  1568. *fb_ns = 0;
  1569. *fb_sec = 0;
  1570. *fb_sec_dir = 0;
  1571. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1572. if (IS_ERR_OR_NULL(pstate)) {
  1573. rc = PTR_ERR(pstate);
  1574. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1575. DRMID(state->crtc), DRMID(plane), rc);
  1576. return rc;
  1577. }
  1578. sde_pstate = to_sde_plane_state(pstate);
  1579. mode = sde_plane_get_property(sde_pstate,
  1580. PLANE_PROP_FB_TRANSLATION_MODE);
  1581. switch (mode) {
  1582. case SDE_DRM_FB_NON_SEC:
  1583. (*fb_ns)++;
  1584. break;
  1585. case SDE_DRM_FB_SEC:
  1586. (*fb_sec)++;
  1587. break;
  1588. case SDE_DRM_FB_SEC_DIR_TRANS:
  1589. (*fb_sec_dir)++;
  1590. break;
  1591. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1592. break;
  1593. default:
  1594. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1595. DRMID(plane), mode);
  1596. return -EINVAL;
  1597. }
  1598. }
  1599. return 0;
  1600. }
  1601. static void _sde_drm_fb_sec_dir_trans(
  1602. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1603. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1604. {
  1605. /* secure display usecase */
  1606. if ((smmu_state->state == ATTACHED)
  1607. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1608. smmu_state->state = catalog->sui_ns_allowed ?
  1609. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1610. smmu_state->secure_level = secure_level;
  1611. smmu_state->transition_type = PRE_COMMIT;
  1612. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1613. if (old_valid_fb)
  1614. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1615. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1616. if (catalog->sui_misr_supported)
  1617. smmu_state->sui_misr_state =
  1618. SUI_MISR_ENABLE_REQ;
  1619. /* secure camera usecase */
  1620. } else if (smmu_state->state == ATTACHED) {
  1621. smmu_state->state = DETACH_SEC_REQ;
  1622. smmu_state->secure_level = secure_level;
  1623. smmu_state->transition_type = PRE_COMMIT;
  1624. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1625. }
  1626. }
  1627. static void _sde_drm_fb_transactions(
  1628. struct sde_kms_smmu_state_data *smmu_state,
  1629. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1630. int *ops)
  1631. {
  1632. if (((smmu_state->state == DETACHED)
  1633. || (smmu_state->state == DETACH_ALL_REQ))
  1634. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1635. && ((smmu_state->state == DETACHED_SEC)
  1636. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1637. smmu_state->state = catalog->sui_ns_allowed ?
  1638. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1639. smmu_state->transition_type = post_commit ?
  1640. POST_COMMIT : PRE_COMMIT;
  1641. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1642. if (old_valid_fb)
  1643. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1644. if (catalog->sui_misr_supported)
  1645. smmu_state->sui_misr_state =
  1646. SUI_MISR_DISABLE_REQ;
  1647. } else if ((smmu_state->state == DETACHED_SEC)
  1648. || (smmu_state->state == DETACH_SEC_REQ)) {
  1649. smmu_state->state = ATTACH_SEC_REQ;
  1650. smmu_state->transition_type = post_commit ?
  1651. POST_COMMIT : PRE_COMMIT;
  1652. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1653. if (old_valid_fb)
  1654. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1655. }
  1656. }
  1657. /**
  1658. * sde_crtc_get_secure_transition_ops - determines the operations that
  1659. * need to be performed before transitioning to secure state
  1660. * This function should be called after swapping the new state
  1661. * @crtc: Pointer to drm crtc structure
  1662. * Returns the bitmask of operations need to be performed, -Error in
  1663. * case of error cases
  1664. */
  1665. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1666. struct drm_crtc_state *old_crtc_state,
  1667. bool old_valid_fb)
  1668. {
  1669. struct drm_plane *plane;
  1670. struct drm_encoder *encoder;
  1671. struct sde_crtc *sde_crtc;
  1672. struct sde_kms *sde_kms;
  1673. struct sde_mdss_cfg *catalog;
  1674. struct sde_kms_smmu_state_data *smmu_state;
  1675. uint32_t translation_mode = 0, secure_level;
  1676. int ops = 0;
  1677. bool post_commit = false;
  1678. if (!crtc || !crtc->state) {
  1679. SDE_ERROR("invalid crtc\n");
  1680. return -EINVAL;
  1681. }
  1682. sde_kms = _sde_crtc_get_kms(crtc);
  1683. if (!sde_kms)
  1684. return -EINVAL;
  1685. smmu_state = &sde_kms->smmu_state;
  1686. smmu_state->prev_state = smmu_state->state;
  1687. smmu_state->prev_secure_level = smmu_state->secure_level;
  1688. sde_crtc = to_sde_crtc(crtc);
  1689. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1690. catalog = sde_kms->catalog;
  1691. /*
  1692. * SMMU operations need to be delayed in case of video mode panels
  1693. * when switching back to non_secure mode
  1694. */
  1695. drm_for_each_encoder_mask(encoder, crtc->dev,
  1696. crtc->state->encoder_mask) {
  1697. if (sde_encoder_is_dsi_display(encoder))
  1698. post_commit |= sde_encoder_check_curr_mode(encoder,
  1699. MSM_DISPLAY_VIDEO_MODE);
  1700. }
  1701. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1702. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1703. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1704. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1705. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1706. if (!plane->state)
  1707. continue;
  1708. translation_mode = sde_plane_get_property(
  1709. to_sde_plane_state(plane->state),
  1710. PLANE_PROP_FB_TRANSLATION_MODE);
  1711. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1712. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1713. DRMID(crtc), translation_mode);
  1714. return -EINVAL;
  1715. }
  1716. /* we can break if we find sec_dir plane */
  1717. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1718. break;
  1719. }
  1720. mutex_lock(&sde_kms->secure_transition_lock);
  1721. switch (translation_mode) {
  1722. case SDE_DRM_FB_SEC_DIR_TRANS:
  1723. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1724. catalog, old_valid_fb, &ops);
  1725. break;
  1726. case SDE_DRM_FB_SEC:
  1727. case SDE_DRM_FB_NON_SEC:
  1728. _sde_drm_fb_transactions(smmu_state, catalog,
  1729. old_valid_fb, post_commit, &ops);
  1730. break;
  1731. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1732. ops = 0;
  1733. break;
  1734. default:
  1735. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1736. DRMID(crtc), translation_mode);
  1737. ops = -EINVAL;
  1738. }
  1739. /* log only during actual transition times */
  1740. if (ops) {
  1741. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1742. DRMID(crtc), smmu_state->state,
  1743. secure_level, smmu_state->secure_level,
  1744. smmu_state->transition_type, ops);
  1745. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1746. smmu_state->state, smmu_state->transition_type,
  1747. smmu_state->secure_level, old_valid_fb,
  1748. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1749. }
  1750. mutex_unlock(&sde_kms->secure_transition_lock);
  1751. return ops;
  1752. }
  1753. /**
  1754. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1755. * LUTs are configured only once during boot
  1756. * @sde_crtc: Pointer to sde crtc
  1757. * @cstate: Pointer to sde crtc state
  1758. */
  1759. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1760. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1761. {
  1762. struct sde_hw_scaler3_lut_cfg *cfg;
  1763. struct sde_kms *sde_kms;
  1764. u32 *lut_data = NULL;
  1765. size_t len = 0;
  1766. int ret = 0;
  1767. if (!sde_crtc || !cstate) {
  1768. SDE_ERROR("invalid args\n");
  1769. return -EINVAL;
  1770. }
  1771. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1772. if (!sde_kms)
  1773. return -EINVAL;
  1774. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1775. return 0;
  1776. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1777. &cstate->property_state, &len, lut_idx);
  1778. if (!lut_data || !len) {
  1779. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1780. lut_idx, lut_data, len);
  1781. lut_data = NULL;
  1782. len = 0;
  1783. }
  1784. cfg = &cstate->scl3_lut_cfg;
  1785. switch (lut_idx) {
  1786. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1787. cfg->dir_lut = lut_data;
  1788. cfg->dir_len = len;
  1789. break;
  1790. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1791. cfg->cir_lut = lut_data;
  1792. cfg->cir_len = len;
  1793. break;
  1794. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1795. cfg->sep_lut = lut_data;
  1796. cfg->sep_len = len;
  1797. break;
  1798. default:
  1799. ret = -EINVAL;
  1800. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1801. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1802. break;
  1803. }
  1804. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1805. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1806. cfg->is_configured);
  1807. return ret;
  1808. }
  1809. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1810. {
  1811. struct sde_crtc *sde_crtc;
  1812. if (!crtc) {
  1813. SDE_ERROR("invalid crtc\n");
  1814. return;
  1815. }
  1816. sde_crtc = to_sde_crtc(crtc);
  1817. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1818. }
  1819. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1820. {
  1821. int i;
  1822. /**
  1823. * Check if sufficient hw resources are
  1824. * available as per target caps & topology
  1825. */
  1826. if (!sde_crtc) {
  1827. SDE_ERROR("invalid argument\n");
  1828. return -EINVAL;
  1829. }
  1830. if (!sde_crtc->num_mixers ||
  1831. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1832. SDE_ERROR("%s: invalid number mixers: %d\n",
  1833. sde_crtc->name, sde_crtc->num_mixers);
  1834. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1835. SDE_EVTLOG_ERROR);
  1836. return -EINVAL;
  1837. }
  1838. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1839. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1840. || !sde_crtc->mixers[i].hw_ds) {
  1841. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1842. sde_crtc->name, i);
  1843. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1844. i, sde_crtc->mixers[i].hw_lm,
  1845. sde_crtc->mixers[i].hw_ctl,
  1846. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1847. return -EINVAL;
  1848. }
  1849. }
  1850. return 0;
  1851. }
  1852. /**
  1853. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1854. * @crtc: Pointer to drm crtc
  1855. */
  1856. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1857. {
  1858. struct sde_crtc *sde_crtc;
  1859. struct sde_crtc_state *cstate;
  1860. struct sde_hw_mixer *hw_lm;
  1861. struct sde_hw_ctl *hw_ctl;
  1862. struct sde_hw_ds *hw_ds;
  1863. struct sde_hw_ds_cfg *cfg;
  1864. struct sde_kms *kms;
  1865. u32 op_mode = 0;
  1866. u32 lm_idx = 0, num_mixers = 0;
  1867. int i, count = 0;
  1868. if (!crtc)
  1869. return;
  1870. sde_crtc = to_sde_crtc(crtc);
  1871. cstate = to_sde_crtc_state(crtc->state);
  1872. kms = _sde_crtc_get_kms(crtc);
  1873. num_mixers = sde_crtc->num_mixers;
  1874. count = cstate->num_ds;
  1875. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1876. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1877. cstate->num_ds_enabled);
  1878. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1879. SDE_DEBUG("no change in settings, skip commit\n");
  1880. } else if (!kms || !kms->catalog) {
  1881. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1882. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1883. SDE_DEBUG("dest scaler feature not supported\n");
  1884. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1885. //do nothing
  1886. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1887. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1888. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1889. } else {
  1890. for (i = 0; i < count; i++) {
  1891. cfg = &cstate->ds_cfg[i];
  1892. if (!cfg->flags)
  1893. continue;
  1894. lm_idx = cfg->idx;
  1895. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1896. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1897. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1898. /* Setup op mode - Dual/single */
  1899. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1900. op_mode |= BIT(hw_ds->idx - DS_0);
  1901. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1902. op_mode |= (cstate->num_ds_enabled ==
  1903. CRTC_DUAL_MIXERS_ONLY) ?
  1904. SDE_DS_OP_MODE_DUAL : 0;
  1905. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1906. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1907. }
  1908. /* Setup scaler */
  1909. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1910. (cfg->flags &
  1911. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1912. if (hw_ds->ops.setup_scaler)
  1913. hw_ds->ops.setup_scaler(hw_ds,
  1914. &cfg->scl3_cfg,
  1915. &cstate->scl3_lut_cfg);
  1916. }
  1917. /*
  1918. * Dest scaler shares the flush bit of the LM in control
  1919. */
  1920. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1921. hw_ctl->ops.update_bitmask_mixer(
  1922. hw_ctl, hw_lm->idx, 1);
  1923. }
  1924. }
  1925. }
  1926. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  1927. {
  1928. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1929. struct sde_crtc *sde_crtc;
  1930. struct msm_drm_private *priv;
  1931. struct sde_crtc_frame_event *fevent;
  1932. struct sde_kms_frame_event_cb_data *cb_data;
  1933. struct drm_plane *plane;
  1934. u32 ubwc_error, meta_error;
  1935. unsigned long flags;
  1936. u32 crtc_id;
  1937. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1938. if (!data) {
  1939. SDE_ERROR("invalid parameters\n");
  1940. return;
  1941. }
  1942. crtc = cb_data->crtc;
  1943. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1944. SDE_ERROR("invalid parameters\n");
  1945. return;
  1946. }
  1947. sde_crtc = to_sde_crtc(crtc);
  1948. priv = crtc->dev->dev_private;
  1949. crtc_id = drm_crtc_index(crtc);
  1950. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1951. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1952. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1953. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1954. struct sde_crtc_frame_event, list);
  1955. if (fevent)
  1956. list_del_init(&fevent->list);
  1957. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1958. if (!fevent) {
  1959. SDE_ERROR("crtc%d event %d overflow\n",
  1960. crtc->base.id, event);
  1961. SDE_EVT32(DRMID(crtc), event);
  1962. return;
  1963. }
  1964. /* log and clear plane ubwc errors if any */
  1965. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1966. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1967. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1968. drm_for_each_plane_mask(plane, crtc->dev,
  1969. sde_crtc->plane_mask_old) {
  1970. ubwc_error = sde_plane_get_ubwc_error(plane);
  1971. meta_error = sde_plane_get_meta_error(plane);
  1972. if (ubwc_error | meta_error) {
  1973. SDE_EVT32(DRMID(crtc), DRMID(plane), ubwc_error,
  1974. meta_error, SDE_EVTLOG_ERROR);
  1975. SDE_DEBUG("crtc%d plane %d ubwc_error %d meta_error %d\n",
  1976. DRMID(crtc), DRMID(plane), ubwc_error, meta_error);
  1977. sde_plane_clear_ubwc_error(plane);
  1978. sde_plane_clear_meta_error(plane);
  1979. }
  1980. }
  1981. }
  1982. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1983. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1984. sde_crtc->retire_frame_event_time = ktime_get();
  1985. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1986. }
  1987. fevent->event = event;
  1988. fevent->ts = ts;
  1989. fevent->crtc = crtc;
  1990. fevent->connector = cb_data->connector;
  1991. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1992. }
  1993. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1994. struct drm_crtc_state *old_state)
  1995. {
  1996. struct drm_device *dev;
  1997. struct sde_crtc *sde_crtc;
  1998. struct sde_crtc_state *cstate;
  1999. struct drm_connector *conn;
  2000. struct drm_encoder *encoder;
  2001. struct drm_connector_list_iter conn_iter;
  2002. if (!crtc || !crtc->state) {
  2003. SDE_ERROR("invalid crtc\n");
  2004. return;
  2005. }
  2006. dev = crtc->dev;
  2007. sde_crtc = to_sde_crtc(crtc);
  2008. cstate = to_sde_crtc_state(crtc->state);
  2009. SDE_EVT32_VERBOSE(DRMID(crtc));
  2010. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2011. /* identify connectors attached to this crtc */
  2012. cstate->num_connectors = 0;
  2013. drm_connector_list_iter_begin(dev, &conn_iter);
  2014. drm_for_each_connector_iter(conn, &conn_iter)
  2015. if (conn->state && conn->state->crtc == crtc &&
  2016. cstate->num_connectors < MAX_CONNECTORS) {
  2017. encoder = conn->state->best_encoder;
  2018. if (encoder)
  2019. sde_encoder_register_frame_event_callback(
  2020. encoder,
  2021. sde_crtc_frame_event_cb,
  2022. crtc);
  2023. cstate->connectors[cstate->num_connectors++] = conn;
  2024. sde_connector_prepare_fence(conn);
  2025. }
  2026. drm_connector_list_iter_end(&conn_iter);
  2027. /* prepare main output fence */
  2028. sde_fence_prepare(sde_crtc->output_fence);
  2029. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2030. }
  2031. /**
  2032. * sde_crtc_complete_flip - signal pending page_flip events
  2033. * Any pending vblank events are added to the vblank_event_list
  2034. * so that the next vblank interrupt shall signal them.
  2035. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2036. * This API signals any pending PAGE_FLIP events requested through
  2037. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2038. * if file!=NULL, this is preclose potential cancel-flip path
  2039. * @crtc: Pointer to drm crtc structure
  2040. * @file: Pointer to drm file
  2041. */
  2042. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2043. struct drm_file *file)
  2044. {
  2045. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2046. struct drm_device *dev = crtc->dev;
  2047. struct drm_pending_vblank_event *event;
  2048. unsigned long flags;
  2049. spin_lock_irqsave(&dev->event_lock, flags);
  2050. event = sde_crtc->event;
  2051. if (!event)
  2052. goto end;
  2053. /*
  2054. * if regular vblank case (!file) or if cancel-flip from
  2055. * preclose on file that requested flip, then send the
  2056. * event:
  2057. */
  2058. if (!file || (event->base.file_priv == file)) {
  2059. sde_crtc->event = NULL;
  2060. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2061. sde_crtc->name, event);
  2062. SDE_EVT32_VERBOSE(DRMID(crtc));
  2063. drm_crtc_send_vblank_event(crtc, event);
  2064. }
  2065. end:
  2066. spin_unlock_irqrestore(&dev->event_lock, flags);
  2067. }
  2068. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2069. struct drm_crtc_state *cstate)
  2070. {
  2071. struct drm_encoder *encoder;
  2072. if (!crtc || !crtc->dev || !cstate) {
  2073. SDE_ERROR("invalid crtc\n");
  2074. return INTF_MODE_NONE;
  2075. }
  2076. drm_for_each_encoder_mask(encoder, crtc->dev,
  2077. cstate->encoder_mask) {
  2078. /* continue if copy encoder is encountered */
  2079. if (sde_encoder_in_clone_mode(encoder))
  2080. continue;
  2081. return sde_encoder_get_intf_mode(encoder);
  2082. }
  2083. return INTF_MODE_NONE;
  2084. }
  2085. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2086. {
  2087. struct drm_encoder *encoder;
  2088. if (!crtc || !crtc->dev) {
  2089. SDE_ERROR("invalid crtc\n");
  2090. return INTF_MODE_NONE;
  2091. }
  2092. drm_for_each_encoder(encoder, crtc->dev)
  2093. if ((encoder->crtc == crtc)
  2094. && !sde_encoder_in_cont_splash(encoder))
  2095. return sde_encoder_get_fps(encoder);
  2096. return 0;
  2097. }
  2098. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2099. {
  2100. struct drm_encoder *encoder;
  2101. if (!crtc || !crtc->dev) {
  2102. SDE_ERROR("invalid crtc\n");
  2103. return 0;
  2104. }
  2105. drm_for_each_encoder_mask(encoder, crtc->dev,
  2106. crtc->state->encoder_mask) {
  2107. if (!sde_encoder_in_cont_splash(encoder))
  2108. return sde_encoder_get_dfps_maxfps(encoder);
  2109. }
  2110. return 0;
  2111. }
  2112. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2113. {
  2114. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2115. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2116. /* keep statistics on vblank callback - with auto reset via debugfs */
  2117. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2118. sde_crtc->vblank_cb_time = ts;
  2119. else
  2120. sde_crtc->vblank_cb_count++;
  2121. sde_crtc->vblank_last_cb_time = ts;
  2122. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2123. drm_crtc_handle_vblank(crtc);
  2124. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2125. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2126. }
  2127. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2128. ktime_t ts, enum sde_fence_event fence_event)
  2129. {
  2130. if (!connector) {
  2131. SDE_ERROR("invalid param\n");
  2132. return;
  2133. }
  2134. SDE_ATRACE_BEGIN("signal_retire_fence");
  2135. sde_connector_complete_commit(connector, ts, fence_event);
  2136. SDE_ATRACE_END("signal_retire_fence");
  2137. }
  2138. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2139. {
  2140. struct msm_drm_private *priv;
  2141. struct sde_crtc_frame_event *fevent;
  2142. struct drm_crtc *crtc;
  2143. struct sde_crtc *sde_crtc;
  2144. struct sde_kms *sde_kms;
  2145. unsigned long flags;
  2146. bool in_clone_mode = false;
  2147. if (!work) {
  2148. SDE_ERROR("invalid work handle\n");
  2149. return;
  2150. }
  2151. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2152. if (!fevent->crtc || !fevent->crtc->state) {
  2153. SDE_ERROR("invalid crtc\n");
  2154. return;
  2155. }
  2156. crtc = fevent->crtc;
  2157. sde_crtc = to_sde_crtc(crtc);
  2158. sde_kms = _sde_crtc_get_kms(crtc);
  2159. if (!sde_kms) {
  2160. SDE_ERROR("invalid kms handle\n");
  2161. return;
  2162. }
  2163. priv = sde_kms->dev->dev_private;
  2164. SDE_ATRACE_BEGIN("crtc_frame_event");
  2165. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2166. ktime_to_ns(fevent->ts));
  2167. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2168. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2169. true : false;
  2170. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2171. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2172. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2173. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2174. /* this should not happen */
  2175. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2176. crtc->base.id,
  2177. ktime_to_ns(fevent->ts),
  2178. atomic_read(&sde_crtc->frame_pending));
  2179. SDE_EVT32(DRMID(crtc), fevent->event,
  2180. SDE_EVTLOG_FUNC_CASE1);
  2181. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2182. /* release bandwidth and other resources */
  2183. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2184. crtc->base.id,
  2185. ktime_to_ns(fevent->ts));
  2186. SDE_EVT32(DRMID(crtc), fevent->event,
  2187. SDE_EVTLOG_FUNC_CASE2);
  2188. sde_core_perf_crtc_release_bw(crtc);
  2189. } else {
  2190. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2191. SDE_EVTLOG_FUNC_CASE3);
  2192. }
  2193. }
  2194. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2195. SDE_ATRACE_BEGIN("signal_release_fence");
  2196. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2197. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2198. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2199. SDE_ATRACE_END("signal_release_fence");
  2200. }
  2201. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2202. /* this api should be called without spin_lock */
  2203. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2204. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2205. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2206. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2207. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2208. crtc->base.id, ktime_to_ns(fevent->ts));
  2209. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2210. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2211. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2212. SDE_ATRACE_END("crtc_frame_event");
  2213. }
  2214. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint32_t val)
  2215. {
  2216. struct drm_event event;
  2217. if (!crtc) {
  2218. SDE_ERROR("invalid crtc\n");
  2219. return;
  2220. }
  2221. event.type = type;
  2222. event.length = len;
  2223. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  2224. SDE_EVT32(DRMID(crtc), type, len, val);
  2225. SDE_DEBUG("crtc:%d event(%d) value(%d) notified\n", DRMID(crtc), type, val);
  2226. }
  2227. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2228. struct drm_crtc_state *old_state)
  2229. {
  2230. struct sde_crtc *sde_crtc;
  2231. u32 power_on = 1;
  2232. if (!crtc || !crtc->state) {
  2233. SDE_ERROR("invalid crtc\n");
  2234. return;
  2235. }
  2236. sde_crtc = to_sde_crtc(crtc);
  2237. SDE_EVT32_VERBOSE(DRMID(crtc));
  2238. if (crtc->state->active_changed && crtc->state->active)
  2239. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2240. sde_core_perf_crtc_update(crtc, 0, false);
  2241. }
  2242. /**
  2243. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2244. * @cstate: Pointer to sde crtc state
  2245. */
  2246. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2247. {
  2248. if (!cstate) {
  2249. SDE_ERROR("invalid cstate\n");
  2250. return;
  2251. }
  2252. cstate->input_fence_timeout_ns =
  2253. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2254. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2255. }
  2256. /**
  2257. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2258. * @cstate: Pointer to sde crtc state
  2259. */
  2260. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2261. {
  2262. u32 i;
  2263. if (!cstate)
  2264. return;
  2265. for (i = 0; i < cstate->num_dim_layers; i++)
  2266. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2267. cstate->num_dim_layers = 0;
  2268. }
  2269. /**
  2270. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2271. * @cstate: Pointer to sde crtc state
  2272. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2273. */
  2274. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2275. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2276. {
  2277. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2278. struct sde_drm_dim_layer_cfg *user_cfg;
  2279. struct sde_hw_dim_layer *dim_layer;
  2280. u32 count, i;
  2281. struct sde_kms *kms;
  2282. if (!crtc || !cstate) {
  2283. SDE_ERROR("invalid crtc or cstate\n");
  2284. return;
  2285. }
  2286. dim_layer = cstate->dim_layer;
  2287. if (!usr_ptr) {
  2288. /* usr_ptr is null when setting the default property value */
  2289. _sde_crtc_clear_dim_layers_v1(cstate);
  2290. SDE_DEBUG("dim_layer data removed\n");
  2291. goto clear;
  2292. }
  2293. kms = _sde_crtc_get_kms(crtc);
  2294. if (!kms || !kms->catalog) {
  2295. SDE_ERROR("invalid kms\n");
  2296. return;
  2297. }
  2298. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2299. SDE_ERROR("failed to copy dim_layer data\n");
  2300. return;
  2301. }
  2302. count = dim_layer_v1.num_layers;
  2303. if (count > SDE_MAX_DIM_LAYERS) {
  2304. SDE_ERROR("invalid number of dim_layers:%d", count);
  2305. return;
  2306. }
  2307. /* populate from user space */
  2308. cstate->num_dim_layers = count;
  2309. for (i = 0; i < count; i++) {
  2310. user_cfg = &dim_layer_v1.layer_cfg[i];
  2311. dim_layer[i].flags = user_cfg->flags;
  2312. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2313. user_cfg->stage : user_cfg->stage +
  2314. SDE_STAGE_0;
  2315. dim_layer[i].rect.x = user_cfg->rect.x1;
  2316. dim_layer[i].rect.y = user_cfg->rect.y1;
  2317. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2318. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2319. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2320. user_cfg->color_fill.color_0,
  2321. user_cfg->color_fill.color_1,
  2322. user_cfg->color_fill.color_2,
  2323. user_cfg->color_fill.color_3,
  2324. };
  2325. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2326. i, dim_layer[i].flags, dim_layer[i].stage);
  2327. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2328. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2329. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2330. dim_layer[i].color_fill.color_0,
  2331. dim_layer[i].color_fill.color_1,
  2332. dim_layer[i].color_fill.color_2,
  2333. dim_layer[i].color_fill.color_3);
  2334. }
  2335. clear:
  2336. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2337. }
  2338. /**
  2339. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2340. * @sde_crtc : Pointer to sde crtc
  2341. * @cstate : Pointer to sde crtc state
  2342. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2343. */
  2344. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2345. struct sde_crtc_state *cstate,
  2346. void __user *usr_ptr)
  2347. {
  2348. struct sde_drm_dest_scaler_data ds_data;
  2349. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2350. struct sde_drm_scaler_v2 scaler_v2;
  2351. void __user *scaler_v2_usr;
  2352. int i, count;
  2353. if (!sde_crtc || !cstate) {
  2354. SDE_ERROR("invalid sde_crtc/state\n");
  2355. return -EINVAL;
  2356. }
  2357. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2358. if (!usr_ptr) {
  2359. SDE_DEBUG("ds data removed\n");
  2360. return 0;
  2361. }
  2362. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2363. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2364. sde_crtc->name);
  2365. return -EINVAL;
  2366. }
  2367. count = ds_data.num_dest_scaler;
  2368. if (!count) {
  2369. SDE_DEBUG("no ds data available\n");
  2370. return 0;
  2371. }
  2372. if (count > SDE_MAX_DS_COUNT) {
  2373. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2374. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2375. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2376. return -EINVAL;
  2377. }
  2378. /* Populate from user space */
  2379. for (i = 0; i < count; i++) {
  2380. ds_cfg_usr = &ds_data.ds_cfg[i];
  2381. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2382. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2383. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2384. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2385. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2386. if (ds_cfg_usr->scaler_cfg) {
  2387. scaler_v2_usr =
  2388. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2389. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2390. sizeof(scaler_v2))) {
  2391. SDE_ERROR("%s:scaler: copy from user failed\n",
  2392. sde_crtc->name);
  2393. return -EINVAL;
  2394. }
  2395. }
  2396. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2397. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2398. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2399. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2400. scaler_v2.dst_width, scaler_v2.dst_height);
  2401. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2402. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2403. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2404. scaler_v2.dst_width, scaler_v2.dst_height);
  2405. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2406. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2407. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2408. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2409. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2410. ds_cfg_usr->lm_height);
  2411. }
  2412. cstate->num_ds = count;
  2413. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2414. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2415. return 0;
  2416. }
  2417. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2418. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2419. struct sde_hw_ds_cfg *prev_cfg)
  2420. {
  2421. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2422. || !cfg->lm_width || !cfg->lm_height) {
  2423. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2424. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2425. hdisplay, mode->vdisplay);
  2426. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2427. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2428. return -E2BIG;
  2429. }
  2430. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2431. cfg->lm_height != prev_cfg->lm_height)) {
  2432. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2433. crtc->base.id, cfg->lm_width,
  2434. cfg->lm_height, prev_cfg->lm_width,
  2435. prev_cfg->lm_height);
  2436. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2437. prev_cfg->lm_width, prev_cfg->lm_height,
  2438. SDE_EVTLOG_ERROR);
  2439. return -EINVAL;
  2440. }
  2441. return 0;
  2442. }
  2443. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2444. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2445. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2446. u32 max_in_width, u32 max_out_width)
  2447. {
  2448. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2449. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2450. /**
  2451. * Scaler src and dst width shouldn't exceed the maximum
  2452. * width limitation. Also, if there is no partial update
  2453. * dst width and height must match display resolution.
  2454. */
  2455. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2456. cfg->scl3_cfg.dst_width > max_out_width ||
  2457. !cfg->scl3_cfg.src_width[0] ||
  2458. !cfg->scl3_cfg.dst_width ||
  2459. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2460. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2461. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2462. SDE_ERROR("crtc%d: ", crtc->base.id);
  2463. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2464. cfg->scl3_cfg.src_width[0],
  2465. cfg->scl3_cfg.dst_width,
  2466. cfg->scl3_cfg.dst_height,
  2467. hdisplay, mode->vdisplay);
  2468. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2469. sde_crtc->num_mixers, cfg->flags,
  2470. hw_ds->idx - DS_0);
  2471. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2472. cfg->scl3_cfg.enable,
  2473. cfg->scl3_cfg.de.enable);
  2474. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2475. cfg->scl3_cfg.de.enable, cfg->flags,
  2476. max_in_width, max_out_width,
  2477. cfg->scl3_cfg.src_width[0],
  2478. cfg->scl3_cfg.dst_width,
  2479. cfg->scl3_cfg.dst_height, hdisplay,
  2480. mode->vdisplay, sde_crtc->num_mixers,
  2481. SDE_EVTLOG_ERROR);
  2482. cfg->flags &=
  2483. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2484. cfg->flags &=
  2485. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2486. return -EINVAL;
  2487. }
  2488. }
  2489. return 0;
  2490. }
  2491. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2492. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2493. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2494. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2495. {
  2496. int i, ret;
  2497. u32 lm_idx;
  2498. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2499. for (i = 0; i < cstate->num_ds; i++) {
  2500. cfg = &cstate->ds_cfg[i];
  2501. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2502. lm_idx = cfg->idx;
  2503. /**
  2504. * Validate against topology
  2505. * No of dest scalers should match the num of mixers
  2506. * unless it is partial update left only/right only use case
  2507. */
  2508. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2509. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2510. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2511. crtc->base.id, i, lm_idx, cfg->flags);
  2512. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2513. SDE_EVTLOG_ERROR);
  2514. return -EINVAL;
  2515. }
  2516. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2517. if (!max_in_width && !max_out_width) {
  2518. max_in_width = hw_ds->scl->top->maxinputwidth;
  2519. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2520. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2521. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2522. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2523. max_in_width, max_out_width, cstate->num_ds);
  2524. }
  2525. /* Check LM width and height */
  2526. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2527. prev_cfg);
  2528. if (ret)
  2529. return ret;
  2530. /* Check scaler data */
  2531. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2532. hw_ds, cfg, hdisplay,
  2533. max_in_width, max_out_width);
  2534. if (ret)
  2535. return ret;
  2536. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2537. (*num_ds_enable)++;
  2538. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2539. hw_ds->idx - DS_0, cfg->flags);
  2540. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2541. }
  2542. return 0;
  2543. }
  2544. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2545. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2546. {
  2547. struct sde_hw_ds_cfg *cfg;
  2548. int i;
  2549. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2550. cstate->num_ds_enabled, num_ds_enable);
  2551. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2552. cstate->num_ds, cstate->dirty[0]);
  2553. if (cstate->num_ds_enabled != num_ds_enable) {
  2554. /* Disabling destination scaler */
  2555. if (!num_ds_enable) {
  2556. for (i = 0; i < cstate->num_ds; i++) {
  2557. cfg = &cstate->ds_cfg[i];
  2558. cfg->idx = i;
  2559. /* Update scaler settings in disable case */
  2560. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2561. cfg->scl3_cfg.enable = 0;
  2562. cfg->scl3_cfg.de.enable = 0;
  2563. }
  2564. }
  2565. cstate->num_ds_enabled = num_ds_enable;
  2566. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2567. } else {
  2568. if (!cstate->num_ds_enabled)
  2569. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2570. }
  2571. }
  2572. /**
  2573. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2574. * @crtc : Pointer to drm crtc
  2575. * @state : Pointer to drm crtc state
  2576. */
  2577. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2578. struct drm_crtc_state *state)
  2579. {
  2580. struct sde_crtc *sde_crtc;
  2581. struct sde_crtc_state *cstate;
  2582. struct drm_display_mode *mode;
  2583. struct sde_kms *kms;
  2584. struct sde_hw_ds *hw_ds = NULL;
  2585. u32 ret = 0;
  2586. u32 num_ds_enable = 0, hdisplay = 0;
  2587. u32 max_in_width = 0, max_out_width = 0;
  2588. if (!crtc || !state)
  2589. return -EINVAL;
  2590. sde_crtc = to_sde_crtc(crtc);
  2591. cstate = to_sde_crtc_state(state);
  2592. kms = _sde_crtc_get_kms(crtc);
  2593. mode = &state->adjusted_mode;
  2594. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2595. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2596. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2597. return 0;
  2598. }
  2599. if (!kms || !kms->catalog) {
  2600. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2601. return -EINVAL;
  2602. }
  2603. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2604. SDE_DEBUG("dest scaler feature not supported\n");
  2605. return 0;
  2606. }
  2607. if (!sde_crtc->num_mixers) {
  2608. SDE_DEBUG("mixers not allocated\n");
  2609. return 0;
  2610. }
  2611. ret = _sde_validate_hw_resources(sde_crtc);
  2612. if (ret)
  2613. goto err;
  2614. /**
  2615. * No of dest scalers shouldn't exceed hw ds block count and
  2616. * also, match the num of mixers unless it is partial update
  2617. * left only/right only use case - currently PU + DS is not supported
  2618. */
  2619. if (cstate->num_ds > kms->catalog->ds_count ||
  2620. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2621. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2622. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2623. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2624. cstate->ds_cfg[0].flags);
  2625. ret = -EINVAL;
  2626. goto err;
  2627. }
  2628. /**
  2629. * Check if DS needs to be enabled or disabled
  2630. * In case of enable, validate the data
  2631. */
  2632. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2633. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2634. cstate->num_ds, cstate->ds_cfg[0].flags);
  2635. goto disable;
  2636. }
  2637. /* Display resolution */
  2638. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2639. /* Validate the DS data */
  2640. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2641. mode, hw_ds, hdisplay, &num_ds_enable,
  2642. max_in_width, max_out_width);
  2643. if (ret)
  2644. goto err;
  2645. disable:
  2646. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2647. return 0;
  2648. err:
  2649. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2650. return ret;
  2651. }
  2652. /**
  2653. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2654. * @crtc: Pointer to CRTC object
  2655. */
  2656. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2657. {
  2658. struct drm_plane *plane = NULL;
  2659. uint32_t wait_ms = 1;
  2660. ktime_t kt_end, kt_wait;
  2661. int rc = 0;
  2662. SDE_DEBUG("\n");
  2663. if (!crtc || !crtc->state) {
  2664. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2665. return;
  2666. }
  2667. /* use monotonic timer to limit total fence wait time */
  2668. kt_end = ktime_add_ns(ktime_get(),
  2669. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2670. /*
  2671. * Wait for fences sequentially, as all of them need to be signalled
  2672. * before we can proceed.
  2673. *
  2674. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2675. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2676. * that each plane can check its fence status and react appropriately
  2677. * if its fence has timed out. Call input fence wait multiple times if
  2678. * fence wait is interrupted due to interrupt call.
  2679. */
  2680. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2681. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2682. do {
  2683. kt_wait = ktime_sub(kt_end, ktime_get());
  2684. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2685. wait_ms = ktime_to_ms(kt_wait);
  2686. else
  2687. wait_ms = 0;
  2688. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2689. } while (wait_ms && rc == -ERESTARTSYS);
  2690. }
  2691. SDE_ATRACE_END("plane_wait_input_fence");
  2692. }
  2693. static void _sde_crtc_setup_mixer_for_encoder(
  2694. struct drm_crtc *crtc,
  2695. struct drm_encoder *enc)
  2696. {
  2697. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2698. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2699. struct sde_rm *rm = &sde_kms->rm;
  2700. struct sde_crtc_mixer *mixer;
  2701. struct sde_hw_ctl *last_valid_ctl = NULL;
  2702. int i;
  2703. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2704. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2705. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2706. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2707. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2708. /* Set up all the mixers and ctls reserved by this encoder */
  2709. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2710. mixer = &sde_crtc->mixers[i];
  2711. if (!sde_rm_get_hw(rm, &lm_iter))
  2712. break;
  2713. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2714. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2715. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2716. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2717. mixer->hw_lm->idx - LM_0);
  2718. mixer->hw_ctl = last_valid_ctl;
  2719. } else {
  2720. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2721. last_valid_ctl = mixer->hw_ctl;
  2722. sde_crtc->num_ctls++;
  2723. }
  2724. /* Shouldn't happen, mixers are always >= ctls */
  2725. if (!mixer->hw_ctl) {
  2726. SDE_ERROR("no valid ctls found for lm %d\n",
  2727. mixer->hw_lm->idx - LM_0);
  2728. return;
  2729. }
  2730. /* Dspp may be null */
  2731. (void) sde_rm_get_hw(rm, &dspp_iter);
  2732. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2733. /* DS may be null */
  2734. (void) sde_rm_get_hw(rm, &ds_iter);
  2735. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2736. mixer->encoder = enc;
  2737. sde_crtc->num_mixers++;
  2738. SDE_DEBUG("setup mixer %d: lm %d\n",
  2739. i, mixer->hw_lm->idx - LM_0);
  2740. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2741. i, mixer->hw_ctl->idx - CTL_0);
  2742. if (mixer->hw_ds)
  2743. SDE_DEBUG("setup mixer %d: ds %d\n",
  2744. i, mixer->hw_ds->idx - DS_0);
  2745. }
  2746. }
  2747. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2748. {
  2749. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2750. struct drm_encoder *enc;
  2751. sde_crtc->num_ctls = 0;
  2752. sde_crtc->num_mixers = 0;
  2753. sde_crtc->mixers_swapped = false;
  2754. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2755. mutex_lock(&sde_crtc->crtc_lock);
  2756. /* Check for mixers on all encoders attached to this crtc */
  2757. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2758. if (enc->crtc != crtc)
  2759. continue;
  2760. /* avoid overwriting mixers info from a copy encoder */
  2761. if (sde_encoder_in_clone_mode(enc))
  2762. continue;
  2763. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2764. }
  2765. mutex_unlock(&sde_crtc->crtc_lock);
  2766. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2767. }
  2768. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2769. {
  2770. int i;
  2771. struct sde_crtc_state *cstate;
  2772. cstate = to_sde_crtc_state(state);
  2773. cstate->is_ppsplit = false;
  2774. for (i = 0; i < cstate->num_connectors; i++) {
  2775. struct drm_connector *conn = cstate->connectors[i];
  2776. if (sde_connector_get_topology_name(conn) ==
  2777. SDE_RM_TOPOLOGY_PPSPLIT)
  2778. cstate->is_ppsplit = true;
  2779. }
  2780. }
  2781. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2782. struct drm_crtc_state *state)
  2783. {
  2784. struct sde_crtc *sde_crtc;
  2785. struct sde_crtc_state *cstate;
  2786. struct drm_display_mode *adj_mode;
  2787. u32 crtc_split_width;
  2788. int i;
  2789. if (!crtc || !state) {
  2790. SDE_ERROR("invalid args\n");
  2791. return;
  2792. }
  2793. sde_crtc = to_sde_crtc(crtc);
  2794. cstate = to_sde_crtc_state(state);
  2795. adj_mode = &state->adjusted_mode;
  2796. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2797. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2798. cstate->lm_bounds[i].x = crtc_split_width * i;
  2799. cstate->lm_bounds[i].y = 0;
  2800. cstate->lm_bounds[i].w = crtc_split_width;
  2801. cstate->lm_bounds[i].h =
  2802. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2803. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2804. sizeof(cstate->lm_roi[i]));
  2805. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2806. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2807. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2808. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2809. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2810. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2811. }
  2812. drm_mode_debug_printmodeline(adj_mode);
  2813. }
  2814. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2815. {
  2816. struct sde_crtc_mixer mixer;
  2817. /*
  2818. * Use mixer[0] to get hw_ctl which will use ops to clear
  2819. * all blendstages. Clear all blendstages will iterate through
  2820. * all mixers.
  2821. */
  2822. if (sde_crtc->num_mixers) {
  2823. mixer = sde_crtc->mixers[0];
  2824. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2825. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2826. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2827. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2828. }
  2829. }
  2830. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2831. struct drm_crtc_state *old_state)
  2832. {
  2833. struct sde_crtc *sde_crtc;
  2834. struct drm_encoder *encoder;
  2835. struct drm_device *dev;
  2836. struct sde_kms *sde_kms;
  2837. struct drm_plane *plane;
  2838. struct sde_splash_display *splash_display;
  2839. bool cont_splash_enabled = false;
  2840. size_t i;
  2841. if (!crtc) {
  2842. SDE_ERROR("invalid crtc\n");
  2843. return;
  2844. }
  2845. if (!crtc->state->enable) {
  2846. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2847. crtc->base.id, crtc->state->enable);
  2848. return;
  2849. }
  2850. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2851. SDE_ERROR("power resource is not enabled\n");
  2852. return;
  2853. }
  2854. sde_kms = _sde_crtc_get_kms(crtc);
  2855. if (!sde_kms)
  2856. return;
  2857. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2858. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2859. sde_crtc = to_sde_crtc(crtc);
  2860. dev = crtc->dev;
  2861. if (!sde_crtc->num_mixers) {
  2862. _sde_crtc_setup_mixers(crtc);
  2863. _sde_crtc_setup_is_ppsplit(crtc->state);
  2864. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2865. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2866. }
  2867. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2868. if (encoder->crtc != crtc)
  2869. continue;
  2870. /* encoder will trigger pending mask now */
  2871. sde_encoder_trigger_kickoff_pending(encoder);
  2872. }
  2873. /* update performance setting */
  2874. sde_core_perf_crtc_update(crtc, 1, false);
  2875. /*
  2876. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2877. * it means we are trying to flush a CRTC whose state is disabled:
  2878. * nothing else needs to be done.
  2879. */
  2880. if (unlikely(!sde_crtc->num_mixers))
  2881. goto end;
  2882. _sde_crtc_blend_setup(crtc, old_state, true);
  2883. _sde_crtc_dest_scaler_setup(crtc);
  2884. sde_cp_crtc_apply_noise(crtc, old_state);
  2885. if (old_state->mode_changed) {
  2886. sde_core_perf_crtc_update_uidle(crtc, true);
  2887. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2888. if (plane->state && plane->state->fb)
  2889. _sde_plane_set_qos_lut(plane, crtc,
  2890. plane->state->fb);
  2891. }
  2892. }
  2893. /*
  2894. * Since CP properties use AXI buffer to program the
  2895. * HW, check if context bank is in attached state,
  2896. * apply color processing properties only if
  2897. * smmu state is attached,
  2898. */
  2899. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2900. splash_display = &sde_kms->splash_data.splash_display[i];
  2901. if (splash_display->cont_splash_enabled &&
  2902. splash_display->encoder &&
  2903. crtc == splash_display->encoder->crtc)
  2904. cont_splash_enabled = true;
  2905. }
  2906. if (sde_kms_is_cp_operation_allowed(sde_kms))
  2907. sde_cp_crtc_apply_properties(crtc);
  2908. if (!sde_crtc->enabled)
  2909. sde_cp_crtc_suspend(crtc);
  2910. /*
  2911. * PP_DONE irq is only used by command mode for now.
  2912. * It is better to request pending before FLUSH and START trigger
  2913. * to make sure no pp_done irq missed.
  2914. * This is safe because no pp_done will happen before SW trigger
  2915. * in command mode.
  2916. */
  2917. end:
  2918. SDE_ATRACE_END("crtc_atomic_begin");
  2919. }
  2920. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2921. struct drm_crtc_state *old_crtc_state)
  2922. {
  2923. struct drm_encoder *encoder;
  2924. struct sde_crtc *sde_crtc;
  2925. struct drm_device *dev;
  2926. struct drm_plane *plane;
  2927. struct msm_drm_private *priv;
  2928. struct sde_crtc_state *cstate;
  2929. struct sde_kms *sde_kms;
  2930. int i;
  2931. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2932. SDE_ERROR("invalid crtc\n");
  2933. return;
  2934. }
  2935. if (!crtc->state->enable) {
  2936. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2937. crtc->base.id, crtc->state->enable);
  2938. return;
  2939. }
  2940. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2941. SDE_ERROR("power resource is not enabled\n");
  2942. return;
  2943. }
  2944. sde_kms = _sde_crtc_get_kms(crtc);
  2945. if (!sde_kms) {
  2946. SDE_ERROR("invalid kms\n");
  2947. return;
  2948. }
  2949. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2950. sde_crtc = to_sde_crtc(crtc);
  2951. cstate = to_sde_crtc_state(crtc->state);
  2952. dev = crtc->dev;
  2953. priv = dev->dev_private;
  2954. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2955. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2956. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2957. false);
  2958. else
  2959. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2960. /*
  2961. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2962. * it means we are trying to flush a CRTC whose state is disabled:
  2963. * nothing else needs to be done.
  2964. */
  2965. if (unlikely(!sde_crtc->num_mixers))
  2966. return;
  2967. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2968. /*
  2969. * For planes without commit update, drm framework will not add
  2970. * those planes to current state since hardware update is not
  2971. * required. However, if those planes were power collapsed since
  2972. * last commit cycle, driver has to restore the hardware state
  2973. * of those planes explicitly here prior to plane flush.
  2974. * Also use this iteration to see if any plane requires cache,
  2975. * so during the perf update driver can activate/deactivate
  2976. * the cache accordingly.
  2977. */
  2978. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2979. sde_crtc->new_perf.llcc_active[i] = false;
  2980. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2981. sde_plane_restore(plane);
  2982. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2983. if (sde_plane_is_cache_required(plane, i))
  2984. sde_crtc->new_perf.llcc_active[i] = true;
  2985. }
  2986. }
  2987. sde_core_perf_crtc_update_llcc(crtc);
  2988. /* wait for acquire fences before anything else is done */
  2989. _sde_crtc_wait_for_fences(crtc);
  2990. if (!cstate->rsc_update) {
  2991. drm_for_each_encoder_mask(encoder, dev,
  2992. crtc->state->encoder_mask) {
  2993. cstate->rsc_client =
  2994. sde_encoder_get_rsc_client(encoder);
  2995. }
  2996. cstate->rsc_update = true;
  2997. }
  2998. /*
  2999. * Final plane updates: Give each plane a chance to complete all
  3000. * required writes/flushing before crtc's "flush
  3001. * everything" call below.
  3002. */
  3003. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3004. if (sde_kms->smmu_state.transition_error)
  3005. sde_plane_set_error(plane, true);
  3006. sde_plane_flush(plane);
  3007. }
  3008. /* Kickoff will be scheduled by outer layer */
  3009. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3010. }
  3011. /**
  3012. * sde_crtc_destroy_state - state destroy hook
  3013. * @crtc: drm CRTC
  3014. * @state: CRTC state object to release
  3015. */
  3016. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3017. struct drm_crtc_state *state)
  3018. {
  3019. struct sde_crtc *sde_crtc;
  3020. struct sde_crtc_state *cstate;
  3021. struct drm_encoder *enc;
  3022. struct sde_kms *sde_kms;
  3023. if (!crtc || !state) {
  3024. SDE_ERROR("invalid argument(s)\n");
  3025. return;
  3026. }
  3027. sde_crtc = to_sde_crtc(crtc);
  3028. cstate = to_sde_crtc_state(state);
  3029. sde_kms = _sde_crtc_get_kms(crtc);
  3030. if (!sde_kms) {
  3031. SDE_ERROR("invalid sde_kms\n");
  3032. return;
  3033. }
  3034. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3035. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3036. sde_rm_release(&sde_kms->rm, enc, true);
  3037. sde_cp_clear_state_info(state);
  3038. __drm_atomic_helper_crtc_destroy_state(state);
  3039. /* destroy value helper */
  3040. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3041. &cstate->property_state);
  3042. }
  3043. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3044. {
  3045. struct sde_crtc *sde_crtc;
  3046. int i;
  3047. if (!crtc) {
  3048. SDE_ERROR("invalid argument\n");
  3049. return -EINVAL;
  3050. }
  3051. sde_crtc = to_sde_crtc(crtc);
  3052. if (!atomic_read(&sde_crtc->frame_pending)) {
  3053. SDE_DEBUG("no frames pending\n");
  3054. return 0;
  3055. }
  3056. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3057. /*
  3058. * flush all the event thread work to make sure all the
  3059. * FRAME_EVENTS from encoder are propagated to crtc
  3060. */
  3061. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3062. if (list_empty(&sde_crtc->frame_events[i].list))
  3063. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3064. }
  3065. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3066. return 0;
  3067. }
  3068. /**
  3069. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3070. * @crtc: Pointer to crtc structure
  3071. */
  3072. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3073. {
  3074. struct drm_plane *plane;
  3075. struct drm_plane_state *state;
  3076. struct sde_crtc *sde_crtc;
  3077. struct sde_crtc_mixer *mixer;
  3078. struct sde_hw_ctl *ctl;
  3079. if (!crtc)
  3080. return;
  3081. sde_crtc = to_sde_crtc(crtc);
  3082. mixer = sde_crtc->mixers;
  3083. if (!mixer)
  3084. return;
  3085. ctl = mixer->hw_ctl;
  3086. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3087. state = plane->state;
  3088. if (!state)
  3089. continue;
  3090. /* clear plane flush bitmask */
  3091. sde_plane_ctl_flush(plane, ctl, false);
  3092. }
  3093. }
  3094. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3095. {
  3096. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3097. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3098. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3099. struct msm_drm_private *priv;
  3100. struct msm_drm_thread *event_thread;
  3101. int idle_time = 0;
  3102. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3103. return;
  3104. priv = sde_kms->dev->dev_private;
  3105. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3106. if (!idle_time ||
  3107. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3108. MSM_DISPLAY_VIDEO_MODE) ||
  3109. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3110. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3111. return;
  3112. /* schedule the idle notify delayed work */
  3113. event_thread = &priv->event_thread[crtc->index];
  3114. kthread_mod_delayed_work(&event_thread->worker,
  3115. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3116. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3117. }
  3118. /**
  3119. * sde_crtc_reset_hw - attempt hardware reset on errors
  3120. * @crtc: Pointer to DRM crtc instance
  3121. * @old_state: Pointer to crtc state for previous commit
  3122. * @recovery_events: Whether or not recovery events are enabled
  3123. * Returns: Zero if current commit should still be attempted
  3124. */
  3125. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3126. bool recovery_events)
  3127. {
  3128. struct drm_plane *plane_halt[MAX_PLANES];
  3129. struct drm_plane *plane;
  3130. struct drm_encoder *encoder;
  3131. struct sde_crtc *sde_crtc;
  3132. struct sde_crtc_state *cstate;
  3133. struct sde_hw_ctl *ctl;
  3134. signed int i, plane_count;
  3135. int rc;
  3136. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3137. return -EINVAL;
  3138. sde_crtc = to_sde_crtc(crtc);
  3139. cstate = to_sde_crtc_state(crtc->state);
  3140. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3141. /* optionally generate a panic instead of performing a h/w reset */
  3142. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3143. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3144. ctl = sde_crtc->mixers[i].hw_ctl;
  3145. if (!ctl || !ctl->ops.reset)
  3146. continue;
  3147. rc = ctl->ops.reset(ctl);
  3148. if (rc) {
  3149. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3150. crtc->base.id, ctl->idx - CTL_0);
  3151. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3152. SDE_EVTLOG_ERROR);
  3153. break;
  3154. }
  3155. }
  3156. /* Early out if simple ctl reset succeeded */
  3157. if (i == sde_crtc->num_ctls)
  3158. return 0;
  3159. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3160. /* force all components in the system into reset at the same time */
  3161. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3162. ctl = sde_crtc->mixers[i].hw_ctl;
  3163. if (!ctl || !ctl->ops.hard_reset)
  3164. continue;
  3165. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3166. ctl->ops.hard_reset(ctl, true);
  3167. }
  3168. plane_count = 0;
  3169. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3170. if (plane_count >= ARRAY_SIZE(plane_halt))
  3171. break;
  3172. plane_halt[plane_count++] = plane;
  3173. sde_plane_halt_requests(plane, true);
  3174. sde_plane_set_revalidate(plane, true);
  3175. }
  3176. /* provide safe "border color only" commit configuration for later */
  3177. _sde_crtc_remove_pipe_flush(crtc);
  3178. _sde_crtc_blend_setup(crtc, old_state, false);
  3179. /* take h/w components out of reset */
  3180. for (i = plane_count - 1; i >= 0; --i)
  3181. sde_plane_halt_requests(plane_halt[i], false);
  3182. /* attempt to poll for start of frame cycle before reset release */
  3183. list_for_each_entry(encoder,
  3184. &crtc->dev->mode_config.encoder_list, head) {
  3185. if (encoder->crtc != crtc)
  3186. continue;
  3187. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3188. sde_encoder_poll_line_counts(encoder);
  3189. }
  3190. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3191. ctl = sde_crtc->mixers[i].hw_ctl;
  3192. if (!ctl || !ctl->ops.hard_reset)
  3193. continue;
  3194. ctl->ops.hard_reset(ctl, false);
  3195. }
  3196. list_for_each_entry(encoder,
  3197. &crtc->dev->mode_config.encoder_list, head) {
  3198. if (encoder->crtc != crtc)
  3199. continue;
  3200. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3201. sde_encoder_kickoff(encoder, false, true);
  3202. }
  3203. /* panic the device if VBIF is not in good state */
  3204. return !recovery_events ? 0 : -EAGAIN;
  3205. }
  3206. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3207. struct drm_crtc_state *old_state)
  3208. {
  3209. struct drm_encoder *encoder;
  3210. struct drm_device *dev;
  3211. struct sde_crtc *sde_crtc;
  3212. struct sde_kms *sde_kms;
  3213. struct sde_crtc_state *cstate;
  3214. bool is_error = false;
  3215. unsigned long flags;
  3216. enum sde_crtc_idle_pc_state idle_pc_state;
  3217. struct sde_encoder_kickoff_params params = { 0 };
  3218. if (!crtc) {
  3219. SDE_ERROR("invalid argument\n");
  3220. return;
  3221. }
  3222. dev = crtc->dev;
  3223. sde_crtc = to_sde_crtc(crtc);
  3224. sde_kms = _sde_crtc_get_kms(crtc);
  3225. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3226. SDE_ERROR("invalid argument\n");
  3227. return;
  3228. }
  3229. cstate = to_sde_crtc_state(crtc->state);
  3230. /*
  3231. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3232. * it means we are trying to start a CRTC whose state is disabled:
  3233. * nothing else needs to be done.
  3234. */
  3235. if (unlikely(!sde_crtc->num_mixers))
  3236. return;
  3237. SDE_ATRACE_BEGIN("crtc_commit");
  3238. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3239. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3240. if (encoder->crtc != crtc)
  3241. continue;
  3242. /*
  3243. * Encoder will flush/start now, unless it has a tx pending.
  3244. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3245. */
  3246. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3247. crtc->state);
  3248. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3249. sde_crtc->needs_hw_reset = true;
  3250. if (idle_pc_state != IDLE_PC_NONE)
  3251. sde_encoder_control_idle_pc(encoder,
  3252. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3253. }
  3254. /*
  3255. * Optionally attempt h/w recovery if any errors were detected while
  3256. * preparing for the kickoff
  3257. */
  3258. if (sde_crtc->needs_hw_reset) {
  3259. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3260. if (sde_crtc->frame_trigger_mode
  3261. != FRAME_DONE_WAIT_POSTED_START &&
  3262. sde_crtc_reset_hw(crtc, old_state,
  3263. params.recovery_events_enabled))
  3264. is_error = true;
  3265. sde_crtc->needs_hw_reset = false;
  3266. }
  3267. sde_crtc_calc_fps(sde_crtc);
  3268. SDE_ATRACE_BEGIN("flush_event_thread");
  3269. _sde_crtc_flush_frame_events(crtc);
  3270. SDE_ATRACE_END("flush_event_thread");
  3271. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3272. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3273. /* acquire bandwidth and other resources */
  3274. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3275. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3276. } else {
  3277. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3278. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3279. }
  3280. sde_crtc->play_count++;
  3281. sde_vbif_clear_errors(sde_kms);
  3282. if (is_error) {
  3283. _sde_crtc_remove_pipe_flush(crtc);
  3284. _sde_crtc_blend_setup(crtc, old_state, false);
  3285. }
  3286. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3287. if (encoder->crtc != crtc)
  3288. continue;
  3289. sde_encoder_kickoff(encoder, false, true);
  3290. }
  3291. /* store the event after frame trigger */
  3292. if (sde_crtc->event) {
  3293. WARN_ON(sde_crtc->event);
  3294. } else {
  3295. spin_lock_irqsave(&dev->event_lock, flags);
  3296. sde_crtc->event = crtc->state->event;
  3297. spin_unlock_irqrestore(&dev->event_lock, flags);
  3298. }
  3299. _sde_crtc_schedule_idle_notify(crtc);
  3300. SDE_ATRACE_END("crtc_commit");
  3301. }
  3302. /**
  3303. * _sde_crtc_vblank_enable - update power resource and vblank request
  3304. * @sde_crtc: Pointer to sde crtc structure
  3305. * @enable: Whether to enable/disable vblanks
  3306. *
  3307. * @Return: error code
  3308. */
  3309. static int _sde_crtc_vblank_enable(
  3310. struct sde_crtc *sde_crtc, bool enable)
  3311. {
  3312. struct drm_crtc *crtc;
  3313. struct drm_encoder *enc;
  3314. if (!sde_crtc) {
  3315. SDE_ERROR("invalid crtc\n");
  3316. return -EINVAL;
  3317. }
  3318. crtc = &sde_crtc->base;
  3319. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3320. crtc->state->encoder_mask,
  3321. sde_crtc->cached_encoder_mask);
  3322. if (enable) {
  3323. int ret;
  3324. ret = pm_runtime_get_sync(crtc->dev->dev);
  3325. if (ret < 0)
  3326. return ret;
  3327. mutex_lock(&sde_crtc->crtc_lock);
  3328. drm_for_each_encoder_mask(enc, crtc->dev,
  3329. sde_crtc->cached_encoder_mask) {
  3330. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3331. sde_encoder_register_vblank_callback(enc,
  3332. sde_crtc_vblank_cb, (void *)crtc);
  3333. }
  3334. mutex_unlock(&sde_crtc->crtc_lock);
  3335. } else {
  3336. mutex_lock(&sde_crtc->crtc_lock);
  3337. drm_for_each_encoder_mask(enc, crtc->dev,
  3338. sde_crtc->cached_encoder_mask) {
  3339. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3340. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3341. }
  3342. mutex_unlock(&sde_crtc->crtc_lock);
  3343. pm_runtime_put_sync(crtc->dev->dev);
  3344. }
  3345. return 0;
  3346. }
  3347. /**
  3348. * sde_crtc_duplicate_state - state duplicate hook
  3349. * @crtc: Pointer to drm crtc structure
  3350. * @Returns: Pointer to new drm_crtc_state structure
  3351. */
  3352. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3353. {
  3354. struct sde_crtc *sde_crtc;
  3355. struct sde_crtc_state *cstate, *old_cstate;
  3356. if (!crtc || !crtc->state) {
  3357. SDE_ERROR("invalid argument(s)\n");
  3358. return NULL;
  3359. }
  3360. sde_crtc = to_sde_crtc(crtc);
  3361. old_cstate = to_sde_crtc_state(crtc->state);
  3362. if (old_cstate->cont_splash_populated) {
  3363. crtc->state->plane_mask = 0;
  3364. crtc->state->connector_mask = 0;
  3365. crtc->state->encoder_mask = 0;
  3366. crtc->state->enable = false;
  3367. old_cstate->cont_splash_populated = false;
  3368. }
  3369. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3370. if (!cstate) {
  3371. SDE_ERROR("failed to allocate state\n");
  3372. return NULL;
  3373. }
  3374. /* duplicate value helper */
  3375. msm_property_duplicate_state(&sde_crtc->property_info,
  3376. old_cstate, cstate,
  3377. &cstate->property_state, cstate->property_values);
  3378. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3379. /* duplicate base helper */
  3380. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3381. return &cstate->base;
  3382. }
  3383. /**
  3384. * sde_crtc_reset - reset hook for CRTCs
  3385. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3386. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3387. * @crtc: Pointer to drm crtc structure
  3388. */
  3389. static void sde_crtc_reset(struct drm_crtc *crtc)
  3390. {
  3391. struct sde_crtc *sde_crtc;
  3392. struct sde_crtc_state *cstate;
  3393. if (!crtc) {
  3394. SDE_ERROR("invalid crtc\n");
  3395. return;
  3396. }
  3397. /* revert suspend actions, if necessary */
  3398. if (!sde_crtc_is_reset_required(crtc)) {
  3399. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3400. return;
  3401. }
  3402. /* remove previous state, if present */
  3403. if (crtc->state) {
  3404. sde_crtc_destroy_state(crtc, crtc->state);
  3405. crtc->state = 0;
  3406. }
  3407. sde_crtc = to_sde_crtc(crtc);
  3408. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3409. if (!cstate) {
  3410. SDE_ERROR("failed to allocate state\n");
  3411. return;
  3412. }
  3413. /* reset value helper */
  3414. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3415. &cstate->property_state,
  3416. cstate->property_values);
  3417. _sde_crtc_set_input_fence_timeout(cstate);
  3418. cstate->base.crtc = crtc;
  3419. crtc->state = &cstate->base;
  3420. }
  3421. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3422. {
  3423. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3424. struct sde_hw_mixer *hw_lm;
  3425. int lm_idx;
  3426. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3427. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3428. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3429. hw_lm->cfg.out_width = 0;
  3430. hw_lm->cfg.out_height = 0;
  3431. }
  3432. SDE_EVT32(DRMID(crtc));
  3433. }
  3434. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3435. {
  3436. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3437. struct drm_plane *plane;
  3438. /* mark planes, mixers, and other blocks dirty for next update */
  3439. drm_atomic_crtc_for_each_plane(plane, crtc)
  3440. sde_plane_set_revalidate(plane, true);
  3441. /* mark mixers dirty for next update */
  3442. sde_crtc_clear_cached_mixer_cfg(crtc);
  3443. /* mark other properties which need to be dirty for next update */
  3444. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3445. if (cstate->num_ds_enabled)
  3446. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3447. }
  3448. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3449. {
  3450. struct sde_crtc *sde_crtc;
  3451. struct sde_crtc_state *cstate;
  3452. struct drm_encoder *encoder;
  3453. sde_crtc = to_sde_crtc(crtc);
  3454. cstate = to_sde_crtc_state(crtc->state);
  3455. /* restore encoder; crtc will be programmed during commit */
  3456. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3457. sde_encoder_virt_restore(encoder);
  3458. /* restore UIDLE */
  3459. sde_core_perf_crtc_update_uidle(crtc, true);
  3460. sde_cp_crtc_post_ipc(crtc);
  3461. }
  3462. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3463. {
  3464. struct msm_drm_private *priv;
  3465. unsigned long requested_clk;
  3466. struct sde_kms *kms = NULL;
  3467. if (!crtc->dev->dev_private) {
  3468. pr_err("invalid crtc priv\n");
  3469. return;
  3470. }
  3471. priv = crtc->dev->dev_private;
  3472. kms = to_sde_kms(priv->kms);
  3473. if (!kms) {
  3474. SDE_ERROR("invalid parameters\n");
  3475. return;
  3476. }
  3477. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3478. kms->perf.clk_name);
  3479. /* notify user space the reduced clk rate */
  3480. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3481. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3482. crtc->base.id, requested_clk);
  3483. }
  3484. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3485. {
  3486. struct drm_crtc *crtc = arg;
  3487. struct sde_crtc *sde_crtc;
  3488. struct drm_encoder *encoder;
  3489. u32 power_on;
  3490. unsigned long flags;
  3491. struct sde_crtc_irq_info *node = NULL;
  3492. int ret = 0;
  3493. if (!crtc) {
  3494. SDE_ERROR("invalid crtc\n");
  3495. return;
  3496. }
  3497. sde_crtc = to_sde_crtc(crtc);
  3498. mutex_lock(&sde_crtc->crtc_lock);
  3499. SDE_EVT32(DRMID(crtc), event_type);
  3500. switch (event_type) {
  3501. case SDE_POWER_EVENT_POST_ENABLE:
  3502. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3503. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3504. ret = 0;
  3505. if (node->func)
  3506. ret = node->func(crtc, true, &node->irq);
  3507. if (ret)
  3508. SDE_ERROR("%s failed to enable event %x\n",
  3509. sde_crtc->name, node->event);
  3510. }
  3511. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3512. sde_crtc_post_ipc(crtc);
  3513. break;
  3514. case SDE_POWER_EVENT_PRE_DISABLE:
  3515. drm_for_each_encoder_mask(encoder, crtc->dev,
  3516. crtc->state->encoder_mask) {
  3517. /*
  3518. * disable the vsync source after updating the
  3519. * rsc state. rsc state update might have vsync wait
  3520. * and vsync source must be disabled after it.
  3521. * It will avoid generating any vsync from this point
  3522. * till mode-2 entry. It is SW workaround for HW
  3523. * limitation and should not be removed without
  3524. * checking the updated design.
  3525. */
  3526. sde_encoder_control_te(encoder, false);
  3527. }
  3528. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3529. node = NULL;
  3530. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3531. ret = 0;
  3532. if (node->func)
  3533. ret = node->func(crtc, false, &node->irq);
  3534. if (ret)
  3535. SDE_ERROR("%s failed to disable event %x\n",
  3536. sde_crtc->name, node->event);
  3537. }
  3538. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3539. sde_cp_crtc_pre_ipc(crtc);
  3540. break;
  3541. case SDE_POWER_EVENT_POST_DISABLE:
  3542. sde_crtc_reset_sw_state(crtc);
  3543. sde_cp_crtc_suspend(crtc);
  3544. power_on = 0;
  3545. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3546. break;
  3547. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3548. sde_crtc_mmrm_cb_notification(crtc);
  3549. break;
  3550. default:
  3551. SDE_DEBUG("event:%d not handled\n", event_type);
  3552. break;
  3553. }
  3554. mutex_unlock(&sde_crtc->crtc_lock);
  3555. }
  3556. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3557. {
  3558. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3559. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3560. /* mark mixer cfgs dirty before wiping them */
  3561. sde_crtc_clear_cached_mixer_cfg(crtc);
  3562. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3563. sde_crtc->num_mixers = 0;
  3564. sde_crtc->mixers_swapped = false;
  3565. /* disable clk & bw control until clk & bw properties are set */
  3566. cstate->bw_control = false;
  3567. cstate->bw_split_vote = false;
  3568. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3569. }
  3570. static void sde_crtc_disable(struct drm_crtc *crtc)
  3571. {
  3572. struct sde_kms *sde_kms;
  3573. struct sde_crtc *sde_crtc;
  3574. struct sde_crtc_state *cstate;
  3575. struct drm_encoder *encoder;
  3576. struct msm_drm_private *priv;
  3577. unsigned long flags;
  3578. struct sde_crtc_irq_info *node = NULL;
  3579. u32 power_on;
  3580. bool in_cont_splash = false;
  3581. int ret, i;
  3582. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3583. SDE_ERROR("invalid crtc\n");
  3584. return;
  3585. }
  3586. sde_kms = _sde_crtc_get_kms(crtc);
  3587. if (!sde_kms) {
  3588. SDE_ERROR("invalid kms\n");
  3589. return;
  3590. }
  3591. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3592. SDE_ERROR("power resource is not enabled\n");
  3593. return;
  3594. }
  3595. sde_crtc = to_sde_crtc(crtc);
  3596. cstate = to_sde_crtc_state(crtc->state);
  3597. priv = crtc->dev->dev_private;
  3598. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3599. drm_crtc_vblank_off(crtc);
  3600. mutex_lock(&sde_crtc->crtc_lock);
  3601. SDE_EVT32_VERBOSE(DRMID(crtc));
  3602. /* update color processing on suspend */
  3603. sde_cp_crtc_suspend(crtc);
  3604. mutex_unlock(&sde_crtc->crtc_lock);
  3605. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3606. mutex_lock(&sde_crtc->crtc_lock);
  3607. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3608. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3609. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3610. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3611. sde_crtc->enabled = false;
  3612. sde_crtc->cached_encoder_mask = 0;
  3613. /* Try to disable uidle */
  3614. sde_core_perf_crtc_update_uidle(crtc, false);
  3615. if (atomic_read(&sde_crtc->frame_pending)) {
  3616. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3617. atomic_read(&sde_crtc->frame_pending));
  3618. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3619. SDE_EVTLOG_FUNC_CASE2);
  3620. sde_core_perf_crtc_release_bw(crtc);
  3621. atomic_set(&sde_crtc->frame_pending, 0);
  3622. }
  3623. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3624. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3625. ret = 0;
  3626. if (node->func)
  3627. ret = node->func(crtc, false, &node->irq);
  3628. if (ret)
  3629. SDE_ERROR("%s failed to disable event %x\n",
  3630. sde_crtc->name, node->event);
  3631. }
  3632. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3633. drm_for_each_encoder_mask(encoder, crtc->dev,
  3634. crtc->state->encoder_mask) {
  3635. if (sde_encoder_in_cont_splash(encoder)) {
  3636. in_cont_splash = true;
  3637. break;
  3638. }
  3639. }
  3640. /* avoid clk/bw downvote if cont-splash is enabled */
  3641. if (!in_cont_splash)
  3642. sde_core_perf_crtc_update(crtc, 0, true);
  3643. drm_for_each_encoder_mask(encoder, crtc->dev,
  3644. crtc->state->encoder_mask) {
  3645. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3646. cstate->rsc_client = NULL;
  3647. cstate->rsc_update = false;
  3648. /*
  3649. * reset idle power-collapse to original state during suspend;
  3650. * user-mode will change the state on resume, if required
  3651. */
  3652. if (sde_kms->catalog->has_idle_pc)
  3653. sde_encoder_control_idle_pc(encoder, true);
  3654. }
  3655. if (sde_crtc->power_event) {
  3656. sde_power_handle_unregister_event(&priv->phandle,
  3657. sde_crtc->power_event);
  3658. sde_crtc->power_event = NULL;
  3659. }
  3660. /**
  3661. * All callbacks are unregistered and frame done waits are complete
  3662. * at this point. No buffers are accessed by hardware.
  3663. * reset the fence timeline if crtc will not be enabled for this commit
  3664. */
  3665. if (!crtc->state->active || !crtc->state->enable) {
  3666. sde_fence_signal(sde_crtc->output_fence,
  3667. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3668. for (i = 0; i < cstate->num_connectors; ++i)
  3669. sde_connector_commit_reset(cstate->connectors[i],
  3670. ktime_get());
  3671. }
  3672. _sde_crtc_reset(crtc);
  3673. sde_cp_crtc_disable(crtc);
  3674. power_on = 0;
  3675. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3676. mutex_unlock(&sde_crtc->crtc_lock);
  3677. }
  3678. static void sde_crtc_enable(struct drm_crtc *crtc,
  3679. struct drm_crtc_state *old_crtc_state)
  3680. {
  3681. struct sde_crtc *sde_crtc;
  3682. struct drm_encoder *encoder;
  3683. struct msm_drm_private *priv;
  3684. unsigned long flags;
  3685. struct sde_crtc_irq_info *node = NULL;
  3686. int ret, i;
  3687. struct sde_crtc_state *cstate;
  3688. struct msm_display_mode *msm_mode;
  3689. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3690. SDE_ERROR("invalid crtc\n");
  3691. return;
  3692. }
  3693. priv = crtc->dev->dev_private;
  3694. cstate = to_sde_crtc_state(crtc->state);
  3695. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3696. SDE_ERROR("power resource is not enabled\n");
  3697. return;
  3698. }
  3699. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3700. SDE_EVT32_VERBOSE(DRMID(crtc));
  3701. sde_crtc = to_sde_crtc(crtc);
  3702. /*
  3703. * Avoid drm_crtc_vblank_on during seamless DMS case
  3704. * when CRTC is already in enabled state
  3705. */
  3706. if (!sde_crtc->enabled) {
  3707. /* cache the encoder mask now for vblank work */
  3708. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3709. /* max possible vsync_cnt(atomic_t) soft counter */
  3710. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3711. drm_crtc_vblank_on(crtc);
  3712. }
  3713. mutex_lock(&sde_crtc->crtc_lock);
  3714. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3715. /*
  3716. * Try to enable uidle (if possible), we do this before the call
  3717. * to return early during seamless dms mode, so any fps
  3718. * change is also consider to enable/disable UIDLE
  3719. */
  3720. sde_core_perf_crtc_update_uidle(crtc, true);
  3721. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3722. if (!msm_mode){
  3723. SDE_ERROR("invalid msm mode, %s\n",
  3724. crtc->state->adjusted_mode.name);
  3725. return;
  3726. }
  3727. /* return early if crtc is already enabled, do this after UIDLE check */
  3728. if (sde_crtc->enabled) {
  3729. if (msm_is_mode_seamless_dms(msm_mode) ||
  3730. msm_is_mode_seamless_dyn_clk(msm_mode))
  3731. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3732. sde_crtc->name);
  3733. else
  3734. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3735. mutex_unlock(&sde_crtc->crtc_lock);
  3736. return;
  3737. }
  3738. drm_for_each_encoder_mask(encoder, crtc->dev,
  3739. crtc->state->encoder_mask) {
  3740. sde_encoder_register_frame_event_callback(encoder,
  3741. sde_crtc_frame_event_cb, crtc);
  3742. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3743. sde_encoder_check_curr_mode(encoder,
  3744. MSM_DISPLAY_VIDEO_MODE));
  3745. }
  3746. sde_crtc->enabled = true;
  3747. sde_cp_crtc_enable(crtc);
  3748. /* update color processing on resume */
  3749. sde_cp_crtc_resume(crtc);
  3750. mutex_unlock(&sde_crtc->crtc_lock);
  3751. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3752. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3753. ret = 0;
  3754. if (node->func)
  3755. ret = node->func(crtc, true, &node->irq);
  3756. if (ret)
  3757. SDE_ERROR("%s failed to enable event %x\n",
  3758. sde_crtc->name, node->event);
  3759. }
  3760. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3761. sde_crtc->power_event = sde_power_handle_register_event(
  3762. &priv->phandle,
  3763. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3764. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3765. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3766. /* Enable ESD thread */
  3767. for (i = 0; i < cstate->num_connectors; i++)
  3768. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3769. }
  3770. /* no input validation - caller API has all the checks */
  3771. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3772. struct plane_state pstates[], int cnt)
  3773. {
  3774. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3775. struct drm_display_mode *mode = &state->adjusted_mode;
  3776. const struct drm_plane_state *pstate;
  3777. struct sde_plane_state *sde_pstate;
  3778. int rc = 0, i;
  3779. /* Check dim layer rect bounds and stage */
  3780. for (i = 0; i < cstate->num_dim_layers; i++) {
  3781. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3782. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3783. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3784. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3785. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3786. (!cstate->dim_layer[i].rect.w) ||
  3787. (!cstate->dim_layer[i].rect.h)) {
  3788. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3789. cstate->dim_layer[i].rect.x,
  3790. cstate->dim_layer[i].rect.y,
  3791. cstate->dim_layer[i].rect.w,
  3792. cstate->dim_layer[i].rect.h,
  3793. cstate->dim_layer[i].stage);
  3794. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3795. mode->vdisplay);
  3796. rc = -E2BIG;
  3797. goto end;
  3798. }
  3799. }
  3800. /* log all src and excl_rect, useful for debugging */
  3801. for (i = 0; i < cnt; i++) {
  3802. pstate = pstates[i].drm_pstate;
  3803. sde_pstate = to_sde_plane_state(pstate);
  3804. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3805. pstate->plane->base.id, pstates[i].stage,
  3806. pstate->crtc_x, pstate->crtc_y,
  3807. pstate->crtc_w, pstate->crtc_h,
  3808. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3809. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3810. }
  3811. end:
  3812. return rc;
  3813. }
  3814. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3815. struct drm_crtc_state *state, struct plane_state pstates[],
  3816. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3817. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3818. {
  3819. struct drm_plane *plane;
  3820. int i;
  3821. if (secure == SDE_DRM_SEC_ONLY) {
  3822. /*
  3823. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3824. * - fb_sec_dir is for secure camera preview and
  3825. * secure display use case
  3826. * - fb_sec is for secure video playback
  3827. * - fb_ns is for normal non secure use cases
  3828. */
  3829. if (fb_ns || fb_sec) {
  3830. SDE_ERROR(
  3831. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3832. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3833. return -EINVAL;
  3834. }
  3835. /*
  3836. * - only one blending stage is allowed in sec_crtc
  3837. * - validate if pipe is allowed for sec-ui updates
  3838. */
  3839. for (i = 1; i < cnt; i++) {
  3840. if (!pstates[i].drm_pstate
  3841. || !pstates[i].drm_pstate->plane) {
  3842. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3843. DRMID(crtc), i);
  3844. return -EINVAL;
  3845. }
  3846. plane = pstates[i].drm_pstate->plane;
  3847. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3848. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3849. DRMID(crtc), plane->base.id);
  3850. return -EINVAL;
  3851. } else if (pstates[i].stage != pstates[i-1].stage) {
  3852. SDE_ERROR(
  3853. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3854. DRMID(crtc), i, pstates[i].stage,
  3855. i-1, pstates[i-1].stage);
  3856. return -EINVAL;
  3857. }
  3858. }
  3859. /* check if all the dim_layers are in the same stage */
  3860. for (i = 1; i < cstate->num_dim_layers; i++) {
  3861. if (cstate->dim_layer[i].stage !=
  3862. cstate->dim_layer[i-1].stage) {
  3863. SDE_ERROR(
  3864. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3865. DRMID(crtc),
  3866. i, cstate->dim_layer[i].stage,
  3867. i-1, cstate->dim_layer[i-1].stage);
  3868. return -EINVAL;
  3869. }
  3870. }
  3871. /*
  3872. * if secure-ui supported blendstage is specified,
  3873. * - fail empty commit
  3874. * - validate dim_layer or plane is staged in the supported
  3875. * blendstage
  3876. */
  3877. if (sde_kms->catalog->sui_supported_blendstage) {
  3878. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3879. cstate->dim_layer[0].stage;
  3880. if (!sde_kms->catalog->has_base_layer)
  3881. sec_stage -= SDE_STAGE_0;
  3882. if ((!cnt && !cstate->num_dim_layers) ||
  3883. (sde_kms->catalog->sui_supported_blendstage
  3884. != sec_stage)) {
  3885. SDE_ERROR(
  3886. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3887. DRMID(crtc), cnt,
  3888. cstate->num_dim_layers, sec_stage);
  3889. return -EINVAL;
  3890. }
  3891. }
  3892. }
  3893. return 0;
  3894. }
  3895. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3896. struct drm_crtc_state *state, int fb_sec_dir)
  3897. {
  3898. struct drm_encoder *encoder;
  3899. int encoder_cnt = 0;
  3900. if (fb_sec_dir) {
  3901. drm_for_each_encoder_mask(encoder, crtc->dev,
  3902. state->encoder_mask)
  3903. encoder_cnt++;
  3904. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3905. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3906. DRMID(crtc), encoder_cnt);
  3907. return -EINVAL;
  3908. }
  3909. }
  3910. return 0;
  3911. }
  3912. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3913. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3914. int fb_ns, int fb_sec, int fb_sec_dir)
  3915. {
  3916. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3917. struct drm_encoder *encoder;
  3918. int is_video_mode = false;
  3919. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3920. if (sde_encoder_is_dsi_display(encoder))
  3921. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3922. MSM_DISPLAY_VIDEO_MODE);
  3923. }
  3924. /*
  3925. * Secure display to secure camera needs without direct
  3926. * transition is currently not allowed
  3927. */
  3928. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3929. smmu_state->state != ATTACHED &&
  3930. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3931. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3932. smmu_state->state, smmu_state->secure_level,
  3933. secure);
  3934. goto sec_err;
  3935. }
  3936. /*
  3937. * In video mode check for null commit before transition
  3938. * from secure to non secure and vice versa
  3939. */
  3940. if (is_video_mode && smmu_state &&
  3941. state->plane_mask && crtc->state->plane_mask &&
  3942. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3943. (secure == SDE_DRM_SEC_ONLY))) ||
  3944. (fb_ns && ((smmu_state->state == DETACHED) ||
  3945. (smmu_state->state == DETACH_ALL_REQ))) ||
  3946. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3947. (smmu_state->state == DETACH_SEC_REQ)) &&
  3948. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3949. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3950. smmu_state->state, smmu_state->secure_level,
  3951. secure, crtc->state->plane_mask, state->plane_mask);
  3952. goto sec_err;
  3953. }
  3954. return 0;
  3955. sec_err:
  3956. SDE_ERROR(
  3957. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3958. DRMID(crtc), secure, smmu_state->state,
  3959. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3960. return -EINVAL;
  3961. }
  3962. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3963. struct drm_crtc_state *state, uint32_t fb_sec)
  3964. {
  3965. bool conn_secure = false, is_wb = false;
  3966. struct drm_connector *conn;
  3967. struct drm_connector_state *conn_state;
  3968. int i;
  3969. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3970. if (conn_state && conn_state->crtc == crtc) {
  3971. if (conn->connector_type ==
  3972. DRM_MODE_CONNECTOR_VIRTUAL)
  3973. is_wb = true;
  3974. if (sde_connector_get_property(conn_state,
  3975. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3976. SDE_DRM_FB_SEC)
  3977. conn_secure = true;
  3978. }
  3979. }
  3980. /*
  3981. * If any input buffers are secure for wb,
  3982. * the output buffer must also be secure.
  3983. */
  3984. if (is_wb && fb_sec && !conn_secure) {
  3985. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3986. DRMID(crtc), fb_sec, conn_secure);
  3987. return -EINVAL;
  3988. }
  3989. return 0;
  3990. }
  3991. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3992. struct drm_crtc_state *state, struct plane_state pstates[],
  3993. int cnt)
  3994. {
  3995. struct sde_crtc_state *cstate;
  3996. struct sde_kms *sde_kms;
  3997. uint32_t secure;
  3998. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3999. int rc;
  4000. if (!crtc || !state) {
  4001. SDE_ERROR("invalid arguments\n");
  4002. return -EINVAL;
  4003. }
  4004. sde_kms = _sde_crtc_get_kms(crtc);
  4005. if (!sde_kms || !sde_kms->catalog) {
  4006. SDE_ERROR("invalid kms\n");
  4007. return -EINVAL;
  4008. }
  4009. cstate = to_sde_crtc_state(state);
  4010. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4011. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4012. &fb_sec, &fb_sec_dir);
  4013. if (rc)
  4014. return rc;
  4015. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4016. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4017. if (rc)
  4018. return rc;
  4019. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4020. if (rc)
  4021. return rc;
  4022. /*
  4023. * secure_crtc is not allowed in a shared toppolgy
  4024. * across different encoders.
  4025. */
  4026. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4027. if (rc)
  4028. return rc;
  4029. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4030. secure, fb_ns, fb_sec, fb_sec_dir);
  4031. if (rc)
  4032. return rc;
  4033. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4034. return 0;
  4035. }
  4036. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4037. struct drm_crtc_state *state,
  4038. struct drm_display_mode *mode,
  4039. struct plane_state *pstates,
  4040. struct drm_plane *plane,
  4041. struct sde_multirect_plane_states *multirect_plane,
  4042. int *cnt)
  4043. {
  4044. struct sde_crtc *sde_crtc;
  4045. struct sde_crtc_state *cstate;
  4046. const struct drm_plane_state *pstate;
  4047. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4048. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4049. int inc_sde_stage = 0;
  4050. struct sde_kms *kms;
  4051. u32 blend_type;
  4052. sde_crtc = to_sde_crtc(crtc);
  4053. cstate = to_sde_crtc_state(state);
  4054. kms = _sde_crtc_get_kms(crtc);
  4055. if (!kms || !kms->catalog) {
  4056. SDE_ERROR("invalid kms\n");
  4057. return -EINVAL;
  4058. }
  4059. memset(pipe_staged, 0, sizeof(pipe_staged));
  4060. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4061. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4062. if (cstate->num_ds_enabled)
  4063. mixer_width = mixer_width * cstate->num_ds_enabled;
  4064. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4065. if (IS_ERR_OR_NULL(pstate)) {
  4066. rc = PTR_ERR(pstate);
  4067. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4068. sde_crtc->name, plane->base.id, rc);
  4069. return rc;
  4070. }
  4071. if (*cnt >= SDE_PSTATES_MAX)
  4072. continue;
  4073. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4074. pstates[*cnt].drm_pstate = pstate;
  4075. pstates[*cnt].stage = sde_plane_get_property(
  4076. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4077. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4078. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4079. PLANE_PROP_BLEND_OP);
  4080. if (!kms->catalog->has_base_layer)
  4081. inc_sde_stage = SDE_STAGE_0;
  4082. /* check dim layer stage with every plane */
  4083. for (i = 0; i < cstate->num_dim_layers; i++) {
  4084. if (cstate->dim_layer[i].stage ==
  4085. (pstates[*cnt].stage + inc_sde_stage)) {
  4086. SDE_ERROR(
  4087. "plane:%d/dim_layer:%i-same stage:%d\n",
  4088. plane->base.id, i,
  4089. cstate->dim_layer[i].stage);
  4090. return -EINVAL;
  4091. }
  4092. }
  4093. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4094. multirect_plane[multirect_count].r0 =
  4095. pipe_staged[pstates[*cnt].pipe_id];
  4096. multirect_plane[multirect_count].r1 = pstate;
  4097. multirect_count++;
  4098. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4099. } else {
  4100. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4101. }
  4102. (*cnt)++;
  4103. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4104. mode->vdisplay) ||
  4105. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4106. mode->hdisplay)) {
  4107. SDE_ERROR("invalid vertical/horizontal destination\n");
  4108. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4109. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4110. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4111. return -E2BIG;
  4112. }
  4113. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4114. ((pstate->crtc_h > mixer_height) ||
  4115. (pstate->crtc_w > mixer_width))) {
  4116. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4117. pstate->crtc_w, pstate->crtc_h,
  4118. mixer_width, mixer_height);
  4119. return -E2BIG;
  4120. }
  4121. }
  4122. for (i = 1; i < SSPP_MAX; i++) {
  4123. if (pipe_staged[i]) {
  4124. sde_plane_clear_multirect(pipe_staged[i]);
  4125. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4126. struct sde_plane_state *psde_state;
  4127. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4128. pipe_staged[i]->plane->base.id);
  4129. psde_state = to_sde_plane_state(
  4130. pipe_staged[i]);
  4131. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4132. }
  4133. }
  4134. }
  4135. for (i = 0; i < multirect_count; i++) {
  4136. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4137. SDE_ERROR(
  4138. "multirect validation failed for planes (%d - %d)\n",
  4139. multirect_plane[i].r0->plane->base.id,
  4140. multirect_plane[i].r1->plane->base.id);
  4141. return -EINVAL;
  4142. }
  4143. }
  4144. return rc;
  4145. }
  4146. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4147. u32 zpos) {
  4148. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4149. !cstate->noise_layer_en) {
  4150. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4151. return 0;
  4152. }
  4153. if (cstate->layer_cfg.zposn == zpos ||
  4154. cstate->layer_cfg.zposattn == zpos) {
  4155. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4156. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4157. return -EINVAL;
  4158. }
  4159. return 0;
  4160. }
  4161. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4162. struct sde_crtc *sde_crtc,
  4163. struct plane_state *pstates,
  4164. struct sde_crtc_state *cstate,
  4165. struct drm_display_mode *mode,
  4166. int cnt)
  4167. {
  4168. int rc = 0, i, z_pos;
  4169. u32 zpos_cnt = 0;
  4170. struct drm_crtc *crtc;
  4171. struct sde_kms *kms;
  4172. enum sde_layout layout;
  4173. crtc = &sde_crtc->base;
  4174. kms = _sde_crtc_get_kms(crtc);
  4175. if (!kms || !kms->catalog) {
  4176. SDE_ERROR("Invalid kms\n");
  4177. return -EINVAL;
  4178. }
  4179. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4180. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4181. if (rc)
  4182. return rc;
  4183. if (!sde_is_custom_client()) {
  4184. int stage_old = pstates[0].stage;
  4185. z_pos = 0;
  4186. for (i = 0; i < cnt; i++) {
  4187. if (stage_old != pstates[i].stage)
  4188. ++z_pos;
  4189. stage_old = pstates[i].stage;
  4190. pstates[i].stage = z_pos;
  4191. }
  4192. }
  4193. z_pos = -1;
  4194. layout = SDE_LAYOUT_NONE;
  4195. for (i = 0; i < cnt; i++) {
  4196. /* reset counts at every new blend stage */
  4197. if (pstates[i].stage != z_pos ||
  4198. pstates[i].sde_pstate->layout != layout) {
  4199. zpos_cnt = 0;
  4200. z_pos = pstates[i].stage;
  4201. layout = pstates[i].sde_pstate->layout;
  4202. }
  4203. /* verify z_pos setting before using it */
  4204. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4205. SDE_ERROR("> %d plane stages assigned\n",
  4206. SDE_STAGE_MAX - SDE_STAGE_0);
  4207. return -EINVAL;
  4208. } else if (zpos_cnt == 2) {
  4209. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4210. return -EINVAL;
  4211. } else {
  4212. zpos_cnt++;
  4213. }
  4214. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4215. if (rc)
  4216. break;
  4217. if (!kms->catalog->has_base_layer)
  4218. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4219. else
  4220. pstates[i].sde_pstate->stage = z_pos;
  4221. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4222. z_pos);
  4223. }
  4224. return rc;
  4225. }
  4226. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4227. struct drm_crtc_state *state,
  4228. struct plane_state *pstates,
  4229. struct sde_multirect_plane_states *multirect_plane)
  4230. {
  4231. struct sde_crtc *sde_crtc;
  4232. struct sde_crtc_state *cstate;
  4233. struct sde_kms *kms;
  4234. struct drm_plane *plane = NULL;
  4235. struct drm_display_mode *mode;
  4236. int rc = 0, cnt = 0;
  4237. kms = _sde_crtc_get_kms(crtc);
  4238. if (!kms || !kms->catalog) {
  4239. SDE_ERROR("invalid parameters\n");
  4240. return -EINVAL;
  4241. }
  4242. sde_crtc = to_sde_crtc(crtc);
  4243. cstate = to_sde_crtc_state(state);
  4244. mode = &state->adjusted_mode;
  4245. /* get plane state for all drm planes associated with crtc state */
  4246. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4247. plane, multirect_plane, &cnt);
  4248. if (rc)
  4249. return rc;
  4250. /* assign mixer stages based on sorted zpos property */
  4251. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4252. if (rc)
  4253. return rc;
  4254. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4255. if (rc)
  4256. return rc;
  4257. /*
  4258. * validate and set source split:
  4259. * use pstates sorted by stage to check planes on same stage
  4260. * we assume that all pipes are in source split so its valid to compare
  4261. * without taking into account left/right mixer placement
  4262. */
  4263. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4264. if (rc)
  4265. return rc;
  4266. return 0;
  4267. }
  4268. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4269. struct drm_crtc_state *crtc_state)
  4270. {
  4271. struct sde_kms *kms;
  4272. struct drm_plane *plane;
  4273. struct drm_plane_state *plane_state;
  4274. struct sde_plane_state *pstate;
  4275. int layout_split;
  4276. kms = _sde_crtc_get_kms(crtc);
  4277. if (!kms || !kms->catalog) {
  4278. SDE_ERROR("invalid parameters\n");
  4279. return -EINVAL;
  4280. }
  4281. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4282. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4283. return 0;
  4284. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4285. plane_state = drm_atomic_get_existing_plane_state(
  4286. crtc_state->state, plane);
  4287. if (!plane_state)
  4288. continue;
  4289. pstate = to_sde_plane_state(plane_state);
  4290. layout_split = crtc_state->mode.hdisplay >> 1;
  4291. if (plane_state->crtc_x >= layout_split) {
  4292. plane_state->crtc_x -= layout_split;
  4293. pstate->layout_offset = layout_split;
  4294. pstate->layout = SDE_LAYOUT_RIGHT;
  4295. } else {
  4296. pstate->layout_offset = -1;
  4297. pstate->layout = SDE_LAYOUT_LEFT;
  4298. }
  4299. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4300. DRMID(plane), plane_state->crtc_x,
  4301. pstate->layout);
  4302. /* check layout boundary */
  4303. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4304. plane_state->crtc_w, layout_split)) {
  4305. SDE_ERROR("invalid horizontal destination\n");
  4306. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4307. plane_state->crtc_x,
  4308. plane_state->crtc_w,
  4309. layout_split, pstate->layout);
  4310. return -E2BIG;
  4311. }
  4312. }
  4313. return 0;
  4314. }
  4315. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4316. struct drm_crtc_state *state)
  4317. {
  4318. struct drm_device *dev;
  4319. struct sde_crtc *sde_crtc;
  4320. struct plane_state *pstates = NULL;
  4321. struct sde_crtc_state *cstate;
  4322. struct drm_display_mode *mode;
  4323. int rc = 0;
  4324. struct sde_multirect_plane_states *multirect_plane = NULL;
  4325. struct drm_connector *conn;
  4326. struct drm_connector_list_iter conn_iter;
  4327. if (!crtc) {
  4328. SDE_ERROR("invalid crtc\n");
  4329. return -EINVAL;
  4330. }
  4331. dev = crtc->dev;
  4332. sde_crtc = to_sde_crtc(crtc);
  4333. cstate = to_sde_crtc_state(state);
  4334. if (!state->enable || !state->active) {
  4335. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4336. crtc->base.id, state->enable, state->active);
  4337. goto end;
  4338. }
  4339. pstates = kcalloc(SDE_PSTATES_MAX,
  4340. sizeof(struct plane_state), GFP_KERNEL);
  4341. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4342. sizeof(struct sde_multirect_plane_states),
  4343. GFP_KERNEL);
  4344. if (!pstates || !multirect_plane) {
  4345. rc = -ENOMEM;
  4346. goto end;
  4347. }
  4348. mode = &state->adjusted_mode;
  4349. SDE_DEBUG("%s: check", sde_crtc->name);
  4350. /* force a full mode set if active state changed */
  4351. if (state->active_changed)
  4352. state->mode_changed = true;
  4353. /* identify connectors attached to this crtc */
  4354. cstate->num_connectors = 0;
  4355. drm_connector_list_iter_begin(dev, &conn_iter);
  4356. drm_for_each_connector_iter(conn, &conn_iter)
  4357. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4358. && cstate->num_connectors < MAX_CONNECTORS) {
  4359. cstate->connectors[cstate->num_connectors++] = conn;
  4360. }
  4361. drm_connector_list_iter_end(&conn_iter);
  4362. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4363. if (rc) {
  4364. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4365. crtc->base.id, rc);
  4366. goto end;
  4367. }
  4368. rc = _sde_crtc_check_plane_layout(crtc, state);
  4369. if (rc) {
  4370. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4371. crtc->base.id, rc);
  4372. goto end;
  4373. }
  4374. _sde_crtc_setup_is_ppsplit(state);
  4375. _sde_crtc_setup_lm_bounds(crtc, state);
  4376. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4377. multirect_plane);
  4378. if (rc) {
  4379. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4380. goto end;
  4381. }
  4382. rc = sde_core_perf_crtc_check(crtc, state);
  4383. if (rc) {
  4384. SDE_ERROR("crtc%d failed performance check %d\n",
  4385. crtc->base.id, rc);
  4386. goto end;
  4387. }
  4388. rc = _sde_crtc_check_rois(crtc, state);
  4389. if (rc) {
  4390. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4391. goto end;
  4392. }
  4393. rc = sde_cp_crtc_check_properties(crtc, state);
  4394. if (rc) {
  4395. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4396. crtc->base.id, rc);
  4397. goto end;
  4398. }
  4399. end:
  4400. kfree(pstates);
  4401. kfree(multirect_plane);
  4402. return rc;
  4403. }
  4404. /**
  4405. * sde_crtc_get_num_datapath - get the number of datapath active
  4406. * of primary connector
  4407. * @crtc: Pointer to DRM crtc object
  4408. * @connector: Pointer to DRM connector object of WB in CWB case
  4409. */
  4410. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4411. struct drm_connector *connector)
  4412. {
  4413. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4414. struct sde_connector_state *sde_conn_state = NULL;
  4415. struct drm_connector *conn;
  4416. struct drm_connector_list_iter conn_iter;
  4417. if (!sde_crtc || !connector) {
  4418. SDE_DEBUG("Invalid argument\n");
  4419. return 0;
  4420. }
  4421. if (sde_crtc->num_mixers)
  4422. return sde_crtc->num_mixers;
  4423. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4424. drm_for_each_connector_iter(conn, &conn_iter) {
  4425. if (conn->state && conn->state->crtc == crtc &&
  4426. conn != connector)
  4427. sde_conn_state = to_sde_connector_state(conn->state);
  4428. }
  4429. drm_connector_list_iter_end(&conn_iter);
  4430. if (sde_conn_state)
  4431. return sde_conn_state->mode_info.topology.num_lm;
  4432. return 0;
  4433. }
  4434. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4435. {
  4436. struct sde_crtc *sde_crtc;
  4437. int ret;
  4438. if (!crtc) {
  4439. SDE_ERROR("invalid crtc\n");
  4440. return -EINVAL;
  4441. }
  4442. sde_crtc = to_sde_crtc(crtc);
  4443. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4444. if (ret)
  4445. SDE_ERROR("%s vblank enable failed: %d\n",
  4446. sde_crtc->name, ret);
  4447. return 0;
  4448. }
  4449. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4450. {
  4451. struct drm_encoder *encoder;
  4452. struct sde_crtc *sde_crtc;
  4453. if (!crtc)
  4454. return 0;
  4455. sde_crtc = to_sde_crtc(crtc);
  4456. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4457. if (sde_encoder_in_clone_mode(encoder))
  4458. continue;
  4459. return sde_encoder_get_frame_count(encoder);
  4460. }
  4461. return 0;
  4462. }
  4463. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4464. ktime_t *tvblank, bool in_vblank_irq)
  4465. {
  4466. struct drm_encoder *encoder;
  4467. struct sde_crtc *sde_crtc;
  4468. if (!crtc)
  4469. return false;
  4470. sde_crtc = to_sde_crtc(crtc);
  4471. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4472. if (sde_encoder_in_clone_mode(encoder))
  4473. continue;
  4474. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4475. }
  4476. return false;
  4477. }
  4478. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4479. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4480. {
  4481. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4482. catalog->mdp[0].has_dest_scaler);
  4483. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4484. catalog->ds_count);
  4485. if (catalog->ds[0].top) {
  4486. sde_kms_info_add_keyint(info,
  4487. "max_dest_scaler_input_width",
  4488. catalog->ds[0].top->maxinputwidth);
  4489. sde_kms_info_add_keyint(info,
  4490. "max_dest_scaler_output_width",
  4491. catalog->ds[0].top->maxoutputwidth);
  4492. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4493. catalog->ds[0].top->maxupscale);
  4494. }
  4495. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4496. msm_property_install_volatile_range(
  4497. &sde_crtc->property_info, "dest_scaler",
  4498. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4499. msm_property_install_blob(&sde_crtc->property_info,
  4500. "ds_lut_ed", 0,
  4501. CRTC_PROP_DEST_SCALER_LUT_ED);
  4502. msm_property_install_blob(&sde_crtc->property_info,
  4503. "ds_lut_cir", 0,
  4504. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4505. msm_property_install_blob(&sde_crtc->property_info,
  4506. "ds_lut_sep", 0,
  4507. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4508. } else if (catalog->ds[0].features
  4509. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4510. msm_property_install_volatile_range(
  4511. &sde_crtc->property_info, "dest_scaler",
  4512. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4513. }
  4514. }
  4515. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4516. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4517. struct sde_kms_info *info)
  4518. {
  4519. msm_property_install_range(&sde_crtc->property_info,
  4520. "core_clk", 0x0, 0, U64_MAX,
  4521. sde_kms->perf.max_core_clk_rate,
  4522. CRTC_PROP_CORE_CLK);
  4523. msm_property_install_range(&sde_crtc->property_info,
  4524. "core_ab", 0x0, 0, U64_MAX,
  4525. catalog->perf.max_bw_high * 1000ULL,
  4526. CRTC_PROP_CORE_AB);
  4527. msm_property_install_range(&sde_crtc->property_info,
  4528. "core_ib", 0x0, 0, U64_MAX,
  4529. catalog->perf.max_bw_high * 1000ULL,
  4530. CRTC_PROP_CORE_IB);
  4531. msm_property_install_range(&sde_crtc->property_info,
  4532. "llcc_ab", 0x0, 0, U64_MAX,
  4533. catalog->perf.max_bw_high * 1000ULL,
  4534. CRTC_PROP_LLCC_AB);
  4535. msm_property_install_range(&sde_crtc->property_info,
  4536. "llcc_ib", 0x0, 0, U64_MAX,
  4537. catalog->perf.max_bw_high * 1000ULL,
  4538. CRTC_PROP_LLCC_IB);
  4539. msm_property_install_range(&sde_crtc->property_info,
  4540. "dram_ab", 0x0, 0, U64_MAX,
  4541. catalog->perf.max_bw_high * 1000ULL,
  4542. CRTC_PROP_DRAM_AB);
  4543. msm_property_install_range(&sde_crtc->property_info,
  4544. "dram_ib", 0x0, 0, U64_MAX,
  4545. catalog->perf.max_bw_high * 1000ULL,
  4546. CRTC_PROP_DRAM_IB);
  4547. msm_property_install_range(&sde_crtc->property_info,
  4548. "rot_prefill_bw", 0, 0, U64_MAX,
  4549. catalog->perf.max_bw_high * 1000ULL,
  4550. CRTC_PROP_ROT_PREFILL_BW);
  4551. msm_property_install_range(&sde_crtc->property_info,
  4552. "rot_clk", 0, 0, U64_MAX,
  4553. sde_kms->perf.max_core_clk_rate,
  4554. CRTC_PROP_ROT_CLK);
  4555. if (catalog->perf.max_bw_low)
  4556. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4557. catalog->perf.max_bw_low * 1000LL);
  4558. if (catalog->perf.max_bw_high)
  4559. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4560. catalog->perf.max_bw_high * 1000LL);
  4561. if (catalog->perf.min_core_ib)
  4562. sde_kms_info_add_keyint(info, "min_core_ib",
  4563. catalog->perf.min_core_ib * 1000LL);
  4564. if (catalog->perf.min_llcc_ib)
  4565. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4566. catalog->perf.min_llcc_ib * 1000LL);
  4567. if (catalog->perf.min_dram_ib)
  4568. sde_kms_info_add_keyint(info, "min_dram_ib",
  4569. catalog->perf.min_dram_ib * 1000LL);
  4570. if (sde_kms->perf.max_core_clk_rate)
  4571. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4572. sde_kms->perf.max_core_clk_rate);
  4573. }
  4574. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4575. struct sde_mdss_cfg *catalog)
  4576. {
  4577. sde_kms_info_reset(info);
  4578. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4579. sde_kms_info_add_keyint(info, "max_linewidth",
  4580. catalog->max_mixer_width);
  4581. sde_kms_info_add_keyint(info, "max_blendstages",
  4582. catalog->max_mixer_blendstages);
  4583. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4584. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4585. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4586. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4587. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4588. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4589. if (catalog->ubwc_version) {
  4590. sde_kms_info_add_keyint(info, "UBWC version",
  4591. catalog->ubwc_version);
  4592. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4593. catalog->macrotile_mode);
  4594. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4595. catalog->mdp[0].highest_bank_bit);
  4596. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4597. catalog->mdp[0].ubwc_swizzle);
  4598. }
  4599. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4600. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4601. else
  4602. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4603. if (sde_is_custom_client()) {
  4604. /* No support for SMART_DMA_V1 yet */
  4605. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4606. sde_kms_info_add_keystr(info,
  4607. "smart_dma_rev", "smart_dma_v2");
  4608. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4609. sde_kms_info_add_keystr(info,
  4610. "smart_dma_rev", "smart_dma_v2p5");
  4611. }
  4612. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4613. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4614. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4615. if (catalog->uidle_cfg.uidle_rev)
  4616. sde_kms_info_add_keyint(info, "has_uidle",
  4617. true);
  4618. sde_kms_info_add_keystr(info, "core_ib_ff",
  4619. catalog->perf.core_ib_ff);
  4620. sde_kms_info_add_keystr(info, "core_clk_ff",
  4621. catalog->perf.core_clk_ff);
  4622. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4623. catalog->perf.comp_ratio_rt);
  4624. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4625. catalog->perf.comp_ratio_nrt);
  4626. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4627. catalog->perf.dest_scale_prefill_lines);
  4628. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4629. catalog->perf.undersized_prefill_lines);
  4630. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4631. catalog->perf.macrotile_prefill_lines);
  4632. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4633. catalog->perf.yuv_nv12_prefill_lines);
  4634. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4635. catalog->perf.linear_prefill_lines);
  4636. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4637. catalog->perf.downscaling_prefill_lines);
  4638. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4639. catalog->perf.xtra_prefill_lines);
  4640. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4641. catalog->perf.amortizable_threshold);
  4642. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4643. catalog->perf.min_prefill_lines);
  4644. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4645. catalog->perf.num_mnoc_ports);
  4646. sde_kms_info_add_keyint(info, "axi_bus_width",
  4647. catalog->perf.axi_bus_width);
  4648. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4649. catalog->sui_supported_blendstage);
  4650. if (catalog->ubwc_bw_calc_version)
  4651. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4652. catalog->ubwc_bw_calc_version);
  4653. }
  4654. /**
  4655. * sde_crtc_install_properties - install all drm properties for crtc
  4656. * @crtc: Pointer to drm crtc structure
  4657. */
  4658. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4659. struct sde_mdss_cfg *catalog)
  4660. {
  4661. struct sde_crtc *sde_crtc;
  4662. struct sde_kms_info *info;
  4663. struct sde_kms *sde_kms;
  4664. static const struct drm_prop_enum_list e_secure_level[] = {
  4665. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4666. {SDE_DRM_SEC_ONLY, "sec_only"},
  4667. };
  4668. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4669. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4670. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4671. };
  4672. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4673. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4674. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4675. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4676. };
  4677. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4678. {IDLE_PC_NONE, "idle_pc_none"},
  4679. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4680. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4681. };
  4682. static const struct drm_prop_enum_list e_cache_state[] = {
  4683. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4684. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4685. };
  4686. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4687. {VM_REQ_NONE, "vm_req_none"},
  4688. {VM_REQ_RELEASE, "vm_req_release"},
  4689. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4690. };
  4691. SDE_DEBUG("\n");
  4692. if (!crtc || !catalog) {
  4693. SDE_ERROR("invalid crtc or catalog\n");
  4694. return;
  4695. }
  4696. sde_crtc = to_sde_crtc(crtc);
  4697. sde_kms = _sde_crtc_get_kms(crtc);
  4698. if (!sde_kms) {
  4699. SDE_ERROR("invalid argument\n");
  4700. return;
  4701. }
  4702. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4703. if (!info) {
  4704. SDE_ERROR("failed to allocate info memory\n");
  4705. return;
  4706. }
  4707. sde_crtc_setup_capabilities_blob(info, catalog);
  4708. msm_property_install_range(&sde_crtc->property_info,
  4709. "input_fence_timeout", 0x0, 0,
  4710. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4711. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4712. msm_property_install_volatile_range(&sde_crtc->property_info,
  4713. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4714. msm_property_install_range(&sde_crtc->property_info,
  4715. "output_fence_offset", 0x0, 0, 1, 0,
  4716. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4717. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4718. msm_property_install_range(&sde_crtc->property_info,
  4719. "idle_time", 0, 0, U64_MAX, 0,
  4720. CRTC_PROP_IDLE_TIMEOUT);
  4721. if (catalog->has_trusted_vm_support) {
  4722. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4723. msm_property_install_enum(&sde_crtc->property_info,
  4724. "vm_request_state", 0x0, 0, e_vm_req_state,
  4725. ARRAY_SIZE(e_vm_req_state), init_idx,
  4726. CRTC_PROP_VM_REQ_STATE);
  4727. }
  4728. if (catalog->has_idle_pc)
  4729. msm_property_install_enum(&sde_crtc->property_info,
  4730. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4731. ARRAY_SIZE(e_idle_pc_state), 0,
  4732. CRTC_PROP_IDLE_PC_STATE);
  4733. if (catalog->has_dedicated_cwb_support)
  4734. msm_property_install_enum(&sde_crtc->property_info,
  4735. "capture_mode", 0, 0, e_dcwb_data_points,
  4736. ARRAY_SIZE(e_dcwb_data_points), 0,
  4737. CRTC_PROP_CAPTURE_OUTPUT);
  4738. else if (catalog->has_cwb_support)
  4739. msm_property_install_enum(&sde_crtc->property_info,
  4740. "capture_mode", 0, 0, e_cwb_data_points,
  4741. ARRAY_SIZE(e_cwb_data_points), 0,
  4742. CRTC_PROP_CAPTURE_OUTPUT);
  4743. msm_property_install_volatile_range(&sde_crtc->property_info,
  4744. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4745. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4746. 0x0, 0, e_secure_level,
  4747. ARRAY_SIZE(e_secure_level), 0,
  4748. CRTC_PROP_SECURITY_LEVEL);
  4749. if (catalog->syscache_supported)
  4750. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4751. 0x0, 0, e_cache_state,
  4752. ARRAY_SIZE(e_cache_state), 0,
  4753. CRTC_PROP_CACHE_STATE);
  4754. if (catalog->has_dim_layer) {
  4755. msm_property_install_volatile_range(&sde_crtc->property_info,
  4756. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4757. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4758. SDE_MAX_DIM_LAYERS);
  4759. }
  4760. if (catalog->mdp[0].has_dest_scaler)
  4761. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4762. info);
  4763. if (catalog->dspp_count) {
  4764. sde_kms_info_add_keyint(info, "dspp_count",
  4765. catalog->dspp_count);
  4766. if (catalog->rc_count)
  4767. sde_kms_info_add_keyint(info, "rc_mem_size",
  4768. catalog->dspp[0].sblk->rc.mem_total_size);
  4769. if (catalog->demura_count)
  4770. sde_kms_info_add_keyint(info, "demura_count",
  4771. catalog->demura_count);
  4772. }
  4773. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4774. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4775. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4776. catalog->has_base_layer);
  4777. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4778. info->data, SDE_KMS_INFO_DATALEN(info),
  4779. CRTC_PROP_INFO);
  4780. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4781. kfree(info);
  4782. }
  4783. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4784. const struct drm_crtc_state *state, uint64_t *val)
  4785. {
  4786. struct sde_crtc *sde_crtc;
  4787. struct sde_crtc_state *cstate;
  4788. uint32_t offset;
  4789. bool is_vid = false;
  4790. struct drm_encoder *encoder;
  4791. sde_crtc = to_sde_crtc(crtc);
  4792. cstate = to_sde_crtc_state(state);
  4793. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4794. if (sde_encoder_check_curr_mode(encoder,
  4795. MSM_DISPLAY_VIDEO_MODE))
  4796. is_vid = true;
  4797. if (is_vid)
  4798. break;
  4799. }
  4800. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4801. /*
  4802. * Increment trigger offset for vidoe mode alone as its release fence
  4803. * can be triggered only after the next frame-update. For cmd mode &
  4804. * virtual displays the release fence for the current frame can be
  4805. * triggered right after PP_DONE/WB_DONE interrupt
  4806. */
  4807. if (is_vid)
  4808. offset++;
  4809. /*
  4810. * Hwcomposer now queries the fences using the commit list in atomic
  4811. * commit ioctl. The offset should be set to next timeline
  4812. * which will be incremented during the prepare commit phase
  4813. */
  4814. offset++;
  4815. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4816. }
  4817. /**
  4818. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4819. * @crtc: Pointer to drm crtc structure
  4820. * @state: Pointer to drm crtc state structure
  4821. * @property: Pointer to targeted drm property
  4822. * @val: Updated property value
  4823. * @Returns: Zero on success
  4824. */
  4825. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4826. struct drm_crtc_state *state,
  4827. struct drm_property *property,
  4828. uint64_t val)
  4829. {
  4830. struct sde_crtc *sde_crtc;
  4831. struct sde_crtc_state *cstate;
  4832. int idx, ret;
  4833. uint64_t fence_user_fd;
  4834. uint64_t __user prev_user_fd;
  4835. if (!crtc || !state || !property) {
  4836. SDE_ERROR("invalid argument(s)\n");
  4837. return -EINVAL;
  4838. }
  4839. sde_crtc = to_sde_crtc(crtc);
  4840. cstate = to_sde_crtc_state(state);
  4841. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4842. /* check with cp property system first */
  4843. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  4844. if (ret != -ENOENT)
  4845. goto exit;
  4846. /* if not handled by cp, check msm_property system */
  4847. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4848. &cstate->property_state, property, val);
  4849. if (ret)
  4850. goto exit;
  4851. idx = msm_property_index(&sde_crtc->property_info, property);
  4852. switch (idx) {
  4853. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4854. _sde_crtc_set_input_fence_timeout(cstate);
  4855. break;
  4856. case CRTC_PROP_DIM_LAYER_V1:
  4857. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4858. (void __user *)(uintptr_t)val);
  4859. break;
  4860. case CRTC_PROP_ROI_V1:
  4861. ret = _sde_crtc_set_roi_v1(state,
  4862. (void __user *)(uintptr_t)val);
  4863. break;
  4864. case CRTC_PROP_DEST_SCALER:
  4865. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4866. (void __user *)(uintptr_t)val);
  4867. break;
  4868. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4869. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4870. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4871. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4872. break;
  4873. case CRTC_PROP_CORE_CLK:
  4874. case CRTC_PROP_CORE_AB:
  4875. case CRTC_PROP_CORE_IB:
  4876. cstate->bw_control = true;
  4877. break;
  4878. case CRTC_PROP_LLCC_AB:
  4879. case CRTC_PROP_LLCC_IB:
  4880. case CRTC_PROP_DRAM_AB:
  4881. case CRTC_PROP_DRAM_IB:
  4882. cstate->bw_control = true;
  4883. cstate->bw_split_vote = true;
  4884. break;
  4885. case CRTC_PROP_OUTPUT_FENCE:
  4886. if (!val)
  4887. goto exit;
  4888. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4889. sizeof(uint64_t));
  4890. if (ret) {
  4891. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4892. ret = -EFAULT;
  4893. goto exit;
  4894. }
  4895. /*
  4896. * client is expected to reset the property to -1 before
  4897. * requesting for the release fence
  4898. */
  4899. if (prev_user_fd == -1) {
  4900. ret = _sde_crtc_get_output_fence(crtc, state,
  4901. &fence_user_fd);
  4902. if (ret) {
  4903. SDE_ERROR("fence create failed rc:%d\n", ret);
  4904. goto exit;
  4905. }
  4906. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4907. &fence_user_fd, sizeof(uint64_t));
  4908. if (ret) {
  4909. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4910. put_unused_fd(fence_user_fd);
  4911. ret = -EFAULT;
  4912. goto exit;
  4913. }
  4914. }
  4915. break;
  4916. case CRTC_PROP_NOISE_LAYER_V1:
  4917. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  4918. (void __user *)(uintptr_t)val);
  4919. break;
  4920. default:
  4921. /* nothing to do */
  4922. break;
  4923. }
  4924. exit:
  4925. if (ret) {
  4926. if (ret != -EPERM)
  4927. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4928. crtc->name, DRMID(property),
  4929. property->name, ret);
  4930. else
  4931. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4932. crtc->name, DRMID(property),
  4933. property->name, ret);
  4934. } else {
  4935. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4936. property->base.id, val);
  4937. }
  4938. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4939. return ret;
  4940. }
  4941. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  4942. {
  4943. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4944. struct drm_encoder *encoder;
  4945. u32 min_transfer_time = 0, updated_fps = 0;
  4946. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  4947. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4948. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4949. }
  4950. if (min_transfer_time) {
  4951. /* get fps by doing 1000 ms / transfer_time */
  4952. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4953. /* get line time by doing 1000ns / (fps * vactive) */
  4954. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4955. updated_fps * crtc->mode.vdisplay);
  4956. } else {
  4957. /* get line time by doing 1000ns / (fps * vtotal) */
  4958. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4959. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  4960. }
  4961. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  4962. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  4963. }
  4964. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4965. {
  4966. struct drm_plane *plane;
  4967. struct drm_plane_state *state;
  4968. struct sde_plane_state *pstate;
  4969. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4970. state = plane->state;
  4971. if (!state)
  4972. continue;
  4973. pstate = to_sde_plane_state(state);
  4974. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4975. }
  4976. sde_crtc_update_line_time(crtc);
  4977. }
  4978. /**
  4979. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4980. * @crtc: Pointer to drm crtc structure
  4981. * @state: Pointer to drm crtc state structure
  4982. * @property: Pointer to targeted drm property
  4983. * @val: Pointer to variable for receiving property value
  4984. * @Returns: Zero on success
  4985. */
  4986. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4987. const struct drm_crtc_state *state,
  4988. struct drm_property *property,
  4989. uint64_t *val)
  4990. {
  4991. struct sde_crtc *sde_crtc;
  4992. struct sde_crtc_state *cstate;
  4993. int ret = -EINVAL, i;
  4994. if (!crtc || !state) {
  4995. SDE_ERROR("invalid argument(s)\n");
  4996. goto end;
  4997. }
  4998. sde_crtc = to_sde_crtc(crtc);
  4999. cstate = to_sde_crtc_state(state);
  5000. i = msm_property_index(&sde_crtc->property_info, property);
  5001. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5002. *val = ~0;
  5003. ret = 0;
  5004. } else {
  5005. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5006. &cstate->property_state, property, val);
  5007. if (ret)
  5008. ret = sde_cp_crtc_get_property(crtc, property, val);
  5009. }
  5010. if (ret)
  5011. DRM_ERROR("get property failed\n");
  5012. end:
  5013. return ret;
  5014. }
  5015. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5016. struct drm_crtc_state *crtc_state)
  5017. {
  5018. struct sde_crtc *sde_crtc;
  5019. struct sde_crtc_state *cstate;
  5020. struct drm_property *drm_prop;
  5021. enum msm_mdp_crtc_property prop_idx;
  5022. if (!crtc || !crtc_state) {
  5023. SDE_ERROR("invalid params\n");
  5024. return -EINVAL;
  5025. }
  5026. sde_crtc = to_sde_crtc(crtc);
  5027. cstate = to_sde_crtc_state(crtc_state);
  5028. sde_cp_crtc_clear(crtc);
  5029. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5030. uint64_t val = cstate->property_values[prop_idx].value;
  5031. uint64_t def;
  5032. int ret;
  5033. drm_prop = msm_property_index_to_drm_property(
  5034. &sde_crtc->property_info, prop_idx);
  5035. if (!drm_prop) {
  5036. /* not all props will be installed, based on caps */
  5037. SDE_DEBUG("%s: invalid property index %d\n",
  5038. sde_crtc->name, prop_idx);
  5039. continue;
  5040. }
  5041. def = msm_property_get_default(&sde_crtc->property_info,
  5042. prop_idx);
  5043. if (val == def)
  5044. continue;
  5045. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5046. sde_crtc->name, drm_prop->name, prop_idx, val,
  5047. def);
  5048. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5049. def);
  5050. if (ret) {
  5051. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5052. sde_crtc->name, prop_idx, ret);
  5053. continue;
  5054. }
  5055. }
  5056. /* disable clk and bw control until clk & bw properties are set */
  5057. cstate->bw_control = false;
  5058. cstate->bw_split_vote = false;
  5059. return 0;
  5060. }
  5061. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5062. {
  5063. struct sde_crtc *sde_crtc;
  5064. struct sde_crtc_mixer *m;
  5065. int i;
  5066. if (!crtc) {
  5067. SDE_ERROR("invalid argument\n");
  5068. return;
  5069. }
  5070. sde_crtc = to_sde_crtc(crtc);
  5071. sde_crtc->misr_enable_sui = enable;
  5072. sde_crtc->misr_frame_count = frame_count;
  5073. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5074. m = &sde_crtc->mixers[i];
  5075. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5076. continue;
  5077. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5078. }
  5079. }
  5080. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5081. struct sde_crtc_misr_info *crtc_misr_info)
  5082. {
  5083. struct sde_crtc *sde_crtc;
  5084. struct sde_kms *sde_kms;
  5085. if (!crtc_misr_info) {
  5086. SDE_ERROR("invalid misr info\n");
  5087. return;
  5088. }
  5089. crtc_misr_info->misr_enable = false;
  5090. crtc_misr_info->misr_frame_count = 0;
  5091. if (!crtc) {
  5092. SDE_ERROR("invalid crtc\n");
  5093. return;
  5094. }
  5095. sde_kms = _sde_crtc_get_kms(crtc);
  5096. if (!sde_kms) {
  5097. SDE_ERROR("invalid sde_kms\n");
  5098. return;
  5099. }
  5100. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5101. return;
  5102. sde_crtc = to_sde_crtc(crtc);
  5103. crtc_misr_info->misr_enable =
  5104. sde_crtc->misr_enable_debugfs ? true : false;
  5105. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5106. }
  5107. #ifdef CONFIG_DEBUG_FS
  5108. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5109. {
  5110. struct sde_crtc *sde_crtc;
  5111. struct sde_plane_state *pstate = NULL;
  5112. struct sde_crtc_mixer *m;
  5113. struct drm_crtc *crtc;
  5114. struct drm_plane *plane;
  5115. struct drm_display_mode *mode;
  5116. struct drm_framebuffer *fb;
  5117. struct drm_plane_state *state;
  5118. struct sde_crtc_state *cstate;
  5119. int i, out_width, out_height;
  5120. if (!s || !s->private)
  5121. return -EINVAL;
  5122. sde_crtc = s->private;
  5123. crtc = &sde_crtc->base;
  5124. cstate = to_sde_crtc_state(crtc->state);
  5125. mutex_lock(&sde_crtc->crtc_lock);
  5126. mode = &crtc->state->adjusted_mode;
  5127. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5128. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5129. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5130. mode->hdisplay, mode->vdisplay);
  5131. seq_puts(s, "\n");
  5132. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5133. m = &sde_crtc->mixers[i];
  5134. if (!m->hw_lm)
  5135. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5136. else if (!m->hw_ctl)
  5137. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5138. else
  5139. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5140. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5141. out_width, out_height);
  5142. }
  5143. seq_puts(s, "\n");
  5144. for (i = 0; i < cstate->num_dim_layers; i++) {
  5145. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5146. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5147. i, dim_layer->stage, dim_layer->flags);
  5148. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5149. dim_layer->rect.x, dim_layer->rect.y,
  5150. dim_layer->rect.w, dim_layer->rect.h);
  5151. seq_printf(s,
  5152. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5153. dim_layer->color_fill.color_0,
  5154. dim_layer->color_fill.color_1,
  5155. dim_layer->color_fill.color_2,
  5156. dim_layer->color_fill.color_3);
  5157. seq_puts(s, "\n");
  5158. }
  5159. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5160. pstate = to_sde_plane_state(plane->state);
  5161. state = plane->state;
  5162. if (!pstate || !state)
  5163. continue;
  5164. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5165. plane->base.id, pstate->stage, pstate->rotation);
  5166. if (plane->state->fb) {
  5167. fb = plane->state->fb;
  5168. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5169. fb->base.id, (char *) &fb->format->format,
  5170. fb->width, fb->height);
  5171. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5172. seq_printf(s, "cpp[%d]:%u ",
  5173. i, fb->format->cpp[i]);
  5174. seq_puts(s, "\n\t");
  5175. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5176. seq_puts(s, "\n");
  5177. seq_puts(s, "\t");
  5178. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5179. seq_printf(s, "pitches[%d]:%8u ", i,
  5180. fb->pitches[i]);
  5181. seq_puts(s, "\n");
  5182. seq_puts(s, "\t");
  5183. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5184. seq_printf(s, "offsets[%d]:%8u ", i,
  5185. fb->offsets[i]);
  5186. seq_puts(s, "\n");
  5187. }
  5188. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5189. state->src_x >> 16, state->src_y >> 16,
  5190. state->src_w >> 16, state->src_h >> 16);
  5191. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5192. state->crtc_x, state->crtc_y, state->crtc_w,
  5193. state->crtc_h);
  5194. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5195. pstate->multirect_mode, pstate->multirect_index);
  5196. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5197. pstate->excl_rect.x, pstate->excl_rect.y,
  5198. pstate->excl_rect.w, pstate->excl_rect.h);
  5199. seq_puts(s, "\n");
  5200. }
  5201. if (sde_crtc->vblank_cb_count) {
  5202. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5203. u32 diff_ms = ktime_to_ms(diff);
  5204. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5205. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5206. seq_printf(s,
  5207. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5208. fps, sde_crtc->vblank_cb_count,
  5209. ktime_to_ms(diff), sde_crtc->play_count);
  5210. /* reset time & count for next measurement */
  5211. sde_crtc->vblank_cb_count = 0;
  5212. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5213. }
  5214. mutex_unlock(&sde_crtc->crtc_lock);
  5215. return 0;
  5216. }
  5217. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5218. {
  5219. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5220. }
  5221. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5222. const char __user *user_buf, size_t count, loff_t *ppos)
  5223. {
  5224. struct drm_crtc *crtc;
  5225. struct sde_crtc *sde_crtc;
  5226. char buf[MISR_BUFF_SIZE + 1];
  5227. u32 frame_count, enable;
  5228. size_t buff_copy;
  5229. struct sde_kms *sde_kms;
  5230. if (!file || !file->private_data)
  5231. return -EINVAL;
  5232. sde_crtc = file->private_data;
  5233. crtc = &sde_crtc->base;
  5234. sde_kms = _sde_crtc_get_kms(crtc);
  5235. if (!sde_kms) {
  5236. SDE_ERROR("invalid sde_kms\n");
  5237. return -EINVAL;
  5238. }
  5239. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5240. if (copy_from_user(buf, user_buf, buff_copy)) {
  5241. SDE_ERROR("buffer copy failed\n");
  5242. return -EINVAL;
  5243. }
  5244. buf[buff_copy] = 0; /* end of string */
  5245. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5246. return -EINVAL;
  5247. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5248. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5249. DRMID(crtc));
  5250. return -EINVAL;
  5251. }
  5252. sde_crtc->misr_enable_debugfs = enable;
  5253. sde_crtc->misr_frame_count = frame_count;
  5254. sde_crtc->misr_reconfigure = true;
  5255. return count;
  5256. }
  5257. static ssize_t _sde_crtc_misr_read(struct file *file,
  5258. char __user *user_buff, size_t count, loff_t *ppos)
  5259. {
  5260. struct drm_crtc *crtc;
  5261. struct sde_crtc *sde_crtc;
  5262. struct sde_kms *sde_kms;
  5263. struct sde_crtc_mixer *m;
  5264. int i = 0, rc;
  5265. ssize_t len = 0;
  5266. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5267. if (*ppos)
  5268. return 0;
  5269. if (!file || !file->private_data)
  5270. return -EINVAL;
  5271. sde_crtc = file->private_data;
  5272. crtc = &sde_crtc->base;
  5273. sde_kms = _sde_crtc_get_kms(crtc);
  5274. if (!sde_kms)
  5275. return -EINVAL;
  5276. rc = pm_runtime_get_sync(crtc->dev->dev);
  5277. if (rc < 0)
  5278. return rc;
  5279. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5280. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5281. goto end;
  5282. }
  5283. if (!sde_crtc->misr_enable_debugfs) {
  5284. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5285. "disabled\n");
  5286. goto buff_check;
  5287. }
  5288. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5289. u32 misr_value = 0;
  5290. m = &sde_crtc->mixers[i];
  5291. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5292. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5293. "invalid\n");
  5294. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5295. continue;
  5296. }
  5297. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5298. if (rc) {
  5299. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5300. "invalid\n");
  5301. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5302. DRMID(crtc), rc);
  5303. continue;
  5304. } else {
  5305. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5306. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5307. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5308. "0x%x\n", misr_value);
  5309. }
  5310. }
  5311. buff_check:
  5312. if (count <= len) {
  5313. len = 0;
  5314. goto end;
  5315. }
  5316. if (copy_to_user(user_buff, buf, len)) {
  5317. len = -EFAULT;
  5318. goto end;
  5319. }
  5320. *ppos += len; /* increase offset */
  5321. end:
  5322. pm_runtime_put_sync(crtc->dev->dev);
  5323. return len;
  5324. }
  5325. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5326. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5327. { \
  5328. return single_open(file, __prefix ## _show, inode->i_private); \
  5329. } \
  5330. static const struct file_operations __prefix ## _fops = { \
  5331. .owner = THIS_MODULE, \
  5332. .open = __prefix ## _open, \
  5333. .release = single_release, \
  5334. .read = seq_read, \
  5335. .llseek = seq_lseek, \
  5336. }
  5337. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5338. {
  5339. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5340. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5341. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5342. int i;
  5343. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5344. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5345. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5346. crtc->state));
  5347. seq_printf(s, "core_clk_rate: %llu\n",
  5348. sde_crtc->cur_perf.core_clk_rate);
  5349. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5350. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5351. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5352. sde_power_handle_get_dbus_name(i),
  5353. sde_crtc->cur_perf.bw_ctl[i]);
  5354. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5355. sde_power_handle_get_dbus_name(i),
  5356. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5357. }
  5358. return 0;
  5359. }
  5360. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5361. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5362. {
  5363. struct drm_crtc *crtc;
  5364. struct drm_plane *plane;
  5365. struct drm_connector *conn;
  5366. struct drm_mode_object *drm_obj;
  5367. struct sde_crtc *sde_crtc;
  5368. struct sde_crtc_state *cstate;
  5369. struct sde_fence_context *ctx;
  5370. struct drm_connector_list_iter conn_iter;
  5371. struct drm_device *dev;
  5372. if (!s || !s->private)
  5373. return -EINVAL;
  5374. sde_crtc = s->private;
  5375. crtc = &sde_crtc->base;
  5376. dev = crtc->dev;
  5377. cstate = to_sde_crtc_state(crtc->state);
  5378. /* Dump input fence info */
  5379. seq_puts(s, "===Input fence===\n");
  5380. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5381. struct sde_plane_state *pstate;
  5382. struct dma_fence *fence;
  5383. pstate = to_sde_plane_state(plane->state);
  5384. if (!pstate)
  5385. continue;
  5386. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5387. pstate->stage);
  5388. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5389. if (pstate->input_fence) {
  5390. rcu_read_lock();
  5391. fence = dma_fence_get_rcu(pstate->input_fence);
  5392. rcu_read_unlock();
  5393. if (fence) {
  5394. sde_fence_list_dump(fence, &s);
  5395. dma_fence_put(fence);
  5396. }
  5397. }
  5398. }
  5399. /* Dump release fence info */
  5400. seq_puts(s, "\n");
  5401. seq_puts(s, "===Release fence===\n");
  5402. ctx = sde_crtc->output_fence;
  5403. drm_obj = &crtc->base;
  5404. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5405. seq_puts(s, "\n");
  5406. /* Dump retire fence info */
  5407. seq_puts(s, "===Retire fence===\n");
  5408. drm_connector_list_iter_begin(dev, &conn_iter);
  5409. drm_for_each_connector_iter(conn, &conn_iter)
  5410. if (conn->state && conn->state->crtc == crtc &&
  5411. cstate->num_connectors < MAX_CONNECTORS) {
  5412. struct sde_connector *c_conn;
  5413. c_conn = to_sde_connector(conn);
  5414. ctx = c_conn->retire_fence;
  5415. drm_obj = &conn->base;
  5416. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5417. }
  5418. drm_connector_list_iter_end(&conn_iter);
  5419. seq_puts(s, "\n");
  5420. return 0;
  5421. }
  5422. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5423. {
  5424. return single_open(file, _sde_debugfs_fence_status_show,
  5425. inode->i_private);
  5426. }
  5427. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5428. {
  5429. struct sde_crtc *sde_crtc;
  5430. struct sde_kms *sde_kms;
  5431. static const struct file_operations debugfs_status_fops = {
  5432. .open = _sde_debugfs_status_open,
  5433. .read = seq_read,
  5434. .llseek = seq_lseek,
  5435. .release = single_release,
  5436. };
  5437. static const struct file_operations debugfs_misr_fops = {
  5438. .open = simple_open,
  5439. .read = _sde_crtc_misr_read,
  5440. .write = _sde_crtc_misr_setup,
  5441. };
  5442. static const struct file_operations debugfs_fps_fops = {
  5443. .open = _sde_debugfs_fps_status,
  5444. .read = seq_read,
  5445. };
  5446. static const struct file_operations debugfs_fence_fops = {
  5447. .open = _sde_debugfs_fence_status,
  5448. .read = seq_read,
  5449. };
  5450. if (!crtc)
  5451. return -EINVAL;
  5452. sde_crtc = to_sde_crtc(crtc);
  5453. sde_kms = _sde_crtc_get_kms(crtc);
  5454. if (!sde_kms)
  5455. return -EINVAL;
  5456. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5457. crtc->dev->primary->debugfs_root);
  5458. if (!sde_crtc->debugfs_root)
  5459. return -ENOMEM;
  5460. /* don't error check these */
  5461. debugfs_create_file("status", 0400,
  5462. sde_crtc->debugfs_root,
  5463. sde_crtc, &debugfs_status_fops);
  5464. debugfs_create_file("state", 0400,
  5465. sde_crtc->debugfs_root,
  5466. &sde_crtc->base,
  5467. &sde_crtc_debugfs_state_fops);
  5468. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5469. sde_crtc, &debugfs_misr_fops);
  5470. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5471. sde_crtc, &debugfs_fps_fops);
  5472. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5473. sde_crtc, &debugfs_fence_fops);
  5474. return 0;
  5475. }
  5476. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5477. {
  5478. struct sde_crtc *sde_crtc;
  5479. if (!crtc)
  5480. return;
  5481. sde_crtc = to_sde_crtc(crtc);
  5482. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5483. }
  5484. #else
  5485. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5486. {
  5487. return 0;
  5488. }
  5489. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5490. {
  5491. }
  5492. #endif /* CONFIG_DEBUG_FS */
  5493. static void vblank_ctrl_worker(struct kthread_work *work)
  5494. {
  5495. struct vblank_work *cur_work = container_of(work,
  5496. struct vblank_work, work);
  5497. struct msm_drm_private *priv = cur_work->priv;
  5498. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5499. kfree(cur_work);
  5500. }
  5501. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5502. int crtc_id, bool enable)
  5503. {
  5504. struct vblank_work *cur_work;
  5505. struct drm_crtc *crtc;
  5506. struct kthread_worker *worker;
  5507. if (!priv || crtc_id >= priv->num_crtcs)
  5508. return -EINVAL;
  5509. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5510. if (!cur_work)
  5511. return -ENOMEM;
  5512. crtc = priv->crtcs[crtc_id];
  5513. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5514. cur_work->crtc_id = crtc_id;
  5515. cur_work->enable = enable;
  5516. cur_work->priv = priv;
  5517. worker = &priv->event_thread[crtc_id].worker;
  5518. kthread_queue_work(worker, &cur_work->work);
  5519. return 0;
  5520. }
  5521. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5522. {
  5523. struct drm_device *dev = crtc->dev;
  5524. unsigned int pipe = crtc->index;
  5525. struct msm_drm_private *priv = dev->dev_private;
  5526. struct msm_kms *kms = priv->kms;
  5527. if (!kms)
  5528. return -ENXIO;
  5529. DBG("dev=%pK, crtc=%u", dev, pipe);
  5530. return vblank_ctrl_queue_work(priv, pipe, true);
  5531. }
  5532. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5533. {
  5534. struct drm_device *dev = crtc->dev;
  5535. unsigned int pipe = crtc->index;
  5536. struct msm_drm_private *priv = dev->dev_private;
  5537. struct msm_kms *kms = priv->kms;
  5538. if (!kms)
  5539. return;
  5540. DBG("dev=%pK, crtc=%u", dev, pipe);
  5541. vblank_ctrl_queue_work(priv, pipe, false);
  5542. }
  5543. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5544. {
  5545. return _sde_crtc_init_debugfs(crtc);
  5546. }
  5547. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5548. {
  5549. _sde_crtc_destroy_debugfs(crtc);
  5550. }
  5551. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5552. .set_config = drm_atomic_helper_set_config,
  5553. .destroy = sde_crtc_destroy,
  5554. .enable_vblank = sde_crtc_enable_vblank,
  5555. .disable_vblank = sde_crtc_disable_vblank,
  5556. .page_flip = drm_atomic_helper_page_flip,
  5557. .atomic_set_property = sde_crtc_atomic_set_property,
  5558. .atomic_get_property = sde_crtc_atomic_get_property,
  5559. .reset = sde_crtc_reset,
  5560. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5561. .atomic_destroy_state = sde_crtc_destroy_state,
  5562. .late_register = sde_crtc_late_register,
  5563. .early_unregister = sde_crtc_early_unregister,
  5564. };
  5565. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5566. .set_config = drm_atomic_helper_set_config,
  5567. .destroy = sde_crtc_destroy,
  5568. .enable_vblank = sde_crtc_enable_vblank,
  5569. .disable_vblank = sde_crtc_disable_vblank,
  5570. .page_flip = drm_atomic_helper_page_flip,
  5571. .atomic_set_property = sde_crtc_atomic_set_property,
  5572. .atomic_get_property = sde_crtc_atomic_get_property,
  5573. .reset = sde_crtc_reset,
  5574. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5575. .atomic_destroy_state = sde_crtc_destroy_state,
  5576. .late_register = sde_crtc_late_register,
  5577. .early_unregister = sde_crtc_early_unregister,
  5578. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5579. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5580. };
  5581. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5582. .mode_fixup = sde_crtc_mode_fixup,
  5583. .disable = sde_crtc_disable,
  5584. .atomic_enable = sde_crtc_enable,
  5585. .atomic_check = sde_crtc_atomic_check,
  5586. .atomic_begin = sde_crtc_atomic_begin,
  5587. .atomic_flush = sde_crtc_atomic_flush,
  5588. };
  5589. static void _sde_crtc_event_cb(struct kthread_work *work)
  5590. {
  5591. struct sde_crtc_event *event;
  5592. struct sde_crtc *sde_crtc;
  5593. unsigned long irq_flags;
  5594. if (!work) {
  5595. SDE_ERROR("invalid work item\n");
  5596. return;
  5597. }
  5598. event = container_of(work, struct sde_crtc_event, kt_work);
  5599. /* set sde_crtc to NULL for static work structures */
  5600. sde_crtc = event->sde_crtc;
  5601. if (!sde_crtc)
  5602. return;
  5603. if (event->cb_func)
  5604. event->cb_func(&sde_crtc->base, event->usr);
  5605. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5606. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5607. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5608. }
  5609. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5610. void (*func)(struct drm_crtc *crtc, void *usr),
  5611. void *usr, bool color_processing_event)
  5612. {
  5613. unsigned long irq_flags;
  5614. struct sde_crtc *sde_crtc;
  5615. struct msm_drm_private *priv;
  5616. struct sde_crtc_event *event = NULL;
  5617. u32 crtc_id;
  5618. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5619. SDE_ERROR("invalid parameters\n");
  5620. return -EINVAL;
  5621. }
  5622. sde_crtc = to_sde_crtc(crtc);
  5623. priv = crtc->dev->dev_private;
  5624. crtc_id = drm_crtc_index(crtc);
  5625. /*
  5626. * Obtain an event struct from the private cache. This event
  5627. * queue may be called from ISR contexts, so use a private
  5628. * cache to avoid calling any memory allocation functions.
  5629. */
  5630. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5631. if (!list_empty(&sde_crtc->event_free_list)) {
  5632. event = list_first_entry(&sde_crtc->event_free_list,
  5633. struct sde_crtc_event, list);
  5634. list_del_init(&event->list);
  5635. }
  5636. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5637. if (!event)
  5638. return -ENOMEM;
  5639. /* populate event node */
  5640. event->sde_crtc = sde_crtc;
  5641. event->cb_func = func;
  5642. event->usr = usr;
  5643. /* queue new event request */
  5644. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5645. if (color_processing_event)
  5646. kthread_queue_work(&priv->pp_event_worker,
  5647. &event->kt_work);
  5648. else
  5649. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5650. &event->kt_work);
  5651. return 0;
  5652. }
  5653. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5654. {
  5655. int i, rc = 0;
  5656. if (!sde_crtc) {
  5657. SDE_ERROR("invalid crtc\n");
  5658. return -EINVAL;
  5659. }
  5660. spin_lock_init(&sde_crtc->event_lock);
  5661. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5662. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5663. list_add_tail(&sde_crtc->event_cache[i].list,
  5664. &sde_crtc->event_free_list);
  5665. return rc;
  5666. }
  5667. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5668. enum sde_crtc_cache_state state,
  5669. bool is_vidmode)
  5670. {
  5671. struct drm_plane *plane;
  5672. struct sde_crtc *sde_crtc;
  5673. struct sde_kms *sde_kms;
  5674. if (!crtc || !crtc->dev)
  5675. return;
  5676. sde_kms = _sde_crtc_get_kms(crtc);
  5677. if (!sde_kms || !sde_kms->catalog) {
  5678. SDE_ERROR("invalid params\n");
  5679. return;
  5680. }
  5681. if (!sde_kms->catalog->syscache_supported) {
  5682. SDE_DEBUG("syscache not supported\n");
  5683. return;
  5684. }
  5685. sde_crtc = to_sde_crtc(crtc);
  5686. if (sde_crtc->cache_state == state)
  5687. return;
  5688. switch (state) {
  5689. case CACHE_STATE_NORMAL:
  5690. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5691. && !is_vidmode)
  5692. return;
  5693. kthread_cancel_delayed_work_sync(
  5694. &sde_crtc->static_cache_read_work);
  5695. break;
  5696. case CACHE_STATE_PRE_CACHE:
  5697. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5698. return;
  5699. break;
  5700. case CACHE_STATE_FRAME_WRITE:
  5701. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5702. return;
  5703. break;
  5704. case CACHE_STATE_FRAME_READ:
  5705. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5706. return;
  5707. break;
  5708. case CACHE_STATE_DISABLED:
  5709. break;
  5710. default:
  5711. return;
  5712. }
  5713. sde_crtc->cache_state = state;
  5714. drm_atomic_crtc_for_each_plane(plane, crtc)
  5715. sde_plane_static_img_control(plane, state);
  5716. }
  5717. /*
  5718. * __sde_crtc_static_cache_read_work - transition to cache read
  5719. */
  5720. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5721. {
  5722. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5723. static_cache_read_work.work);
  5724. struct drm_crtc *crtc = &sde_crtc->base;
  5725. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5726. struct drm_encoder *enc, *drm_enc = NULL;
  5727. struct drm_plane *plane;
  5728. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5729. return;
  5730. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5731. drm_enc = enc;
  5732. if (sde_encoder_in_clone_mode(drm_enc))
  5733. return;
  5734. }
  5735. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5736. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5737. !ctl);
  5738. return;
  5739. }
  5740. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5741. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5742. /* flush only the sys-cache enabled SSPPs */
  5743. if (ctl->ops.clear_pending_flush)
  5744. ctl->ops.clear_pending_flush(ctl);
  5745. drm_atomic_crtc_for_each_plane(plane, crtc)
  5746. sde_plane_ctl_flush(plane, ctl, true);
  5747. /* kickoff encoder and wait for VBLANK */
  5748. sde_encoder_kickoff(drm_enc, false, false);
  5749. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5750. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5751. }
  5752. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5753. {
  5754. struct drm_device *dev;
  5755. struct msm_drm_private *priv;
  5756. struct msm_drm_thread *disp_thread;
  5757. struct sde_crtc *sde_crtc;
  5758. struct sde_crtc_state *cstate;
  5759. u32 msecs_fps = 0;
  5760. if (!crtc)
  5761. return;
  5762. dev = crtc->dev;
  5763. sde_crtc = to_sde_crtc(crtc);
  5764. cstate = to_sde_crtc_state(crtc->state);
  5765. if (!dev || !dev->dev_private || !sde_crtc)
  5766. return;
  5767. priv = dev->dev_private;
  5768. disp_thread = &priv->disp_thread[crtc->index];
  5769. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5770. return;
  5771. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5772. /* Kickoff transition to read state after next vblank */
  5773. kthread_queue_delayed_work(&disp_thread->worker,
  5774. &sde_crtc->static_cache_read_work,
  5775. msecs_to_jiffies(msecs_fps));
  5776. }
  5777. /*
  5778. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5779. */
  5780. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5781. {
  5782. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5783. idle_notify_work.work);
  5784. struct drm_crtc *crtc;
  5785. int ret = 0;
  5786. if (!sde_crtc) {
  5787. SDE_ERROR("invalid sde crtc\n");
  5788. } else {
  5789. crtc = &sde_crtc->base;
  5790. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5791. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5792. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5793. }
  5794. }
  5795. /* initialize crtc */
  5796. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5797. {
  5798. struct drm_crtc *crtc = NULL;
  5799. struct sde_crtc *sde_crtc = NULL;
  5800. struct msm_drm_private *priv = NULL;
  5801. struct sde_kms *kms = NULL;
  5802. const struct drm_crtc_funcs *crtc_funcs;
  5803. int i, rc;
  5804. priv = dev->dev_private;
  5805. kms = to_sde_kms(priv->kms);
  5806. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5807. if (!sde_crtc)
  5808. return ERR_PTR(-ENOMEM);
  5809. crtc = &sde_crtc->base;
  5810. crtc->dev = dev;
  5811. mutex_init(&sde_crtc->crtc_lock);
  5812. spin_lock_init(&sde_crtc->spin_lock);
  5813. atomic_set(&sde_crtc->frame_pending, 0);
  5814. sde_crtc->enabled = false;
  5815. /* Below parameters are for fps calculation for sysfs node */
  5816. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5817. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5818. sizeof(ktime_t), GFP_KERNEL);
  5819. if (!sde_crtc->fps_info.time_buf)
  5820. SDE_ERROR("invalid buffer\n");
  5821. else
  5822. memset(sde_crtc->fps_info.time_buf, 0,
  5823. sizeof(*(sde_crtc->fps_info.time_buf)));
  5824. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5825. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5826. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5827. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5828. list_add(&sde_crtc->frame_events[i].list,
  5829. &sde_crtc->frame_event_list);
  5830. kthread_init_work(&sde_crtc->frame_events[i].work,
  5831. sde_crtc_frame_event_work);
  5832. }
  5833. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5834. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5835. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5836. /* save user friendly CRTC name for later */
  5837. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5838. /* initialize event handling */
  5839. rc = _sde_crtc_init_events(sde_crtc);
  5840. if (rc) {
  5841. drm_crtc_cleanup(crtc);
  5842. kfree(sde_crtc);
  5843. return ERR_PTR(rc);
  5844. }
  5845. /* initialize output fence support */
  5846. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5847. if (IS_ERR(sde_crtc->output_fence)) {
  5848. rc = PTR_ERR(sde_crtc->output_fence);
  5849. SDE_ERROR("failed to init fence, %d\n", rc);
  5850. drm_crtc_cleanup(crtc);
  5851. kfree(sde_crtc);
  5852. return ERR_PTR(rc);
  5853. }
  5854. /* create CRTC properties */
  5855. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5856. priv->crtc_property, sde_crtc->property_data,
  5857. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5858. sizeof(struct sde_crtc_state));
  5859. sde_crtc_install_properties(crtc, kms->catalog);
  5860. /* Install color processing properties */
  5861. sde_cp_crtc_init(crtc);
  5862. sde_cp_crtc_install_properties(crtc);
  5863. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5864. sde_crtc->cur_perf.llcc_active[i] = false;
  5865. sde_crtc->new_perf.llcc_active[i] = false;
  5866. }
  5867. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5868. __sde_crtc_idle_notify_work);
  5869. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5870. __sde_crtc_static_cache_read_work);
  5871. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5872. return crtc;
  5873. }
  5874. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5875. {
  5876. struct sde_crtc *sde_crtc;
  5877. int rc = 0;
  5878. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5879. SDE_ERROR("invalid input param(s)\n");
  5880. rc = -EINVAL;
  5881. goto end;
  5882. }
  5883. sde_crtc = to_sde_crtc(crtc);
  5884. sde_crtc->sysfs_dev = device_create_with_groups(
  5885. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5886. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5887. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5888. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5889. PTR_ERR(sde_crtc->sysfs_dev));
  5890. if (!sde_crtc->sysfs_dev)
  5891. rc = -EINVAL;
  5892. else
  5893. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5894. goto end;
  5895. }
  5896. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5897. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5898. if (!sde_crtc->vsync_event_sf)
  5899. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5900. crtc->base.id);
  5901. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5902. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5903. if (!sde_crtc->retire_frame_event_sf)
  5904. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5905. crtc->base.id);
  5906. end:
  5907. return rc;
  5908. }
  5909. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5910. struct drm_crtc *crtc_drm, u32 event)
  5911. {
  5912. struct sde_crtc *crtc = NULL;
  5913. struct sde_crtc_irq_info *node;
  5914. unsigned long flags;
  5915. bool found = false;
  5916. int ret, i = 0;
  5917. bool add_event = false;
  5918. crtc = to_sde_crtc(crtc_drm);
  5919. spin_lock_irqsave(&crtc->spin_lock, flags);
  5920. list_for_each_entry(node, &crtc->user_event_list, list) {
  5921. if (node->event == event) {
  5922. found = true;
  5923. break;
  5924. }
  5925. }
  5926. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5927. /* event already enabled */
  5928. if (found)
  5929. return 0;
  5930. node = NULL;
  5931. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5932. if (custom_events[i].event == event &&
  5933. custom_events[i].func) {
  5934. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5935. if (!node)
  5936. return -ENOMEM;
  5937. INIT_LIST_HEAD(&node->list);
  5938. INIT_LIST_HEAD(&node->irq.list);
  5939. node->func = custom_events[i].func;
  5940. node->event = event;
  5941. node->state = IRQ_NOINIT;
  5942. spin_lock_init(&node->state_lock);
  5943. break;
  5944. }
  5945. }
  5946. if (!node) {
  5947. SDE_ERROR("unsupported event %x\n", event);
  5948. return -EINVAL;
  5949. }
  5950. ret = 0;
  5951. if (crtc_drm->enabled) {
  5952. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5953. if (ret < 0) {
  5954. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5955. kfree(node);
  5956. return ret;
  5957. }
  5958. INIT_LIST_HEAD(&node->irq.list);
  5959. mutex_lock(&crtc->crtc_lock);
  5960. ret = node->func(crtc_drm, true, &node->irq);
  5961. if (!ret) {
  5962. spin_lock_irqsave(&crtc->spin_lock, flags);
  5963. list_add_tail(&node->list, &crtc->user_event_list);
  5964. add_event = true;
  5965. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5966. }
  5967. mutex_unlock(&crtc->crtc_lock);
  5968. pm_runtime_put_sync(crtc_drm->dev->dev);
  5969. }
  5970. if (add_event)
  5971. return 0;
  5972. if (!ret) {
  5973. spin_lock_irqsave(&crtc->spin_lock, flags);
  5974. list_add_tail(&node->list, &crtc->user_event_list);
  5975. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5976. } else {
  5977. kfree(node);
  5978. }
  5979. return ret;
  5980. }
  5981. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5982. struct drm_crtc *crtc_drm, u32 event)
  5983. {
  5984. struct sde_crtc *crtc = NULL;
  5985. struct sde_crtc_irq_info *node = NULL;
  5986. unsigned long flags;
  5987. bool found = false;
  5988. int ret;
  5989. crtc = to_sde_crtc(crtc_drm);
  5990. spin_lock_irqsave(&crtc->spin_lock, flags);
  5991. list_for_each_entry(node, &crtc->user_event_list, list) {
  5992. if (node->event == event) {
  5993. list_del_init(&node->list);
  5994. found = true;
  5995. break;
  5996. }
  5997. }
  5998. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5999. /* event already disabled */
  6000. if (!found)
  6001. return 0;
  6002. /**
  6003. * crtc is disabled interrupts are cleared remove from the list,
  6004. * no need to disable/de-register.
  6005. */
  6006. if (!crtc_drm->enabled) {
  6007. kfree(node);
  6008. return 0;
  6009. }
  6010. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6011. if (ret < 0) {
  6012. SDE_ERROR("failed to enable power resource %d\n", ret);
  6013. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6014. kfree(node);
  6015. return ret;
  6016. }
  6017. ret = node->func(crtc_drm, false, &node->irq);
  6018. if (ret) {
  6019. spin_lock_irqsave(&crtc->spin_lock, flags);
  6020. list_add_tail(&node->list, &crtc->user_event_list);
  6021. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6022. } else {
  6023. kfree(node);
  6024. }
  6025. pm_runtime_put_sync(crtc_drm->dev->dev);
  6026. return ret;
  6027. }
  6028. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6029. struct drm_crtc *crtc_drm, u32 event, bool en)
  6030. {
  6031. struct sde_crtc *crtc = NULL;
  6032. int ret;
  6033. crtc = to_sde_crtc(crtc_drm);
  6034. if (!crtc || !kms || !kms->dev) {
  6035. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6036. kms, ((kms) ? (kms->dev) : NULL));
  6037. return -EINVAL;
  6038. }
  6039. if (en)
  6040. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6041. else
  6042. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6043. return ret;
  6044. }
  6045. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6046. bool en, struct sde_irq_callback *irq)
  6047. {
  6048. return 0;
  6049. }
  6050. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6051. struct sde_irq_callback *noirq)
  6052. {
  6053. /*
  6054. * IRQ object noirq is not being used here since there is
  6055. * no crtc irq from pm event.
  6056. */
  6057. return 0;
  6058. }
  6059. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6060. bool en, struct sde_irq_callback *irq)
  6061. {
  6062. return 0;
  6063. }
  6064. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6065. bool en, struct sde_irq_callback *irq)
  6066. {
  6067. return 0;
  6068. }
  6069. /**
  6070. * sde_crtc_update_cont_splash_settings - update mixer settings
  6071. * and initial clk during device bootup for cont_splash use case
  6072. * @crtc: Pointer to drm crtc structure
  6073. */
  6074. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6075. {
  6076. struct sde_kms *kms = NULL;
  6077. struct msm_drm_private *priv;
  6078. struct sde_crtc *sde_crtc;
  6079. u64 rate;
  6080. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6081. SDE_ERROR("invalid crtc\n");
  6082. return;
  6083. }
  6084. priv = crtc->dev->dev_private;
  6085. kms = to_sde_kms(priv->kms);
  6086. if (!kms || !kms->catalog) {
  6087. SDE_ERROR("invalid parameters\n");
  6088. return;
  6089. }
  6090. _sde_crtc_setup_mixers(crtc);
  6091. sde_cp_crtc_refresh_status_properties(crtc);
  6092. crtc->enabled = true;
  6093. /* update core clk value for initial state with cont-splash */
  6094. sde_crtc = to_sde_crtc(crtc);
  6095. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6096. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6097. rate : kms->perf.max_core_clk_rate;
  6098. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6099. }
  6100. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6101. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6102. {
  6103. struct sde_lm_cfg *lm;
  6104. char feature_name[256];
  6105. u32 version;
  6106. if (!catalog->mixer_count)
  6107. return;
  6108. lm = &catalog->mixer[0];
  6109. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6110. return;
  6111. version = lm->sblk->nlayer.version >> 16;
  6112. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6113. switch (version) {
  6114. case 1:
  6115. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6116. msm_property_install_volatile_range(&sde_crtc->property_info,
  6117. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6118. break;
  6119. default:
  6120. SDE_ERROR("unsupported noise layer version %d\n", version);
  6121. break;
  6122. }
  6123. }
  6124. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6125. struct sde_crtc_state *cstate,
  6126. void __user *usr_ptr)
  6127. {
  6128. int ret;
  6129. if (!sde_crtc || !cstate) {
  6130. SDE_ERROR("invalid sde_crtc/state\n");
  6131. return -EINVAL;
  6132. }
  6133. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6134. if (!usr_ptr) {
  6135. SDE_DEBUG("noise layer removed\n");
  6136. cstate->noise_layer_en = false;
  6137. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6138. return 0;
  6139. }
  6140. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6141. sizeof(cstate->layer_cfg));
  6142. if (ret) {
  6143. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6144. return -EFAULT;
  6145. }
  6146. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6147. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6148. !cstate->layer_cfg.attn_factor ||
  6149. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6150. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6151. !cstate->layer_cfg.alpha_noise ||
  6152. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6153. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6154. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6155. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6156. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6157. return -EINVAL;
  6158. }
  6159. cstate->noise_layer_en = true;
  6160. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6161. return 0;
  6162. }
  6163. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6164. struct drm_crtc_state *state)
  6165. {
  6166. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6167. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6168. struct sde_hw_mixer *lm;
  6169. int i;
  6170. struct sde_hw_noise_layer_cfg cfg;
  6171. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6172. return;
  6173. cfg.flags = cstate->layer_cfg.flags;
  6174. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6175. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6176. cfg.strength = cstate->layer_cfg.strength;
  6177. cfg.zposn = cstate->layer_cfg.zposn;
  6178. cfg.zposattn = cstate->layer_cfg.zposattn;
  6179. for (i = 0; i < scrtc->num_mixers; i++) {
  6180. lm = scrtc->mixers[i].hw_lm;
  6181. if (!lm->ops.setup_noise_layer)
  6182. break;
  6183. if (!cstate->noise_layer_en)
  6184. lm->ops.setup_noise_layer(lm, NULL);
  6185. else
  6186. lm->ops.setup_noise_layer(lm, &cfg);
  6187. }
  6188. if (!cstate->noise_layer_en)
  6189. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6190. }
  6191. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6192. {
  6193. sde_cp_disable_features(crtc);
  6194. }