hal_tx.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #if !defined(HAL_TX_H)
  20. #define HAL_TX_H
  21. /*---------------------------------------------------------------------------
  22. Include files
  23. ---------------------------------------------------------------------------*/
  24. #include "hal_api.h"
  25. #include "wcss_version.h"
  26. #include "hal_hw_headers.h"
  27. #include "hal_tx_hw_defines.h"
  28. #define HAL_WBM_RELEASE_RING_2_BUFFER_TYPE 0
  29. #define HAL_WBM_RELEASE_RING_2_DESC_TYPE 1
  30. #define HAL_TX_DESC_TLV_TAG_OFFSET 1
  31. #define HAL_TX_DESC_TLV_LEN_OFFSET 10
  32. /*---------------------------------------------------------------------------
  33. Preprocessor definitions and constants
  34. ---------------------------------------------------------------------------*/
  35. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  36. #define HAL_TX_LSB(block, field) block ## _ ## field ## _LSB
  37. #define HAL_TX_MASK(block, field) block ## _ ## field ## _MASK
  38. #define HAL_TX_DESC_OFFSET(desc, block, field) \
  39. (((uint8_t *)desc) + HAL_OFFSET(block, field))
  40. #define HAL_SET_FLD(desc, block , field) \
  41. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field)))
  42. #define HAL_SET_FLD_OFFSET(desc, block , field, offset) \
  43. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field) + (offset)))
  44. #define HAL_SET_FLD_64(desc, block, field) \
  45. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field)))
  46. #define HAL_SET_FLD_OFFSET_64(desc, block, field, offset) \
  47. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field) + (offset)))
  48. #define HAL_TX_DESC_SET_TLV_HDR(desc, tag, len) \
  49. do { \
  50. uint32_t temp = 0; \
  51. temp |= (tag << HAL_TX_DESC_TLV_TAG_OFFSET); \
  52. temp |= (len << HAL_TX_DESC_TLV_LEN_OFFSET); \
  53. (*(uint32_t *)desc) = temp; \
  54. } while (0)
  55. #define HAL_TX_TCL_DATA_TAG WIFITCL_DATA_CMD_E
  56. #define HAL_TX_TCL_CMD_TAG WIFITCL_GSE_CMD_E
  57. #define HAL_TX_SM(block, field, value) \
  58. ((value << (block ## _ ## field ## _LSB)) & \
  59. (block ## _ ## field ## _MASK))
  60. #define HAL_TX_MS(block, field, value) \
  61. (((value) & (block ## _ ## field ## _MASK)) >> \
  62. (block ## _ ## field ## _LSB))
  63. #define HAL_TX_DESC_GET(desc, block, field) \
  64. HAL_TX_MS(block, field, HAL_SET_FLD(desc, block, field))
  65. #define HAL_TX_DESC_OFFSET_GET(desc, block, field, offset) \
  66. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET(desc, block, field, offset))
  67. #define HAL_TX_DESC_SUBBLOCK_GET(desc, block, sub, field) \
  68. HAL_TX_MS(sub, field, HAL_SET_FLD(desc, block, sub))
  69. #define HAL_TX_DESC_GET_64(desc, block, field) \
  70. HAL_TX_MS(block, field, HAL_SET_FLD_64(desc, block, field))
  71. #define HAL_TX_DESC_OFFSET_GET_64(desc, block, field, offset) \
  72. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET_64(desc, block, field,\
  73. offset))
  74. #define HAL_TX_DESC_SUBBLOCK_GET_64(desc, block, sub, field) \
  75. HAL_TX_MS(sub, field, HAL_SET_FLD_64(desc, block, sub))
  76. #define HAL_TX_BUF_TYPE_BUFFER 0
  77. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  78. #define NUM_OF_DWORDS_TX_MSDU_EXTENSION 18
  79. #define HAL_TX_DESC_LEN_DWORDS (NUM_OF_DWORDS_TCL_DATA_CMD)
  80. #define HAL_TX_DESC_LEN_BYTES (NUM_OF_DWORDS_TCL_DATA_CMD * 4)
  81. #define HAL_TX_EXTENSION_DESC_LEN_DWORDS (NUM_OF_DWORDS_TX_MSDU_EXTENSION)
  82. #define HAL_TX_EXTENSION_DESC_LEN_BYTES (NUM_OF_DWORDS_TX_MSDU_EXTENSION * 4)
  83. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  84. #define HAL_TX_COMPLETION_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  85. #define HAL_TX_COMPLETION_DESC_LEN_BYTES (NUM_OF_DWORDS_WBM_RELEASE_RING*4)
  86. #define HAL_TX_BITS_PER_TID 3
  87. #define HAL_TX_TID_BITS_MASK ((1 << HAL_TX_BITS_PER_TID) - 1)
  88. #define HAL_TX_NUM_DSCP_PER_REGISTER 10
  89. #define HAL_MAX_HW_DSCP_TID_MAPS 2
  90. #define HAL_MAX_HW_DSCP_TID_MAPS_11AX 32
  91. #define HAL_MAX_HW_DSCP_TID_V2_MAPS 48
  92. #define HAL_MAX_HW_DSCP_TID_V2_MAPS_5332 24
  93. #define HTT_META_HEADER_LEN_BYTES 64
  94. #define HAL_TX_EXT_DESC_WITH_META_DATA \
  95. (HTT_META_HEADER_LEN_BYTES + HAL_TX_EXTENSION_DESC_LEN_BYTES)
  96. #define HAL_TX_NUM_PCP_PER_REGISTER 8
  97. /* Length of WBM release ring without the status words */
  98. #define HAL_TX_COMPLETION_DESC_BASE_LEN 12
  99. #define HAL_TX_COMP_RELEASE_SOURCE_TQM 0
  100. #define HAL_TX_COMP_RELEASE_SOURCE_REO 2
  101. #define HAL_TX_COMP_RELEASE_SOURCE_FW 3
  102. /* Define a place-holder release reason for FW */
  103. #define HAL_TX_COMP_RELEASE_REASON_FW 99
  104. /*
  105. * Offset of HTT Tx Descriptor in WBM Completion
  106. * HTT Tx Desc structure is passed from firmware to host overlaid
  107. * on wbm_release_ring DWORDs 2,3 ,4 and 5for software based completions
  108. * (Exception frames and TQM bypass frames)
  109. */
  110. #if defined(CONFIG_BERYLLIUM) || defined(CONFIG_LITHIUM)
  111. #define HAL_TX_COMP_HTT_STATUS_OFFSET 8
  112. #else
  113. #define HAL_TX_COMP_HTT_STATUS_OFFSET 0 /* Rhine */
  114. #endif
  115. #ifdef CONFIG_BERYLLIUM
  116. #define HAL_TX_COMP_HTT_STATUS_LEN 20
  117. #elif defined(CONFIG_LITHIUM)
  118. #define HAL_TX_COMP_HTT_STATUS_LEN 16
  119. #else
  120. #define HAL_TX_COMP_HTT_STATUS_LEN 32 /* Rhine */
  121. #endif
  122. #define HAL_TX_BUF_TYPE_BUFFER 0
  123. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  124. #define HAL_TX_EXT_DESC_BUF_OFFSET TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_OFFSET
  125. #define HAL_TX_EXT_BUF_LOW_MASK TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_MASK
  126. #define HAL_TX_EXT_BUF_HI_MASK TX_MSDU_EXTENSION_7_BUF0_PTR_39_32_MASK
  127. #define HAL_TX_EXT_BUF_LEN_MASK TX_MSDU_EXTENSION_7_BUF0_LEN_MASK
  128. #define HAL_TX_EXT_BUF_LEN_LSB TX_MSDU_EXTENSION_7_BUF0_LEN_LSB
  129. #define HAL_TX_EXT_BUF_WD_SIZE 2
  130. #define HAL_TX_DESC_ADDRX_EN 0x1
  131. #define HAL_TX_DESC_ADDRY_EN 0x2
  132. #define HAL_TX_DESC_DEFAULT_LMAC_ID 0x3
  133. #define HAL_TX_ADDR_SEARCH_DEFAULT 0x0
  134. #define HAL_TX_ADDR_INDEX_SEARCH 0x1
  135. #define HAL_TX_FLOW_INDEX_SEARCH 0x2
  136. #define HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc)(((*(((uint32_t *)wbm_desc) + \
  137. (HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  138. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_MASK) >> \
  139. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_LSB)
  140. #define HAL_WBM_SW0_BM_ID(sw0_bm_id) (sw0_bm_id)
  141. #define HAL_WBM_SW1_BM_ID(sw0_bm_id) ((sw0_bm_id) + 1)
  142. #define HAL_WBM_SW2_BM_ID(sw0_bm_id) ((sw0_bm_id) + 2)
  143. #define HAL_WBM_SW3_BM_ID(sw0_bm_id) ((sw0_bm_id) + 3)
  144. #define HAL_WBM_SW4_BM_ID(sw0_bm_id) ((sw0_bm_id) + 4)
  145. #define HAL_WBM_SW5_BM_ID(sw0_bm_id) ((sw0_bm_id) + 5)
  146. #define HAL_WBM_SW6_BM_ID(sw0_bm_id) ((sw0_bm_id) + 6)
  147. /*---------------------------------------------------------------------------
  148. Structures
  149. ---------------------------------------------------------------------------*/
  150. /**
  151. * struct hal_tx_completion_status - HAL Tx completion descriptor contents
  152. * @status: frame acked/failed
  153. * @release_src: release source = TQM/FW
  154. * @ack_frame_rssi: RSSI of the received ACK or BA frame
  155. * @first_msdu: Indicates this MSDU is the first MSDU in AMSDU
  156. * @last_msdu: Indicates this MSDU is the last MSDU in AMSDU
  157. * @msdu_part_of_amsdu : Indicates this MSDU was part of an A-MSDU in MPDU
  158. * @bw: Indicates the BW of the upcoming transmission -
  159. * <enum 0 transmit_bw_20_MHz>
  160. * <enum 1 transmit_bw_40_MHz>
  161. * <enum 2 transmit_bw_80_MHz>
  162. * <enum 3 transmit_bw_160_MHz>
  163. * <enum 4 transmit_bw_320_MHz>
  164. * <enum 5 transmit_bw_240_MHz>
  165. * @pkt_type: Transmit Packet Type
  166. * @stbc: When set, STBC transmission rate was used
  167. * @ldpc: When set, use LDPC transmission rates
  168. * @sgi: <enum 0 0_8_us_sgi > Legacy normal GI
  169. * <enum 1 0_4_us_sgi > Legacy short GI
  170. * <enum 2 1_6_us_sgi > HE related GI
  171. * <enum 3 3_2_us_sgi > HE
  172. * @mcs: Transmit MCS Rate
  173. * @ofdma: Set when the transmission was an OFDMA transmission
  174. * @tones_in_ru: The number of tones in the RU used.
  175. * @valid:
  176. * @tsf: Lower 32 bits of the TSF
  177. * @ppdu_id: TSF, snapshot of this value when transmission of the
  178. * PPDU containing the frame finished.
  179. * @transmit_cnt: Number of times this frame has been transmitted
  180. * @tid: TID of the flow or MPDU queue
  181. * @peer_id: Peer ID of the flow or MPDU queue
  182. * @buffer_timestamp: Frame system entrance timestamp in units of 1024
  183. * microseconds
  184. */
  185. struct hal_tx_completion_status {
  186. uint8_t status;
  187. uint8_t release_src;
  188. uint8_t ack_frame_rssi;
  189. uint8_t first_msdu:1,
  190. last_msdu:1,
  191. msdu_part_of_amsdu:1;
  192. uint32_t bw:3,
  193. pkt_type:4,
  194. stbc:1,
  195. ldpc:1,
  196. sgi:2,
  197. mcs:4,
  198. ofdma:1,
  199. tones_in_ru:12,
  200. valid:1;
  201. uint32_t tsf;
  202. uint32_t ppdu_id;
  203. uint8_t transmit_cnt;
  204. uint8_t tid;
  205. uint16_t peer_id;
  206. #if defined(WLAN_FEATURE_TSF_UPLINK_DELAY) || defined(WLAN_CONFIG_TX_DELAY)
  207. uint32_t buffer_timestamp:19;
  208. #endif
  209. };
  210. /**
  211. * struct hal_tx_desc_comp_s - hal tx completion descriptor contents
  212. * @desc: Transmit status information from descriptor
  213. */
  214. struct hal_tx_desc_comp_s {
  215. uint32_t desc[HAL_TX_COMPLETION_DESC_LEN_DWORDS];
  216. };
  217. /*
  218. * enum hal_tx_encrypt_type - Type of decrypt cipher used (valid only for RAW)
  219. * @HAL_TX_ENCRYPT_TYPE_WEP_40: WEP 40-bit
  220. * @HAL_TX_ENCRYPT_TYPE_WEP_10: WEP 10-bit
  221. * @HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC: TKIP without MIC
  222. * @HAL_TX_ENCRYPT_TYPE_WEP_128: WEP_128
  223. * @HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC: TKIP_WITH_MIC
  224. * @HAL_TX_ENCRYPT_TYPE_WAPI: WAPI
  225. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_128: AES_CCMP_128
  226. * @HAL_TX_ENCRYPT_TYPE_NO_CIPHER: NO CIPHER
  227. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_256: AES_CCMP_256
  228. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_128: AES_GCMP_128
  229. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_256: AES_GCMP_256
  230. * @HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4: WAPI GCM SM4
  231. */
  232. enum hal_tx_encrypt_type {
  233. HAL_TX_ENCRYPT_TYPE_WEP_40 = 0,
  234. HAL_TX_ENCRYPT_TYPE_WEP_104 = 1 ,
  235. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC = 2,
  236. HAL_TX_ENCRYPT_TYPE_WEP_128 = 3,
  237. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC = 4,
  238. HAL_TX_ENCRYPT_TYPE_WAPI = 5,
  239. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128 = 6,
  240. HAL_TX_ENCRYPT_TYPE_NO_CIPHER = 7,
  241. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256 = 8,
  242. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128 = 9,
  243. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256 = 10,
  244. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4 = 11,
  245. };
  246. /*
  247. * enum hal_tx_encap_type - Encapsulation type that HW will perform
  248. * @HAL_TX_ENCAP_TYPE_RAW: Raw Packet Type
  249. * @HAL_TX_ENCAP_TYPE_NWIFI: Native WiFi Type
  250. * @HAL_TX_ENCAP_TYPE_ETHERNET: Ethernet
  251. * @HAL_TX_ENCAP_TYPE_802_3: 802.3 Frame
  252. */
  253. enum hal_tx_encap_type {
  254. HAL_TX_ENCAP_TYPE_RAW = 0,
  255. HAL_TX_ENCAP_TYPE_NWIFI = 1,
  256. HAL_TX_ENCAP_TYPE_ETHERNET = 2,
  257. HAL_TX_ENCAP_TYPE_802_3 = 3,
  258. };
  259. /**
  260. * enum hal_tx_tqm_release_reason - TQM Release reason codes
  261. *
  262. * @HAL_TX_TQM_RR_FRAME_ACKED : ACK of BA for it was received
  263. * @HAL_TX_TQM_RR_REM_CMD_REM : Remove cmd of type “Remove_mpdus” initiated
  264. * by SW
  265. * @HAL_TX_TQM_RR_REM_CMD_TX : Remove command of type Remove_transmitted_mpdus
  266. * initiated by SW
  267. * @HAL_TX_TQM_RR_REM_CMD_NOTX : Remove cmd of type Remove_untransmitted_mpdus
  268. * initiated by SW
  269. * @HAL_TX_TQM_RR_REM_CMD_AGED : Remove command of type “Remove_aged_mpdus” or
  270. * “Remove_aged_msdus” initiated by SW
  271. * @HAL_TX_TQM_RR_FW_REASON1 : Remove command where fw indicated that
  272. * remove reason is fw_reason1
  273. * @HAL_TX_TQM_RR_FW_REASON2 : Remove command where fw indicated that
  274. * remove reason is fw_reason2
  275. * @HAL_TX_TQM_RR_FW_REASON3 : Remove command where fw indicated that
  276. * remove reason is fw_reason3
  277. * @HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE : Remove command where fw indicated that
  278. * remove reason is remove disable queue
  279. * @HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING: Remove command from fw to remove
  280. * all mpdu until 1st non-match
  281. * @HAL_TX_TQM_RR_DROP_THRESHOLD: Dropped due to drop threshold criteria
  282. * @HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE: Dropped due to link desc not available
  283. * @HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU: Dropped due drop bit set or null flow
  284. * @HAL_TX_TQM_RR_MULTICAST_DROP: Dropped due mcast drop set for VDEV
  285. * @HAL_TX_TQM_RR_VDEV_MISMATCH_DROP: Dropped due to being set with
  286. * 'TCL_drop_reason'
  287. *
  288. */
  289. enum hal_tx_tqm_release_reason {
  290. HAL_TX_TQM_RR_FRAME_ACKED,
  291. HAL_TX_TQM_RR_REM_CMD_REM,
  292. HAL_TX_TQM_RR_REM_CMD_TX,
  293. HAL_TX_TQM_RR_REM_CMD_NOTX,
  294. HAL_TX_TQM_RR_REM_CMD_AGED,
  295. HAL_TX_TQM_RR_FW_REASON1,
  296. HAL_TX_TQM_RR_FW_REASON2,
  297. HAL_TX_TQM_RR_FW_REASON3,
  298. HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE,
  299. HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING,
  300. HAL_TX_TQM_RR_DROP_THRESHOLD,
  301. HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE,
  302. HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU,
  303. HAL_TX_TQM_RR_MULTICAST_DROP,
  304. HAL_TX_TQM_RR_VDEV_MISMATCH_DROP,
  305. };
  306. /* enum - Table IDs for 2 DSCP-TID mapping Tables that TCL H/W supports
  307. * @HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT: Default DSCP-TID mapping table
  308. * @HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE: DSCP-TID map override table
  309. */
  310. enum hal_tx_dscp_tid_table_id {
  311. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT,
  312. HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE,
  313. };
  314. /*---------------------------------------------------------------------------
  315. Function declarations and documentation
  316. ---------------------------------------------------------------------------*/
  317. /*---------------------------------------------------------------------------
  318. Tx MSDU Extension Descriptor accessor APIs
  319. ---------------------------------------------------------------------------*/
  320. /**
  321. * hal_tx_ext_desc_set_tso_enable() - Set TSO Enable Flag
  322. * @desc: Handle to Tx MSDU Extension Descriptor
  323. * @tso_en: bool value set to true if TSO is enabled
  324. *
  325. * Return: none
  326. */
  327. static inline void hal_tx_ext_desc_set_tso_enable(void *desc,
  328. uint8_t tso_en)
  329. {
  330. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE) |=
  331. HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TSO_ENABLE, tso_en);
  332. }
  333. /**
  334. * hal_tx_ext_desc_set_tso_flags() - Set TSO Flags
  335. * @desc: Handle to Tx MSDU Extension Descriptor
  336. * @tso_flags: 32-bit word with all TSO flags consolidated
  337. *
  338. * Return: none
  339. */
  340. static inline void hal_tx_ext_desc_set_tso_flags(void *desc,
  341. uint32_t tso_flags)
  342. {
  343. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE, 0) =
  344. tso_flags;
  345. }
  346. /**
  347. * hal_tx_ext_desc_set_tcp_flags() - Enable HW Checksum offload
  348. * @desc: Handle to Tx MSDU Extension Descriptor
  349. * @tcp_flags: TCP flags {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  350. * @mask: TCP flag mask. Tcp_flag is inserted into the header
  351. * based on the mask, if tso is enabled
  352. *
  353. * Return: none
  354. */
  355. static inline void hal_tx_ext_desc_set_tcp_flags(void *desc,
  356. uint16_t tcp_flags,
  357. uint16_t mask)
  358. {
  359. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_FLAG) |=
  360. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG, tcp_flags)) |
  361. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG_MASK, mask)));
  362. }
  363. /**
  364. * hal_tx_ext_desc_set_msdu_length() - Set L2 and IP Lengths
  365. * @desc: Handle to Tx MSDU Extension Descriptor
  366. * @l2_len: L2 length for the msdu, if tso is enabled
  367. * @ip_len: IP length for the msdu, if tso is enabled
  368. *
  369. * Return: none
  370. */
  371. static inline void hal_tx_ext_desc_set_msdu_length(void *desc,
  372. uint16_t l2_len,
  373. uint16_t ip_len)
  374. {
  375. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, L2_LENGTH) |=
  376. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, L2_LENGTH, l2_len)) |
  377. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_LENGTH, ip_len)));
  378. }
  379. /**
  380. * hal_tx_ext_desc_set_tcp_seq() - Set TCP Sequence number
  381. * @desc: Handle to Tx MSDU Extension Descriptor
  382. * @seq_num: Tcp_seq_number for the msdu, if tso is enabled
  383. *
  384. * Return: none
  385. */
  386. static inline void hal_tx_ext_desc_set_tcp_seq(void *desc,
  387. uint32_t seq_num)
  388. {
  389. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER) |=
  390. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER, seq_num)));
  391. }
  392. /**
  393. * hal_tx_ext_desc_set_ip_id() - Set IP Identification field
  394. * @desc: Handle to Tx MSDU Extension Descriptor
  395. * @id: IP Id field for the msdu, if tso is enabled
  396. *
  397. * Return: none
  398. */
  399. static inline void hal_tx_ext_desc_set_ip_id(void *desc,
  400. uint16_t id)
  401. {
  402. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION) |=
  403. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION, id)));
  404. }
  405. /**
  406. * hal_tx_ext_desc_set_buffer() - Set Buffer Pointer and Length for a fragment
  407. * @desc: Handle to Tx MSDU Extension Descriptor
  408. * @frag_num: Fragment number (value can be 0 to 5)
  409. * @paddr_lo: Lower 32-bit of Buffer Physical address
  410. * @paddr_hi: Upper 32-bit of Buffer Physical address
  411. * @length: Buffer Length
  412. *
  413. * Return: none
  414. */
  415. static inline void hal_tx_ext_desc_set_buffer(void *desc,
  416. uint8_t frag_num,
  417. uint32_t paddr_lo,
  418. uint16_t paddr_hi,
  419. uint16_t length)
  420. {
  421. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0,
  422. (frag_num << 3)) |=
  423. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  424. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  425. (frag_num << 3)) |=
  426. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  427. (paddr_hi))));
  428. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  429. (frag_num << 3)) |=
  430. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  431. }
  432. /**
  433. * hal_tx_ext_desc_get_frag_info() - Get the frag_num'th frag iova and len
  434. * @desc: Handle to Tx MSDU Extension Descriptor
  435. * @frag_num: fragment number (value can be 0 to 5)
  436. * @iova: fragment dma address
  437. * @len: fragment Length
  438. *
  439. * Return: None
  440. */
  441. static inline void hal_tx_ext_desc_get_frag_info(void *desc, uint8_t frag_num,
  442. qdf_dma_addr_t *iova,
  443. uint32_t *len)
  444. {
  445. uint64_t iova_hi;
  446. *iova = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  447. BUF0_PTR_31_0, (frag_num << 3));
  448. iova_hi = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  449. BUF0_PTR_39_32, (frag_num << 3));
  450. *iova |= (iova_hi << 32);
  451. *len = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  452. (frag_num << 3));
  453. }
  454. /**
  455. * hal_tx_ext_desc_set_buffer0_param() - Set Buffer 0 Pointer and Length
  456. * @desc: Handle to Tx MSDU Extension Descriptor
  457. * @paddr_lo: Lower 32-bit of Buffer Physical address
  458. * @paddr_hi: Upper 32-bit of Buffer Physical address
  459. * @length: Buffer 0 Length
  460. *
  461. * Return: none
  462. */
  463. static inline void hal_tx_ext_desc_set_buffer0_param(void *desc,
  464. uint32_t paddr_lo,
  465. uint16_t paddr_hi,
  466. uint16_t length)
  467. {
  468. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0) |=
  469. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  470. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32) |=
  471. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  472. BUF0_PTR_39_32, paddr_hi)));
  473. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN) |=
  474. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  475. }
  476. /**
  477. * hal_tx_ext_desc_set_buffer1_param() - Set Buffer 1 Pointer and Length
  478. * @desc: Handle to Tx MSDU Extension Descriptor
  479. * @paddr_lo: Lower 32-bit of Buffer Physical address
  480. * @paddr_hi: Upper 32-bit of Buffer Physical address
  481. * @length: Buffer 1 Length
  482. *
  483. * Return: none
  484. */
  485. static inline void hal_tx_ext_desc_set_buffer1_param(void *desc,
  486. uint32_t paddr_lo,
  487. uint16_t paddr_hi,
  488. uint16_t length)
  489. {
  490. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0) |=
  491. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0, paddr_lo)));
  492. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_39_32) |=
  493. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  494. BUF1_PTR_39_32, paddr_hi)));
  495. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_LEN) |=
  496. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_LEN, length)));
  497. }
  498. /**
  499. * hal_tx_ext_desc_set_buffer2_param() - Set Buffer 2 Pointer and Length
  500. * @desc: Handle to Tx MSDU Extension Descriptor
  501. * @paddr_lo: Lower 32-bit of Buffer Physical address
  502. * @paddr_hi: Upper 32-bit of Buffer Physical address
  503. * @length: Buffer 2 Length
  504. *
  505. * Return: none
  506. */
  507. static inline void hal_tx_ext_desc_set_buffer2_param(void *desc,
  508. uint32_t paddr_lo,
  509. uint16_t paddr_hi,
  510. uint16_t length)
  511. {
  512. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0) |=
  513. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0,
  514. paddr_lo)));
  515. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32) |=
  516. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32,
  517. paddr_hi)));
  518. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_LEN) |=
  519. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_LEN, length)));
  520. }
  521. /**
  522. * hal_tx_ext_desc_sync - Commit the descriptor to Hardware
  523. * @desc_cached: Cached descriptor that software maintains
  524. * @hw_desc: Hardware descriptor to be updated
  525. *
  526. * Return: none
  527. */
  528. static inline void hal_tx_ext_desc_sync(uint8_t *desc_cached,
  529. uint8_t *hw_desc)
  530. {
  531. qdf_mem_copy(&hw_desc[0], &desc_cached[0],
  532. HAL_TX_EXT_DESC_WITH_META_DATA);
  533. }
  534. /**
  535. * hal_tx_ext_desc_get_tso_enable() - Set TSO Enable Flag
  536. * @hal_tx_ext_desc: Handle to Tx MSDU Extension Descriptor
  537. *
  538. * Return: tso_enable value in the descriptor
  539. */
  540. static inline uint32_t hal_tx_ext_desc_get_tso_enable(void *hal_tx_ext_desc)
  541. {
  542. uint32_t *desc = (uint32_t *) hal_tx_ext_desc;
  543. return (*desc & HAL_TX_MSDU_EXTENSION_TSO_ENABLE_MASK) >>
  544. HAL_TX_MSDU_EXTENSION_TSO_ENABLE_LSB;
  545. }
  546. /*---------------------------------------------------------------------------
  547. WBM Descriptor accessor APIs for Tx completions
  548. ---------------------------------------------------------------------------*/
  549. /**
  550. * hal_tx_comp_get_buffer_type() - Buffer or Descriptor type
  551. * @hal_desc: completion ring descriptor pointer
  552. *
  553. * This function will return the type of pointer - buffer or descriptor
  554. *
  555. * Return: buffer type
  556. */
  557. static inline uint32_t hal_tx_comp_get_buffer_type(void *hal_desc)
  558. {
  559. uint32_t comp_desc =
  560. *(uint32_t *) (((uint8_t *) hal_desc) +
  561. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_OFFSET);
  562. return (comp_desc & HAL_TX_COMP_BUFFER_OR_DESC_TYPE_MASK) >>
  563. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_LSB;
  564. }
  565. #ifdef QCA_WIFI_KIWI
  566. /**
  567. * hal_tx_comp_get_buffer_source() - Get buffer release source value
  568. * @hal_soc_hdl: HAL SoC context
  569. * @hal_desc: completion ring descriptor pointer
  570. *
  571. * This function will get buffer release source from Tx completion descriptor
  572. *
  573. * Return: buffer release source
  574. */
  575. static inline uint32_t
  576. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  577. void *hal_desc)
  578. {
  579. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  580. return hal_soc->ops->hal_tx_comp_get_buffer_source(hal_desc);
  581. }
  582. #else
  583. static inline uint32_t
  584. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  585. void *hal_desc)
  586. {
  587. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  588. }
  589. #endif
  590. /**
  591. * hal_tx_comp_get_release_reason() - TQM Release reason
  592. * @hal_desc: completion ring descriptor pointer
  593. * @hal_soc_hdl: HAL SoC context
  594. *
  595. * This function will return the type of pointer - buffer or descriptor
  596. *
  597. * Return: buffer type
  598. */
  599. static inline
  600. uint8_t hal_tx_comp_get_release_reason(void *hal_desc,
  601. hal_soc_handle_t hal_soc_hdl)
  602. {
  603. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  604. return hal_soc->ops->hal_tx_comp_get_release_reason(hal_desc);
  605. }
  606. /**
  607. * hal_tx_comp_get_peer_id() - Get peer_id value
  608. * @hal_desc: completion ring descriptor pointer
  609. *
  610. * This function will get peer_id value from Tx completion descriptor
  611. *
  612. * Return: buffer release source
  613. */
  614. static inline uint16_t hal_tx_comp_get_peer_id(void *hal_desc)
  615. {
  616. uint32_t comp_desc =
  617. *(uint32_t *)(((uint8_t *)hal_desc) +
  618. HAL_TX_COMP_SW_PEER_ID_OFFSET);
  619. return (comp_desc & HAL_TX_COMP_SW_PEER_ID_MASK) >>
  620. HAL_TX_COMP_SW_PEER_ID_LSB;
  621. }
  622. /**
  623. * hal_tx_comp_get_tx_status() - Get tx transmission status()
  624. * @hal_desc: completion ring descriptor pointer
  625. *
  626. * This function will get transmit status value from Tx completion descriptor
  627. *
  628. * Return: buffer release source
  629. */
  630. static inline uint8_t hal_tx_comp_get_tx_status(void *hal_desc)
  631. {
  632. uint32_t comp_desc =
  633. *(uint32_t *)(((uint8_t *)hal_desc) +
  634. HAL_TX_COMP_TQM_RELEASE_REASON_OFFSET);
  635. return (comp_desc & HAL_TX_COMP_TQM_RELEASE_REASON_MASK) >>
  636. HAL_TX_COMP_TQM_RELEASE_REASON_LSB;
  637. }
  638. /**
  639. * hal_tx_comp_desc_sync() - collect hardware descriptor contents
  640. * @hw_desc: hardware descriptor pointer
  641. * @comp: software descriptor pointer
  642. * @read_status: 0 - Do not read status words from descriptors
  643. * 1 - Enable reading of status words from descriptor
  644. *
  645. * This function will collect hardware release ring element contents and
  646. * translate to software descriptor content
  647. *
  648. * Return: none
  649. */
  650. static inline void hal_tx_comp_desc_sync(void *hw_desc,
  651. struct hal_tx_desc_comp_s *comp,
  652. bool read_status)
  653. {
  654. if (!read_status)
  655. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_BASE_LEN);
  656. else
  657. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_LEN_BYTES);
  658. }
  659. /**
  660. * hal_dump_comp_desc() - dump tx completion descriptor
  661. * @hw_desc: hardware descriptor pointer
  662. *
  663. * This function will print tx completion descriptor
  664. *
  665. * Return: none
  666. */
  667. static inline void hal_dump_comp_desc(void *hw_desc)
  668. {
  669. struct hal_tx_desc_comp_s *comp =
  670. (struct hal_tx_desc_comp_s *)hw_desc;
  671. uint32_t i;
  672. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  673. "Current tx completion descriptor is");
  674. for (i = 0; i < HAL_TX_COMPLETION_DESC_LEN_DWORDS; i++) {
  675. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  676. "DWORD[i] = 0x%x", comp->desc[i]);
  677. }
  678. }
  679. /**
  680. * hal_tx_comp_get_htt_desc() - Read the HTT portion of WBM Descriptor
  681. * @hw_desc: Hardware (WBM) descriptor pointer
  682. * @htt_desc: Software HTT descriptor pointer
  683. *
  684. * This function will read the HTT structure overlaid on WBM descriptor
  685. * into a cached software descriptor
  686. *
  687. */
  688. static inline void hal_tx_comp_get_htt_desc(void *hw_desc, uint8_t *htt_desc)
  689. {
  690. uint8_t *desc = hw_desc + HAL_TX_COMP_HTT_STATUS_OFFSET;
  691. qdf_mem_copy(htt_desc, desc, HAL_TX_COMP_HTT_STATUS_LEN);
  692. }
  693. /**
  694. * hal_tx_init_data_ring() - Initialize all the TCL Descriptors in SRNG
  695. * @hal_soc_hdl: Handle to HAL SoC structure
  696. * @hal_ring_hdl: Handle to HAL SRNG structure
  697. *
  698. * Return: none
  699. */
  700. static inline void hal_tx_init_data_ring(hal_soc_handle_t hal_soc_hdl,
  701. hal_ring_handle_t hal_ring_hdl)
  702. {
  703. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  704. hal_soc->ops->hal_tx_init_data_ring(hal_soc_hdl, hal_ring_hdl);
  705. }
  706. /**
  707. * hal_tx_set_dscp_tid_map() - Configure default DSCP to TID map table
  708. * @hal_soc_hdl: HAL SoC context
  709. * @map: DSCP-TID mapping table
  710. * @id: mapping table ID - 0,1
  711. *
  712. * Return: void
  713. */
  714. static inline void hal_tx_set_dscp_tid_map(hal_soc_handle_t hal_soc_hdl,
  715. uint8_t *map, uint8_t id)
  716. {
  717. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  718. hal_soc->ops->hal_tx_set_dscp_tid_map(hal_soc, map, id);
  719. }
  720. /**
  721. * hal_tx_update_dscp_tid() - Update the dscp tid map table as updated by user
  722. * @hal_soc_hdl: HAL SoC context
  723. * @tid: TID
  724. * @id: MAP ID
  725. * @dscp: DSCP
  726. *
  727. * Return: void
  728. */
  729. static inline
  730. void hal_tx_update_dscp_tid(hal_soc_handle_t hal_soc_hdl, uint8_t tid,
  731. uint8_t id, uint8_t dscp)
  732. {
  733. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  734. hal_soc->ops->hal_tx_update_dscp_tid(hal_soc, tid, id, dscp);
  735. }
  736. /**
  737. * hal_tx_comp_get_status() - TQM Release reason
  738. * @desc: completion ring Tx status
  739. * @ts: returned tx completion status
  740. * @hal_soc_hdl: HAL SoC context
  741. *
  742. * This function will parse the WBM completion descriptor and populate in
  743. * HAL structure
  744. *
  745. * Return: none
  746. */
  747. static inline void hal_tx_comp_get_status(void *desc, void *ts,
  748. hal_soc_handle_t hal_soc_hdl)
  749. {
  750. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  751. hal_soc->ops->hal_tx_comp_get_status(desc, ts, hal_soc);
  752. }
  753. /**
  754. * hal_tx_set_pcp_tid_map_default() - Configure default PCP to TID map table
  755. * @hal_soc_hdl: HAL SoC context
  756. * @map: PCP-TID mapping table
  757. *
  758. * Return: void
  759. */
  760. static inline void hal_tx_set_pcp_tid_map_default(hal_soc_handle_t hal_soc_hdl,
  761. uint8_t *map)
  762. {
  763. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  764. hal_soc->ops->hal_tx_set_pcp_tid_map(hal_soc, map);
  765. }
  766. /**
  767. * hal_tx_update_pcp_tid_map() - Update PCP to TID map table
  768. * @hal_soc_hdl: HAL SoC context
  769. * @pcp: pcp value
  770. * @tid: tid no
  771. *
  772. * Return: void
  773. */
  774. static inline void hal_tx_update_pcp_tid_map(hal_soc_handle_t hal_soc_hdl,
  775. uint8_t pcp, uint8_t tid)
  776. {
  777. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  778. hal_soc->ops->hal_tx_update_pcp_tid_map(hal_soc, pcp, tid);
  779. }
  780. /**
  781. * hal_tx_set_tidmap_prty() - Configure TIDmap priority
  782. * @hal_soc_hdl: HAL SoC context
  783. * @val: priority value
  784. *
  785. * Return: void
  786. */
  787. static inline
  788. void hal_tx_set_tidmap_prty(hal_soc_handle_t hal_soc_hdl, uint8_t val)
  789. {
  790. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  791. hal_soc->ops->hal_tx_set_tidmap_prty(hal_soc, val);
  792. }
  793. /**
  794. * hal_get_wbm_internal_error() - wbm internal error
  795. * @hal_soc_hdl: HAL SoC context
  796. * @hal_desc: completion ring descriptor pointer
  797. *
  798. * This function will return the type of pointer - buffer or descriptor
  799. *
  800. * Return: buffer type
  801. */
  802. static inline
  803. uint8_t hal_get_wbm_internal_error(hal_soc_handle_t hal_soc_hdl, void *hal_desc)
  804. {
  805. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  806. return hal_soc->ops->hal_get_wbm_internal_error(hal_desc);
  807. }
  808. /**
  809. * hal_get_tsf2_offset() - get tsf2 offset
  810. * @hal_soc_hdl: HAL SoC context
  811. * @mac_id: mac id
  812. * @value: pointer to update tsf2 offset value
  813. *
  814. * Return: void
  815. */
  816. static inline void
  817. hal_get_tsf2_offset(hal_soc_handle_t hal_soc_hdl, uint8_t mac_id,
  818. uint64_t *value)
  819. {
  820. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  821. if (hal_soc->ops->hal_get_tsf2_scratch_reg)
  822. hal_soc->ops->hal_get_tsf2_scratch_reg(hal_soc_hdl, mac_id,
  823. value);
  824. }
  825. /**
  826. * hal_get_tqm_offset() - get tqm offset
  827. *
  828. * @hal_soc_hdl: HAL SoC context
  829. * @value: pointer to update tqm offset value
  830. *
  831. * Return: void
  832. */
  833. static inline void
  834. hal_get_tqm_offset(hal_soc_handle_t hal_soc_hdl, uint64_t *value)
  835. {
  836. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  837. if (hal_soc->ops->hal_get_tqm_scratch_reg)
  838. hal_soc->ops->hal_get_tqm_scratch_reg(hal_soc_hdl, value);
  839. }
  840. #endif /* HAL_TX_H */