dp_ctrl.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct dp_pll *pll;
  54. struct completion idle_comp;
  55. struct completion video_comp;
  56. bool orientation;
  57. bool power_on;
  58. bool mst_mode;
  59. bool fec_mode;
  60. bool dsc_mode;
  61. bool sim_mode;
  62. atomic_t aborted;
  63. u8 initial_lane_count;
  64. u8 initial_bw_code;
  65. u32 vic;
  66. u32 stream_count;
  67. u32 training_2_pattern;
  68. struct dp_mst_channel_info mst_ch_info;
  69. };
  70. enum notification_status {
  71. NOTIFY_UNKNOWN,
  72. NOTIFY_CONNECT,
  73. NOTIFY_DISCONNECT,
  74. NOTIFY_CONNECT_IRQ_HPD,
  75. NOTIFY_DISCONNECT_IRQ_HPD,
  76. };
  77. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  78. {
  79. complete(&ctrl->idle_comp);
  80. }
  81. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  82. {
  83. complete(&ctrl->video_comp);
  84. }
  85. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  86. {
  87. struct dp_ctrl_private *ctrl;
  88. if (!dp_ctrl) {
  89. DP_ERR("Invalid input data\n");
  90. return;
  91. }
  92. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  93. atomic_set(&ctrl->aborted, abort);
  94. }
  95. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  96. {
  97. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  98. }
  99. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  100. enum dp_stream_id strm)
  101. {
  102. int const idle_pattern_completion_timeout_ms = HZ / 10;
  103. u32 state = 0x0;
  104. if (!ctrl->power_on)
  105. return;
  106. if (!ctrl->mst_mode) {
  107. state = ST_PUSH_IDLE;
  108. goto trigger_idle;
  109. }
  110. if (strm >= DP_STREAM_MAX) {
  111. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  112. return;
  113. }
  114. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  115. trigger_idle:
  116. reinit_completion(&ctrl->idle_comp);
  117. dp_ctrl_state_ctrl(ctrl, state);
  118. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  119. idle_pattern_completion_timeout_ms))
  120. DP_WARN("time out\n");
  121. else
  122. DP_DEBUG("mainlink off done\n");
  123. }
  124. /**
  125. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  126. * @ctrl: Display Port Driver data
  127. * @enable: enable or disable DP transmitter
  128. *
  129. * Configures the DP transmitter source params including details such as lane
  130. * configuration, output format and sink/panel timing information.
  131. */
  132. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  133. bool enable)
  134. {
  135. if (enable) {
  136. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  137. ctrl->parser->l_map);
  138. ctrl->catalog->lane_pnswap(ctrl->catalog,
  139. ctrl->parser->l_pnswap);
  140. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  141. ctrl->catalog->config_ctrl(ctrl->catalog,
  142. ctrl->link->link_params.lane_count);
  143. ctrl->catalog->mainlink_levels(ctrl->catalog,
  144. ctrl->link->link_params.lane_count);
  145. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  146. } else {
  147. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  148. }
  149. }
  150. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  151. {
  152. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  153. DP_WARN("SEND_VIDEO time out\n");
  154. else
  155. DP_DEBUG("SEND_VIDEO triggered\n");
  156. }
  157. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  158. {
  159. int i, ret;
  160. u8 buf[DP_MAX_LANES];
  161. u8 v_level = ctrl->link->phy_params.v_level;
  162. u8 p_level = ctrl->link->phy_params.p_level;
  163. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  164. u32 max_level_reached = 0;
  165. if (v_level == ctrl->link->phy_params.max_v_level) {
  166. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  167. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  168. }
  169. if (p_level == ctrl->link->phy_params.max_p_level) {
  170. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  171. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  172. }
  173. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  174. for (i = 0; i < size; i++)
  175. buf[i] = v_level | p_level | max_level_reached;
  176. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  177. size, v_level, p_level);
  178. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  179. DP_TRAINING_LANE0_SET, buf, size);
  180. return ret <= 0 ? -EINVAL : 0;
  181. }
  182. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  183. {
  184. struct dp_link *link = ctrl->link;
  185. bool high = false;
  186. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  187. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  188. high = true;
  189. ctrl->catalog->update_vx_px(ctrl->catalog,
  190. link->phy_params.v_level, link->phy_params.p_level, high);
  191. }
  192. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  193. {
  194. u8 buf = pattern;
  195. int ret;
  196. DP_DEBUG("sink: pattern=%x\n", pattern);
  197. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  198. buf |= DP_LINK_SCRAMBLING_DISABLE;
  199. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  200. DP_TRAINING_PATTERN_SET, buf);
  201. return ret <= 0 ? -EINVAL : 0;
  202. }
  203. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  204. u8 *link_status)
  205. {
  206. int ret = 0, len;
  207. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  208. u32 link_status_read_max_retries = 100;
  209. while (--link_status_read_max_retries) {
  210. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  211. link_status);
  212. if (len != DP_LINK_STATUS_SIZE) {
  213. DP_ERR("DP link status read failed, err: %d\n", len);
  214. ret = len;
  215. break;
  216. }
  217. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  218. break;
  219. }
  220. return ret;
  221. }
  222. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  223. {
  224. int ret = -EAGAIN;
  225. u8 lanes = ctrl->link->link_params.lane_count;
  226. if (ctrl->panel->link_info.revision != 0x14)
  227. return -EINVAL;
  228. switch (lanes) {
  229. case 4:
  230. ctrl->link->link_params.lane_count = 2;
  231. break;
  232. case 2:
  233. ctrl->link->link_params.lane_count = 1;
  234. break;
  235. default:
  236. if (lanes != ctrl->initial_lane_count)
  237. ret = -EINVAL;
  238. break;
  239. }
  240. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  241. return ret;
  242. }
  243. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  244. {
  245. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  246. }
  247. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  248. u8 *link_status)
  249. {
  250. u8 lane, count = 0;
  251. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  252. if (link_status[lane / 2] & (1 << (lane * 4)))
  253. count++;
  254. else
  255. break;
  256. }
  257. return count;
  258. }
  259. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  260. {
  261. int tries, old_v_level, ret = -EINVAL;
  262. u8 link_status[DP_LINK_STATUS_SIZE];
  263. u8 pattern = 0;
  264. int const maximum_retries = 5;
  265. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  266. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  267. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  268. if (ctrl->sim_mode) {
  269. DP_DEBUG("simulation enabled, skip clock recovery\n");
  270. ret = 0;
  271. goto skip_training;
  272. }
  273. dp_ctrl_state_ctrl(ctrl, 0);
  274. /* Make sure to clear the current pattern before starting a new one */
  275. wmb();
  276. tries = 0;
  277. old_v_level = ctrl->link->phy_params.v_level;
  278. while (!atomic_read(&ctrl->aborted)) {
  279. /* update hardware with current swing/pre-emp values */
  280. dp_ctrl_update_hw_vx_px(ctrl);
  281. if (!pattern) {
  282. pattern = DP_TRAINING_PATTERN_1;
  283. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  284. /* update sink with current settings */
  285. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  286. if (ret)
  287. break;
  288. }
  289. ret = dp_ctrl_update_sink_vx_px(ctrl);
  290. if (ret)
  291. break;
  292. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  293. ret = dp_ctrl_read_link_status(ctrl, link_status);
  294. if (ret)
  295. break;
  296. if (!drm_dp_clock_recovery_ok(link_status,
  297. ctrl->link->link_params.lane_count))
  298. ret = -EINVAL;
  299. else
  300. break;
  301. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  302. pr_err_ratelimited("max v_level reached\n");
  303. break;
  304. }
  305. if (old_v_level == ctrl->link->phy_params.v_level) {
  306. if (++tries >= maximum_retries) {
  307. DP_ERR("max tries reached\n");
  308. ret = -ETIMEDOUT;
  309. break;
  310. }
  311. } else {
  312. tries = 0;
  313. old_v_level = ctrl->link->phy_params.v_level;
  314. }
  315. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  316. ctrl->link->adjust_levels(ctrl->link, link_status);
  317. }
  318. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  319. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  320. if (active_lanes) {
  321. ctrl->link->link_params.lane_count = active_lanes;
  322. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  323. /* retry with new settings */
  324. ret = -EAGAIN;
  325. }
  326. }
  327. skip_training:
  328. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  329. if (ret)
  330. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  331. else
  332. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  333. return ret;
  334. }
  335. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  336. {
  337. int ret = 0;
  338. if (!ctrl)
  339. return -EINVAL;
  340. switch (ctrl->link->link_params.bw_code) {
  341. case DP_LINK_BW_8_1:
  342. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  343. break;
  344. case DP_LINK_BW_5_4:
  345. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  346. break;
  347. case DP_LINK_BW_2_7:
  348. case DP_LINK_BW_1_62:
  349. default:
  350. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  351. break;
  352. }
  353. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  354. return ret;
  355. }
  356. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  357. {
  358. dp_ctrl_update_sink_pattern(ctrl, 0);
  359. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  360. }
  361. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  362. {
  363. int tries = 0, ret = -EINVAL;
  364. u8 dpcd_pattern, pattern = 0;
  365. int const maximum_retries = 5;
  366. u8 link_status[DP_LINK_STATUS_SIZE];
  367. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  368. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  369. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  370. if (ctrl->sim_mode) {
  371. DP_DEBUG("simulation enabled, skip channel equalization\n");
  372. ret = 0;
  373. goto skip_training;
  374. }
  375. dp_ctrl_state_ctrl(ctrl, 0);
  376. /* Make sure to clear the current pattern before starting a new one */
  377. wmb();
  378. dpcd_pattern = ctrl->training_2_pattern;
  379. while (!atomic_read(&ctrl->aborted)) {
  380. /* update hardware with current swing/pre-emp values */
  381. dp_ctrl_update_hw_vx_px(ctrl);
  382. if (!pattern) {
  383. pattern = dpcd_pattern;
  384. /* program hw to send pattern */
  385. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  386. /* update sink with current pattern */
  387. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  388. if (ret)
  389. break;
  390. }
  391. ret = dp_ctrl_update_sink_vx_px(ctrl);
  392. if (ret)
  393. break;
  394. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  395. ret = dp_ctrl_read_link_status(ctrl, link_status);
  396. if (ret)
  397. break;
  398. /* check if CR bits still remain set */
  399. if (!drm_dp_clock_recovery_ok(link_status,
  400. ctrl->link->link_params.lane_count)) {
  401. ret = -EINVAL;
  402. break;
  403. }
  404. if (!drm_dp_channel_eq_ok(link_status,
  405. ctrl->link->link_params.lane_count))
  406. ret = -EINVAL;
  407. else
  408. break;
  409. if (tries >= maximum_retries) {
  410. ret = dp_ctrl_lane_count_down_shift(ctrl);
  411. break;
  412. }
  413. tries++;
  414. ctrl->link->adjust_levels(ctrl->link, link_status);
  415. }
  416. skip_training:
  417. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  418. if (ret)
  419. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  420. else
  421. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  422. return ret;
  423. }
  424. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  425. {
  426. int ret = 0;
  427. u8 const encoding = 0x1, downspread = 0x00;
  428. struct drm_dp_link link_info = {0};
  429. ctrl->link->phy_params.p_level = 0;
  430. ctrl->link->phy_params.v_level = 0;
  431. link_info.num_lanes = ctrl->link->link_params.lane_count;
  432. link_info.rate = drm_dp_bw_code_to_link_rate(
  433. ctrl->link->link_params.bw_code);
  434. link_info.capabilities = ctrl->panel->link_info.capabilities;
  435. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  436. if (ret)
  437. goto end;
  438. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  439. DP_DOWNSPREAD_CTRL, downspread);
  440. if (ret <= 0) {
  441. ret = -EINVAL;
  442. goto end;
  443. }
  444. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  445. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  446. if (ret <= 0) {
  447. ret = -EINVAL;
  448. goto end;
  449. }
  450. /* disable FEC before link training */
  451. ctrl->catalog->fec_config(ctrl->catalog, false);
  452. ret = dp_ctrl_link_training_1(ctrl);
  453. if (ret) {
  454. DP_ERR("link training #1 failed\n");
  455. goto end;
  456. }
  457. /* print success info as this is a result of user initiated action */
  458. DP_INFO("link training #1 successful\n");
  459. ret = dp_ctrl_link_training_2(ctrl);
  460. if (ret) {
  461. DP_ERR("link training #2 failed\n");
  462. goto end;
  463. }
  464. /* print success info as this is a result of user initiated action */
  465. DP_INFO("link training #2 successful\n");
  466. end:
  467. dp_ctrl_state_ctrl(ctrl, 0);
  468. /* Make sure to clear the current pattern before starting a new one */
  469. wmb();
  470. dp_ctrl_clear_training_pattern(ctrl);
  471. return ret;
  472. }
  473. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  474. {
  475. int ret = 0;
  476. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  477. goto end;
  478. /*
  479. * As part of previous calls, DP controller state might have
  480. * transitioned to PUSH_IDLE. In order to start transmitting a link
  481. * training pattern, we have to first to a DP software reset.
  482. */
  483. ctrl->catalog->reset(ctrl->catalog);
  484. if (ctrl->fec_mode)
  485. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  486. 0x01);
  487. ret = dp_ctrl_link_train(ctrl);
  488. end:
  489. return ret;
  490. }
  491. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  492. char *name, enum dp_pm_type clk_type, u32 rate)
  493. {
  494. u32 num = ctrl->parser->mp[clk_type].num_clk;
  495. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  496. while (num && strcmp(cfg->clk_name, name)) {
  497. num--;
  498. cfg++;
  499. }
  500. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  501. if (num)
  502. cfg->rate = rate;
  503. else
  504. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  505. }
  506. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  507. {
  508. int ret = 0;
  509. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  510. enum dp_pm_type type = DP_LINK_PM;
  511. DP_DEBUG("rate=%d\n", rate);
  512. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  513. if (ctrl->pll->pll_cfg) {
  514. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  515. if (ret < 0) {
  516. DP_ERR("DP pll cfg failed\n");
  517. return ret;
  518. }
  519. }
  520. if (ctrl->pll->pll_prepare) {
  521. ret = ctrl->pll->pll_prepare(ctrl->pll);
  522. if (ret < 0) {
  523. DP_ERR("DP pll prepare failed\n");
  524. return ret;
  525. }
  526. }
  527. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  528. if (ret) {
  529. DP_ERR("Unabled to start link clocks\n");
  530. ret = -EINVAL;
  531. }
  532. return ret;
  533. }
  534. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  535. {
  536. int rc = 0;
  537. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  538. if (ctrl->pll->pll_unprepare) {
  539. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  540. if (rc < 0)
  541. DP_ERR("pll unprepare failed\n");
  542. }
  543. }
  544. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  545. bool downgrade)
  546. {
  547. u32 pattern;
  548. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  549. pattern = DP_TRAINING_PATTERN_4;
  550. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  551. pattern = DP_TRAINING_PATTERN_3;
  552. else
  553. pattern = DP_TRAINING_PATTERN_2;
  554. if (!downgrade)
  555. goto end;
  556. switch (pattern) {
  557. case DP_TRAINING_PATTERN_4:
  558. pattern = DP_TRAINING_PATTERN_3;
  559. break;
  560. case DP_TRAINING_PATTERN_3:
  561. pattern = DP_TRAINING_PATTERN_2;
  562. break;
  563. default:
  564. break;
  565. }
  566. end:
  567. ctrl->training_2_pattern = pattern;
  568. }
  569. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  570. {
  571. int rc = -EINVAL;
  572. bool downgrade = false;
  573. u32 link_train_max_retries = 100;
  574. struct dp_catalog_ctrl *catalog;
  575. struct dp_link_params *link_params;
  576. catalog = ctrl->catalog;
  577. link_params = &ctrl->link->link_params;
  578. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  579. link_params->lane_count);
  580. while (1) {
  581. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  582. link_params->bw_code, link_params->lane_count);
  583. rc = dp_ctrl_enable_link_clock(ctrl);
  584. if (rc)
  585. break;
  586. ctrl->catalog->late_phy_init(ctrl->catalog,
  587. ctrl->link->link_params.lane_count,
  588. ctrl->orientation);
  589. dp_ctrl_configure_source_link_params(ctrl, true);
  590. if (!(--link_train_max_retries % 10)) {
  591. struct dp_link_params *link = &ctrl->link->link_params;
  592. link->lane_count = ctrl->initial_lane_count;
  593. link->bw_code = ctrl->initial_bw_code;
  594. downgrade = true;
  595. }
  596. dp_ctrl_select_training_pattern(ctrl, downgrade);
  597. rc = dp_ctrl_setup_main_link(ctrl);
  598. if (!rc)
  599. break;
  600. /*
  601. * Shallow means link training failure is not important.
  602. * If it fails, we still keep the link clocks on.
  603. * In this mode, the system expects DP to be up
  604. * even though the cable is removed. Disconnect interrupt
  605. * will eventually trigger and shutdown DP.
  606. */
  607. if (shallow) {
  608. rc = 0;
  609. break;
  610. }
  611. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  612. dp_ctrl_disable_link_clock(ctrl);
  613. break;
  614. }
  615. if (rc != -EAGAIN)
  616. dp_ctrl_link_rate_down_shift(ctrl);
  617. dp_ctrl_configure_source_link_params(ctrl, false);
  618. dp_ctrl_disable_link_clock(ctrl);
  619. /* hw recommended delays before retrying link training */
  620. msleep(20);
  621. }
  622. return rc;
  623. }
  624. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  625. struct dp_panel *dp_panel)
  626. {
  627. int ret = 0;
  628. u32 pclk;
  629. enum dp_pm_type clk_type;
  630. char clk_name[32] = "";
  631. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  632. dp_panel->stream_id);
  633. if (ret)
  634. return ret;
  635. if (dp_panel->stream_id == DP_STREAM_0) {
  636. clk_type = DP_STREAM0_PM;
  637. strlcpy(clk_name, "strm0_pixel_clk", 32);
  638. } else if (dp_panel->stream_id == DP_STREAM_1) {
  639. clk_type = DP_STREAM1_PM;
  640. strlcpy(clk_name, "strm1_pixel_clk", 32);
  641. } else {
  642. DP_ERR("Invalid stream:%d for clk enable\n",
  643. dp_panel->stream_id);
  644. return -EINVAL;
  645. }
  646. pclk = dp_panel->pinfo.widebus_en ?
  647. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  648. (dp_panel->pinfo.pixel_clk_khz);
  649. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  650. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  651. if (ret) {
  652. DP_ERR("Unabled to start stream:%d clocks\n",
  653. dp_panel->stream_id);
  654. ret = -EINVAL;
  655. }
  656. return ret;
  657. }
  658. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  659. struct dp_panel *dp_panel)
  660. {
  661. int ret = 0;
  662. if (dp_panel->stream_id == DP_STREAM_0) {
  663. return ctrl->power->clk_enable(ctrl->power,
  664. DP_STREAM0_PM, false);
  665. } else if (dp_panel->stream_id == DP_STREAM_1) {
  666. return ctrl->power->clk_enable(ctrl->power,
  667. DP_STREAM1_PM, false);
  668. } else {
  669. DP_ERR("Invalid stream:%d for clk disable\n",
  670. dp_panel->stream_id);
  671. ret = -EINVAL;
  672. }
  673. return ret;
  674. }
  675. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  676. {
  677. struct dp_ctrl_private *ctrl;
  678. struct dp_catalog_ctrl *catalog;
  679. if (!dp_ctrl) {
  680. DP_ERR("Invalid input data\n");
  681. return -EINVAL;
  682. }
  683. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  684. ctrl->orientation = flip;
  685. catalog = ctrl->catalog;
  686. if (reset) {
  687. catalog->usb_reset(ctrl->catalog, flip);
  688. catalog->phy_reset(ctrl->catalog);
  689. }
  690. catalog->enable_irq(ctrl->catalog, true);
  691. atomic_set(&ctrl->aborted, 0);
  692. return 0;
  693. }
  694. /**
  695. * dp_ctrl_host_deinit() - Uninitialize DP controller
  696. * @ctrl: Display Port Driver data
  697. *
  698. * Perform required steps to uninitialize DP controller
  699. * and its resources.
  700. */
  701. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  702. {
  703. struct dp_ctrl_private *ctrl;
  704. if (!dp_ctrl) {
  705. DP_ERR("Invalid input data\n");
  706. return;
  707. }
  708. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  709. ctrl->catalog->enable_irq(ctrl->catalog, false);
  710. DP_DEBUG("Host deinitialized successfully\n");
  711. }
  712. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  713. {
  714. reinit_completion(&ctrl->video_comp);
  715. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  716. }
  717. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  718. {
  719. u8 fec_sts = 0;
  720. int i, max_retries = 3;
  721. bool fec_en_detected = false;
  722. if (!ctrl->fec_mode)
  723. return;
  724. /* FEC should be set only for the first stream */
  725. if (ctrl->stream_count > 1)
  726. return;
  727. /* Need to try to enable multiple times due to BS symbols collisions */
  728. for (i = 0; i < max_retries; i++) {
  729. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  730. /* wait for controller to start fec sequence */
  731. usleep_range(900, 1000);
  732. /* read back FEC status and check if it is enabled */
  733. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  734. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  735. fec_en_detected = true;
  736. break;
  737. }
  738. }
  739. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  740. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  741. if (!fec_en_detected)
  742. DP_WARN("failed to enable sink fec\n");
  743. }
  744. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  745. {
  746. int ret = 0;
  747. struct dp_ctrl_private *ctrl;
  748. if (!dp_ctrl) {
  749. DP_ERR("Invalid input data\n");
  750. return -EINVAL;
  751. }
  752. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  753. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  754. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  755. if (!ctrl->power_on) {
  756. DP_ERR("ctrl off\n");
  757. ret = -EINVAL;
  758. goto end;
  759. }
  760. if (atomic_read(&ctrl->aborted))
  761. goto end;
  762. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  763. ret = dp_ctrl_setup_main_link(ctrl);
  764. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  765. if (ret) {
  766. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  767. goto end;
  768. }
  769. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  770. if (ctrl->stream_count) {
  771. dp_ctrl_send_video(ctrl);
  772. dp_ctrl_wait4video_ready(ctrl);
  773. dp_ctrl_fec_setup(ctrl);
  774. }
  775. end:
  776. return ret;
  777. }
  778. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  779. {
  780. int ret = 0;
  781. struct dp_ctrl_private *ctrl;
  782. if (!dp_ctrl) {
  783. DP_ERR("Invalid input data\n");
  784. return;
  785. }
  786. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  787. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  788. DP_DEBUG("no test pattern selected by sink\n");
  789. return;
  790. }
  791. DP_DEBUG("start\n");
  792. /*
  793. * The global reset will need DP link ralated clocks to be
  794. * running. Add the global reset just before disabling the
  795. * link clocks and core clocks.
  796. */
  797. ctrl->catalog->reset(ctrl->catalog);
  798. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  799. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  800. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  801. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  802. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  803. ctrl->fec_mode, ctrl->dsc_mode, false);
  804. if (ret)
  805. DP_ERR("failed to enable DP controller\n");
  806. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  807. DP_DEBUG("end\n");
  808. }
  809. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  810. {
  811. bool success = false;
  812. u32 pattern_sent = 0x0;
  813. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  814. dp_ctrl_update_hw_vx_px(ctrl);
  815. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  816. dp_ctrl_update_sink_vx_px(ctrl);
  817. ctrl->link->send_test_response(ctrl->link);
  818. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  819. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  820. dp_link_get_phy_test_pattern(pattern_requested),
  821. pattern_sent);
  822. switch (pattern_sent) {
  823. case MR_LINK_TRAINING1:
  824. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  825. success = true;
  826. break;
  827. case MR_LINK_SYMBOL_ERM:
  828. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  829. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  830. success = true;
  831. break;
  832. case MR_LINK_PRBS7:
  833. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  834. success = true;
  835. break;
  836. case MR_LINK_CUSTOM80:
  837. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  838. success = true;
  839. break;
  840. case MR_LINK_TRAINING4:
  841. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  842. success = true;
  843. break;
  844. default:
  845. success = false;
  846. break;
  847. }
  848. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  849. dp_link_get_phy_test_pattern(pattern_requested));
  850. }
  851. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  852. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  853. {
  854. u64 min_slot_cnt, max_slot_cnt;
  855. u64 raw_target_sc, target_sc_fixp;
  856. u64 ts_denom, ts_enum, ts_int;
  857. u64 pclk = panel->pinfo.pixel_clk_khz;
  858. u64 lclk = 0;
  859. u64 lanes = ctrl->link->link_params.lane_count;
  860. u64 bpp = panel->pinfo.bpp;
  861. u64 pbn = panel->pbn;
  862. u64 numerator, denominator, temp, temp1, temp2;
  863. u32 x_int = 0, y_frac_enum = 0;
  864. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  865. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  866. if (panel->pinfo.comp_info.comp_ratio > 1)
  867. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  868. /* min_slot_cnt */
  869. numerator = pclk * bpp * 64 * 1000;
  870. denominator = lclk * lanes * 8 * 1000;
  871. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  872. /* max_slot_cnt */
  873. numerator = pbn * 54 * 1000;
  874. denominator = lclk * lanes;
  875. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  876. /* raw_target_sc */
  877. numerator = max_slot_cnt + min_slot_cnt;
  878. denominator = drm_fixp_from_fraction(2, 1);
  879. raw_target_sc = drm_fixp_div(numerator, denominator);
  880. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  881. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  882. /* apply fec and dsc overhead factor */
  883. if (panel->pinfo.dsc_overhead_fp)
  884. raw_target_sc = drm_fixp_mul(raw_target_sc,
  885. panel->pinfo.dsc_overhead_fp);
  886. if (panel->fec_overhead_fp)
  887. raw_target_sc = drm_fixp_mul(raw_target_sc,
  888. panel->fec_overhead_fp);
  889. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  890. /* target_sc */
  891. temp = drm_fixp_from_fraction(256 * lanes, 1);
  892. numerator = drm_fixp_mul(raw_target_sc, temp);
  893. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  894. target_sc_fixp = drm_fixp_div(numerator, denominator);
  895. ts_enum = 256 * lanes;
  896. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  897. ts_int = drm_fixp2int(target_sc_fixp);
  898. temp = drm_fixp2int_ceil(raw_target_sc);
  899. if (temp != ts_int) {
  900. temp = drm_fixp_from_fraction(ts_int, 1);
  901. temp1 = raw_target_sc - temp;
  902. temp2 = drm_fixp_mul(temp1, ts_denom);
  903. ts_enum = drm_fixp2int(temp2);
  904. }
  905. /* target_strm_sym */
  906. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  907. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  908. temp = ts_int_fixp + ts_frac_fixp;
  909. temp1 = drm_fixp_from_fraction(lanes, 1);
  910. target_strm_sym = drm_fixp_mul(temp, temp1);
  911. /* x_int */
  912. x_int = drm_fixp2int(target_strm_sym);
  913. /* y_enum_frac */
  914. temp = drm_fixp_from_fraction(x_int, 1);
  915. temp1 = target_strm_sym - temp;
  916. temp2 = drm_fixp_from_fraction(256, 1);
  917. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  918. temp1 = drm_fixp2int(y_frac_enum_fixp);
  919. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  920. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  921. panel->mst_target_sc = raw_target_sc;
  922. *p_x_int = x_int;
  923. *p_y_frac_enum = y_frac_enum;
  924. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  925. }
  926. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  927. {
  928. bool act_complete;
  929. if (!ctrl->mst_mode)
  930. return 0;
  931. ctrl->catalog->trigger_act(ctrl->catalog);
  932. msleep(20); /* needs 1 frame time */
  933. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  934. if (!act_complete)
  935. DP_ERR("mst act trigger complete failed\n");
  936. else
  937. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  938. return 0;
  939. }
  940. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  941. struct dp_panel *panel)
  942. {
  943. u32 x_int, y_frac_enum, lanes, bw_code;
  944. int i;
  945. if (!ctrl->mst_mode)
  946. return;
  947. DP_MST_DEBUG("mst stream channel allocation\n");
  948. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  949. ctrl->catalog->channel_alloc(ctrl->catalog,
  950. i,
  951. ctrl->mst_ch_info.slot_info[i].start_slot,
  952. ctrl->mst_ch_info.slot_info[i].tot_slots);
  953. }
  954. lanes = ctrl->link->link_params.lane_count;
  955. bw_code = ctrl->link->link_params.bw_code;
  956. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  957. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  958. x_int, y_frac_enum);
  959. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  960. panel->stream_id,
  961. panel->channel_start_slot, panel->channel_total_slots);
  962. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  963. lanes, bw_code, x_int, y_frac_enum);
  964. }
  965. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  966. {
  967. int rlen;
  968. u32 dsc_enable;
  969. if (!ctrl->fec_mode)
  970. return;
  971. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  972. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  973. dsc_enable);
  974. if (rlen < 1)
  975. DP_WARN("failed to enable sink dsc\n");
  976. }
  977. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  978. {
  979. int rc = 0;
  980. bool link_ready = false;
  981. struct dp_ctrl_private *ctrl;
  982. if (!dp_ctrl || !panel)
  983. return -EINVAL;
  984. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  985. if (!ctrl->power_on) {
  986. DP_DEBUG("controller powered off\n");
  987. return -EPERM;
  988. }
  989. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  990. if (rc) {
  991. DP_ERR("failure on stream clock enable\n");
  992. return rc;
  993. }
  994. rc = panel->hw_cfg(panel, true);
  995. if (rc)
  996. return rc;
  997. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  998. dp_ctrl_send_phy_test_pattern(ctrl);
  999. return 0;
  1000. }
  1001. dp_ctrl_mst_stream_setup(ctrl, panel);
  1002. dp_ctrl_send_video(ctrl);
  1003. dp_ctrl_mst_send_act(ctrl);
  1004. dp_ctrl_wait4video_ready(ctrl);
  1005. ctrl->stream_count++;
  1006. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1007. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1008. /* wait for link training completion before fec config as per spec */
  1009. dp_ctrl_fec_setup(ctrl);
  1010. dp_ctrl_dsc_setup(ctrl);
  1011. return rc;
  1012. }
  1013. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1014. struct dp_panel *panel)
  1015. {
  1016. struct dp_ctrl_private *ctrl;
  1017. bool act_complete;
  1018. int i;
  1019. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1020. if (!ctrl->mst_mode)
  1021. return;
  1022. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1023. ctrl->catalog->channel_alloc(ctrl->catalog,
  1024. i,
  1025. ctrl->mst_ch_info.slot_info[i].start_slot,
  1026. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1027. }
  1028. ctrl->catalog->trigger_act(ctrl->catalog);
  1029. msleep(20); /* needs 1 frame time */
  1030. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1031. if (!act_complete)
  1032. DP_ERR("mst stream_off act trigger complete failed\n");
  1033. else
  1034. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1035. }
  1036. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1037. struct dp_panel *panel)
  1038. {
  1039. struct dp_ctrl_private *ctrl;
  1040. if (!dp_ctrl || !panel) {
  1041. DP_ERR("invalid input\n");
  1042. return;
  1043. }
  1044. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1045. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1046. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1047. }
  1048. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1049. {
  1050. struct dp_ctrl_private *ctrl;
  1051. if (!dp_ctrl || !panel)
  1052. return;
  1053. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1054. if (!ctrl->power_on)
  1055. return;
  1056. panel->hw_cfg(panel, false);
  1057. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1058. ctrl->stream_count--;
  1059. }
  1060. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1061. bool fec_mode, bool dsc_mode, bool shallow)
  1062. {
  1063. int rc = 0;
  1064. struct dp_ctrl_private *ctrl;
  1065. u32 rate = 0;
  1066. if (!dp_ctrl) {
  1067. rc = -EINVAL;
  1068. goto end;
  1069. }
  1070. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1071. if (ctrl->power_on)
  1072. goto end;
  1073. if (atomic_read(&ctrl->aborted)) {
  1074. rc = -EPERM;
  1075. goto end;
  1076. }
  1077. ctrl->mst_mode = mst_mode;
  1078. if (fec_mode) {
  1079. ctrl->fec_mode = fec_mode;
  1080. ctrl->dsc_mode = dsc_mode;
  1081. }
  1082. rate = ctrl->panel->link_info.rate;
  1083. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1084. DP_DEBUG("using phy test link parameters\n");
  1085. } else {
  1086. ctrl->link->link_params.bw_code =
  1087. drm_dp_link_rate_to_bw_code(rate);
  1088. ctrl->link->link_params.lane_count =
  1089. ctrl->panel->link_info.num_lanes;
  1090. }
  1091. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1092. ctrl->link->link_params.bw_code,
  1093. ctrl->link->link_params.lane_count);
  1094. /* backup initial lane count and bw code */
  1095. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1096. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1097. rc = dp_ctrl_link_setup(ctrl, shallow);
  1098. if (!rc)
  1099. ctrl->power_on = true;
  1100. end:
  1101. return rc;
  1102. }
  1103. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1104. {
  1105. struct dp_ctrl_private *ctrl;
  1106. if (!dp_ctrl)
  1107. return;
  1108. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1109. if (!ctrl->power_on)
  1110. return;
  1111. ctrl->catalog->fec_config(ctrl->catalog, false);
  1112. dp_ctrl_configure_source_link_params(ctrl, false);
  1113. ctrl->catalog->reset(ctrl->catalog);
  1114. /* Make sure DP is disabled before clk disable */
  1115. wmb();
  1116. dp_ctrl_disable_link_clock(ctrl);
  1117. ctrl->mst_mode = false;
  1118. ctrl->fec_mode = false;
  1119. ctrl->dsc_mode = false;
  1120. ctrl->power_on = false;
  1121. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1122. DP_DEBUG("DP off done\n");
  1123. }
  1124. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1125. enum dp_stream_id strm,
  1126. u32 start_slot, u32 tot_slots)
  1127. {
  1128. struct dp_ctrl_private *ctrl;
  1129. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1130. DP_ERR("invalid input\n");
  1131. return;
  1132. }
  1133. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1134. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1135. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1136. }
  1137. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1138. {
  1139. struct dp_ctrl_private *ctrl;
  1140. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1141. if (!dp_ctrl)
  1142. return;
  1143. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1144. ctrl->catalog->get_interrupt(ctrl->catalog);
  1145. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1146. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1147. dp_ctrl_video_ready(ctrl);
  1148. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1149. dp_ctrl_idle_patterns_sent(ctrl);
  1150. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1151. dp_ctrl_idle_patterns_sent(ctrl);
  1152. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1153. dp_ctrl_idle_patterns_sent(ctrl);
  1154. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1155. }
  1156. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1157. {
  1158. struct dp_ctrl_private *ctrl;
  1159. if (!dp_ctrl)
  1160. return;
  1161. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1162. ctrl->sim_mode = en;
  1163. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1164. }
  1165. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1166. {
  1167. int rc = 0;
  1168. struct dp_ctrl_private *ctrl;
  1169. struct dp_ctrl *dp_ctrl;
  1170. if (!in->dev || !in->panel || !in->aux ||
  1171. !in->link || !in->catalog) {
  1172. DP_ERR("invalid input\n");
  1173. rc = -EINVAL;
  1174. goto error;
  1175. }
  1176. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1177. if (!ctrl) {
  1178. rc = -ENOMEM;
  1179. goto error;
  1180. }
  1181. init_completion(&ctrl->idle_comp);
  1182. init_completion(&ctrl->video_comp);
  1183. /* in parameters */
  1184. ctrl->parser = in->parser;
  1185. ctrl->panel = in->panel;
  1186. ctrl->power = in->power;
  1187. ctrl->aux = in->aux;
  1188. ctrl->link = in->link;
  1189. ctrl->catalog = in->catalog;
  1190. ctrl->pll = in->pll;
  1191. ctrl->dev = in->dev;
  1192. ctrl->mst_mode = false;
  1193. ctrl->fec_mode = false;
  1194. dp_ctrl = &ctrl->dp_ctrl;
  1195. /* out parameters */
  1196. dp_ctrl->init = dp_ctrl_host_init;
  1197. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1198. dp_ctrl->on = dp_ctrl_on;
  1199. dp_ctrl->off = dp_ctrl_off;
  1200. dp_ctrl->abort = dp_ctrl_abort;
  1201. dp_ctrl->isr = dp_ctrl_isr;
  1202. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1203. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1204. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1205. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1206. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1207. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1208. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1209. return dp_ctrl;
  1210. error:
  1211. return ERR_PTR(rc);
  1212. }
  1213. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1214. {
  1215. struct dp_ctrl_private *ctrl;
  1216. if (!dp_ctrl)
  1217. return;
  1218. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1219. devm_kfree(ctrl->dev, ctrl);
  1220. }