swr-mstr-ctrl.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include <linux/regmap.h>
  29. #include <dsp/msm-audio-event-notify.h>
  30. #include "swrm_registers.h"
  31. #include "swr-mstr-ctrl.h"
  32. #include "swrm_port_config.h"
  33. #define SWR_BROADCAST_CMD_ID 0x0F
  34. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  35. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  36. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  37. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  38. #define SWR_INVALID_PARAM 0xFF
  39. /* pm runtime auto suspend timer in msecs */
  40. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  41. module_param(auto_suspend_timer, int, 0664);
  42. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  43. enum {
  44. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  45. SWR_ATTACHED_OK, /* Device is attached */
  46. SWR_ALERT, /* Device alters master for any interrupts */
  47. SWR_RESERVED, /* Reserved */
  48. };
  49. enum {
  50. MASTER_ID_WSA = 1,
  51. MASTER_ID_RX,
  52. MASTER_ID_TX
  53. };
  54. #define TRUE 1
  55. #define FALSE 0
  56. #define SWRM_MAX_PORT_REG 120
  57. #define SWRM_MAX_INIT_REG 10
  58. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  59. #define SWR_MSTR_START_REG_ADDR 0x00
  60. #define SWR_MSTR_MAX_BUF_LEN 32
  61. #define BYTES_PER_LINE 12
  62. #define SWR_MSTR_RD_BUF_LEN 8
  63. #define SWR_MSTR_WR_BUF_LEN 32
  64. #define MAX_FIFO_RD_FAIL_RETRY 3
  65. static struct swr_mstr_ctrl *dbgswrm;
  66. static struct dentry *debugfs_swrm_dent;
  67. static struct dentry *debugfs_peek;
  68. static struct dentry *debugfs_poke;
  69. static struct dentry *debugfs_reg_dump;
  70. static unsigned int read_data;
  71. static bool swrm_is_msm_variant(int val)
  72. {
  73. return (val == SWRM_VERSION_1_3);
  74. }
  75. static int swrm_debug_open(struct inode *inode, struct file *file)
  76. {
  77. file->private_data = inode->i_private;
  78. return 0;
  79. }
  80. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  81. {
  82. char *token;
  83. int base, cnt;
  84. token = strsep(&buf, " ");
  85. for (cnt = 0; cnt < num_of_par; cnt++) {
  86. if (token) {
  87. if ((token[1] == 'x') || (token[1] == 'X'))
  88. base = 16;
  89. else
  90. base = 10;
  91. if (kstrtou32(token, base, &param1[cnt]) != 0)
  92. return -EINVAL;
  93. token = strsep(&buf, " ");
  94. } else
  95. return -EINVAL;
  96. }
  97. return 0;
  98. }
  99. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  100. loff_t *ppos)
  101. {
  102. int i, reg_val, len;
  103. ssize_t total = 0;
  104. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  105. if (!ubuf || !ppos)
  106. return 0;
  107. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  108. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  109. reg_val = dbgswrm->read(dbgswrm->handle, i);
  110. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  111. if ((total + len) >= count - 1)
  112. break;
  113. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  114. pr_err("%s: fail to copy reg dump\n", __func__);
  115. total = -EFAULT;
  116. goto copy_err;
  117. }
  118. *ppos += len;
  119. total += len;
  120. }
  121. copy_err:
  122. return total;
  123. }
  124. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  125. size_t count, loff_t *ppos)
  126. {
  127. char lbuf[SWR_MSTR_RD_BUF_LEN];
  128. char *access_str;
  129. ssize_t ret_cnt;
  130. if (!count || !file || !ppos || !ubuf)
  131. return -EINVAL;
  132. access_str = file->private_data;
  133. if (*ppos < 0)
  134. return -EINVAL;
  135. if (!strcmp(access_str, "swrm_peek")) {
  136. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  137. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  138. strnlen(lbuf, 7));
  139. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  140. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  141. } else {
  142. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  143. ret_cnt = -EPERM;
  144. }
  145. return ret_cnt;
  146. }
  147. static ssize_t swrm_debug_write(struct file *filp,
  148. const char __user *ubuf, size_t cnt, loff_t *ppos)
  149. {
  150. char lbuf[SWR_MSTR_WR_BUF_LEN];
  151. int rc;
  152. u32 param[5];
  153. char *access_str;
  154. if (!filp || !ppos || !ubuf)
  155. return -EINVAL;
  156. access_str = filp->private_data;
  157. if (cnt > sizeof(lbuf) - 1)
  158. return -EINVAL;
  159. rc = copy_from_user(lbuf, ubuf, cnt);
  160. if (rc)
  161. return -EFAULT;
  162. lbuf[cnt] = '\0';
  163. if (!strcmp(access_str, "swrm_poke")) {
  164. /* write */
  165. rc = get_parameters(lbuf, param, 2);
  166. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  167. (param[1] <= 0xFFFFFFFF) &&
  168. (rc == 0))
  169. rc = dbgswrm->write(dbgswrm->handle, param[0],
  170. param[1]);
  171. else
  172. rc = -EINVAL;
  173. } else if (!strcmp(access_str, "swrm_peek")) {
  174. /* read */
  175. rc = get_parameters(lbuf, param, 1);
  176. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  177. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  178. else
  179. rc = -EINVAL;
  180. }
  181. if (rc == 0)
  182. rc = cnt;
  183. else
  184. pr_err("%s: rc = %d\n", __func__, rc);
  185. return rc;
  186. }
  187. static const struct file_operations swrm_debug_ops = {
  188. .open = swrm_debug_open,
  189. .write = swrm_debug_write,
  190. .read = swrm_debug_read,
  191. };
  192. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  193. {
  194. if (!swrm->clk || !swrm->handle)
  195. return -EINVAL;
  196. if (enable) {
  197. swrm->clk_ref_count++;
  198. if (swrm->clk_ref_count == 1) {
  199. swrm->clk(swrm->handle, true);
  200. swrm->state = SWR_MSTR_UP;
  201. }
  202. } else if (--swrm->clk_ref_count == 0) {
  203. swrm->clk(swrm->handle, false);
  204. swrm->state = SWR_MSTR_DOWN;
  205. } else if (swrm->clk_ref_count < 0) {
  206. pr_err("%s: swrm clk count mismatch\n", __func__);
  207. swrm->clk_ref_count = 0;
  208. }
  209. return 0;
  210. }
  211. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  212. u16 reg, u32 *value)
  213. {
  214. u32 temp = (u32)(*value);
  215. int ret = 0;
  216. mutex_lock(&swrm->devlock);
  217. if (!swrm->dev_up)
  218. goto err;
  219. ret = swrm_clk_request(swrm, TRUE);
  220. if (ret) {
  221. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  222. __func__);
  223. goto err;
  224. }
  225. iowrite32(temp, swrm->swrm_dig_base + reg);
  226. swrm_clk_request(swrm, FALSE);
  227. err:
  228. mutex_unlock(&swrm->devlock);
  229. return ret;
  230. }
  231. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  232. u16 reg, u32 *value)
  233. {
  234. u32 temp = 0;
  235. int ret = 0;
  236. mutex_lock(&swrm->devlock);
  237. if (!swrm->dev_up)
  238. goto err;
  239. ret = swrm_clk_request(swrm, TRUE);
  240. if (ret) {
  241. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  242. __func__);
  243. goto err;
  244. }
  245. temp = ioread32(swrm->swrm_dig_base + reg);
  246. *value = temp;
  247. swrm_clk_request(swrm, FALSE);
  248. err:
  249. mutex_unlock(&swrm->devlock);
  250. return ret;
  251. }
  252. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  253. {
  254. u32 val = 0;
  255. if (swrm->read)
  256. val = swrm->read(swrm->handle, reg_addr);
  257. else
  258. swrm_ahb_read(swrm, reg_addr, &val);
  259. return val;
  260. }
  261. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  262. {
  263. if (swrm->write)
  264. swrm->write(swrm->handle, reg_addr, val);
  265. else
  266. swrm_ahb_write(swrm, reg_addr, &val);
  267. }
  268. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  269. u32 *val, unsigned int length)
  270. {
  271. int i = 0;
  272. if (swrm->bulk_write)
  273. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  274. else {
  275. mutex_lock(&swrm->iolock);
  276. for (i = 0; i < length; i++) {
  277. /* wait for FIFO WR command to complete to avoid overflow */
  278. usleep_range(100, 105);
  279. swr_master_write(swrm, reg_addr[i], val[i]);
  280. }
  281. mutex_unlock(&swrm->iolock);
  282. }
  283. return 0;
  284. }
  285. static bool swrm_is_port_en(struct swr_master *mstr)
  286. {
  287. return !!(mstr->num_port);
  288. }
  289. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  290. struct port_params *params)
  291. {
  292. u8 i;
  293. struct port_params *config = params;
  294. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  295. /* wsa uses single frame structure for all configurations */
  296. if (!swrm->mport_cfg[i].port_en)
  297. continue;
  298. swrm->mport_cfg[i].sinterval = config[i].si;
  299. swrm->mport_cfg[i].offset1 = config[i].off1;
  300. swrm->mport_cfg[i].offset2 = config[i].off2;
  301. swrm->mport_cfg[i].hstart = config[i].hstart;
  302. swrm->mport_cfg[i].hstop = config[i].hstop;
  303. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  304. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  305. swrm->mport_cfg[i].word_length = config[i].wd_len;
  306. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  307. }
  308. }
  309. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  310. {
  311. struct port_params *params;
  312. switch (swrm->master_id) {
  313. case MASTER_ID_WSA:
  314. params = wsa_frame_superset;
  315. break;
  316. case MASTER_ID_RX:
  317. /* Two RX tables for dsd and without dsd enabled */
  318. if (swrm->mport_cfg[4].port_en)
  319. params = rx_frame_params_dsd;
  320. else
  321. params = rx_frame_params;
  322. break;
  323. case MASTER_ID_TX:
  324. params = tx_frame_params_superset;
  325. break;
  326. default: /* MASTER_GENERIC*/
  327. /* computer generic frame parameters */
  328. return -EINVAL;
  329. }
  330. copy_port_tables(swrm, params);
  331. return 0;
  332. }
  333. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  334. u8 *mstr_ch_mask, u8 mstr_prt_type,
  335. u8 slv_port_id)
  336. {
  337. int i, j;
  338. *mstr_port_id = 0;
  339. for (i = 1; i <= swrm->num_ports; i++) {
  340. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  341. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  342. goto found;
  343. }
  344. }
  345. found:
  346. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  347. dev_err(swrm->dev, "%s: port type not supported by master\n",
  348. __func__);
  349. return -EINVAL;
  350. }
  351. /* id 0 corresponds to master port 1 */
  352. *mstr_port_id = i - 1;
  353. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  354. return 0;
  355. }
  356. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  357. u8 dev_addr, u16 reg_addr)
  358. {
  359. u32 val;
  360. u8 id = *cmd_id;
  361. if (id != SWR_BROADCAST_CMD_ID) {
  362. if (id < 14)
  363. id += 1;
  364. else
  365. id = 0;
  366. *cmd_id = id;
  367. }
  368. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  369. return val;
  370. }
  371. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  372. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  373. u32 len)
  374. {
  375. u32 val;
  376. u32 retry_attempt = 0;
  377. mutex_lock(&swrm->iolock);
  378. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  379. /* wait for FIFO RD to complete to avoid overflow */
  380. usleep_range(100, 105);
  381. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  382. /* wait for FIFO RD CMD complete to avoid overflow */
  383. usleep_range(250, 255);
  384. retry_read:
  385. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  386. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  387. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  388. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  389. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  390. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  391. /* wait 500 us before retry on fifo read failure */
  392. usleep_range(500, 505);
  393. retry_attempt++;
  394. goto retry_read;
  395. } else {
  396. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  397. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  398. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  399. dev_addr, *cmd_data);
  400. dev_err_ratelimited(swrm->dev,
  401. "%s: failed to read fifo\n", __func__);
  402. }
  403. }
  404. mutex_unlock(&swrm->iolock);
  405. return 0;
  406. }
  407. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  408. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  409. {
  410. u32 val;
  411. int ret = 0;
  412. mutex_lock(&swrm->iolock);
  413. if (!cmd_id)
  414. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  415. dev_addr, reg_addr);
  416. else
  417. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  418. dev_addr, reg_addr);
  419. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  420. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  421. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  422. /* wait for FIFO WR command to complete to avoid overflow */
  423. usleep_range(250, 255);
  424. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  425. if (cmd_id == 0xF) {
  426. /*
  427. * sleep for 10ms for MSM soundwire variant to allow broadcast
  428. * command to complete.
  429. */
  430. if (swrm_is_msm_variant(swrm->version))
  431. usleep_range(10000, 10100);
  432. else
  433. wait_for_completion_timeout(&swrm->broadcast,
  434. (2 * HZ/10));
  435. }
  436. mutex_unlock(&swrm->iolock);
  437. return ret;
  438. }
  439. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  440. void *buf, u32 len)
  441. {
  442. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  443. int ret = 0;
  444. int val;
  445. u8 *reg_val = (u8 *)buf;
  446. if (!swrm) {
  447. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  448. return -EINVAL;
  449. }
  450. mutex_lock(&swrm->devlock);
  451. if (!swrm->dev_up) {
  452. mutex_unlock(&swrm->devlock);
  453. return 0;
  454. }
  455. mutex_unlock(&swrm->devlock);
  456. pm_runtime_get_sync(swrm->dev);
  457. if (dev_num)
  458. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  459. len);
  460. else
  461. val = swr_master_read(swrm, reg_addr);
  462. if (!ret)
  463. *reg_val = (u8)val;
  464. pm_runtime_put_autosuspend(swrm->dev);
  465. pm_runtime_mark_last_busy(swrm->dev);
  466. return ret;
  467. }
  468. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  469. const void *buf)
  470. {
  471. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  472. int ret = 0;
  473. u8 reg_val = *(u8 *)buf;
  474. if (!swrm) {
  475. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  476. return -EINVAL;
  477. }
  478. mutex_lock(&swrm->devlock);
  479. if (!swrm->dev_up) {
  480. mutex_unlock(&swrm->devlock);
  481. return 0;
  482. }
  483. mutex_unlock(&swrm->devlock);
  484. pm_runtime_get_sync(swrm->dev);
  485. if (dev_num)
  486. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  487. else
  488. swr_master_write(swrm, reg_addr, reg_val);
  489. pm_runtime_put_autosuspend(swrm->dev);
  490. pm_runtime_mark_last_busy(swrm->dev);
  491. return ret;
  492. }
  493. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  494. const void *buf, size_t len)
  495. {
  496. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  497. int ret = 0;
  498. int i;
  499. u32 *val;
  500. u32 *swr_fifo_reg;
  501. if (!swrm || !swrm->handle) {
  502. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  503. return -EINVAL;
  504. }
  505. if (len <= 0)
  506. return -EINVAL;
  507. mutex_lock(&swrm->devlock);
  508. if (!swrm->dev_up) {
  509. mutex_unlock(&swrm->devlock);
  510. return 0;
  511. }
  512. mutex_unlock(&swrm->devlock);
  513. pm_runtime_get_sync(swrm->dev);
  514. if (dev_num) {
  515. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  516. if (!swr_fifo_reg) {
  517. ret = -ENOMEM;
  518. goto err;
  519. }
  520. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  521. if (!val) {
  522. ret = -ENOMEM;
  523. goto mem_fail;
  524. }
  525. for (i = 0; i < len; i++) {
  526. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  527. ((u8 *)buf)[i],
  528. dev_num,
  529. ((u16 *)reg)[i]);
  530. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  531. }
  532. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  533. if (ret) {
  534. dev_err(&master->dev, "%s: bulk write failed\n",
  535. __func__);
  536. ret = -EINVAL;
  537. }
  538. } else {
  539. dev_err(&master->dev,
  540. "%s: No support of Bulk write for master regs\n",
  541. __func__);
  542. ret = -EINVAL;
  543. goto err;
  544. }
  545. kfree(val);
  546. mem_fail:
  547. kfree(swr_fifo_reg);
  548. err:
  549. pm_runtime_put_autosuspend(swrm->dev);
  550. pm_runtime_mark_last_busy(swrm->dev);
  551. return ret;
  552. }
  553. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  554. {
  555. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  556. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  557. }
  558. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  559. u8 row, u8 col)
  560. {
  561. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  562. SWRS_SCP_FRAME_CTRL_BANK(bank));
  563. }
  564. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  565. u8 slv_port, u8 dev_num)
  566. {
  567. struct swr_port_info *port_req = NULL;
  568. list_for_each_entry(port_req, &mport->port_req_list, list) {
  569. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  570. if ((port_req->slave_port_id == slv_port)
  571. && (port_req->dev_num == dev_num))
  572. return port_req;
  573. }
  574. return NULL;
  575. }
  576. static bool swrm_remove_from_group(struct swr_master *master)
  577. {
  578. struct swr_device *swr_dev;
  579. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  580. bool is_removed = false;
  581. if (!swrm)
  582. goto end;
  583. mutex_lock(&swrm->mlock);
  584. if ((swrm->num_rx_chs > 1) &&
  585. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  586. list_for_each_entry(swr_dev, &master->devices,
  587. dev_list) {
  588. swr_dev->group_id = SWR_GROUP_NONE;
  589. master->gr_sid = 0;
  590. }
  591. is_removed = true;
  592. }
  593. mutex_unlock(&swrm->mlock);
  594. end:
  595. return is_removed;
  596. }
  597. static void swrm_disable_ports(struct swr_master *master,
  598. u8 bank)
  599. {
  600. u32 value;
  601. struct swr_port_info *port_req;
  602. int i;
  603. struct swrm_mports *mport;
  604. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  605. if (!swrm) {
  606. pr_err("%s: swrm is null\n", __func__);
  607. return;
  608. }
  609. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  610. master->num_port);
  611. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  612. mport = &(swrm->mport_cfg[i]);
  613. if (!mport->port_en)
  614. continue;
  615. list_for_each_entry(port_req, &mport->port_req_list, list) {
  616. /* skip ports with no change req's*/
  617. if (port_req->req_ch == port_req->ch_en)
  618. continue;
  619. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  620. port_req->dev_num, 0x00,
  621. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  622. bank));
  623. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  624. __func__, i,
  625. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  626. }
  627. value = ((mport->req_ch)
  628. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  629. value |= ((mport->offset2)
  630. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  631. value |= ((mport->offset1)
  632. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  633. value |= mport->sinterval;
  634. swr_master_write(swrm,
  635. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  636. value);
  637. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  638. __func__, i,
  639. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  640. }
  641. }
  642. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  643. {
  644. struct swr_port_info *port_req, *next;
  645. int i;
  646. struct swrm_mports *mport;
  647. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  648. if (!swrm) {
  649. pr_err("%s: swrm is null\n", __func__);
  650. return;
  651. }
  652. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  653. master->num_port);
  654. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  655. mport = &(swrm->mport_cfg[i]);
  656. list_for_each_entry_safe(port_req, next,
  657. &mport->port_req_list, list) {
  658. /* skip ports without new ch req */
  659. if (port_req->ch_en == port_req->req_ch)
  660. continue;
  661. /* remove new ch req's*/
  662. port_req->ch_en = port_req->req_ch;
  663. /* If no streams enabled on port, remove the port req */
  664. if (port_req->ch_en == 0) {
  665. list_del(&port_req->list);
  666. kfree(port_req);
  667. }
  668. }
  669. /* remove new ch req's on mport*/
  670. mport->ch_en = mport->req_ch;
  671. if (!(mport->ch_en)) {
  672. mport->port_en = false;
  673. master->port_en_mask &= ~i;
  674. }
  675. }
  676. }
  677. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  678. {
  679. u32 value, slv_id;
  680. struct swr_port_info *port_req;
  681. int i;
  682. struct swrm_mports *mport;
  683. u32 reg[SWRM_MAX_PORT_REG];
  684. u32 val[SWRM_MAX_PORT_REG];
  685. int len = 0;
  686. u8 hparams;
  687. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  688. if (!swrm) {
  689. pr_err("%s: swrm is null\n", __func__);
  690. return;
  691. }
  692. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  693. master->num_port);
  694. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  695. mport = &(swrm->mport_cfg[i]);
  696. if (!mport->port_en)
  697. continue;
  698. list_for_each_entry(port_req, &mport->port_req_list, list) {
  699. slv_id = port_req->slave_port_id;
  700. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  701. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  702. port_req->dev_num, 0x00,
  703. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  704. bank));
  705. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  706. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  707. port_req->dev_num, 0x00,
  708. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  709. bank));
  710. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  711. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  712. port_req->dev_num, 0x00,
  713. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  714. bank));
  715. if (mport->offset2 != SWR_INVALID_PARAM) {
  716. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  717. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  718. port_req->dev_num, 0x00,
  719. SWRS_DP_OFFSET_CONTROL_2_BANK(
  720. slv_id, bank));
  721. }
  722. if (mport->hstart != SWR_INVALID_PARAM
  723. && mport->hstop != SWR_INVALID_PARAM) {
  724. hparams = (mport->hstart << 4) | mport->hstop;
  725. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  726. val[len++] = SWR_REG_VAL_PACK(hparams,
  727. port_req->dev_num, 0x00,
  728. SWRS_DP_HCONTROL_BANK(slv_id,
  729. bank));
  730. }
  731. if (mport->word_length != SWR_INVALID_PARAM) {
  732. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  733. val[len++] =
  734. SWR_REG_VAL_PACK(mport->word_length,
  735. port_req->dev_num, 0x00,
  736. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  737. }
  738. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  739. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  740. val[len++] =
  741. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  742. port_req->dev_num, 0x00,
  743. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  744. bank));
  745. }
  746. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  747. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  748. val[len++] =
  749. SWR_REG_VAL_PACK(mport->blk_grp_count,
  750. port_req->dev_num, 0x00,
  751. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  752. bank));
  753. }
  754. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  755. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  756. val[len++] =
  757. SWR_REG_VAL_PACK(mport->lane_ctrl,
  758. port_req->dev_num, 0x00,
  759. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  760. bank));
  761. }
  762. port_req->ch_en = port_req->req_ch;
  763. }
  764. value = ((mport->req_ch)
  765. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  766. value |= ((mport->offset2)
  767. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  768. value |= ((mport->offset1)
  769. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  770. value |= mport->sinterval;
  771. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  772. val[len++] = value;
  773. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  774. __func__, i,
  775. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  776. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  777. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  778. val[len++] = mport->lane_ctrl;
  779. }
  780. if (mport->word_length != SWR_INVALID_PARAM) {
  781. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  782. val[len++] = mport->word_length;
  783. }
  784. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  785. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  786. val[len++] = mport->blk_grp_count;
  787. }
  788. if (mport->hstart != SWR_INVALID_PARAM
  789. && mport->hstop != SWR_INVALID_PARAM) {
  790. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  791. hparams = (mport->hstart << 4) | mport->hstop;
  792. val[len++] = hparams;
  793. }
  794. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  795. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  796. val[len++] = mport->blk_pack_mode;
  797. }
  798. mport->ch_en = mport->req_ch;
  799. }
  800. swr_master_bulk_write(swrm, reg, val, len);
  801. }
  802. static void swrm_apply_port_config(struct swr_master *master)
  803. {
  804. u8 bank;
  805. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  806. if (!swrm) {
  807. pr_err("%s: Invalid handle to swr controller\n",
  808. __func__);
  809. return;
  810. }
  811. bank = get_inactive_bank_num(swrm);
  812. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  813. __func__, bank, master->num_port);
  814. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  815. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  816. swrm_copy_data_port_config(master, bank);
  817. }
  818. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  819. {
  820. u8 bank;
  821. u32 value, n_row, n_col;
  822. int ret;
  823. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  824. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  825. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  826. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  827. u8 inactive_bank;
  828. if (!swrm) {
  829. pr_err("%s: swrm is null\n", __func__);
  830. return -EFAULT;
  831. }
  832. mutex_lock(&swrm->mlock);
  833. bank = get_inactive_bank_num(swrm);
  834. if (enable) {
  835. ret = swrm_get_port_config(swrm);
  836. if (ret) {
  837. /* cannot accommodate ports */
  838. swrm_cleanup_disabled_port_reqs(master);
  839. pm_runtime_mark_last_busy(swrm->dev);
  840. pm_runtime_put_autosuspend(swrm->dev);
  841. mutex_unlock(&swrm->mlock);
  842. return -EINVAL;
  843. }
  844. /* apply the new port config*/
  845. swrm_apply_port_config(master);
  846. } else {
  847. swrm_disable_ports(master, bank);
  848. }
  849. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  850. __func__, enable, swrm->num_cfg_devs);
  851. if (enable) {
  852. /* set col = 16 */
  853. n_col = SWR_MAX_COL;
  854. } else {
  855. /*
  856. * Do not change to col = 2 if there are still active ports
  857. */
  858. if (!master->num_port)
  859. n_col = SWR_MIN_COL;
  860. else
  861. n_col = SWR_MAX_COL;
  862. }
  863. /* Use default 50 * x, frame shape. Change based on mclk */
  864. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  865. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  866. n_col ? 16 : 2);
  867. n_row = SWR_ROW_64;
  868. } else {
  869. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  870. n_col ? 16 : 2);
  871. n_row = SWR_ROW_50;
  872. }
  873. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  874. value &= (~mask);
  875. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  876. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  877. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  878. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  879. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  880. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  881. enable_bank_switch(swrm, bank, n_row, n_col);
  882. inactive_bank = bank ? 0 : 1;
  883. if (enable)
  884. swrm_copy_data_port_config(master, inactive_bank);
  885. else {
  886. swrm_disable_ports(master, inactive_bank);
  887. swrm_cleanup_disabled_port_reqs(master);
  888. }
  889. if (!swrm_is_port_en(master)) {
  890. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  891. __func__);
  892. pm_runtime_mark_last_busy(swrm->dev);
  893. pm_runtime_put_autosuspend(swrm->dev);
  894. }
  895. mutex_unlock(&swrm->mlock);
  896. return 0;
  897. }
  898. static int swrm_connect_port(struct swr_master *master,
  899. struct swr_params *portinfo)
  900. {
  901. int i;
  902. struct swr_port_info *port_req;
  903. int ret = 0;
  904. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  905. struct swrm_mports *mport;
  906. u8 mstr_port_id, mstr_ch_msk;
  907. dev_dbg(&master->dev, "%s: enter\n", __func__);
  908. if (!portinfo)
  909. return -EINVAL;
  910. if (!swrm) {
  911. dev_err(&master->dev,
  912. "%s: Invalid handle to swr controller\n",
  913. __func__);
  914. return -EINVAL;
  915. }
  916. mutex_lock(&swrm->mlock);
  917. if (!swrm_is_port_en(master))
  918. pm_runtime_get_sync(swrm->dev);
  919. for (i = 0; i < portinfo->num_port; i++) {
  920. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  921. portinfo->port_type[i],
  922. portinfo->port_id[i]);
  923. if (ret) {
  924. dev_err(&master->dev,
  925. "%s: mstr portid for slv port %d not found\n",
  926. __func__, portinfo->port_id[i]);
  927. goto port_fail;
  928. }
  929. mport = &(swrm->mport_cfg[mstr_port_id]);
  930. /* get port req */
  931. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  932. portinfo->dev_num);
  933. if (!port_req) {
  934. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  935. __func__, portinfo->port_id[i],
  936. portinfo->dev_num);
  937. port_req = kzalloc(sizeof(struct swr_port_info),
  938. GFP_KERNEL);
  939. if (!port_req) {
  940. ret = -ENOMEM;
  941. goto mem_fail;
  942. }
  943. port_req->dev_num = portinfo->dev_num;
  944. port_req->slave_port_id = portinfo->port_id[i];
  945. port_req->num_ch = portinfo->num_ch[i];
  946. port_req->ch_rate = portinfo->ch_rate[i];
  947. port_req->ch_en = 0;
  948. port_req->master_port_id = mstr_port_id;
  949. list_add(&port_req->list, &mport->port_req_list);
  950. }
  951. port_req->req_ch |= portinfo->ch_en[i];
  952. dev_dbg(&master->dev,
  953. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  954. __func__, port_req->master_port_id,
  955. port_req->slave_port_id, port_req->ch_rate,
  956. port_req->num_ch);
  957. /* Put the port req on master port */
  958. mport = &(swrm->mport_cfg[mstr_port_id]);
  959. mport->port_en = true;
  960. mport->req_ch |= mstr_ch_msk;
  961. master->port_en_mask |= (1 << mstr_port_id);
  962. }
  963. master->num_port += portinfo->num_port;
  964. swr_port_response(master, portinfo->tid);
  965. mutex_unlock(&swrm->mlock);
  966. return 0;
  967. port_fail:
  968. mem_fail:
  969. /* cleanup port reqs in error condition */
  970. swrm_cleanup_disabled_port_reqs(master);
  971. mutex_unlock(&swrm->mlock);
  972. return ret;
  973. }
  974. static int swrm_disconnect_port(struct swr_master *master,
  975. struct swr_params *portinfo)
  976. {
  977. int i, ret = 0;
  978. struct swr_port_info *port_req;
  979. struct swrm_mports *mport;
  980. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  981. u8 mstr_port_id, mstr_ch_mask;
  982. if (!swrm) {
  983. dev_err(&master->dev,
  984. "%s: Invalid handle to swr controller\n",
  985. __func__);
  986. return -EINVAL;
  987. }
  988. if (!portinfo) {
  989. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  990. return -EINVAL;
  991. }
  992. mutex_lock(&swrm->mlock);
  993. for (i = 0; i < portinfo->num_port; i++) {
  994. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  995. portinfo->port_type[i], portinfo->port_id[i]);
  996. if (ret) {
  997. dev_err(&master->dev,
  998. "%s: mstr portid for slv port %d not found\n",
  999. __func__, portinfo->port_id[i]);
  1000. mutex_unlock(&swrm->mlock);
  1001. return -EINVAL;
  1002. }
  1003. mport = &(swrm->mport_cfg[mstr_port_id]);
  1004. /* get port req */
  1005. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1006. portinfo->dev_num);
  1007. if (!port_req) {
  1008. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1009. __func__, portinfo->port_id[i]);
  1010. return -EINVAL;
  1011. }
  1012. port_req->req_ch &= ~portinfo->ch_en[i];
  1013. mport->req_ch &= ~mstr_ch_mask;
  1014. }
  1015. master->num_port -= portinfo->num_port;
  1016. swr_port_response(master, portinfo->tid);
  1017. mutex_unlock(&swrm->mlock);
  1018. return 0;
  1019. }
  1020. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1021. int status, u8 *devnum)
  1022. {
  1023. int i;
  1024. bool found = false;
  1025. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1026. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1027. *devnum = i;
  1028. found = true;
  1029. break;
  1030. }
  1031. status >>= 2;
  1032. }
  1033. if (found)
  1034. return 0;
  1035. else
  1036. return -EINVAL;
  1037. }
  1038. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1039. int status, u8 *devnum)
  1040. {
  1041. int i;
  1042. int new_sts = status;
  1043. int ret = SWR_NOT_PRESENT;
  1044. if (status != swrm->slave_status) {
  1045. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1046. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1047. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1048. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1049. *devnum = i;
  1050. break;
  1051. }
  1052. status >>= 2;
  1053. swrm->slave_status >>= 2;
  1054. }
  1055. swrm->slave_status = new_sts;
  1056. }
  1057. return ret;
  1058. }
  1059. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1060. {
  1061. struct swr_mstr_ctrl *swrm = dev;
  1062. u32 value, intr_sts;
  1063. u32 temp = 0;
  1064. u32 status, chg_sts, i;
  1065. u8 devnum = 0;
  1066. int ret = IRQ_HANDLED;
  1067. struct swr_device *swr_dev;
  1068. struct swr_master *mstr = &swrm->master;
  1069. mutex_lock(&swrm->reslock);
  1070. swrm_clk_request(swrm, true);
  1071. mutex_unlock(&swrm->reslock);
  1072. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1073. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1074. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1075. value = intr_sts & (1 << i);
  1076. if (!value)
  1077. continue;
  1078. switch (value) {
  1079. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1080. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1081. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1082. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1083. if (ret) {
  1084. dev_err(swrm->dev, "no slave alert found.\
  1085. spurious interrupt\n");
  1086. break;
  1087. }
  1088. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1089. if (swr_dev->dev_num != devnum)
  1090. continue;
  1091. if (swr_dev->slave_irq)
  1092. handle_nested_irq(
  1093. irq_find_mapping(
  1094. swr_dev->slave_irq, 0));
  1095. }
  1096. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1097. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1098. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1099. SWRS_SCP_INT_STATUS_CLEAR_1);
  1100. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1101. SWRS_SCP_INT_STATUS_CLEAR_1);
  1102. break;
  1103. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1104. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1105. break;
  1106. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1107. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1108. if (status == swrm->slave_status) {
  1109. dev_dbg(swrm->dev,
  1110. "%s: No change in slave status: %d\n",
  1111. __func__, status);
  1112. break;
  1113. }
  1114. chg_sts = swrm_check_slave_change_status(swrm, status,
  1115. &devnum);
  1116. switch (chg_sts) {
  1117. case SWR_NOT_PRESENT:
  1118. dev_dbg(swrm->dev, "device %d got detached\n",
  1119. devnum);
  1120. break;
  1121. case SWR_ATTACHED_OK:
  1122. dev_dbg(swrm->dev, "device %d got attached\n",
  1123. devnum);
  1124. break;
  1125. case SWR_ALERT:
  1126. dev_dbg(swrm->dev,
  1127. "device %d has pending interrupt\n",
  1128. devnum);
  1129. break;
  1130. }
  1131. break;
  1132. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1133. dev_err_ratelimited(swrm->dev,
  1134. "SWR bus clsh detected\n");
  1135. break;
  1136. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1137. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1138. break;
  1139. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1140. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1141. break;
  1142. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1143. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1144. break;
  1145. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1146. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1147. dev_err_ratelimited(swrm->dev,
  1148. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1149. value);
  1150. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1151. break;
  1152. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1153. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1154. break;
  1155. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1156. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1157. break;
  1158. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1159. complete(&swrm->broadcast);
  1160. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1161. break;
  1162. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1163. break;
  1164. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1165. break;
  1166. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1167. break;
  1168. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1169. complete(&swrm->reset);
  1170. break;
  1171. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1172. break;
  1173. default:
  1174. dev_err_ratelimited(swrm->dev,
  1175. "SWR unknown interrupt\n");
  1176. ret = IRQ_NONE;
  1177. break;
  1178. }
  1179. }
  1180. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1181. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1182. mutex_lock(&swrm->reslock);
  1183. swrm_clk_request(swrm, false);
  1184. mutex_unlock(&swrm->reslock);
  1185. return ret;
  1186. }
  1187. static void swrm_wakeup_work(struct work_struct *work)
  1188. {
  1189. struct swr_mstr_ctrl *swrm;
  1190. swrm = container_of(work, struct swr_mstr_ctrl,
  1191. wakeup_work);
  1192. if (!swrm || !(swrm->dev)) {
  1193. pr_err("%s: swrm or dev is null\n", __func__);
  1194. return;
  1195. }
  1196. pm_runtime_get_sync(swrm->dev);
  1197. pm_runtime_mark_last_busy(swrm->dev);
  1198. pm_runtime_put_autosuspend(swrm->dev);
  1199. }
  1200. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1201. {
  1202. u32 val;
  1203. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1204. val = (swrm->slave_status >> (devnum * 2));
  1205. val &= SWRM_MCP_SLV_STATUS_MASK;
  1206. return val;
  1207. }
  1208. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1209. u8 *dev_num)
  1210. {
  1211. int i;
  1212. u64 id = 0;
  1213. int ret = -EINVAL;
  1214. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1215. struct swr_device *swr_dev;
  1216. u32 num_dev = 0;
  1217. if (!swrm) {
  1218. pr_err("%s: Invalid handle to swr controller\n",
  1219. __func__);
  1220. return ret;
  1221. }
  1222. if (swrm->num_dev)
  1223. num_dev = swrm->num_dev;
  1224. else
  1225. num_dev = mstr->num_dev;
  1226. pm_runtime_get_sync(swrm->dev);
  1227. for (i = 1; i < (num_dev + 1); i++) {
  1228. id = ((u64)(swr_master_read(swrm,
  1229. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1230. id |= swr_master_read(swrm,
  1231. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1232. /*
  1233. * As pm_runtime_get_sync() brings all slaves out of reset
  1234. * update logical device number for all slaves.
  1235. */
  1236. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1237. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1238. u32 status = swrm_get_device_status(swrm, i);
  1239. if ((status == 0x01) || (status == 0x02)) {
  1240. swr_dev->dev_num = i;
  1241. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1242. *dev_num = i;
  1243. ret = 0;
  1244. }
  1245. dev_dbg(swrm->dev,
  1246. "%s: devnum %d is assigned for dev addr %lx\n",
  1247. __func__, i, swr_dev->addr);
  1248. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i, 0xF,
  1249. SWRS_SCP_INT_STATUS_CLEAR_1);
  1250. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0xF,
  1251. SWRS_SCP_INT_STATUS_MASK_1);
  1252. }
  1253. }
  1254. }
  1255. }
  1256. if (ret)
  1257. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1258. __func__, dev_id);
  1259. pm_runtime_mark_last_busy(swrm->dev);
  1260. pm_runtime_put_autosuspend(swrm->dev);
  1261. return ret;
  1262. }
  1263. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1264. {
  1265. int ret = 0;
  1266. u32 val;
  1267. u8 row_ctrl = SWR_ROW_50;
  1268. u8 col_ctrl = SWR_MIN_COL;
  1269. u8 ssp_period = 1;
  1270. u8 retry_cmd_num = 3;
  1271. u32 reg[SWRM_MAX_INIT_REG];
  1272. u32 value[SWRM_MAX_INIT_REG];
  1273. int len = 0;
  1274. /* Clear Rows and Cols */
  1275. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1276. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1277. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1278. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1279. value[len++] = val;
  1280. /* Set Auto enumeration flag */
  1281. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1282. value[len++] = 1;
  1283. /* Configure No pings */
  1284. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1285. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1286. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1287. reg[len] = SWRM_MCP_CFG_ADDR;
  1288. value[len++] = val;
  1289. /* Configure number of retries of a read/write cmd */
  1290. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1291. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1292. value[len++] = val;
  1293. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1294. value[len++] = 0x2;
  1295. /* Set IRQ to PULSE */
  1296. reg[len] = SWRM_COMP_CFG_ADDR;
  1297. value[len++] = 0x03;
  1298. reg[len] = SWRM_INTERRUPT_CLEAR;
  1299. value[len++] = 0xFFFFFFFF;
  1300. /* Mask soundwire interrupts */
  1301. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1302. value[len++] = 0x1FFFD;
  1303. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1304. value[len++] = 0x1;
  1305. swr_master_bulk_write(swrm, reg, value, len);
  1306. return ret;
  1307. }
  1308. static int swrm_event_notify(struct notifier_block *self,
  1309. unsigned long action, void *data)
  1310. {
  1311. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1312. event_notifier);
  1313. if (!swrm || !(swrm->dev)) {
  1314. pr_err("%s: swrm or dev is NULL\n", __func__);
  1315. return -EINVAL;
  1316. }
  1317. switch (action) {
  1318. case MSM_AUD_DC_EVENT:
  1319. schedule_work(&(swrm->dc_presence_work));
  1320. break;
  1321. case SWR_WAKE_IRQ_EVENT:
  1322. if (swrm->wakeup_req)
  1323. schedule_work(&swrm->wakeup_work);
  1324. break;
  1325. default:
  1326. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1327. __func__, action);
  1328. return -EINVAL;
  1329. }
  1330. return 0;
  1331. }
  1332. static void swrm_notify_work_fn(struct work_struct *work)
  1333. {
  1334. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1335. dc_presence_work);
  1336. if (!swrm || !swrm->pdev) {
  1337. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1338. return;
  1339. }
  1340. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1341. }
  1342. static int swrm_probe(struct platform_device *pdev)
  1343. {
  1344. struct swr_mstr_ctrl *swrm;
  1345. struct swr_ctrl_platform_data *pdata;
  1346. u32 i, num_ports, port_num, port_type, ch_mask;
  1347. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1348. int ret = 0;
  1349. /* Allocate soundwire master driver structure */
  1350. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1351. GFP_KERNEL);
  1352. if (!swrm) {
  1353. ret = -ENOMEM;
  1354. goto err_memory_fail;
  1355. }
  1356. swrm->pdev = pdev;
  1357. swrm->dev = &pdev->dev;
  1358. platform_set_drvdata(pdev, swrm);
  1359. swr_set_ctrl_data(&swrm->master, swrm);
  1360. pdata = dev_get_platdata(&pdev->dev);
  1361. if (!pdata) {
  1362. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1363. __func__);
  1364. ret = -EINVAL;
  1365. goto err_pdata_fail;
  1366. }
  1367. swrm->handle = (void *)pdata->handle;
  1368. if (!swrm->handle) {
  1369. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1370. __func__);
  1371. ret = -EINVAL;
  1372. goto err_pdata_fail;
  1373. }
  1374. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1375. &swrm->master_id);
  1376. if (ret) {
  1377. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1378. goto err_pdata_fail;
  1379. }
  1380. if (!(of_property_read_u32(pdev->dev.of_node,
  1381. "swrm-io-base", &swrm->swrm_base_reg)))
  1382. ret = of_property_read_u32(pdev->dev.of_node,
  1383. "swrm-io-base", &swrm->swrm_base_reg);
  1384. if (!swrm->swrm_base_reg) {
  1385. swrm->read = pdata->read;
  1386. if (!swrm->read) {
  1387. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1388. __func__);
  1389. ret = -EINVAL;
  1390. goto err_pdata_fail;
  1391. }
  1392. swrm->write = pdata->write;
  1393. if (!swrm->write) {
  1394. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1395. __func__);
  1396. ret = -EINVAL;
  1397. goto err_pdata_fail;
  1398. }
  1399. swrm->bulk_write = pdata->bulk_write;
  1400. if (!swrm->bulk_write) {
  1401. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1402. __func__);
  1403. ret = -EINVAL;
  1404. goto err_pdata_fail;
  1405. }
  1406. } else {
  1407. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1408. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1409. }
  1410. swrm->clk = pdata->clk;
  1411. if (!swrm->clk) {
  1412. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1413. __func__);
  1414. ret = -EINVAL;
  1415. goto err_pdata_fail;
  1416. }
  1417. if (of_property_read_u32(pdev->dev.of_node,
  1418. "qcom,swr-clock-stop-mode0",
  1419. &swrm->clk_stop_mode0_supp)) {
  1420. swrm->clk_stop_mode0_supp = FALSE;
  1421. }
  1422. /* Parse soundwire port mapping */
  1423. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1424. &num_ports);
  1425. if (ret) {
  1426. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1427. goto err_pdata_fail;
  1428. }
  1429. swrm->num_ports = num_ports;
  1430. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1431. &map_size)) {
  1432. dev_err(swrm->dev, "missing port mapping\n");
  1433. goto err_pdata_fail;
  1434. }
  1435. map_length = map_size / (3 * sizeof(u32));
  1436. if (num_ports > SWR_MSTR_PORT_LEN) {
  1437. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1438. __func__);
  1439. ret = -EINVAL;
  1440. goto err_pdata_fail;
  1441. }
  1442. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1443. if (!temp) {
  1444. ret = -ENOMEM;
  1445. goto err_pdata_fail;
  1446. }
  1447. ret = of_property_read_u32_array(pdev->dev.of_node,
  1448. "qcom,swr-port-mapping", temp, 3 * map_length);
  1449. if (ret) {
  1450. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1451. __func__);
  1452. goto err_pdata_fail;
  1453. }
  1454. for (i = 0; i < map_length; i++) {
  1455. port_num = temp[3 * i];
  1456. port_type = temp[3 * i + 1];
  1457. ch_mask = temp[3 * i + 2];
  1458. if (port_num != old_port_num)
  1459. ch_iter = 0;
  1460. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1461. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1462. old_port_num = port_num;
  1463. }
  1464. devm_kfree(&pdev->dev, temp);
  1465. swrm->reg_irq = pdata->reg_irq;
  1466. swrm->master.read = swrm_read;
  1467. swrm->master.write = swrm_write;
  1468. swrm->master.bulk_write = swrm_bulk_write;
  1469. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1470. swrm->master.connect_port = swrm_connect_port;
  1471. swrm->master.disconnect_port = swrm_disconnect_port;
  1472. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1473. swrm->master.remove_from_group = swrm_remove_from_group;
  1474. swrm->master.dev.parent = &pdev->dev;
  1475. swrm->master.dev.of_node = pdev->dev.of_node;
  1476. swrm->master.num_port = 0;
  1477. swrm->rcmd_id = 0;
  1478. swrm->wcmd_id = 0;
  1479. swrm->slave_status = 0;
  1480. swrm->num_rx_chs = 0;
  1481. swrm->clk_ref_count = 0;
  1482. swrm->mclk_freq = MCLK_FREQ;
  1483. swrm->dev_up = true;
  1484. swrm->state = SWR_MSTR_RESUME;
  1485. init_completion(&swrm->reset);
  1486. init_completion(&swrm->broadcast);
  1487. mutex_init(&swrm->mlock);
  1488. mutex_init(&swrm->reslock);
  1489. mutex_init(&swrm->force_down_lock);
  1490. mutex_init(&swrm->iolock);
  1491. mutex_init(&swrm->devlock);
  1492. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1493. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1494. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1495. &swrm->num_dev);
  1496. if (ret) {
  1497. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1498. __func__, "qcom,swr-num-dev");
  1499. } else {
  1500. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1501. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1502. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1503. ret = -EINVAL;
  1504. goto err_pdata_fail;
  1505. }
  1506. }
  1507. if (of_property_read_u32(swrm->dev->of_node,
  1508. "qcom,swr-wakeup-required", &swrm->wakeup_req)) {
  1509. swrm->wakeup_req = false;
  1510. }
  1511. if (swrm->reg_irq) {
  1512. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1513. SWR_IRQ_REGISTER);
  1514. if (ret) {
  1515. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1516. __func__, ret);
  1517. goto err_irq_fail;
  1518. }
  1519. } else {
  1520. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1521. if (swrm->irq < 0) {
  1522. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1523. __func__, swrm->irq);
  1524. goto err_irq_fail;
  1525. }
  1526. ret = request_threaded_irq(swrm->irq, NULL,
  1527. swr_mstr_interrupt,
  1528. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1529. "swr_master_irq", swrm);
  1530. if (ret) {
  1531. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1532. __func__, ret);
  1533. goto err_irq_fail;
  1534. }
  1535. }
  1536. ret = swr_register_master(&swrm->master);
  1537. if (ret) {
  1538. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1539. goto err_mstr_fail;
  1540. }
  1541. /* Add devices registered with board-info as the
  1542. * controller will be up now
  1543. */
  1544. swr_master_add_boarddevices(&swrm->master);
  1545. mutex_lock(&swrm->mlock);
  1546. swrm_clk_request(swrm, true);
  1547. ret = swrm_master_init(swrm);
  1548. if (ret < 0) {
  1549. dev_err(&pdev->dev,
  1550. "%s: Error in master Initialization , err %d\n",
  1551. __func__, ret);
  1552. mutex_unlock(&swrm->mlock);
  1553. goto err_mstr_fail;
  1554. }
  1555. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1556. mutex_unlock(&swrm->mlock);
  1557. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1558. if (pdev->dev.of_node)
  1559. of_register_swr_devices(&swrm->master);
  1560. dbgswrm = swrm;
  1561. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1562. if (!IS_ERR(debugfs_swrm_dent)) {
  1563. debugfs_peek = debugfs_create_file("swrm_peek",
  1564. S_IFREG | 0444, debugfs_swrm_dent,
  1565. (void *) "swrm_peek", &swrm_debug_ops);
  1566. debugfs_poke = debugfs_create_file("swrm_poke",
  1567. S_IFREG | 0444, debugfs_swrm_dent,
  1568. (void *) "swrm_poke", &swrm_debug_ops);
  1569. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1570. S_IFREG | 0444, debugfs_swrm_dent,
  1571. (void *) "swrm_reg_dump",
  1572. &swrm_debug_ops);
  1573. }
  1574. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1575. pm_runtime_use_autosuspend(&pdev->dev);
  1576. pm_runtime_set_active(&pdev->dev);
  1577. pm_runtime_enable(&pdev->dev);
  1578. pm_runtime_mark_last_busy(&pdev->dev);
  1579. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1580. swrm->event_notifier.notifier_call = swrm_event_notify;
  1581. msm_aud_evt_register_client(&swrm->event_notifier);
  1582. return 0;
  1583. err_mstr_fail:
  1584. if (swrm->reg_irq)
  1585. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1586. swrm, SWR_IRQ_FREE);
  1587. else if (swrm->irq)
  1588. free_irq(swrm->irq, swrm);
  1589. err_irq_fail:
  1590. mutex_destroy(&swrm->mlock);
  1591. mutex_destroy(&swrm->reslock);
  1592. mutex_destroy(&swrm->force_down_lock);
  1593. mutex_destroy(&swrm->iolock);
  1594. err_pdata_fail:
  1595. err_memory_fail:
  1596. return ret;
  1597. }
  1598. static int swrm_remove(struct platform_device *pdev)
  1599. {
  1600. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1601. if (swrm->reg_irq)
  1602. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1603. swrm, SWR_IRQ_FREE);
  1604. else if (swrm->irq)
  1605. free_irq(swrm->irq, swrm);
  1606. pm_runtime_disable(&pdev->dev);
  1607. pm_runtime_set_suspended(&pdev->dev);
  1608. swr_unregister_master(&swrm->master);
  1609. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1610. mutex_destroy(&swrm->mlock);
  1611. mutex_destroy(&swrm->reslock);
  1612. mutex_destroy(&swrm->force_down_lock);
  1613. devm_kfree(&pdev->dev, swrm);
  1614. return 0;
  1615. }
  1616. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1617. {
  1618. u32 val;
  1619. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1620. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1621. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1622. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1623. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1624. swrm->state = SWR_MSTR_PAUSE;
  1625. return 0;
  1626. }
  1627. #ifdef CONFIG_PM
  1628. static int swrm_runtime_resume(struct device *dev)
  1629. {
  1630. struct platform_device *pdev = to_platform_device(dev);
  1631. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1632. int ret = 0;
  1633. struct swr_master *mstr = &swrm->master;
  1634. struct swr_device *swr_dev;
  1635. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1636. __func__, swrm->state);
  1637. mutex_lock(&swrm->reslock);
  1638. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1639. (swrm->state == SWR_MSTR_DOWN)) {
  1640. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1641. msm_aud_evt_blocking_notifier_call_chain(
  1642. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1643. }
  1644. if (swrm->state == SWR_MSTR_DOWN) {
  1645. if (swrm_clk_request(swrm, true))
  1646. goto exit;
  1647. }
  1648. if (!swrm->clk_stop_mode0_supp) {
  1649. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1650. ret = swr_device_up(swr_dev);
  1651. if (ret) {
  1652. dev_err(dev,
  1653. "%s: failed to wakeup swr dev %d\n",
  1654. __func__, swr_dev->dev_num);
  1655. swrm_clk_request(swrm, false);
  1656. goto exit;
  1657. }
  1658. }
  1659. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1660. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1661. swrm_master_init(swrm);
  1662. } else {
  1663. /*wake up from clock stop*/
  1664. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1665. usleep_range(100, 105);
  1666. }
  1667. }
  1668. exit:
  1669. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1670. mutex_unlock(&swrm->reslock);
  1671. return ret;
  1672. }
  1673. static int swrm_runtime_suspend(struct device *dev)
  1674. {
  1675. struct platform_device *pdev = to_platform_device(dev);
  1676. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1677. int ret = 0;
  1678. struct swr_master *mstr = &swrm->master;
  1679. struct swr_device *swr_dev;
  1680. int current_state = 0;
  1681. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1682. __func__, swrm->state);
  1683. mutex_lock(&swrm->reslock);
  1684. mutex_lock(&swrm->force_down_lock);
  1685. current_state = swrm->state;
  1686. mutex_unlock(&swrm->force_down_lock);
  1687. if ((current_state == SWR_MSTR_RESUME) ||
  1688. (current_state == SWR_MSTR_UP) ||
  1689. (current_state == SWR_MSTR_SSR)) {
  1690. if ((current_state != SWR_MSTR_SSR) &&
  1691. swrm_is_port_en(&swrm->master)) {
  1692. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1693. ret = -EBUSY;
  1694. goto exit;
  1695. }
  1696. if (!swrm->clk_stop_mode0_supp) {
  1697. swrm_clk_pause(swrm);
  1698. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1699. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1700. ret = swr_device_down(swr_dev);
  1701. if (ret) {
  1702. dev_err(dev,
  1703. "%s: failed to shutdown swr dev %d\n",
  1704. __func__, swr_dev->dev_num);
  1705. goto exit;
  1706. }
  1707. }
  1708. } else {
  1709. /* clock stop sequence */
  1710. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1711. SWRS_SCP_CONTROL);
  1712. usleep_range(100, 105);
  1713. if (swrm->wakeup_req)
  1714. msm_aud_evt_blocking_notifier_call_chain(
  1715. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1716. }
  1717. swrm_clk_request(swrm, false);
  1718. }
  1719. exit:
  1720. mutex_unlock(&swrm->reslock);
  1721. return ret;
  1722. }
  1723. #endif /* CONFIG_PM */
  1724. static int swrm_device_down(struct device *dev)
  1725. {
  1726. struct platform_device *pdev = to_platform_device(dev);
  1727. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1728. int ret = 0;
  1729. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1730. mutex_lock(&swrm->force_down_lock);
  1731. swrm->state = SWR_MSTR_SSR;
  1732. mutex_unlock(&swrm->force_down_lock);
  1733. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1734. ret = swrm_runtime_suspend(dev);
  1735. if (!ret) {
  1736. pm_runtime_disable(dev);
  1737. pm_runtime_set_suspended(dev);
  1738. pm_runtime_enable(dev);
  1739. }
  1740. }
  1741. return 0;
  1742. }
  1743. /**
  1744. * swrm_wcd_notify - parent device can notify to soundwire master through
  1745. * this function
  1746. * @pdev: pointer to platform device structure
  1747. * @id: command id from parent to the soundwire master
  1748. * @data: data from parent device to soundwire master
  1749. */
  1750. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1751. {
  1752. struct swr_mstr_ctrl *swrm;
  1753. int ret = 0;
  1754. struct swr_master *mstr;
  1755. struct swr_device *swr_dev;
  1756. if (!pdev) {
  1757. pr_err("%s: pdev is NULL\n", __func__);
  1758. return -EINVAL;
  1759. }
  1760. swrm = platform_get_drvdata(pdev);
  1761. if (!swrm) {
  1762. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1763. return -EINVAL;
  1764. }
  1765. mstr = &swrm->master;
  1766. switch (id) {
  1767. case SWR_CLK_FREQ:
  1768. if (!data) {
  1769. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1770. ret = -EINVAL;
  1771. } else {
  1772. mutex_lock(&swrm->mlock);
  1773. swrm->mclk_freq = *(int *)data;
  1774. mutex_unlock(&swrm->mlock);
  1775. }
  1776. break;
  1777. case SWR_DEVICE_SSR_DOWN:
  1778. mutex_lock(&swrm->devlock);
  1779. swrm->dev_up = false;
  1780. mutex_unlock(&swrm->devlock);
  1781. break;
  1782. case SWR_DEVICE_SSR_UP:
  1783. mutex_lock(&swrm->devlock);
  1784. swrm->dev_up = true;
  1785. mutex_unlock(&swrm->devlock);
  1786. break;
  1787. case SWR_DEVICE_DOWN:
  1788. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1789. mutex_lock(&swrm->mlock);
  1790. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1791. (swrm->state == SWR_MSTR_DOWN))
  1792. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1793. __func__, swrm->state);
  1794. else
  1795. swrm_device_down(&pdev->dev);
  1796. mutex_unlock(&swrm->mlock);
  1797. break;
  1798. case SWR_DEVICE_UP:
  1799. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1800. mutex_lock(&swrm->mlock);
  1801. mutex_lock(&swrm->reslock);
  1802. if ((swrm->state == SWR_MSTR_RESUME) ||
  1803. (swrm->state == SWR_MSTR_UP)) {
  1804. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1805. __func__, swrm->state);
  1806. list_for_each_entry(swr_dev, &mstr->devices, dev_list)
  1807. swr_reset_device(swr_dev);
  1808. } else {
  1809. pm_runtime_mark_last_busy(&pdev->dev);
  1810. mutex_unlock(&swrm->reslock);
  1811. pm_runtime_get_sync(&pdev->dev);
  1812. mutex_lock(&swrm->reslock);
  1813. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1814. ret = swr_reset_device(swr_dev);
  1815. if (ret) {
  1816. dev_err(swrm->dev,
  1817. "%s: failed to reset swr device %d\n",
  1818. __func__, swr_dev->dev_num);
  1819. swrm_clk_request(swrm, false);
  1820. }
  1821. }
  1822. pm_runtime_mark_last_busy(&pdev->dev);
  1823. pm_runtime_put_autosuspend(&pdev->dev);
  1824. }
  1825. mutex_unlock(&swrm->reslock);
  1826. mutex_unlock(&swrm->mlock);
  1827. break;
  1828. case SWR_SET_NUM_RX_CH:
  1829. if (!data) {
  1830. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1831. ret = -EINVAL;
  1832. } else {
  1833. mutex_lock(&swrm->mlock);
  1834. swrm->num_rx_chs = *(int *)data;
  1835. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1836. list_for_each_entry(swr_dev, &mstr->devices,
  1837. dev_list) {
  1838. ret = swr_set_device_group(swr_dev,
  1839. SWR_BROADCAST);
  1840. if (ret)
  1841. dev_err(swrm->dev,
  1842. "%s: set num ch failed\n",
  1843. __func__);
  1844. }
  1845. } else {
  1846. list_for_each_entry(swr_dev, &mstr->devices,
  1847. dev_list) {
  1848. ret = swr_set_device_group(swr_dev,
  1849. SWR_GROUP_NONE);
  1850. if (ret)
  1851. dev_err(swrm->dev,
  1852. "%s: set num ch failed\n",
  1853. __func__);
  1854. }
  1855. }
  1856. mutex_unlock(&swrm->mlock);
  1857. }
  1858. break;
  1859. default:
  1860. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1861. __func__, id);
  1862. break;
  1863. }
  1864. return ret;
  1865. }
  1866. EXPORT_SYMBOL(swrm_wcd_notify);
  1867. #ifdef CONFIG_PM_SLEEP
  1868. static int swrm_suspend(struct device *dev)
  1869. {
  1870. int ret = -EBUSY;
  1871. struct platform_device *pdev = to_platform_device(dev);
  1872. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1873. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1874. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1875. ret = swrm_runtime_suspend(dev);
  1876. if (!ret) {
  1877. /*
  1878. * Synchronize runtime-pm and system-pm states:
  1879. * At this point, we are already suspended. If
  1880. * runtime-pm still thinks its active, then
  1881. * make sure its status is in sync with HW
  1882. * status. The three below calls let the
  1883. * runtime-pm know that we are suspended
  1884. * already without re-invoking the suspend
  1885. * callback
  1886. */
  1887. pm_runtime_disable(dev);
  1888. pm_runtime_set_suspended(dev);
  1889. pm_runtime_enable(dev);
  1890. }
  1891. }
  1892. if (ret == -EBUSY) {
  1893. /*
  1894. * There is a possibility that some audio stream is active
  1895. * during suspend. We dont want to return suspend failure in
  1896. * that case so that display and relevant components can still
  1897. * go to suspend.
  1898. * If there is some other error, then it should be passed-on
  1899. * to system level suspend
  1900. */
  1901. ret = 0;
  1902. }
  1903. return ret;
  1904. }
  1905. static int swrm_resume(struct device *dev)
  1906. {
  1907. int ret = 0;
  1908. struct platform_device *pdev = to_platform_device(dev);
  1909. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1910. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1911. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1912. ret = swrm_runtime_resume(dev);
  1913. if (!ret) {
  1914. pm_runtime_mark_last_busy(dev);
  1915. pm_request_autosuspend(dev);
  1916. }
  1917. }
  1918. return ret;
  1919. }
  1920. #endif /* CONFIG_PM_SLEEP */
  1921. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1922. SET_SYSTEM_SLEEP_PM_OPS(
  1923. swrm_suspend,
  1924. swrm_resume
  1925. )
  1926. SET_RUNTIME_PM_OPS(
  1927. swrm_runtime_suspend,
  1928. swrm_runtime_resume,
  1929. NULL
  1930. )
  1931. };
  1932. static const struct of_device_id swrm_dt_match[] = {
  1933. {
  1934. .compatible = "qcom,swr-mstr",
  1935. },
  1936. {}
  1937. };
  1938. static struct platform_driver swr_mstr_driver = {
  1939. .probe = swrm_probe,
  1940. .remove = swrm_remove,
  1941. .driver = {
  1942. .name = SWR_WCD_NAME,
  1943. .owner = THIS_MODULE,
  1944. .pm = &swrm_dev_pm_ops,
  1945. .of_match_table = swrm_dt_match,
  1946. },
  1947. };
  1948. static int __init swrm_init(void)
  1949. {
  1950. return platform_driver_register(&swr_mstr_driver);
  1951. }
  1952. module_init(swrm_init);
  1953. static void __exit swrm_exit(void)
  1954. {
  1955. platform_driver_unregister(&swr_mstr_driver);
  1956. }
  1957. module_exit(swrm_exit);
  1958. MODULE_LICENSE("GPL v2");
  1959. MODULE_DESCRIPTION("SoundWire Master Controller");
  1960. MODULE_ALIAS("platform:swr-mstr");