htt_stats.h 297 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /* HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /* keep this last */
  417. HTT_DBG_NUM_EXT_STATS = 256,
  418. };
  419. /*
  420. * Macros to get/set the bit field in config param[3] that indicates to
  421. * clear corresponding per peer stats specified by config param 1
  422. */
  423. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  424. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  425. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  426. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  427. HTT_DBG_EXT_PEER_STATS_RESET_S)
  428. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  429. do { \
  430. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  431. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  432. } while (0)
  433. #define HTT_STATS_SUBTYPE_MAX 16
  434. /* htt_mu_stats_upload_t
  435. * Enumerations for specifying whether to upload all MU stats in response to
  436. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  437. */
  438. typedef enum {
  439. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  440. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  441. * (note: included OFDMA stats are limited to 11ax)
  442. */
  443. HTT_UPLOAD_MU_STATS,
  444. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  445. HTT_UPLOAD_MU_MIMO_STATS,
  446. /* HTT_UPLOAD_MU_OFDMA_STATS:
  447. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  448. */
  449. HTT_UPLOAD_MU_OFDMA_STATS,
  450. HTT_UPLOAD_DL_MU_MIMO_STATS,
  451. HTT_UPLOAD_UL_MU_MIMO_STATS,
  452. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  453. * upload DL MU-OFDMA stats (note: 11ax only stats)
  454. */
  455. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  456. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  457. * upload UL MU-OFDMA stats (note: 11ax only stats)
  458. */
  459. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  460. /*
  461. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  462. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  463. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  464. */
  465. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  466. /*
  467. * Upload BE DL MU-OFDMA
  468. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  469. */
  470. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  471. /*
  472. * Upload BE UL MU-OFDMA
  473. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  474. */
  475. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  476. } htt_mu_stats_upload_t;
  477. /* htt_tx_rate_stats_upload_t
  478. * Enumerations for specifying which stats to upload in response to
  479. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  480. */
  481. typedef enum {
  482. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  483. *
  484. * TLV: htt_tx_pdev_rate_stats_tlv
  485. */
  486. HTT_TX_RATE_STATS_DEFAULT,
  487. /*
  488. * Upload 11be OFDMA TX stats
  489. *
  490. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  491. */
  492. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  493. } htt_tx_rate_stats_upload_t;
  494. /* htt_rx_ul_trigger_stats_upload_t
  495. * Enumerations for specifying which stats to upload in response to
  496. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  497. */
  498. typedef enum {
  499. /* Upload 11ax UL OFDMA RX Trigger stats
  500. *
  501. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  502. */
  503. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  504. /*
  505. * Upload 11be UL OFDMA RX Trigger stats
  506. *
  507. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  508. */
  509. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  510. } htt_rx_ul_trigger_stats_upload_t;
  511. /*
  512. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  513. * provided by the host as one of the config param elements in
  514. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  515. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  516. */
  517. typedef enum {
  518. /*
  519. * Upload 11ax UL MUMIMO RX Trigger stats
  520. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  521. */
  522. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  523. /*
  524. * Upload 11be UL MUMIMO RX Trigger stats
  525. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  526. */
  527. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  528. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  529. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  530. * Enumerations for specifying which stats to upload in response to
  531. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  532. */
  533. typedef enum {
  534. /* upload 11ax TXBF OFDMA stats
  535. *
  536. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  537. */
  538. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  539. /*
  540. * Upload 11be TXBF OFDMA stats
  541. *
  542. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  543. */
  544. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  545. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  546. /* htt_tx_pdev_puncture_stats_upload_t
  547. * Enumerations for specifying which stats to upload in response to
  548. * HTT_DBG_PDEV_PUNCTURE_STATS.
  549. */
  550. typedef enum {
  551. /* upload puncture stats for all supported modes, both TX and RX */
  552. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  553. /* upload puncture stats for all supported TX modes */
  554. HTT_UPLOAD_PUNCTURE_STATS_TX,
  555. /* upload puncture stats for all supported RX modes */
  556. HTT_UPLOAD_PUNCTURE_STATS_RX,
  557. } htt_tx_pdev_puncture_stats_upload_t;
  558. #define HTT_STATS_MAX_STRING_SZ32 4
  559. #define HTT_STATS_MACID_INVALID 0xff
  560. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  561. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  562. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  563. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  564. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  565. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  566. typedef enum {
  567. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  568. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  569. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  570. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  571. } htt_tx_pdev_underrun_enum;
  572. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  573. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  574. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  575. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  576. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  577. * DEPRECATED - num sched tx mode max is 8
  578. */
  579. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  580. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  581. #define HTT_RX_STATS_REFILL_MAX_RING 4
  582. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  583. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  584. /* Bytes stored in little endian order */
  585. /* Length should be multiple of DWORD */
  586. typedef struct {
  587. htt_tlv_hdr_t tlv_hdr;
  588. A_UINT32 data[1]; /* Can be variable length */
  589. } htt_stats_string_tlv;
  590. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  591. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  592. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  593. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  594. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  595. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  596. do { \
  597. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  598. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  599. } while (0)
  600. /* == TX PDEV STATS == */
  601. typedef struct {
  602. htt_tlv_hdr_t tlv_hdr;
  603. /**
  604. * BIT [ 7 : 0] :- mac_id
  605. * BIT [31 : 8] :- reserved
  606. */
  607. A_UINT32 mac_id__word;
  608. /** Num PPDUs queued to HW */
  609. A_UINT32 hw_queued;
  610. /** Num PPDUs reaped from HW */
  611. A_UINT32 hw_reaped;
  612. /** Num underruns */
  613. A_UINT32 underrun;
  614. /** Num HW Paused counter */
  615. A_UINT32 hw_paused;
  616. /** Num HW flush counter */
  617. A_UINT32 hw_flush;
  618. /** Num HW filtered counter */
  619. A_UINT32 hw_filt;
  620. /** Num PPDUs cleaned up in TX abort */
  621. A_UINT32 tx_abort;
  622. /** Num MPDUs requeued by SW */
  623. A_UINT32 mpdu_requed;
  624. /** excessive retries */
  625. A_UINT32 tx_xretry;
  626. /** Last used data hw rate code */
  627. A_UINT32 data_rc;
  628. /** frames dropped due to excessive SW retries */
  629. A_UINT32 mpdu_dropped_xretry;
  630. /** illegal rate phy errors */
  631. A_UINT32 illgl_rate_phy_err;
  632. /** wal pdev continuous xretry */
  633. A_UINT32 cont_xretry;
  634. /** wal pdev tx timeout */
  635. A_UINT32 tx_timeout;
  636. /** wal pdev resets */
  637. A_UINT32 pdev_resets;
  638. /** PHY/BB underrun */
  639. A_UINT32 phy_underrun;
  640. /** MPDU is more than txop limit */
  641. A_UINT32 txop_ovf;
  642. /** Number of Sequences posted */
  643. A_UINT32 seq_posted;
  644. /** Number of Sequences failed queueing */
  645. A_UINT32 seq_failed_queueing;
  646. /** Number of Sequences completed */
  647. A_UINT32 seq_completed;
  648. /** Number of Sequences restarted */
  649. A_UINT32 seq_restarted;
  650. /** Number of MU Sequences posted */
  651. A_UINT32 mu_seq_posted;
  652. /** Number of time HW ring is paused between seq switch within ISR */
  653. A_UINT32 seq_switch_hw_paused;
  654. /** Number of times seq continuation in DSR */
  655. A_UINT32 next_seq_posted_dsr;
  656. /** Number of times seq continuation in ISR */
  657. A_UINT32 seq_posted_isr;
  658. /** Number of seq_ctrl cached. */
  659. A_UINT32 seq_ctrl_cached;
  660. /** Number of MPDUs successfully transmitted */
  661. A_UINT32 mpdu_count_tqm;
  662. /** Number of MSDUs successfully transmitted */
  663. A_UINT32 msdu_count_tqm;
  664. /** Number of MPDUs dropped */
  665. A_UINT32 mpdu_removed_tqm;
  666. /** Number of MSDUs dropped */
  667. A_UINT32 msdu_removed_tqm;
  668. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  669. A_UINT32 mpdus_sw_flush;
  670. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  671. A_UINT32 mpdus_hw_filter;
  672. /**
  673. * Num MPDUs truncated by PDG
  674. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  675. */
  676. A_UINT32 mpdus_truncated;
  677. /** Num MPDUs that was tried but didn't receive ACK or BA */
  678. A_UINT32 mpdus_ack_failed;
  679. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  680. A_UINT32 mpdus_expired;
  681. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  682. A_UINT32 mpdus_seq_hw_retry;
  683. /** Num of TQM acked cmds processed */
  684. A_UINT32 ack_tlv_proc;
  685. /** coex_abort_mpdu_cnt valid */
  686. A_UINT32 coex_abort_mpdu_cnt_valid;
  687. /** coex_abort_mpdu_cnt from TX FES stats */
  688. A_UINT32 coex_abort_mpdu_cnt;
  689. /**
  690. * Number of total PPDUs
  691. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  692. */
  693. A_UINT32 num_total_ppdus_tried_ota;
  694. /** Number of data PPDUs tried over the air (OTA) */
  695. A_UINT32 num_data_ppdus_tried_ota;
  696. /** Num Local control/mgmt frames (MSDUs) queued */
  697. A_UINT32 local_ctrl_mgmt_enqued;
  698. /**
  699. * Num Local control/mgmt frames (MSDUs) done
  700. * It includes all local ctrl/mgmt completions
  701. * (acked, no ack, flush, TTL, etc)
  702. */
  703. A_UINT32 local_ctrl_mgmt_freed;
  704. /** Num Local data frames (MSDUs) queued */
  705. A_UINT32 local_data_enqued;
  706. /**
  707. * Num Local data frames (MSDUs) done
  708. * It includes all local data completions
  709. * (acked, no ack, flush, TTL, etc)
  710. */
  711. A_UINT32 local_data_freed;
  712. /** Num MPDUs tried by SW */
  713. A_UINT32 mpdu_tried;
  714. /** Num of waiting seq posted in ISR completion handler */
  715. A_UINT32 isr_wait_seq_posted;
  716. A_UINT32 tx_active_dur_us_low;
  717. A_UINT32 tx_active_dur_us_high;
  718. /** Number of MPDUs dropped after max retries */
  719. A_UINT32 remove_mpdus_max_retries;
  720. /** Num HTT cookies dispatched */
  721. A_UINT32 comp_delivered;
  722. /** successful ppdu transmissions */
  723. A_UINT32 ppdu_ok;
  724. /** Scheduler self triggers */
  725. A_UINT32 self_triggers;
  726. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  727. A_UINT32 tx_time_dur_data;
  728. /** Num of times sequence terminated due to ppdu duration < burst limit */
  729. A_UINT32 seq_qdepth_repost_stop;
  730. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  731. A_UINT32 mu_seq_min_msdu_repost_stop;
  732. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  733. A_UINT32 seq_min_msdu_repost_stop;
  734. /** Num of times sequence terminated due to no TXOP available */
  735. A_UINT32 seq_txop_repost_stop;
  736. /** Num of times the next sequence got cancelled */
  737. A_UINT32 next_seq_cancel;
  738. /** Num of times fes offset was misaligned */
  739. A_UINT32 fes_offsets_err_cnt;
  740. /** Num of times peer denylisted for MU-MIMO transmission */
  741. A_UINT32 num_mu_peer_blacklisted;
  742. /** Num of times mu_ofdma seq posted */
  743. A_UINT32 mu_ofdma_seq_posted;
  744. /** Num of times UL MU MIMO seq posted */
  745. A_UINT32 ul_mumimo_seq_posted;
  746. /** Num of times UL OFDMA seq posted */
  747. A_UINT32 ul_ofdma_seq_posted;
  748. /** Num of times Thermal module suspended scheduler */
  749. A_UINT32 thermal_suspend_cnt;
  750. /** Num of times DFS module suspended scheduler */
  751. A_UINT32 dfs_suspend_cnt;
  752. /** Num of times TX abort module suspended scheduler */
  753. A_UINT32 tx_abort_suspend_cnt;
  754. /**
  755. * This field is a target-specific bit mask of suspended PPDU tx queues.
  756. * Since the bit mask definition is different for different targets,
  757. * this field is not meant for general use, but rather for debugging use.
  758. */
  759. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  760. /**
  761. * Last SCHEDULER suspend reason
  762. * 1 -> Thermal Module
  763. * 2 -> DFS Module
  764. * 3 -> Tx Abort Module
  765. */
  766. A_UINT32 last_suspend_reason;
  767. /** Num of dynamic mimo ps dlmumimo sequences posted */
  768. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  769. /** Num of times su bf sequences are denylisted */
  770. A_UINT32 num_su_txbf_denylisted;
  771. } htt_tx_pdev_stats_cmn_tlv;
  772. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  773. /* NOTE: Variable length TLV, use length spec to infer array size */
  774. typedef struct {
  775. htt_tlv_hdr_t tlv_hdr;
  776. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  777. } htt_tx_pdev_stats_urrn_tlv_v;
  778. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  779. /* NOTE: Variable length TLV, use length spec to infer array size */
  780. typedef struct {
  781. htt_tlv_hdr_t tlv_hdr;
  782. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  783. } htt_tx_pdev_stats_flush_tlv_v;
  784. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  785. /* NOTE: Variable length TLV, use length spec to infer array size */
  786. typedef struct {
  787. htt_tlv_hdr_t tlv_hdr;
  788. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  789. } htt_tx_pdev_stats_sifs_tlv_v;
  790. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  791. /* NOTE: Variable length TLV, use length spec to infer array size */
  792. typedef struct {
  793. htt_tlv_hdr_t tlv_hdr;
  794. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  795. } htt_tx_pdev_stats_phy_err_tlv_v;
  796. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  797. /* NOTE: Variable length TLV, use length spec to infer array size */
  798. typedef struct {
  799. htt_tlv_hdr_t tlv_hdr;
  800. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  801. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  802. typedef struct {
  803. htt_tlv_hdr_t tlv_hdr;
  804. A_UINT32 num_data_ppdus_legacy_su;
  805. A_UINT32 num_data_ppdus_ac_su;
  806. A_UINT32 num_data_ppdus_ax_su;
  807. A_UINT32 num_data_ppdus_ac_su_txbf;
  808. A_UINT32 num_data_ppdus_ax_su_txbf;
  809. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  810. typedef enum {
  811. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  812. HTT_TX_WAL_ISR_SCHED_FILTER,
  813. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  814. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  815. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  816. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  817. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  818. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  819. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  820. } htt_tx_wal_tx_isr_sched_status;
  821. /* [0]- nr4 , [1]- nr8 */
  822. #define HTT_STATS_NUM_NR_BINS 2
  823. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  824. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  825. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  826. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  827. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  828. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  829. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  830. typedef enum {
  831. HTT_STATS_HWMODE_AC = 0,
  832. HTT_STATS_HWMODE_AX = 1,
  833. HTT_STATS_HWMODE_BE = 2,
  834. } htt_stats_hw_mode;
  835. typedef struct {
  836. htt_tlv_hdr_t tlv_hdr;
  837. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  838. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  839. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  840. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  841. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  842. } htt_pdev_mu_ppdu_dist_tlv_v;
  843. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  844. /* NOTE: Variable length TLV, use length spec to infer array size .
  845. *
  846. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  847. * The tries here is the count of the MPDUS within a PPDU that the
  848. * HW had attempted to transmit on air, for the HWSCH Schedule
  849. * command submitted by FW.It is not the retry attempts.
  850. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  851. * 10 bins in this histogram. They are defined in FW using the
  852. * following macros
  853. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  854. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  855. *
  856. */
  857. typedef struct {
  858. htt_tlv_hdr_t tlv_hdr;
  859. A_UINT32 hist_bin_size;
  860. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  861. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  862. typedef struct {
  863. htt_tlv_hdr_t tlv_hdr;
  864. /* Num MGMT MPDU transmitted by the target */
  865. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  866. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  867. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  868. * TLV_TAGS:
  869. * - HTT_STATS_TX_PDEV_CMN_TAG
  870. * - HTT_STATS_TX_PDEV_URRN_TAG
  871. * - HTT_STATS_TX_PDEV_SIFS_TAG
  872. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  873. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  874. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  875. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  876. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  877. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  878. * - HTT_STATS_MU_PPDU_DIST_TAG
  879. */
  880. /* NOTE:
  881. * This structure is for documentation, and cannot be safely used directly.
  882. * Instead, use the constituent TLV structures to fill/parse.
  883. */
  884. typedef struct _htt_tx_pdev_stats {
  885. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  886. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  887. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  888. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  889. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  890. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  891. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  892. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  893. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  894. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  895. } htt_tx_pdev_stats_t;
  896. /* == SOC ERROR STATS == */
  897. /* =============== PDEV ERROR STATS ============== */
  898. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  899. typedef struct {
  900. htt_tlv_hdr_t tlv_hdr;
  901. /* Stored as little endian */
  902. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  903. A_UINT32 mask;
  904. A_UINT32 count;
  905. } htt_hw_stats_intr_misc_tlv;
  906. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  907. typedef struct {
  908. htt_tlv_hdr_t tlv_hdr;
  909. /* Stored as little endian */
  910. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  911. A_UINT32 count;
  912. } htt_hw_stats_wd_timeout_tlv;
  913. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  914. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  915. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  916. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  917. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  918. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  919. do { \
  920. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  921. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  922. } while (0)
  923. typedef struct {
  924. htt_tlv_hdr_t tlv_hdr;
  925. /* BIT [ 7 : 0] :- mac_id
  926. * BIT [31 : 8] :- reserved
  927. */
  928. A_UINT32 mac_id__word;
  929. A_UINT32 tx_abort;
  930. A_UINT32 tx_abort_fail_count;
  931. A_UINT32 rx_abort;
  932. A_UINT32 rx_abort_fail_count;
  933. A_UINT32 warm_reset;
  934. A_UINT32 cold_reset;
  935. A_UINT32 tx_flush;
  936. A_UINT32 tx_glb_reset;
  937. A_UINT32 tx_txq_reset;
  938. A_UINT32 rx_timeout_reset;
  939. A_UINT32 mac_cold_reset_restore_cal;
  940. A_UINT32 mac_cold_reset;
  941. A_UINT32 mac_warm_reset;
  942. A_UINT32 mac_only_reset;
  943. A_UINT32 phy_warm_reset;
  944. A_UINT32 phy_warm_reset_ucode_trig;
  945. A_UINT32 mac_warm_reset_restore_cal;
  946. A_UINT32 mac_sfm_reset;
  947. A_UINT32 phy_warm_reset_m3_ssr;
  948. A_UINT32 phy_warm_reset_reason_phy_m3;
  949. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  950. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  951. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  952. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  953. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  954. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  955. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  956. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  957. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  958. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  959. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  960. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  961. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  962. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  963. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  964. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  965. A_UINT32 fw_rx_rings_reset;
  966. /**
  967. * Num of iterations rx leak prevention successfully done.
  968. */
  969. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  970. /**
  971. * Num of rx descs successfully saved by rx leak prevention.
  972. */
  973. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  974. /*
  975. * Stats to debug reason Rx leak prevention
  976. * was not required to be kicked in.
  977. */
  978. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  979. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  980. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  981. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  982. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  983. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  984. A_UINT32 rx_dest_drain_prerequisite_invld;
  985. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  986. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  987. } htt_hw_stats_pdev_errs_tlv;
  988. typedef struct {
  989. htt_tlv_hdr_t tlv_hdr;
  990. /* BIT [ 7 : 0] :- mac_id
  991. * BIT [31 : 8] :- reserved
  992. */
  993. A_UINT32 mac_id__word;
  994. A_UINT32 last_unpause_ppdu_id;
  995. A_UINT32 hwsch_unpause_wait_tqm_write;
  996. A_UINT32 hwsch_dummy_tlv_skipped;
  997. A_UINT32 hwsch_misaligned_offset_received;
  998. A_UINT32 hwsch_reset_count;
  999. A_UINT32 hwsch_dev_reset_war;
  1000. A_UINT32 hwsch_delayed_pause;
  1001. A_UINT32 hwsch_long_delayed_pause;
  1002. A_UINT32 sch_rx_ppdu_no_response;
  1003. A_UINT32 sch_selfgen_response;
  1004. A_UINT32 sch_rx_sifs_resp_trigger;
  1005. } htt_hw_stats_whal_tx_tlv;
  1006. typedef struct {
  1007. htt_tlv_hdr_t tlv_hdr;
  1008. /**
  1009. * BIT [ 7 : 0] :- mac_id
  1010. * BIT [31 : 8] :- reserved
  1011. */
  1012. union {
  1013. struct {
  1014. A_UINT32 mac_id: 8,
  1015. reserved: 24;
  1016. };
  1017. A_UINT32 mac_id__word;
  1018. };
  1019. /**
  1020. * hw_wars is a variable-length array, with each element counting
  1021. * the number of occurrences of the corresponding type of HW WAR.
  1022. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1023. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1024. * The target has an internal HW WAR mapping that it uses to keep
  1025. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1026. */
  1027. A_UINT32 hw_wars[1/*or more*/];
  1028. } htt_hw_war_stats_tlv;
  1029. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1030. * TLV_TAGS:
  1031. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1032. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1033. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1034. * - HTT_STATS_WHAL_TX_TAG
  1035. * - HTT_STATS_HW_WAR_TAG
  1036. */
  1037. /* NOTE:
  1038. * This structure is for documentation, and cannot be safely used directly.
  1039. * Instead, use the constituent TLV structures to fill/parse.
  1040. */
  1041. typedef struct _htt_pdev_err_stats {
  1042. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1043. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1044. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1045. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1046. htt_hw_war_stats_tlv hw_war;
  1047. } htt_hw_err_stats_t;
  1048. /* ============ PEER STATS ============ */
  1049. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1050. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1051. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1052. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1053. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1054. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1055. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1056. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1057. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1058. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1059. do { \
  1060. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1061. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1062. } while (0)
  1063. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1064. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1065. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1066. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1067. do { \
  1068. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1069. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1070. } while (0)
  1071. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1072. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1073. HTT_MSDU_FLOW_STATS_DROP_S)
  1074. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1075. do { \
  1076. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1077. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1078. } while (0)
  1079. typedef struct _htt_msdu_flow_stats_tlv {
  1080. htt_tlv_hdr_t tlv_hdr;
  1081. A_UINT32 last_update_timestamp;
  1082. A_UINT32 last_add_timestamp;
  1083. A_UINT32 last_remove_timestamp;
  1084. A_UINT32 total_processed_msdu_count;
  1085. A_UINT32 cur_msdu_count_in_flowq;
  1086. /** This will help to find which peer_id is stuck state */
  1087. A_UINT32 sw_peer_id;
  1088. /**
  1089. * BIT [15 : 0] :- tx_flow_number
  1090. * BIT [19 : 16] :- tid_num
  1091. * BIT [20 : 20] :- drop_rule
  1092. * BIT [31 : 21] :- reserved
  1093. */
  1094. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1095. A_UINT32 last_cycle_enqueue_count;
  1096. A_UINT32 last_cycle_dequeue_count;
  1097. A_UINT32 last_cycle_drop_count;
  1098. /**
  1099. * BIT [15 : 0] :- current_drop_th
  1100. * BIT [31 : 16] :- reserved
  1101. */
  1102. A_UINT32 current_drop_th;
  1103. } htt_msdu_flow_stats_tlv;
  1104. #define MAX_HTT_TID_NAME 8
  1105. /* DWORD sw_peer_id__tid_num */
  1106. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1107. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1108. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1109. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1110. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1111. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1112. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1113. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1114. do { \
  1115. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1116. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1117. } while (0)
  1118. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1119. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1120. HTT_TX_TID_STATS_TID_NUM_S)
  1121. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1122. do { \
  1123. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1124. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1125. } while (0)
  1126. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1127. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1128. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1129. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1130. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1131. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1132. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1133. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1134. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1135. do { \
  1136. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1137. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1138. } while (0)
  1139. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1140. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1141. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1142. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1143. do { \
  1144. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1145. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1146. } while (0)
  1147. /* Tidq stats */
  1148. typedef struct _htt_tx_tid_stats_tlv {
  1149. htt_tlv_hdr_t tlv_hdr;
  1150. /** Stored as little endian */
  1151. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1152. /**
  1153. * BIT [15 : 0] :- sw_peer_id
  1154. * BIT [31 : 16] :- tid_num
  1155. */
  1156. A_UINT32 sw_peer_id__tid_num;
  1157. /**
  1158. * BIT [ 7 : 0] :- num_sched_pending
  1159. * BIT [15 : 8] :- num_ppdu_in_hwq
  1160. * BIT [31 : 16] :- reserved
  1161. */
  1162. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1163. A_UINT32 tid_flags;
  1164. /** per tid # of hw_queued ppdu */
  1165. A_UINT32 hw_queued;
  1166. /** number of per tid successful PPDU */
  1167. A_UINT32 hw_reaped;
  1168. /** per tid Num MPDUs filtered by HW */
  1169. A_UINT32 mpdus_hw_filter;
  1170. A_UINT32 qdepth_bytes;
  1171. A_UINT32 qdepth_num_msdu;
  1172. A_UINT32 qdepth_num_mpdu;
  1173. A_UINT32 last_scheduled_tsmp;
  1174. A_UINT32 pause_module_id;
  1175. A_UINT32 block_module_id;
  1176. /** tid tx airtime in sec */
  1177. A_UINT32 tid_tx_airtime;
  1178. } htt_tx_tid_stats_tlv;
  1179. /* Tidq stats */
  1180. typedef struct _htt_tx_tid_stats_v1_tlv {
  1181. htt_tlv_hdr_t tlv_hdr;
  1182. /** Stored as little endian */
  1183. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1184. /**
  1185. * BIT [15 : 0] :- sw_peer_id
  1186. * BIT [31 : 16] :- tid_num
  1187. */
  1188. A_UINT32 sw_peer_id__tid_num;
  1189. /**
  1190. * BIT [ 7 : 0] :- num_sched_pending
  1191. * BIT [15 : 8] :- num_ppdu_in_hwq
  1192. * BIT [31 : 16] :- reserved
  1193. */
  1194. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1195. A_UINT32 tid_flags;
  1196. /** Max qdepth in bytes reached by this tid */
  1197. A_UINT32 max_qdepth_bytes;
  1198. /** number of msdus qdepth reached max */
  1199. A_UINT32 max_qdepth_n_msdus;
  1200. A_UINT32 rsvd;
  1201. A_UINT32 qdepth_bytes;
  1202. A_UINT32 qdepth_num_msdu;
  1203. A_UINT32 qdepth_num_mpdu;
  1204. A_UINT32 last_scheduled_tsmp;
  1205. A_UINT32 pause_module_id;
  1206. A_UINT32 block_module_id;
  1207. /** tid tx airtime in sec */
  1208. A_UINT32 tid_tx_airtime;
  1209. A_UINT32 allow_n_flags;
  1210. /**
  1211. * BIT [15 : 0] :- sendn_frms_allowed
  1212. * BIT [31 : 16] :- reserved
  1213. */
  1214. A_UINT32 sendn_frms_allowed;
  1215. /*
  1216. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1217. * that cannot be interpreted by the host.
  1218. * They are only for off-line debug.
  1219. */
  1220. A_UINT32 tid_ext_flags;
  1221. A_UINT32 tid_ext2_flags;
  1222. A_UINT32 tid_flush_reason;
  1223. A_UINT32 mlo_flush_tqm_status_pending_low;
  1224. A_UINT32 mlo_flush_tqm_status_pending_high;
  1225. A_UINT32 mlo_flush_partner_info_low;
  1226. A_UINT32 mlo_flush_partner_info_high;
  1227. A_UINT32 mlo_flush_initator_info_low;
  1228. A_UINT32 mlo_flush_initator_info_high;
  1229. } htt_tx_tid_stats_v1_tlv;
  1230. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1231. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1232. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1233. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1234. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1235. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1236. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1237. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1238. do { \
  1239. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1240. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1241. } while (0)
  1242. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1243. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1244. HTT_RX_TID_STATS_TID_NUM_S)
  1245. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1246. do { \
  1247. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1248. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1249. } while (0)
  1250. typedef struct _htt_rx_tid_stats_tlv {
  1251. htt_tlv_hdr_t tlv_hdr;
  1252. /**
  1253. * BIT [15 : 0] : sw_peer_id
  1254. * BIT [31 : 16] : tid_num
  1255. */
  1256. A_UINT32 sw_peer_id__tid_num;
  1257. /** Stored as little endian */
  1258. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1259. /**
  1260. * dup_in_reorder not collected per tid for now,
  1261. * as there is no wal_peer back ptr in data rx peer.
  1262. */
  1263. A_UINT32 dup_in_reorder;
  1264. A_UINT32 dup_past_outside_window;
  1265. A_UINT32 dup_past_within_window;
  1266. /** Number of per tid MSDUs with flag of decrypt_err */
  1267. A_UINT32 rxdesc_err_decrypt;
  1268. /** tid rx airtime in sec */
  1269. A_UINT32 tid_rx_airtime;
  1270. } htt_rx_tid_stats_tlv;
  1271. #define HTT_MAX_COUNTER_NAME 8
  1272. typedef struct {
  1273. htt_tlv_hdr_t tlv_hdr;
  1274. /** Stored as little endian */
  1275. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1276. A_UINT32 count;
  1277. } htt_counter_tlv;
  1278. typedef struct {
  1279. htt_tlv_hdr_t tlv_hdr;
  1280. /** Number of rx PPDU */
  1281. A_UINT32 ppdu_cnt;
  1282. /** Number of rx MPDU */
  1283. A_UINT32 mpdu_cnt;
  1284. /** Number of rx MSDU */
  1285. A_UINT32 msdu_cnt;
  1286. /** pause bitmap */
  1287. A_UINT32 pause_bitmap;
  1288. /** block bitmap */
  1289. A_UINT32 block_bitmap;
  1290. /** current timestamp */
  1291. A_UINT32 current_timestamp;
  1292. /** Peer cumulative tx airtime in sec */
  1293. A_UINT32 peer_tx_airtime;
  1294. /** Peer cumulative rx airtime in sec */
  1295. A_UINT32 peer_rx_airtime;
  1296. /** Peer current rssi in dBm */
  1297. A_INT32 rssi;
  1298. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1299. A_UINT32 peer_enqueued_count_low;
  1300. A_UINT32 peer_enqueued_count_high;
  1301. A_UINT32 peer_dequeued_count_low;
  1302. A_UINT32 peer_dequeued_count_high;
  1303. A_UINT32 peer_dropped_count_low;
  1304. A_UINT32 peer_dropped_count_high;
  1305. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1306. A_UINT32 ppdu_transmitted_bytes_low;
  1307. A_UINT32 ppdu_transmitted_bytes_high;
  1308. A_UINT32 peer_ttl_removed_count;
  1309. /**
  1310. * inactive_time
  1311. * Running duration of the time since last tx/rx activity by this peer,
  1312. * units = seconds.
  1313. * If the peer is currently active, this inactive_time will be 0x0.
  1314. */
  1315. A_UINT32 inactive_time;
  1316. /** Number of MPDUs dropped after max retries */
  1317. A_UINT32 remove_mpdus_max_retries;
  1318. } htt_peer_stats_cmn_tlv;
  1319. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1320. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1321. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1322. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1323. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1324. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1325. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1326. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1327. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1328. do { \
  1329. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1330. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1331. } while(0)
  1332. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1333. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1334. typedef struct {
  1335. htt_tlv_hdr_t tlv_hdr;
  1336. /** This enum type of HTT_PEER_TYPE */
  1337. A_UINT32 peer_type;
  1338. A_UINT32 sw_peer_id;
  1339. /**
  1340. * BIT [7 : 0] :- vdev_id
  1341. * BIT [15 : 8] :- pdev_id
  1342. * BIT [31 : 16] :- ast_indx
  1343. */
  1344. A_UINT32 vdev_pdev_ast_idx;
  1345. htt_mac_addr mac_addr;
  1346. A_UINT32 peer_flags;
  1347. A_UINT32 qpeer_flags;
  1348. /* Dword 8 */
  1349. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1350. ml_peer_id : 12, /* [12:1] */
  1351. link_idx : 8, /* [20:13] */
  1352. rsvd : 11; /* [31:21] */
  1353. } htt_peer_details_tlv;
  1354. typedef struct {
  1355. htt_tlv_hdr_t tlv_hdr;
  1356. A_UINT32 sw_peer_id;
  1357. A_UINT32 ast_index;
  1358. htt_mac_addr mac_addr;
  1359. A_UINT32
  1360. pdev_id : 2,
  1361. vdev_id : 8,
  1362. next_hop : 1,
  1363. mcast : 1,
  1364. monitor_direct : 1,
  1365. mesh_sta : 1,
  1366. mec : 1,
  1367. intra_bss : 1,
  1368. reserved : 16;
  1369. } htt_ast_entry_tlv;
  1370. typedef enum {
  1371. HTT_STATS_DIRECTION_TX,
  1372. HTT_STATS_DIRECTION_RX,
  1373. } HTT_STATS_DIRECTION;
  1374. typedef enum {
  1375. HTT_STATS_PPDU_TYPE_MODE_SU,
  1376. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1377. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1378. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1379. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1380. } HTT_STATS_PPDU_TYPE;
  1381. typedef enum {
  1382. HTT_STATS_PREAM_OFDM,
  1383. HTT_STATS_PREAM_CCK,
  1384. HTT_STATS_PREAM_HT,
  1385. HTT_STATS_PREAM_VHT,
  1386. HTT_STATS_PREAM_HE,
  1387. HTT_STATS_PREAM_EHT,
  1388. HTT_STATS_PREAM_RSVD1,
  1389. HTT_STATS_PREAM_COUNT,
  1390. } HTT_STATS_PREAM_TYPE;
  1391. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1392. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1393. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1394. * GI Index 0: WHAL_GI_800
  1395. * GI Index 1: WHAL_GI_400
  1396. * GI Index 2: WHAL_GI_1600
  1397. * GI Index 3: WHAL_GI_3200
  1398. */
  1399. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1400. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1401. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1402. * bw index 0: rssi_pri20_chain0
  1403. * bw index 1: rssi_ext20_chain0
  1404. * bw index 2: rssi_ext40_low20_chain0
  1405. * bw index 3: rssi_ext40_high20_chain0
  1406. */
  1407. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1408. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1409. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1410. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1411. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1412. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1413. */
  1414. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1415. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1416. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1417. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1418. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1419. typedef struct _htt_tx_peer_rate_stats_tlv {
  1420. htt_tlv_hdr_t tlv_hdr;
  1421. /** Number of tx LDPC packets */
  1422. A_UINT32 tx_ldpc;
  1423. /** Number of tx RTS packets */
  1424. A_UINT32 rts_cnt;
  1425. /** RSSI value of last ack packet (units = dB above noise floor) */
  1426. A_UINT32 ack_rssi;
  1427. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1428. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1429. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1430. /**
  1431. * element 0,1, ...7 -> NSS 1,2, ...8
  1432. */
  1433. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1434. /**
  1435. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1436. */
  1437. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1438. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1439. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1440. /**
  1441. * Counters to track number of tx packets in each GI
  1442. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1443. */
  1444. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1445. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1446. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1447. /** Stats for MCS 12/13 */
  1448. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1449. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1450. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1451. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1452. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1453. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1454. } htt_tx_peer_rate_stats_tlv;
  1455. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1456. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1457. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1458. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1459. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1460. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1461. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1462. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1463. typedef struct _htt_rx_peer_rate_stats_tlv {
  1464. htt_tlv_hdr_t tlv_hdr;
  1465. A_UINT32 nsts;
  1466. /** Number of rx LDPC packets */
  1467. A_UINT32 rx_ldpc;
  1468. /** Number of rx RTS packets */
  1469. A_UINT32 rts_cnt;
  1470. /** units = dB above noise floor */
  1471. A_UINT32 rssi_mgmt;
  1472. /** units = dB above noise floor */
  1473. A_UINT32 rssi_data;
  1474. /** units = dB above noise floor */
  1475. A_UINT32 rssi_comb;
  1476. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1477. /**
  1478. * element 0,1, ...7 -> NSS 1,2, ...8
  1479. */
  1480. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1481. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1482. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1483. /**
  1484. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1485. */
  1486. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1487. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1488. /** units = dB above noise floor */
  1489. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1490. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1491. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1492. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1493. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1494. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1495. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1496. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1497. /* per_chain_rssi_pkt_type:
  1498. * This field shows what type of rx frame the per-chain RSSI was computed
  1499. * on, by recording the frame type and sub-type as bit-fields within this
  1500. * field:
  1501. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1502. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1503. * BIT [31 : 8] :- Reserved
  1504. */
  1505. A_UINT32 per_chain_rssi_pkt_type;
  1506. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1507. /** PPDU level */
  1508. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1509. /** PPDU level */
  1510. A_UINT32 rx_ulmumimo_data_ppdu;
  1511. /** MPDU level */
  1512. A_UINT32 rx_ulmumimo_mpdu_ok;
  1513. /** mpdu level */
  1514. A_UINT32 rx_ulmumimo_mpdu_fail;
  1515. /** units = dB above noise floor */
  1516. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1517. /** Stats for MCS 12/13 */
  1518. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1519. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1520. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1521. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1522. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1523. } htt_rx_peer_rate_stats_tlv;
  1524. typedef enum {
  1525. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1526. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1527. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1528. } htt_peer_stats_req_mode_t;
  1529. typedef enum {
  1530. HTT_PEER_STATS_CMN_TLV = 0,
  1531. HTT_PEER_DETAILS_TLV = 1,
  1532. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1533. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1534. HTT_TX_TID_STATS_TLV = 4,
  1535. HTT_RX_TID_STATS_TLV = 5,
  1536. HTT_MSDU_FLOW_STATS_TLV = 6,
  1537. HTT_PEER_SCHED_STATS_TLV = 7,
  1538. HTT_PEER_STATS_MAX_TLV = 31,
  1539. } htt_peer_stats_tlv_enum;
  1540. typedef struct {
  1541. htt_tlv_hdr_t tlv_hdr;
  1542. A_UINT32 peer_id;
  1543. /** Num of DL schedules for peer */
  1544. A_UINT32 num_sched_dl;
  1545. /** Num od UL schedules for peer */
  1546. A_UINT32 num_sched_ul;
  1547. /** Peer TX time */
  1548. A_UINT32 peer_tx_active_dur_us_low;
  1549. A_UINT32 peer_tx_active_dur_us_high;
  1550. /** Peer RX time */
  1551. A_UINT32 peer_rx_active_dur_us_low;
  1552. A_UINT32 peer_rx_active_dur_us_high;
  1553. A_UINT32 peer_curr_rate_kbps;
  1554. } htt_peer_sched_stats_tlv;
  1555. /* config_param0 */
  1556. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1557. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1558. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1559. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1560. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1561. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1562. do { \
  1563. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1564. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1565. } while (0)
  1566. /* DEPRECATED
  1567. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1568. * as an alias for the corrected macro name.
  1569. * If/when all references to the old name are removed, the definition of
  1570. * the old name will also be removed.
  1571. */
  1572. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1573. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1574. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1575. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1576. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1577. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1578. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1579. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1580. do { \
  1581. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1582. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1583. } while (0)
  1584. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1585. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1586. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1587. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1588. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1589. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1590. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1591. do { \
  1592. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1593. } while (0)
  1594. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1595. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1596. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1597. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1598. do { \
  1599. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1600. } while (0)
  1601. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1602. * TLV_TAGS:
  1603. * - HTT_STATS_PEER_STATS_CMN_TAG
  1604. * - HTT_STATS_PEER_DETAILS_TAG
  1605. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1606. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1607. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1608. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1609. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1610. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1611. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1612. */
  1613. /* NOTE:
  1614. * This structure is for documentation, and cannot be safely used directly.
  1615. * Instead, use the constituent TLV structures to fill/parse.
  1616. */
  1617. typedef struct _htt_peer_stats {
  1618. htt_peer_stats_cmn_tlv cmn_tlv;
  1619. htt_peer_details_tlv peer_details;
  1620. /* from g_rate_info_stats */
  1621. htt_tx_peer_rate_stats_tlv tx_rate;
  1622. htt_rx_peer_rate_stats_tlv rx_rate;
  1623. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1624. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1625. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1626. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1627. htt_peer_sched_stats_tlv peer_sched_stats;
  1628. } htt_peer_stats_t;
  1629. /* =========== ACTIVE PEER LIST ========== */
  1630. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1631. * TLV_TAGS:
  1632. * - HTT_STATS_PEER_DETAILS_TAG
  1633. */
  1634. /* NOTE:
  1635. * This structure is for documentation, and cannot be safely used directly.
  1636. * Instead, use the constituent TLV structures to fill/parse.
  1637. */
  1638. typedef struct {
  1639. htt_peer_details_tlv peer_details[1];
  1640. } htt_active_peer_details_list_t;
  1641. /* =========== MUMIMO HWQ stats =========== */
  1642. /* MU MIMO stats per hwQ */
  1643. typedef struct {
  1644. htt_tlv_hdr_t tlv_hdr;
  1645. /** number of MU MIMO schedules posted to HW */
  1646. A_UINT32 mu_mimo_sch_posted;
  1647. /** number of MU MIMO schedules failed to post */
  1648. A_UINT32 mu_mimo_sch_failed;
  1649. /** number of MU MIMO PPDUs posted to HW */
  1650. A_UINT32 mu_mimo_ppdu_posted;
  1651. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1652. typedef struct {
  1653. htt_tlv_hdr_t tlv_hdr;
  1654. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1655. A_UINT32 mu_mimo_mpdus_queued_usr;
  1656. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1657. A_UINT32 mu_mimo_mpdus_tried_usr;
  1658. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1659. A_UINT32 mu_mimo_mpdus_failed_usr;
  1660. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1661. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1662. /** 11AC DL MU MIMO BA not receieved, per user */
  1663. A_UINT32 mu_mimo_err_no_ba_usr;
  1664. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1665. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1666. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1667. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1668. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1669. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1670. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1671. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1672. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1673. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1674. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1675. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1676. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1677. do { \
  1678. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1679. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1680. } while (0)
  1681. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1682. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1683. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1684. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1685. do { \
  1686. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1687. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1688. } while (0)
  1689. typedef struct {
  1690. htt_tlv_hdr_t tlv_hdr;
  1691. /**
  1692. * BIT [ 7 : 0] :- mac_id
  1693. * BIT [15 : 8] :- hwq_id
  1694. * BIT [31 : 16] :- reserved
  1695. */
  1696. A_UINT32 mac_id__hwq_id__word;
  1697. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1698. /* NOTE:
  1699. * This structure is for documentation, and cannot be safely used directly.
  1700. * Instead, use the constituent TLV structures to fill/parse.
  1701. */
  1702. typedef struct {
  1703. struct _hwq_mu_mimo_stats {
  1704. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1705. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1706. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1707. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1708. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1709. } hwq[1];
  1710. } htt_tx_hwq_mu_mimo_stats_t;
  1711. /* == TX HWQ STATS == */
  1712. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1713. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1714. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1715. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1716. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1717. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1718. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1719. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1720. do { \
  1721. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1722. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1723. } while (0)
  1724. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1725. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1726. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1727. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1728. do { \
  1729. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1730. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1731. } while (0)
  1732. typedef struct {
  1733. htt_tlv_hdr_t tlv_hdr;
  1734. /**
  1735. * BIT [ 7 : 0] :- mac_id
  1736. * BIT [15 : 8] :- hwq_id
  1737. * BIT [31 : 16] :- reserved
  1738. */
  1739. A_UINT32 mac_id__hwq_id__word;
  1740. /*--- PPDU level stats */
  1741. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1742. A_UINT32 xretry;
  1743. /** Number of times sched cmd status reported mpdu underrun */
  1744. A_UINT32 underrun_cnt;
  1745. /** Number of times sched cmd is flushed */
  1746. A_UINT32 flush_cnt;
  1747. /** Number of times sched cmd is filtered */
  1748. A_UINT32 filt_cnt;
  1749. /** Number of times HWSCH uploaded null mpdu bitmap */
  1750. A_UINT32 null_mpdu_bmap;
  1751. /**
  1752. * Number of times user ack or BA TLV is not seen on FES ring
  1753. * where it is expected to be
  1754. */
  1755. A_UINT32 user_ack_failure;
  1756. /** Number of times TQM processed ack TLV received from HWSCH */
  1757. A_UINT32 ack_tlv_proc;
  1758. /** Cache latest processed scheduler ID received from ack BA TLV */
  1759. A_UINT32 sched_id_proc;
  1760. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1761. A_UINT32 null_mpdu_tx_count;
  1762. /**
  1763. * Number of times SW did not see any MPDU info bitmap TLV
  1764. * on FES status ring
  1765. */
  1766. A_UINT32 mpdu_bmap_not_recvd;
  1767. /*--- Selfgen stats per hwQ */
  1768. /** Number of SU/MU BAR frames posted to hwQ */
  1769. A_UINT32 num_bar;
  1770. /** Number of RTS frames posted to hwQ */
  1771. A_UINT32 rts;
  1772. /** Number of cts2self frames posted to hwQ */
  1773. A_UINT32 cts2self;
  1774. /** Number of qos null frames posted to hwQ */
  1775. A_UINT32 qos_null;
  1776. /*--- MPDU level stats */
  1777. /** mpdus tried Tx by HWSCH/TQM */
  1778. A_UINT32 mpdu_tried_cnt;
  1779. /** mpdus queued to HWSCH */
  1780. A_UINT32 mpdu_queued_cnt;
  1781. /** mpdus tried but ack was not received */
  1782. A_UINT32 mpdu_ack_fail_cnt;
  1783. /** This will include sched cmd flush and time based discard */
  1784. A_UINT32 mpdu_filt_cnt;
  1785. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1786. A_UINT32 false_mpdu_ack_count;
  1787. /** Number of times txq timeout happened */
  1788. A_UINT32 txq_timeout;
  1789. } htt_tx_hwq_stats_cmn_tlv;
  1790. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1791. (sizeof(A_UINT32) * (_num_elems)))
  1792. /* NOTE: Variable length TLV, use length spec to infer array size */
  1793. typedef struct {
  1794. htt_tlv_hdr_t tlv_hdr;
  1795. A_UINT32 hist_intvl;
  1796. /** histogram of ppdu post to hwsch - > cmd status received */
  1797. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1798. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1799. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1800. /* NOTE: Variable length TLV, use length spec to infer array size */
  1801. typedef struct {
  1802. htt_tlv_hdr_t tlv_hdr;
  1803. /** Histogram of sched cmd result */
  1804. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1805. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1806. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1807. /* NOTE: Variable length TLV, use length spec to infer array size */
  1808. typedef struct {
  1809. htt_tlv_hdr_t tlv_hdr;
  1810. /** Histogram of various pause conitions */
  1811. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1812. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1813. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1814. /* NOTE: Variable length TLV, use length spec to infer array size */
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /** Histogram of number of user fes result */
  1818. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1819. } htt_tx_hwq_fes_result_stats_tlv_v;
  1820. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1821. /* NOTE: Variable length TLV, use length spec to infer array size
  1822. *
  1823. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1824. * The tries here is the count of the MPDUS within a PPDU that the HW
  1825. * had attempted to transmit on air, for the HWSCH Schedule command
  1826. * submitted by FW in this HWQ .It is not the retry attempts. The
  1827. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1828. * in this histogram.
  1829. * they are defined in FW using the following macros
  1830. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1831. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1832. *
  1833. * */
  1834. typedef struct {
  1835. htt_tlv_hdr_t tlv_hdr;
  1836. A_UINT32 hist_bin_size;
  1837. /** Histogram of number of mpdus on tried mpdu */
  1838. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1839. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1840. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1841. /* NOTE: Variable length TLV, use length spec to infer array size
  1842. *
  1843. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1844. * completing the burst, we identify the txop used in the burst and
  1845. * incr the corresponding bin.
  1846. * Each bin represents 1ms & we have 10 bins in this histogram.
  1847. * they are deined in FW using the following macros
  1848. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1849. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1850. *
  1851. * */
  1852. typedef struct {
  1853. htt_tlv_hdr_t tlv_hdr;
  1854. /** Histogram of txop used cnt */
  1855. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1856. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1857. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1858. * TLV_TAGS:
  1859. * - HTT_STATS_STRING_TAG
  1860. * - HTT_STATS_TX_HWQ_CMN_TAG
  1861. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1862. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1863. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1864. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1865. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1866. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1867. */
  1868. /* NOTE:
  1869. * This structure is for documentation, and cannot be safely used directly.
  1870. * Instead, use the constituent TLV structures to fill/parse.
  1871. * General HWQ stats Mechanism:
  1872. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1873. * for all the HWQ requested. & the FW send the buffer to host. In the
  1874. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1875. * HWQ distinctly.
  1876. */
  1877. typedef struct _htt_tx_hwq_stats {
  1878. htt_stats_string_tlv hwq_str_tlv;
  1879. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1880. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1881. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1882. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1883. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1884. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1885. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1886. } htt_tx_hwq_stats_t;
  1887. /* == TX SELFGEN STATS == */
  1888. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1889. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1890. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1891. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1892. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1893. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1894. do { \
  1895. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1896. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1897. } while (0)
  1898. typedef enum {
  1899. HTT_TXERR_NONE,
  1900. HTT_TXERR_RESP, /* response timeout, mismatch,
  1901. * BW mismatch, mimo ctrl mismatch,
  1902. * CRC error.. */
  1903. HTT_TXERR_FILT, /* blocked by tx filtering */
  1904. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1905. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1906. HTT_TXERR_RESERVED1,
  1907. HTT_TXERR_RESERVED2,
  1908. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1909. HTT_TXERR_INVALID = 0xff,
  1910. } htt_tx_err_status_t;
  1911. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1912. typedef enum {
  1913. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1914. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1915. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1916. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1917. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1918. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1919. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1920. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1921. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1922. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1923. } htt_tx_selfgen_sch_tsflag_error_stats;
  1924. typedef enum {
  1925. HTT_TX_MUMIMO_GRP_VALID,
  1926. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1927. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1928. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1929. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1930. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1931. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1932. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1933. HTT_TX_MUMIMO_GRP_INVALID,
  1934. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1935. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1936. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1937. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1938. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1939. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1940. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1941. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1942. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1943. /*
  1944. * Each bin represents a 300 mbps throughput
  1945. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1946. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1947. */
  1948. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1949. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1950. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1951. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1952. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1953. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1954. typedef struct {
  1955. htt_tlv_hdr_t tlv_hdr;
  1956. /*
  1957. * BIT [ 7 : 0] :- mac_id
  1958. * BIT [31 : 8] :- reserved
  1959. */
  1960. A_UINT32 mac_id__word;
  1961. /** BAR sent out for SU transmission */
  1962. A_UINT32 su_bar;
  1963. /** SW generated RTS frame sent */
  1964. A_UINT32 rts;
  1965. /** SW generated CTS-to-self frame sent */
  1966. A_UINT32 cts2self;
  1967. /** SW generated QOS NULL frame sent */
  1968. A_UINT32 qos_null;
  1969. /** BAR sent for MU user 1 */
  1970. A_UINT32 delayed_bar_1;
  1971. /** BAR sent for MU user 2 */
  1972. A_UINT32 delayed_bar_2;
  1973. /** BAR sent for MU user 3 */
  1974. A_UINT32 delayed_bar_3;
  1975. /** BAR sent for MU user 4 */
  1976. A_UINT32 delayed_bar_4;
  1977. /** BAR sent for MU user 5 */
  1978. A_UINT32 delayed_bar_5;
  1979. /** BAR sent for MU user 6 */
  1980. A_UINT32 delayed_bar_6;
  1981. /** BAR sent for MU user 7 */
  1982. A_UINT32 delayed_bar_7;
  1983. A_UINT32 bar_with_tqm_head_seq_num;
  1984. A_UINT32 bar_with_tid_seq_num;
  1985. /** SW generated RTS frame queued to the HW */
  1986. A_UINT32 su_sw_rts_queued;
  1987. /** SW generated RTS frame sent over the air */
  1988. A_UINT32 su_sw_rts_tried;
  1989. /** SW generated RTS frame completed with error */
  1990. A_UINT32 su_sw_rts_err;
  1991. /** SW generated RTS frame flushed */
  1992. A_UINT32 su_sw_rts_flushed;
  1993. /** CTS (RTS response) received in different BW */
  1994. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1995. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  1996. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  1997. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  1998. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  1999. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2000. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2001. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2002. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2003. } htt_tx_selfgen_cmn_stats_tlv;
  2004. typedef struct {
  2005. htt_tlv_hdr_t tlv_hdr;
  2006. /** 11AC VHT SU NDPA frame sent over the air */
  2007. A_UINT32 ac_su_ndpa;
  2008. /** 11AC VHT SU NDP frame sent over the air */
  2009. A_UINT32 ac_su_ndp;
  2010. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2011. A_UINT32 ac_mu_mimo_ndpa;
  2012. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2013. A_UINT32 ac_mu_mimo_ndp;
  2014. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2015. A_UINT32 ac_mu_mimo_brpoll_1;
  2016. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2017. A_UINT32 ac_mu_mimo_brpoll_2;
  2018. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2019. A_UINT32 ac_mu_mimo_brpoll_3;
  2020. /** 11AC VHT SU NDPA frame queued to the HW */
  2021. A_UINT32 ac_su_ndpa_queued;
  2022. /** 11AC VHT SU NDP frame queued to the HW */
  2023. A_UINT32 ac_su_ndp_queued;
  2024. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2025. A_UINT32 ac_mu_mimo_ndpa_queued;
  2026. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2027. A_UINT32 ac_mu_mimo_ndp_queued;
  2028. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2029. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2030. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2031. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2032. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2033. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2034. } htt_tx_selfgen_ac_stats_tlv;
  2035. typedef struct {
  2036. htt_tlv_hdr_t tlv_hdr;
  2037. /** 11AX HE SU NDPA frame sent over the air */
  2038. A_UINT32 ax_su_ndpa;
  2039. /** 11AX HE NDP frame sent over the air */
  2040. A_UINT32 ax_su_ndp;
  2041. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2042. A_UINT32 ax_mu_mimo_ndpa;
  2043. /** 11AX HE MU MIMO NDP frame sent over the air */
  2044. A_UINT32 ax_mu_mimo_ndp;
  2045. union {
  2046. struct {
  2047. /* deprecated old names */
  2048. A_UINT32 ax_mu_mimo_brpoll_1;
  2049. A_UINT32 ax_mu_mimo_brpoll_2;
  2050. A_UINT32 ax_mu_mimo_brpoll_3;
  2051. A_UINT32 ax_mu_mimo_brpoll_4;
  2052. A_UINT32 ax_mu_mimo_brpoll_5;
  2053. A_UINT32 ax_mu_mimo_brpoll_6;
  2054. A_UINT32 ax_mu_mimo_brpoll_7;
  2055. };
  2056. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2057. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2058. };
  2059. /** 11AX HE MU Basic Trigger frame sent over the air */
  2060. A_UINT32 ax_basic_trigger;
  2061. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2062. A_UINT32 ax_bsr_trigger;
  2063. /** 11AX HE MU BAR Trigger frame sent over the air */
  2064. A_UINT32 ax_mu_bar_trigger;
  2065. /** 11AX HE MU RTS Trigger frame sent over the air */
  2066. A_UINT32 ax_mu_rts_trigger;
  2067. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2068. A_UINT32 ax_ulmumimo_trigger;
  2069. /** 11AX HE SU NDPA frame queued to the HW */
  2070. A_UINT32 ax_su_ndpa_queued;
  2071. /** 11AX HE SU NDP frame queued to the HW */
  2072. A_UINT32 ax_su_ndp_queued;
  2073. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2074. A_UINT32 ax_mu_mimo_ndpa_queued;
  2075. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2076. A_UINT32 ax_mu_mimo_ndp_queued;
  2077. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2078. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2079. /**
  2080. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2081. * successfully sent over the air
  2082. */
  2083. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2084. } htt_tx_selfgen_ax_stats_tlv;
  2085. typedef struct {
  2086. htt_tlv_hdr_t tlv_hdr;
  2087. /** 11be EHT SU NDPA frame sent over the air */
  2088. A_UINT32 be_su_ndpa;
  2089. /** 11be EHT NDP frame sent over the air */
  2090. A_UINT32 be_su_ndp;
  2091. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2092. A_UINT32 be_mu_mimo_ndpa;
  2093. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2094. A_UINT32 be_mu_mimo_ndp;
  2095. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2096. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2097. /** 11be EHT MU Basic Trigger frame sent over the air */
  2098. A_UINT32 be_basic_trigger;
  2099. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2100. A_UINT32 be_bsr_trigger;
  2101. /** 11be EHT MU BAR Trigger frame sent over the air */
  2102. A_UINT32 be_mu_bar_trigger;
  2103. /** 11be EHT MU RTS Trigger frame sent over the air */
  2104. A_UINT32 be_mu_rts_trigger;
  2105. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2106. A_UINT32 be_ulmumimo_trigger;
  2107. /** 11be EHT SU NDPA frame queued to the HW */
  2108. A_UINT32 be_su_ndpa_queued;
  2109. /** 11be EHT SU NDP frame queued to the HW */
  2110. A_UINT32 be_su_ndp_queued;
  2111. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2112. A_UINT32 be_mu_mimo_ndpa_queued;
  2113. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2114. A_UINT32 be_mu_mimo_ndp_queued;
  2115. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2116. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2117. /**
  2118. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2119. * successfully sent over the air
  2120. */
  2121. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2122. } htt_tx_selfgen_be_stats_tlv;
  2123. typedef struct { /* DEPRECATED */
  2124. htt_tlv_hdr_t tlv_hdr;
  2125. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2126. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2127. /** 11AX HE OFDMA NDPA frame sent over the air */
  2128. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2129. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2130. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2131. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2132. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2133. } htt_txbf_ofdma_ndpa_stats_tlv;
  2134. typedef struct { /* DEPRECATED */
  2135. htt_tlv_hdr_t tlv_hdr;
  2136. /** 11AX HE OFDMA NDP frame queued to the HW */
  2137. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2138. /** 11AX HE OFDMA NDPA frame sent over the air */
  2139. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2140. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2141. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2142. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2143. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2144. } htt_txbf_ofdma_ndp_stats_tlv;
  2145. typedef struct { /* DEPRECATED */
  2146. htt_tlv_hdr_t tlv_hdr;
  2147. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2148. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2149. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2150. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2151. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2152. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2153. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2154. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2155. /**
  2156. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2157. * completed with error(s)
  2158. */
  2159. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2160. } htt_txbf_ofdma_brp_stats_tlv;
  2161. typedef struct { /* DEPRECATED */
  2162. htt_tlv_hdr_t tlv_hdr;
  2163. /**
  2164. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2165. * (TXBF + OFDMA)
  2166. */
  2167. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2168. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2169. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2170. /**
  2171. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2172. * to PHY HW during TX
  2173. */
  2174. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2175. /**
  2176. * 11AX HE OFDMA number of users for which sounding was initiated
  2177. * during TX
  2178. */
  2179. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2180. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2181. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2182. } htt_txbf_ofdma_steer_stats_tlv;
  2183. /* Note:
  2184. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2185. * struct TLVs are deprecated, due to the need for restructuring these
  2186. * stats into a variable length array
  2187. */
  2188. typedef struct { /* DEPRECATED */
  2189. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2190. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2191. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2192. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2193. } htt_tx_pdev_txbf_ofdma_stats_t;
  2194. typedef struct {
  2195. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2196. A_UINT32 ax_ofdma_ndpa_queued;
  2197. /** 11AX HE OFDMA NDPA frame sent over the air */
  2198. A_UINT32 ax_ofdma_ndpa_tried;
  2199. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2200. A_UINT32 ax_ofdma_ndpa_flushed;
  2201. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2202. A_UINT32 ax_ofdma_ndpa_err;
  2203. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2204. typedef struct {
  2205. htt_tlv_hdr_t tlv_hdr;
  2206. /**
  2207. * This field is populated with the num of elems in the ax_ndpa[]
  2208. * variable length array.
  2209. */
  2210. A_UINT32 num_elems_ax_ndpa_arr;
  2211. /**
  2212. * This field will be filled by target with value of
  2213. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2214. * This is for allowing host to infer how much data target has provided,
  2215. * even if it using different version of the struct def than what target
  2216. * had used.
  2217. */
  2218. A_UINT32 arr_elem_size_ax_ndpa;
  2219. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2220. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2221. typedef struct {
  2222. /** 11AX HE OFDMA NDP frame queued to the HW */
  2223. A_UINT32 ax_ofdma_ndp_queued;
  2224. /** 11AX HE OFDMA NDPA frame sent over the air */
  2225. A_UINT32 ax_ofdma_ndp_tried;
  2226. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2227. A_UINT32 ax_ofdma_ndp_flushed;
  2228. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2229. A_UINT32 ax_ofdma_ndp_err;
  2230. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2231. typedef struct {
  2232. htt_tlv_hdr_t tlv_hdr;
  2233. /**
  2234. * This field is populated with the num of elems in the the ax_ndp[]
  2235. * variable length array.
  2236. */
  2237. A_UINT32 num_elems_ax_ndp_arr;
  2238. /**
  2239. * This field will be filled by target with value of
  2240. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2241. * This is for allowing host to infer how much data target has provided,
  2242. * even if it using different version of the struct def than what target
  2243. * had used.
  2244. */
  2245. A_UINT32 arr_elem_size_ax_ndp;
  2246. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2247. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2248. typedef struct {
  2249. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2250. A_UINT32 ax_ofdma_brpoll_queued;
  2251. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2252. A_UINT32 ax_ofdma_brpoll_tried;
  2253. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2254. A_UINT32 ax_ofdma_brpoll_flushed;
  2255. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2256. A_UINT32 ax_ofdma_brp_err;
  2257. /**
  2258. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2259. * completed with error(s)
  2260. */
  2261. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2262. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2263. typedef struct {
  2264. htt_tlv_hdr_t tlv_hdr;
  2265. /**
  2266. * This field is populated with the num of elems in the the ax_brp[]
  2267. * variable length array.
  2268. */
  2269. A_UINT32 num_elems_ax_brp_arr;
  2270. /**
  2271. * This field will be filled by target with value of
  2272. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2273. * This is for allowing host to infer how much data target has provided,
  2274. * even if it using different version of the struct than what target
  2275. * had used.
  2276. */
  2277. A_UINT32 arr_elem_size_ax_brp;
  2278. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2279. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2280. typedef struct {
  2281. /**
  2282. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2283. * (TXBF + OFDMA)
  2284. */
  2285. A_UINT32 ax_ofdma_num_ppdu_steer;
  2286. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2287. A_UINT32 ax_ofdma_num_ppdu_ol;
  2288. /**
  2289. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2290. * to PHY HW during TX
  2291. */
  2292. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2293. /**
  2294. * 11AX HE OFDMA number of users for which sounding was initiated
  2295. * during TX
  2296. */
  2297. A_UINT32 ax_ofdma_num_usrs_sound;
  2298. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2299. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2300. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2301. typedef struct {
  2302. htt_tlv_hdr_t tlv_hdr;
  2303. /**
  2304. * This field is populated with the num of elems in the ax_steer[]
  2305. * variable length array.
  2306. */
  2307. A_UINT32 num_elems_ax_steer_arr;
  2308. /**
  2309. * This field will be filled by target with value of
  2310. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2311. * This is for allowing host to infer how much data target has provided,
  2312. * even if it using different version of the struct than what target
  2313. * had used.
  2314. */
  2315. A_UINT32 arr_elem_size_ax_steer;
  2316. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2317. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2318. typedef struct {
  2319. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2320. A_UINT32 be_ofdma_ndpa_queued;
  2321. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2322. A_UINT32 be_ofdma_ndpa_tried;
  2323. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2324. A_UINT32 be_ofdma_ndpa_flushed;
  2325. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2326. A_UINT32 be_ofdma_ndpa_err;
  2327. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2328. typedef struct {
  2329. htt_tlv_hdr_t tlv_hdr;
  2330. /**
  2331. * This field is populated with the num of elems in the be_ndpa[]
  2332. * variable length array.
  2333. */
  2334. A_UINT32 num_elems_be_ndpa_arr;
  2335. /**
  2336. * This field will be filled by target with value of
  2337. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2338. * This is for allowing host to infer how much data target has provided,
  2339. * even if it using different version of the struct than what target
  2340. * had used.
  2341. */
  2342. A_UINT32 arr_elem_size_be_ndpa;
  2343. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2344. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2345. typedef struct {
  2346. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2347. A_UINT32 be_ofdma_ndp_queued;
  2348. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2349. A_UINT32 be_ofdma_ndp_tried;
  2350. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2351. A_UINT32 be_ofdma_ndp_flushed;
  2352. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2353. A_UINT32 be_ofdma_ndp_err;
  2354. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2355. typedef struct {
  2356. htt_tlv_hdr_t tlv_hdr;
  2357. /**
  2358. * This field is populated with the num of elems in the be_ndp[]
  2359. * variable length array.
  2360. */
  2361. A_UINT32 num_elems_be_ndp_arr;
  2362. /**
  2363. * This field will be filled by target with value of
  2364. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2365. * This is for allowing host to infer how much data target has provided,
  2366. * even if it using different version of the struct than what target
  2367. * had used.
  2368. */
  2369. A_UINT32 arr_elem_size_be_ndp;
  2370. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2371. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2372. typedef struct {
  2373. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2374. A_UINT32 be_ofdma_brpoll_queued;
  2375. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2376. A_UINT32 be_ofdma_brpoll_tried;
  2377. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2378. A_UINT32 be_ofdma_brpoll_flushed;
  2379. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2380. A_UINT32 be_ofdma_brp_err;
  2381. /**
  2382. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2383. * completed with error(s)
  2384. */
  2385. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2386. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2387. typedef struct {
  2388. htt_tlv_hdr_t tlv_hdr;
  2389. /**
  2390. * This field is populated with the num of elems in the be_brp[]
  2391. * variable length array.
  2392. */
  2393. A_UINT32 num_elems_be_brp_arr;
  2394. /**
  2395. * This field will be filled by target with value of
  2396. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2397. * This is for allowing host to infer how much data target has provided,
  2398. * even if it using different version of the struct than what target
  2399. * had used
  2400. */
  2401. A_UINT32 arr_elem_size_be_brp;
  2402. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2403. } htt_txbf_ofdma_be_brp_stats_tlv;
  2404. typedef struct {
  2405. /**
  2406. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2407. * (TXBF + OFDMA)
  2408. */
  2409. A_UINT32 be_ofdma_num_ppdu_steer;
  2410. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2411. A_UINT32 be_ofdma_num_ppdu_ol;
  2412. /**
  2413. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2414. * to PHY HW during TX
  2415. */
  2416. A_UINT32 be_ofdma_num_usrs_prefetch;
  2417. /**
  2418. * 11BE EHT OFDMA number of users for which sounding was initiated
  2419. * during TX
  2420. */
  2421. A_UINT32 be_ofdma_num_usrs_sound;
  2422. /**
  2423. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2424. */
  2425. A_UINT32 be_ofdma_num_usrs_force_sound;
  2426. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2427. typedef struct {
  2428. htt_tlv_hdr_t tlv_hdr;
  2429. /**
  2430. * This field is populated with the num of elems in the be_steer[]
  2431. * variable length array.
  2432. */
  2433. A_UINT32 num_elems_be_steer_arr;
  2434. /**
  2435. * This field will be filled by target with value of
  2436. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2437. * This is for allowing host to infer how much data target has provided,
  2438. * even if it using different version of the struct than what target
  2439. * had used.
  2440. */
  2441. A_UINT32 arr_elem_size_be_steer;
  2442. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2443. } htt_txbf_ofdma_be_steer_stats_tlv;
  2444. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2445. * TLV_TAGS:
  2446. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2447. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2448. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2449. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2450. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2451. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2452. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2453. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2454. */
  2455. typedef struct {
  2456. htt_tlv_hdr_t tlv_hdr;
  2457. /** 11AC VHT SU NDP frame completed with error(s) */
  2458. A_UINT32 ac_su_ndp_err;
  2459. /** 11AC VHT SU NDPA frame completed with error(s) */
  2460. A_UINT32 ac_su_ndpa_err;
  2461. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2462. A_UINT32 ac_mu_mimo_ndpa_err;
  2463. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2464. A_UINT32 ac_mu_mimo_ndp_err;
  2465. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2466. A_UINT32 ac_mu_mimo_brp1_err;
  2467. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2468. A_UINT32 ac_mu_mimo_brp2_err;
  2469. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2470. A_UINT32 ac_mu_mimo_brp3_err;
  2471. /** 11AC VHT SU NDPA frame flushed by HW */
  2472. A_UINT32 ac_su_ndpa_flushed;
  2473. /** 11AC VHT SU NDP frame flushed by HW */
  2474. A_UINT32 ac_su_ndp_flushed;
  2475. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2476. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2477. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2478. A_UINT32 ac_mu_mimo_ndp_flushed;
  2479. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2480. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2481. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2482. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2483. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2484. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2485. } htt_tx_selfgen_ac_err_stats_tlv;
  2486. typedef struct {
  2487. htt_tlv_hdr_t tlv_hdr;
  2488. /** 11AX HE SU NDP frame completed with error(s) */
  2489. A_UINT32 ax_su_ndp_err;
  2490. /** 11AX HE SU NDPA frame completed with error(s) */
  2491. A_UINT32 ax_su_ndpa_err;
  2492. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2493. A_UINT32 ax_mu_mimo_ndpa_err;
  2494. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2495. A_UINT32 ax_mu_mimo_ndp_err;
  2496. union {
  2497. struct {
  2498. /* deprecated old names */
  2499. A_UINT32 ax_mu_mimo_brp1_err;
  2500. A_UINT32 ax_mu_mimo_brp2_err;
  2501. A_UINT32 ax_mu_mimo_brp3_err;
  2502. A_UINT32 ax_mu_mimo_brp4_err;
  2503. A_UINT32 ax_mu_mimo_brp5_err;
  2504. A_UINT32 ax_mu_mimo_brp6_err;
  2505. A_UINT32 ax_mu_mimo_brp7_err;
  2506. };
  2507. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2508. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2509. };
  2510. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2511. A_UINT32 ax_basic_trigger_err;
  2512. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2513. A_UINT32 ax_bsr_trigger_err;
  2514. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2515. A_UINT32 ax_mu_bar_trigger_err;
  2516. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2517. A_UINT32 ax_mu_rts_trigger_err;
  2518. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2519. A_UINT32 ax_ulmumimo_trigger_err;
  2520. /**
  2521. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2522. * frame completed with error(s)
  2523. */
  2524. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2525. /** 11AX HE SU NDPA frame flushed by HW */
  2526. A_UINT32 ax_su_ndpa_flushed;
  2527. /** 11AX HE SU NDP frame flushed by HW */
  2528. A_UINT32 ax_su_ndp_flushed;
  2529. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2530. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2531. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2532. A_UINT32 ax_mu_mimo_ndp_flushed;
  2533. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2534. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2535. /**
  2536. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2537. */
  2538. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2539. } htt_tx_selfgen_ax_err_stats_tlv;
  2540. typedef struct {
  2541. htt_tlv_hdr_t tlv_hdr;
  2542. /** 11BE EHT SU NDP frame completed with error(s) */
  2543. A_UINT32 be_su_ndp_err;
  2544. /** 11BE EHT SU NDPA frame completed with error(s) */
  2545. A_UINT32 be_su_ndpa_err;
  2546. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2547. A_UINT32 be_mu_mimo_ndpa_err;
  2548. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2549. A_UINT32 be_mu_mimo_ndp_err;
  2550. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2551. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2552. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2553. A_UINT32 be_basic_trigger_err;
  2554. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2555. A_UINT32 be_bsr_trigger_err;
  2556. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2557. A_UINT32 be_mu_bar_trigger_err;
  2558. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2559. A_UINT32 be_mu_rts_trigger_err;
  2560. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2561. A_UINT32 be_ulmumimo_trigger_err;
  2562. /**
  2563. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2564. * completed with error(s)
  2565. */
  2566. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2567. /** 11BE EHT SU NDPA frame flushed by HW */
  2568. A_UINT32 be_su_ndpa_flushed;
  2569. /** 11BE EHT SU NDP frame flushed by HW */
  2570. A_UINT32 be_su_ndp_flushed;
  2571. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2572. A_UINT32 be_mu_mimo_ndpa_flushed;
  2573. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2574. A_UINT32 be_mu_mimo_ndp_flushed;
  2575. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2576. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2577. /**
  2578. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2579. */
  2580. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2581. } htt_tx_selfgen_be_err_stats_tlv;
  2582. /*
  2583. * Scheduler completion status reason code.
  2584. * (0) HTT_TXERR_NONE - No error (Success).
  2585. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2586. * MIMO control mismatch, CRC error etc.
  2587. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2588. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2589. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2590. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2591. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2592. */
  2593. /* Scheduler error code.
  2594. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2595. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2596. * filtered by HW.
  2597. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2598. * error.
  2599. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2600. * received with MIMO control mismatch.
  2601. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2602. * BW mismatch.
  2603. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2604. * frame even after maximum retries.
  2605. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2606. * received outside RX window.
  2607. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2608. * received by HW for queuing within SIFS interval.
  2609. */
  2610. typedef struct {
  2611. htt_tlv_hdr_t tlv_hdr;
  2612. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2613. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2614. /** 11AC VHT SU NDP scheduler completion status reason code */
  2615. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2616. /** 11AC VHT SU NDP scheduler error code */
  2617. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2618. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2619. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2620. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2621. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2622. /** 11AC VHT MU MIMO NDP scheduler error code */
  2623. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2624. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2625. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2626. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2627. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2628. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2629. typedef struct {
  2630. htt_tlv_hdr_t tlv_hdr;
  2631. /** 11AX HE SU NDPA scheduler completion status reason code */
  2632. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2633. /** 11AX SU NDP scheduler completion status reason code */
  2634. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2635. /** 11AX HE SU NDP scheduler error code */
  2636. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2637. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2638. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2639. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2640. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2641. /** 11AX HE MU MIMO NDP scheduler error code */
  2642. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2643. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2644. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2645. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2646. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2647. /** 11AX HE MU BAR scheduler completion status reason code */
  2648. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2649. /** 11AX HE MU BAR scheduler error code */
  2650. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2651. /**
  2652. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2653. */
  2654. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2655. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2656. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2657. /**
  2658. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2659. */
  2660. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2661. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2662. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2663. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2664. typedef struct {
  2665. htt_tlv_hdr_t tlv_hdr;
  2666. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2667. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2668. /** 11BE SU NDP scheduler completion status reason code */
  2669. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2670. /** 11BE EHT SU NDP scheduler error code */
  2671. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2672. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2673. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2674. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2675. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2676. /** 11BE EHT MU MIMO NDP scheduler error code */
  2677. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2678. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2679. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2680. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2681. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2682. /** 11BE EHT MU BAR scheduler completion status reason code */
  2683. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2684. /** 11BE EHT MU BAR scheduler error code */
  2685. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2686. /**
  2687. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2688. */
  2689. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2690. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2691. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2692. /**
  2693. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2694. */
  2695. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2696. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2697. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2698. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2699. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2700. * TLV_TAGS:
  2701. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2702. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2703. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2704. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2705. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2706. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2707. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2708. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2709. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2710. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2711. */
  2712. /* NOTE:
  2713. * This structure is for documentation, and cannot be safely used directly.
  2714. * Instead, use the constituent TLV structures to fill/parse.
  2715. */
  2716. typedef struct {
  2717. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2718. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2719. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2720. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2721. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2722. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2723. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2724. htt_tx_selfgen_be_stats_tlv be_tlv;
  2725. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2726. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2727. } htt_tx_pdev_selfgen_stats_t;
  2728. /* == TX MU STATS == */
  2729. typedef struct {
  2730. htt_tlv_hdr_t tlv_hdr;
  2731. /** Number of MU MIMO schedules posted to HW */
  2732. A_UINT32 mu_mimo_sch_posted;
  2733. /** Number of MU MIMO schedules failed to post */
  2734. A_UINT32 mu_mimo_sch_failed;
  2735. /** Number of MU MIMO PPDUs posted to HW */
  2736. A_UINT32 mu_mimo_ppdu_posted;
  2737. /*
  2738. * This is the common description for the below sch stats.
  2739. * Counts the number of transmissions of each number of MU users
  2740. * in each TX mode.
  2741. * The array index is the "number of users - 1".
  2742. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2743. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2744. * TX PPDUs and so on.
  2745. * The same is applicable for the other TX mode stats.
  2746. */
  2747. /** Represents the count for 11AC DL MU MIMO sequences */
  2748. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2749. /** Represents the count for 11AX DL MU MIMO sequences */
  2750. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2751. /** Represents the count for 11AX DL MU OFDMA sequences */
  2752. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2753. /**
  2754. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2755. */
  2756. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2757. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2758. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2759. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2760. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2761. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2762. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2763. /**
  2764. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2765. */
  2766. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2767. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2768. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2769. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2770. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2771. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2772. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2773. /** Represents the count for 11BE DL MU MIMO sequences */
  2774. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2775. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2776. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2777. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2778. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2779. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2780. typedef struct {
  2781. htt_tlv_hdr_t tlv_hdr;
  2782. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2783. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2784. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2785. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2786. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2787. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2788. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2789. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2790. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2791. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2792. typedef struct {
  2793. htt_tlv_hdr_t tlv_hdr;
  2794. /** Number of MU MIMO schedules posted to HW */
  2795. A_UINT32 mu_mimo_sch_posted;
  2796. /** Number of MU MIMO schedules failed to post */
  2797. A_UINT32 mu_mimo_sch_failed;
  2798. /** Number of MU MIMO PPDUs posted to HW */
  2799. A_UINT32 mu_mimo_ppdu_posted;
  2800. /*
  2801. * This is the common description for the below sch stats.
  2802. * Counts the number of transmissions of each number of MU users
  2803. * in each TX mode.
  2804. * The array index is the "number of users - 1".
  2805. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2806. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2807. * TX PPDUs and so on.
  2808. * The same is applicable for the other TX mode stats.
  2809. */
  2810. /** Represents the count for 11AC DL MU MIMO sequences */
  2811. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2812. /** Represents the count for 11AX DL MU MIMO sequences */
  2813. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2814. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2815. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2816. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2817. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2818. /** Represents the count for 11BE DL MU MIMO sequences */
  2819. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2820. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2821. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2822. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2823. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2824. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2825. typedef struct {
  2826. htt_tlv_hdr_t tlv_hdr;
  2827. /** Represents the count for 11AX DL MU OFDMA sequences */
  2828. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2829. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2830. typedef struct {
  2831. htt_tlv_hdr_t tlv_hdr;
  2832. /** Represents the count for 11BE DL MU OFDMA sequences */
  2833. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2834. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2835. typedef struct {
  2836. htt_tlv_hdr_t tlv_hdr;
  2837. /**
  2838. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2839. */
  2840. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2841. /**
  2842. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2843. */
  2844. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2845. /**
  2846. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2847. */
  2848. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2849. /**
  2850. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2851. */
  2852. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2853. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2854. typedef struct {
  2855. htt_tlv_hdr_t tlv_hdr;
  2856. /**
  2857. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2858. */
  2859. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2860. /**
  2861. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2862. */
  2863. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2864. /**
  2865. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2866. */
  2867. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2868. /**
  2869. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2870. */
  2871. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2872. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2873. typedef struct {
  2874. htt_tlv_hdr_t tlv_hdr;
  2875. /**
  2876. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2877. */
  2878. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2879. /**
  2880. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2881. */
  2882. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2883. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2884. typedef struct {
  2885. htt_tlv_hdr_t tlv_hdr;
  2886. /**
  2887. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2888. */
  2889. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2890. /**
  2891. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2892. */
  2893. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2894. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2895. typedef struct {
  2896. htt_tlv_hdr_t tlv_hdr;
  2897. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2898. A_UINT32 mu_mimo_mpdus_queued_usr;
  2899. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2900. A_UINT32 mu_mimo_mpdus_tried_usr;
  2901. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2902. A_UINT32 mu_mimo_mpdus_failed_usr;
  2903. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2904. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2905. /** 11AC DL MU MIMO BA not receieved, per user */
  2906. A_UINT32 mu_mimo_err_no_ba_usr;
  2907. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2908. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2909. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2910. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2911. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2912. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2913. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2914. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2915. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2916. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2917. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2918. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2919. /** 11AX DL MU MIMO BA not receieved, per user */
  2920. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2921. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2922. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2923. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2924. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2925. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2926. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2927. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2928. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2929. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2930. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2931. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2932. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2933. /** 11AX MU OFDMA BA not receieved, per user */
  2934. A_UINT32 ax_ofdma_err_no_ba_usr;
  2935. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2936. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2937. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2938. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2939. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2940. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2941. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2942. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2943. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2944. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2945. typedef struct {
  2946. htt_tlv_hdr_t tlv_hdr;
  2947. /* mpdu level stats */
  2948. A_UINT32 mpdus_queued_usr;
  2949. A_UINT32 mpdus_tried_usr;
  2950. A_UINT32 mpdus_failed_usr;
  2951. A_UINT32 mpdus_requeued_usr;
  2952. A_UINT32 err_no_ba_usr;
  2953. A_UINT32 mpdu_underrun_usr;
  2954. A_UINT32 ampdu_underrun_usr;
  2955. A_UINT32 user_index;
  2956. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2957. A_UINT32 tx_sched_mode;
  2958. } htt_tx_pdev_mpdu_stats_tlv;
  2959. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2960. * TLV_TAGS:
  2961. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2962. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2963. */
  2964. /* NOTE:
  2965. * This structure is for documentation, and cannot be safely used directly.
  2966. * Instead, use the constituent TLV structures to fill/parse.
  2967. */
  2968. typedef struct {
  2969. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2970. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2971. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2972. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2973. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2974. /*
  2975. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2976. * it can also hold MU-OFDMA stats.
  2977. */
  2978. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2979. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2980. } htt_tx_pdev_mu_mimo_stats_t;
  2981. /* == TX SCHED STATS == */
  2982. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2983. /* NOTE: Variable length TLV, use length spec to infer array size */
  2984. typedef struct {
  2985. htt_tlv_hdr_t tlv_hdr;
  2986. /** Scheduler command posted per tx_mode */
  2987. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2988. } htt_sched_txq_cmd_posted_tlv_v;
  2989. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2990. /* NOTE: Variable length TLV, use length spec to infer array size */
  2991. typedef struct {
  2992. htt_tlv_hdr_t tlv_hdr;
  2993. /** Scheduler command reaped per tx_mode */
  2994. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2995. } htt_sched_txq_cmd_reaped_tlv_v;
  2996. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2997. /* NOTE: Variable length TLV, use length spec to infer array size */
  2998. typedef struct {
  2999. htt_tlv_hdr_t tlv_hdr;
  3000. /**
  3001. * sched_order_su contains the peer IDs of peers chosen in the last
  3002. * NUM_SCHED_ORDER_LOG scheduler instances.
  3003. * The array is circular; it's unspecified which array element corresponds
  3004. * to the most recent scheduler invocation, and which corresponds to
  3005. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3006. */
  3007. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3008. } htt_sched_txq_sched_order_su_tlv_v;
  3009. typedef struct {
  3010. htt_tlv_hdr_t tlv_hdr;
  3011. A_UINT32 htt_stats_type;
  3012. } htt_stats_error_tlv_v;
  3013. typedef enum {
  3014. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3015. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3016. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3017. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3018. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3019. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3020. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3021. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3022. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3023. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3024. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3025. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3026. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3027. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3028. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3029. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3030. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3031. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3032. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3033. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3034. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3035. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3036. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3037. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3038. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3039. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3040. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3041. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3042. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3043. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3044. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3045. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3046. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3047. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3048. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3049. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3050. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3051. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3052. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3053. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3054. HTT_SCHED_INELIGIBILITY_MAX,
  3055. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3056. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3057. /* NOTE: Variable length TLV, use length spec to infer array size */
  3058. typedef struct {
  3059. htt_tlv_hdr_t tlv_hdr;
  3060. /**
  3061. * sched_ineligibility counts the number of occurrences of different
  3062. * reasons for tid ineligibility during eligibility checks per txq
  3063. * in scheduling
  3064. *
  3065. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3066. */
  3067. A_UINT32 sched_ineligibility[1];
  3068. } htt_sched_txq_sched_ineligibility_tlv_v;
  3069. typedef enum {
  3070. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3071. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3072. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3073. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3074. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3075. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3076. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3077. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3078. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3079. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3080. /* NOTE: Variable length TLV, use length spec to infer array size */
  3081. typedef struct {
  3082. htt_tlv_hdr_t tlv_hdr;
  3083. /**
  3084. * supercycle_triggers[] is a histogram that counts the number of
  3085. * occurrences of each different reason for a transmit scheduler
  3086. * supercycle to be triggered.
  3087. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3088. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3089. * of times a supercycle has been forced.
  3090. * These supercycle trigger counts are not automatically reset, but
  3091. * are reset upon request.
  3092. */
  3093. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3094. } htt_sched_txq_supercycle_triggers_tlv_v;
  3095. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3096. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3097. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3098. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3099. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3100. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3101. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3102. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3103. do { \
  3104. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3105. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3106. } while (0)
  3107. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3108. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3109. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3110. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3111. do { \
  3112. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3113. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3114. } while (0)
  3115. typedef struct {
  3116. htt_tlv_hdr_t tlv_hdr;
  3117. /**
  3118. * BIT [ 7 : 0] :- mac_id
  3119. * BIT [15 : 8] :- txq_id
  3120. * BIT [31 : 16] :- reserved
  3121. */
  3122. A_UINT32 mac_id__txq_id__word;
  3123. /** Scheduler policy ised for this TxQ */
  3124. A_UINT32 sched_policy;
  3125. /** Timestamp of last scheduler command posted */
  3126. A_UINT32 last_sched_cmd_posted_timestamp;
  3127. /** Timestamp of last scheduler command completed */
  3128. A_UINT32 last_sched_cmd_compl_timestamp;
  3129. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3130. A_UINT32 sched_2_tac_lwm_count;
  3131. /** Num of Sched2TAC ring full condition */
  3132. A_UINT32 sched_2_tac_ring_full;
  3133. /**
  3134. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3135. * sequence type
  3136. */
  3137. A_UINT32 sched_cmd_post_failure;
  3138. /** Num of active tids for this TxQ at current instance */
  3139. A_UINT32 num_active_tids;
  3140. /** Num of powersave schedules */
  3141. A_UINT32 num_ps_schedules;
  3142. /** Num of scheduler commands pending for this TxQ */
  3143. A_UINT32 sched_cmds_pending;
  3144. /** Num of tidq registration for this TxQ */
  3145. A_UINT32 num_tid_register;
  3146. /** Num of tidq de-registration for this TxQ */
  3147. A_UINT32 num_tid_unregister;
  3148. /** Num of iterations msduq stats was updated */
  3149. A_UINT32 num_qstats_queried;
  3150. /** qstats query update status */
  3151. A_UINT32 qstats_update_pending;
  3152. /** Timestamp of Last query stats made */
  3153. A_UINT32 last_qstats_query_timestamp;
  3154. /** Num of sched2tqm command queue full condition */
  3155. A_UINT32 num_tqm_cmdq_full;
  3156. /** Num of scheduler trigger from DE Module */
  3157. A_UINT32 num_de_sched_algo_trigger;
  3158. /** Num of scheduler trigger from RT Module */
  3159. A_UINT32 num_rt_sched_algo_trigger;
  3160. /** Num of scheduler trigger from TQM Module */
  3161. A_UINT32 num_tqm_sched_algo_trigger;
  3162. /** Num of schedules for notify frame */
  3163. A_UINT32 notify_sched;
  3164. /** Duration based sendn termination */
  3165. A_UINT32 dur_based_sendn_term;
  3166. /** scheduled via NOTIFY2 */
  3167. A_UINT32 su_notify2_sched;
  3168. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3169. A_UINT32 su_optimal_queued_msdus_sched;
  3170. /** schedule due to timeout */
  3171. A_UINT32 su_delay_timeout_sched;
  3172. /** delay if txtime is less than 500us */
  3173. A_UINT32 su_min_txtime_sched_delay;
  3174. /** scheduled via no delay */
  3175. A_UINT32 su_no_delay;
  3176. /** Num of supercycles for this TxQ */
  3177. A_UINT32 num_supercycles;
  3178. /** Num of subcycles with sort for this TxQ */
  3179. A_UINT32 num_subcycles_with_sort;
  3180. /** Num of subcycles without sort for this Txq */
  3181. A_UINT32 num_subcycles_no_sort;
  3182. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3183. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3184. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3185. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3186. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3187. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3188. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3189. do { \
  3190. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3191. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3192. } while (0)
  3193. typedef struct {
  3194. htt_tlv_hdr_t tlv_hdr;
  3195. /**
  3196. * BIT [ 7 : 0] :- mac_id
  3197. * BIT [31 : 8] :- reserved
  3198. */
  3199. A_UINT32 mac_id__word;
  3200. /** Current timestamp */
  3201. A_UINT32 current_timestamp;
  3202. } htt_stats_tx_sched_cmn_tlv;
  3203. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3204. * TLV_TAGS:
  3205. * - HTT_STATS_TX_SCHED_CMN_TAG
  3206. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3207. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3208. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3209. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3210. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3211. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3212. */
  3213. /* NOTE:
  3214. * This structure is for documentation, and cannot be safely used directly.
  3215. * Instead, use the constituent TLV structures to fill/parse.
  3216. */
  3217. typedef struct {
  3218. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3219. struct _txq_tx_sched_stats {
  3220. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3221. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3222. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3223. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3224. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3225. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3226. } txq[1];
  3227. } htt_stats_tx_sched_t;
  3228. /* == TQM STATS == */
  3229. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3230. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3231. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3232. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3233. /* NOTE: Variable length TLV, use length spec to infer array size */
  3234. typedef struct {
  3235. htt_tlv_hdr_t tlv_hdr;
  3236. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3237. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3238. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3239. /* NOTE: Variable length TLV, use length spec to infer array size */
  3240. typedef struct {
  3241. htt_tlv_hdr_t tlv_hdr;
  3242. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3243. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3244. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3245. /* NOTE: Variable length TLV, use length spec to infer array size */
  3246. typedef struct {
  3247. htt_tlv_hdr_t tlv_hdr;
  3248. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3249. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3250. typedef struct {
  3251. htt_tlv_hdr_t tlv_hdr;
  3252. A_UINT32 msdu_count;
  3253. A_UINT32 mpdu_count;
  3254. A_UINT32 remove_msdu;
  3255. A_UINT32 remove_mpdu;
  3256. A_UINT32 remove_msdu_ttl;
  3257. A_UINT32 send_bar;
  3258. A_UINT32 bar_sync;
  3259. A_UINT32 notify_mpdu;
  3260. A_UINT32 sync_cmd;
  3261. A_UINT32 write_cmd;
  3262. A_UINT32 hwsch_trigger;
  3263. A_UINT32 ack_tlv_proc;
  3264. A_UINT32 gen_mpdu_cmd;
  3265. A_UINT32 gen_list_cmd;
  3266. A_UINT32 remove_mpdu_cmd;
  3267. A_UINT32 remove_mpdu_tried_cmd;
  3268. A_UINT32 mpdu_queue_stats_cmd;
  3269. A_UINT32 mpdu_head_info_cmd;
  3270. A_UINT32 msdu_flow_stats_cmd;
  3271. A_UINT32 remove_msdu_cmd;
  3272. A_UINT32 remove_msdu_ttl_cmd;
  3273. A_UINT32 flush_cache_cmd;
  3274. A_UINT32 update_mpduq_cmd;
  3275. A_UINT32 enqueue;
  3276. A_UINT32 enqueue_notify;
  3277. A_UINT32 notify_mpdu_at_head;
  3278. A_UINT32 notify_mpdu_state_valid;
  3279. /*
  3280. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3281. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3282. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3283. * for non-UDP MSDUs.
  3284. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3285. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3286. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3287. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3288. *
  3289. * Notify signifies that we trigger the scheduler.
  3290. */
  3291. A_UINT32 sched_udp_notify1;
  3292. A_UINT32 sched_udp_notify2;
  3293. A_UINT32 sched_nonudp_notify1;
  3294. A_UINT32 sched_nonudp_notify2;
  3295. } htt_tx_tqm_pdev_stats_tlv_v;
  3296. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3297. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3298. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3299. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3300. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3301. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3302. do { \
  3303. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3304. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3305. } while (0)
  3306. typedef struct {
  3307. htt_tlv_hdr_t tlv_hdr;
  3308. /**
  3309. * BIT [ 7 : 0] :- mac_id
  3310. * BIT [31 : 8] :- reserved
  3311. */
  3312. A_UINT32 mac_id__word;
  3313. A_UINT32 max_cmdq_id;
  3314. A_UINT32 list_mpdu_cnt_hist_intvl;
  3315. /* Global stats */
  3316. A_UINT32 add_msdu;
  3317. A_UINT32 q_empty;
  3318. A_UINT32 q_not_empty;
  3319. A_UINT32 drop_notification;
  3320. A_UINT32 desc_threshold;
  3321. A_UINT32 hwsch_tqm_invalid_status;
  3322. A_UINT32 missed_tqm_gen_mpdus;
  3323. A_UINT32 tqm_active_tids;
  3324. A_UINT32 tqm_inactive_tids;
  3325. A_UINT32 tqm_active_msduq_flows;
  3326. /* SAWF system delay reference timestamp updation related stats */
  3327. A_UINT32 total_msduq_timestamp_updates;
  3328. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3329. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3330. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3331. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3332. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3333. } htt_tx_tqm_cmn_stats_tlv;
  3334. typedef struct {
  3335. htt_tlv_hdr_t tlv_hdr;
  3336. /* Error stats */
  3337. A_UINT32 q_empty_failure;
  3338. A_UINT32 q_not_empty_failure;
  3339. A_UINT32 add_msdu_failure;
  3340. /* TQM reset debug stats */
  3341. A_UINT32 tqm_cache_ctl_err;
  3342. A_UINT32 tqm_soft_reset;
  3343. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3344. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3345. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3346. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3347. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3348. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3349. A_UINT32 tqm_reset_recovery_time_ms;
  3350. A_UINT32 tqm_reset_num_peers_hdl;
  3351. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3352. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3353. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3354. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3355. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3356. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3357. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3358. } htt_tx_tqm_error_stats_tlv;
  3359. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3360. * TLV_TAGS:
  3361. * - HTT_STATS_TX_TQM_CMN_TAG
  3362. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3363. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3364. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3365. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3366. * - HTT_STATS_TX_TQM_PDEV_TAG
  3367. */
  3368. /* NOTE:
  3369. * This structure is for documentation, and cannot be safely used directly.
  3370. * Instead, use the constituent TLV structures to fill/parse.
  3371. */
  3372. typedef struct {
  3373. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3374. htt_tx_tqm_error_stats_tlv err_tlv;
  3375. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3376. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3377. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3378. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3379. } htt_tx_tqm_pdev_stats_t;
  3380. /* == TQM CMDQ stats == */
  3381. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3382. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3383. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3384. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3385. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3386. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3387. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3388. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3389. do { \
  3390. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3391. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3392. } while (0)
  3393. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3394. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3395. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3396. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3397. do { \
  3398. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3399. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3400. } while (0)
  3401. typedef struct {
  3402. htt_tlv_hdr_t tlv_hdr;
  3403. /*
  3404. * BIT [ 7 : 0] :- mac_id
  3405. * BIT [15 : 8] :- cmdq_id
  3406. * BIT [31 : 16] :- reserved
  3407. */
  3408. A_UINT32 mac_id__cmdq_id__word;
  3409. A_UINT32 sync_cmd;
  3410. A_UINT32 write_cmd;
  3411. A_UINT32 gen_mpdu_cmd;
  3412. A_UINT32 mpdu_queue_stats_cmd;
  3413. A_UINT32 mpdu_head_info_cmd;
  3414. A_UINT32 msdu_flow_stats_cmd;
  3415. A_UINT32 remove_mpdu_cmd;
  3416. A_UINT32 remove_msdu_cmd;
  3417. A_UINT32 flush_cache_cmd;
  3418. A_UINT32 update_mpduq_cmd;
  3419. A_UINT32 update_msduq_cmd;
  3420. } htt_tx_tqm_cmdq_status_tlv;
  3421. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3422. * TLV_TAGS:
  3423. * - HTT_STATS_STRING_TAG
  3424. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3425. */
  3426. /* NOTE:
  3427. * This structure is for documentation, and cannot be safely used directly.
  3428. * Instead, use the constituent TLV structures to fill/parse.
  3429. */
  3430. typedef struct {
  3431. struct _cmdq_stats {
  3432. htt_stats_string_tlv cmdq_str_tlv;
  3433. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3434. } q[1];
  3435. } htt_tx_tqm_cmdq_stats_t;
  3436. /* == TX-DE STATS == */
  3437. /* Structures for tx de stats */
  3438. typedef struct {
  3439. htt_tlv_hdr_t tlv_hdr;
  3440. A_UINT32 m1_packets;
  3441. A_UINT32 m2_packets;
  3442. A_UINT32 m3_packets;
  3443. A_UINT32 m4_packets;
  3444. A_UINT32 g1_packets;
  3445. A_UINT32 g2_packets;
  3446. A_UINT32 rc4_packets;
  3447. A_UINT32 eap_packets;
  3448. A_UINT32 eapol_start_packets;
  3449. A_UINT32 eapol_logoff_packets;
  3450. A_UINT32 eapol_encap_asf_packets;
  3451. } htt_tx_de_eapol_packets_stats_tlv;
  3452. typedef struct {
  3453. htt_tlv_hdr_t tlv_hdr;
  3454. A_UINT32 ap_bss_peer_not_found;
  3455. A_UINT32 ap_bcast_mcast_no_peer;
  3456. A_UINT32 sta_delete_in_progress;
  3457. A_UINT32 ibss_no_bss_peer;
  3458. A_UINT32 invaild_vdev_type;
  3459. A_UINT32 invalid_ast_peer_entry;
  3460. A_UINT32 peer_entry_invalid;
  3461. A_UINT32 ethertype_not_ip;
  3462. A_UINT32 eapol_lookup_failed;
  3463. A_UINT32 qpeer_not_allow_data;
  3464. A_UINT32 fse_tid_override;
  3465. A_UINT32 ipv6_jumbogram_zero_length;
  3466. A_UINT32 qos_to_non_qos_in_prog;
  3467. A_UINT32 ap_bcast_mcast_eapol;
  3468. A_UINT32 unicast_on_ap_bss_peer;
  3469. A_UINT32 ap_vdev_invalid;
  3470. A_UINT32 incomplete_llc;
  3471. A_UINT32 eapol_duplicate_m3;
  3472. A_UINT32 eapol_duplicate_m4;
  3473. } htt_tx_de_classify_failed_stats_tlv;
  3474. typedef struct {
  3475. htt_tlv_hdr_t tlv_hdr;
  3476. A_UINT32 arp_packets;
  3477. A_UINT32 igmp_packets;
  3478. A_UINT32 dhcp_packets;
  3479. A_UINT32 host_inspected;
  3480. A_UINT32 htt_included;
  3481. A_UINT32 htt_valid_mcs;
  3482. A_UINT32 htt_valid_nss;
  3483. A_UINT32 htt_valid_preamble_type;
  3484. A_UINT32 htt_valid_chainmask;
  3485. A_UINT32 htt_valid_guard_interval;
  3486. A_UINT32 htt_valid_retries;
  3487. A_UINT32 htt_valid_bw_info;
  3488. A_UINT32 htt_valid_power;
  3489. A_UINT32 htt_valid_key_flags;
  3490. A_UINT32 htt_valid_no_encryption;
  3491. A_UINT32 fse_entry_count;
  3492. A_UINT32 fse_priority_be;
  3493. A_UINT32 fse_priority_high;
  3494. A_UINT32 fse_priority_low;
  3495. A_UINT32 fse_traffic_ptrn_be;
  3496. A_UINT32 fse_traffic_ptrn_over_sub;
  3497. A_UINT32 fse_traffic_ptrn_bursty;
  3498. A_UINT32 fse_traffic_ptrn_interactive;
  3499. A_UINT32 fse_traffic_ptrn_periodic;
  3500. A_UINT32 fse_hwqueue_alloc;
  3501. A_UINT32 fse_hwqueue_created;
  3502. A_UINT32 fse_hwqueue_send_to_host;
  3503. A_UINT32 mcast_entry;
  3504. A_UINT32 bcast_entry;
  3505. A_UINT32 htt_update_peer_cache;
  3506. A_UINT32 htt_learning_frame;
  3507. A_UINT32 fse_invalid_peer;
  3508. /**
  3509. * mec_notify is HTT TX WBM multicast echo check notification
  3510. * from firmware to host. FW sends SA addresses to host for all
  3511. * multicast/broadcast packets received on STA side.
  3512. */
  3513. A_UINT32 mec_notify;
  3514. } htt_tx_de_classify_stats_tlv;
  3515. typedef struct {
  3516. htt_tlv_hdr_t tlv_hdr;
  3517. A_UINT32 eok;
  3518. A_UINT32 classify_done;
  3519. A_UINT32 lookup_failed;
  3520. A_UINT32 send_host_dhcp;
  3521. A_UINT32 send_host_mcast;
  3522. A_UINT32 send_host_unknown_dest;
  3523. A_UINT32 send_host;
  3524. A_UINT32 status_invalid;
  3525. } htt_tx_de_classify_status_stats_tlv;
  3526. typedef struct {
  3527. htt_tlv_hdr_t tlv_hdr;
  3528. A_UINT32 enqueued_pkts;
  3529. A_UINT32 to_tqm;
  3530. A_UINT32 to_tqm_bypass;
  3531. } htt_tx_de_enqueue_packets_stats_tlv;
  3532. typedef struct {
  3533. htt_tlv_hdr_t tlv_hdr;
  3534. A_UINT32 discarded_pkts;
  3535. A_UINT32 local_frames;
  3536. A_UINT32 is_ext_msdu;
  3537. } htt_tx_de_enqueue_discard_stats_tlv;
  3538. typedef struct {
  3539. htt_tlv_hdr_t tlv_hdr;
  3540. A_UINT32 tcl_dummy_frame;
  3541. A_UINT32 tqm_dummy_frame;
  3542. A_UINT32 tqm_notify_frame;
  3543. A_UINT32 fw2wbm_enq;
  3544. A_UINT32 tqm_bypass_frame;
  3545. } htt_tx_de_compl_stats_tlv;
  3546. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3547. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3548. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3549. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3550. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3551. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3552. do { \
  3553. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3554. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3555. } while (0)
  3556. /*
  3557. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3558. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3559. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3560. * 200us & again request for it. This is a histogram of time we wait, with
  3561. * bin of 200ms & there are 10 bin (2 seconds max)
  3562. * They are defined by the following macros in FW
  3563. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3564. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3565. * ENTRIES_PER_BIN_COUNT)
  3566. */
  3567. typedef struct {
  3568. htt_tlv_hdr_t tlv_hdr;
  3569. A_UINT32 fw2wbm_ring_full_hist[1];
  3570. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3571. typedef struct {
  3572. htt_tlv_hdr_t tlv_hdr;
  3573. /**
  3574. * BIT [ 7 : 0] :- mac_id
  3575. * BIT [31 : 8] :- reserved
  3576. */
  3577. A_UINT32 mac_id__word;
  3578. /* Global Stats */
  3579. A_UINT32 tcl2fw_entry_count;
  3580. A_UINT32 not_to_fw;
  3581. A_UINT32 invalid_pdev_vdev_peer;
  3582. A_UINT32 tcl_res_invalid_addrx;
  3583. A_UINT32 wbm2fw_entry_count;
  3584. A_UINT32 invalid_pdev;
  3585. A_UINT32 tcl_res_addrx_timeout;
  3586. A_UINT32 invalid_vdev;
  3587. A_UINT32 invalid_tcl_exp_frame_desc;
  3588. A_UINT32 vdev_id_mismatch_cnt;
  3589. } htt_tx_de_cmn_stats_tlv;
  3590. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3591. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3592. /* Rx debug info for status rings */
  3593. typedef struct {
  3594. htt_tlv_hdr_t tlv_hdr;
  3595. /**
  3596. * BIT [15 : 0] :- max possible number of entries in respective ring
  3597. * (size of the ring in terms of entries)
  3598. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3599. */
  3600. A_UINT32 entry_status_sw2rxdma;
  3601. A_UINT32 entry_status_rxdma2reo;
  3602. A_UINT32 entry_status_reo2sw1;
  3603. A_UINT32 entry_status_reo2sw4;
  3604. A_UINT32 entry_status_refillringipa;
  3605. A_UINT32 entry_status_refillringhost;
  3606. /** datarate - Moving Average of Number of Entries */
  3607. A_UINT32 datarate_refillringipa;
  3608. A_UINT32 datarate_refillringhost;
  3609. /**
  3610. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3611. * deprecated, and will be filled with 0x0 by the target.
  3612. */
  3613. A_UINT32 refillringhost_backpress_hist[3];
  3614. A_UINT32 refillringipa_backpress_hist[3];
  3615. /**
  3616. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3617. * in recent time periods
  3618. * element 0: in last 0 to 250ms
  3619. * element 1: 250ms to 500ms
  3620. * element 2: above 500ms
  3621. */
  3622. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3623. } htt_rx_fw_ring_stats_tlv_v;
  3624. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3625. * TLV_TAGS:
  3626. * - HTT_STATS_TX_DE_CMN_TAG
  3627. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3628. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3629. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3630. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3631. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3632. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3633. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3634. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3635. */
  3636. /* NOTE:
  3637. * This structure is for documentation, and cannot be safely used directly.
  3638. * Instead, use the constituent TLV structures to fill/parse.
  3639. */
  3640. typedef struct {
  3641. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3642. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3643. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3644. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3645. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3646. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3647. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3648. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3649. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3650. } htt_tx_de_stats_t;
  3651. /* == RING-IF STATS == */
  3652. /* DWORD num_elems__prefetch_tail_idx */
  3653. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3654. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3655. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3656. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3657. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3658. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3659. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3660. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3661. do { \
  3662. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3663. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3664. } while (0)
  3665. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3666. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3667. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3668. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3669. do { \
  3670. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3671. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3672. } while (0)
  3673. /* DWORD head_idx__tail_idx */
  3674. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3675. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3676. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3677. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3678. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3679. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3680. HTT_RING_IF_STATS_HEAD_IDX_S)
  3681. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3682. do { \
  3683. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3684. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3685. } while (0)
  3686. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3687. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3688. HTT_RING_IF_STATS_TAIL_IDX_S)
  3689. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3690. do { \
  3691. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3692. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3693. } while (0)
  3694. /* DWORD shadow_head_idx__shadow_tail_idx */
  3695. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3696. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3697. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3698. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3699. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3700. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3701. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3702. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3703. do { \
  3704. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3705. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3706. } while (0)
  3707. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3708. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3709. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3710. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3711. do { \
  3712. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3713. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3714. } while (0)
  3715. /* DWORD lwm_thresh__hwm_thresh */
  3716. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3717. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3718. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3719. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3720. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3721. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3722. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3723. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3724. do { \
  3725. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3726. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3727. } while (0)
  3728. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3729. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3730. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3731. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3732. do { \
  3733. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3734. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3735. } while (0)
  3736. #define HTT_STATS_LOW_WM_BINS 5
  3737. #define HTT_STATS_HIGH_WM_BINS 5
  3738. typedef struct {
  3739. /** DWORD aligned base memory address of the ring */
  3740. A_UINT32 base_addr;
  3741. /** size of each ring element */
  3742. A_UINT32 elem_size;
  3743. /**
  3744. * BIT [15 : 0] :- num_elems
  3745. * BIT [31 : 16] :- prefetch_tail_idx
  3746. */
  3747. A_UINT32 num_elems__prefetch_tail_idx;
  3748. /**
  3749. * BIT [15 : 0] :- head_idx
  3750. * BIT [31 : 16] :- tail_idx
  3751. */
  3752. A_UINT32 head_idx__tail_idx;
  3753. /**
  3754. * BIT [15 : 0] :- shadow_head_idx
  3755. * BIT [31 : 16] :- shadow_tail_idx
  3756. */
  3757. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3758. A_UINT32 num_tail_incr;
  3759. /**
  3760. * BIT [15 : 0] :- lwm_thresh
  3761. * BIT [31 : 16] :- hwm_thresh
  3762. */
  3763. A_UINT32 lwm_thresh__hwm_thresh;
  3764. A_UINT32 overrun_hit_count;
  3765. A_UINT32 underrun_hit_count;
  3766. A_UINT32 prod_blockwait_count;
  3767. A_UINT32 cons_blockwait_count;
  3768. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3769. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3770. } htt_ring_if_stats_tlv;
  3771. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3772. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3773. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3774. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3775. HTT_RING_IF_CMN_MAC_ID_S)
  3776. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3777. do { \
  3778. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3779. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3780. } while (0)
  3781. typedef struct {
  3782. htt_tlv_hdr_t tlv_hdr;
  3783. /**
  3784. * BIT [ 7 : 0] :- mac_id
  3785. * BIT [31 : 8] :- reserved
  3786. */
  3787. A_UINT32 mac_id__word;
  3788. A_UINT32 num_records;
  3789. } htt_ring_if_cmn_tlv;
  3790. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3791. * TLV_TAGS:
  3792. * - HTT_STATS_RING_IF_CMN_TAG
  3793. * - HTT_STATS_STRING_TAG
  3794. * - HTT_STATS_RING_IF_TAG
  3795. */
  3796. /* NOTE:
  3797. * This structure is for documentation, and cannot be safely used directly.
  3798. * Instead, use the constituent TLV structures to fill/parse.
  3799. */
  3800. typedef struct {
  3801. htt_ring_if_cmn_tlv cmn_tlv;
  3802. /** Variable based on the Number of records. */
  3803. struct _ring_if {
  3804. htt_stats_string_tlv ring_str_tlv;
  3805. htt_ring_if_stats_tlv ring_tlv;
  3806. } r[1];
  3807. } htt_ring_if_stats_t;
  3808. /* == SFM STATS == */
  3809. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3810. /* NOTE: Variable length TLV, use length spec to infer array size */
  3811. typedef struct {
  3812. htt_tlv_hdr_t tlv_hdr;
  3813. /** Number of DWORDS used per user and per client */
  3814. A_UINT32 dwords_used_by_user_n[1];
  3815. } htt_sfm_client_user_tlv_v;
  3816. typedef struct {
  3817. htt_tlv_hdr_t tlv_hdr;
  3818. /** Client ID */
  3819. A_UINT32 client_id;
  3820. /** Minimum number of buffers */
  3821. A_UINT32 buf_min;
  3822. /** Maximum number of buffers */
  3823. A_UINT32 buf_max;
  3824. /** Number of Busy buffers */
  3825. A_UINT32 buf_busy;
  3826. /** Number of Allocated buffers */
  3827. A_UINT32 buf_alloc;
  3828. /** Number of Available/Usable buffers */
  3829. A_UINT32 buf_avail;
  3830. /** Number of users */
  3831. A_UINT32 num_users;
  3832. } htt_sfm_client_tlv;
  3833. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3834. #define HTT_SFM_CMN_MAC_ID_S 0
  3835. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3836. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3837. HTT_SFM_CMN_MAC_ID_S)
  3838. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3839. do { \
  3840. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3841. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3842. } while (0)
  3843. typedef struct {
  3844. htt_tlv_hdr_t tlv_hdr;
  3845. /**
  3846. * BIT [ 7 : 0] :- mac_id
  3847. * BIT [31 : 8] :- reserved
  3848. */
  3849. A_UINT32 mac_id__word;
  3850. /**
  3851. * Indicates the total number of 128 byte buffers in the CMEM
  3852. * that are available for buffer sharing
  3853. */
  3854. A_UINT32 buf_total;
  3855. /**
  3856. * Indicates for certain client or all the clients there is no
  3857. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3858. */
  3859. A_UINT32 mem_empty;
  3860. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3861. A_UINT32 deallocate_bufs;
  3862. /** Number of Records */
  3863. A_UINT32 num_records;
  3864. } htt_sfm_cmn_tlv;
  3865. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3866. * TLV_TAGS:
  3867. * - HTT_STATS_SFM_CMN_TAG
  3868. * - HTT_STATS_STRING_TAG
  3869. * - HTT_STATS_SFM_CLIENT_TAG
  3870. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3871. */
  3872. /* NOTE:
  3873. * This structure is for documentation, and cannot be safely used directly.
  3874. * Instead, use the constituent TLV structures to fill/parse.
  3875. */
  3876. typedef struct {
  3877. htt_sfm_cmn_tlv cmn_tlv;
  3878. /** Variable based on the Number of records. */
  3879. struct _sfm_client {
  3880. htt_stats_string_tlv client_str_tlv;
  3881. htt_sfm_client_tlv client_tlv;
  3882. htt_sfm_client_user_tlv_v user_tlv;
  3883. } r[1];
  3884. } htt_sfm_stats_t;
  3885. /* == SRNG STATS == */
  3886. /* DWORD mac_id__ring_id__arena__ep */
  3887. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3888. #define HTT_SRING_STATS_MAC_ID_S 0
  3889. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3890. #define HTT_SRING_STATS_RING_ID_S 8
  3891. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3892. #define HTT_SRING_STATS_ARENA_S 16
  3893. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3894. #define HTT_SRING_STATS_EP_TYPE_S 24
  3895. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3896. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3897. HTT_SRING_STATS_MAC_ID_S)
  3898. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3899. do { \
  3900. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3901. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3902. } while (0)
  3903. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3904. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3905. HTT_SRING_STATS_RING_ID_S)
  3906. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3907. do { \
  3908. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3909. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3910. } while (0)
  3911. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3912. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3913. HTT_SRING_STATS_ARENA_S)
  3914. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3915. do { \
  3916. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3917. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3918. } while (0)
  3919. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3920. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3921. HTT_SRING_STATS_EP_TYPE_S)
  3922. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3923. do { \
  3924. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3925. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3926. } while (0)
  3927. /* DWORD num_avail_words__num_valid_words */
  3928. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3929. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3930. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3931. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3932. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3933. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3934. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3935. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3936. do { \
  3937. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3938. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3939. } while (0)
  3940. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3941. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3942. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3943. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3944. do { \
  3945. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3946. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3947. } while (0)
  3948. /* DWORD head_ptr__tail_ptr */
  3949. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3950. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3951. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3952. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3953. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3954. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3955. HTT_SRING_STATS_HEAD_PTR_S)
  3956. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3957. do { \
  3958. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3959. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3960. } while (0)
  3961. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3962. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3963. HTT_SRING_STATS_TAIL_PTR_S)
  3964. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3965. do { \
  3966. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3967. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3968. } while (0)
  3969. /* DWORD consumer_empty__producer_full */
  3970. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3971. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3972. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3973. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3974. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3975. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3976. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3977. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3978. do { \
  3979. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3980. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3981. } while (0)
  3982. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3983. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3984. HTT_SRING_STATS_PRODUCER_FULL_S)
  3985. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3986. do { \
  3987. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3988. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3989. } while (0)
  3990. /* DWORD prefetch_count__internal_tail_ptr */
  3991. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3992. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3993. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3994. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3995. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3996. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3997. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3998. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3999. do { \
  4000. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4001. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4002. } while (0)
  4003. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4004. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4005. HTT_SRING_STATS_INTERNAL_TP_S)
  4006. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4007. do { \
  4008. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4009. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4010. } while (0)
  4011. typedef struct {
  4012. htt_tlv_hdr_t tlv_hdr;
  4013. /**
  4014. * BIT [ 7 : 0] :- mac_id
  4015. * BIT [15 : 8] :- ring_id
  4016. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4017. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4018. * BIT [31 : 25] :- reserved
  4019. */
  4020. A_UINT32 mac_id__ring_id__arena__ep;
  4021. /** DWORD aligned base memory address of the ring */
  4022. A_UINT32 base_addr_lsb;
  4023. A_UINT32 base_addr_msb;
  4024. /** size of ring */
  4025. A_UINT32 ring_size;
  4026. /** size of each ring element */
  4027. A_UINT32 elem_size;
  4028. /** Ring status
  4029. *
  4030. * BIT [15 : 0] :- num_avail_words
  4031. * BIT [31 : 16] :- num_valid_words
  4032. */
  4033. A_UINT32 num_avail_words__num_valid_words;
  4034. /** Index of head and tail
  4035. * BIT [15 : 0] :- head_ptr
  4036. * BIT [31 : 16] :- tail_ptr
  4037. */
  4038. A_UINT32 head_ptr__tail_ptr;
  4039. /** Empty or full counter of rings
  4040. * BIT [15 : 0] :- consumer_empty
  4041. * BIT [31 : 16] :- producer_full
  4042. */
  4043. A_UINT32 consumer_empty__producer_full;
  4044. /** Prefetch status of consumer ring
  4045. * BIT [15 : 0] :- prefetch_count
  4046. * BIT [31 : 16] :- internal_tail_ptr
  4047. */
  4048. A_UINT32 prefetch_count__internal_tail_ptr;
  4049. } htt_sring_stats_tlv;
  4050. typedef struct {
  4051. htt_tlv_hdr_t tlv_hdr;
  4052. A_UINT32 num_records;
  4053. } htt_sring_cmn_tlv;
  4054. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4055. * TLV_TAGS:
  4056. * - HTT_STATS_SRING_CMN_TAG
  4057. * - HTT_STATS_STRING_TAG
  4058. * - HTT_STATS_SRING_STATS_TAG
  4059. */
  4060. /* NOTE:
  4061. * This structure is for documentation, and cannot be safely used directly.
  4062. * Instead, use the constituent TLV structures to fill/parse.
  4063. */
  4064. typedef struct {
  4065. htt_sring_cmn_tlv cmn_tlv;
  4066. /** Variable based on the Number of records */
  4067. struct _sring_stats {
  4068. htt_stats_string_tlv sring_str_tlv;
  4069. htt_sring_stats_tlv sring_stats_tlv;
  4070. } r[1];
  4071. } htt_sring_stats_t;
  4072. /* == PDEV TX RATE CTRL STATS == */
  4073. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4074. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4075. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4076. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4077. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4078. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4079. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4080. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4081. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4082. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4083. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4084. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4085. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4086. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4087. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4088. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4089. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4090. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4091. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4092. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4093. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4094. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4097. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4098. } while (0)
  4099. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4100. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4101. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4102. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4103. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4104. /*
  4105. * Introduce new TX counters to support 320MHz support and punctured modes
  4106. */
  4107. typedef enum {
  4108. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4109. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4110. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4111. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4112. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4113. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4114. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4115. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4116. /* 11be related updates */
  4117. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4118. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4119. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4120. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4121. typedef enum {
  4122. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4123. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4124. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4125. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4126. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4127. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4128. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4129. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4130. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4131. typedef enum {
  4132. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4133. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4134. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4135. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4136. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4137. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4138. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4139. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4140. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4141. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4142. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4143. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4144. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4145. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4146. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4147. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4148. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4149. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4150. typedef struct {
  4151. htt_tlv_hdr_t tlv_hdr;
  4152. /**
  4153. * BIT [ 7 : 0] :- mac_id
  4154. * BIT [31 : 8] :- reserved
  4155. */
  4156. A_UINT32 mac_id__word;
  4157. /** Number of tx ldpc packets */
  4158. A_UINT32 tx_ldpc;
  4159. /** Number of tx rts packets */
  4160. A_UINT32 rts_cnt;
  4161. /** RSSI value of last ack packet (units = dB above noise floor) */
  4162. A_UINT32 ack_rssi;
  4163. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4164. /** tx_xx_mcs: currently unused */
  4165. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4166. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4167. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4168. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4169. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4170. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4171. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4172. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4173. /**
  4174. * Counters to track number of tx packets in each GI
  4175. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4176. */
  4177. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4178. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4179. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4180. /** Number of CTS-acknowledged RTS packets */
  4181. A_UINT32 rts_success;
  4182. /**
  4183. * Counters for legacy 11a and 11b transmissions.
  4184. *
  4185. * The index corresponds to:
  4186. *
  4187. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4188. *
  4189. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4190. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4191. */
  4192. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4193. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4194. /** 11AC VHT DL MU MIMO LDPC count */
  4195. A_UINT32 ac_mu_mimo_tx_ldpc;
  4196. /** 11AX HE DL MU MIMO LDPC count */
  4197. A_UINT32 ax_mu_mimo_tx_ldpc;
  4198. /** 11AX HE DL MU OFDMA LDPC count */
  4199. A_UINT32 ofdma_tx_ldpc;
  4200. /**
  4201. * Counters for 11ax HE LTF selection during TX.
  4202. *
  4203. * The index corresponds to:
  4204. *
  4205. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4206. */
  4207. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4208. /** 11AC VHT DL MU MIMO TX MCS stats */
  4209. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4210. /** 11AX HE DL MU MIMO TX MCS stats */
  4211. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4212. /** 11AX HE DL MU OFDMA TX MCS stats */
  4213. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4214. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4215. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4216. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4217. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4218. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4219. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4220. /** 11AC VHT DL MU MIMO TX BW stats */
  4221. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4222. /** 11AX HE DL MU MIMO TX BW stats */
  4223. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4224. /** 11AX HE DL MU OFDMA TX BW stats */
  4225. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4226. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4227. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4228. /** 11AX HE DL MU MIMO TX guard interval stats */
  4229. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4230. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4231. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4232. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4233. A_UINT32 tx_11ax_su_ext;
  4234. /* Stats for MCS 12/13 */
  4235. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4236. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4237. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4238. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4239. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4240. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4241. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4242. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4243. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4244. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4245. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4246. /* Stats for MCS 14/15 */
  4247. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4248. A_UINT32 tx_bw_320mhz;
  4249. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4250. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4251. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4252. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4253. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4254. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4255. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4256. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4257. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4258. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4259. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4260. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4261. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4262. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4263. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4264. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4265. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4266. /** sta side trigger stats */
  4267. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4268. } htt_tx_pdev_rate_stats_tlv;
  4269. typedef struct {
  4270. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4271. htt_tlv_hdr_t tlv_hdr;
  4272. /** 11BE EHT DL MU MIMO TX MCS stats */
  4273. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4274. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4275. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4276. /** 11BE EHT DL MU MIMO TX BW stats */
  4277. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4278. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4279. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4280. /** 11BE DL MU MIMO LDPC count */
  4281. A_UINT32 be_mu_mimo_tx_ldpc;
  4282. } htt_tx_pdev_rate_stats_be_tlv;
  4283. typedef struct {
  4284. /*
  4285. * SAWF pdev rate stats;
  4286. * placed in a separate TLV to adhere to size restrictions
  4287. */
  4288. htt_tlv_hdr_t tlv_hdr;
  4289. /**
  4290. * Counter incremented when MCS is dropped due to the successive retries
  4291. * to a peer reaching the configured limit.
  4292. */
  4293. A_UINT32 rate_retry_mcs_drop_cnt;
  4294. /**
  4295. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4296. */
  4297. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4298. /**
  4299. * PPDU PER histogram - each PPDU has its PER computed,
  4300. * and the bin corresponding to that PER percentage is incremented.
  4301. */
  4302. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4303. /**
  4304. * When the service class contains delay bound rate parameters which
  4305. * indicate low latency and we enable latency-based RA params then
  4306. * the low_latency_rate_count will be incremented.
  4307. * This counts the number of peer-TIDs that have been categorized as
  4308. * low-latency.
  4309. */
  4310. A_UINT32 low_latency_rate_cnt;
  4311. /** Indicate how many times rate drop happened within SIFS burst */
  4312. A_UINT32 su_burst_rate_drop_cnt;
  4313. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4314. A_UINT32 su_burst_rate_drop_fail_cnt;
  4315. } htt_tx_pdev_rate_stats_sawf_tlv;
  4316. typedef struct {
  4317. htt_tlv_hdr_t tlv_hdr;
  4318. /**
  4319. * BIT [ 7 : 0] :- mac_id
  4320. * BIT [31 : 8] :- reserved
  4321. */
  4322. A_UINT32 mac_id__word;
  4323. /** 11BE EHT DL MU OFDMA LDPC count */
  4324. A_UINT32 be_ofdma_tx_ldpc;
  4325. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4326. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4327. /**
  4328. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4329. */
  4330. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4331. /** 11BE EHT DL MU OFDMA TX BW stats */
  4332. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4333. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4334. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4335. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4336. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4337. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4338. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4339. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4340. typedef struct {
  4341. htt_tlv_hdr_t tlv_hdr;
  4342. /** Tx PPDU duration histogram **/
  4343. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4344. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4345. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4346. * TLV_TAGS:
  4347. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4348. */
  4349. /* NOTE:
  4350. * This structure is for documentation, and cannot be safely used directly.
  4351. * Instead, use the constituent TLV structures to fill/parse.
  4352. */
  4353. typedef struct {
  4354. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4355. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4356. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4357. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4358. } htt_tx_pdev_rate_stats_t;
  4359. /* == PDEV RX RATE CTRL STATS == */
  4360. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4361. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4362. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4363. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4364. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4365. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4366. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4367. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4368. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4369. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4370. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4371. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4372. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4373. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4374. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4375. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4376. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4377. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4378. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4379. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4380. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4381. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4382. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4383. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4384. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4385. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4386. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4387. */
  4388. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4389. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4390. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4391. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4392. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4393. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4394. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4395. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4396. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4397. */
  4398. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4399. typedef enum {
  4400. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4401. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4402. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4403. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4404. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4405. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4406. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4407. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4408. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4409. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4410. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4411. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4412. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4413. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4414. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4415. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4416. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4417. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4418. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4419. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4420. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4421. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4422. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4423. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4424. do { \
  4425. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4426. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4427. } while (0)
  4428. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4429. typedef enum {
  4430. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4431. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4432. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4433. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4434. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4435. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4436. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4437. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4438. typedef struct {
  4439. htt_tlv_hdr_t tlv_hdr;
  4440. /**
  4441. * BIT [ 7 : 0] :- mac_id
  4442. * BIT [31 : 8] :- reserved
  4443. */
  4444. A_UINT32 mac_id__word;
  4445. A_UINT32 nsts;
  4446. /** Number of rx ldpc packets */
  4447. A_UINT32 rx_ldpc;
  4448. /** Number of rx rts packets */
  4449. A_UINT32 rts_cnt;
  4450. /** units = dB above noise floor */
  4451. A_UINT32 rssi_mgmt;
  4452. /** units = dB above noise floor */
  4453. A_UINT32 rssi_data;
  4454. /** units = dB above noise floor */
  4455. A_UINT32 rssi_comb;
  4456. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4457. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4458. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4459. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4460. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4461. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4462. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4463. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4464. /** units = dB above noise floor */
  4465. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4466. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4467. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4468. /** rx Signal Strength value in dBm unit */
  4469. A_INT32 rssi_in_dbm;
  4470. A_UINT32 rx_11ax_su_ext;
  4471. A_UINT32 rx_11ac_mumimo;
  4472. A_UINT32 rx_11ax_mumimo;
  4473. A_UINT32 rx_11ax_ofdma;
  4474. A_UINT32 txbf;
  4475. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4476. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4477. A_UINT32 rx_active_dur_us_low;
  4478. A_UINT32 rx_active_dur_us_high;
  4479. /** number of times UL MU MIMO RX packets received */
  4480. A_UINT32 rx_11ax_ul_ofdma;
  4481. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4482. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4483. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4484. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4485. /**
  4486. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4487. * (Increments the individual user NSS in the OFDMA PPDU received)
  4488. */
  4489. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4490. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4491. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4492. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4493. A_UINT32 ul_ofdma_rx_stbc;
  4494. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4495. A_UINT32 ul_ofdma_rx_ldpc;
  4496. /**
  4497. * Number of non data PPDUs received for each degree (number of users)
  4498. * in UL OFDMA
  4499. */
  4500. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4501. /**
  4502. * Number of data ppdus received for each degree (number of users)
  4503. * in UL OFDMA
  4504. */
  4505. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4506. /**
  4507. * Number of mpdus passed for each degree (number of users)
  4508. * in UL OFDMA TB PPDU
  4509. */
  4510. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4511. /**
  4512. * Number of mpdus failed for each degree (number of users)
  4513. * in UL OFDMA TB PPDU
  4514. */
  4515. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4516. A_UINT32 nss_count;
  4517. A_UINT32 pilot_count;
  4518. /** RxEVM stats in dB */
  4519. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4520. /**
  4521. * EVM mean across pilots, computed as
  4522. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4523. */
  4524. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4525. /** dBm units */
  4526. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4527. /** per_chain_rssi_pkt_type:
  4528. * This field shows what type of rx frame the per-chain RSSI was computed
  4529. * on, by recording the frame type and sub-type as bit-fields within this
  4530. * field:
  4531. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4532. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4533. * BIT [31 : 8] :- Reserved
  4534. */
  4535. A_UINT32 per_chain_rssi_pkt_type;
  4536. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4537. A_UINT32 rx_su_ndpa;
  4538. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4539. A_UINT32 rx_mu_ndpa;
  4540. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4541. A_UINT32 rx_br_poll;
  4542. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4543. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4544. /**
  4545. * Number of non data ppdus received for each degree (number of users)
  4546. * with UL MUMIMO
  4547. */
  4548. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4549. /**
  4550. * Number of data ppdus received for each degree (number of users)
  4551. * with UL MUMIMO
  4552. */
  4553. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4554. /**
  4555. * Number of mpdus passed for each degree (number of users)
  4556. * with UL MUMIMO TB PPDU
  4557. */
  4558. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4559. /**
  4560. * Number of mpdus failed for each degree (number of users)
  4561. * with UL MUMIMO TB PPDU
  4562. */
  4563. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4564. /**
  4565. * Number of non data ppdus received for each degree (number of users)
  4566. * in UL OFDMA
  4567. */
  4568. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4569. /**
  4570. * Number of data ppdus received for each degree (number of users)
  4571. *in UL OFDMA
  4572. */
  4573. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4574. /* Stats for MCS 12/13 */
  4575. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4576. /*
  4577. * NOTE - this TLV is already large enough that it causes the HTT message
  4578. * carrying it to be nearly at the message size limit that applies to
  4579. * many targets/hosts.
  4580. * No further fields should be added to this TLV without very careful
  4581. * review to ensure the size increase is acceptable.
  4582. */
  4583. } htt_rx_pdev_rate_stats_tlv;
  4584. typedef struct {
  4585. htt_tlv_hdr_t tlv_hdr;
  4586. /** Tx PPDU duration histogram **/
  4587. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4588. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4589. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4590. * TLV_TAGS:
  4591. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4592. */
  4593. /* NOTE:
  4594. * This structure is for documentation, and cannot be safely used directly.
  4595. * Instead, use the constituent TLV structures to fill/parse.
  4596. */
  4597. typedef struct {
  4598. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4599. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4600. } htt_rx_pdev_rate_stats_t;
  4601. typedef struct {
  4602. htt_tlv_hdr_t tlv_hdr;
  4603. /** units = dB above noise floor */
  4604. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4605. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4606. /** rx mcast signal strength value in dBm unit */
  4607. A_INT32 rssi_mcast_in_dbm;
  4608. /** rx mgmt packet signal Strength value in dBm unit */
  4609. A_INT32 rssi_mgmt_in_dbm;
  4610. /*
  4611. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4612. * due to message size limitations.
  4613. */
  4614. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4615. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4616. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4617. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4618. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4619. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4620. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4621. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4622. /* MCS 14,15 */
  4623. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4624. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4625. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4626. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4627. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4628. } htt_rx_pdev_rate_ext_stats_tlv;
  4629. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4630. * TLV_TAGS:
  4631. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4632. */
  4633. /* NOTE:
  4634. * This structure is for documentation, and cannot be safely used directly.
  4635. * Instead, use the constituent TLV structures to fill/parse.
  4636. */
  4637. typedef struct {
  4638. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4639. } htt_rx_pdev_rate_ext_stats_t;
  4640. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4641. #define HTT_STATS_CMN_MAC_ID_S 0
  4642. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4643. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4644. HTT_STATS_CMN_MAC_ID_S)
  4645. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4646. do { \
  4647. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4648. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4649. } while (0)
  4650. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4651. typedef struct {
  4652. htt_tlv_hdr_t tlv_hdr;
  4653. /**
  4654. * BIT [ 7 : 0] :- mac_id
  4655. * BIT [31 : 8] :- reserved
  4656. */
  4657. A_UINT32 mac_id__word;
  4658. A_UINT32 rx_11ax_ul_ofdma;
  4659. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4660. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4661. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4662. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4663. A_UINT32 ul_ofdma_rx_stbc;
  4664. A_UINT32 ul_ofdma_rx_ldpc;
  4665. /*
  4666. * These are arrays to hold the number of PPDUs that we received per RU.
  4667. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4668. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4669. */
  4670. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4671. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4672. /*
  4673. * These arrays hold Target RSSI (rx power the AP wants),
  4674. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4675. * which can be identified by AIDs, during trigger based RX.
  4676. * Array acts a circular buffer and holds values for last 5 STAs
  4677. * in the same order as RX.
  4678. */
  4679. /**
  4680. * STA AID array for identifying which STA the
  4681. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4682. */
  4683. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4684. /**
  4685. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4686. */
  4687. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4688. /**
  4689. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4690. */
  4691. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4692. /**
  4693. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4694. */
  4695. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4696. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4697. } htt_rx_pdev_ul_trigger_stats_tlv;
  4698. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4699. * TLV_TAGS:
  4700. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4701. * NOTE:
  4702. * This structure is for documentation, and cannot be safely used directly.
  4703. * Instead, use the constituent TLV structures to fill/parse.
  4704. */
  4705. typedef struct {
  4706. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4707. } htt_rx_pdev_ul_trigger_stats_t;
  4708. typedef struct {
  4709. htt_tlv_hdr_t tlv_hdr;
  4710. /**
  4711. * BIT [ 7 : 0] :- mac_id
  4712. * BIT [31 : 8] :- reserved
  4713. */
  4714. A_UINT32 mac_id__word;
  4715. A_UINT32 rx_11be_ul_ofdma;
  4716. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4717. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4718. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4719. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4720. A_UINT32 be_ul_ofdma_rx_stbc;
  4721. A_UINT32 be_ul_ofdma_rx_ldpc;
  4722. /*
  4723. * These are arrays to hold the number of PPDUs that we received per RU.
  4724. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4725. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4726. */
  4727. /** PPDU level */
  4728. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4729. /** PPDU level */
  4730. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4731. /*
  4732. * These arrays hold Target RSSI (rx power the AP wants),
  4733. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4734. * which can be identified by AIDs, during trigger based RX.
  4735. * Array acts a circular buffer and holds values for last 5 STAs
  4736. * in the same order as RX.
  4737. */
  4738. /**
  4739. * STA AID array for identifying which STA the
  4740. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4741. */
  4742. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4743. /**
  4744. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4745. */
  4746. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4747. /**
  4748. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4749. */
  4750. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4751. /**
  4752. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4753. */
  4754. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4755. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4756. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4757. * TLV_TAGS:
  4758. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4759. * NOTE:
  4760. * This structure is for documentation, and cannot be safely used directly.
  4761. * Instead, use the constituent TLV structures to fill/parse.
  4762. */
  4763. typedef struct {
  4764. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4765. } htt_rx_pdev_be_ul_trigger_stats_t;
  4766. typedef struct {
  4767. htt_tlv_hdr_t tlv_hdr;
  4768. A_UINT32 user_index;
  4769. /** PPDU level */
  4770. A_UINT32 rx_ulofdma_non_data_ppdu;
  4771. /** PPDU level */
  4772. A_UINT32 rx_ulofdma_data_ppdu;
  4773. /** MPDU level */
  4774. A_UINT32 rx_ulofdma_mpdu_ok;
  4775. /** MPDU level */
  4776. A_UINT32 rx_ulofdma_mpdu_fail;
  4777. A_UINT32 rx_ulofdma_non_data_nusers;
  4778. A_UINT32 rx_ulofdma_data_nusers;
  4779. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4780. typedef struct {
  4781. htt_tlv_hdr_t tlv_hdr;
  4782. A_UINT32 user_index;
  4783. /** PPDU level */
  4784. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4785. /** PPDU level */
  4786. A_UINT32 be_rx_ulofdma_data_ppdu;
  4787. /** MPDU level */
  4788. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4789. /** MPDU level */
  4790. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4791. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4792. A_UINT32 be_rx_ulofdma_data_nusers;
  4793. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4794. typedef struct {
  4795. htt_tlv_hdr_t tlv_hdr;
  4796. A_UINT32 user_index;
  4797. /** PPDU level */
  4798. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4799. /** PPDU level */
  4800. A_UINT32 rx_ulmumimo_data_ppdu;
  4801. /** MPDU level */
  4802. A_UINT32 rx_ulmumimo_mpdu_ok;
  4803. /** MPDU level */
  4804. A_UINT32 rx_ulmumimo_mpdu_fail;
  4805. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4806. typedef struct {
  4807. htt_tlv_hdr_t tlv_hdr;
  4808. A_UINT32 user_index;
  4809. /** PPDU level */
  4810. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4811. /** PPDU level */
  4812. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4813. /** MPDU level */
  4814. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4815. /** MPDU level */
  4816. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4817. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4818. /* == RX PDEV/SOC STATS == */
  4819. typedef struct {
  4820. htt_tlv_hdr_t tlv_hdr;
  4821. /**
  4822. * BIT [7:0] :- mac_id
  4823. * BIT [31:8] :- reserved
  4824. *
  4825. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4826. */
  4827. A_UINT32 mac_id__word;
  4828. /** Number of times UL MUMIMO RX packets received */
  4829. A_UINT32 rx_11ax_ul_mumimo;
  4830. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4831. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4832. /**
  4833. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4834. * Index 0 indicates 1xLTF + 1.6 msec GI
  4835. * Index 1 indicates 2xLTF + 1.6 msec GI
  4836. * Index 2 indicates 4xLTF + 3.2 msec GI
  4837. */
  4838. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4839. /**
  4840. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4841. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4842. */
  4843. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4844. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4845. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4846. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4847. A_UINT32 ul_mumimo_rx_stbc;
  4848. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4849. A_UINT32 ul_mumimo_rx_ldpc;
  4850. /* Stats for MCS 12/13 */
  4851. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4852. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4853. /** RSSI in dBm for Rx TB PPDUs */
  4854. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4855. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4856. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4857. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4858. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4859. /** Average pilot EVM measued for RX UL TB PPDU */
  4860. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4861. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4862. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4863. typedef struct {
  4864. htt_tlv_hdr_t tlv_hdr;
  4865. /**
  4866. * BIT [7:0] :- mac_id
  4867. * BIT [31:8] :- reserved
  4868. *
  4869. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4870. */
  4871. A_UINT32 mac_id__word;
  4872. /** Number of times UL MUMIMO RX packets received */
  4873. A_UINT32 rx_11be_ul_mumimo;
  4874. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4875. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4876. /**
  4877. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4878. * Index 0 indicates 1xLTF + 1.6 msec GI
  4879. * Index 1 indicates 2xLTF + 1.6 msec GI
  4880. * Index 2 indicates 4xLTF + 3.2 msec GI
  4881. */
  4882. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4883. /**
  4884. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4885. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4886. */
  4887. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4888. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4889. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4890. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4891. A_UINT32 be_ul_mumimo_rx_stbc;
  4892. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4893. A_UINT32 be_ul_mumimo_rx_ldpc;
  4894. /** RSSI in dBm for Rx TB PPDUs */
  4895. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4896. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4897. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4898. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4899. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4900. /** Average pilot EVM measued for RX UL TB PPDU */
  4901. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4902. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4903. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4904. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4905. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4906. * TLV_TAGS:
  4907. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4908. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4909. */
  4910. typedef struct {
  4911. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4912. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4913. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4914. typedef struct {
  4915. htt_tlv_hdr_t tlv_hdr;
  4916. /** Num Packets received on REO FW ring */
  4917. A_UINT32 fw_reo_ring_data_msdu;
  4918. /** Num bc/mc packets indicated from fw to host */
  4919. A_UINT32 fw_to_host_data_msdu_bcmc;
  4920. /** Num unicast packets indicated from fw to host */
  4921. A_UINT32 fw_to_host_data_msdu_uc;
  4922. /** Num remote buf recycle from offload */
  4923. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4924. /** Num remote free buf given to offload */
  4925. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4926. /** Num unicast packets from local path indicated to host */
  4927. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4928. /** Num unicast packets from REO indicated to host */
  4929. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4930. /** Num Packets received from WBM SW1 ring */
  4931. A_UINT32 wbm_sw_ring_reap;
  4932. /** Num packets from WBM forwarded from fw to host via WBM */
  4933. A_UINT32 wbm_forward_to_host_cnt;
  4934. /** Num packets from WBM recycled to target refill ring */
  4935. A_UINT32 wbm_target_recycle_cnt;
  4936. /**
  4937. * Total Num of recycled to refill ring,
  4938. * including packets from WBM and REO
  4939. */
  4940. A_UINT32 target_refill_ring_recycle_cnt;
  4941. } htt_rx_soc_fw_stats_tlv;
  4942. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4943. /* NOTE: Variable length TLV, use length spec to infer array size */
  4944. typedef struct {
  4945. htt_tlv_hdr_t tlv_hdr;
  4946. /** Num ring empty encountered */
  4947. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4948. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4949. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4950. /* NOTE: Variable length TLV, use length spec to infer array size */
  4951. typedef struct {
  4952. htt_tlv_hdr_t tlv_hdr;
  4953. /** Num total buf refilled from refill ring */
  4954. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4955. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4956. /* RXDMA error code from WBM released packets */
  4957. typedef enum {
  4958. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4959. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4960. HTT_RX_RXDMA_FCS_ERR = 2,
  4961. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4962. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4963. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4964. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4965. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4966. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4967. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4968. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4969. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4970. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4971. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4972. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4973. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4974. /*
  4975. * This MAX_ERR_CODE should not be used in any host/target messages,
  4976. * so that even though it is defined within a host/target interface
  4977. * definition header file, it isn't actually part of the host/target
  4978. * interface, and thus can be modified.
  4979. */
  4980. HTT_RX_RXDMA_MAX_ERR_CODE
  4981. } htt_rx_rxdma_error_code_enum;
  4982. /* NOTE: Variable length TLV, use length spec to infer array size */
  4983. typedef struct {
  4984. htt_tlv_hdr_t tlv_hdr;
  4985. /** NOTE:
  4986. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4987. * It is expected but not required that the target will provide a rxdma_err element
  4988. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4989. * MAX_ERR_CODE. The host should ignore any array elements whose
  4990. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4991. */
  4992. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4993. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4994. /* REO error code from WBM released packets */
  4995. typedef enum {
  4996. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4997. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4998. HTT_RX_AMPDU_IN_NON_BA = 2,
  4999. HTT_RX_NON_BA_DUPLICATE = 3,
  5000. HTT_RX_BA_DUPLICATE = 4,
  5001. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5002. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5003. HTT_RX_REGULAR_FRAME_OOR = 7,
  5004. HTT_RX_BAR_FRAME_OOR = 8,
  5005. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5006. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5007. HTT_RX_PN_CHECK_FAILED = 11,
  5008. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5009. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5010. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5011. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5012. /*
  5013. * This MAX_ERR_CODE should not be used in any host/target messages,
  5014. * so that even though it is defined within a host/target interface
  5015. * definition header file, it isn't actually part of the host/target
  5016. * interface, and thus can be modified.
  5017. */
  5018. HTT_RX_REO_MAX_ERR_CODE
  5019. } htt_rx_reo_error_code_enum;
  5020. /* NOTE: Variable length TLV, use length spec to infer array size */
  5021. typedef struct {
  5022. htt_tlv_hdr_t tlv_hdr;
  5023. /** NOTE:
  5024. * The mapping of REO error types to reo_err array elements is HW dependent.
  5025. * It is expected but not required that the target will provide a rxdma_err element
  5026. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5027. * MAX_ERR_CODE. The host should ignore any array elements whose
  5028. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5029. */
  5030. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5031. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5032. /* NOTE:
  5033. * This structure is for documentation, and cannot be safely used directly.
  5034. * Instead, use the constituent TLV structures to fill/parse.
  5035. */
  5036. typedef struct {
  5037. htt_rx_soc_fw_stats_tlv fw_tlv;
  5038. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5039. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5040. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5041. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5042. } htt_rx_soc_stats_t;
  5043. /* == RX PDEV STATS == */
  5044. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5045. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5046. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5047. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5048. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5049. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5050. do { \
  5051. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5052. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5053. } while (0)
  5054. typedef struct {
  5055. htt_tlv_hdr_t tlv_hdr;
  5056. /**
  5057. * BIT [ 7 : 0] :- mac_id
  5058. * BIT [31 : 8] :- reserved
  5059. */
  5060. A_UINT32 mac_id__word;
  5061. /** Num PPDU status processed from HW */
  5062. A_UINT32 ppdu_recvd;
  5063. /** Num MPDU across PPDUs with FCS ok */
  5064. A_UINT32 mpdu_cnt_fcs_ok;
  5065. /** Num MPDU across PPDUs with FCS err */
  5066. A_UINT32 mpdu_cnt_fcs_err;
  5067. /** Num MSDU across PPDUs */
  5068. A_UINT32 tcp_msdu_cnt;
  5069. /** Num MSDU across PPDUs */
  5070. A_UINT32 tcp_ack_msdu_cnt;
  5071. /** Num MSDU across PPDUs */
  5072. A_UINT32 udp_msdu_cnt;
  5073. /** Num MSDU across PPDUs */
  5074. A_UINT32 other_msdu_cnt;
  5075. /** Num MPDU on FW ring indicated */
  5076. A_UINT32 fw_ring_mpdu_ind;
  5077. /** Num MGMT MPDU given to protocol */
  5078. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5079. /** Num ctrl MPDU given to protocol */
  5080. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5081. /** Num mcast data packet received */
  5082. A_UINT32 fw_ring_mcast_data_msdu;
  5083. /** Num broadcast data packet received */
  5084. A_UINT32 fw_ring_bcast_data_msdu;
  5085. /** Num unicast data packet received */
  5086. A_UINT32 fw_ring_ucast_data_msdu;
  5087. /** Num null data packet received */
  5088. A_UINT32 fw_ring_null_data_msdu;
  5089. /** Num MPDU on FW ring dropped */
  5090. A_UINT32 fw_ring_mpdu_drop;
  5091. /** Num buf indication to offload */
  5092. A_UINT32 ofld_local_data_ind_cnt;
  5093. /** Num buf recycle from offload */
  5094. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5095. /** Num buf indication to data_rx */
  5096. A_UINT32 drx_local_data_ind_cnt;
  5097. /** Num buf recycle from data_rx */
  5098. A_UINT32 drx_local_data_buf_recycle_cnt;
  5099. /** Num buf indication to protocol */
  5100. A_UINT32 local_nondata_ind_cnt;
  5101. /** Num buf recycle from protocol */
  5102. A_UINT32 local_nondata_buf_recycle_cnt;
  5103. /** Num buf fed */
  5104. A_UINT32 fw_status_buf_ring_refill_cnt;
  5105. /** Num ring empty encountered */
  5106. A_UINT32 fw_status_buf_ring_empty_cnt;
  5107. /** Num buf fed */
  5108. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5109. /** Num ring empty encountered */
  5110. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5111. /** Num buf fed */
  5112. A_UINT32 fw_link_buf_ring_refill_cnt;
  5113. /** Num ring empty encountered */
  5114. A_UINT32 fw_link_buf_ring_empty_cnt;
  5115. /** Num buf fed */
  5116. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5117. /** Num ring empty encountered */
  5118. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5119. /** Num buf fed */
  5120. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5121. /** Num ring empty encountered */
  5122. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5123. /** Num buf fed */
  5124. A_UINT32 mon_status_buf_ring_refill_cnt;
  5125. /** Num ring empty encountered */
  5126. A_UINT32 mon_status_buf_ring_empty_cnt;
  5127. /** Num buf fed */
  5128. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5129. /** Num ring empty encountered */
  5130. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5131. /** Num buf fed */
  5132. A_UINT32 mon_dest_ring_update_cnt;
  5133. /** Num ring full encountered */
  5134. A_UINT32 mon_dest_ring_full_cnt;
  5135. /** Num rx suspend is attempted */
  5136. A_UINT32 rx_suspend_cnt;
  5137. /** Num rx suspend failed */
  5138. A_UINT32 rx_suspend_fail_cnt;
  5139. /** Num rx resume attempted */
  5140. A_UINT32 rx_resume_cnt;
  5141. /** Num rx resume failed */
  5142. A_UINT32 rx_resume_fail_cnt;
  5143. /** Num rx ring switch */
  5144. A_UINT32 rx_ring_switch_cnt;
  5145. /** Num rx ring restore */
  5146. A_UINT32 rx_ring_restore_cnt;
  5147. /** Num rx flush issued */
  5148. A_UINT32 rx_flush_cnt;
  5149. /** Num rx recovery */
  5150. A_UINT32 rx_recovery_reset_cnt;
  5151. } htt_rx_pdev_fw_stats_tlv;
  5152. typedef struct {
  5153. htt_tlv_hdr_t tlv_hdr;
  5154. /** peer mac address */
  5155. htt_mac_addr peer_mac_addr;
  5156. /** Num of tx mgmt frames with subtype on peer level */
  5157. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5158. /** Num of rx mgmt frames with subtype on peer level */
  5159. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5160. } htt_peer_ctrl_path_txrx_stats_tlv;
  5161. #define HTT_STATS_PHY_ERR_MAX 43
  5162. typedef struct {
  5163. htt_tlv_hdr_t tlv_hdr;
  5164. /**
  5165. * BIT [ 7 : 0] :- mac_id
  5166. * BIT [31 : 8] :- reserved
  5167. */
  5168. A_UINT32 mac_id__word;
  5169. /** Num of phy err */
  5170. A_UINT32 total_phy_err_cnt;
  5171. /** Counts of different types of phy errs
  5172. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5173. * The only currently-supported mapping is shown below:
  5174. *
  5175. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5176. * 1 phyrx_err_synth_off
  5177. * 2 phyrx_err_ofdma_timing
  5178. * 3 phyrx_err_ofdma_signal_parity
  5179. * 4 phyrx_err_ofdma_rate_illegal
  5180. * 5 phyrx_err_ofdma_length_illegal
  5181. * 6 phyrx_err_ofdma_restart
  5182. * 7 phyrx_err_ofdma_service
  5183. * 8 phyrx_err_ppdu_ofdma_power_drop
  5184. * 9 phyrx_err_cck_blokker
  5185. * 10 phyrx_err_cck_timing
  5186. * 11 phyrx_err_cck_header_crc
  5187. * 12 phyrx_err_cck_rate_illegal
  5188. * 13 phyrx_err_cck_length_illegal
  5189. * 14 phyrx_err_cck_restart
  5190. * 15 phyrx_err_cck_service
  5191. * 16 phyrx_err_cck_power_drop
  5192. * 17 phyrx_err_ht_crc_err
  5193. * 18 phyrx_err_ht_length_illegal
  5194. * 19 phyrx_err_ht_rate_illegal
  5195. * 20 phyrx_err_ht_zlf
  5196. * 21 phyrx_err_false_radar_ext
  5197. * 22 phyrx_err_green_field
  5198. * 23 phyrx_err_bw_gt_dyn_bw
  5199. * 24 phyrx_err_leg_ht_mismatch
  5200. * 25 phyrx_err_vht_crc_error
  5201. * 26 phyrx_err_vht_siga_unsupported
  5202. * 27 phyrx_err_vht_lsig_len_invalid
  5203. * 28 phyrx_err_vht_ndp_or_zlf
  5204. * 29 phyrx_err_vht_nsym_lt_zero
  5205. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5206. * 31 phyrx_err_vht_rx_skip_group_id0
  5207. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5208. * 33 phyrx_err_vht_rx_skip_group_id63
  5209. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5210. * 35 phyrx_err_defer_nap
  5211. * 36 phyrx_err_fdomain_timeout
  5212. * 37 phyrx_err_lsig_rel_check
  5213. * 38 phyrx_err_bt_collision
  5214. * 39 phyrx_err_unsupported_mu_feedback
  5215. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5216. * 41 phyrx_err_unsupported_cbf
  5217. * 42 phyrx_err_other
  5218. */
  5219. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5220. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5221. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5222. /* NOTE: Variable length TLV, use length spec to infer array size */
  5223. typedef struct {
  5224. htt_tlv_hdr_t tlv_hdr;
  5225. /** Num error MPDU for each RxDMA error type */
  5226. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5227. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5228. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5229. /* NOTE: Variable length TLV, use length spec to infer array size */
  5230. typedef struct {
  5231. htt_tlv_hdr_t tlv_hdr;
  5232. /** Num MPDU dropped */
  5233. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5234. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5235. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5236. * TLV_TAGS:
  5237. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5238. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5239. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5240. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5241. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5242. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5243. */
  5244. /* NOTE:
  5245. * This structure is for documentation, and cannot be safely used directly.
  5246. * Instead, use the constituent TLV structures to fill/parse.
  5247. */
  5248. typedef struct {
  5249. htt_rx_soc_stats_t soc_stats;
  5250. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5251. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5252. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5253. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5254. } htt_rx_pdev_stats_t;
  5255. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5256. * TLV_TAGS:
  5257. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5258. *
  5259. */
  5260. typedef struct {
  5261. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5262. } htt_ctrl_path_txrx_stats_t;
  5263. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5264. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5265. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5266. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5267. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5268. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5269. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5270. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5271. typedef struct {
  5272. htt_tlv_hdr_t tlv_hdr;
  5273. /* Below values are obtained from the HW Cycles counter registers */
  5274. A_UINT32 tx_frame_usec;
  5275. A_UINT32 rx_frame_usec;
  5276. A_UINT32 rx_clear_usec;
  5277. A_UINT32 my_rx_frame_usec;
  5278. A_UINT32 usec_cnt;
  5279. A_UINT32 med_rx_idle_usec;
  5280. A_UINT32 med_tx_idle_global_usec;
  5281. A_UINT32 cca_obss_usec;
  5282. } htt_pdev_stats_cca_counters_tlv;
  5283. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5284. * due to lack of support in some host stats infrastructures for
  5285. * TLVs nested within TLVs.
  5286. */
  5287. typedef struct {
  5288. htt_tlv_hdr_t tlv_hdr;
  5289. /** The channel number on which these stats were collected */
  5290. A_UINT32 chan_num;
  5291. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5292. A_UINT32 num_records;
  5293. /**
  5294. * Bit map of valid CCA counters
  5295. * Bit0 - tx_frame_usec
  5296. * Bit1 - rx_frame_usec
  5297. * Bit2 - rx_clear_usec
  5298. * Bit3 - my_rx_frame_usec
  5299. * bit4 - usec_cnt
  5300. * Bit5 - med_rx_idle_usec
  5301. * Bit6 - med_tx_idle_global_usec
  5302. * Bit7 - cca_obss_usec
  5303. *
  5304. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5305. */
  5306. A_UINT32 valid_cca_counters_bitmap;
  5307. /** Indicates the stats collection interval
  5308. * Valid Values:
  5309. * 100 - For the 100ms interval CCA stats histogram
  5310. * 1000 - For 1sec interval CCA histogram
  5311. * 0xFFFFFFFF - For Cumulative CCA Stats
  5312. */
  5313. A_UINT32 collection_interval;
  5314. /**
  5315. * This will be followed by an array which contains the CCA stats
  5316. * collected in the last N intervals,
  5317. * if the indication is for last N intervals CCA stats.
  5318. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5319. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5320. */
  5321. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5322. } htt_pdev_cca_stats_hist_tlv;
  5323. typedef struct {
  5324. htt_tlv_hdr_t tlv_hdr;
  5325. /** The channel number on which these stats were collected */
  5326. A_UINT32 chan_num;
  5327. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5328. A_UINT32 num_records;
  5329. /**
  5330. * Bit map of valid CCA counters
  5331. * Bit0 - tx_frame_usec
  5332. * Bit1 - rx_frame_usec
  5333. * Bit2 - rx_clear_usec
  5334. * Bit3 - my_rx_frame_usec
  5335. * bit4 - usec_cnt
  5336. * Bit5 - med_rx_idle_usec
  5337. * Bit6 - med_tx_idle_global_usec
  5338. * Bit7 - cca_obss_usec
  5339. *
  5340. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5341. */
  5342. A_UINT32 valid_cca_counters_bitmap;
  5343. /** Indicates the stats collection interval
  5344. * Valid Values:
  5345. * 100 - For the 100ms interval CCA stats histogram
  5346. * 1000 - For 1sec interval CCA histogram
  5347. * 0xFFFFFFFF - For Cumulative CCA Stats
  5348. */
  5349. A_UINT32 collection_interval;
  5350. /**
  5351. * This will be followed by an array which contains the CCA stats
  5352. * collected in the last N intervals,
  5353. * if the indication is for last N intervals CCA stats.
  5354. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5355. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5356. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5357. */
  5358. } htt_pdev_cca_stats_hist_v1_tlv;
  5359. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5360. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5361. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5362. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5363. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5364. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5365. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5366. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5367. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5368. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5369. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5370. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5371. do { \
  5372. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5373. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5374. } while (0)
  5375. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5376. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5377. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5378. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5379. do { \
  5380. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5381. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5382. } while (0)
  5383. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5384. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5385. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5386. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5387. do { \
  5388. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5389. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5390. } while (0)
  5391. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5392. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5393. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5394. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5395. do { \
  5396. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5397. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5398. } while (0)
  5399. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5400. typedef struct {
  5401. htt_tlv_hdr_t tlv_hdr;
  5402. A_UINT32 vdev_id;
  5403. htt_mac_addr peer_mac;
  5404. A_UINT32 flow_id_flags;
  5405. /**
  5406. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5407. * not initiated by host
  5408. */
  5409. A_UINT32 dialog_id;
  5410. A_UINT32 wake_dura_us;
  5411. A_UINT32 wake_intvl_us;
  5412. A_UINT32 sp_offset_us;
  5413. } htt_pdev_stats_twt_session_tlv;
  5414. typedef struct {
  5415. htt_tlv_hdr_t tlv_hdr;
  5416. A_UINT32 pdev_id;
  5417. A_UINT32 num_sessions;
  5418. htt_pdev_stats_twt_session_tlv twt_session[1];
  5419. } htt_pdev_stats_twt_sessions_tlv;
  5420. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5421. * TLV_TAGS:
  5422. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5423. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5424. */
  5425. /* NOTE:
  5426. * This structure is for documentation, and cannot be safely used directly.
  5427. * Instead, use the constituent TLV structures to fill/parse.
  5428. */
  5429. typedef struct {
  5430. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5431. } htt_pdev_twt_sessions_stats_t;
  5432. typedef enum {
  5433. /* Global link descriptor queued in REO */
  5434. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5435. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5436. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5437. /*Number of queue descriptors of this aging group */
  5438. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5439. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5440. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5441. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5442. /* Total number of MSDUs buffered in AC */
  5443. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5444. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5445. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5446. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5447. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5448. } htt_rx_reo_resource_sample_id_enum;
  5449. typedef struct {
  5450. htt_tlv_hdr_t tlv_hdr;
  5451. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5452. /** htt_rx_reo_debug_sample_id_enum */
  5453. A_UINT32 sample_id;
  5454. /** Max value of all samples */
  5455. A_UINT32 total_max;
  5456. /** Average value of total samples */
  5457. A_UINT32 total_avg;
  5458. /** Num of samples including both zeros and non zeros ones*/
  5459. A_UINT32 total_sample;
  5460. /** Average value of all non zeros samples */
  5461. A_UINT32 non_zeros_avg;
  5462. /** Num of non zeros samples */
  5463. A_UINT32 non_zeros_sample;
  5464. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5465. A_UINT32 last_non_zeros_max;
  5466. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5467. A_UINT32 last_non_zeros_min;
  5468. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5469. A_UINT32 last_non_zeros_avg;
  5470. /** Num of last non zero samples */
  5471. A_UINT32 last_non_zeros_sample;
  5472. } htt_rx_reo_resource_stats_tlv_v;
  5473. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5474. * TLV_TAGS:
  5475. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5476. */
  5477. /* NOTE:
  5478. * This structure is for documentation, and cannot be safely used directly.
  5479. * Instead, use the constituent TLV structures to fill/parse.
  5480. */
  5481. typedef struct {
  5482. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5483. } htt_soc_reo_resource_stats_t;
  5484. /* == TX SOUNDING STATS == */
  5485. /* config_param0 */
  5486. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5487. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5488. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5489. typedef enum {
  5490. /* Implicit beamforming stats */
  5491. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5492. /* Single user short inter frame sequence steer stats */
  5493. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5494. /* Single user random back off steer stats */
  5495. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5496. /* Multi user short inter frame sequence steer stats */
  5497. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5498. /* Multi user random back off steer stats */
  5499. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5500. /* For backward compatability new modes cannot be added */
  5501. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5502. } htt_txbf_sound_steer_modes;
  5503. typedef enum {
  5504. HTT_TX_AC_SOUNDING_MODE = 0,
  5505. HTT_TX_AX_SOUNDING_MODE = 1,
  5506. HTT_TX_BE_SOUNDING_MODE = 2,
  5507. HTT_TX_CMN_SOUNDING_MODE = 3,
  5508. } htt_stats_sounding_tx_mode;
  5509. typedef struct {
  5510. htt_tlv_hdr_t tlv_hdr;
  5511. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5512. /* Counts number of soundings for all steering modes in each bw */
  5513. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5514. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5515. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5516. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5517. /**
  5518. * The sounding array is a 2-D array stored as an 1-D array of
  5519. * A_UINT32. The stats for a particular user/bw combination is
  5520. * referenced with the following:
  5521. *
  5522. * sounding[(user* max_bw) + bw]
  5523. *
  5524. * ... where max_bw == 4 for 160mhz
  5525. */
  5526. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5527. /* cv upload handler stats */
  5528. /** total times CV nc mismatched */
  5529. A_UINT32 cv_nc_mismatch_err;
  5530. /** total times CV has FCS error */
  5531. A_UINT32 cv_fcs_err;
  5532. /** total times CV has invalid NSS index */
  5533. A_UINT32 cv_frag_idx_mismatch;
  5534. /** total times CV has invalid SW peer ID */
  5535. A_UINT32 cv_invalid_peer_id;
  5536. /** total times CV rejected because TXBF is not setup in peer */
  5537. A_UINT32 cv_no_txbf_setup;
  5538. /** total times CV expired while in updating state */
  5539. A_UINT32 cv_expiry_in_update;
  5540. /** total times Pkt b/w exceeding the cbf_bw */
  5541. A_UINT32 cv_pkt_bw_exceed;
  5542. /** total times CV DMA not completed */
  5543. A_UINT32 cv_dma_not_done_err;
  5544. /** total times CV update to peer failed */
  5545. A_UINT32 cv_update_failed;
  5546. /* cv query stats */
  5547. /** total times CV query happened */
  5548. A_UINT32 cv_total_query;
  5549. /** total pattern based CV query */
  5550. A_UINT32 cv_total_pattern_query;
  5551. /** total BW based CV query */
  5552. A_UINT32 cv_total_bw_query;
  5553. /** incorrect encoding in CV flags */
  5554. A_UINT32 cv_invalid_bw_coding;
  5555. /** forced sounding enabled for the peer */
  5556. A_UINT32 cv_forced_sounding;
  5557. /** standalone sounding sequence on-going */
  5558. A_UINT32 cv_standalone_sounding;
  5559. /** NC of available CV lower than expected */
  5560. A_UINT32 cv_nc_mismatch;
  5561. /** feedback type different from expected */
  5562. A_UINT32 cv_fb_type_mismatch;
  5563. /** CV BW not equal to expected BW for OFDMA */
  5564. A_UINT32 cv_ofdma_bw_mismatch;
  5565. /** CV BW not greater than or equal to expected BW */
  5566. A_UINT32 cv_bw_mismatch;
  5567. /** CV pattern not matching with the expected pattern */
  5568. A_UINT32 cv_pattern_mismatch;
  5569. /** CV available is of different preamble type than expected. */
  5570. A_UINT32 cv_preamble_mismatch;
  5571. /** NR of available CV is lower than expected. */
  5572. A_UINT32 cv_nr_mismatch;
  5573. /** CV in use count has exceeded threshold and cannot be used further. */
  5574. A_UINT32 cv_in_use_cnt_exceeded;
  5575. /** A valid CV has been found. */
  5576. A_UINT32 cv_found;
  5577. /** No valid CV was found. */
  5578. A_UINT32 cv_not_found;
  5579. /** Sounding per user in 320MHz bandwidth */
  5580. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5581. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5582. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5583. /* This part can be used for new counters added for CV query/upload. */
  5584. /** non-trigger based ranging sequence on-going */
  5585. A_UINT32 cv_ntbr_sounding;
  5586. /** CV found, but upload is in progress. */
  5587. A_UINT32 cv_found_upload_in_progress;
  5588. /** Expired CV found during query. */
  5589. A_UINT32 cv_expired_during_query;
  5590. /** total times CV dma timeout happened */
  5591. A_UINT32 cv_dma_timeout_error;
  5592. /** total times CV bufs uploaded for IBF case */
  5593. A_UINT32 cv_buf_ibf_uploads;
  5594. /** total times CV bufs uploaded for EBF case */
  5595. A_UINT32 cv_buf_ebf_uploads;
  5596. /** total times CV bufs received from IPC ring */
  5597. A_UINT32 cv_buf_received;
  5598. /** total times CV bufs fed back to the IPC ring */
  5599. A_UINT32 cv_buf_fed_back;
  5600. } htt_tx_sounding_stats_tlv;
  5601. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5602. * TLV_TAGS:
  5603. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5604. */
  5605. /* NOTE:
  5606. * This structure is for documentation, and cannot be safely used directly.
  5607. * Instead, use the constituent TLV structures to fill/parse.
  5608. */
  5609. typedef struct {
  5610. htt_tx_sounding_stats_tlv sounding_tlv;
  5611. } htt_tx_sounding_stats_t;
  5612. typedef struct {
  5613. htt_tlv_hdr_t tlv_hdr;
  5614. A_UINT32 num_obss_tx_ppdu_success;
  5615. A_UINT32 num_obss_tx_ppdu_failure;
  5616. /** num_sr_tx_transmissions:
  5617. * Counter of TX done by aborting other BSS RX with spatial reuse
  5618. * (for cases where rx RSSI from other BSS is below the packet-detection
  5619. * threshold for doing spatial reuse)
  5620. */
  5621. union {
  5622. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5623. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5624. };
  5625. union {
  5626. /**
  5627. * Count the number of times the RSSI from an other-BSS signal
  5628. * is below the spatial reuse power threshold, thus providing an
  5629. * opportunity for spatial reuse since OBSS interference will be
  5630. * inconsequential.
  5631. */
  5632. A_UINT32 num_spatial_reuse_opportunities;
  5633. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5634. * This old name has been deprecated because it does not
  5635. * clearly and accurately reflect the information stored within
  5636. * this field.
  5637. * Use the new name (num_spatial_reuse_opportunities) instead of
  5638. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5639. */
  5640. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5641. };
  5642. /**
  5643. * Count of number of times OBSS frames were aborted and non-SRG
  5644. * opportunities were created. Non-SRG opportunities are created when
  5645. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5646. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5647. * allow non-SRG TX.
  5648. */
  5649. A_UINT32 num_non_srg_opportunities;
  5650. /**
  5651. * Count of number of times TX PPDU were transmitted using non-SRG
  5652. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5653. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5654. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5655. * tranmission happens.
  5656. */
  5657. A_UINT32 num_non_srg_ppdu_tried;
  5658. /**
  5659. * Count of number of times non-SRG based TX transmissions were successful
  5660. */
  5661. A_UINT32 num_non_srg_ppdu_success;
  5662. /**
  5663. * Count of number of times OBSS frames were aborted and SRG opportunities
  5664. * were created. Srg opportunities are created when incoming OBSS RSSI
  5665. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5666. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5667. * registers allow SRG TX.
  5668. */
  5669. A_UINT32 num_srg_opportunities;
  5670. /**
  5671. * Count of number of times TX PPDU were transmitted using SRG
  5672. * opportunities created.
  5673. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5674. * threshold configured in each PPDU.
  5675. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5676. * then SRG tranmission happens.
  5677. */
  5678. A_UINT32 num_srg_ppdu_tried;
  5679. /**
  5680. * Count of number of times SRG based TX transmissions were successful
  5681. */
  5682. A_UINT32 num_srg_ppdu_success;
  5683. /**
  5684. * Count of number of times PSR opportunities were created by aborting
  5685. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5686. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5687. * based spatial reuse.
  5688. */
  5689. A_UINT32 num_psr_opportunities;
  5690. /**
  5691. * Count of number of times TX PPDU were transmitted using PSR
  5692. * opportunities created.
  5693. */
  5694. A_UINT32 num_psr_ppdu_tried;
  5695. /**
  5696. * Count of number of times PSR based TX transmissions were successful.
  5697. */
  5698. A_UINT32 num_psr_ppdu_success;
  5699. /**
  5700. * Count of number of times TX PPDU per access category were transmitted
  5701. * using non-SRG opportunities created.
  5702. */
  5703. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5704. /**
  5705. * Count of number of times non-SRG based TX transmissions per access
  5706. * category were successful
  5707. */
  5708. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5709. /**
  5710. * Count of number of times TX PPDU per access category were transmitted
  5711. * using SRG opportunities created.
  5712. */
  5713. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5714. /**
  5715. * Count of number of times SRG based TX transmissions per access
  5716. * category were successful
  5717. */
  5718. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5719. /**
  5720. * Count of number of times ppdu was flushed due to ongoing OBSS
  5721. * frame duration value lesser than minimum required frame duration.
  5722. */
  5723. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5724. /**
  5725. * Count of number of times ppdu was flushed due to ppdu duration
  5726. * exceeding aborted OBSS frame duration
  5727. */
  5728. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5729. } htt_pdev_obss_pd_stats_tlv;
  5730. /* NOTE:
  5731. * This structure is for documentation, and cannot be safely used directly.
  5732. * Instead, use the constituent TLV structures to fill/parse.
  5733. */
  5734. typedef struct {
  5735. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5736. } htt_pdev_obss_pd_stats_t;
  5737. typedef struct {
  5738. htt_tlv_hdr_t tlv_hdr;
  5739. A_UINT32 pdev_id;
  5740. A_UINT32 current_head_idx;
  5741. A_UINT32 current_tail_idx;
  5742. A_UINT32 num_htt_msgs_sent;
  5743. /**
  5744. * Time in milliseconds for which the ring has been in
  5745. * its current backpressure condition
  5746. */
  5747. A_UINT32 backpressure_time_ms;
  5748. /** backpressure_hist -
  5749. * histogram showing how many times different degrees of backpressure
  5750. * duration occurred:
  5751. * Index 0 indicates the number of times ring was
  5752. * continously in backpressure state for 100 - 200ms.
  5753. * Index 1 indicates the number of times ring was
  5754. * continously in backpressure state for 200 - 300ms.
  5755. * Index 2 indicates the number of times ring was
  5756. * continously in backpressure state for 300 - 400ms.
  5757. * Index 3 indicates the number of times ring was
  5758. * continously in backpressure state for 400 - 500ms.
  5759. * Index 4 indicates the number of times ring was
  5760. * continously in backpressure state beyond 500ms.
  5761. */
  5762. A_UINT32 backpressure_hist[5];
  5763. } htt_ring_backpressure_stats_tlv;
  5764. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5765. * TLV_TAGS:
  5766. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5767. */
  5768. /* NOTE:
  5769. * This structure is for documentation, and cannot be safely used directly.
  5770. * Instead, use the constituent TLV structures to fill/parse.
  5771. */
  5772. typedef struct {
  5773. htt_sring_cmn_tlv cmn_tlv;
  5774. struct {
  5775. htt_stats_string_tlv sring_str_tlv;
  5776. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5777. } r[1]; /* variable-length array */
  5778. } htt_ring_backpressure_stats_t;
  5779. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5780. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5781. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5782. typedef struct {
  5783. htt_tlv_hdr_t tlv_hdr;
  5784. /** print_header:
  5785. * This field suggests whether the host should print a header when
  5786. * displaying the TLV (because this is the first latency_prof_stats
  5787. * TLV within a series), or if only the TLV contents should be displayed
  5788. * without a header (because this is not the first TLV within the series).
  5789. */
  5790. A_UINT32 print_header;
  5791. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5792. /** number of data values included in the tot sum */
  5793. A_UINT32 cnt;
  5794. /** time in us */
  5795. A_UINT32 min;
  5796. /** time in us */
  5797. A_UINT32 max;
  5798. A_UINT32 last;
  5799. /** time in us */
  5800. A_UINT32 tot;
  5801. /** time in us */
  5802. A_UINT32 avg;
  5803. /** hist_intvl:
  5804. * Histogram interval, i.e. the latency range covered by each
  5805. * bin of the histogram, in microsecond units.
  5806. * hist[0] counts how many latencies were between 0 to hist_intvl
  5807. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5808. * hist[2] counts how many latencies were more than 2*hist_intvl
  5809. */
  5810. A_UINT32 hist_intvl;
  5811. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5812. /** max page faults in any 1 sampling window */
  5813. A_UINT32 page_fault_max;
  5814. /** summed over all sampling windows */
  5815. A_UINT32 page_fault_total;
  5816. /** ignored_latency_count:
  5817. * ignore some of profile latency to avoid avg skewing
  5818. */
  5819. A_UINT32 ignored_latency_count;
  5820. /** interrupts_max: max interrupts within any single sampling window */
  5821. A_UINT32 interrupts_max;
  5822. /** interrupts_hist: histogram of interrupt rate
  5823. * bin0 contains the number of sampling windows that had 0 interrupts,
  5824. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5825. * bin2 contains the number of sampling windows that had > 4 interrupts
  5826. */
  5827. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5828. } htt_latency_prof_stats_tlv;
  5829. typedef struct {
  5830. htt_tlv_hdr_t tlv_hdr;
  5831. /** duration:
  5832. * Time period over which counts were gathered, units = microseconds.
  5833. */
  5834. A_UINT32 duration;
  5835. A_UINT32 tx_msdu_cnt;
  5836. A_UINT32 tx_mpdu_cnt;
  5837. A_UINT32 tx_ppdu_cnt;
  5838. A_UINT32 rx_msdu_cnt;
  5839. A_UINT32 rx_mpdu_cnt;
  5840. } htt_latency_prof_ctx_tlv;
  5841. typedef struct {
  5842. htt_tlv_hdr_t tlv_hdr;
  5843. /** count of enabled profiles */
  5844. A_UINT32 prof_enable_cnt;
  5845. } htt_latency_prof_cnt_tlv;
  5846. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5847. * TLV_TAGS:
  5848. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5849. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5850. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5851. */
  5852. /* NOTE:
  5853. * This structure is for documentation, and cannot be safely used directly.
  5854. * Instead, use the constituent TLV structures to fill/parse.
  5855. */
  5856. typedef struct {
  5857. htt_latency_prof_stats_tlv latency_prof_stat;
  5858. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5859. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5860. } htt_soc_latency_stats_t;
  5861. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5862. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5863. #define HTT_RX_SQUARE_INDEX 6
  5864. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5865. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5866. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5867. * TLV_TAGS:
  5868. * - HTT_STATS_RX_FSE_STATS_TAG
  5869. */
  5870. typedef struct {
  5871. htt_tlv_hdr_t tlv_hdr;
  5872. /**
  5873. * Number of times host requested for fse enable/disable
  5874. */
  5875. A_UINT32 fse_enable_cnt;
  5876. A_UINT32 fse_disable_cnt;
  5877. /**
  5878. * Number of times host requested for fse cache invalidation
  5879. * individual entries or full cache
  5880. */
  5881. A_UINT32 fse_cache_invalidate_entry_cnt;
  5882. A_UINT32 fse_full_cache_invalidate_cnt;
  5883. /**
  5884. * Cache hits count will increase if there is a matching flow in the cache
  5885. * There is no register for cache miss but the number of cache misses can
  5886. * be calculated as
  5887. * cache miss = (num_searches - cache_hits)
  5888. * Thus, there is no need to have a separate variable for cache misses.
  5889. * Num searches is flow search times done in the cache.
  5890. */
  5891. A_UINT32 fse_num_cache_hits_cnt;
  5892. A_UINT32 fse_num_searches_cnt;
  5893. /**
  5894. * Cache Occupancy holds 2 types of values: Peak and Current.
  5895. * 10 bins are used to keep track of peak occupancy.
  5896. * 8 of these bins represent ranges of values, while the first and last
  5897. * bins represent the extreme cases of the cache being completely empty
  5898. * or completely full.
  5899. * For the non-extreme bins, the number of cache occupancy values per
  5900. * bin is the maximum cache occupancy (128), divided by the number of
  5901. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5902. * The range of values for each histogram bins is specified below:
  5903. * Bin0 = Counter increments when cache occupancy is empty
  5904. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5905. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5906. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5907. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5908. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5909. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5910. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5911. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5912. * Bin9 = Counter increments when cache occupancy is equal to 128
  5913. * The above histogram bin definitions apply to both the peak-occupancy
  5914. * histogram and the current-occupancy histogram.
  5915. *
  5916. * @fse_cache_occupancy_peak_cnt:
  5917. * Array records periodically PEAK cache occupancy values.
  5918. * Peak Occupancy will increment only if it is greater than current
  5919. * occupancy value.
  5920. *
  5921. * @fse_cache_occupancy_curr_cnt:
  5922. * Array records periodically current cache occupancy value.
  5923. * Current Cache occupancy always holds instant snapshot of
  5924. * current number of cache entries.
  5925. **/
  5926. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5927. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5928. /**
  5929. * Square stat is sum of squares of cache occupancy to better understand
  5930. * any variation/deviation within each cache set, over a given time-window.
  5931. *
  5932. * Square stat is calculated this way:
  5933. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5934. * The cache has 16-way set associativity, so the occupancy of a
  5935. * set can vary from 0 to 16. There are 8 sets within the cache.
  5936. * Therefore, the minimum possible square value is 0, and the maximum
  5937. * possible square value is (8*16^2) / 8 = 256.
  5938. *
  5939. * 6 bins are used to keep track of square stats:
  5940. * Bin0 = increments when square of current cache occupancy is zero
  5941. * Bin1 = increments when square of current cache occupancy is within
  5942. * [1 to 50]
  5943. * Bin2 = increments when square of current cache occupancy is within
  5944. * [51 to 100]
  5945. * Bin3 = increments when square of current cache occupancy is within
  5946. * [101 to 200]
  5947. * Bin4 = increments when square of current cache occupancy is within
  5948. * [201 to 255]
  5949. * Bin5 = increments when square of current cache occupancy is 256
  5950. */
  5951. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5952. /**
  5953. * Search stats has 2 types of values: Peak Pending and Number of
  5954. * Search Pending.
  5955. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5956. * at any given time.
  5957. *
  5958. * 4 bins are used to keep track of search stats:
  5959. * Bin0 = Counter increments when there are NO pending searches
  5960. * (For peak, it will be number of pending searches greater
  5961. * than GSE command ring FIFO outstanding requests.
  5962. * For Search Pending, it will be number of pending search
  5963. * inside GSE command ring FIFO.)
  5964. * Bin1 = Counter increments when number of pending searches are within
  5965. * [1 to 2]
  5966. * Bin2 = Counter increments when number of pending searches are within
  5967. * [3 to 4]
  5968. * Bin3 = Counter increments when number of pending searches are
  5969. * greater/equal to [ >= 5]
  5970. */
  5971. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5972. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5973. } htt_rx_fse_stats_tlv;
  5974. /* NOTE:
  5975. * This structure is for documentation, and cannot be safely used directly.
  5976. * Instead, use the constituent TLV structures to fill/parse.
  5977. */
  5978. typedef struct {
  5979. htt_rx_fse_stats_tlv rx_fse_stats;
  5980. } htt_rx_fse_stats_t;
  5981. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5982. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5983. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5984. typedef struct {
  5985. htt_tlv_hdr_t tlv_hdr;
  5986. /** SU TxBF TX MCS stats */
  5987. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5988. /** Implicit BF TX MCS stats */
  5989. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5990. /** Open loop TX MCS stats */
  5991. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5992. /** SU TxBF TX NSS stats */
  5993. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5994. /** Implicit BF TX NSS stats */
  5995. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5996. /** Open loop TX NSS stats */
  5997. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5998. /** SU TxBF TX BW stats */
  5999. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6000. /** Implicit BF TX BW stats */
  6001. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6002. /** Open loop TX BW stats */
  6003. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6004. /** Legacy and OFDM TX rate stats */
  6005. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6006. /** SU TxBF TX BW stats */
  6007. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6008. /** Implicit BF TX BW stats */
  6009. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6010. /** Open loop TX BW stats */
  6011. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6012. } htt_tx_pdev_txbf_rate_stats_tlv;
  6013. typedef enum {
  6014. HTT_STATS_RC_MODE_DLSU = 0,
  6015. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6016. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6017. } htt_stats_rc_mode;
  6018. typedef struct {
  6019. A_UINT32 ppdus_tried;
  6020. A_UINT32 ppdus_ack_failed;
  6021. A_UINT32 mpdus_tried;
  6022. A_UINT32 mpdus_failed;
  6023. } htt_tx_rate_stats_t;
  6024. typedef enum {
  6025. HTT_RC_MODE_SU_OL,
  6026. HTT_RC_MODE_SU_BF,
  6027. HTT_RC_MODE_MU1_INTF,
  6028. HTT_RC_MODE_MU2_INTF,
  6029. HTT_Rc_MODE_MU3_INTF,
  6030. HTT_RC_MODE_MU4_INTF,
  6031. HTT_RC_MODE_MU5_INTF,
  6032. HTT_RC_MODE_MU6_INTF,
  6033. HTT_RC_MODE_MU7_INTF,
  6034. HTT_RC_MODE_2D_COUNT,
  6035. } HTT_RC_MODE;
  6036. typedef enum {
  6037. HTT_STATS_RU_TYPE_INVALID = 0,
  6038. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6039. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6040. } htt_stats_ru_type;
  6041. typedef struct {
  6042. htt_tlv_hdr_t tlv_hdr;
  6043. /** HTT_STATS_RC_MODE_XX */
  6044. A_UINT32 rc_mode;
  6045. A_UINT32 last_probed_mcs;
  6046. A_UINT32 last_probed_nss;
  6047. A_UINT32 last_probed_bw;
  6048. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6049. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6050. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6051. /** 320MHz extension for PER */
  6052. htt_tx_rate_stats_t per_bw320;
  6053. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6054. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6055. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6056. } htt_tx_rate_stats_per_tlv;
  6057. /* NOTE:
  6058. * This structure is for documentation, and cannot be safely used directly.
  6059. * Instead, use the constituent TLV structures to fill/parse.
  6060. */
  6061. typedef struct {
  6062. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6063. } htt_pdev_txbf_rate_stats_t;
  6064. typedef struct {
  6065. htt_tx_rate_stats_per_tlv per_stats;
  6066. } htt_tx_pdev_per_stats_t;
  6067. typedef enum {
  6068. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6069. HTT_ULTRIG_PSPOLL_TRIGGER,
  6070. HTT_ULTRIG_UAPSD_TRIGGER,
  6071. HTT_ULTRIG_11AX_TRIGGER,
  6072. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6073. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6074. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6075. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6076. typedef enum {
  6077. HTT_11AX_TRIGGER_BASIC_E = 0,
  6078. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6079. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6080. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6081. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6082. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6083. HTT_11AX_TRIGGER_BQRP_E = 6,
  6084. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6085. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6086. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6087. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6088. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6089. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6090. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6091. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6092. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6093. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6094. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6095. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6096. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6097. /* Actual resp type sent by STA for trigger
  6098. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6099. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6100. /* Counter for MCS 0-13 */
  6101. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6102. /* Counters BW 20,40,80,160,320 */
  6103. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6104. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6105. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6106. * TLV_TAGS:
  6107. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6108. */
  6109. typedef struct {
  6110. htt_tlv_hdr_t tlv_hdr;
  6111. A_UINT32 pdev_id;
  6112. /**
  6113. * Trigger Type reported by HWSCH on RX reception
  6114. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6115. */
  6116. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6117. /**
  6118. * 11AX Trigger Type on RX reception
  6119. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6120. */
  6121. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6122. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6123. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6124. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6125. /**
  6126. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6127. * Super set of num_data_ppdu_responded_per_hwq,
  6128. * num_null_delimiters_responded_per_hwq
  6129. */
  6130. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6131. /**
  6132. * Time interval between current time ms and last successful trigger RX
  6133. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6134. */
  6135. A_UINT32 last_trig_rx_time_delta_ms;
  6136. /**
  6137. * Rate Statistics for UL OFDMA
  6138. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6139. */
  6140. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6141. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6142. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6143. A_UINT32 ul_ofdma_tx_ldpc;
  6144. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6145. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6146. A_UINT32 trig_based_ppdu_tx;
  6147. A_UINT32 rbo_based_ppdu_tx;
  6148. /** Switch MU EDCA to SU EDCA Count */
  6149. A_UINT32 mu_edca_to_su_edca_switch_count;
  6150. /** Num MU EDCA applied Count */
  6151. A_UINT32 num_mu_edca_param_apply_count;
  6152. /**
  6153. * Current MU EDCA Parameters for WMM ACs
  6154. * Mode - 0 - SU EDCA, 1- MU EDCA
  6155. */
  6156. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6157. /** Contention Window minimum. Range: 1 - 10 */
  6158. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6159. /** Contention Window maximum. Range: 1 - 10 */
  6160. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6161. /** AIFS value - 0 -255 */
  6162. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6163. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6164. } htt_sta_ul_ofdma_stats_tlv;
  6165. /* NOTE:
  6166. * This structure is for documentation, and cannot be safely used directly.
  6167. * Instead, use the constituent TLV structures to fill/parse.
  6168. */
  6169. typedef struct {
  6170. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6171. } htt_sta_11ax_ul_stats_t;
  6172. typedef struct {
  6173. htt_tlv_hdr_t tlv_hdr;
  6174. /** No of Fine Timing Measurement frames transmitted successfully */
  6175. A_UINT32 tx_ftm_suc;
  6176. /**
  6177. * No of Fine Timing Measurement frames transmitted successfully
  6178. * after retry
  6179. */
  6180. A_UINT32 tx_ftm_suc_retry;
  6181. /** No of Fine Timing Measurement frames not transmitted successfully */
  6182. A_UINT32 tx_ftm_fail;
  6183. /**
  6184. * No of Fine Timing Measurement Request frames received,
  6185. * including initial, non-initial, and duplicates
  6186. */
  6187. A_UINT32 rx_ftmr_cnt;
  6188. /**
  6189. * No of duplicate Fine Timing Measurement Request frames received,
  6190. * including both initial and non-initial
  6191. */
  6192. A_UINT32 rx_ftmr_dup_cnt;
  6193. /** No of initial Fine Timing Measurement Request frames received */
  6194. A_UINT32 rx_iftmr_cnt;
  6195. /**
  6196. * No of duplicate initial Fine Timing Measurement Request frames received
  6197. */
  6198. A_UINT32 rx_iftmr_dup_cnt;
  6199. /** No of responder sessions rejected when initiator was active */
  6200. A_UINT32 initiator_active_responder_rejected_cnt;
  6201. /** Responder terminate count */
  6202. A_UINT32 responder_terminate_cnt;
  6203. A_UINT32 vdev_id;
  6204. } htt_vdev_rtt_resp_stats_tlv;
  6205. typedef struct {
  6206. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6207. } htt_vdev_rtt_resp_stats_t;
  6208. typedef struct {
  6209. htt_tlv_hdr_t tlv_hdr;
  6210. A_UINT32 vdev_id;
  6211. /**
  6212. * No of Fine Timing Measurement request frames transmitted successfully
  6213. */
  6214. A_UINT32 tx_ftmr_cnt;
  6215. /**
  6216. * No of Fine Timing Measurement request frames not transmitted successfully
  6217. */
  6218. A_UINT32 tx_ftmr_fail;
  6219. /**
  6220. * No of Fine Timing Measurement request frames transmitted successfully
  6221. * after retry
  6222. */
  6223. A_UINT32 tx_ftmr_suc_retry;
  6224. /**
  6225. * No of Fine Timing Measurement frames received, including initial,
  6226. * non-initial, and duplicates
  6227. */
  6228. A_UINT32 rx_ftm_cnt;
  6229. /** Initiator Terminate count */
  6230. A_UINT32 initiator_terminate_cnt;
  6231. /** Debug count to check the Measurement request from host */
  6232. A_UINT32 tx_meas_req_count;
  6233. } htt_vdev_rtt_init_stats_tlv;
  6234. typedef struct {
  6235. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6236. } htt_vdev_rtt_init_stats_t;
  6237. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6238. * TLV_TAGS:
  6239. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6240. */
  6241. /* NOTE:
  6242. * This structure is for documentation, and cannot be safely used directly.
  6243. * Instead, use the constituent TLV structures to fill/parse.
  6244. */
  6245. typedef struct {
  6246. htt_tlv_hdr_t tlv_hdr;
  6247. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6248. A_UINT32 pktlog_lite_drop_cnt;
  6249. /** No of pktlog payloads that were dropped in TQM path */
  6250. A_UINT32 pktlog_tqm_drop_cnt;
  6251. /** No of pktlog ppdu stats payloads that were dropped */
  6252. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6253. /** No of pktlog ppdu ctrl payloads that were dropped */
  6254. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6255. /** No of pktlog sw events payloads that were dropped */
  6256. A_UINT32 pktlog_sw_events_drop_cnt;
  6257. } htt_pktlog_and_htt_ring_stats_tlv;
  6258. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6259. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6260. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6261. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6262. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6263. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6264. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6265. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6266. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6267. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6268. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6269. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6270. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6271. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6272. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6273. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6274. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6275. do { \
  6276. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6277. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6278. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6279. } while (0)
  6280. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6281. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6282. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6283. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6284. do { \
  6285. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6286. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6287. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6288. } while (0)
  6289. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6290. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6291. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6292. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6293. do { \
  6294. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6295. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6296. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6297. } while (0)
  6298. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6299. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6300. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6301. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6302. do { \
  6303. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6304. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6305. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6306. } while (0)
  6307. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6308. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6309. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6310. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6311. do { \
  6312. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6313. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6314. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6315. } while (0)
  6316. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6317. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6318. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6319. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6320. do { \
  6321. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6322. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6323. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6324. } while (0)
  6325. enum {
  6326. HTT_STATS_PAGE_LOCKED = 0,
  6327. HTT_STATS_PAGE_UNLOCKED = 1,
  6328. HTT_STATS_NUM_PAGE_LOCK_STATES
  6329. };
  6330. /* dlPagerStats structure
  6331. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6332. typedef struct{
  6333. /** msg_dword_1 bitfields:
  6334. * async_lock : 8,
  6335. * sync_lock : 8,
  6336. * reserved : 16;
  6337. */
  6338. A_UINT32 msg_dword_1;
  6339. /** mst_dword_2 bitfields:
  6340. * total_locked_pages : 16,
  6341. * total_free_pages : 16;
  6342. */
  6343. A_UINT32 msg_dword_2;
  6344. /** msg_dword_3 bitfields:
  6345. * last_locked_page_idx : 16,
  6346. * last_unlocked_page_idx : 16;
  6347. */
  6348. A_UINT32 msg_dword_3;
  6349. struct {
  6350. A_UINT32 page_num;
  6351. A_UINT32 num_of_pages;
  6352. /** timestamp is in microsecond units, from SoC timer clock */
  6353. A_UINT32 timestamp_lsbs;
  6354. A_UINT32 timestamp_msbs;
  6355. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6356. } htt_dl_pager_stats_tlv;
  6357. /* NOTE:
  6358. * This structure is for documentation, and cannot be safely used directly.
  6359. * Instead, use the constituent TLV structures to fill/parse.
  6360. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6361. * TLV_TAGS:
  6362. * - HTT_STATS_DLPAGER_STATS_TAG
  6363. */
  6364. typedef struct {
  6365. htt_tlv_hdr_t tlv_hdr;
  6366. htt_dl_pager_stats_tlv dl_pager_stats;
  6367. } htt_dlpager_stats_t;
  6368. /*======= PHY STATS ====================*/
  6369. /*
  6370. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6371. * TLV_TAGS:
  6372. * - HTT_STATS_PHY_COUNTERS_TAG
  6373. * - HTT_STATS_PHY_STATS_TAG
  6374. */
  6375. #define HTT_MAX_RX_PKT_CNT 8
  6376. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6377. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6378. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6379. typedef enum {
  6380. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6381. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6382. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6383. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6384. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6385. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6386. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6387. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6388. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6389. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6390. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6391. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6392. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6393. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6394. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6395. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6396. } HTT_STATS_CHANNEL_FLAGS;
  6397. typedef enum {
  6398. HTT_STATS_RF_MODE_MIN = 0,
  6399. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6400. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6401. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6402. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6403. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6404. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6405. HTT_STATS_RF_MODE_INVALID = 0xff,
  6406. } HTT_STATS_RF_MODE;
  6407. typedef enum {
  6408. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6409. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6410. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6411. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6412. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6413. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6414. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6415. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6416. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6417. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6418. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6419. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6420. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6421. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6422. /* 0x00004000, 0x00008000 reserved */
  6423. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6424. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6425. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6426. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6427. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6428. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6429. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6430. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6431. } HTT_STATS_RESET_CAUSE;
  6432. typedef enum {
  6433. HTT_CHANNEL_RATE_FULL,
  6434. HTT_CHANNEL_RATE_HALF,
  6435. HTT_CHANNEL_RATE_QUARTER,
  6436. HTT_CHANNEL_RATE_COUNT
  6437. } HTT_CHANNEL_RATE;
  6438. typedef enum {
  6439. HTT_PHY_BW_IDX_20MHz = 0,
  6440. HTT_PHY_BW_IDX_40MHz = 1,
  6441. HTT_PHY_BW_IDX_80MHz = 2,
  6442. HTT_PHY_BW_IDX_80Plus80 = 3,
  6443. HTT_PHY_BW_IDX_160MHz = 4,
  6444. HTT_PHY_BW_IDX_10MHz = 5,
  6445. HTT_PHY_BW_IDX_5MHz = 6,
  6446. HTT_PHY_BW_IDX_165MHz = 7,
  6447. } HTT_PHY_BW_IDX;
  6448. typedef enum {
  6449. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6450. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6451. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6452. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6453. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6454. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6455. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6456. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6457. } HTT_WHAL_CONFIG;
  6458. typedef struct {
  6459. htt_tlv_hdr_t tlv_hdr;
  6460. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6461. A_UINT32 rx_ofdma_timing_err_cnt;
  6462. /** rx_cck_fail_cnt:
  6463. * number of cck error counts due to rx reception failure because of
  6464. * timing error in cck
  6465. */
  6466. A_UINT32 rx_cck_fail_cnt;
  6467. /** number of times tx abort initiated by mac */
  6468. A_UINT32 mactx_abort_cnt;
  6469. /** number of times rx abort initiated by mac */
  6470. A_UINT32 macrx_abort_cnt;
  6471. /** number of times tx abort initiated by phy */
  6472. A_UINT32 phytx_abort_cnt;
  6473. /** number of times rx abort initiated by phy */
  6474. A_UINT32 phyrx_abort_cnt;
  6475. /** number of rx defered count initiated by phy */
  6476. A_UINT32 phyrx_defer_abort_cnt;
  6477. /** number of sizing events generated at LSTF */
  6478. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6479. /** number of sizing events generated at non-legacy LTF */
  6480. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6481. /** rx_pkt_cnt -
  6482. * Received EOP (end-of-packet) count per packet type;
  6483. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6484. * [6-7]=RSVD
  6485. */
  6486. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6487. /** rx_pkt_crc_pass_cnt -
  6488. * Received EOP (end-of-packet) count per packet type;
  6489. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6490. * [6-7]=RSVD
  6491. */
  6492. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6493. /** per_blk_err_cnt -
  6494. * Error count per error source;
  6495. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6496. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6497. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6498. * [13-19]=RSVD
  6499. */
  6500. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6501. /** rx_ota_err_cnt -
  6502. * RXTD OTA (over-the-air) error count per error reason;
  6503. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6504. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6505. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6506. * [8] = coarse timing timeout error
  6507. * [9-13]=RSVD
  6508. */
  6509. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6510. } htt_phy_counters_tlv;
  6511. typedef struct {
  6512. htt_tlv_hdr_t tlv_hdr;
  6513. /** per chain hw noise floor values in dBm */
  6514. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6515. /** number of false radars detected */
  6516. A_UINT32 false_radar_cnt;
  6517. /** number of channel switches happened due to radar detection */
  6518. A_UINT32 radar_cs_cnt;
  6519. /** ani_level -
  6520. * ANI level (noise interference) corresponds to the channel
  6521. * the desense levels range from -5 to 15 in dB units,
  6522. * higher values indicating more noise interference.
  6523. */
  6524. A_INT32 ani_level;
  6525. /** running time in minutes since FW boot */
  6526. A_UINT32 fw_run_time;
  6527. /** per chain runtime noise floor values in dBm */
  6528. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6529. } htt_phy_stats_tlv;
  6530. typedef struct {
  6531. htt_tlv_hdr_t tlv_hdr;
  6532. /** current pdev_id */
  6533. A_UINT32 pdev_id;
  6534. /** current channel information */
  6535. A_UINT32 chan_mhz;
  6536. /** center_freq1, center_freq2 in mhz */
  6537. A_UINT32 chan_band_center_freq1;
  6538. A_UINT32 chan_band_center_freq2;
  6539. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6540. A_UINT32 chan_phy_mode;
  6541. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6542. A_UINT32 chan_flags;
  6543. /** channel Num updated to virtual phybase */
  6544. A_UINT32 chan_num;
  6545. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6546. A_UINT32 reset_cause;
  6547. /** Cause for the previous phy reset */
  6548. A_UINT32 prev_reset_cause;
  6549. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6550. A_UINT32 phy_warm_reset_src;
  6551. /** rxGain Table selection mode - register settings
  6552. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6553. */
  6554. A_UINT32 rx_gain_tbl_mode;
  6555. /** current xbar value - perchain analog to digital idx mapping */
  6556. A_UINT32 xbar_val;
  6557. /** Flag to indicate forced calibration */
  6558. A_UINT32 force_calibration;
  6559. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6560. A_UINT32 phyrf_mode;
  6561. /* PDL phyInput stats */
  6562. /** homechannel flag
  6563. * 1- Homechan, 0 - scan channel
  6564. */
  6565. A_UINT32 phy_homechan;
  6566. /** Tx and Rx chainmask */
  6567. A_UINT32 phy_tx_ch_mask;
  6568. A_UINT32 phy_rx_ch_mask;
  6569. /** INI masks - to decide the INI registers to be loaded on a reset */
  6570. A_UINT32 phybb_ini_mask;
  6571. A_UINT32 phyrf_ini_mask;
  6572. /** DFS,ADFS/Spectral scan enable masks */
  6573. A_UINT32 phy_dfs_en_mask;
  6574. A_UINT32 phy_sscan_en_mask;
  6575. A_UINT32 phy_synth_sel_mask;
  6576. A_UINT32 phy_adfs_freq;
  6577. /** CCK FIR settings
  6578. * register settings - filter coefficients for Iqs conversion
  6579. * [31:24] = FIR_COEFF_3_0
  6580. * [23:16] = FIR_COEFF_2_0
  6581. * [15:8] = FIR_COEFF_1_0
  6582. * [7:0] = FIR_COEFF_0_0
  6583. */
  6584. A_UINT32 cck_fir_settings;
  6585. /** dynamic primary channel index
  6586. * primary 20MHz channel index on the current channel BW
  6587. */
  6588. A_UINT32 phy_dyn_pri_chan;
  6589. /**
  6590. * Current CCA detection threshold
  6591. * dB above noisefloor req for CCA
  6592. * Register settings for all subbands
  6593. */
  6594. A_UINT32 cca_thresh;
  6595. /**
  6596. * status for dynamic CCA adjustment
  6597. * 0-disabled, 1-enabled
  6598. */
  6599. A_UINT32 dyn_cca_status;
  6600. /** RXDEAF Register value
  6601. * rxdesense_thresh_sw - VREG Register
  6602. * rxdesense_thresh_hw - PHY Register
  6603. */
  6604. A_UINT32 rxdesense_thresh_sw;
  6605. A_UINT32 rxdesense_thresh_hw;
  6606. /** Current PHY Bandwidth -
  6607. * values are specified by the HTT_PHY_BW_IDX enum type
  6608. */
  6609. A_UINT32 phy_bw_code;
  6610. /** Current channel operating rate -
  6611. * values are specified by the HTT_CHANNEL_RATE enum type
  6612. */
  6613. A_UINT32 phy_rate_mode;
  6614. /** current channel operating band
  6615. * 0 - 5G; 1 - 2G; 2 -6G
  6616. */
  6617. A_UINT32 phy_band_code;
  6618. /** microcode processor virtual phy base address -
  6619. * provided only for debug
  6620. */
  6621. A_UINT32 phy_vreg_base;
  6622. /** microcode processor virtual phy base ext address -
  6623. * provided only for debug
  6624. */
  6625. A_UINT32 phy_vreg_base_ext;
  6626. /** HW LUT table configuration for home/scan channel -
  6627. * provided only for debug
  6628. */
  6629. A_UINT32 cur_table_index;
  6630. /** SW configuration flag for PHY reset and Calibrations -
  6631. * values are specified by the HTT_WHAL_CONFIG enum type
  6632. */
  6633. A_UINT32 whal_config_flag;
  6634. } htt_phy_reset_stats_tlv;
  6635. typedef struct {
  6636. htt_tlv_hdr_t tlv_hdr;
  6637. /** current pdev_id */
  6638. A_UINT32 pdev_id;
  6639. /** ucode PHYOFF pass/failure count */
  6640. A_UINT32 cf_active_low_fail_cnt;
  6641. A_UINT32 cf_active_low_pass_cnt;
  6642. /** PHYOFF count attempted through ucode VREG */
  6643. A_UINT32 phy_off_through_vreg_cnt;
  6644. /** Force calibration count */
  6645. A_UINT32 force_calibration_cnt;
  6646. /** phyoff count during rfmode switch */
  6647. A_UINT32 rf_mode_switch_phy_off_cnt;
  6648. /** Temperature based recalibration count */
  6649. A_UINT32 temperature_recal_cnt;
  6650. } htt_phy_reset_counters_tlv;
  6651. /* Considering 320 MHz maximum 16 power levels */
  6652. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6653. typedef struct {
  6654. htt_tlv_hdr_t tlv_hdr;
  6655. /** current pdev_id */
  6656. A_UINT32 pdev_id;
  6657. /** Tranmsit power control scaling related configurations */
  6658. A_UINT32 tx_power_scale;
  6659. A_UINT32 tx_power_scale_db;
  6660. /** Minimum negative tx power supported by the target */
  6661. A_INT32 min_negative_tx_power;
  6662. /** current configured CTL domain */
  6663. A_UINT32 reg_ctl_domain;
  6664. /** Regulatory power information for the current channel */
  6665. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6666. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6667. /** channel max regulatory power in 0.5dB */
  6668. A_UINT32 twice_max_rd_power;
  6669. /** current channel and home channel's maximum possible tx power */
  6670. A_INT32 max_tx_power;
  6671. A_INT32 home_max_tx_power;
  6672. /** channel's Power Spectral Density */
  6673. A_UINT32 psd_power;
  6674. /** channel's EIRP power */
  6675. A_UINT32 eirp_power;
  6676. /** 6G channel power mode
  6677. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6678. */
  6679. A_UINT32 power_type_6ghz;
  6680. /** sub-band channels and corresponding Tx-power */
  6681. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6682. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6683. } htt_phy_tpc_stats_tlv;
  6684. /* NOTE:
  6685. * This structure is for documentation, and cannot be safely used directly.
  6686. * Instead, use the constituent TLV structures to fill/parse.
  6687. */
  6688. typedef struct {
  6689. htt_phy_counters_tlv phy_counters;
  6690. htt_phy_stats_tlv phy_stats;
  6691. htt_phy_reset_counters_tlv phy_reset_counters;
  6692. htt_phy_reset_stats_tlv phy_reset_stats;
  6693. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6694. } htt_phy_counters_and_phy_stats_t;
  6695. /* NOTE:
  6696. * This structure is for documentation, and cannot be safely used directly.
  6697. * Instead, use the constituent TLV structures to fill/parse.
  6698. */
  6699. typedef struct {
  6700. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6701. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6702. } htt_vdevs_txrx_stats_t;
  6703. typedef struct {
  6704. A_UINT32
  6705. success: 16,
  6706. fail: 16;
  6707. } htt_stats_strm_gen_mpdus_cntr_t;
  6708. typedef struct {
  6709. /* MSDU queue identification */
  6710. A_UINT32
  6711. peer_id: 16,
  6712. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6713. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6714. reserved: 8;
  6715. } htt_stats_strm_msdu_queue_id;
  6716. typedef struct {
  6717. htt_tlv_hdr_t tlv_hdr;
  6718. htt_stats_strm_msdu_queue_id queue_id;
  6719. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6720. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6721. } htt_stats_strm_gen_mpdus_tlv_t;
  6722. typedef struct {
  6723. htt_tlv_hdr_t tlv_hdr;
  6724. htt_stats_strm_msdu_queue_id queue_id;
  6725. struct {
  6726. A_UINT32
  6727. timestamp_prior_ms: 16,
  6728. timestamp_now_ms: 16;
  6729. A_UINT32
  6730. interval_spec_ms: 16,
  6731. margin_ms: 16;
  6732. } svc_interval;
  6733. struct {
  6734. A_UINT32
  6735. /* consumed_bytes_orig:
  6736. * Raw count (actually estimate) of how many bytes were removed
  6737. * from the MSDU queue by the GEN_MPDUS operation.
  6738. */
  6739. consumed_bytes_orig: 16,
  6740. /* consumed_bytes_final:
  6741. * Adjusted count of removed bytes that incorporates normalizing
  6742. * by the actual service interval compared to the expected
  6743. * service interval.
  6744. * This allows the burst size computation to be independent of
  6745. * whether the target is doing GEN_MPDUS at only the service
  6746. * interval, or substantially more often than the service
  6747. * interval.
  6748. * consumed_bytes_final = consumed_bytes_orig /
  6749. * (svc_interval / ref_svc_interval)
  6750. */
  6751. consumed_bytes_final: 16;
  6752. A_UINT32
  6753. remaining_bytes: 16,
  6754. reserved: 16;
  6755. A_UINT32
  6756. burst_size_spec: 16,
  6757. margin_bytes: 16;
  6758. } burst_size;
  6759. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6760. typedef struct {
  6761. htt_tlv_hdr_t tlv_hdr;
  6762. A_UINT32 reset_count;
  6763. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6764. A_UINT32 reset_time_lo_ms;
  6765. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6766. A_UINT32 reset_time_hi_ms;
  6767. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6768. A_UINT32 disengage_time_lo_ms;
  6769. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6770. A_UINT32 disengage_time_hi_ms;
  6771. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6772. A_UINT32 engage_time_lo_ms;
  6773. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6774. A_UINT32 engage_time_hi_ms;
  6775. A_UINT32 disengage_count;
  6776. A_UINT32 engage_count;
  6777. A_UINT32 drain_dest_ring_mask;
  6778. } htt_dmac_reset_stats_tlv;
  6779. /* Support up to 640 MHz mode for future expansion */
  6780. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6781. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6782. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6783. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6784. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6785. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6786. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6787. do { \
  6788. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6789. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6790. } while (0)
  6791. /*
  6792. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6793. */
  6794. typedef struct {
  6795. htt_tlv_hdr_t tlv_hdr;
  6796. /**
  6797. * BIT [ 7 : 0] :- mac_id
  6798. * BIT [31 : 8] :- reserved
  6799. */
  6800. union {
  6801. struct {
  6802. A_UINT32 mac_id: 8,
  6803. reserved: 24;
  6804. };
  6805. A_UINT32 mac_id__word;
  6806. };
  6807. /*
  6808. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6809. */
  6810. A_UINT32 direction;
  6811. /*
  6812. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6813. *
  6814. * Note that for although OFDM rates don't technically support
  6815. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6816. * utilized for OFDM legacy duplicate packets, which are also used during
  6817. * puncturing sequences.
  6818. */
  6819. A_UINT32 preamble;
  6820. /*
  6821. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6822. */
  6823. A_UINT32 ppdu_type;
  6824. /*
  6825. * Indicates the number of valid elements in the
  6826. * "num_subbands_used_cnt" array, and must be <=
  6827. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6828. *
  6829. * Also indicates how many bits in the last_used_pattern_mask may be
  6830. * non-zero.
  6831. */
  6832. A_UINT32 subband_count;
  6833. /*
  6834. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6835. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6836. *
  6837. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6838. */
  6839. A_UINT32 last_used_pattern_mask;
  6840. /*
  6841. * Number of array elements with valid values is equal to "subband_count".
  6842. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6843. * remaining elements will be implicitly set to 0x0.
  6844. *
  6845. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6846. * and the counter value at that index is the number of times that subband
  6847. * count was used.
  6848. *
  6849. * The count is incremented once for each OTA PPDU transmitted / received.
  6850. */
  6851. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6852. } htt_pdev_puncture_stats_tlv;
  6853. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  6854. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  6855. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  6856. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  6857. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  6858. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  6859. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  6860. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  6861. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  6862. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  6863. do { \
  6864. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  6865. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  6866. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  6867. } while (0)
  6868. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  6869. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  6870. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  6871. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  6872. do { \
  6873. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  6874. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  6875. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  6876. } while (0)
  6877. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  6878. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  6879. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  6880. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  6881. do { \
  6882. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  6883. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  6884. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  6885. } while (0)
  6886. typedef struct {
  6887. htt_tlv_hdr_t tlv_hdr;
  6888. union {
  6889. struct {
  6890. A_UINT32 peer_assoc_ipc_recvd : 6,
  6891. sched_peer_delete_recvd : 6,
  6892. mld_ast_index : 16,
  6893. reserved : 4;
  6894. };
  6895. A_UINT32 msg_dword_1;
  6896. };
  6897. } htt_ml_peer_ext_details_tlv;
  6898. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  6899. #define HTT_ML_LINK_INFO_VALID_S 0
  6900. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  6901. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  6902. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  6903. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  6904. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  6905. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  6906. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  6907. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  6908. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  6909. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  6910. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  6911. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  6912. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  6913. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  6914. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  6915. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  6916. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  6917. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  6918. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  6919. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  6920. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  6921. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  6922. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  6923. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  6924. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  6925. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  6926. HTT_ML_LINK_INFO_VALID_S)
  6927. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  6928. do { \
  6929. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  6930. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  6931. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  6932. } while (0)
  6933. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  6934. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  6935. HTT_ML_LINK_INFO_ACTIVE_S)
  6936. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  6937. do { \
  6938. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  6939. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  6940. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  6941. } while (0)
  6942. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  6943. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  6944. HTT_ML_LINK_INFO_PRIMARY_S)
  6945. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  6946. do { \
  6947. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  6948. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  6949. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  6950. } while (0)
  6951. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  6952. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  6953. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  6954. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  6955. do { \
  6956. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  6957. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  6958. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  6959. } while (0)
  6960. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  6961. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  6962. HTT_ML_LINK_INFO_CHIP_ID_S)
  6963. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  6964. do { \
  6965. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  6966. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  6967. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  6968. } while (0)
  6969. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  6970. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  6971. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  6972. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  6973. do { \
  6974. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  6975. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  6976. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  6977. } while (0)
  6978. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  6979. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  6980. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  6981. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  6982. do { \
  6983. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  6984. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  6985. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  6986. } while (0)
  6987. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  6988. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  6989. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  6990. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  6991. do { \
  6992. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  6993. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  6994. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  6995. } while (0)
  6996. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  6997. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  6998. HTT_ML_LINK_INFO_MASTER_LINK_S)
  6999. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7000. do { \
  7001. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7002. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7003. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7004. } while (0)
  7005. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7006. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7007. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7008. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7009. do { \
  7010. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7011. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7012. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7013. } while (0)
  7014. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7015. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7016. HTT_ML_LINK_INFO_INITIALIZED_S)
  7017. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7018. do { \
  7019. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7020. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7021. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7022. } while (0)
  7023. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7024. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7025. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7026. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7027. do { \
  7028. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7029. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7030. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7031. } while (0)
  7032. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7033. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7034. HTT_ML_LINK_INFO_VDEV_ID_S)
  7035. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7036. do { \
  7037. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7038. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7039. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7040. } while (0)
  7041. typedef struct {
  7042. htt_tlv_hdr_t tlv_hdr;
  7043. union {
  7044. struct {
  7045. A_UINT32 valid : 1,
  7046. active : 1,
  7047. primary : 1,
  7048. assoc_link : 1,
  7049. chip_id : 3,
  7050. ieee_link_id : 8,
  7051. hw_link_id : 3,
  7052. logical_link_id : 2,
  7053. master_link : 1,
  7054. anchor_link : 1,
  7055. initialized : 1,
  7056. reserved : 9;
  7057. };
  7058. A_UINT32 msg_dword_1;
  7059. };
  7060. union {
  7061. struct {
  7062. A_UINT32 sw_peer_id : 16,
  7063. vdev_id : 8,
  7064. reserved1 : 8;
  7065. };
  7066. A_UINT32 msg_dword_2;
  7067. };
  7068. A_UINT32 primary_tid_mask;
  7069. } htt_ml_link_info_tlv;
  7070. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7071. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7072. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7073. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7074. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7075. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7076. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7077. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7078. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7079. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7080. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7081. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7082. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7083. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7084. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7085. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7086. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7087. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7088. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7089. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7090. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7091. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7092. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7093. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7094. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7095. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7096. do { \
  7097. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7098. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7099. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7100. } while (0)
  7101. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7102. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7103. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7104. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7105. do { \
  7106. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7107. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7108. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7109. } while (0)
  7110. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7111. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7112. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7113. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7114. do { \
  7115. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7116. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7117. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7118. } while (0)
  7119. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7120. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7121. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7122. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7123. do { \
  7124. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7125. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7126. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7127. } while (0)
  7128. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7129. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7130. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7131. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7132. do { \
  7133. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7134. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7135. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7136. } while (0)
  7137. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7138. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7139. HTT_ML_PEER_DETAILS_NON_STR_S)
  7140. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7141. do { \
  7142. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7143. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7144. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7145. } while (0)
  7146. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7147. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7148. HTT_ML_PEER_DETAILS_EMLSR_S)
  7149. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7150. do { \
  7151. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7152. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7153. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7154. } while (0)
  7155. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7156. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7157. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7158. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7159. do { \
  7160. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7161. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7162. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7163. } while (0)
  7164. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7165. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7166. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7167. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7168. do { \
  7169. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7170. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7171. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7172. } while (0)
  7173. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7174. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7175. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7176. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7177. do { \
  7178. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7179. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7180. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7181. } while (0)
  7182. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7183. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7184. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7185. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7186. do { \
  7187. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7188. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7189. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7190. } while (0)
  7191. typedef struct {
  7192. htt_tlv_hdr_t tlv_hdr;
  7193. htt_mac_addr remote_mld_mac_addr;
  7194. union {
  7195. struct {
  7196. A_UINT32 num_links : 2,
  7197. ml_peer_id : 12,
  7198. primary_link_idx : 3,
  7199. primary_chip_id : 2,
  7200. link_init_count : 3,
  7201. non_str : 1,
  7202. emlsr : 1,
  7203. is_sta_ko : 1,
  7204. num_local_links : 2,
  7205. allocated : 1,
  7206. reserved : 4;
  7207. };
  7208. A_UINT32 msg_dword_1;
  7209. };
  7210. union {
  7211. struct {
  7212. A_UINT32 participating_chips_bitmap : 8,
  7213. reserved1 : 24;
  7214. };
  7215. A_UINT32 msg_dword_2;
  7216. };
  7217. /*
  7218. * ml_peer_flags is an opaque field that cannot be interpreted by
  7219. * the host; it is only for off-line debug.
  7220. */
  7221. A_UINT32 ml_peer_flags;
  7222. } htt_ml_peer_details_tlv;
  7223. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7224. * TLV_TAGS:
  7225. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7226. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7227. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7228. */
  7229. /* NOTE:
  7230. * This structure is for documentation, and cannot be safely used directly.
  7231. * Instead, use the constituent TLV structures to fill/parse.
  7232. */
  7233. typedef struct _htt_ml_peer_stats {
  7234. htt_ml_peer_details_tlv ml_peer_details;
  7235. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7236. htt_ml_link_info_tlv ml_link_info[];
  7237. } htt_ml_peer_stats_t;
  7238. #endif /* __HTT_STATS_H__ */