hal_9224.h 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <phyrx_location.h>
  40. #ifdef QCA_MONITOR_2_0_SUPPORT
  41. #include <mon_ingress_ring.h>
  42. #include <mon_destination_ring.h>
  43. #endif
  44. #include "rx_reo_queue_1k.h"
  45. #include <hal_be_rx.h>
  46. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  47. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  48. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  49. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  50. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  52. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  55. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  57. STATUS_HEADER_REO_STATUS_NUMBER
  58. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  59. STATUS_HEADER_TIMESTAMP
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  63. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  67. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  69. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  72. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  77. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  81. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  85. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  89. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  95. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  96. #ifdef QCA_MONITOR_2_0_SUPPORT
  97. #include "hal_be_api_mon.h"
  98. #endif
  99. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  100. #define CMEM_REG_BASE 0x0010e000
  101. #define CMEM_WINDOW_ADDRESS_9224 \
  102. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  103. #endif
  104. #define CE_WINDOW_ADDRESS_9224 \
  105. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define UMAC_WINDOW_ADDRESS_9224 \
  107. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  109. #define WINDOW_CONFIGURATION_VALUE_9224 \
  110. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  112. CMEM_WINDOW_ADDRESS_9224 | \
  113. WINDOW_ENABLE_BIT)
  114. #else
  115. #define WINDOW_CONFIGURATION_VALUE_9224 \
  116. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  117. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  118. WINDOW_ENABLE_BIT)
  119. #endif
  120. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  121. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  122. #include "hal_9224_rx.h"
  123. #include "hal_9224_tx.h"
  124. #include "hal_be_rx_tlv.h"
  125. #include <hal_be_generic_api.h>
  126. #define PMM_REG_BASE_QCN9224 0xB500F8
  127. /**
  128. * hal_read_pmm_scratch_reg() - API to read PMM Scratch register
  129. * @soc: HAL soc
  130. * @base_addr: Base PMM register
  131. * @reg_enum: Enum of the scratch register
  132. *
  133. * Return: uint32_t
  134. */
  135. static inline
  136. uint32_t hal_read_pmm_scratch_reg(struct hal_soc *soc,
  137. uint32_t base_addr,
  138. enum hal_scratch_reg_enum reg_enum)
  139. {
  140. uint32_t val = 0;
  141. pld_reg_read(soc->qdf_dev->dev, base_addr + (reg_enum * 4), &val, NULL);
  142. return val;
  143. }
  144. /**
  145. * hal_get_tsf2_scratch_reg_qcn9224() - API to read tsf2 scratch register
  146. * @hal_soc_hdl: HAL soc context
  147. * @mac_id: mac id
  148. * @value: Pointer to update tsf2 value
  149. *
  150. * Return: void
  151. */
  152. static void hal_get_tsf2_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  153. uint8_t mac_id, uint64_t *value)
  154. {
  155. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  156. uint32_t offset_lo, offset_hi;
  157. enum hal_scratch_reg_enum enum_lo, enum_hi;
  158. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  159. offset_lo = hal_read_pmm_scratch_reg(soc,
  160. PMM_REG_BASE_QCN9224,
  161. enum_lo);
  162. offset_hi = hal_read_pmm_scratch_reg(soc,
  163. PMM_REG_BASE_QCN9224,
  164. enum_hi);
  165. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  166. }
  167. /**
  168. * hal_get_tqm_scratch_reg_qcn9224() - API to read tqm scratch register
  169. * @hal_soc_hdl: HAL soc context
  170. * @value: Pointer to update tqm value
  171. *
  172. * Return: void
  173. */
  174. static void hal_get_tqm_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  175. uint64_t *value)
  176. {
  177. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  178. uint32_t offset_lo, offset_hi;
  179. offset_lo = hal_read_pmm_scratch_reg(soc,
  180. PMM_REG_BASE_QCN9224,
  181. PMM_TQM_CLOCK_OFFSET_LO_US);
  182. offset_hi = hal_read_pmm_scratch_reg(soc,
  183. PMM_REG_BASE_QCN9224,
  184. PMM_TQM_CLOCK_OFFSET_HI_US);
  185. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  186. }
  187. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  188. #define HAL_PPE_VP_ENTRIES_MAX 32
  189. #define HAL_PPE_VP_SEARCH_IDX_REG_MAX 8
  190. /**
  191. * hal_get_link_desc_size_9224() - API to get the link desc size
  192. *
  193. * Return: uint32_t
  194. */
  195. static uint32_t hal_get_link_desc_size_9224(void)
  196. {
  197. return LINK_DESC_SIZE;
  198. }
  199. /**
  200. * hal_rx_get_tlv_9224() - API to get the tlv
  201. * @rx_tlv: TLV data extracted from the rx packet
  202. *
  203. * Return: uint8_t
  204. */
  205. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  206. {
  207. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  208. }
  209. /**
  210. * hal_rx_wbm_err_msdu_continuation_get_9224() - API to check if WBM msdu
  211. * continuation bit is set
  212. * @wbm_desc: wbm release ring descriptor
  213. *
  214. * Return: true if msdu continuation bit is set.
  215. */
  216. static inline
  217. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  218. {
  219. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  220. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  221. return (comp_desc &
  222. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  223. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  224. }
  225. #if (defined(WLAN_SA_API_ENABLE)) && (defined(QCA_WIFI_QCA9574))
  226. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  227. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  228. PHYRX_OTHER_RECEIVE_INFO, \
  229. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  230. static inline void
  231. hal_rx_update_su_evm_info(void *rx_tlv,
  232. void *ppdu_info_hdl)
  233. {
  234. struct hal_rx_ppdu_info *ppdu_info =
  235. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  236. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  237. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  238. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  239. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  240. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  241. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  242. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  243. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  244. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  245. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  246. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  247. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  248. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  249. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  250. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  251. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  252. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  253. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  254. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  255. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  256. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  257. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  258. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  259. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  260. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  261. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  262. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  263. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  264. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  265. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  266. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  267. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  268. }
  269. static void hal_rx_get_evm_info(void *rx_tlv_hdr, void *ppdu_info_hdl)
  270. {
  271. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  272. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  273. uint32_t tlv_tag;
  274. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  275. switch (tlv_tag) {
  276. case WIFIPHYRX_OTHER_RECEIVE_INFO_EVM_DETAILS_E:
  277. /* Skip TLV length to get TLV content */
  278. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  279. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  280. PHYRX_OTHER_RECEIVE_INFO,
  281. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  282. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  283. PHYRX_OTHER_RECEIVE_INFO,
  284. SU_EVM_DETAILS_0_PILOT_COUNT);
  285. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  286. PHYRX_OTHER_RECEIVE_INFO,
  287. SU_EVM_DETAILS_0_NSS_COUNT);
  288. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  289. break;
  290. }
  291. }
  292. #else /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  293. static void hal_rx_get_evm_info(void *tlv_tag, void *ppdu_info_hdl)
  294. {
  295. }
  296. #endif /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  297. /**
  298. * hal_rx_proc_phyrx_other_receive_info_tlv_9224() - API to get tlv info
  299. * @rx_tlv_hdr: RX TLV header
  300. * @ppdu_info_hdl: Handle to PPDU info to update
  301. *
  302. * Return: None
  303. */
  304. static inline
  305. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  306. void *ppdu_info_hdl)
  307. {
  308. uint32_t tlv_tag, tlv_len;
  309. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  310. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  311. void *other_tlv_hdr = NULL;
  312. void *other_tlv = NULL;
  313. /* Get evm info for Smart Antenna */
  314. hal_rx_get_evm_info(rx_tlv_hdr, ppdu_info_hdl);
  315. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  316. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  317. temp_len = 0;
  318. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  319. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  320. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  321. temp_len += other_tlv_len;
  322. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  323. switch (other_tlv_tag) {
  324. default:
  325. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  326. "%s unhandled TLV type: %d, TLV len:%d",
  327. __func__, other_tlv_tag, other_tlv_len);
  328. break;
  329. }
  330. }
  331. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  332. static inline
  333. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  334. {
  335. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  336. ppdu_info->cfr_info.bb_captured_channel =
  337. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  338. ppdu_info->cfr_info.bb_captured_timeout =
  339. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  340. ppdu_info->cfr_info.bb_captured_reason =
  341. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  342. }
  343. static inline
  344. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  345. {
  346. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  347. ppdu_info->cfr_info.rx_location_info_valid =
  348. HAL_RX_GET_64(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  349. RX_LOCATION_INFO_VALID);
  350. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  351. HAL_RX_GET_64(rx_tlv,
  352. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  353. RTT_CHE_BUFFER_POINTER_LOW32);
  354. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  355. HAL_RX_GET_64(rx_tlv,
  356. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  357. RTT_CHE_BUFFER_POINTER_HIGH8);
  358. ppdu_info->cfr_info.chan_capture_status =
  359. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  360. ppdu_info->cfr_info.rx_start_ts =
  361. HAL_RX_GET_64(rx_tlv,
  362. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  363. RX_START_TS);
  364. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  365. HAL_RX_GET_64(rx_tlv,
  366. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  367. RTT_CFO_MEASUREMENT);
  368. ppdu_info->cfr_info.agc_gain_info0 =
  369. HAL_RX_GET_64(rx_tlv,
  370. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  371. GAIN_CHAIN0);
  372. ppdu_info->cfr_info.agc_gain_info0 |=
  373. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  374. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  375. GAIN_CHAIN1)) << 16);
  376. ppdu_info->cfr_info.agc_gain_info1 =
  377. HAL_RX_GET_64(rx_tlv,
  378. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  379. GAIN_CHAIN2);
  380. ppdu_info->cfr_info.agc_gain_info1 |=
  381. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  382. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  383. GAIN_CHAIN3)) << 16);
  384. ppdu_info->cfr_info.agc_gain_info2 = 0;
  385. ppdu_info->cfr_info.agc_gain_info3 = 0;
  386. ppdu_info->cfr_info.mcs_rate =
  387. HAL_RX_GET_64(rx_tlv,
  388. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  389. RTT_MCS_RATE);
  390. ppdu_info->cfr_info.gi_type =
  391. HAL_RX_GET_64(rx_tlv,
  392. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  393. RTT_GI_TYPE);
  394. }
  395. #endif
  396. #ifdef CONFIG_WORD_BASED_TLV
  397. /**
  398. * hal_rx_dump_mpdu_start_tlv_9224() - dump RX mpdu_start TLV in structured
  399. * human readable format.
  400. * @mpdustart: pointer the rx_attention TLV in pkt.
  401. * @dbg_level: log level.
  402. *
  403. * Return: void
  404. */
  405. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  406. uint8_t dbg_level)
  407. {
  408. struct rx_mpdu_start_compact *mpdu_info =
  409. (struct rx_mpdu_start_compact *)mpdustart;
  410. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  411. "rx_mpdu_start tlv (1/5) - "
  412. "rx_reo_queue_desc_addr_39_32 :%x"
  413. "receive_queue_number:%x "
  414. "pre_delim_err_warning:%x "
  415. "first_delim_err:%x "
  416. "pn_31_0:%x "
  417. "pn_63_32:%x "
  418. "pn_95_64:%x ",
  419. mpdu_info->rx_reo_queue_desc_addr_39_32,
  420. mpdu_info->receive_queue_number,
  421. mpdu_info->pre_delim_err_warning,
  422. mpdu_info->first_delim_err,
  423. mpdu_info->pn_31_0,
  424. mpdu_info->pn_63_32,
  425. mpdu_info->pn_95_64);
  426. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  427. "rx_mpdu_start tlv (2/5) - "
  428. "ast_index:%x "
  429. "sw_peer_id:%x "
  430. "mpdu_frame_control_valid:%x "
  431. "mpdu_duration_valid:%x "
  432. "mac_addr_ad1_valid:%x "
  433. "mac_addr_ad2_valid:%x "
  434. "mac_addr_ad3_valid:%x "
  435. "mac_addr_ad4_valid:%x "
  436. "mpdu_sequence_control_valid :%x"
  437. "mpdu_qos_control_valid:%x "
  438. "mpdu_ht_control_valid:%x "
  439. "frame_encryption_info_valid :%x",
  440. mpdu_info->ast_index,
  441. mpdu_info->sw_peer_id,
  442. mpdu_info->mpdu_frame_control_valid,
  443. mpdu_info->mpdu_duration_valid,
  444. mpdu_info->mac_addr_ad1_valid,
  445. mpdu_info->mac_addr_ad2_valid,
  446. mpdu_info->mac_addr_ad3_valid,
  447. mpdu_info->mac_addr_ad4_valid,
  448. mpdu_info->mpdu_sequence_control_valid,
  449. mpdu_info->mpdu_qos_control_valid,
  450. mpdu_info->mpdu_ht_control_valid,
  451. mpdu_info->frame_encryption_info_valid);
  452. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  453. "rx_mpdu_start tlv (3/5) - "
  454. "mpdu_fragment_number:%x "
  455. "more_fragment_flag:%x "
  456. "fr_ds:%x "
  457. "to_ds:%x "
  458. "encrypted:%x "
  459. "mpdu_retry:%x "
  460. "mpdu_sequence_number:%x ",
  461. mpdu_info->mpdu_fragment_number,
  462. mpdu_info->more_fragment_flag,
  463. mpdu_info->fr_ds,
  464. mpdu_info->to_ds,
  465. mpdu_info->encrypted,
  466. mpdu_info->mpdu_retry,
  467. mpdu_info->mpdu_sequence_number);
  468. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  469. "rx_mpdu_start tlv (4/5) - "
  470. "mpdu_frame_control_field:%x "
  471. "mpdu_duration_field:%x ",
  472. mpdu_info->mpdu_frame_control_field,
  473. mpdu_info->mpdu_duration_field);
  474. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  475. "rx_mpdu_start tlv (5/5) - "
  476. "mac_addr_ad1_31_0:%x "
  477. "mac_addr_ad1_47_32:%x "
  478. "mac_addr_ad2_15_0:%x "
  479. "mac_addr_ad2_47_16:%x "
  480. "mac_addr_ad3_31_0:%x "
  481. "mac_addr_ad3_47_32:%x "
  482. "mpdu_sequence_control_field :%x",
  483. mpdu_info->mac_addr_ad1_31_0,
  484. mpdu_info->mac_addr_ad1_47_32,
  485. mpdu_info->mac_addr_ad2_15_0,
  486. mpdu_info->mac_addr_ad2_47_16,
  487. mpdu_info->mac_addr_ad3_31_0,
  488. mpdu_info->mac_addr_ad3_47_32,
  489. mpdu_info->mpdu_sequence_control_field);
  490. }
  491. /**
  492. * hal_rx_dump_msdu_end_tlv_9224() - dump RX msdu_end TLV in structured human
  493. * readable format.
  494. * @msduend: pointer the msdu_end TLV in pkt.
  495. * @dbg_level: log level.
  496. *
  497. * Return: void
  498. */
  499. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  500. uint8_t dbg_level)
  501. {
  502. struct rx_msdu_end_compact *msdu_end =
  503. (struct rx_msdu_end_compact *)msduend;
  504. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  505. "rx_msdu_end tlv - "
  506. "key_id_octet: %d "
  507. "tcp_udp_chksum: %d "
  508. "sa_idx_timeout: %d "
  509. "da_idx_timeout: %d "
  510. "msdu_limit_error: %d "
  511. "flow_idx_timeout: %d "
  512. "flow_idx_invalid: %d "
  513. "wifi_parser_error: %d "
  514. "sa_is_valid: %d "
  515. "da_is_valid: %d "
  516. "da_is_mcbc: %d "
  517. "tkip_mic_err: %d "
  518. "l3_header_padding: %d "
  519. "first_msdu: %d "
  520. "last_msdu: %d "
  521. "sa_idx: %d "
  522. "msdu_drop: %d "
  523. "reo_destination_indication: %d "
  524. "flow_idx: %d "
  525. "fse_metadata: %d "
  526. "cce_metadata: %d "
  527. "sa_sw_peer_id: %d ",
  528. msdu_end->key_id_octet,
  529. msdu_end->tcp_udp_chksum,
  530. msdu_end->sa_idx_timeout,
  531. msdu_end->da_idx_timeout,
  532. msdu_end->msdu_limit_error,
  533. msdu_end->flow_idx_timeout,
  534. msdu_end->flow_idx_invalid,
  535. msdu_end->wifi_parser_error,
  536. msdu_end->sa_is_valid,
  537. msdu_end->da_is_valid,
  538. msdu_end->da_is_mcbc,
  539. msdu_end->tkip_mic_err,
  540. msdu_end->l3_header_padding,
  541. msdu_end->first_msdu,
  542. msdu_end->last_msdu,
  543. msdu_end->sa_idx,
  544. msdu_end->msdu_drop,
  545. msdu_end->reo_destination_indication,
  546. msdu_end->flow_idx,
  547. msdu_end->fse_metadata,
  548. msdu_end->cce_metadata,
  549. msdu_end->sa_sw_peer_id);
  550. }
  551. #else
  552. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  553. uint8_t dbg_level)
  554. {
  555. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  556. struct rx_mpdu_info *mpdu_info =
  557. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  558. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  559. "rx_mpdu_start tlv (1/5) - "
  560. "rx_reo_queue_desc_addr_31_0 :%x"
  561. "rx_reo_queue_desc_addr_39_32 :%x"
  562. "receive_queue_number:%x "
  563. "pre_delim_err_warning:%x "
  564. "first_delim_err:%x "
  565. "reserved_2a:%x "
  566. "pn_31_0:%x "
  567. "pn_63_32:%x "
  568. "pn_95_64:%x "
  569. "pn_127_96:%x "
  570. "epd_en:%x "
  571. "all_frames_shall_be_encrypted :%x"
  572. "encrypt_type:%x "
  573. "wep_key_width_for_variable_key :%x"
  574. "mesh_sta:%x "
  575. "bssid_hit:%x "
  576. "bssid_number:%x "
  577. "tid:%x "
  578. "reserved_7a:%x ",
  579. mpdu_info->rx_reo_queue_desc_addr_31_0,
  580. mpdu_info->rx_reo_queue_desc_addr_39_32,
  581. mpdu_info->receive_queue_number,
  582. mpdu_info->pre_delim_err_warning,
  583. mpdu_info->first_delim_err,
  584. mpdu_info->reserved_2a,
  585. mpdu_info->pn_31_0,
  586. mpdu_info->pn_63_32,
  587. mpdu_info->pn_95_64,
  588. mpdu_info->pn_127_96,
  589. mpdu_info->epd_en,
  590. mpdu_info->all_frames_shall_be_encrypted,
  591. mpdu_info->encrypt_type,
  592. mpdu_info->wep_key_width_for_variable_key,
  593. mpdu_info->mesh_sta,
  594. mpdu_info->bssid_hit,
  595. mpdu_info->bssid_number,
  596. mpdu_info->tid,
  597. mpdu_info->reserved_7a);
  598. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  599. "rx_mpdu_start tlv (2/5) - "
  600. "ast_index:%x "
  601. "sw_peer_id:%x "
  602. "mpdu_frame_control_valid:%x "
  603. "mpdu_duration_valid:%x "
  604. "mac_addr_ad1_valid:%x "
  605. "mac_addr_ad2_valid:%x "
  606. "mac_addr_ad3_valid:%x "
  607. "mac_addr_ad4_valid:%x "
  608. "mpdu_sequence_control_valid :%x"
  609. "mpdu_qos_control_valid:%x "
  610. "mpdu_ht_control_valid:%x "
  611. "frame_encryption_info_valid :%x",
  612. mpdu_info->ast_index,
  613. mpdu_info->sw_peer_id,
  614. mpdu_info->mpdu_frame_control_valid,
  615. mpdu_info->mpdu_duration_valid,
  616. mpdu_info->mac_addr_ad1_valid,
  617. mpdu_info->mac_addr_ad2_valid,
  618. mpdu_info->mac_addr_ad3_valid,
  619. mpdu_info->mac_addr_ad4_valid,
  620. mpdu_info->mpdu_sequence_control_valid,
  621. mpdu_info->mpdu_qos_control_valid,
  622. mpdu_info->mpdu_ht_control_valid,
  623. mpdu_info->frame_encryption_info_valid);
  624. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  625. "rx_mpdu_start tlv (3/5) - "
  626. "mpdu_fragment_number:%x "
  627. "more_fragment_flag:%x "
  628. "reserved_11a:%x "
  629. "fr_ds:%x "
  630. "to_ds:%x "
  631. "encrypted:%x "
  632. "mpdu_retry:%x "
  633. "mpdu_sequence_number:%x ",
  634. mpdu_info->mpdu_fragment_number,
  635. mpdu_info->more_fragment_flag,
  636. mpdu_info->reserved_11a,
  637. mpdu_info->fr_ds,
  638. mpdu_info->to_ds,
  639. mpdu_info->encrypted,
  640. mpdu_info->mpdu_retry,
  641. mpdu_info->mpdu_sequence_number);
  642. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  643. "rx_mpdu_start tlv (4/5) - "
  644. "mpdu_frame_control_field:%x "
  645. "mpdu_duration_field:%x ",
  646. mpdu_info->mpdu_frame_control_field,
  647. mpdu_info->mpdu_duration_field);
  648. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  649. "rx_mpdu_start tlv (5/5) - "
  650. "mac_addr_ad1_31_0:%x "
  651. "mac_addr_ad1_47_32:%x "
  652. "mac_addr_ad2_15_0:%x "
  653. "mac_addr_ad2_47_16:%x "
  654. "mac_addr_ad3_31_0:%x "
  655. "mac_addr_ad3_47_32:%x "
  656. "mpdu_sequence_control_field :%x"
  657. "mac_addr_ad4_31_0:%x "
  658. "mac_addr_ad4_47_32:%x "
  659. "mpdu_qos_control_field:%x ",
  660. mpdu_info->mac_addr_ad1_31_0,
  661. mpdu_info->mac_addr_ad1_47_32,
  662. mpdu_info->mac_addr_ad2_15_0,
  663. mpdu_info->mac_addr_ad2_47_16,
  664. mpdu_info->mac_addr_ad3_31_0,
  665. mpdu_info->mac_addr_ad3_47_32,
  666. mpdu_info->mpdu_sequence_control_field,
  667. mpdu_info->mac_addr_ad4_31_0,
  668. mpdu_info->mac_addr_ad4_47_32,
  669. mpdu_info->mpdu_qos_control_field);
  670. }
  671. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  672. uint8_t dbg_level)
  673. {
  674. struct rx_msdu_end *msdu_end =
  675. (struct rx_msdu_end *)msduend;
  676. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  677. "rx_msdu_end tlv - "
  678. "key_id_octet: %d "
  679. "cce_super_rule: %d "
  680. "cce_classify_not_done_truncat: %d "
  681. "cce_classify_not_done_cce_dis: %d "
  682. "rule_indication_31_0: %d "
  683. "tcp_udp_chksum: %d "
  684. "sa_idx_timeout: %d "
  685. "da_idx_timeout: %d "
  686. "msdu_limit_error: %d "
  687. "flow_idx_timeout: %d "
  688. "flow_idx_invalid: %d "
  689. "wifi_parser_error: %d "
  690. "sa_is_valid: %d "
  691. "da_is_valid: %d "
  692. "da_is_mcbc: %d "
  693. "tkip_mic_err: %d "
  694. "l3_header_padding: %d "
  695. "first_msdu: %d "
  696. "last_msdu: %d "
  697. "sa_idx: %d "
  698. "msdu_drop: %d "
  699. "reo_destination_indication: %d "
  700. "flow_idx: %d "
  701. "fse_metadata: %d "
  702. "cce_metadata: %d "
  703. "sa_sw_peer_id: %d ",
  704. msdu_end->key_id_octet,
  705. msdu_end->cce_super_rule,
  706. msdu_end->cce_classify_not_done_truncate,
  707. msdu_end->cce_classify_not_done_cce_dis,
  708. msdu_end->rule_indication_31_0,
  709. msdu_end->tcp_udp_chksum,
  710. msdu_end->sa_idx_timeout,
  711. msdu_end->da_idx_timeout,
  712. msdu_end->msdu_limit_error,
  713. msdu_end->flow_idx_timeout,
  714. msdu_end->flow_idx_invalid,
  715. msdu_end->wifi_parser_error,
  716. msdu_end->sa_is_valid,
  717. msdu_end->da_is_valid,
  718. msdu_end->da_is_mcbc,
  719. msdu_end->tkip_mic_err,
  720. msdu_end->l3_header_padding,
  721. msdu_end->first_msdu,
  722. msdu_end->last_msdu,
  723. msdu_end->sa_idx,
  724. msdu_end->msdu_drop,
  725. msdu_end->reo_destination_indication,
  726. msdu_end->flow_idx,
  727. msdu_end->fse_metadata,
  728. msdu_end->cce_metadata,
  729. msdu_end->sa_sw_peer_id);
  730. }
  731. #endif
  732. /**
  733. * hal_reo_status_get_header_9224() - Process reo desc info
  734. * @ring_desc: Pointer to reo descriptor
  735. * @b: tlv type info
  736. * @h1: Pointer to hal_reo_status_header where info to be stored
  737. *
  738. * Return: none.
  739. *
  740. */
  741. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  742. int b, void *h1)
  743. {
  744. uint64_t *d = (uint64_t *)ring_desc;
  745. uint64_t val1 = 0;
  746. struct hal_reo_status_header *h =
  747. (struct hal_reo_status_header *)h1;
  748. /* Offsets of descriptor fields defined in HW headers start
  749. * from the field after TLV header
  750. */
  751. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  752. switch (b) {
  753. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  754. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  755. STATUS_HEADER_REO_STATUS_NUMBER)];
  756. break;
  757. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  758. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  759. STATUS_HEADER_REO_STATUS_NUMBER)];
  760. break;
  761. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  762. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  763. STATUS_HEADER_REO_STATUS_NUMBER)];
  764. break;
  765. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  766. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  767. STATUS_HEADER_REO_STATUS_NUMBER)];
  768. break;
  769. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  770. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  771. STATUS_HEADER_REO_STATUS_NUMBER)];
  772. break;
  773. case HAL_REO_DESC_THRES_STATUS_TLV:
  774. val1 =
  775. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  776. STATUS_HEADER_REO_STATUS_NUMBER)];
  777. break;
  778. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  779. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  780. STATUS_HEADER_REO_STATUS_NUMBER)];
  781. break;
  782. default:
  783. qdf_nofl_err("ERROR: Unknown tlv\n");
  784. break;
  785. }
  786. h->cmd_num =
  787. HAL_GET_FIELD(
  788. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  789. val1);
  790. h->exec_time =
  791. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  792. CMD_EXECUTION_TIME, val1);
  793. h->status =
  794. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  795. REO_CMD_EXECUTION_STATUS, val1);
  796. switch (b) {
  797. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  798. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  799. STATUS_HEADER_TIMESTAMP)];
  800. break;
  801. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  802. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  803. STATUS_HEADER_TIMESTAMP)];
  804. break;
  805. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  806. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  807. STATUS_HEADER_TIMESTAMP)];
  808. break;
  809. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  810. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  811. STATUS_HEADER_TIMESTAMP)];
  812. break;
  813. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  814. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  815. STATUS_HEADER_TIMESTAMP)];
  816. break;
  817. case HAL_REO_DESC_THRES_STATUS_TLV:
  818. val1 =
  819. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  820. STATUS_HEADER_TIMESTAMP)];
  821. break;
  822. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  823. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  824. STATUS_HEADER_TIMESTAMP)];
  825. break;
  826. default:
  827. qdf_nofl_err("ERROR: Unknown tlv\n");
  828. break;
  829. }
  830. h->tstamp =
  831. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  832. }
  833. static
  834. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  835. {
  836. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  837. }
  838. static
  839. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  840. {
  841. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  842. }
  843. static
  844. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  845. {
  846. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  847. }
  848. static
  849. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  850. {
  851. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  852. }
  853. /**
  854. * hal_reo_config_9224() - Set reo config parameters
  855. * @soc: hal soc handle
  856. * @reg_val: value to be set
  857. * @reo_params: reo parameters
  858. *
  859. * Return: void
  860. */
  861. static void
  862. hal_reo_config_9224(struct hal_soc *soc,
  863. uint32_t reg_val,
  864. struct hal_reo_params *reo_params)
  865. {
  866. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  867. }
  868. /**
  869. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  870. * @msdu_details_ptr: Pointer to msdu_details_ptr
  871. *
  872. * Return: Pointer to rx_msdu_desc_info structure.
  873. *
  874. */
  875. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  876. {
  877. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  878. }
  879. /**
  880. * hal_rx_link_desc_msdu0_ptr_9224() - Get pointer to rx_msdu details
  881. * @link_desc: Pointer to link desc
  882. *
  883. * Return: Pointer to rx_msdu_details structure
  884. *
  885. */
  886. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  887. {
  888. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  889. }
  890. /**
  891. * hal_get_window_address_9224() - Function to get hp/tp address
  892. * @hal_soc: Pointer to hal_soc
  893. * @addr: address offset of register
  894. *
  895. * Return: modified address offset of register
  896. */
  897. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  898. qdf_iomem_t addr)
  899. {
  900. uint32_t offset = addr - hal_soc->dev_base_addr;
  901. qdf_iomem_t new_offset;
  902. /*
  903. * If offset lies within DP register range, use 3rd window to write
  904. * into DP region.
  905. */
  906. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  907. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  908. (offset & WINDOW_RANGE_MASK));
  909. /*
  910. * If offset lies within CE register range, use 2nd window to write
  911. * into CE region.
  912. */
  913. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  914. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  915. (offset & WINDOW_RANGE_MASK));
  916. } else {
  917. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  918. "%s: ERROR: Accessing Wrong register\n", __func__);
  919. qdf_assert_always(0);
  920. return 0;
  921. }
  922. return new_offset;
  923. }
  924. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  925. {
  926. /* Write value into window configuration register */
  927. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  928. WINDOW_CONFIGURATION_VALUE_9224);
  929. }
  930. static
  931. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  932. uint32_t *remap1, uint32_t *remap2)
  933. {
  934. switch (num_rings) {
  935. case 1:
  936. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  937. HAL_REO_REMAP_IX2(ring[0], 17) |
  938. HAL_REO_REMAP_IX2(ring[0], 18) |
  939. HAL_REO_REMAP_IX2(ring[0], 19) |
  940. HAL_REO_REMAP_IX2(ring[0], 20) |
  941. HAL_REO_REMAP_IX2(ring[0], 21) |
  942. HAL_REO_REMAP_IX2(ring[0], 22) |
  943. HAL_REO_REMAP_IX2(ring[0], 23);
  944. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  945. HAL_REO_REMAP_IX3(ring[0], 25) |
  946. HAL_REO_REMAP_IX3(ring[0], 26) |
  947. HAL_REO_REMAP_IX3(ring[0], 27) |
  948. HAL_REO_REMAP_IX3(ring[0], 28) |
  949. HAL_REO_REMAP_IX3(ring[0], 29) |
  950. HAL_REO_REMAP_IX3(ring[0], 30) |
  951. HAL_REO_REMAP_IX3(ring[0], 31);
  952. break;
  953. case 2:
  954. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  955. HAL_REO_REMAP_IX2(ring[0], 17) |
  956. HAL_REO_REMAP_IX2(ring[1], 18) |
  957. HAL_REO_REMAP_IX2(ring[1], 19) |
  958. HAL_REO_REMAP_IX2(ring[0], 20) |
  959. HAL_REO_REMAP_IX2(ring[0], 21) |
  960. HAL_REO_REMAP_IX2(ring[1], 22) |
  961. HAL_REO_REMAP_IX2(ring[1], 23);
  962. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  963. HAL_REO_REMAP_IX3(ring[0], 25) |
  964. HAL_REO_REMAP_IX3(ring[1], 26) |
  965. HAL_REO_REMAP_IX3(ring[1], 27) |
  966. HAL_REO_REMAP_IX3(ring[0], 28) |
  967. HAL_REO_REMAP_IX3(ring[0], 29) |
  968. HAL_REO_REMAP_IX3(ring[1], 30) |
  969. HAL_REO_REMAP_IX3(ring[1], 31);
  970. break;
  971. case 3:
  972. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  973. HAL_REO_REMAP_IX2(ring[1], 17) |
  974. HAL_REO_REMAP_IX2(ring[2], 18) |
  975. HAL_REO_REMAP_IX2(ring[0], 19) |
  976. HAL_REO_REMAP_IX2(ring[1], 20) |
  977. HAL_REO_REMAP_IX2(ring[2], 21) |
  978. HAL_REO_REMAP_IX2(ring[0], 22) |
  979. HAL_REO_REMAP_IX2(ring[1], 23);
  980. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  981. HAL_REO_REMAP_IX3(ring[0], 25) |
  982. HAL_REO_REMAP_IX3(ring[1], 26) |
  983. HAL_REO_REMAP_IX3(ring[2], 27) |
  984. HAL_REO_REMAP_IX3(ring[0], 28) |
  985. HAL_REO_REMAP_IX3(ring[1], 29) |
  986. HAL_REO_REMAP_IX3(ring[2], 30) |
  987. HAL_REO_REMAP_IX3(ring[0], 31);
  988. break;
  989. case 4:
  990. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  991. HAL_REO_REMAP_IX2(ring[1], 17) |
  992. HAL_REO_REMAP_IX2(ring[2], 18) |
  993. HAL_REO_REMAP_IX2(ring[3], 19) |
  994. HAL_REO_REMAP_IX2(ring[0], 20) |
  995. HAL_REO_REMAP_IX2(ring[1], 21) |
  996. HAL_REO_REMAP_IX2(ring[2], 22) |
  997. HAL_REO_REMAP_IX2(ring[3], 23);
  998. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  999. HAL_REO_REMAP_IX3(ring[1], 25) |
  1000. HAL_REO_REMAP_IX3(ring[2], 26) |
  1001. HAL_REO_REMAP_IX3(ring[3], 27) |
  1002. HAL_REO_REMAP_IX3(ring[0], 28) |
  1003. HAL_REO_REMAP_IX3(ring[1], 29) |
  1004. HAL_REO_REMAP_IX3(ring[2], 30) |
  1005. HAL_REO_REMAP_IX3(ring[3], 31);
  1006. break;
  1007. }
  1008. }
  1009. static
  1010. void hal_compute_reo_remap_ix0_9224(struct hal_soc *soc)
  1011. {
  1012. uint32_t remap0;
  1013. remap0 = HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1014. (REO_REG_REG_BASE));
  1015. remap0 &= ~(HAL_REO_REMAP_IX0(0xF, 6));
  1016. remap0 |= HAL_REO_REMAP_IX0(REO2PPE_DST_RING, 6);
  1017. HAL_REG_WRITE(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1018. (REO_REG_REG_BASE), remap0);
  1019. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  1020. HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1021. (REO_REG_REG_BASE)));
  1022. }
  1023. /**
  1024. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1025. * @rx_fst: Pointer to the Rx Flow Search Table
  1026. * @table_offset: offset into the table where the flow is to be setup
  1027. * @rx_flow: Flow Parameters
  1028. *
  1029. * Return: Success/Failure
  1030. */
  1031. static void *
  1032. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1033. uint8_t *rx_flow)
  1034. {
  1035. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1036. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1037. uint8_t *fse;
  1038. bool fse_valid;
  1039. if (table_offset >= fst->max_entries) {
  1040. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1041. "HAL FSE table offset %u exceeds max entries %u",
  1042. table_offset, fst->max_entries);
  1043. return NULL;
  1044. }
  1045. fse = (uint8_t *)fst->base_vaddr +
  1046. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1047. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1048. if (fse_valid) {
  1049. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1050. "HAL FSE %pK already valid", fse);
  1051. return NULL;
  1052. }
  1053. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1054. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1055. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1056. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1057. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1058. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1059. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1060. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1061. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1062. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1063. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1064. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1065. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1066. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1067. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1068. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1069. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1070. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1071. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1072. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1073. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1074. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1075. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1076. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1077. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1078. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1079. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1080. (flow->tuple_info.dest_port));
  1081. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1082. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1083. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1084. (flow->tuple_info.src_port));
  1085. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1086. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1087. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1088. flow->tuple_info.l4_protocol);
  1089. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE);
  1090. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE) |=
  1091. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, USE_PPE, flow->use_ppe_ds);
  1092. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID);
  1093. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID) |=
  1094. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID,
  1095. flow->priority_vld);
  1096. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE);
  1097. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE) |=
  1098. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SERVICE_CODE,
  1099. flow->service_code);
  1100. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1101. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1102. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1103. flow->reo_destination_handler);
  1104. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1105. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1106. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1107. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1108. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1109. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1110. flow->fse_metadata);
  1111. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1112. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1113. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1114. REO_DESTINATION_INDICATION,
  1115. flow->reo_destination_indication);
  1116. /* Reset all the other fields in FSE */
  1117. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1118. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1119. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1120. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1121. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1122. return fse;
  1123. }
  1124. /**
  1125. * hal_rx_dump_pkt_hdr_tlv_9224() - dump RX pkt header TLV in hex format
  1126. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  1127. * @dbg_level: log level.
  1128. *
  1129. * Return: void
  1130. */
  1131. #ifndef NO_RX_PKT_HDR_TLV
  1132. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1133. uint8_t dbg_level)
  1134. {
  1135. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1136. hal_verbose_debug("\n---------------\n"
  1137. "rx_pkt_hdr_tlv\n"
  1138. "---------------\n"
  1139. "phy_ppdu_id %llu ",
  1140. pkt_hdr_tlv->phy_ppdu_id);
  1141. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1142. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1143. }
  1144. #else
  1145. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1146. uint8_t dbg_level)
  1147. {
  1148. }
  1149. #endif
  1150. /**
  1151. * hal_tx_dump_ppe_vp_entry_9224() - API to print PPE VP entries
  1152. * @hal_soc_hdl: HAL SoC handle
  1153. *
  1154. * Return: void
  1155. */
  1156. static inline
  1157. void hal_tx_dump_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl)
  1158. {
  1159. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1160. uint32_t reg_addr, reg_val = 0, i;
  1161. for (i = 0; i < HAL_PPE_VP_ENTRIES_MAX; i++) {
  1162. reg_addr =
  1163. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(
  1164. MAC_TCL_REG_REG_BASE,
  1165. i);
  1166. reg_val = HAL_REG_READ(soc, reg_addr);
  1167. hal_verbose_debug("%d: 0x%x\n", i, reg_val);
  1168. }
  1169. }
  1170. /**
  1171. * hal_rx_dump_pkt_tlvs_9224() - API to print RX Pkt TLVS QCN9224
  1172. * @hal_soc_hdl: hal_soc handle
  1173. * @buf: pointer the pkt buffer
  1174. * @dbg_level: log level
  1175. *
  1176. * Return: void
  1177. */
  1178. #ifdef CONFIG_WORD_BASED_TLV
  1179. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1180. uint8_t *buf, uint8_t dbg_level)
  1181. {
  1182. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1183. struct rx_msdu_end_compact *msdu_end =
  1184. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1185. struct rx_mpdu_start_compact *mpdu_start =
  1186. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1187. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1188. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1189. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1190. }
  1191. #else
  1192. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1193. uint8_t *buf, uint8_t dbg_level)
  1194. {
  1195. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1196. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1197. struct rx_mpdu_start *mpdu_start =
  1198. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1199. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1200. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1201. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1202. }
  1203. #endif
  1204. #define HAL_NUM_TCL_BANKS_9224 48
  1205. /**
  1206. * hal_cmem_write_9224() - function for CMEM buffer writing
  1207. * @hal_soc_hdl: HAL SOC handle
  1208. * @offset: CMEM address
  1209. * @value: value to write
  1210. *
  1211. * Return: None.
  1212. */
  1213. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1214. uint32_t offset,
  1215. uint32_t value)
  1216. {
  1217. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1218. pld_reg_write(hal->qdf_dev->dev, offset, value, NULL);
  1219. }
  1220. /**
  1221. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1222. *
  1223. * Return: number of bank
  1224. */
  1225. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1226. {
  1227. return HAL_NUM_TCL_BANKS_9224;
  1228. }
  1229. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams,
  1230. int qref_reset)
  1231. {
  1232. uint32_t reg_val;
  1233. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1234. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1235. REO_REG_REG_BASE));
  1236. hal_reo_config_9224(soc, reg_val, reo_params);
  1237. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1238. /* TODO: Setup destination ring mapping if enabled */
  1239. /* TODO: Error destination ring setting is left to default.
  1240. * Default setting is to send all errors to release ring.
  1241. */
  1242. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1243. hal_setup_reo_swap(soc);
  1244. HAL_REG_WRITE(soc,
  1245. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1246. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1247. HAL_REG_WRITE(soc,
  1248. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1249. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1250. HAL_REG_WRITE(soc,
  1251. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1252. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1253. HAL_REG_WRITE(soc,
  1254. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1255. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1256. /*
  1257. * When hash based routing is enabled, routing of the rx packet
  1258. * is done based on the following value: 1 _ _ _ _ The last 4
  1259. * bits are based on hash[3:0]. This means the possible values
  1260. * are 0x10 to 0x1f. This value is used to look-up the
  1261. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1262. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1263. * registers need to be configured to set-up the 16 entries to
  1264. * map the hash values to a ring number. There are 3 bits per
  1265. * hash entry – which are mapped as follows:
  1266. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1267. * 7: NOT_USED.
  1268. */
  1269. if (reo_params->rx_hash_enabled) {
  1270. hal_compute_reo_remap_ix0_9224(soc);
  1271. HAL_REG_WRITE(soc,
  1272. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1273. (REO_REG_REG_BASE), reo_params->remap0);
  1274. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1275. HAL_REG_READ(soc,
  1276. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1277. REO_REG_REG_BASE)));
  1278. HAL_REG_WRITE(soc,
  1279. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1280. (REO_REG_REG_BASE), reo_params->remap1);
  1281. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1282. HAL_REG_READ(soc,
  1283. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1284. REO_REG_REG_BASE)));
  1285. HAL_REG_WRITE(soc,
  1286. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1287. (REO_REG_REG_BASE), reo_params->remap2);
  1288. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1289. HAL_REG_READ(soc,
  1290. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1291. REO_REG_REG_BASE)));
  1292. }
  1293. /* TODO: Check if the following registers shoould be setup by host:
  1294. * AGING_CONTROL
  1295. * HIGH_MEMORY_THRESHOLD
  1296. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1297. * GLOBAL_LINK_DESC_COUNT_CTRL
  1298. */
  1299. soc->reo_qref = *reo_params->reo_qref;
  1300. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1301. }
  1302. static uint16_t hal_get_rx_max_ba_window_qcn9224(int tid)
  1303. {
  1304. return HAL_RX_BA_WINDOW_1024;
  1305. }
  1306. /**
  1307. * hal_qcn9224_get_reo_qdesc_size() - Get the reo queue descriptor size from the
  1308. * given Block-Ack window size
  1309. * @ba_window_size: Block-Ack window size
  1310. * @tid: Traffic id
  1311. *
  1312. * Return: reo queue descriptor size
  1313. */
  1314. static uint32_t hal_qcn9224_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1315. {
  1316. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1317. * NON_QOS_TID until HW issues are resolved.
  1318. */
  1319. if (tid != HAL_NON_QOS_TID)
  1320. ba_window_size = hal_get_rx_max_ba_window_qcn9224(tid);
  1321. /* Return descriptor size corresponding to window size of 2 since
  1322. * we set ba_window_size to 2 while setting up REO descriptors as
  1323. * a WAR to get 2k jump exception aggregates are received without
  1324. * a BA session.
  1325. */
  1326. if (ba_window_size <= 1) {
  1327. if (tid != HAL_NON_QOS_TID)
  1328. return sizeof(struct rx_reo_queue) +
  1329. sizeof(struct rx_reo_queue_ext);
  1330. else
  1331. return sizeof(struct rx_reo_queue);
  1332. }
  1333. if (ba_window_size <= 105)
  1334. return sizeof(struct rx_reo_queue) +
  1335. sizeof(struct rx_reo_queue_ext);
  1336. if (ba_window_size <= 210)
  1337. return sizeof(struct rx_reo_queue) +
  1338. (2 * sizeof(struct rx_reo_queue_ext));
  1339. if (ba_window_size <= 256)
  1340. return sizeof(struct rx_reo_queue) +
  1341. (3 * sizeof(struct rx_reo_queue_ext));
  1342. return sizeof(struct rx_reo_queue) +
  1343. (10 * sizeof(struct rx_reo_queue_ext)) +
  1344. sizeof(struct rx_reo_queue_1k);
  1345. }
  1346. /**
  1347. * hal_tx_get_num_ppe_vp_tbl_entries_9224() - get number of PPE VP entries
  1348. * @hal_soc_hdl: HAL SoC handle
  1349. *
  1350. * Return: Number of PPE VP entries
  1351. */
  1352. static
  1353. uint32_t hal_tx_get_num_ppe_vp_tbl_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1354. {
  1355. return HAL_PPE_VP_ENTRIES_MAX;
  1356. }
  1357. /**
  1358. * hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224() - get number of PPE VP
  1359. * search index registers
  1360. * @hal_soc_hdl: HAL SoC handle
  1361. *
  1362. * Return: Number of PPE VP search index registers
  1363. */
  1364. static
  1365. uint32_t hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1366. {
  1367. return HAL_PPE_VP_SEARCH_IDX_REG_MAX;
  1368. }
  1369. /**
  1370. * hal_rx_tlv_msdu_done_copy_get_9224() - Get msdu done copy bit from rx_tlv
  1371. * @buf: pointer the RX TLV
  1372. *
  1373. * Return: msdu done copy bit
  1374. */
  1375. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_9224(uint8_t *buf)
  1376. {
  1377. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1378. }
  1379. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1380. {
  1381. /* init and setup */
  1382. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1383. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1384. hal_soc->ops->hal_srng_hw_disable = hal_srng_hw_disable_generic;
  1385. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1386. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1387. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1388. /* tx */
  1389. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1390. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1391. hal_soc->ops->hal_tx_comp_get_status =
  1392. hal_tx_comp_get_status_generic_be;
  1393. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1394. hal_tx_init_cmd_credit_ring_9224;
  1395. hal_soc->ops->hal_tx_set_ppe_cmn_cfg =
  1396. hal_tx_set_ppe_cmn_config_9224;
  1397. hal_soc->ops->hal_tx_set_ppe_vp_entry =
  1398. hal_tx_set_ppe_vp_entry_9224;
  1399. hal_soc->ops->hal_ppeds_cfg_ast_override_map_reg =
  1400. hal_ppeds_cfg_ast_override_map_reg_9224;
  1401. hal_soc->ops->hal_tx_set_ppe_pri2tid =
  1402. hal_tx_set_ppe_pri2tid_map_9224;
  1403. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1404. hal_tx_update_ppe_pri2tid_9224;
  1405. hal_soc->ops->hal_tx_dump_ppe_vp_entry =
  1406. hal_tx_dump_ppe_vp_entry_9224;
  1407. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1408. hal_tx_get_num_ppe_vp_tbl_entries_9224;
  1409. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1410. hal_tx_enable_pri2tid_map_9224;
  1411. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1412. hal_tx_config_rbm_mapping_be_9224;
  1413. /* rx */
  1414. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1415. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1416. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1417. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1418. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1419. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1420. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1421. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1422. hal_rx_dump_mpdu_start_tlv_9224;
  1423. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1424. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1425. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1426. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1427. hal_rx_tlv_reception_type_get_be;
  1428. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1429. hal_rx_msdu_end_da_idx_get_be;
  1430. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1431. hal_rx_msdu_desc_info_get_ptr_9224;
  1432. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1433. hal_rx_link_desc_msdu0_ptr_9224;
  1434. hal_soc->ops->hal_reo_status_get_header =
  1435. hal_reo_status_get_header_9224;
  1436. #ifdef QCA_MONITOR_2_0_SUPPORT
  1437. hal_soc->ops->hal_rx_status_get_tlv_info =
  1438. hal_rx_status_get_tlv_info_wrapper_be;
  1439. #endif
  1440. hal_soc->ops->hal_rx_wbm_err_info_get =
  1441. hal_rx_wbm_err_info_get_generic_be;
  1442. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1443. hal_tx_set_pcp_tid_map_generic_be;
  1444. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1445. hal_tx_update_pcp_tid_generic_be;
  1446. hal_soc->ops->hal_tx_set_tidmap_prty =
  1447. hal_tx_update_tidmap_prty_generic_be;
  1448. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1449. hal_rx_get_rx_fragment_number_be,
  1450. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1451. hal_rx_tlv_da_is_mcbc_get_be;
  1452. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1453. hal_rx_tlv_is_tkip_mic_err_get_be;
  1454. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1455. hal_rx_tlv_sa_is_valid_get_be;
  1456. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1457. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1458. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1459. hal_rx_tlv_l3_hdr_padding_get_be;
  1460. hal_soc->ops->hal_rx_encryption_info_valid =
  1461. hal_rx_encryption_info_valid_be;
  1462. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1463. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1464. hal_rx_tlv_first_msdu_get_be;
  1465. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1466. hal_rx_tlv_da_is_valid_get_be;
  1467. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1468. hal_rx_tlv_last_msdu_get_be;
  1469. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1470. hal_rx_get_mpdu_mac_ad4_valid_be;
  1471. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1472. hal_rx_mpdu_start_sw_peer_id_get_be;
  1473. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1474. hal_rx_msdu_peer_meta_data_get_be;
  1475. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1476. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1477. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1478. hal_rx_get_mpdu_frame_control_valid_be;
  1479. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1480. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1481. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1482. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1483. hal_rx_get_mpdu_sequence_control_valid_be;
  1484. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1485. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1486. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1487. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1488. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1489. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1490. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1491. hal_rx_msdu0_buffer_addr_lsb_9224;
  1492. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1493. hal_rx_msdu_desc_info_ptr_get_9224;
  1494. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1495. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1496. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1497. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1498. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1499. hal_rx_get_mac_addr2_valid_be;
  1500. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1501. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1502. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1503. hal_rx_msdu_flow_idx_invalid_be;
  1504. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1505. hal_rx_msdu_flow_idx_timeout_be;
  1506. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1507. hal_rx_msdu_fse_metadata_get_be;
  1508. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1509. hal_rx_msdu_cce_match_get_be;
  1510. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1511. hal_rx_msdu_cce_metadata_get_be;
  1512. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1513. hal_rx_msdu_get_flow_params_be;
  1514. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1515. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1516. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1517. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1518. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1519. #else
  1520. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1521. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1522. #endif
  1523. /* rx - msdu fast path info fields */
  1524. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1525. hal_rx_msdu_packet_metadata_get_generic_be;
  1526. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1527. hal_rx_mpdu_start_tlv_tag_valid_be;
  1528. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1529. hal_rx_wbm_err_msdu_continuation_get_9224;
  1530. /* rx - TLV struct offsets */
  1531. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1532. hal_rx_msdu_end_offset_get_generic;
  1533. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1534. hal_rx_mpdu_start_offset_get_generic;
  1535. #ifndef NO_RX_PKT_HDR_TLV
  1536. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1537. hal_rx_pkt_tlv_offset_get_generic;
  1538. #endif
  1539. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1540. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1541. hal_rx_flow_get_tuple_info_be;
  1542. hal_soc->ops->hal_rx_flow_delete_entry =
  1543. hal_rx_flow_delete_entry_be;
  1544. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1545. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1546. hal_compute_reo_remap_ix2_ix3_9224;
  1547. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1548. hal_rx_msdu_get_reo_destination_indication_be;
  1549. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1550. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1551. hal_rx_msdu_is_wlan_mcast_generic_be;
  1552. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1553. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1554. hal_rx_tlv_decap_format_get_be;
  1555. #ifdef RECEIVE_OFFLOAD
  1556. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1557. hal_rx_tlv_get_offload_info_be;
  1558. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1559. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1560. #endif
  1561. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1562. hal_rx_tlv_msdu_done_copy_get_9224;
  1563. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1564. hal_rx_msdu_start_msdu_len_get_be;
  1565. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1566. hal_rx_get_frame_ctrl_field_be;
  1567. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1568. #ifndef CONFIG_WORD_BASED_TLV
  1569. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1570. hal_rx_mpdu_info_ampdu_flag_get_be;
  1571. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1572. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1573. hal_rx_hw_desc_get_ppduid_get_be;
  1574. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1575. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1576. hal_rx_attn_phy_ppdu_id_get_be;
  1577. hal_soc->ops->hal_rx_get_filter_category =
  1578. hal_rx_get_filter_category_be;
  1579. #endif
  1580. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1581. hal_rx_msdu_start_msdu_len_set_be;
  1582. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1583. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1584. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1585. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1586. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1587. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1588. hal_rx_tlv_decrypt_err_get_be;
  1589. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1590. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1591. hal_rx_tlv_get_is_decrypted_be;
  1592. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1593. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1594. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1595. hal_rx_priv_info_set_in_tlv_be;
  1596. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1597. hal_rx_priv_info_get_from_tlv_be;
  1598. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1599. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1600. hal_soc->ops->hal_reo_config_reo2ppe_dest_info = NULL;
  1601. #ifdef REO_SHARED_QREF_TABLE_EN
  1602. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1603. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1604. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1605. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1606. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1607. #endif
  1608. /* Overwrite the default BE ops */
  1609. hal_soc->ops->hal_get_rx_max_ba_window =
  1610. hal_get_rx_max_ba_window_qcn9224;
  1611. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn9224_get_reo_qdesc_size;
  1612. /* TX MONITOR */
  1613. #ifdef QCA_MONITOR_2_0_SUPPORT
  1614. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1615. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1616. hal_soc->ops->hal_txmon_populate_packet_info =
  1617. hal_txmon_populate_packet_info_generic_be;
  1618. hal_soc->ops->hal_txmon_status_parse_tlv =
  1619. hal_txmon_status_parse_tlv_generic_be;
  1620. hal_soc->ops->hal_txmon_status_get_num_users =
  1621. hal_txmon_status_get_num_users_generic_be;
  1622. #if defined(TX_MONITOR_WORD_MASK)
  1623. hal_soc->ops->hal_txmon_set_word_mask =
  1624. hal_txmon_set_word_mask_qcn9224;
  1625. #else
  1626. hal_soc->ops->hal_txmon_set_word_mask =
  1627. hal_txmon_set_word_mask_generic_be;
  1628. #endif /* TX_MONITOR_WORD_MASK */
  1629. #endif /* QCA_MONITOR_2_0_SUPPORT */
  1630. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1631. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1632. hal_tx_vdev_mismatch_routing_set_generic_be;
  1633. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1634. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1635. hal_soc->ops->hal_get_ba_aging_timeout =
  1636. hal_get_ba_aging_timeout_be_generic;
  1637. hal_soc->ops->hal_setup_link_idle_list =
  1638. hal_setup_link_idle_list_generic_be;
  1639. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1640. hal_cookie_conversion_reg_cfg_generic_be;
  1641. hal_soc->ops->hal_set_ba_aging_timeout =
  1642. hal_set_ba_aging_timeout_be_generic;
  1643. hal_soc->ops->hal_tx_populate_bank_register =
  1644. hal_tx_populate_bank_register_be;
  1645. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1646. hal_tx_vdev_mcast_ctrl_set_be;
  1647. #ifdef CONFIG_WORD_BASED_TLV
  1648. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1649. hal_rx_mpdu_start_wmask_get_be;
  1650. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1651. hal_rx_msdu_end_wmask_get_be;
  1652. #endif
  1653. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1654. hal_get_tsf2_scratch_reg_qcn9224;
  1655. hal_soc->ops->hal_get_tqm_scratch_reg =
  1656. hal_get_tqm_scratch_reg_qcn9224;
  1657. hal_soc->ops->hal_tx_ring_halt_set = hal_tx_ppe2tcl_ring_halt_set_9224;
  1658. hal_soc->ops->hal_tx_ring_halt_reset =
  1659. hal_tx_ppe2tcl_ring_halt_reset_9224;
  1660. hal_soc->ops->hal_tx_ring_halt_poll =
  1661. hal_tx_ppe2tcl_ring_halt_done_9224;
  1662. hal_soc->ops->hal_tx_get_num_ppe_vp_search_idx_tbl_entries =
  1663. hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224;
  1664. };
  1665. /**
  1666. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  1667. * applicable only for QCN9224
  1668. * @hal_soc: HAL Soc handle
  1669. *
  1670. * Return: None
  1671. */
  1672. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  1673. {
  1674. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1675. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1676. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1677. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1678. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1679. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1680. }