hal_qcn6122.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "hal_li_hw_headers.h"
  18. #include "hal_internal.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #include "hal_qcn6122_rx.h"
  24. #include "hal_api_mon.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  35. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  37. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  39. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  73. STATUS_HEADER_REO_STATUS_NUMBER
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. STATUS_HEADER_TIMESTAMP
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #define CE_WINDOW_ADDRESS_6122 \
  113. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  114. #define UMAC_WINDOW_ADDRESS_6122 \
  115. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  116. #define WINDOW_CONFIGURATION_VALUE_6122 \
  117. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  118. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  119. WINDOW_ENABLE_BIT)
  120. #include "hal_qcn6122_tx.h"
  121. #include <hal_generic_api.h>
  122. #include "hal_li_rx.h"
  123. #include "hal_li_api.h"
  124. #include "hal_li_generic_api.h"
  125. /**
  126. * hal_rx_sw_mon_desc_info_get_6122() - API to read the sw monitor ring
  127. * descriptor
  128. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  129. * @desc_info_buf: Descriptor info buffer to which sw monitor ring descriptor is
  130. * populated to
  131. *
  132. * Return: void
  133. */
  134. static void
  135. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  136. hal_rx_mon_desc_info_t desc_info_buf)
  137. {
  138. struct sw_monitor_ring *sw_mon_ring =
  139. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  140. struct buffer_addr_info *buf_addr_info;
  141. uint32_t *mpdu_info;
  142. uint32_t loop_cnt;
  143. struct hal_rx_mon_desc_info *desc_info;
  144. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  145. mpdu_info = (uint32_t *)&sw_mon_ring->
  146. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  147. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  148. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  149. /* Get msdu link descriptor buf_addr_info */
  150. buf_addr_info = &sw_mon_ring->
  151. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  152. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  154. buf_addr_info)) << 32);
  155. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  157. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  158. | ((uint64_t)
  159. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  160. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  161. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  162. SW_MONITOR_RING_6,
  163. END_OF_PPDU);
  164. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  165. SW_MONITOR_RING_6,
  166. STATUS_BUF_COUNT);
  167. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  168. SW_MONITOR_RING_6,
  169. RXDMA_PUSH_REASON);
  170. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  171. SW_MONITOR_RING_7,
  172. PHY_PPDU_ID);
  173. }
  174. /**
  175. * hal_rx_msdu_start_nss_get_6122() - API to get the NSS Interval from
  176. * rx_msdu_start
  177. * @buf: pointer to the start of RX PKT TLV header
  178. *
  179. * Return: uint32_t(nss)
  180. */
  181. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  182. {
  183. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  184. struct rx_msdu_start *msdu_start =
  185. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  186. uint8_t mimo_ss_bitmap;
  187. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  188. return qdf_get_hweight8(mimo_ss_bitmap);
  189. }
  190. /**
  191. * hal_rx_msdu_start_get_len_6122() - API to get the MSDU length from
  192. * rx_msdu_start TLV
  193. * @buf: pointer to the start of RX PKT TLV headers
  194. *
  195. * Return: (uint32_t)msdu length
  196. */
  197. static uint32_t hal_rx_msdu_start_get_len_6122(uint8_t *buf)
  198. {
  199. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  200. struct rx_msdu_start *msdu_start =
  201. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  202. uint32_t msdu_len;
  203. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  204. return msdu_len;
  205. }
  206. /**
  207. * hal_rx_mon_hw_desc_get_mpdu_status_6122() - Retrieve MPDU status
  208. * @hw_desc_addr: Start address of Rx HW TLVs
  209. * @rs: Status for monitor mode
  210. *
  211. * Return: void
  212. */
  213. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  214. struct mon_rx_status *rs)
  215. {
  216. struct rx_msdu_start *rx_msdu_start;
  217. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  218. uint32_t reg_value;
  219. const uint32_t sgi_hw_to_cdp[] = {
  220. CDP_SGI_0_8_US,
  221. CDP_SGI_0_4_US,
  222. CDP_SGI_1_6_US,
  223. CDP_SGI_3_2_US,
  224. };
  225. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  226. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  227. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  228. RX_MSDU_START_5, USER_RSSI);
  229. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  230. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  231. rs->sgi = sgi_hw_to_cdp[reg_value];
  232. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  233. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  234. /* TODO: rs->beamformed should be set for SU beamforming also */
  235. }
  236. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  237. /**
  238. * hal_get_link_desc_size_6122() - API to get the link desc size
  239. *
  240. * Return: uint32_t
  241. */
  242. static uint32_t hal_get_link_desc_size_6122(void)
  243. {
  244. return LINK_DESC_SIZE;
  245. }
  246. /**
  247. * hal_rx_get_tlv_6122() - API to get the tlv
  248. * @rx_tlv: TLV data extracted from the rx packet
  249. *
  250. * Return: uint8_t
  251. */
  252. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  253. {
  254. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  255. }
  256. /**
  257. * hal_rx_mpdu_start_tlv_tag_valid_6122() - API to check if RX_MPDU_START
  258. * tlv tag is valid
  259. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  260. *
  261. * Return: true if RX_MPDU_START is valid, else false.
  262. */
  263. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  264. {
  265. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  266. uint32_t tlv_tag;
  267. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  268. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  269. }
  270. /**
  271. * hal_rx_wbm_err_msdu_continuation_get_6122() - API to check if WBM msdu
  272. * continuation bit is set
  273. * @wbm_desc: wbm release ring descriptor
  274. *
  275. * Return: true if msdu continuation bit is set.
  276. */
  277. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  278. {
  279. uint32_t comp_desc =
  280. *(uint32_t *)(((uint8_t *)wbm_desc) +
  281. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  282. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  283. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  284. }
  285. /**
  286. * hal_rx_proc_phyrx_other_receive_info_tlv_6122() - API to get tlv info
  287. * @rx_tlv_hdr: RX TLV header
  288. * @ppdu_info_hdl: handle to PPDU info to update
  289. *
  290. * Return: None
  291. */
  292. static inline
  293. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  294. void *ppdu_info_hdl)
  295. {
  296. }
  297. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  298. static inline
  299. void hal_rx_get_bb_info_6122(void *rx_tlv,
  300. void *ppdu_info_hdl)
  301. {
  302. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  303. ppdu_info->cfr_info.bb_captured_channel =
  304. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  305. ppdu_info->cfr_info.bb_captured_timeout =
  306. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  307. ppdu_info->cfr_info.bb_captured_reason =
  308. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  309. }
  310. static inline
  311. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  312. void *ppdu_info_hdl)
  313. {
  314. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  315. ppdu_info->cfr_info.rx_location_info_valid =
  316. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  317. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  318. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  319. HAL_RX_GET(rx_tlv,
  320. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  321. RTT_CHE_BUFFER_POINTER_LOW32);
  322. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  323. HAL_RX_GET(rx_tlv,
  324. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  325. RTT_CHE_BUFFER_POINTER_HIGH8);
  326. ppdu_info->cfr_info.chan_capture_status =
  327. HAL_RX_GET(rx_tlv,
  328. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  329. RESERVED_8);
  330. }
  331. #endif
  332. /**
  333. * hal_rx_dump_msdu_start_tlv_6122() - dump RX msdu_start TLV in structured
  334. * human readable format.
  335. * @msdustart: pointer the msdu_start TLV in pkt.
  336. * @dbg_level: log level.
  337. *
  338. * Return: void
  339. */
  340. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  341. uint8_t dbg_level)
  342. {
  343. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  344. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  345. "rx_msdu_start tlv - "
  346. "rxpcu_mpdu_filter_in_category: %d "
  347. "sw_frame_group_id: %d "
  348. "phy_ppdu_id: %d "
  349. "msdu_length: %d "
  350. "ipsec_esp: %d "
  351. "l3_offset: %d "
  352. "ipsec_ah: %d "
  353. "l4_offset: %d "
  354. "msdu_number: %d "
  355. "decap_format: %d "
  356. "ipv4_proto: %d "
  357. "ipv6_proto: %d "
  358. "tcp_proto: %d "
  359. "udp_proto: %d "
  360. "ip_frag: %d "
  361. "tcp_only_ack: %d "
  362. "da_is_bcast_mcast: %d "
  363. "ip4_protocol_ip6_next_header: %d "
  364. "toeplitz_hash_2_or_4: %d "
  365. "flow_id_toeplitz: %d "
  366. "user_rssi: %d "
  367. "pkt_type: %d "
  368. "stbc: %d "
  369. "sgi: %d "
  370. "rate_mcs: %d "
  371. "receive_bandwidth: %d "
  372. "reception_type: %d "
  373. "ppdu_start_timestamp: %d "
  374. "sw_phy_meta_data: %d ",
  375. msdu_start->rxpcu_mpdu_filter_in_category,
  376. msdu_start->sw_frame_group_id,
  377. msdu_start->phy_ppdu_id,
  378. msdu_start->msdu_length,
  379. msdu_start->ipsec_esp,
  380. msdu_start->l3_offset,
  381. msdu_start->ipsec_ah,
  382. msdu_start->l4_offset,
  383. msdu_start->msdu_number,
  384. msdu_start->decap_format,
  385. msdu_start->ipv4_proto,
  386. msdu_start->ipv6_proto,
  387. msdu_start->tcp_proto,
  388. msdu_start->udp_proto,
  389. msdu_start->ip_frag,
  390. msdu_start->tcp_only_ack,
  391. msdu_start->da_is_bcast_mcast,
  392. msdu_start->ip4_protocol_ip6_next_header,
  393. msdu_start->toeplitz_hash_2_or_4,
  394. msdu_start->flow_id_toeplitz,
  395. msdu_start->user_rssi,
  396. msdu_start->pkt_type,
  397. msdu_start->stbc,
  398. msdu_start->sgi,
  399. msdu_start->rate_mcs,
  400. msdu_start->receive_bandwidth,
  401. msdu_start->reception_type,
  402. msdu_start->ppdu_start_timestamp,
  403. msdu_start->sw_phy_meta_data);
  404. }
  405. /**
  406. * hal_rx_dump_msdu_end_tlv_6122() - dump RX msdu_end TLV in structured
  407. * human readable format.
  408. * @msduend: pointer the msdu_end TLV in pkt.
  409. * @dbg_level: log level.
  410. *
  411. * Return: void
  412. */
  413. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  414. uint8_t dbg_level)
  415. {
  416. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  417. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  418. "rx_msdu_end tlv - "
  419. "rxpcu_mpdu_filter_in_category: %d "
  420. "sw_frame_group_id: %d "
  421. "phy_ppdu_id: %d "
  422. "ip_hdr_chksum: %d "
  423. "reported_mpdu_length: %d "
  424. "key_id_octet: %d "
  425. "cce_super_rule: %d "
  426. "cce_classify_not_done_truncat: %d "
  427. "cce_classify_not_done_cce_dis: %d "
  428. "rule_indication_31_0: %d "
  429. "rule_indication_63_32: %d "
  430. "da_offset: %d "
  431. "sa_offset: %d "
  432. "da_offset_valid: %d "
  433. "sa_offset_valid: %d "
  434. "ipv6_options_crc: %d "
  435. "tcp_seq_number: %d "
  436. "tcp_ack_number: %d "
  437. "tcp_flag: %d "
  438. "lro_eligible: %d "
  439. "window_size: %d "
  440. "tcp_udp_chksum: %d "
  441. "sa_idx_timeout: %d "
  442. "da_idx_timeout: %d "
  443. "msdu_limit_error: %d "
  444. "flow_idx_timeout: %d "
  445. "flow_idx_invalid: %d "
  446. "wifi_parser_error: %d "
  447. "amsdu_parser_error: %d "
  448. "sa_is_valid: %d "
  449. "da_is_valid: %d "
  450. "da_is_mcbc: %d "
  451. "l3_header_padding: %d "
  452. "first_msdu: %d "
  453. "last_msdu: %d "
  454. "sa_idx: %d "
  455. "msdu_drop: %d "
  456. "reo_destination_indication: %d "
  457. "flow_idx: %d "
  458. "fse_metadata: %d "
  459. "cce_metadata: %d "
  460. "sa_sw_peer_id: %d ",
  461. msdu_end->rxpcu_mpdu_filter_in_category,
  462. msdu_end->sw_frame_group_id,
  463. msdu_end->phy_ppdu_id,
  464. msdu_end->ip_hdr_chksum,
  465. msdu_end->reported_mpdu_length,
  466. msdu_end->key_id_octet,
  467. msdu_end->cce_super_rule,
  468. msdu_end->cce_classify_not_done_truncate,
  469. msdu_end->cce_classify_not_done_cce_dis,
  470. msdu_end->rule_indication_31_0,
  471. msdu_end->rule_indication_63_32,
  472. msdu_end->da_offset,
  473. msdu_end->sa_offset,
  474. msdu_end->da_offset_valid,
  475. msdu_end->sa_offset_valid,
  476. msdu_end->ipv6_options_crc,
  477. msdu_end->tcp_seq_number,
  478. msdu_end->tcp_ack_number,
  479. msdu_end->tcp_flag,
  480. msdu_end->lro_eligible,
  481. msdu_end->window_size,
  482. msdu_end->tcp_udp_chksum,
  483. msdu_end->sa_idx_timeout,
  484. msdu_end->da_idx_timeout,
  485. msdu_end->msdu_limit_error,
  486. msdu_end->flow_idx_timeout,
  487. msdu_end->flow_idx_invalid,
  488. msdu_end->wifi_parser_error,
  489. msdu_end->amsdu_parser_error,
  490. msdu_end->sa_is_valid,
  491. msdu_end->da_is_valid,
  492. msdu_end->da_is_mcbc,
  493. msdu_end->l3_header_padding,
  494. msdu_end->first_msdu,
  495. msdu_end->last_msdu,
  496. msdu_end->sa_idx,
  497. msdu_end->msdu_drop,
  498. msdu_end->reo_destination_indication,
  499. msdu_end->flow_idx,
  500. msdu_end->fse_metadata,
  501. msdu_end->cce_metadata,
  502. msdu_end->sa_sw_peer_id);
  503. }
  504. /**
  505. * hal_rx_mpdu_start_tid_get_6122() - API to get tid from rx_msdu_start
  506. * @buf: pointer to the start of RX PKT TLV header
  507. *
  508. * Return: uint32_t(tid value)
  509. */
  510. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  511. {
  512. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  513. struct rx_mpdu_start *mpdu_start =
  514. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  515. uint32_t tid;
  516. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  517. return tid;
  518. }
  519. /**
  520. * hal_rx_msdu_start_reception_type_get_6122() - API to get the reception type
  521. * Interval from rx_msdu_start
  522. * @buf: pointer to the start of RX PKT TLV header
  523. *
  524. * Return: uint32_t(reception_type)
  525. */
  526. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  527. {
  528. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  529. struct rx_msdu_start *msdu_start =
  530. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  531. uint32_t reception_type;
  532. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  533. return reception_type;
  534. }
  535. /**
  536. * hal_rx_msdu_end_da_idx_get_6122() - API to get da_idx from rx_msdu_end TLV
  537. * @buf: pointer to the start of RX PKT TLV headers
  538. *
  539. * Return: da index
  540. */
  541. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  542. {
  543. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  544. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  545. uint16_t da_idx;
  546. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  547. return da_idx;
  548. }
  549. /**
  550. * hal_rx_get_rx_fragment_number_6122() - Function to retrieve rx fragment
  551. * number
  552. * @buf: Network buffer
  553. *
  554. * Return: rx fragment number
  555. */
  556. static
  557. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  558. {
  559. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  560. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  561. /* Return first 4 bits as fragment number */
  562. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  563. DOT11_SEQ_FRAG_MASK);
  564. }
  565. /**
  566. * hal_rx_msdu_end_da_is_mcbc_get_6122() - API to check if pkt is MCBC from
  567. * rx_msdu_end TLV
  568. * @buf: pointer to the start of RX PKT TLV headers
  569. *
  570. * Return: da_is_mcbc
  571. */
  572. static uint8_t
  573. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  574. {
  575. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  576. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  577. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  578. }
  579. /**
  580. * hal_rx_msdu_end_sa_is_valid_get_6122() - API to get_6122 the sa_is_valid bit
  581. * from rx_msdu_end TLV
  582. * @buf: pointer to the start of RX PKT TLV headers
  583. *
  584. * Return: sa_is_valid bit
  585. */
  586. static uint8_t
  587. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  588. {
  589. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  590. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  591. uint8_t sa_is_valid;
  592. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  593. return sa_is_valid;
  594. }
  595. /**
  596. * hal_rx_msdu_end_sa_idx_get_6122() - API to get_6122 the sa_idx from
  597. * rx_msdu_end TLV
  598. * @buf: pointer to the start of RX PKT TLV headers
  599. *
  600. * Return: sa_idx (SA AST index)
  601. */
  602. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  603. {
  604. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  605. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  606. uint16_t sa_idx;
  607. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  608. return sa_idx;
  609. }
  610. /**
  611. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  612. * @hw_desc_addr: hardware descriptor address
  613. *
  614. * Return: 0 - success/ non-zero failure
  615. */
  616. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  617. {
  618. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  619. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  620. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  621. }
  622. /**
  623. * hal_rx_msdu_end_l3_hdr_padding_get_6122() - API to get_6122 the l3_header
  624. * padding from rx_msdu_end TLV
  625. * @buf: pointer to the start of RX PKT TLV headers
  626. *
  627. * Return: number of l3 header padding bytes
  628. */
  629. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  630. {
  631. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  632. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  633. uint32_t l3_header_padding;
  634. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  635. return l3_header_padding;
  636. }
  637. /**
  638. * hal_rx_encryption_info_valid_6122() - Returns encryption type.
  639. * @buf: rx_tlv_hdr of the received packet
  640. *
  641. * Return: encryption type
  642. */
  643. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  646. struct rx_mpdu_start *mpdu_start =
  647. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  648. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  649. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  650. return encryption_info;
  651. }
  652. /**
  653. * hal_rx_print_pn_6122() - Prints the PN of rx packet.
  654. * @buf: rx_tlv_hdr of the received packet
  655. *
  656. * Return: void
  657. */
  658. static void hal_rx_print_pn_6122(uint8_t *buf)
  659. {
  660. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  661. struct rx_mpdu_start *mpdu_start =
  662. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  663. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  664. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  665. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  666. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  667. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  668. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  669. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  670. }
  671. /**
  672. * hal_rx_msdu_end_first_msdu_get_6122() - API to get first msdu status from
  673. * rx_msdu_end TLV
  674. * @buf: pointer to the start of RX PKT TLV headers
  675. *
  676. * Return: first_msdu
  677. */
  678. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  679. {
  680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  681. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  682. uint8_t first_msdu;
  683. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  684. return first_msdu;
  685. }
  686. /**
  687. * hal_rx_msdu_end_da_is_valid_get_6122() - API to check if da is valid from
  688. * rx_msdu_end TLV
  689. * @buf: pointer to the start of RX PKT TLV headers
  690. *
  691. * Return: da_is_valid
  692. */
  693. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  694. {
  695. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  696. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  697. uint8_t da_is_valid;
  698. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  699. return da_is_valid;
  700. }
  701. /**
  702. * hal_rx_msdu_end_last_msdu_get_6122() - API to get last msdu status from
  703. * rx_msdu_end TLV
  704. * @buf: pointer to the start of RX PKT TLV headers
  705. *
  706. * Return: last_msdu
  707. */
  708. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  709. {
  710. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  711. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  712. uint8_t last_msdu;
  713. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  714. return last_msdu;
  715. }
  716. /**
  717. * hal_rx_get_mpdu_mac_ad4_valid_6122() - Retrieves if mpdu 4th addr is valid
  718. * @buf: Network buffer
  719. *
  720. * Return: value of mpdu 4th address valid field
  721. */
  722. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  725. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  726. bool ad4_valid = 0;
  727. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  728. return ad4_valid;
  729. }
  730. /**
  731. * hal_rx_mpdu_start_sw_peer_id_get_6122() - Retrieve sw peer_id
  732. * @buf: network buffer
  733. *
  734. * Return: sw peer_id
  735. */
  736. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  737. {
  738. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  739. struct rx_mpdu_start *mpdu_start =
  740. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  741. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  742. &mpdu_start->rx_mpdu_info_details);
  743. }
  744. /**
  745. * hal_rx_mpdu_get_to_ds_6122() - API to get the tods info from rx_mpdu_start
  746. * @buf: pointer to the start of RX PKT TLV header
  747. *
  748. * Return: uint32_t(to_ds)
  749. */
  750. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  751. {
  752. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  753. struct rx_mpdu_start *mpdu_start =
  754. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  755. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  756. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  757. }
  758. /**
  759. * hal_rx_mpdu_get_fr_ds_6122() - API to get the from ds info from rx_mpdu_start
  760. * @buf: pointer to the start of RX PKT TLV header
  761. *
  762. * Return: uint32_t(fr_ds)
  763. */
  764. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  765. {
  766. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  767. struct rx_mpdu_start *mpdu_start =
  768. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  769. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  770. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  771. }
  772. /**
  773. * hal_rx_get_mpdu_frame_control_valid_6122() - Retrieves mpdu frame control
  774. * valid
  775. * @buf: Network buffer
  776. *
  777. * Return: value of frame control valid field
  778. */
  779. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  780. {
  781. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  782. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  783. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  784. }
  785. /**
  786. * hal_rx_get_mpdu_frame_control_field_6122() - Function to retrieve frame
  787. * control field
  788. * @buf: Network buffer
  789. *
  790. * Return: value of frame control field
  791. *
  792. */
  793. static uint16_t hal_rx_get_mpdu_frame_control_field_6122(uint8_t *buf)
  794. {
  795. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  796. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  797. uint16_t frame_ctrl = 0;
  798. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  799. return frame_ctrl;
  800. }
  801. /**
  802. * hal_rx_mpdu_get_addr1_6122() - API to check get address1 of the mpdu
  803. * @buf: pointer to the start of RX PKT TLV headera
  804. * @mac_addr: pointer to mac address
  805. *
  806. * Return: success/failure
  807. */
  808. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  809. uint8_t *mac_addr)
  810. {
  811. struct __attribute__((__packed__)) hal_addr1 {
  812. uint32_t ad1_31_0;
  813. uint16_t ad1_47_32;
  814. };
  815. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  816. struct rx_mpdu_start *mpdu_start =
  817. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  818. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  819. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  820. uint32_t mac_addr_ad1_valid;
  821. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  822. if (mac_addr_ad1_valid) {
  823. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  824. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  825. return QDF_STATUS_SUCCESS;
  826. }
  827. return QDF_STATUS_E_FAILURE;
  828. }
  829. /**
  830. * hal_rx_mpdu_get_addr2_6122() - API to check get address2 of the mpdu in the
  831. * packet
  832. * @buf: pointer to the start of RX PKT TLV header
  833. * @mac_addr: pointer to mac address
  834. *
  835. * Return: success/failure
  836. */
  837. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  838. {
  839. struct __attribute__((__packed__)) hal_addr2 {
  840. uint16_t ad2_15_0;
  841. uint32_t ad2_47_16;
  842. };
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_start *mpdu_start =
  845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  846. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  847. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  848. uint32_t mac_addr_ad2_valid;
  849. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  850. if (mac_addr_ad2_valid) {
  851. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  852. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  853. return QDF_STATUS_SUCCESS;
  854. }
  855. return QDF_STATUS_E_FAILURE;
  856. }
  857. /**
  858. * hal_rx_mpdu_get_addr3_6122() - API to get address3 of the mpdu in the packet
  859. * @buf: pointer to the start of RX PKT TLV header
  860. * @mac_addr: pointer to mac address
  861. *
  862. * Return: success/failure
  863. */
  864. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  865. {
  866. struct __attribute__((__packed__)) hal_addr3 {
  867. uint32_t ad3_31_0;
  868. uint16_t ad3_47_32;
  869. };
  870. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  871. struct rx_mpdu_start *mpdu_start =
  872. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  873. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  874. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  875. uint32_t mac_addr_ad3_valid;
  876. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  877. if (mac_addr_ad3_valid) {
  878. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  879. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  880. return QDF_STATUS_SUCCESS;
  881. }
  882. return QDF_STATUS_E_FAILURE;
  883. }
  884. /**
  885. * hal_rx_mpdu_get_addr4_6122() - API to get address4 of the mpdu in the packet
  886. * @buf: pointer to the start of RX PKT TLV header
  887. * @mac_addr: pointer to mac address
  888. *
  889. * Return: success/failure
  890. */
  891. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  892. {
  893. struct __attribute__((__packed__)) hal_addr4 {
  894. uint32_t ad4_31_0;
  895. uint16_t ad4_47_32;
  896. };
  897. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  898. struct rx_mpdu_start *mpdu_start =
  899. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  900. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  901. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  902. uint32_t mac_addr_ad4_valid;
  903. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  904. if (mac_addr_ad4_valid) {
  905. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  906. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  907. return QDF_STATUS_SUCCESS;
  908. }
  909. return QDF_STATUS_E_FAILURE;
  910. }
  911. /**
  912. * hal_rx_get_mpdu_sequence_control_valid_6122() - Get mpdu sequence control
  913. * valid
  914. * @buf: Network buffer
  915. *
  916. * Return: value of sequence control valid field
  917. */
  918. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  919. {
  920. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  921. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  922. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  923. }
  924. /**
  925. * hal_rx_is_unicast_6122() - check packet is unicast frame or not.
  926. * @buf: pointer to rx pkt TLV.
  927. *
  928. * Return: true on unicast.
  929. */
  930. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  931. {
  932. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  933. struct rx_mpdu_start *mpdu_start =
  934. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  935. uint32_t grp_id;
  936. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  937. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  938. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  939. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  940. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  941. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  942. }
  943. /**
  944. * hal_rx_tid_get_6122() - get tid based on qos control valid.
  945. * @hal_soc_hdl: hal soc handle
  946. * @buf: pointer to rx pkt TLV.
  947. *
  948. * Return: tid
  949. */
  950. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  951. {
  952. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  953. struct rx_mpdu_start *mpdu_start =
  954. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  955. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  956. uint8_t qos_control_valid =
  957. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  958. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  959. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  960. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  961. if (qos_control_valid)
  962. return hal_rx_mpdu_start_tid_get_6122(buf);
  963. return HAL_RX_NON_QOS_TID;
  964. }
  965. /**
  966. * hal_rx_hw_desc_get_ppduid_get_6122() - retrieve ppdu id
  967. * @rx_tlv_hdr: rx tlv header
  968. * @rxdma_dst_ring_desc: rxdma HW descriptor
  969. *
  970. * Return: ppdu id
  971. */
  972. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  973. void *rxdma_dst_ring_desc)
  974. {
  975. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  976. return reo_ent->phy_ppdu_id;
  977. }
  978. /**
  979. * hal_reo_status_get_header_6122() - Process reo desc info
  980. * @ring_desc: REO status ring descriptor
  981. * @b: tlv type info
  982. * @h1: Pointer to hal_reo_status_header where info to be stored
  983. *
  984. * Return: none.
  985. *
  986. */
  987. static void hal_reo_status_get_header_6122(hal_ring_desc_t ring_desc, int b,
  988. void *h1)
  989. {
  990. uint32_t *d = (uint32_t *)ring_desc;
  991. uint32_t val1 = 0;
  992. struct hal_reo_status_header *h =
  993. (struct hal_reo_status_header *)h1;
  994. /* Offsets of descriptor fields defined in HW headers start
  995. * from the field after TLV header
  996. */
  997. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  998. switch (b) {
  999. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1000. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1001. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1002. break;
  1003. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1004. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1005. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1006. break;
  1007. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1008. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1009. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1010. break;
  1011. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1012. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1013. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1014. break;
  1015. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1016. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1017. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1018. break;
  1019. case HAL_REO_DESC_THRES_STATUS_TLV:
  1020. val1 =
  1021. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1022. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1023. break;
  1024. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1025. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1026. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1027. break;
  1028. default:
  1029. qdf_nofl_err("ERROR: Unknown tlv\n");
  1030. break;
  1031. }
  1032. h->cmd_num =
  1033. HAL_GET_FIELD(
  1034. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1035. val1);
  1036. h->exec_time =
  1037. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1038. CMD_EXECUTION_TIME, val1);
  1039. h->status =
  1040. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1041. REO_CMD_EXECUTION_STATUS, val1);
  1042. switch (b) {
  1043. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1044. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1045. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1046. break;
  1047. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1048. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1049. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1050. break;
  1051. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1052. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1053. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1054. break;
  1055. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1056. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1057. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1058. break;
  1059. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1060. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1061. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1062. break;
  1063. case HAL_REO_DESC_THRES_STATUS_TLV:
  1064. val1 =
  1065. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1066. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1067. break;
  1068. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1069. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1070. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1071. break;
  1072. default:
  1073. qdf_nofl_err("ERROR: Unknown tlv\n");
  1074. break;
  1075. }
  1076. h->tstamp =
  1077. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1078. }
  1079. /**
  1080. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122() - Retrieve qos control
  1081. * valid bit from the tlv.
  1082. * @buf: pointer to rx pkt TLV.
  1083. *
  1084. * Return: qos control value.
  1085. */
  1086. static inline uint32_t
  1087. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1088. {
  1089. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1090. struct rx_mpdu_start *mpdu_start =
  1091. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1092. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1093. &mpdu_start->rx_mpdu_info_details);
  1094. }
  1095. /**
  1096. * hal_rx_msdu_end_sa_sw_peer_id_get_6122() - API to get the sa_sw_peer_id from
  1097. * rx_msdu_end TLV
  1098. * @buf: pointer to the start of RX PKT TLV headers
  1099. *
  1100. * Return: sa_sw_peer_id index
  1101. */
  1102. static inline uint32_t
  1103. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1104. {
  1105. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1106. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1107. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1108. }
  1109. /**
  1110. * hal_tx_desc_set_mesh_en_6122() - Set mesh_enable flag in Tx descriptor
  1111. * @desc: Handle to Tx Descriptor
  1112. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1113. * enabling the interpretation of the 'Mesh Control Present' bit
  1114. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1115. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1116. * is present between the header and the LLC.
  1117. *
  1118. * Return: void
  1119. */
  1120. static inline
  1121. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1122. {
  1123. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1124. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1125. }
  1126. static
  1127. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1128. {
  1129. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1130. }
  1131. static
  1132. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1133. {
  1134. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1135. }
  1136. static
  1137. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1138. {
  1139. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1140. }
  1141. static
  1142. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1143. {
  1144. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1145. }
  1146. static
  1147. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1148. {
  1149. return HAL_RX_GET_FC_VALID(buf);
  1150. }
  1151. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1152. {
  1153. return HAL_RX_GET_TO_DS_FLAG(buf);
  1154. }
  1155. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1156. {
  1157. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1158. }
  1159. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1160. {
  1161. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1162. }
  1163. static uint32_t
  1164. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1165. {
  1166. struct rx_mpdu_info *rx_mpdu_info;
  1167. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1168. rx_mpdu_info =
  1169. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1170. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1171. }
  1172. /**
  1173. * hal_reo_config_6122() - Set reo config parameters
  1174. * @soc: hal soc handle
  1175. * @reg_val: value to be set
  1176. * @reo_params: reo parameters
  1177. *
  1178. * Return: void
  1179. */
  1180. static void
  1181. hal_reo_config_6122(struct hal_soc *soc,
  1182. uint32_t reg_val,
  1183. struct hal_reo_params *reo_params)
  1184. {
  1185. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1186. }
  1187. /**
  1188. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1189. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1190. *
  1191. * Return: Pointer to rx_msdu_desc_info structure.
  1192. *
  1193. */
  1194. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1195. {
  1196. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1197. }
  1198. /**
  1199. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1200. * @link_desc: Pointer to link desc
  1201. *
  1202. * Return: Pointer to rx_msdu_details structure
  1203. *
  1204. */
  1205. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1206. {
  1207. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1208. }
  1209. /**
  1210. * hal_rx_msdu_flow_idx_get_6122() - API to get flow index from rx_msdu_end TLV
  1211. * @buf: pointer to the start of RX PKT TLV headers
  1212. *
  1213. * Return: flow index value from MSDU END TLV
  1214. */
  1215. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1216. {
  1217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1218. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1219. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1220. }
  1221. /**
  1222. * hal_rx_msdu_flow_idx_invalid_6122() - API to get flow index invalid from
  1223. * rx_msdu_end TLV
  1224. * @buf: pointer to the start of RX PKT TLV headers
  1225. *
  1226. * Return: flow index invalid value from MSDU END TLV
  1227. */
  1228. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1229. {
  1230. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1231. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1232. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1233. }
  1234. /**
  1235. * hal_rx_msdu_flow_idx_timeout_6122() - API to get flow index timeout from
  1236. * rx_msdu_end TLV
  1237. * @buf: pointer to the start of RX PKT TLV headers
  1238. *
  1239. * Return: flow index timeout value from MSDU END TLV
  1240. */
  1241. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1242. {
  1243. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1244. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1245. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1246. }
  1247. /**
  1248. * hal_rx_msdu_fse_metadata_get_6122() - API to get FSE metadata from
  1249. * rx_msdu_end TLV
  1250. * @buf: pointer to the start of RX PKT TLV headers
  1251. *
  1252. * Return: fse metadata value from MSDU END TLV
  1253. */
  1254. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1255. {
  1256. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1257. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1258. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1259. }
  1260. /**
  1261. * hal_rx_msdu_cce_metadata_get_6122() - API to get CCE metadata from
  1262. * rx_msdu_end TLV
  1263. * @buf: pointer to the start of RX PKT TLV headers
  1264. *
  1265. * Return: cce_metadata
  1266. */
  1267. static uint16_t
  1268. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1269. {
  1270. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1271. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1272. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1273. }
  1274. /**
  1275. * hal_rx_msdu_get_flow_params_6122() - API to get flow index, flow index
  1276. * invalid and flow index timeout from
  1277. * rx_msdu_end TLV
  1278. * @buf: pointer to the start of RX PKT TLV headers
  1279. * @flow_invalid: pointer to return value of flow_idx_valid
  1280. * @flow_timeout: pointer to return value of flow_idx_timeout
  1281. * @flow_index: pointer to return value of flow_idx
  1282. *
  1283. * Return: none
  1284. */
  1285. static inline void
  1286. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1287. bool *flow_invalid,
  1288. bool *flow_timeout,
  1289. uint32_t *flow_index)
  1290. {
  1291. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1292. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1293. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1294. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1295. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1296. }
  1297. /**
  1298. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1299. * @buf: rx_tlv_hdr
  1300. *
  1301. * Return: tcp checksum
  1302. */
  1303. static uint16_t
  1304. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1305. {
  1306. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1307. }
  1308. /**
  1309. * hal_rx_get_rx_sequence_6122() - Function to retrieve rx sequence number
  1310. * @buf: Network buffer
  1311. *
  1312. * Return: rx sequence number
  1313. */
  1314. static
  1315. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1316. {
  1317. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1318. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1319. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1320. }
  1321. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1322. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1323. /**
  1324. * hal_get_window_address_6122() - Function to get hp/tp address
  1325. * @hal_soc: Pointer to hal_soc
  1326. * @addr: address offset of register
  1327. *
  1328. * Return: modified address offset of register
  1329. */
  1330. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1331. qdf_iomem_t addr)
  1332. {
  1333. uint32_t offset = addr - hal_soc->dev_base_addr;
  1334. qdf_iomem_t new_offset;
  1335. /*
  1336. * If offset lies within DP register range, use 3rd window to write
  1337. * into DP region.
  1338. */
  1339. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1340. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1341. (offset & WINDOW_RANGE_MASK));
  1342. /*
  1343. * If offset lies within CE register range, use 2nd window to write
  1344. * into CE region.
  1345. */
  1346. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1347. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1348. (offset & WINDOW_RANGE_MASK));
  1349. } else {
  1350. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1351. "%s: ERROR: Accessing Wrong register\n", __func__);
  1352. qdf_assert_always(0);
  1353. return 0;
  1354. }
  1355. return new_offset;
  1356. }
  1357. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1358. {
  1359. /* Write value into window configuration register */
  1360. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1361. WINDOW_CONFIGURATION_VALUE_6122);
  1362. }
  1363. /**
  1364. * hal_rx_msdu_packet_metadata_get_6122() - API to get the msdu information from
  1365. * rx_msdu_end TLV
  1366. * @buf: pointer to the start of RX PKT TLV headers
  1367. * @msdu_pkt_metadata: pointer to the msdu info structure
  1368. */
  1369. static void
  1370. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1371. void *msdu_pkt_metadata)
  1372. {
  1373. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1374. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1375. struct hal_rx_msdu_metadata *msdu_metadata =
  1376. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1377. msdu_metadata->l3_hdr_pad =
  1378. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1379. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1380. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1381. msdu_metadata->sa_sw_peer_id =
  1382. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1383. }
  1384. /**
  1385. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1386. * @rx_fst: Pointer to the Rx Flow Search Table
  1387. * @table_offset: offset into the table where the flow is to be setup
  1388. * @rx_flow: Flow Parameters
  1389. *
  1390. * Return: Success/Failure
  1391. */
  1392. static void *
  1393. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1394. uint8_t *rx_flow)
  1395. {
  1396. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1397. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1398. uint8_t *fse;
  1399. bool fse_valid;
  1400. if (table_offset >= fst->max_entries) {
  1401. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1402. "HAL FSE table offset %u exceeds max entries %u",
  1403. table_offset, fst->max_entries);
  1404. return NULL;
  1405. }
  1406. fse = (uint8_t *)fst->base_vaddr +
  1407. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1408. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1409. if (fse_valid) {
  1410. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1411. "HAL FSE %pK already valid", fse);
  1412. return NULL;
  1413. }
  1414. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1415. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1416. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1417. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1418. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1419. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1422. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1425. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1428. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1429. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1430. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1431. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1434. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1437. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1439. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1440. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1441. (flow->tuple_info.dest_port));
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1445. (flow->tuple_info.src_port));
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1449. flow->tuple_info.l4_protocol);
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1453. flow->reo_destination_handler);
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1455. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1456. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1458. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1459. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1460. flow->fse_metadata);
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1462. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1463. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1464. REO_DESTINATION_INDICATION,
  1465. flow->reo_destination_indication);
  1466. /* Reset all the other fields in FSE */
  1467. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1469. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1470. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1471. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1472. return fse;
  1473. }
  1474. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1475. uint32_t *remap1, uint32_t *remap2)
  1476. {
  1477. switch (num_rings) {
  1478. case 1:
  1479. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1480. HAL_REO_REMAP_IX2(ring[0], 17) |
  1481. HAL_REO_REMAP_IX2(ring[0], 18) |
  1482. HAL_REO_REMAP_IX2(ring[0], 19) |
  1483. HAL_REO_REMAP_IX2(ring[0], 20) |
  1484. HAL_REO_REMAP_IX2(ring[0], 21) |
  1485. HAL_REO_REMAP_IX2(ring[0], 22) |
  1486. HAL_REO_REMAP_IX2(ring[0], 23);
  1487. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1488. HAL_REO_REMAP_IX3(ring[0], 25) |
  1489. HAL_REO_REMAP_IX3(ring[0], 26) |
  1490. HAL_REO_REMAP_IX3(ring[0], 27) |
  1491. HAL_REO_REMAP_IX3(ring[0], 28) |
  1492. HAL_REO_REMAP_IX3(ring[0], 29) |
  1493. HAL_REO_REMAP_IX3(ring[0], 30) |
  1494. HAL_REO_REMAP_IX3(ring[0], 31);
  1495. break;
  1496. case 2:
  1497. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1498. HAL_REO_REMAP_IX2(ring[0], 17) |
  1499. HAL_REO_REMAP_IX2(ring[1], 18) |
  1500. HAL_REO_REMAP_IX2(ring[1], 19) |
  1501. HAL_REO_REMAP_IX2(ring[0], 20) |
  1502. HAL_REO_REMAP_IX2(ring[0], 21) |
  1503. HAL_REO_REMAP_IX2(ring[1], 22) |
  1504. HAL_REO_REMAP_IX2(ring[1], 23);
  1505. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1506. HAL_REO_REMAP_IX3(ring[0], 25) |
  1507. HAL_REO_REMAP_IX3(ring[1], 26) |
  1508. HAL_REO_REMAP_IX3(ring[1], 27) |
  1509. HAL_REO_REMAP_IX3(ring[0], 28) |
  1510. HAL_REO_REMAP_IX3(ring[0], 29) |
  1511. HAL_REO_REMAP_IX3(ring[1], 30) |
  1512. HAL_REO_REMAP_IX3(ring[1], 31);
  1513. break;
  1514. case 3:
  1515. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1516. HAL_REO_REMAP_IX2(ring[1], 17) |
  1517. HAL_REO_REMAP_IX2(ring[2], 18) |
  1518. HAL_REO_REMAP_IX2(ring[0], 19) |
  1519. HAL_REO_REMAP_IX2(ring[1], 20) |
  1520. HAL_REO_REMAP_IX2(ring[2], 21) |
  1521. HAL_REO_REMAP_IX2(ring[0], 22) |
  1522. HAL_REO_REMAP_IX2(ring[1], 23);
  1523. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1524. HAL_REO_REMAP_IX3(ring[0], 25) |
  1525. HAL_REO_REMAP_IX3(ring[1], 26) |
  1526. HAL_REO_REMAP_IX3(ring[2], 27) |
  1527. HAL_REO_REMAP_IX3(ring[0], 28) |
  1528. HAL_REO_REMAP_IX3(ring[1], 29) |
  1529. HAL_REO_REMAP_IX3(ring[2], 30) |
  1530. HAL_REO_REMAP_IX3(ring[0], 31);
  1531. break;
  1532. case 4:
  1533. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1534. HAL_REO_REMAP_IX2(ring[1], 17) |
  1535. HAL_REO_REMAP_IX2(ring[2], 18) |
  1536. HAL_REO_REMAP_IX2(ring[3], 19) |
  1537. HAL_REO_REMAP_IX2(ring[0], 20) |
  1538. HAL_REO_REMAP_IX2(ring[1], 21) |
  1539. HAL_REO_REMAP_IX2(ring[2], 22) |
  1540. HAL_REO_REMAP_IX2(ring[3], 23);
  1541. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1542. HAL_REO_REMAP_IX3(ring[1], 25) |
  1543. HAL_REO_REMAP_IX3(ring[2], 26) |
  1544. HAL_REO_REMAP_IX3(ring[3], 27) |
  1545. HAL_REO_REMAP_IX3(ring[0], 28) |
  1546. HAL_REO_REMAP_IX3(ring[1], 29) |
  1547. HAL_REO_REMAP_IX3(ring[2], 30) |
  1548. HAL_REO_REMAP_IX3(ring[3], 31);
  1549. break;
  1550. }
  1551. }
  1552. static void hal_hw_txrx_ops_attach_qcn6122(struct hal_soc *hal_soc)
  1553. {
  1554. /* init and setup */
  1555. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1556. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1557. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1558. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1559. hal_soc->ops->hal_get_window_address = hal_get_window_address_6122;
  1560. /* tx */
  1561. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1562. hal_tx_desc_set_dscp_tid_table_id_6122;
  1563. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122;
  1564. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122;
  1565. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122;
  1566. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1567. hal_tx_desc_set_buf_addr_generic_li;
  1568. hal_soc->ops->hal_tx_desc_set_search_type =
  1569. hal_tx_desc_set_search_type_generic_li;
  1570. hal_soc->ops->hal_tx_desc_set_search_index =
  1571. hal_tx_desc_set_search_index_generic_li;
  1572. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1573. hal_tx_desc_set_cache_set_num_generic_li;
  1574. hal_soc->ops->hal_tx_comp_get_status =
  1575. hal_tx_comp_get_status_generic_li;
  1576. hal_soc->ops->hal_tx_comp_get_release_reason =
  1577. hal_tx_comp_get_release_reason_generic_li;
  1578. hal_soc->ops->hal_get_wbm_internal_error =
  1579. hal_get_wbm_internal_error_generic_li;
  1580. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122;
  1581. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1582. hal_tx_init_cmd_credit_ring_6122;
  1583. /* rx */
  1584. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1585. hal_rx_msdu_start_nss_get_6122;
  1586. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1587. hal_rx_mon_hw_desc_get_mpdu_status_6122;
  1588. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6122;
  1589. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1590. hal_rx_proc_phyrx_other_receive_info_tlv_6122;
  1591. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1592. hal_rx_dump_msdu_start_tlv_6122;
  1593. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122;
  1594. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6122;
  1595. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1596. hal_rx_mpdu_start_tid_get_6122;
  1597. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1598. hal_rx_msdu_start_reception_type_get_6122;
  1599. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1600. hal_rx_msdu_end_da_idx_get_6122;
  1601. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1602. hal_rx_msdu_desc_info_get_ptr_6122;
  1603. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1604. hal_rx_link_desc_msdu0_ptr_6122;
  1605. hal_soc->ops->hal_reo_status_get_header =
  1606. hal_reo_status_get_header_6122;
  1607. hal_soc->ops->hal_rx_status_get_tlv_info =
  1608. hal_rx_status_get_tlv_info_generic_li;
  1609. hal_soc->ops->hal_rx_wbm_err_info_get =
  1610. hal_rx_wbm_err_info_get_generic_li;
  1611. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1612. hal_rx_dump_mpdu_start_tlv_generic_li;
  1613. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1614. hal_tx_set_pcp_tid_map_generic_li;
  1615. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1616. hal_tx_update_pcp_tid_generic_li;
  1617. hal_soc->ops->hal_tx_set_tidmap_prty =
  1618. hal_tx_update_tidmap_prty_generic_li;
  1619. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1620. hal_rx_get_rx_fragment_number_6122;
  1621. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1622. hal_rx_msdu_end_da_is_mcbc_get_6122;
  1623. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1624. hal_rx_msdu_end_sa_is_valid_get_6122;
  1625. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1626. hal_rx_msdu_end_sa_idx_get_6122;
  1627. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1628. hal_rx_desc_is_first_msdu_6122;
  1629. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1630. hal_rx_msdu_end_l3_hdr_padding_get_6122;
  1631. hal_soc->ops->hal_rx_encryption_info_valid =
  1632. hal_rx_encryption_info_valid_6122;
  1633. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6122;
  1634. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1635. hal_rx_msdu_end_first_msdu_get_6122;
  1636. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1637. hal_rx_msdu_end_da_is_valid_get_6122;
  1638. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1639. hal_rx_msdu_end_last_msdu_get_6122;
  1640. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1641. hal_rx_get_mpdu_mac_ad4_valid_6122;
  1642. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1643. hal_rx_mpdu_start_sw_peer_id_get_6122;
  1644. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1645. hal_rx_mpdu_peer_meta_data_get_li;
  1646. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122;
  1647. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122;
  1648. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1649. hal_rx_get_mpdu_frame_control_valid_6122;
  1650. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1651. hal_rx_get_mpdu_frame_control_field_6122;
  1652. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122;
  1653. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122;
  1654. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122;
  1655. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122;
  1656. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1657. hal_rx_get_mpdu_sequence_control_valid_6122;
  1658. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6122;
  1659. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6122;
  1660. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1661. hal_rx_hw_desc_get_ppduid_get_6122;
  1662. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1663. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122;
  1664. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1665. hal_rx_msdu_end_sa_sw_peer_id_get_6122;
  1666. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1667. hal_rx_msdu0_buffer_addr_lsb_6122;
  1668. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1669. hal_rx_msdu_desc_info_ptr_get_6122;
  1670. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122;
  1671. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122;
  1672. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122;
  1673. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122;
  1674. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1675. hal_rx_get_mac_addr2_valid_6122;
  1676. hal_soc->ops->hal_rx_get_filter_category =
  1677. hal_rx_get_filter_category_6122;
  1678. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122;
  1679. hal_soc->ops->hal_reo_config = hal_reo_config_6122;
  1680. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122;
  1681. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1682. hal_rx_msdu_flow_idx_invalid_6122;
  1683. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1684. hal_rx_msdu_flow_idx_timeout_6122;
  1685. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1686. hal_rx_msdu_fse_metadata_get_6122;
  1687. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1688. hal_rx_msdu_cce_match_get_li;
  1689. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1690. hal_rx_msdu_cce_metadata_get_6122;
  1691. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1692. hal_rx_msdu_get_flow_params_6122;
  1693. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1694. hal_rx_tlv_get_tcp_chksum_6122;
  1695. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122;
  1696. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1697. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6122;
  1698. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122;
  1699. #endif
  1700. /* rx - msdu fast path info fields */
  1701. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1702. hal_rx_msdu_packet_metadata_get_6122;
  1703. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1704. hal_rx_mpdu_start_tlv_tag_valid_6122;
  1705. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1706. hal_rx_sw_mon_desc_info_get_6122;
  1707. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1708. hal_rx_wbm_err_msdu_continuation_get_6122;
  1709. /* rx - TLV struct offsets */
  1710. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1711. hal_rx_msdu_end_offset_get_generic;
  1712. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1713. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1714. hal_rx_msdu_start_offset_get_generic;
  1715. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1716. hal_rx_mpdu_start_offset_get_generic;
  1717. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1718. hal_rx_mpdu_end_offset_get_generic;
  1719. #ifndef NO_RX_PKT_HDR_TLV
  1720. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1721. hal_rx_pkt_tlv_offset_get_generic;
  1722. #endif
  1723. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122;
  1724. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1725. hal_rx_flow_get_tuple_info_li;
  1726. hal_soc->ops->hal_rx_flow_delete_entry =
  1727. hal_rx_flow_delete_entry_li;
  1728. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1729. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1730. hal_compute_reo_remap_ix2_ix3_6122;
  1731. hal_soc->ops->hal_setup_link_idle_list =
  1732. hal_setup_link_idle_list_generic_li;
  1733. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1734. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1735. hal_rx_msdu_start_get_len_6122;
  1736. };
  1737. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1738. /* TODO: max_rings can populated by querying HW capabilities */
  1739. { /* REO_DST */
  1740. .start_ring_id = HAL_SRNG_REO2SW1,
  1741. .max_rings = 4,
  1742. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1743. .lmac_ring = FALSE,
  1744. .ring_dir = HAL_SRNG_DST_RING,
  1745. .reg_start = {
  1746. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1747. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1748. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1749. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1750. },
  1751. .reg_size = {
  1752. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1753. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1754. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1755. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1756. },
  1757. .max_size =
  1758. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1759. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1760. },
  1761. { /* REO_EXCEPTION */
  1762. /* Designating REO2TCL ring as exception ring. This ring is
  1763. * similar to other REO2SW rings though it is named as REO2TCL.
  1764. * Any of theREO2SW rings can be used as exception ring.
  1765. */
  1766. .start_ring_id = HAL_SRNG_REO2TCL,
  1767. .max_rings = 1,
  1768. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1769. .lmac_ring = FALSE,
  1770. .ring_dir = HAL_SRNG_DST_RING,
  1771. .reg_start = {
  1772. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1773. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1774. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1775. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1776. },
  1777. /* Single ring - provide ring size if multiple rings of this
  1778. * type are supported
  1779. */
  1780. .reg_size = {},
  1781. .max_size =
  1782. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1783. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1784. },
  1785. { /* REO_REINJECT */
  1786. .start_ring_id = HAL_SRNG_SW2REO,
  1787. .max_rings = 1,
  1788. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1789. .lmac_ring = FALSE,
  1790. .ring_dir = HAL_SRNG_SRC_RING,
  1791. .reg_start = {
  1792. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1793. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1794. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1795. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1796. },
  1797. /* Single ring - provide ring size if multiple rings of this
  1798. * type are supported
  1799. */
  1800. .reg_size = {},
  1801. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1802. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1803. },
  1804. { /* REO_CMD */
  1805. .start_ring_id = HAL_SRNG_REO_CMD,
  1806. .max_rings = 1,
  1807. .entry_size = (sizeof(struct tlv_32_hdr) +
  1808. sizeof(struct reo_get_queue_stats)) >> 2,
  1809. .lmac_ring = FALSE,
  1810. .ring_dir = HAL_SRNG_SRC_RING,
  1811. .reg_start = {
  1812. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1813. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1814. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1815. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1816. },
  1817. /* Single ring - provide ring size if multiple rings of this
  1818. * type are supported
  1819. */
  1820. .reg_size = {},
  1821. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1822. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1823. },
  1824. { /* REO_STATUS */
  1825. .start_ring_id = HAL_SRNG_REO_STATUS,
  1826. .max_rings = 1,
  1827. .entry_size = (sizeof(struct tlv_32_hdr) +
  1828. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1829. .lmac_ring = FALSE,
  1830. .ring_dir = HAL_SRNG_DST_RING,
  1831. .reg_start = {
  1832. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1833. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1834. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1835. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1836. },
  1837. /* Single ring - provide ring size if multiple rings of this
  1838. * type are supported
  1839. */
  1840. .reg_size = {},
  1841. .max_size =
  1842. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1843. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1844. },
  1845. { /* TCL_DATA */
  1846. .start_ring_id = HAL_SRNG_SW2TCL1,
  1847. .max_rings = 3,
  1848. .entry_size = (sizeof(struct tlv_32_hdr) +
  1849. sizeof(struct tcl_data_cmd)) >> 2,
  1850. .lmac_ring = FALSE,
  1851. .ring_dir = HAL_SRNG_SRC_RING,
  1852. .reg_start = {
  1853. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1854. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1855. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1856. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1857. },
  1858. .reg_size = {
  1859. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1860. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1861. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1862. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1863. },
  1864. .max_size =
  1865. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1866. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1867. },
  1868. { /* TCL_CMD/CREDIT */
  1869. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1870. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1871. .max_rings = 1,
  1872. .entry_size = (sizeof(struct tlv_32_hdr) +
  1873. sizeof(struct tcl_data_cmd)) >> 2,
  1874. .lmac_ring = FALSE,
  1875. .ring_dir = HAL_SRNG_SRC_RING,
  1876. .reg_start = {
  1877. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1878. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1879. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1880. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1881. },
  1882. /* Single ring - provide ring size if multiple rings of this
  1883. * type are supported
  1884. */
  1885. .reg_size = {},
  1886. .max_size =
  1887. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1888. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1889. },
  1890. { /* TCL_STATUS */
  1891. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1892. .max_rings = 1,
  1893. .entry_size = (sizeof(struct tlv_32_hdr) +
  1894. sizeof(struct tcl_status_ring)) >> 2,
  1895. .lmac_ring = FALSE,
  1896. .ring_dir = HAL_SRNG_DST_RING,
  1897. .reg_start = {
  1898. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1899. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1900. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1901. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1902. },
  1903. /* Single ring - provide ring size if multiple rings of this
  1904. * type are supported
  1905. */
  1906. .reg_size = {},
  1907. .max_size =
  1908. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1909. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1910. },
  1911. { /* CE_SRC */
  1912. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1913. .max_rings = 12,
  1914. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1915. .lmac_ring = FALSE,
  1916. .ring_dir = HAL_SRNG_SRC_RING,
  1917. .reg_start = {
  1918. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1919. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1920. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1921. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1922. },
  1923. .reg_size = {
  1924. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1925. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1926. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1927. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1928. },
  1929. .max_size =
  1930. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1931. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1932. },
  1933. { /* CE_DST */
  1934. .start_ring_id = HAL_SRNG_CE_0_DST,
  1935. .max_rings = 12,
  1936. .entry_size = 8 >> 2,
  1937. /*TODO: entry_size above should actually be
  1938. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1939. * of struct ce_dst_desc in HW header files
  1940. */
  1941. .lmac_ring = FALSE,
  1942. .ring_dir = HAL_SRNG_SRC_RING,
  1943. .reg_start = {
  1944. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1945. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1946. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1947. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1948. },
  1949. .reg_size = {
  1950. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1951. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1952. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1953. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1954. },
  1955. .max_size =
  1956. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1957. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1958. },
  1959. { /* CE_DST_STATUS */
  1960. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1961. .max_rings = 12,
  1962. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1963. .lmac_ring = FALSE,
  1964. .ring_dir = HAL_SRNG_DST_RING,
  1965. .reg_start = {
  1966. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1967. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1968. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1969. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1970. },
  1971. /* TODO: check destination status ring registers */
  1972. .reg_size = {
  1973. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1974. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1975. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1976. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1977. },
  1978. .max_size =
  1979. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1980. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1981. },
  1982. { /* WBM_IDLE_LINK */
  1983. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1984. .max_rings = 1,
  1985. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1986. .lmac_ring = FALSE,
  1987. .ring_dir = HAL_SRNG_SRC_RING,
  1988. .reg_start = {
  1989. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1990. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1991. },
  1992. /* Single ring - provide ring size if multiple rings of this
  1993. * type are supported
  1994. */
  1995. .reg_size = {},
  1996. .max_size =
  1997. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1998. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1999. },
  2000. { /* SW2WBM_RELEASE */
  2001. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2002. .max_rings = 1,
  2003. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2004. .lmac_ring = FALSE,
  2005. .ring_dir = HAL_SRNG_SRC_RING,
  2006. .reg_start = {
  2007. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2008. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2009. },
  2010. /* Single ring - provide ring size if multiple rings of this
  2011. * type are supported
  2012. */
  2013. .reg_size = {},
  2014. .max_size =
  2015. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2016. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2017. },
  2018. { /* WBM2SW_RELEASE */
  2019. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2020. .max_rings = 5,
  2021. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2022. .lmac_ring = FALSE,
  2023. .ring_dir = HAL_SRNG_DST_RING,
  2024. .reg_start = {
  2025. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2026. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2027. },
  2028. .reg_size = {
  2029. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2030. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2031. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2032. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2033. },
  2034. .max_size =
  2035. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2036. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2037. },
  2038. { /* RXDMA_BUF */
  2039. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2040. #ifdef IPA_OFFLOAD
  2041. .max_rings = 3,
  2042. #else
  2043. .max_rings = 2,
  2044. #endif
  2045. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2046. .lmac_ring = TRUE,
  2047. .ring_dir = HAL_SRNG_SRC_RING,
  2048. /* reg_start is not set because LMAC rings are not accessed
  2049. * from host
  2050. */
  2051. .reg_start = {},
  2052. .reg_size = {},
  2053. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2054. },
  2055. { /* RXDMA_DST */
  2056. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2057. .max_rings = 1,
  2058. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2059. .lmac_ring = TRUE,
  2060. .ring_dir = HAL_SRNG_DST_RING,
  2061. /* reg_start is not set because LMAC rings are not accessed
  2062. * from host
  2063. */
  2064. .reg_start = {},
  2065. .reg_size = {},
  2066. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2067. },
  2068. { /* RXDMA_MONITOR_BUF */
  2069. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2070. .max_rings = 1,
  2071. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2072. .lmac_ring = TRUE,
  2073. .ring_dir = HAL_SRNG_SRC_RING,
  2074. /* reg_start is not set because LMAC rings are not accessed
  2075. * from host
  2076. */
  2077. .reg_start = {},
  2078. .reg_size = {},
  2079. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2080. },
  2081. { /* RXDMA_MONITOR_STATUS */
  2082. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2083. .max_rings = 1,
  2084. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2085. .lmac_ring = TRUE,
  2086. .ring_dir = HAL_SRNG_SRC_RING,
  2087. /* reg_start is not set because LMAC rings are not accessed
  2088. * from host
  2089. */
  2090. .reg_start = {},
  2091. .reg_size = {},
  2092. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2093. },
  2094. { /* RXDMA_MONITOR_DST */
  2095. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2096. .max_rings = 1,
  2097. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2098. .lmac_ring = TRUE,
  2099. .ring_dir = HAL_SRNG_DST_RING,
  2100. /* reg_start is not set because LMAC rings are not accessed
  2101. * from host
  2102. */
  2103. .reg_start = {},
  2104. .reg_size = {},
  2105. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2106. },
  2107. { /* RXDMA_MONITOR_DESC */
  2108. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2109. .max_rings = 1,
  2110. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2111. .lmac_ring = TRUE,
  2112. .ring_dir = HAL_SRNG_SRC_RING,
  2113. /* reg_start is not set because LMAC rings are not accessed
  2114. * from host
  2115. */
  2116. .reg_start = {},
  2117. .reg_size = {},
  2118. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2119. },
  2120. { /* DIR_BUF_RX_DMA_SRC */
  2121. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2122. /* one ring for spectral and one ring for cfr */
  2123. .max_rings = 2,
  2124. .entry_size = 2,
  2125. .lmac_ring = TRUE,
  2126. .ring_dir = HAL_SRNG_SRC_RING,
  2127. /* reg_start is not set because LMAC rings are not accessed
  2128. * from host
  2129. */
  2130. .reg_start = {},
  2131. .reg_size = {},
  2132. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2133. },
  2134. #ifdef WLAN_FEATURE_CIF_CFR
  2135. { /* WIFI_POS_SRC */
  2136. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2137. .max_rings = 1,
  2138. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2139. .lmac_ring = TRUE,
  2140. .ring_dir = HAL_SRNG_SRC_RING,
  2141. /* reg_start is not set because LMAC rings are not accessed
  2142. * from host
  2143. */
  2144. .reg_start = {},
  2145. .reg_size = {},
  2146. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2147. },
  2148. #endif
  2149. { /* REO2PPE */ 0},
  2150. { /* PPE2TCL */ 0},
  2151. { /* PPE_RELEASE */ 0},
  2152. { /* TX_MONITOR_BUF */ 0},
  2153. { /* TX_MONITOR_DST */ 0},
  2154. { /* SW2RXDMA_NEW */ 0},
  2155. };
  2156. /**
  2157. * hal_qcn6122_attach() - Attach 6122 target specific hal_soc ops,
  2158. * offset and srng table
  2159. * @hal_soc: HAL SoC Context
  2160. *
  2161. * Return: void
  2162. */
  2163. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2164. {
  2165. hal_soc->hw_srng_table = hw_srng_table_6122;
  2166. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2167. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2168. hal_hw_txrx_ops_attach_qcn6122(hal_soc);
  2169. if (hal_soc->static_window_map)
  2170. hal_write_window_register(hal_soc);
  2171. }