hal_6750.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6750_tx.h"
  111. #include "hal_6750_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /**
  117. * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
  118. * rx_msdu_start
  119. * @buf: pointer to the start of RX PKT TLV header
  120. *
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
  135. * rx_msdu_start TLV
  136. * @buf: pointer to the start of RX PKT TLV headers
  137. *
  138. * Return: (uint32_t)msdu length
  139. */
  140. static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
  141. {
  142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  143. struct rx_msdu_start *msdu_start =
  144. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  145. uint32_t msdu_len;
  146. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  147. return msdu_len;
  148. }
  149. /**
  150. * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
  151. * @hw_desc_addr: Start address of Rx HW TLVs
  152. * @rs: Status for monitor mode
  153. *
  154. * Return: void
  155. */
  156. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  157. struct mon_rx_status *rs)
  158. {
  159. struct rx_msdu_start *rx_msdu_start;
  160. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  161. uint32_t reg_value;
  162. const uint32_t sgi_hw_to_cdp[] = {
  163. CDP_SGI_0_8_US,
  164. CDP_SGI_0_4_US,
  165. CDP_SGI_1_6_US,
  166. CDP_SGI_3_2_US,
  167. };
  168. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  169. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  170. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  171. RX_MSDU_START_5, USER_RSSI);
  172. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  173. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  174. rs->sgi = sgi_hw_to_cdp[reg_value];
  175. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  176. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  177. /* TODO: rs->beamformed should be set for SU beamforming also */
  178. }
  179. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  180. static uint32_t hal_get_link_desc_size_6750(void)
  181. {
  182. return LINK_DESC_SIZE;
  183. }
  184. /**
  185. * hal_rx_get_tlv_6750() - API to get the tlv
  186. * @rx_tlv: TLV data extracted from the rx packet
  187. *
  188. * Return: uint8_t
  189. */
  190. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  191. {
  192. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  193. }
  194. /**
  195. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  196. * - process other receive info TLV
  197. * @rx_tlv_hdr: pointer to TLV header
  198. * @ppdu_info_handle: pointer to ppdu_info
  199. *
  200. * Return: None
  201. */
  202. static
  203. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  204. void *ppdu_info_handle)
  205. {
  206. uint32_t tlv_tag, tlv_len;
  207. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  208. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  209. void *other_tlv_hdr = NULL;
  210. void *other_tlv = NULL;
  211. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  212. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  213. temp_len = 0;
  214. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  215. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  216. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  217. temp_len += other_tlv_len;
  218. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  219. switch (other_tlv_tag) {
  220. default:
  221. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  222. "%s unhandled TLV type: %d, TLV len:%d",
  223. __func__, other_tlv_tag, other_tlv_len);
  224. break;
  225. }
  226. }
  227. /**
  228. * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
  229. * human readable format.
  230. * @msdustart: pointer the msdu_start TLV in pkt.
  231. * @dbg_level: log level.
  232. *
  233. * Return: void
  234. */
  235. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  236. {
  237. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  238. hal_verbose_debug(
  239. "rx_msdu_start tlv (1/2) - "
  240. "rxpcu_mpdu_filter_in_category: %x "
  241. "sw_frame_group_id: %x "
  242. "phy_ppdu_id: %x "
  243. "msdu_length: %x "
  244. "ipsec_esp: %x "
  245. "l3_offset: %x "
  246. "ipsec_ah: %x "
  247. "l4_offset: %x "
  248. "msdu_number: %x "
  249. "decap_format: %x "
  250. "ipv4_proto: %x "
  251. "ipv6_proto: %x "
  252. "tcp_proto: %x "
  253. "udp_proto: %x "
  254. "ip_frag: %x "
  255. "tcp_only_ack: %x "
  256. "da_is_bcast_mcast: %x "
  257. "ip4_protocol_ip6_next_header: %x "
  258. "toeplitz_hash_2_or_4: %x "
  259. "flow_id_toeplitz: %x "
  260. "user_rssi: %x "
  261. "pkt_type: %x "
  262. "stbc: %x "
  263. "sgi: %x "
  264. "rate_mcs: %x "
  265. "receive_bandwidth: %x "
  266. "reception_type: %x "
  267. "ppdu_start_timestamp: %u ",
  268. msdu_start->rxpcu_mpdu_filter_in_category,
  269. msdu_start->sw_frame_group_id,
  270. msdu_start->phy_ppdu_id,
  271. msdu_start->msdu_length,
  272. msdu_start->ipsec_esp,
  273. msdu_start->l3_offset,
  274. msdu_start->ipsec_ah,
  275. msdu_start->l4_offset,
  276. msdu_start->msdu_number,
  277. msdu_start->decap_format,
  278. msdu_start->ipv4_proto,
  279. msdu_start->ipv6_proto,
  280. msdu_start->tcp_proto,
  281. msdu_start->udp_proto,
  282. msdu_start->ip_frag,
  283. msdu_start->tcp_only_ack,
  284. msdu_start->da_is_bcast_mcast,
  285. msdu_start->ip4_protocol_ip6_next_header,
  286. msdu_start->toeplitz_hash_2_or_4,
  287. msdu_start->flow_id_toeplitz,
  288. msdu_start->user_rssi,
  289. msdu_start->pkt_type,
  290. msdu_start->stbc,
  291. msdu_start->sgi,
  292. msdu_start->rate_mcs,
  293. msdu_start->receive_bandwidth,
  294. msdu_start->reception_type,
  295. msdu_start->ppdu_start_timestamp);
  296. hal_verbose_debug(
  297. "rx_msdu_start tlv (2/2) - "
  298. "sw_phy_meta_data: %x ",
  299. msdu_start->sw_phy_meta_data);
  300. }
  301. /**
  302. * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
  303. * human readable format.
  304. * @msduend: pointer the msdu_end TLV in pkt.
  305. * @dbg_level: log level.
  306. *
  307. * Return: void
  308. */
  309. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  310. uint8_t dbg_level)
  311. {
  312. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  313. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  314. "rx_msdu_end tlv (1/3) - "
  315. "rxpcu_mpdu_filter_in_category: %x "
  316. "sw_frame_group_id: %x "
  317. "phy_ppdu_id: %x "
  318. "ip_hdr_chksum: %x "
  319. "tcp_udp_chksum: %x "
  320. "key_id_octet: %x "
  321. "cce_super_rule: %x "
  322. "cce_classify_not_done_truncat: %x "
  323. "cce_classify_not_done_cce_dis: %x "
  324. "reported_mpdu_length: %x "
  325. "first_msdu: %x "
  326. "last_msdu: %x "
  327. "sa_idx_timeout: %x "
  328. "da_idx_timeout: %x "
  329. "msdu_limit_error: %x "
  330. "flow_idx_timeout: %x "
  331. "flow_idx_invalid: %x "
  332. "wifi_parser_error: %x "
  333. "amsdu_parser_error: %x",
  334. msdu_end->rxpcu_mpdu_filter_in_category,
  335. msdu_end->sw_frame_group_id,
  336. msdu_end->phy_ppdu_id,
  337. msdu_end->ip_hdr_chksum,
  338. msdu_end->tcp_udp_chksum,
  339. msdu_end->key_id_octet,
  340. msdu_end->cce_super_rule,
  341. msdu_end->cce_classify_not_done_truncate,
  342. msdu_end->cce_classify_not_done_cce_dis,
  343. msdu_end->reported_mpdu_length,
  344. msdu_end->first_msdu,
  345. msdu_end->last_msdu,
  346. msdu_end->sa_idx_timeout,
  347. msdu_end->da_idx_timeout,
  348. msdu_end->msdu_limit_error,
  349. msdu_end->flow_idx_timeout,
  350. msdu_end->flow_idx_invalid,
  351. msdu_end->wifi_parser_error,
  352. msdu_end->amsdu_parser_error);
  353. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  354. "rx_msdu_end tlv (2/3)- "
  355. "sa_is_valid: %x "
  356. "da_is_valid: %x "
  357. "da_is_mcbc: %x "
  358. "l3_header_padding: %x "
  359. "ipv6_options_crc: %x "
  360. "tcp_seq_number: %x "
  361. "tcp_ack_number: %x "
  362. "tcp_flag: %x "
  363. "lro_eligible: %x "
  364. "window_size: %x "
  365. "da_offset: %x "
  366. "sa_offset: %x "
  367. "da_offset_valid: %x "
  368. "sa_offset_valid: %x "
  369. "rule_indication_31_0: %x "
  370. "rule_indication_63_32: %x "
  371. "sa_idx: %x "
  372. "da_idx: %x "
  373. "msdu_drop: %x "
  374. "reo_destination_indication: %x "
  375. "flow_idx: %x "
  376. "fse_metadata: %x "
  377. "cce_metadata: %x "
  378. "sa_sw_peer_id: %x ",
  379. msdu_end->sa_is_valid,
  380. msdu_end->da_is_valid,
  381. msdu_end->da_is_mcbc,
  382. msdu_end->l3_header_padding,
  383. msdu_end->ipv6_options_crc,
  384. msdu_end->tcp_seq_number,
  385. msdu_end->tcp_ack_number,
  386. msdu_end->tcp_flag,
  387. msdu_end->lro_eligible,
  388. msdu_end->window_size,
  389. msdu_end->da_offset,
  390. msdu_end->sa_offset,
  391. msdu_end->da_offset_valid,
  392. msdu_end->sa_offset_valid,
  393. msdu_end->rule_indication_31_0,
  394. msdu_end->rule_indication_63_32,
  395. msdu_end->sa_idx,
  396. msdu_end->da_idx_or_sw_peer_id,
  397. msdu_end->msdu_drop,
  398. msdu_end->reo_destination_indication,
  399. msdu_end->flow_idx,
  400. msdu_end->fse_metadata,
  401. msdu_end->cce_metadata,
  402. msdu_end->sa_sw_peer_id);
  403. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  404. "rx_msdu_end tlv (3/3)"
  405. "aggregation_count %x "
  406. "flow_aggregation_continuation %x "
  407. "fisa_timeout %x "
  408. "cumulative_l4_checksum %x "
  409. "cumulative_ip_length %x",
  410. msdu_end->aggregation_count,
  411. msdu_end->flow_aggregation_continuation,
  412. msdu_end->fisa_timeout,
  413. msdu_end->cumulative_l4_checksum,
  414. msdu_end->cumulative_ip_length);
  415. }
  416. /*
  417. * Get tid from RX_MPDU_START
  418. */
  419. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  420. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  421. RX_MPDU_INFO_7_TID_OFFSET)), \
  422. RX_MPDU_INFO_7_TID_MASK, \
  423. RX_MPDU_INFO_7_TID_LSB))
  424. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  425. {
  426. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  427. struct rx_mpdu_start *mpdu_start =
  428. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  429. uint32_t tid;
  430. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  431. return tid;
  432. }
  433. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  434. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  435. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  436. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  437. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  438. /**
  439. * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
  440. * Interval from rx_msdu_start
  441. * @buf: pointer to the start of RX PKT TLV header
  442. *
  443. * Return: uint32_t(reception_type)
  444. */
  445. static
  446. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  447. {
  448. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  449. struct rx_msdu_start *msdu_start =
  450. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  451. uint32_t reception_type;
  452. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  453. return reception_type;
  454. }
  455. /**
  456. * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
  457. * @buf: pointer to the start of RX PKT TLV headers
  458. *
  459. * Return: da index
  460. */
  461. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  462. {
  463. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  464. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  465. uint16_t da_idx;
  466. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  467. return da_idx;
  468. }
  469. /**
  470. * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
  471. * @buf: Network buffer
  472. *
  473. * Return: rx fragment number
  474. */
  475. static
  476. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  477. {
  478. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  479. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  480. /* Return first 4 bits as fragment number */
  481. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  482. DOT11_SEQ_FRAG_MASK);
  483. }
  484. /**
  485. * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
  486. * from rx_msdu_end TLV
  487. * @buf: pointer to the start of RX PKT TLV headers
  488. *
  489. * Return: da_is_mcbc
  490. */
  491. static uint8_t
  492. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  493. {
  494. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  495. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  496. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  497. }
  498. /**
  499. * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
  500. * from rx_msdu_end TLV
  501. * @buf: pointer to the start of RX PKT TLV headers
  502. *
  503. * Return: sa_is_valid bit
  504. */
  505. static uint8_t
  506. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  507. {
  508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  509. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  510. uint8_t sa_is_valid;
  511. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  512. return sa_is_valid;
  513. }
  514. /**
  515. * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
  516. * rx_msdu_end TLV
  517. * @buf: pointer to the start of RX PKT TLV headers
  518. *
  519. * Return: sa_idx (SA AST index)
  520. */
  521. static
  522. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  523. {
  524. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  525. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  526. uint16_t sa_idx;
  527. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  528. return sa_idx;
  529. }
  530. /**
  531. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  532. * @hw_desc_addr: hardware descriptor address
  533. *
  534. * Return: 0 - success/ non-zero failure
  535. */
  536. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  537. {
  538. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  539. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  540. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  541. }
  542. /**
  543. * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
  544. * from rx_msdu_end TLV
  545. * @buf: pointer to the start of RX PKT TLV headers
  546. *
  547. * Return: number of l3 header padding bytes
  548. */
  549. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  550. {
  551. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  552. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  553. uint32_t l3_header_padding;
  554. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  555. return l3_header_padding;
  556. }
  557. /**
  558. * hal_rx_encryption_info_valid_6750() - Returns encryption type.
  559. * @buf: rx_tlv_hdr of the received packet
  560. *
  561. * Return: encryption type
  562. */
  563. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. struct rx_mpdu_start *mpdu_start =
  567. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  568. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  569. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  570. return encryption_info;
  571. }
  572. /**
  573. * hal_rx_print_pn_6750() - Prints the PN of rx packet.
  574. * @buf: rx_tlv_hdr of the received packet
  575. *
  576. * Return: void
  577. */
  578. static void hal_rx_print_pn_6750(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. struct rx_mpdu_start *mpdu_start =
  582. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  583. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  584. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  585. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  586. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  587. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  588. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  589. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  590. }
  591. /**
  592. * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
  593. * from rx_msdu_end TLV
  594. * @buf: pointer to the start of RX PKT TLV headers
  595. *
  596. * Return: first_msdu
  597. */
  598. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  602. uint8_t first_msdu;
  603. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  604. return first_msdu;
  605. }
  606. /**
  607. * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
  608. * from rx_msdu_end TLV
  609. * @buf: pointer to the start of RX PKT TLV headers
  610. *
  611. * Return: da_is_valid
  612. */
  613. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  617. uint8_t da_is_valid;
  618. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  619. return da_is_valid;
  620. }
  621. /**
  622. * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
  623. * from rx_msdu_end TLV
  624. * @buf: pointer to the start of RX PKT TLV headers
  625. *
  626. * Return: last_msdu
  627. */
  628. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  629. {
  630. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  631. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  632. uint8_t last_msdu;
  633. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  634. return last_msdu;
  635. }
  636. /**
  637. * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
  638. * @buf: Network buffer
  639. *
  640. * Return: value of mpdu 4th address valid field
  641. */
  642. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  643. {
  644. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  645. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  646. bool ad4_valid = 0;
  647. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  648. return ad4_valid;
  649. }
  650. /**
  651. * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
  652. * @buf: network buffer
  653. *
  654. * Return: sw peer_id
  655. */
  656. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  662. &mpdu_start->rx_mpdu_info_details);
  663. }
  664. /**
  665. * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
  666. * @buf: pointer to the start of RX PKT TLV header
  667. *
  668. * Return: uint32_t(to_ds)
  669. */
  670. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_mpdu_start *mpdu_start =
  674. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  675. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  676. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  677. }
  678. /**
  679. * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
  680. * @buf: pointer to the start of RX PKT TLV header
  681. *
  682. * Return: uint32_t(fr_ds)
  683. */
  684. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  685. {
  686. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  687. struct rx_mpdu_start *mpdu_start =
  688. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  689. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  690. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  691. }
  692. /**
  693. * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
  694. * frame control valid
  695. * @buf: Network buffer
  696. *
  697. * Return: value of frame control valid field
  698. */
  699. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  700. {
  701. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  702. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  703. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  704. }
  705. /**
  706. * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
  707. * @buf: pointer to the start of RX PKT TLV headera
  708. * @mac_addr: pointer to mac address
  709. *
  710. * Return: success/failure
  711. */
  712. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  713. {
  714. struct __attribute__((__packed__)) hal_addr1 {
  715. uint32_t ad1_31_0;
  716. uint16_t ad1_47_32;
  717. };
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_mpdu_start *mpdu_start =
  720. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  721. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  722. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  723. uint32_t mac_addr_ad1_valid;
  724. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  725. if (mac_addr_ad1_valid) {
  726. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  727. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  728. return QDF_STATUS_SUCCESS;
  729. }
  730. return QDF_STATUS_E_FAILURE;
  731. }
  732. /**
  733. * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
  734. * in the packet
  735. * @buf: pointer to the start of RX PKT TLV header
  736. * @mac_addr: pointer to mac address
  737. *
  738. * Return: success/failure
  739. */
  740. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  741. uint8_t *mac_addr)
  742. {
  743. struct __attribute__((__packed__)) hal_addr2 {
  744. uint16_t ad2_15_0;
  745. uint32_t ad2_47_16;
  746. };
  747. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  748. struct rx_mpdu_start *mpdu_start =
  749. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  750. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  751. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  752. uint32_t mac_addr_ad2_valid;
  753. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  754. if (mac_addr_ad2_valid) {
  755. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  756. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  757. return QDF_STATUS_SUCCESS;
  758. }
  759. return QDF_STATUS_E_FAILURE;
  760. }
  761. /**
  762. * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
  763. * in the packet
  764. * @buf: pointer to the start of RX PKT TLV header
  765. * @mac_addr: pointer to mac address
  766. *
  767. * Return: success/failure
  768. */
  769. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  770. {
  771. struct __attribute__((__packed__)) hal_addr3 {
  772. uint32_t ad3_31_0;
  773. uint16_t ad3_47_32;
  774. };
  775. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  776. struct rx_mpdu_start *mpdu_start =
  777. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  778. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  779. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  780. uint32_t mac_addr_ad3_valid;
  781. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  782. if (mac_addr_ad3_valid) {
  783. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  784. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  785. return QDF_STATUS_SUCCESS;
  786. }
  787. return QDF_STATUS_E_FAILURE;
  788. }
  789. /**
  790. * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
  791. * in the packet
  792. * @buf: pointer to the start of RX PKT TLV header
  793. * @mac_addr: pointer to mac address
  794. *
  795. * Return: success/failure
  796. */
  797. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  798. {
  799. struct __attribute__((__packed__)) hal_addr4 {
  800. uint32_t ad4_31_0;
  801. uint16_t ad4_47_32;
  802. };
  803. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  804. struct rx_mpdu_start *mpdu_start =
  805. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  806. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  807. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  808. uint32_t mac_addr_ad4_valid;
  809. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  810. if (mac_addr_ad4_valid) {
  811. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  812. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  813. return QDF_STATUS_SUCCESS;
  814. }
  815. return QDF_STATUS_E_FAILURE;
  816. }
  817. /**
  818. * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
  819. * control valid
  820. * @buf: Network buffer
  821. *
  822. * Return: value of sequence control valid field
  823. */
  824. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  825. {
  826. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  827. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  828. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  829. }
  830. /**
  831. * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
  832. * @buf: pointer to rx pkt TLV.
  833. *
  834. * Return: true on unicast.
  835. */
  836. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  837. {
  838. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  839. struct rx_mpdu_start *mpdu_start =
  840. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  841. uint32_t grp_id;
  842. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  843. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  844. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  845. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  846. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  847. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  848. }
  849. /**
  850. * hal_rx_tid_get_6750() - get tid based on qos control valid.
  851. * @hal_soc_hdl: hal_soc handle
  852. * @buf: pointer to rx pkt TLV.
  853. *
  854. * Return: tid
  855. */
  856. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  857. {
  858. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  859. struct rx_mpdu_start *mpdu_start =
  860. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  861. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  862. uint8_t qos_control_valid =
  863. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  864. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  865. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  866. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  867. if (qos_control_valid)
  868. return hal_rx_mpdu_start_tid_get_6750(buf);
  869. return HAL_RX_NON_QOS_TID;
  870. }
  871. /**
  872. * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
  873. * @rx_tlv_hdr: rx tlv header
  874. * @rxdma_dst_ring_desc: rxdma HW descriptor
  875. *
  876. * Return: ppdu id
  877. */
  878. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  879. void *rxdma_dst_ring_desc)
  880. {
  881. struct rx_mpdu_info *rx_mpdu_info;
  882. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  883. rx_mpdu_info =
  884. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  885. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  886. }
  887. /**
  888. * hal_reo_status_get_header_6750() - Process reo desc info
  889. * @ring_desc: REO status ring descriptor
  890. * @b: tlv type info
  891. * @h1: Pointer to hal_reo_status_header where info to be stored
  892. *
  893. * Return - none.
  894. *
  895. */
  896. static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
  897. void *h1)
  898. {
  899. uint32_t *d = (uint32_t *)ring_desc;
  900. uint32_t val1 = 0;
  901. struct hal_reo_status_header *h =
  902. (struct hal_reo_status_header *)h1;
  903. /* Offsets of descriptor fields defined in HW headers start
  904. * from the field after TLV header
  905. */
  906. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  907. switch (b) {
  908. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  909. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  910. STATUS_HEADER_REO_STATUS_NUMBER)];
  911. break;
  912. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  913. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  914. STATUS_HEADER_REO_STATUS_NUMBER)];
  915. break;
  916. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  917. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  918. STATUS_HEADER_REO_STATUS_NUMBER)];
  919. break;
  920. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  921. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  922. STATUS_HEADER_REO_STATUS_NUMBER)];
  923. break;
  924. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  925. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  926. STATUS_HEADER_REO_STATUS_NUMBER)];
  927. break;
  928. case HAL_REO_DESC_THRES_STATUS_TLV:
  929. val1 =
  930. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  931. STATUS_HEADER_REO_STATUS_NUMBER)];
  932. break;
  933. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  934. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  935. STATUS_HEADER_REO_STATUS_NUMBER)];
  936. break;
  937. default:
  938. qdf_nofl_err("ERROR: Unknown tlv\n");
  939. break;
  940. }
  941. h->cmd_num =
  942. HAL_GET_FIELD(
  943. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  944. val1);
  945. h->exec_time =
  946. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  947. CMD_EXECUTION_TIME, val1);
  948. h->status =
  949. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  950. REO_CMD_EXECUTION_STATUS, val1);
  951. switch (b) {
  952. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  953. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  954. STATUS_HEADER_TIMESTAMP)];
  955. break;
  956. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  957. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  958. STATUS_HEADER_TIMESTAMP)];
  959. break;
  960. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  961. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  962. STATUS_HEADER_TIMESTAMP)];
  963. break;
  964. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  965. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  966. STATUS_HEADER_TIMESTAMP)];
  967. break;
  968. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  969. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  970. STATUS_HEADER_TIMESTAMP)];
  971. break;
  972. case HAL_REO_DESC_THRES_STATUS_TLV:
  973. val1 =
  974. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  975. STATUS_HEADER_TIMESTAMP)];
  976. break;
  977. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  978. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  979. STATUS_HEADER_TIMESTAMP)];
  980. break;
  981. default:
  982. qdf_nofl_err("ERROR: Unknown tlv\n");
  983. break;
  984. }
  985. h->tstamp =
  986. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  987. }
  988. /**
  989. * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
  990. * @desc: Handle to Tx Descriptor
  991. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  992. * enabling the interpretation of the 'Mesh Control Present' bit
  993. * (bit 8) of QoS Control (otherwise this bit is ignored),
  994. * For native WiFi frames, this indicates that a 'Mesh Control' field
  995. * is present between the header and the LLC.
  996. *
  997. * Return: void
  998. */
  999. static inline
  1000. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  1001. {
  1002. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1003. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1004. }
  1005. static
  1006. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  1007. {
  1008. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1009. }
  1010. static
  1011. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  1012. {
  1013. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1014. }
  1015. static
  1016. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  1017. {
  1018. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1019. }
  1020. static
  1021. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1022. {
  1023. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1024. }
  1025. static
  1026. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1027. {
  1028. return HAL_RX_GET_FC_VALID(buf);
  1029. }
  1030. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1031. {
  1032. return HAL_RX_GET_TO_DS_FLAG(buf);
  1033. }
  1034. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1035. {
  1036. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1037. }
  1038. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1039. {
  1040. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1041. }
  1042. static uint32_t
  1043. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1044. {
  1045. return HAL_RX_GET_PPDU_ID(buf);
  1046. }
  1047. /**
  1048. * hal_reo_config_6750() - Set reo config parameters
  1049. * @soc: hal soc handle
  1050. * @reg_val: value to be set
  1051. * @reo_params: reo parameters
  1052. *
  1053. * Return: void
  1054. */
  1055. static
  1056. void hal_reo_config_6750(struct hal_soc *soc,
  1057. uint32_t reg_val,
  1058. struct hal_reo_params *reo_params)
  1059. {
  1060. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1061. }
  1062. /**
  1063. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1064. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1065. *
  1066. * Return - Pointer to rx_msdu_desc_info structure.
  1067. *
  1068. */
  1069. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1070. {
  1071. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1072. }
  1073. /**
  1074. * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
  1075. * @link_desc: Pointer to link desc
  1076. *
  1077. * Return - Pointer to rx_msdu_details structure
  1078. *
  1079. */
  1080. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1081. {
  1082. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1083. }
  1084. /**
  1085. * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
  1086. * from rx_msdu_end TLV
  1087. * @buf: pointer to the start of RX PKT TLV headers
  1088. *
  1089. * Return: flow index value from MSDU END TLV
  1090. */
  1091. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1092. {
  1093. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1094. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1095. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1096. }
  1097. /**
  1098. * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
  1099. * from rx_msdu_end TLV
  1100. * @buf: pointer to the start of RX PKT TLV headers
  1101. *
  1102. * Return: flow index invalid value from MSDU END TLV
  1103. */
  1104. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1109. }
  1110. /**
  1111. * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
  1112. * from rx_msdu_end TLV
  1113. * @buf: pointer to the start of RX PKT TLV headers
  1114. *
  1115. * Return: flow index timeout value from MSDU END TLV
  1116. */
  1117. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1118. {
  1119. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1120. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1121. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1122. }
  1123. /**
  1124. * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
  1125. * from rx_msdu_end TLV
  1126. * @buf: pointer to the start of RX PKT TLV headers
  1127. *
  1128. * Return: fse metadata value from MSDU END TLV
  1129. */
  1130. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1131. {
  1132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1133. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1134. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1135. }
  1136. /**
  1137. * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
  1138. * from rx_msdu_end TLV
  1139. * @buf: pointer to the start of RX PKT TLV headers
  1140. *
  1141. * Return: cce_metadata
  1142. */
  1143. static uint16_t
  1144. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1148. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1149. }
  1150. /**
  1151. * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
  1152. * invalid and flow index timeout from
  1153. * rx_msdu_end TLV
  1154. * @buf: pointer to the start of RX PKT TLV headers
  1155. * @flow_invalid: pointer to return value of flow_idx_valid
  1156. * @flow_timeout: pointer to return value of flow_idx_timeout
  1157. * @flow_index: pointer to return value of flow_idx
  1158. *
  1159. * Return: none
  1160. */
  1161. static inline void
  1162. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1163. bool *flow_invalid,
  1164. bool *flow_timeout,
  1165. uint32_t *flow_index)
  1166. {
  1167. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1168. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1169. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1170. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1171. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1172. }
  1173. /**
  1174. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1175. * @buf: rx_tlv_hdr
  1176. *
  1177. * Return: tcp checksum
  1178. */
  1179. static uint16_t
  1180. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1181. {
  1182. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1183. }
  1184. /**
  1185. * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
  1186. * @buf: Network buffer
  1187. *
  1188. * Return: rx sequence number
  1189. */
  1190. static
  1191. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1192. {
  1193. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1194. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1195. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1196. }
  1197. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1198. #define CE_WINDOW_REMAP_RANGE 0x37
  1199. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1200. /**
  1201. * hal_get_window_address_6750() - Function to get hp/tp address
  1202. * @hal_soc: Pointer to hal_soc
  1203. * @addr: address offset of register
  1204. *
  1205. * Return: modified address offset of register
  1206. */
  1207. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1208. qdf_iomem_t addr)
  1209. {
  1210. uint32_t offset;
  1211. uint32_t window;
  1212. uint8_t scale;
  1213. offset = addr - hal_soc->dev_base_addr;
  1214. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1215. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1216. switch (window) {
  1217. case UMAC_WINDOW_REMAP_RANGE:
  1218. scale = 1;
  1219. break;
  1220. case CE_WINDOW_REMAP_RANGE:
  1221. scale = 2;
  1222. break;
  1223. case CMEM_WINDOW_REMAP_RANGE:
  1224. scale = 3;
  1225. break;
  1226. default:
  1227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1228. "%s: ERROR: Accessing Wrong register\n", __func__);
  1229. qdf_assert_always(0);
  1230. return 0;
  1231. }
  1232. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1233. (offset & WINDOW_RANGE_MASK);
  1234. }
  1235. /**
  1236. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1237. * checksum
  1238. * @buf: buffer pointer
  1239. *
  1240. * Return: cumulative checksum
  1241. */
  1242. static inline
  1243. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1244. {
  1245. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1246. }
  1247. /**
  1248. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1249. * ip length
  1250. * @buf: buffer pointer
  1251. *
  1252. * Return: cumulative length
  1253. */
  1254. static inline
  1255. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1256. {
  1257. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1258. }
  1259. /**
  1260. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1261. * @buf: buffer
  1262. *
  1263. * Return: udp proto bit
  1264. */
  1265. static inline
  1266. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1267. {
  1268. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1269. }
  1270. /**
  1271. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1272. * continuation
  1273. * @buf: buffer
  1274. *
  1275. * Return: flow agg
  1276. */
  1277. static inline
  1278. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1279. {
  1280. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1281. }
  1282. /**
  1283. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1284. * @buf: buffer
  1285. *
  1286. * Return: flow agg count
  1287. */
  1288. static inline
  1289. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1290. {
  1291. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1292. }
  1293. /**
  1294. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1295. * @buf: buffer
  1296. *
  1297. * Return: fisa timeout
  1298. */
  1299. static inline
  1300. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1301. {
  1302. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1303. }
  1304. /**
  1305. * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
  1306. * tlv tag is valid
  1307. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1308. *
  1309. * Return: true if RX_MPDU_START is valid, else false.
  1310. */
  1311. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1312. {
  1313. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1314. uint32_t tlv_tag;
  1315. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1316. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1317. }
  1318. /**
  1319. * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
  1320. * ring remap register
  1321. * @hal_soc: Pointer to hal_soc
  1322. *
  1323. * Return: none.
  1324. */
  1325. static void
  1326. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1327. {
  1328. /*
  1329. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1330. * frame routed to REO2TCL ring.
  1331. */
  1332. uint32_t dst_remap_ix0 =
  1333. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1334. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1335. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1336. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1337. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1338. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1339. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1340. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1341. uint32_t dst_remap_ix1 =
  1342. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1343. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1344. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1345. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1346. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1347. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1348. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1349. HAL_REG_WRITE(hal_soc,
  1350. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1351. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1352. dst_remap_ix0);
  1353. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1354. HAL_REG_READ(
  1355. hal_soc,
  1356. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1357. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1358. HAL_REG_WRITE(hal_soc,
  1359. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1360. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1361. dst_remap_ix1);
  1362. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1363. HAL_REG_READ(
  1364. hal_soc,
  1365. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1366. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1367. }
  1368. /**
  1369. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1370. * @rx_fst: Pointer to the Rx Flow Search Table
  1371. * @table_offset: offset into the table where the flow is to be setup
  1372. * @rx_flow: Flow Parameters
  1373. *
  1374. * Flow table entry fields are updated in host byte order, little endian order.
  1375. *
  1376. * Return: Success/Failure
  1377. */
  1378. static void *
  1379. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1380. uint8_t *rx_flow)
  1381. {
  1382. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1383. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1384. uint8_t *fse;
  1385. bool fse_valid;
  1386. if (table_offset >= fst->max_entries) {
  1387. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1388. "HAL FSE table offset %u exceeds max entries %u",
  1389. table_offset, fst->max_entries);
  1390. return NULL;
  1391. }
  1392. fse = (uint8_t *)fst->base_vaddr +
  1393. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1394. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1395. if (fse_valid) {
  1396. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1397. "HAL FSE %pK already valid", fse);
  1398. return NULL;
  1399. }
  1400. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1401. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1402. (flow->tuple_info.src_ip_127_96));
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1405. (flow->tuple_info.src_ip_95_64));
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1408. (flow->tuple_info.src_ip_63_32));
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1411. (flow->tuple_info.src_ip_31_0));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1414. (flow->tuple_info.dest_ip_127_96));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1417. (flow->tuple_info.dest_ip_95_64));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1420. (flow->tuple_info.dest_ip_63_32));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1423. (flow->tuple_info.dest_ip_31_0));
  1424. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1425. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1426. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1427. (flow->tuple_info.dest_port));
  1428. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1429. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1430. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1431. (flow->tuple_info.src_port));
  1432. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1433. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1434. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1435. flow->tuple_info.l4_protocol);
  1436. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1437. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1438. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1439. flow->reo_destination_handler);
  1440. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1441. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1442. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1446. (flow->fse_metadata));
  1447. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1448. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1449. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1450. REO_DESTINATION_INDICATION,
  1451. flow->reo_destination_indication);
  1452. /* Reset all the other fields in FSE */
  1453. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1458. return fse;
  1459. }
  1460. /**
  1461. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1462. * @hal_soc: hal_soc reference
  1463. * @cmem_ba: CMEM base address
  1464. * @table_offset: offset into the table where the flow is to be setup
  1465. * @rx_flow: Flow Parameters
  1466. *
  1467. * Return: Success/Failure
  1468. */
  1469. static uint32_t
  1470. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1471. uint32_t table_offset, uint8_t *rx_flow)
  1472. {
  1473. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1474. uint32_t fse_offset;
  1475. uint32_t value;
  1476. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1477. /* Reset the Valid bit */
  1478. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1479. VALID), 0);
  1480. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1481. (flow->tuple_info.src_ip_127_96));
  1482. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1483. SRC_IP_127_96), value);
  1484. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1485. (flow->tuple_info.src_ip_95_64));
  1486. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1487. SRC_IP_95_64), value);
  1488. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1489. (flow->tuple_info.src_ip_63_32));
  1490. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1491. SRC_IP_63_32), value);
  1492. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1493. (flow->tuple_info.src_ip_31_0));
  1494. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1495. SRC_IP_31_0), value);
  1496. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1497. (flow->tuple_info.dest_ip_127_96));
  1498. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1499. DEST_IP_127_96), value);
  1500. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1501. (flow->tuple_info.dest_ip_95_64));
  1502. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1503. DEST_IP_95_64), value);
  1504. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1505. (flow->tuple_info.dest_ip_63_32));
  1506. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1507. DEST_IP_63_32), value);
  1508. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1509. (flow->tuple_info.dest_ip_31_0));
  1510. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1511. DEST_IP_31_0), value);
  1512. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1513. (flow->tuple_info.dest_port));
  1514. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1515. (flow->tuple_info.src_port));
  1516. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1517. SRC_PORT), value);
  1518. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1519. (flow->fse_metadata));
  1520. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1521. METADATA), value);
  1522. /* Reset all the other fields in FSE */
  1523. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1524. MSDU_COUNT), 0);
  1525. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1526. MSDU_BYTE_COUNT), 0);
  1527. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1528. TIMESTAMP), 0);
  1529. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1530. flow->tuple_info.l4_protocol);
  1531. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1532. flow->reo_destination_handler);
  1533. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1534. REO_DESTINATION_INDICATION,
  1535. flow->reo_destination_indication);
  1536. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1537. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1538. L4_PROTOCOL), value);
  1539. return fse_offset;
  1540. }
  1541. /**
  1542. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1543. * @hal_soc: hal_soc reference
  1544. * @fse_offset: CMEM FSE offset
  1545. *
  1546. * Return: Timestamp
  1547. */
  1548. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1549. uint32_t fse_offset)
  1550. {
  1551. return HAL_CMEM_READ(hal_soc, fse_offset +
  1552. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1553. }
  1554. /**
  1555. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1556. * @hal_soc: hal_soc reference
  1557. * @fse_offset: CMEM FSE offset
  1558. * @fse: reference where FSE will be copied
  1559. * @len: length of FSE
  1560. *
  1561. * Return: If read is successful or not
  1562. */
  1563. static void
  1564. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1565. uint32_t *fse, qdf_size_t len)
  1566. {
  1567. int i;
  1568. if (len != HAL_RX_FST_ENTRY_SIZE)
  1569. return;
  1570. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1571. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1572. }
  1573. /**
  1574. * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
  1575. * reo_destination_indication from rx_msdu_end TLV
  1576. * @buf: pointer to the start of RX PKT TLV headers
  1577. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1578. *
  1579. * Return: none
  1580. */
  1581. static void
  1582. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1583. uint32_t *reo_destination_indication)
  1584. {
  1585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1587. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1588. }
  1589. static
  1590. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1591. uint32_t *remap1, uint32_t *remap2)
  1592. {
  1593. switch (num_rings) {
  1594. case 3:
  1595. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1596. HAL_REO_REMAP_IX2(ring[1], 17) |
  1597. HAL_REO_REMAP_IX2(ring[2], 18) |
  1598. HAL_REO_REMAP_IX2(ring[0], 19) |
  1599. HAL_REO_REMAP_IX2(ring[1], 20) |
  1600. HAL_REO_REMAP_IX2(ring[2], 21) |
  1601. HAL_REO_REMAP_IX2(ring[0], 22) |
  1602. HAL_REO_REMAP_IX2(ring[1], 23);
  1603. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1604. HAL_REO_REMAP_IX3(ring[0], 25) |
  1605. HAL_REO_REMAP_IX3(ring[1], 26) |
  1606. HAL_REO_REMAP_IX3(ring[2], 27) |
  1607. HAL_REO_REMAP_IX3(ring[0], 28) |
  1608. HAL_REO_REMAP_IX3(ring[1], 29) |
  1609. HAL_REO_REMAP_IX3(ring[2], 30) |
  1610. HAL_REO_REMAP_IX3(ring[0], 31);
  1611. break;
  1612. case 4:
  1613. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1614. HAL_REO_REMAP_IX2(ring[1], 17) |
  1615. HAL_REO_REMAP_IX2(ring[2], 18) |
  1616. HAL_REO_REMAP_IX2(ring[3], 19) |
  1617. HAL_REO_REMAP_IX2(ring[0], 20) |
  1618. HAL_REO_REMAP_IX2(ring[1], 21) |
  1619. HAL_REO_REMAP_IX2(ring[2], 22) |
  1620. HAL_REO_REMAP_IX2(ring[3], 23);
  1621. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1622. HAL_REO_REMAP_IX3(ring[1], 25) |
  1623. HAL_REO_REMAP_IX3(ring[2], 26) |
  1624. HAL_REO_REMAP_IX3(ring[3], 27) |
  1625. HAL_REO_REMAP_IX3(ring[0], 28) |
  1626. HAL_REO_REMAP_IX3(ring[1], 29) |
  1627. HAL_REO_REMAP_IX3(ring[2], 30) |
  1628. HAL_REO_REMAP_IX3(ring[3], 31);
  1629. break;
  1630. }
  1631. }
  1632. static
  1633. void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
  1634. {
  1635. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1636. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1637. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1638. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1639. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1640. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1641. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1642. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1643. }
  1644. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1645. /**
  1646. * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
  1647. * rx_msdu_end_1_reserved_1a
  1648. * @buf: Network buffer
  1649. *
  1650. * reserved_1a is used by target to tag the first packet that wakes up host from
  1651. * WoW
  1652. *
  1653. * Dummy function for QCA6750
  1654. *
  1655. * Return: 1 to indicate it is first packet received that wakes up host from
  1656. * WoW. Otherwise 0
  1657. */
  1658. static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
  1659. {
  1660. return 0;
  1661. }
  1662. #endif
  1663. static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
  1664. {
  1665. /* init and setup */
  1666. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1667. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1668. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1669. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1670. hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
  1671. hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
  1672. /* tx */
  1673. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1674. hal_tx_desc_set_dscp_tid_table_id_6750;
  1675. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
  1676. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
  1677. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
  1678. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1679. hal_tx_desc_set_buf_addr_generic_li;
  1680. hal_soc->ops->hal_tx_desc_set_search_type =
  1681. hal_tx_desc_set_search_type_generic_li;
  1682. hal_soc->ops->hal_tx_desc_set_search_index =
  1683. hal_tx_desc_set_search_index_generic_li;
  1684. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1685. hal_tx_desc_set_cache_set_num_generic_li;
  1686. hal_soc->ops->hal_tx_comp_get_status =
  1687. hal_tx_comp_get_status_generic_li;
  1688. hal_soc->ops->hal_tx_comp_get_release_reason =
  1689. hal_tx_comp_get_release_reason_generic_li;
  1690. hal_soc->ops->hal_get_wbm_internal_error =
  1691. hal_get_wbm_internal_error_generic_li;
  1692. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
  1693. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1694. hal_tx_init_cmd_credit_ring_6750;
  1695. /* rx */
  1696. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1697. hal_rx_msdu_start_nss_get_6750;
  1698. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1699. hal_rx_mon_hw_desc_get_mpdu_status_6750;
  1700. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
  1701. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1702. hal_rx_proc_phyrx_other_receive_info_tlv_6750;
  1703. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1704. hal_rx_dump_msdu_start_tlv_6750;
  1705. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
  1706. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
  1707. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1708. hal_rx_mpdu_start_tid_get_6750;
  1709. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1710. hal_rx_msdu_start_reception_type_get_6750;
  1711. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1712. hal_rx_msdu_end_da_idx_get_6750;
  1713. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1714. hal_rx_msdu_desc_info_get_ptr_6750;
  1715. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1716. hal_rx_link_desc_msdu0_ptr_6750;
  1717. hal_soc->ops->hal_reo_status_get_header =
  1718. hal_reo_status_get_header_6750;
  1719. hal_soc->ops->hal_rx_status_get_tlv_info =
  1720. hal_rx_status_get_tlv_info_generic_li;
  1721. hal_soc->ops->hal_rx_wbm_err_info_get =
  1722. hal_rx_wbm_err_info_get_generic_li;
  1723. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1724. hal_rx_dump_mpdu_start_tlv_generic_li;
  1725. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1726. hal_tx_set_pcp_tid_map_generic_li;
  1727. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1728. hal_tx_update_pcp_tid_generic_li;
  1729. hal_soc->ops->hal_tx_set_tidmap_prty =
  1730. hal_tx_update_tidmap_prty_generic_li;
  1731. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1732. hal_rx_get_rx_fragment_number_6750;
  1733. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1734. hal_rx_msdu_end_da_is_mcbc_get_6750;
  1735. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1736. hal_rx_msdu_end_sa_is_valid_get_6750;
  1737. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1738. hal_rx_msdu_end_sa_idx_get_6750;
  1739. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1740. hal_rx_desc_is_first_msdu_6750;
  1741. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1742. hal_rx_msdu_end_l3_hdr_padding_get_6750;
  1743. hal_soc->ops->hal_rx_encryption_info_valid =
  1744. hal_rx_encryption_info_valid_6750;
  1745. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
  1746. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1747. hal_rx_msdu_end_first_msdu_get_6750;
  1748. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1749. hal_rx_msdu_end_da_is_valid_get_6750;
  1750. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1751. hal_rx_msdu_end_last_msdu_get_6750;
  1752. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1753. hal_rx_get_mpdu_mac_ad4_valid_6750;
  1754. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1755. hal_rx_mpdu_start_sw_peer_id_get_6750;
  1756. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1757. hal_rx_mpdu_peer_meta_data_get_li;
  1758. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
  1759. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
  1760. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1761. hal_rx_get_mpdu_frame_control_valid_6750;
  1762. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1763. hal_rx_get_frame_ctrl_field_li;
  1764. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
  1765. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
  1766. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
  1767. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
  1768. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1769. hal_rx_get_mpdu_sequence_control_valid_6750;
  1770. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
  1771. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
  1772. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1773. hal_rx_hw_desc_get_ppduid_get_6750;
  1774. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1775. hal_rx_msdu0_buffer_addr_lsb_6750;
  1776. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1777. hal_rx_msdu_desc_info_ptr_get_6750;
  1778. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
  1779. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
  1780. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
  1781. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
  1782. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1783. hal_rx_get_mac_addr2_valid_6750;
  1784. hal_soc->ops->hal_rx_get_filter_category =
  1785. hal_rx_get_filter_category_6750;
  1786. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
  1787. hal_soc->ops->hal_reo_config = hal_reo_config_6750;
  1788. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
  1789. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1790. hal_rx_msdu_flow_idx_invalid_6750;
  1791. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1792. hal_rx_msdu_flow_idx_timeout_6750;
  1793. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1794. hal_rx_msdu_fse_metadata_get_6750;
  1795. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1796. hal_rx_msdu_cce_match_get_li;
  1797. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1798. hal_rx_msdu_cce_metadata_get_6750;
  1799. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1800. hal_rx_msdu_get_flow_params_6750;
  1801. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1802. hal_rx_tlv_get_tcp_chksum_6750;
  1803. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
  1804. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1805. defined(WLAN_ENH_CFR_ENABLE)
  1806. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
  1807. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
  1808. #endif
  1809. /* rx - msdu end fast path info fields */
  1810. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1811. hal_rx_msdu_packet_metadata_get_generic_li;
  1812. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1813. hal_rx_get_fisa_cumulative_l4_checksum_6750;
  1814. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1815. hal_rx_get_fisa_cumulative_ip_length_6750;
  1816. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
  1817. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1818. hal_rx_get_flow_agg_continuation_6750;
  1819. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1820. hal_rx_get_flow_agg_count_6750;
  1821. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
  1822. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1823. hal_rx_mpdu_start_tlv_tag_valid_6750;
  1824. /* rx - TLV struct offsets */
  1825. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1826. hal_rx_msdu_end_offset_get_generic;
  1827. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1828. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1829. hal_rx_msdu_start_offset_get_generic;
  1830. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1831. hal_rx_mpdu_start_offset_get_generic;
  1832. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1833. hal_rx_mpdu_end_offset_get_generic;
  1834. #ifndef NO_RX_PKT_HDR_TLV
  1835. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1836. hal_rx_pkt_tlv_offset_get_generic;
  1837. #endif
  1838. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
  1839. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1840. hal_rx_flow_get_tuple_info_li;
  1841. hal_soc->ops->hal_rx_flow_delete_entry =
  1842. hal_rx_flow_delete_entry_li;
  1843. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1844. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1845. hal_compute_reo_remap_ix2_ix3_6750;
  1846. /* CMEM FSE */
  1847. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1848. hal_rx_flow_setup_cmem_fse_6750;
  1849. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1850. hal_rx_flow_get_cmem_fse_ts_6750;
  1851. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
  1852. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1853. hal_rx_msdu_get_reo_destination_indication_6750;
  1854. hal_soc->ops->hal_setup_link_idle_list =
  1855. hal_setup_link_idle_list_generic_li;
  1856. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1857. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1858. hal_get_first_wow_wakeup_packet_6750;
  1859. #endif
  1860. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1861. hal_compute_reo_remap_ix0_6750;
  1862. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1863. hal_rx_msdu_start_get_len_6750;
  1864. };
  1865. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1866. /* TODO: max_rings can populated by querying HW capabilities */
  1867. { /* REO_DST */
  1868. .start_ring_id = HAL_SRNG_REO2SW1,
  1869. .max_rings = 4,
  1870. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1871. .lmac_ring = FALSE,
  1872. .ring_dir = HAL_SRNG_DST_RING,
  1873. .reg_start = {
  1874. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1875. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1876. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1877. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1878. },
  1879. .reg_size = {
  1880. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1881. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1882. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1883. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1884. },
  1885. .max_size =
  1886. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1887. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1888. },
  1889. { /* REO_EXCEPTION */
  1890. /* Designating REO2TCL ring as exception ring. This ring is
  1891. * similar to other REO2SW rings though it is named as REO2TCL.
  1892. * Any of theREO2SW rings can be used as exception ring.
  1893. */
  1894. .start_ring_id = HAL_SRNG_REO2TCL,
  1895. .max_rings = 1,
  1896. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1897. .lmac_ring = FALSE,
  1898. .ring_dir = HAL_SRNG_DST_RING,
  1899. .reg_start = {
  1900. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1901. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1902. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1903. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1904. },
  1905. /* Single ring - provide ring size if multiple rings of this
  1906. * type are supported
  1907. */
  1908. .reg_size = {},
  1909. .max_size =
  1910. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1911. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1912. },
  1913. { /* REO_REINJECT */
  1914. .start_ring_id = HAL_SRNG_SW2REO,
  1915. .max_rings = 1,
  1916. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1917. .lmac_ring = FALSE,
  1918. .ring_dir = HAL_SRNG_SRC_RING,
  1919. .reg_start = {
  1920. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1921. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1922. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1923. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1924. },
  1925. /* Single ring - provide ring size if multiple rings of this
  1926. * type are supported
  1927. */
  1928. .reg_size = {},
  1929. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1930. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1931. },
  1932. { /* REO_CMD */
  1933. .start_ring_id = HAL_SRNG_REO_CMD,
  1934. .max_rings = 1,
  1935. .entry_size = (sizeof(struct tlv_32_hdr) +
  1936. sizeof(struct reo_get_queue_stats)) >> 2,
  1937. .lmac_ring = FALSE,
  1938. .ring_dir = HAL_SRNG_SRC_RING,
  1939. .reg_start = {
  1940. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1941. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1942. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1943. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1944. },
  1945. /* Single ring - provide ring size if multiple rings of this
  1946. * type are supported
  1947. */
  1948. .reg_size = {},
  1949. .max_size =
  1950. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1951. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1952. },
  1953. { /* REO_STATUS */
  1954. .start_ring_id = HAL_SRNG_REO_STATUS,
  1955. .max_rings = 1,
  1956. .entry_size = (sizeof(struct tlv_32_hdr) +
  1957. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1958. .lmac_ring = FALSE,
  1959. .ring_dir = HAL_SRNG_DST_RING,
  1960. .reg_start = {
  1961. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1962. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1963. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1964. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1965. },
  1966. /* Single ring - provide ring size if multiple rings of this
  1967. * type are supported
  1968. */
  1969. .reg_size = {},
  1970. .max_size =
  1971. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1972. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1973. },
  1974. { /* TCL_DATA */
  1975. .start_ring_id = HAL_SRNG_SW2TCL1,
  1976. .max_rings = 3,
  1977. .entry_size = (sizeof(struct tlv_32_hdr) +
  1978. sizeof(struct tcl_data_cmd)) >> 2,
  1979. .lmac_ring = FALSE,
  1980. .ring_dir = HAL_SRNG_SRC_RING,
  1981. .reg_start = {
  1982. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1983. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1984. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1985. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1986. },
  1987. .reg_size = {
  1988. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1989. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1990. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1991. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1992. },
  1993. .max_size =
  1994. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1995. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1996. },
  1997. { /* TCL_CMD */
  1998. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1999. .max_rings = 1,
  2000. .entry_size = (sizeof(struct tlv_32_hdr) +
  2001. sizeof(struct tcl_gse_cmd)) >> 2,
  2002. .lmac_ring = FALSE,
  2003. .ring_dir = HAL_SRNG_SRC_RING,
  2004. .reg_start = {
  2005. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2006. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2007. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2008. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2009. },
  2010. /* Single ring - provide ring size if multiple rings of this
  2011. * type are supported
  2012. */
  2013. .reg_size = {},
  2014. .max_size =
  2015. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2016. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2017. },
  2018. { /* TCL_STATUS */
  2019. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2020. .max_rings = 1,
  2021. .entry_size = (sizeof(struct tlv_32_hdr) +
  2022. sizeof(struct tcl_status_ring)) >> 2,
  2023. .lmac_ring = FALSE,
  2024. .ring_dir = HAL_SRNG_DST_RING,
  2025. .reg_start = {
  2026. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2027. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2028. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2029. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2030. },
  2031. /* Single ring - provide ring size if multiple rings of this
  2032. * type are supported
  2033. */
  2034. .reg_size = {},
  2035. .max_size =
  2036. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2037. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2038. },
  2039. { /* CE_SRC */
  2040. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2041. .max_rings = 12,
  2042. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2043. .lmac_ring = FALSE,
  2044. .ring_dir = HAL_SRNG_SRC_RING,
  2045. .reg_start = {
  2046. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2047. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2048. },
  2049. .reg_size = {
  2050. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2051. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2052. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2053. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2054. },
  2055. .max_size =
  2056. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2057. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2058. },
  2059. { /* CE_DST */
  2060. .start_ring_id = HAL_SRNG_CE_0_DST,
  2061. .max_rings = 12,
  2062. .entry_size = 8 >> 2,
  2063. /*TODO: entry_size above should actually be
  2064. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2065. * of struct ce_dst_desc in HW header files
  2066. */
  2067. .lmac_ring = FALSE,
  2068. .ring_dir = HAL_SRNG_SRC_RING,
  2069. .reg_start = {
  2070. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2071. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2072. },
  2073. .reg_size = {
  2074. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2075. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2076. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2077. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2078. },
  2079. .max_size =
  2080. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2081. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2082. },
  2083. { /* CE_DST_STATUS */
  2084. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2085. .max_rings = 12,
  2086. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2087. .lmac_ring = FALSE,
  2088. .ring_dir = HAL_SRNG_DST_RING,
  2089. .reg_start = {
  2090. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2091. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2092. },
  2093. /* TODO: check destination status ring registers */
  2094. .reg_size = {
  2095. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2096. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2097. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2098. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2099. },
  2100. .max_size =
  2101. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2102. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2103. },
  2104. { /* WBM_IDLE_LINK */
  2105. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2106. .max_rings = 1,
  2107. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2108. .lmac_ring = FALSE,
  2109. .ring_dir = HAL_SRNG_SRC_RING,
  2110. .reg_start = {
  2111. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2112. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2113. },
  2114. /* Single ring - provide ring size if multiple rings of this
  2115. * type are supported
  2116. */
  2117. .reg_size = {},
  2118. .max_size =
  2119. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2120. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2121. },
  2122. { /* SW2WBM_RELEASE */
  2123. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2124. .max_rings = 1,
  2125. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2126. .lmac_ring = FALSE,
  2127. .ring_dir = HAL_SRNG_SRC_RING,
  2128. .reg_start = {
  2129. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2130. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2131. },
  2132. /* Single ring - provide ring size if multiple rings of this
  2133. * type are supported
  2134. */
  2135. .reg_size = {},
  2136. .max_size =
  2137. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2138. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2139. },
  2140. { /* WBM2SW_RELEASE */
  2141. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2142. #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
  2143. .max_rings = 5,
  2144. #else
  2145. .max_rings = 4,
  2146. #endif
  2147. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2148. .lmac_ring = FALSE,
  2149. .ring_dir = HAL_SRNG_DST_RING,
  2150. .reg_start = {
  2151. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2152. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2153. },
  2154. .reg_size = {
  2155. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2156. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2157. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2158. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2159. },
  2160. .max_size =
  2161. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2162. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2163. },
  2164. { /* RXDMA_BUF */
  2165. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2166. #ifdef IPA_OFFLOAD
  2167. .max_rings = 3,
  2168. #else
  2169. .max_rings = 2,
  2170. #endif
  2171. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2172. .lmac_ring = TRUE,
  2173. .ring_dir = HAL_SRNG_SRC_RING,
  2174. /* reg_start is not set because LMAC rings are not accessed
  2175. * from host
  2176. */
  2177. .reg_start = {},
  2178. .reg_size = {},
  2179. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2180. },
  2181. { /* RXDMA_DST */
  2182. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2183. .max_rings = 1,
  2184. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2185. .lmac_ring = TRUE,
  2186. .ring_dir = HAL_SRNG_DST_RING,
  2187. /* reg_start is not set because LMAC rings are not accessed
  2188. * from host
  2189. */
  2190. .reg_start = {},
  2191. .reg_size = {},
  2192. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2193. },
  2194. { /* RXDMA_MONITOR_BUF */
  2195. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2196. .max_rings = 1,
  2197. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2198. .lmac_ring = TRUE,
  2199. .ring_dir = HAL_SRNG_SRC_RING,
  2200. /* reg_start is not set because LMAC rings are not accessed
  2201. * from host
  2202. */
  2203. .reg_start = {},
  2204. .reg_size = {},
  2205. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2206. },
  2207. { /* RXDMA_MONITOR_STATUS */
  2208. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2209. .max_rings = 1,
  2210. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2211. .lmac_ring = TRUE,
  2212. .ring_dir = HAL_SRNG_SRC_RING,
  2213. /* reg_start is not set because LMAC rings are not accessed
  2214. * from host
  2215. */
  2216. .reg_start = {},
  2217. .reg_size = {},
  2218. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2219. },
  2220. { /* RXDMA_MONITOR_DST */
  2221. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2222. .max_rings = 1,
  2223. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2224. .lmac_ring = TRUE,
  2225. .ring_dir = HAL_SRNG_DST_RING,
  2226. /* reg_start is not set because LMAC rings are not accessed
  2227. * from host
  2228. */
  2229. .reg_start = {},
  2230. .reg_size = {},
  2231. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2232. },
  2233. { /* RXDMA_MONITOR_DESC */
  2234. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2235. .max_rings = 1,
  2236. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2237. .lmac_ring = TRUE,
  2238. .ring_dir = HAL_SRNG_SRC_RING,
  2239. /* reg_start is not set because LMAC rings are not accessed
  2240. * from host
  2241. */
  2242. .reg_start = {},
  2243. .reg_size = {},
  2244. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2245. },
  2246. { /* DIR_BUF_RX_DMA_SRC */
  2247. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2248. /*
  2249. * one ring is for spectral scan
  2250. * the other is for cfr
  2251. */
  2252. .max_rings = 2,
  2253. .entry_size = 2,
  2254. .lmac_ring = TRUE,
  2255. .ring_dir = HAL_SRNG_SRC_RING,
  2256. /* reg_start is not set because LMAC rings are not accessed
  2257. * from host
  2258. */
  2259. .reg_start = {},
  2260. .reg_size = {},
  2261. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2262. },
  2263. #ifdef WLAN_FEATURE_CIF_CFR
  2264. { /* WIFI_POS_SRC */
  2265. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2266. .max_rings = 1,
  2267. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2268. .lmac_ring = TRUE,
  2269. .ring_dir = HAL_SRNG_SRC_RING,
  2270. /* reg_start is not set because LMAC rings are not accessed
  2271. * from host
  2272. */
  2273. .reg_start = {},
  2274. .reg_size = {},
  2275. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2276. },
  2277. #endif
  2278. { /* REO2PPE */ 0},
  2279. { /* PPE2TCL */ 0},
  2280. { /* PPE_RELEASE */ 0},
  2281. { /* TX_MONITOR_BUF */ 0},
  2282. { /* TX_MONITOR_DST */ 0},
  2283. { /* SW2RXDMA_NEW */ 0},
  2284. };
  2285. /**
  2286. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2287. * offset and srng table
  2288. * @hal_soc: HAL SoC context
  2289. */
  2290. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2291. {
  2292. hal_soc->hw_srng_table = hw_srng_table_6750;
  2293. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2294. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2295. hal_hw_txrx_ops_attach_qca6750(hal_soc);
  2296. }