hal_kiwi.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021,2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "hal_be_api_mon.h"
  36. #include "reo_destination_ring_with_pn.h"
  37. #include <hal_be_rx.h>
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  44. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  45. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  66. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  67. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  77. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  78. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  79. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  80. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  81. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  99. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  103. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  107. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  113. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  114. #include "hal_kiwi_tx.h"
  115. #include "hal_kiwi_rx.h"
  116. #include "hal_be_rx_tlv.h"
  117. #include <hal_generic_api.h>
  118. #include <hal_be_generic_api.h>
  119. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  120. static uint32_t hal_get_link_desc_size_kiwi(void)
  121. {
  122. return LINK_DESC_SIZE;
  123. }
  124. /**
  125. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  126. * human readable format.
  127. * @ msdu_end: pointer the msdu_end TLV in pkt.
  128. * @ dbg_level: log level.
  129. *
  130. * Return: void
  131. */
  132. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  133. uint8_t dbg_level)
  134. {
  135. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  136. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  137. "rx_msdu_end tlv (1/7)- "
  138. "rxpcu_mpdu_filter_in_category :%x"
  139. "sw_frame_group_id :%x"
  140. "reserved_0 :%x"
  141. "phy_ppdu_id :%x"
  142. "ip_hdr_chksum:%x"
  143. "reported_mpdu_length :%x"
  144. "reserved_1a :%x"
  145. "key_id_octet :%x"
  146. "cce_super_rule :%x"
  147. "cce_classify_not_done_truncate :%x"
  148. "cce_classify_not_done_cce_dis:%x"
  149. "cumulative_l3_checksum :%x"
  150. "rule_indication_31_0 :%x"
  151. "rule_indication_63_32:%x"
  152. "da_offset :%x"
  153. "sa_offset :%x"
  154. "da_offset_valid :%x"
  155. "sa_offset_valid :%x"
  156. "reserved_5a :%x"
  157. "l3_type :%x",
  158. msdu_end->rxpcu_mpdu_filter_in_category,
  159. msdu_end->sw_frame_group_id,
  160. msdu_end->reserved_0,
  161. msdu_end->phy_ppdu_id,
  162. msdu_end->ip_hdr_chksum,
  163. msdu_end->reported_mpdu_length,
  164. msdu_end->reserved_1a,
  165. msdu_end->key_id_octet,
  166. msdu_end->cce_super_rule,
  167. msdu_end->cce_classify_not_done_truncate,
  168. msdu_end->cce_classify_not_done_cce_dis,
  169. msdu_end->cumulative_l3_checksum,
  170. msdu_end->rule_indication_31_0,
  171. msdu_end->rule_indication_63_32,
  172. msdu_end->da_offset,
  173. msdu_end->sa_offset,
  174. msdu_end->da_offset_valid,
  175. msdu_end->sa_offset_valid,
  176. msdu_end->reserved_5a,
  177. msdu_end->l3_type);
  178. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  179. "rx_msdu_end tlv (2/7)- "
  180. "ipv6_options_crc :%x"
  181. "tcp_seq_number :%x"
  182. "tcp_ack_number :%x"
  183. "tcp_flag :%x"
  184. "lro_eligible :%x"
  185. "reserved_9a :%x"
  186. "window_size :%x"
  187. "tcp_udp_chksum :%x"
  188. "sa_idx_timeout :%x"
  189. "da_idx_timeout :%x"
  190. "msdu_limit_error :%x"
  191. "flow_idx_timeout :%x"
  192. "flow_idx_invalid :%x"
  193. "wifi_parser_error :%x"
  194. "amsdu_parser_error :%x"
  195. "sa_is_valid :%x"
  196. "da_is_valid :%x"
  197. "da_is_mcbc :%x"
  198. "l3_header_padding :%x"
  199. "first_msdu :%x"
  200. "last_msdu :%x",
  201. msdu_end->ipv6_options_crc,
  202. msdu_end->tcp_seq_number,
  203. msdu_end->tcp_ack_number,
  204. msdu_end->tcp_flag,
  205. msdu_end->lro_eligible,
  206. msdu_end->reserved_9a,
  207. msdu_end->window_size,
  208. msdu_end->tcp_udp_chksum,
  209. msdu_end->sa_idx_timeout,
  210. msdu_end->da_idx_timeout,
  211. msdu_end->msdu_limit_error,
  212. msdu_end->flow_idx_timeout,
  213. msdu_end->flow_idx_invalid,
  214. msdu_end->wifi_parser_error,
  215. msdu_end->amsdu_parser_error,
  216. msdu_end->sa_is_valid,
  217. msdu_end->da_is_valid,
  218. msdu_end->da_is_mcbc,
  219. msdu_end->l3_header_padding,
  220. msdu_end->first_msdu,
  221. msdu_end->last_msdu);
  222. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  223. "rx_msdu_end tlv (3/7)"
  224. "tcp_udp_chksum_fail_copy :%x"
  225. "ip_chksum_fail_copy :%x"
  226. "sa_idx :%x"
  227. "da_idx_or_sw_peer_id :%x"
  228. "msdu_drop :%x"
  229. "reo_destination_indication :%x"
  230. "flow_idx :%x"
  231. "reserved_12a :%x"
  232. "fse_metadata :%x"
  233. "cce_metadata :%x"
  234. "sa_sw_peer_id:%x"
  235. "aggregation_count :%x"
  236. "flow_aggregation_continuation:%x"
  237. "fisa_timeout :%x"
  238. "reserved_15a :%x"
  239. "cumulative_l4_checksum :%x"
  240. "cumulative_ip_length :%x"
  241. "service_code :%x"
  242. "priority_valid :%x",
  243. msdu_end->tcp_udp_chksum_fail_copy,
  244. msdu_end->ip_chksum_fail_copy,
  245. msdu_end->sa_idx,
  246. msdu_end->da_idx_or_sw_peer_id,
  247. msdu_end->msdu_drop,
  248. msdu_end->reo_destination_indication,
  249. msdu_end->flow_idx,
  250. msdu_end->reserved_12a,
  251. msdu_end->fse_metadata,
  252. msdu_end->cce_metadata,
  253. msdu_end->sa_sw_peer_id,
  254. msdu_end->aggregation_count,
  255. msdu_end->flow_aggregation_continuation,
  256. msdu_end->fisa_timeout,
  257. msdu_end->reserved_15a,
  258. msdu_end->cumulative_l4_checksum,
  259. msdu_end->cumulative_ip_length,
  260. msdu_end->service_code,
  261. msdu_end->priority_valid);
  262. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  263. "rx_msdu_end tlv (4/7)"
  264. "reserved_17a :%x"
  265. "msdu_length :%x"
  266. "ipsec_esp :%x"
  267. "l3_offset :%x"
  268. "ipsec_ah :%x"
  269. "l4_offset :%x"
  270. "msdu_number :%x"
  271. "decap_format :%x"
  272. "ipv4_proto :%x"
  273. "ipv6_proto :%x"
  274. "tcp_proto :%x"
  275. "udp_proto :%x"
  276. "ip_frag :%x"
  277. "tcp_only_ack :%x"
  278. "da_is_bcast_mcast :%x"
  279. "toeplitz_hash_sel :%x"
  280. "ip_fixed_header_valid:%x"
  281. "ip_extn_header_valid :%x"
  282. "tcp_udp_header_valid :%x",
  283. msdu_end->reserved_17a,
  284. msdu_end->msdu_length,
  285. msdu_end->ipsec_esp,
  286. msdu_end->l3_offset,
  287. msdu_end->ipsec_ah,
  288. msdu_end->l4_offset,
  289. msdu_end->msdu_number,
  290. msdu_end->decap_format,
  291. msdu_end->ipv4_proto,
  292. msdu_end->ipv6_proto,
  293. msdu_end->tcp_proto,
  294. msdu_end->udp_proto,
  295. msdu_end->ip_frag,
  296. msdu_end->tcp_only_ack,
  297. msdu_end->da_is_bcast_mcast,
  298. msdu_end->toeplitz_hash_sel,
  299. msdu_end->ip_fixed_header_valid,
  300. msdu_end->ip_extn_header_valid,
  301. msdu_end->tcp_udp_header_valid);
  302. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  303. "rx_msdu_end tlv (5/7)"
  304. "mesh_control_present :%x"
  305. "ldpc :%x"
  306. "ip4_protocol_ip6_next_header :%x"
  307. "toeplitz_hash_2_or_4 :%x"
  308. "flow_id_toeplitz :%x"
  309. "user_rssi :%x"
  310. "pkt_type :%x"
  311. "stbc :%x"
  312. "sgi :%x"
  313. "rate_mcs :%x"
  314. "receive_bandwidth :%x"
  315. "reception_type :%x"
  316. "mimo_ss_bitmap :%x"
  317. "ppdu_start_timestamp_31_0 :%x"
  318. "ppdu_start_timestamp_63_32 :%x"
  319. "sw_phy_meta_data :%x"
  320. "vlan_ctag_ci :%x"
  321. "vlan_stag_ci :%x"
  322. "first_mpdu :%x"
  323. "reserved_30a :%x"
  324. "mcast_bcast :%x",
  325. msdu_end->mesh_control_present,
  326. msdu_end->ldpc,
  327. msdu_end->ip4_protocol_ip6_next_header,
  328. msdu_end->toeplitz_hash_2_or_4,
  329. msdu_end->flow_id_toeplitz,
  330. msdu_end->user_rssi,
  331. msdu_end->pkt_type,
  332. msdu_end->stbc,
  333. msdu_end->sgi,
  334. msdu_end->rate_mcs,
  335. msdu_end->receive_bandwidth,
  336. msdu_end->reception_type,
  337. msdu_end->mimo_ss_bitmap,
  338. msdu_end->ppdu_start_timestamp_31_0,
  339. msdu_end->ppdu_start_timestamp_63_32,
  340. msdu_end->sw_phy_meta_data,
  341. msdu_end->vlan_ctag_ci,
  342. msdu_end->vlan_stag_ci,
  343. msdu_end->first_mpdu,
  344. msdu_end->reserved_30a,
  345. msdu_end->mcast_bcast);
  346. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  347. "rx_msdu_end tlv (6/7)"
  348. "ast_index_not_found :%x"
  349. "ast_index_timeout :%x"
  350. "power_mgmt :%x"
  351. "non_qos :%x"
  352. "null_data :%x"
  353. "mgmt_type :%x"
  354. "ctrl_type :%x"
  355. "more_data :%x"
  356. "eosp :%x"
  357. "a_msdu_error :%x"
  358. "fragment_flag:%x"
  359. "order:%x"
  360. "cce_match :%x"
  361. "overflow_err :%x"
  362. "msdu_length_err :%x"
  363. "tcp_udp_chksum_fail :%x"
  364. "ip_chksum_fail :%x"
  365. "sa_idx_invalid :%x"
  366. "da_idx_invalid :%x"
  367. "reserved_30b :%x",
  368. msdu_end->ast_index_not_found,
  369. msdu_end->ast_index_timeout,
  370. msdu_end->power_mgmt,
  371. msdu_end->non_qos,
  372. msdu_end->null_data,
  373. msdu_end->mgmt_type,
  374. msdu_end->ctrl_type,
  375. msdu_end->more_data,
  376. msdu_end->eosp,
  377. msdu_end->a_msdu_error,
  378. msdu_end->fragment_flag,
  379. msdu_end->order,
  380. msdu_end->cce_match,
  381. msdu_end->overflow_err,
  382. msdu_end->msdu_length_err,
  383. msdu_end->tcp_udp_chksum_fail,
  384. msdu_end->ip_chksum_fail,
  385. msdu_end->sa_idx_invalid,
  386. msdu_end->da_idx_invalid,
  387. msdu_end->reserved_30b);
  388. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  389. "rx_msdu_end tlv (7/7)"
  390. "rx_in_tx_decrypt_byp :%x"
  391. "encrypt_required :%x"
  392. "directed :%x"
  393. "buffer_fragment :%x"
  394. "mpdu_length_err :%x"
  395. "tkip_mic_err :%x"
  396. "decrypt_err :%x"
  397. "unencrypted_frame_err:%x"
  398. "fcs_err :%x"
  399. "reserved_31a :%x"
  400. "decrypt_status_code :%x"
  401. "rx_bitmap_not_updated:%x"
  402. "reserved_31b :%x"
  403. "msdu_done :%x",
  404. msdu_end->rx_in_tx_decrypt_byp,
  405. msdu_end->encrypt_required,
  406. msdu_end->directed,
  407. msdu_end->buffer_fragment,
  408. msdu_end->mpdu_length_err,
  409. msdu_end->tkip_mic_err,
  410. msdu_end->decrypt_err,
  411. msdu_end->unencrypted_frame_err,
  412. msdu_end->fcs_err,
  413. msdu_end->reserved_31a,
  414. msdu_end->decrypt_status_code,
  415. msdu_end->rx_bitmap_not_updated,
  416. msdu_end->reserved_31b,
  417. msdu_end->msdu_done);
  418. }
  419. /**
  420. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  421. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  422. * @ dbg_level: log level.
  423. *
  424. * Return: void
  425. */
  426. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  427. uint8_t dbg_level)
  428. {
  429. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  430. hal_verbose_debug("\n---------------\n"
  431. "rx_pkt_hdr_tlv\n"
  432. "---------------\n"
  433. "phy_ppdu_id %lld ",
  434. pkt_hdr_tlv->phy_ppdu_id);
  435. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  436. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  437. }
  438. /**
  439. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  440. * human readable format.
  441. * @mpdu_start: pointer the rx_attention TLV in pkt.
  442. * @dbg_level: log level.
  443. *
  444. * Return: void
  445. */
  446. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  447. uint8_t dbg_level)
  448. {
  449. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  450. struct rx_mpdu_info *mpdu_info =
  451. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  452. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  453. "rx_mpdu_start tlv (1/5) - "
  454. "rx_reo_queue_desc_addr_31_0 :%x"
  455. "rx_reo_queue_desc_addr_39_32 :%x"
  456. "receive_queue_number:%x "
  457. "pre_delim_err_warning:%x "
  458. "first_delim_err:%x "
  459. "reserved_2a:%x "
  460. "pn_31_0:%x "
  461. "pn_63_32:%x "
  462. "pn_95_64:%x "
  463. "pn_127_96:%x "
  464. "epd_en:%x "
  465. "all_frames_shall_be_encrypted :%x"
  466. "encrypt_type:%x "
  467. "wep_key_width_for_variable_key :%x"
  468. "bssid_hit:%x "
  469. "bssid_number:%x "
  470. "tid:%x "
  471. "reserved_7a:%x "
  472. "peer_meta_data:%x ",
  473. mpdu_info->rx_reo_queue_desc_addr_31_0,
  474. mpdu_info->rx_reo_queue_desc_addr_39_32,
  475. mpdu_info->receive_queue_number,
  476. mpdu_info->pre_delim_err_warning,
  477. mpdu_info->first_delim_err,
  478. mpdu_info->reserved_2a,
  479. mpdu_info->pn_31_0,
  480. mpdu_info->pn_63_32,
  481. mpdu_info->pn_95_64,
  482. mpdu_info->pn_127_96,
  483. mpdu_info->epd_en,
  484. mpdu_info->all_frames_shall_be_encrypted,
  485. mpdu_info->encrypt_type,
  486. mpdu_info->wep_key_width_for_variable_key,
  487. mpdu_info->bssid_hit,
  488. mpdu_info->bssid_number,
  489. mpdu_info->tid,
  490. mpdu_info->reserved_7a,
  491. mpdu_info->peer_meta_data);
  492. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  493. "rx_mpdu_start tlv (2/5) - "
  494. "rxpcu_mpdu_filter_in_category :%x"
  495. "sw_frame_group_id:%x "
  496. "ndp_frame:%x "
  497. "phy_err:%x "
  498. "phy_err_during_mpdu_header :%x"
  499. "protocol_version_err:%x "
  500. "ast_based_lookup_valid:%x "
  501. "reserved_9a:%x "
  502. "phy_ppdu_id:%x "
  503. "ast_index:%x "
  504. "sw_peer_id:%x "
  505. "mpdu_frame_control_valid:%x "
  506. "mpdu_duration_valid:%x "
  507. "mac_addr_ad1_valid:%x "
  508. "mac_addr_ad2_valid:%x "
  509. "mac_addr_ad3_valid:%x "
  510. "mac_addr_ad4_valid:%x "
  511. "mpdu_sequence_control_valid :%x"
  512. "mpdu_qos_control_valid:%x "
  513. "mpdu_ht_control_valid:%x "
  514. "frame_encryption_info_valid :%x",
  515. mpdu_info->rxpcu_mpdu_filter_in_category,
  516. mpdu_info->sw_frame_group_id,
  517. mpdu_info->ndp_frame,
  518. mpdu_info->phy_err,
  519. mpdu_info->phy_err_during_mpdu_header,
  520. mpdu_info->protocol_version_err,
  521. mpdu_info->ast_based_lookup_valid,
  522. mpdu_info->reserved_9a,
  523. mpdu_info->phy_ppdu_id,
  524. mpdu_info->ast_index,
  525. mpdu_info->sw_peer_id,
  526. mpdu_info->mpdu_frame_control_valid,
  527. mpdu_info->mpdu_duration_valid,
  528. mpdu_info->mac_addr_ad1_valid,
  529. mpdu_info->mac_addr_ad2_valid,
  530. mpdu_info->mac_addr_ad3_valid,
  531. mpdu_info->mac_addr_ad4_valid,
  532. mpdu_info->mpdu_sequence_control_valid,
  533. mpdu_info->mpdu_qos_control_valid,
  534. mpdu_info->mpdu_ht_control_valid,
  535. mpdu_info->frame_encryption_info_valid);
  536. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  537. "rx_mpdu_start tlv (3/5) - "
  538. "mpdu_fragment_number:%x "
  539. "more_fragment_flag:%x "
  540. "reserved_11a:%x "
  541. "fr_ds:%x "
  542. "to_ds:%x "
  543. "encrypted:%x "
  544. "mpdu_retry:%x "
  545. "mpdu_sequence_number:%x "
  546. "key_id_octet:%x "
  547. "new_peer_entry:%x "
  548. "decrypt_needed:%x "
  549. "decap_type:%x "
  550. "rx_insert_vlan_c_tag_padding :%x"
  551. "rx_insert_vlan_s_tag_padding :%x"
  552. "strip_vlan_c_tag_decap:%x "
  553. "strip_vlan_s_tag_decap:%x "
  554. "pre_delim_count:%x "
  555. "ampdu_flag:%x "
  556. "bar_frame:%x "
  557. "raw_mpdu:%x "
  558. "reserved_12:%x "
  559. "mpdu_length:%x ",
  560. mpdu_info->mpdu_fragment_number,
  561. mpdu_info->more_fragment_flag,
  562. mpdu_info->reserved_11a,
  563. mpdu_info->fr_ds,
  564. mpdu_info->to_ds,
  565. mpdu_info->encrypted,
  566. mpdu_info->mpdu_retry,
  567. mpdu_info->mpdu_sequence_number,
  568. mpdu_info->key_id_octet,
  569. mpdu_info->new_peer_entry,
  570. mpdu_info->decrypt_needed,
  571. mpdu_info->decap_type,
  572. mpdu_info->rx_insert_vlan_c_tag_padding,
  573. mpdu_info->rx_insert_vlan_s_tag_padding,
  574. mpdu_info->strip_vlan_c_tag_decap,
  575. mpdu_info->strip_vlan_s_tag_decap,
  576. mpdu_info->pre_delim_count,
  577. mpdu_info->ampdu_flag,
  578. mpdu_info->bar_frame,
  579. mpdu_info->raw_mpdu,
  580. mpdu_info->reserved_12,
  581. mpdu_info->mpdu_length);
  582. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  583. "rx_mpdu_start tlv (4/5) - "
  584. "mpdu_length:%x "
  585. "first_mpdu:%x "
  586. "mcast_bcast:%x "
  587. "ast_index_not_found:%x "
  588. "ast_index_timeout:%x "
  589. "power_mgmt:%x "
  590. "non_qos:%x "
  591. "null_data:%x "
  592. "mgmt_type:%x "
  593. "ctrl_type:%x "
  594. "more_data:%x "
  595. "eosp:%x "
  596. "fragment_flag:%x "
  597. "order:%x "
  598. "u_apsd_trigger:%x "
  599. "encrypt_required:%x "
  600. "directed:%x "
  601. "amsdu_present:%x "
  602. "reserved_13:%x "
  603. "mpdu_frame_control_field:%x "
  604. "mpdu_duration_field:%x ",
  605. mpdu_info->mpdu_length,
  606. mpdu_info->first_mpdu,
  607. mpdu_info->mcast_bcast,
  608. mpdu_info->ast_index_not_found,
  609. mpdu_info->ast_index_timeout,
  610. mpdu_info->power_mgmt,
  611. mpdu_info->non_qos,
  612. mpdu_info->null_data,
  613. mpdu_info->mgmt_type,
  614. mpdu_info->ctrl_type,
  615. mpdu_info->more_data,
  616. mpdu_info->eosp,
  617. mpdu_info->fragment_flag,
  618. mpdu_info->order,
  619. mpdu_info->u_apsd_trigger,
  620. mpdu_info->encrypt_required,
  621. mpdu_info->directed,
  622. mpdu_info->amsdu_present,
  623. mpdu_info->reserved_13,
  624. mpdu_info->mpdu_frame_control_field,
  625. mpdu_info->mpdu_duration_field);
  626. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  627. "rx_mpdu_start tlv (5/5) - "
  628. "mac_addr_ad1_31_0:%x "
  629. "mac_addr_ad1_47_32:%x "
  630. "mac_addr_ad2_15_0:%x "
  631. "mac_addr_ad2_47_16:%x "
  632. "mac_addr_ad3_31_0:%x "
  633. "mac_addr_ad3_47_32:%x "
  634. "mpdu_sequence_control_field :%x"
  635. "mac_addr_ad4_31_0:%x "
  636. "mac_addr_ad4_47_32:%x "
  637. "mpdu_qos_control_field:%x "
  638. "mpdu_ht_control_field:%x "
  639. "vdev_id:%x "
  640. "service_code:%x "
  641. "priority_valid:%x "
  642. "reserved_23a:%x ",
  643. mpdu_info->mac_addr_ad1_31_0,
  644. mpdu_info->mac_addr_ad1_47_32,
  645. mpdu_info->mac_addr_ad2_15_0,
  646. mpdu_info->mac_addr_ad2_47_16,
  647. mpdu_info->mac_addr_ad3_31_0,
  648. mpdu_info->mac_addr_ad3_47_32,
  649. mpdu_info->mpdu_sequence_control_field,
  650. mpdu_info->mac_addr_ad4_31_0,
  651. mpdu_info->mac_addr_ad4_47_32,
  652. mpdu_info->mpdu_qos_control_field,
  653. mpdu_info->mpdu_ht_control_field,
  654. mpdu_info->vdev_id,
  655. mpdu_info->service_code,
  656. mpdu_info->priority_valid,
  657. mpdu_info->reserved_23a);
  658. }
  659. /**
  660. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  661. * @hal_soc_hdl: hal_soc handle
  662. * @buf: pointer the pkt buffer
  663. * @dbg_level: log level
  664. *
  665. * Return: void
  666. */
  667. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  668. uint8_t *buf, uint8_t dbg_level)
  669. {
  670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  671. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  672. struct rx_mpdu_start *mpdu_start =
  673. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  674. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  675. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  676. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  677. }
  678. /**
  679. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  680. * elements from the rx tlvs
  681. * @buf: start address of rx tlvs [Validated by caller]
  682. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  683. * [To be validated by caller]
  684. *
  685. * Return: None
  686. */
  687. static void
  688. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  689. void *mpdu_desc_info_hdl)
  690. {
  691. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  692. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  694. struct rx_mpdu_start *mpdu_start =
  695. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  696. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  697. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  698. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  699. mpdu_info);
  700. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  701. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  702. }
  703. /**
  704. * hal_reo_status_get_header_kiwi - Process reo desc info
  705. * @d - Pointer to reo descriptior
  706. * @b - tlv type info
  707. * @h1 - Pointer to hal_reo_status_header where info to be stored
  708. *
  709. * Return - none.
  710. *
  711. */
  712. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  713. void *h1)
  714. {
  715. uint64_t *d = (uint64_t *)ring_desc;
  716. uint64_t val1 = 0;
  717. struct hal_reo_status_header *h =
  718. (struct hal_reo_status_header *)h1;
  719. /* Offsets of descriptor fields defined in HW headers start
  720. * from the field after TLV header
  721. */
  722. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  723. switch (b) {
  724. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  725. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  726. STATUS_HEADER_REO_STATUS_NUMBER)];
  727. break;
  728. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  729. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  730. STATUS_HEADER_REO_STATUS_NUMBER)];
  731. break;
  732. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  733. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  734. STATUS_HEADER_REO_STATUS_NUMBER)];
  735. break;
  736. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  737. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  738. STATUS_HEADER_REO_STATUS_NUMBER)];
  739. break;
  740. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  741. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  742. STATUS_HEADER_REO_STATUS_NUMBER)];
  743. break;
  744. case HAL_REO_DESC_THRES_STATUS_TLV:
  745. val1 =
  746. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  747. STATUS_HEADER_REO_STATUS_NUMBER)];
  748. break;
  749. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  750. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  751. STATUS_HEADER_REO_STATUS_NUMBER)];
  752. break;
  753. default:
  754. qdf_nofl_err("ERROR: Unknown tlv\n");
  755. break;
  756. }
  757. h->cmd_num =
  758. HAL_GET_FIELD(
  759. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  760. val1);
  761. h->exec_time =
  762. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  763. CMD_EXECUTION_TIME, val1);
  764. h->status =
  765. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  766. REO_CMD_EXECUTION_STATUS, val1);
  767. switch (b) {
  768. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  769. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  770. STATUS_HEADER_TIMESTAMP)];
  771. break;
  772. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  773. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  774. STATUS_HEADER_TIMESTAMP)];
  775. break;
  776. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  777. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  778. STATUS_HEADER_TIMESTAMP)];
  779. break;
  780. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  781. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  782. STATUS_HEADER_TIMESTAMP)];
  783. break;
  784. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  785. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  786. STATUS_HEADER_TIMESTAMP)];
  787. break;
  788. case HAL_REO_DESC_THRES_STATUS_TLV:
  789. val1 =
  790. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  791. STATUS_HEADER_TIMESTAMP)];
  792. break;
  793. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  794. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  795. STATUS_HEADER_TIMESTAMP)];
  796. break;
  797. default:
  798. qdf_nofl_err("ERROR: Unknown tlv\n");
  799. break;
  800. }
  801. h->tstamp =
  802. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  803. }
  804. static
  805. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  806. {
  807. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  808. }
  809. static
  810. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  811. {
  812. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  813. }
  814. static
  815. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  816. {
  817. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  818. }
  819. static
  820. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  821. {
  822. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  823. }
  824. /*
  825. * hal_rx_get_tlv_kiwi(): API to get the tlv
  826. *
  827. * @rx_tlv: TLV data extracted from the rx packet
  828. * Return: uint8_t
  829. */
  830. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  831. {
  832. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  833. }
  834. /**
  835. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  836. * - process other receive info TLV
  837. * @rx_tlv_hdr: pointer to TLV header
  838. * @ppdu_info: pointer to ppdu_info
  839. *
  840. * Return: None
  841. */
  842. static
  843. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  844. void *ppdu_info_handle)
  845. {
  846. uint32_t tlv_tag, tlv_len;
  847. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  848. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  849. void *other_tlv_hdr = NULL;
  850. void *other_tlv = NULL;
  851. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  852. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  853. temp_len = 0;
  854. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  855. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  856. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  857. temp_len += other_tlv_len;
  858. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  859. switch (other_tlv_tag) {
  860. default:
  861. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  862. "%s unhandled TLV type: %d, TLV len:%d",
  863. __func__, other_tlv_tag, other_tlv_len);
  864. break;
  865. }
  866. }
  867. /**
  868. * hal_reo_config_kiwi(): Set reo config parameters
  869. * @soc: hal soc handle
  870. * @reg_val: value to be set
  871. * @reo_params: reo parameters
  872. *
  873. * Return: void
  874. */
  875. static
  876. void hal_reo_config_kiwi(struct hal_soc *soc,
  877. uint32_t reg_val,
  878. struct hal_reo_params *reo_params)
  879. {
  880. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  881. }
  882. /**
  883. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  884. * @msdu_details_ptr - Pointer to msdu_details_ptr
  885. *
  886. * Return - Pointer to rx_msdu_desc_info structure.
  887. *
  888. */
  889. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  890. {
  891. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  892. }
  893. /**
  894. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  895. * @link_desc - Pointer to link desc
  896. *
  897. * Return - Pointer to rx_msdu_details structure
  898. *
  899. */
  900. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  901. {
  902. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  903. }
  904. /**
  905. * hal_get_window_address_kiwi(): Function to get hp/tp address
  906. * @hal_soc: Pointer to hal_soc
  907. * @addr: address offset of register
  908. *
  909. * Return: modified address offset of register
  910. */
  911. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  912. qdf_iomem_t addr)
  913. {
  914. return addr;
  915. }
  916. /**
  917. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  918. * ring remap register
  919. * @hal_soc: Pointer to hal_soc
  920. *
  921. * Return: none.
  922. */
  923. static void
  924. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  925. {
  926. /*
  927. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  928. * frame routed to REO2SW0 ring.
  929. */
  930. uint32_t dst_remap_ix0 =
  931. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  932. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  933. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  934. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  935. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  936. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  937. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  938. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  939. uint32_t dst_remap_ix1 =
  940. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  941. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  942. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  943. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  944. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  945. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  946. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  947. HAL_REG_WRITE(hal_soc,
  948. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  949. REO_REG_REG_BASE),
  950. dst_remap_ix0);
  951. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  952. HAL_REG_READ(
  953. hal_soc,
  954. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  955. REO_REG_REG_BASE)));
  956. HAL_REG_WRITE(hal_soc,
  957. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  958. REO_REG_REG_BASE),
  959. dst_remap_ix1);
  960. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  961. HAL_REG_READ(
  962. hal_soc,
  963. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  964. REO_REG_REG_BASE)));
  965. }
  966. /**
  967. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  968. * for OOR and 2K-jump frames
  969. * @hal_soc: HAL SoC handle
  970. *
  971. * Return: 1, since the register is set.
  972. */
  973. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  974. {
  975. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  976. 1);
  977. return 1;
  978. }
  979. /**
  980. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  981. * @fst: Pointer to the Rx Flow Search Table
  982. * @table_offset: offset into the table where the flow is to be setup
  983. * @flow: Flow Parameters
  984. *
  985. * Flow table entry fields are updated in host byte order, little endian order.
  986. *
  987. * Return: Success/Failure
  988. */
  989. static void *
  990. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  991. uint8_t *rx_flow)
  992. {
  993. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  994. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  995. uint8_t *fse;
  996. bool fse_valid;
  997. if (table_offset >= fst->max_entries) {
  998. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  999. "HAL FSE table offset %u exceeds max entries %u",
  1000. table_offset, fst->max_entries);
  1001. return NULL;
  1002. }
  1003. fse = (uint8_t *)fst->base_vaddr +
  1004. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1005. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1006. if (fse_valid) {
  1007. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1008. "HAL FSE %pK already valid", fse);
  1009. return NULL;
  1010. }
  1011. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1012. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1013. (flow->tuple_info.src_ip_127_96));
  1014. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1015. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1016. (flow->tuple_info.src_ip_95_64));
  1017. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1018. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1019. (flow->tuple_info.src_ip_63_32));
  1020. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1021. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1022. (flow->tuple_info.src_ip_31_0));
  1023. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1024. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1025. (flow->tuple_info.dest_ip_127_96));
  1026. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1027. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1028. (flow->tuple_info.dest_ip_95_64));
  1029. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1030. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1031. (flow->tuple_info.dest_ip_63_32));
  1032. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1033. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1034. (flow->tuple_info.dest_ip_31_0));
  1035. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1036. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1037. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1038. (flow->tuple_info.dest_port));
  1039. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1040. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1041. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1042. (flow->tuple_info.src_port));
  1043. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1044. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1045. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1046. flow->tuple_info.l4_protocol);
  1047. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1048. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1049. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1050. flow->reo_destination_handler);
  1051. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1052. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1053. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1054. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1055. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1056. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1057. (flow->fse_metadata));
  1058. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1059. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1060. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1061. REO_DESTINATION_INDICATION,
  1062. flow->reo_destination_indication);
  1063. /* Reset all the other fields in FSE */
  1064. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1065. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1066. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1067. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1068. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1069. return fse;
  1070. }
  1071. static
  1072. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1073. uint32_t num_rings, uint32_t *remap1,
  1074. uint32_t *remap2)
  1075. {
  1076. /*
  1077. * The 4 bits REO destination ring value is defined as: 0: TCL
  1078. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1079. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1080. *
  1081. */
  1082. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1083. REO_REMAP_SW3, REO_REMAP_SW4,
  1084. REO_REMAP_SW5, REO_REMAP_SW6,
  1085. REO_REMAP_SW7, REO_REMAP_SW8};
  1086. switch (num_rings) {
  1087. default:
  1088. case 3:
  1089. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1090. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1091. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1092. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1093. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1094. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1095. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1096. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1097. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1098. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1099. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1100. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1101. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1102. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1103. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1104. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1105. break;
  1106. case 4:
  1107. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1108. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1109. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1110. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1111. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1112. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1113. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1114. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1115. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1116. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1117. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1118. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1119. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1120. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1121. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1122. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1123. break;
  1124. case 6:
  1125. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1126. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1127. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1128. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1129. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1130. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1131. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1132. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1133. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1134. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1135. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1136. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1137. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1138. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1139. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1140. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1141. break;
  1142. case 8:
  1143. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1144. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1145. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1146. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1147. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1148. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1149. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1150. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1151. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1152. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1153. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1154. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1155. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1156. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1157. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1158. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1159. break;
  1160. }
  1161. }
  1162. /* NUM TCL Bank registers in KIWI */
  1163. #define HAL_NUM_TCL_BANKS_KIWI 8
  1164. /**
  1165. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1166. *
  1167. * Returns: number of bank
  1168. */
  1169. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1170. {
  1171. return HAL_NUM_TCL_BANKS_KIWI;
  1172. }
  1173. /**
  1174. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1175. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1176. * @prev_pn: Buffer where the previous PN is to be populated.
  1177. * [To be validated by caller]
  1178. *
  1179. * Return: None
  1180. */
  1181. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1182. uint64_t *prev_pn)
  1183. {
  1184. struct reo_destination_ring_with_pn *reo_desc =
  1185. (struct reo_destination_ring_with_pn *)ring_desc;
  1186. *prev_pn = reo_desc->prev_pn_23_0;
  1187. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1188. }
  1189. /**
  1190. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1191. * @hal_soc_hdl: HAL SOC handle
  1192. * @offset: CMEM address
  1193. * @value: value to write
  1194. *
  1195. * Return: None.
  1196. */
  1197. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1198. uint32_t offset,
  1199. uint32_t value)
  1200. {
  1201. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1202. hal_write32_mb(hal, offset, value);
  1203. }
  1204. /**
  1205. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1206. * @chip_id: mlo chip_id
  1207. *
  1208. * Returns: RBM ID
  1209. */
  1210. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1211. {
  1212. return WBM_IDLE_DESC_LIST;
  1213. }
  1214. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1215. {
  1216. /* init and setup */
  1217. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1218. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1219. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1220. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1221. hal_soc->ops->hal_reo_set_err_dst_remap =
  1222. hal_reo_set_err_dst_remap_kiwi;
  1223. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1224. hal_reo_enable_pn_in_dest_kiwi;
  1225. /* tx */
  1226. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1227. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1228. hal_soc->ops->hal_tx_comp_get_status =
  1229. hal_tx_comp_get_status_generic_be;
  1230. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1231. hal_tx_init_cmd_credit_ring_kiwi;
  1232. /* rx */
  1233. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1234. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1235. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1236. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1237. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1238. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1239. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1240. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1241. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1242. hal_rx_dump_mpdu_start_tlv_kiwi;
  1243. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1244. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1245. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1246. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1247. hal_rx_tlv_reception_type_get_be;
  1248. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1249. hal_rx_msdu_end_da_idx_get_be;
  1250. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1251. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1252. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1253. hal_rx_link_desc_msdu0_ptr_kiwi;
  1254. hal_soc->ops->hal_reo_status_get_header =
  1255. hal_reo_status_get_header_kiwi;
  1256. hal_soc->ops->hal_rx_status_get_tlv_info =
  1257. hal_rx_status_get_tlv_info_generic_be;
  1258. hal_soc->ops->hal_rx_wbm_err_info_get =
  1259. hal_rx_wbm_err_info_get_generic_be;
  1260. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1261. hal_rx_priv_info_set_in_tlv_be;
  1262. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1263. hal_rx_priv_info_get_from_tlv_be;
  1264. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1265. hal_tx_set_pcp_tid_map_generic_be;
  1266. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1267. hal_tx_update_pcp_tid_generic_be;
  1268. hal_soc->ops->hal_tx_set_tidmap_prty =
  1269. hal_tx_update_tidmap_prty_generic_be;
  1270. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1271. hal_rx_get_rx_fragment_number_be;
  1272. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1273. hal_rx_tlv_da_is_mcbc_get_be;
  1274. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1275. hal_rx_tlv_sa_is_valid_get_be;
  1276. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1277. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1278. hal_rx_desc_is_first_msdu_be;
  1279. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1280. hal_rx_tlv_l3_hdr_padding_get_be;
  1281. hal_soc->ops->hal_rx_encryption_info_valid =
  1282. hal_rx_encryption_info_valid_be;
  1283. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1284. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1285. hal_rx_tlv_first_msdu_get_be;
  1286. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1287. hal_rx_tlv_da_is_valid_get_be;
  1288. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1289. hal_rx_tlv_last_msdu_get_be;
  1290. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1291. hal_rx_get_mpdu_mac_ad4_valid_be;
  1292. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1293. hal_rx_mpdu_start_sw_peer_id_get_be;
  1294. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1295. hal_rx_mpdu_peer_meta_data_get_be;
  1296. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1297. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1298. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1299. hal_rx_get_mpdu_frame_control_valid_be;
  1300. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1301. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1302. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1303. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1304. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1305. hal_rx_get_mpdu_sequence_control_valid_be;
  1306. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1307. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1308. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1309. hal_rx_hw_desc_get_ppduid_get_be;
  1310. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1311. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1312. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1313. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1314. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1315. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1316. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1317. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1318. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1319. hal_rx_get_mac_addr2_valid_be;
  1320. hal_soc->ops->hal_rx_get_filter_category =
  1321. hal_rx_get_filter_category_be;
  1322. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1323. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1324. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1325. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1326. hal_rx_msdu_flow_idx_invalid_be;
  1327. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1328. hal_rx_msdu_flow_idx_timeout_be;
  1329. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1330. hal_rx_msdu_fse_metadata_get_be;
  1331. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1332. hal_rx_msdu_cce_match_get_be;
  1333. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1334. hal_rx_msdu_cce_metadata_get_be;
  1335. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1336. hal_rx_msdu_get_flow_params_be;
  1337. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1338. hal_rx_tlv_get_tcp_chksum_be;
  1339. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1340. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1341. defined(WLAN_ENH_CFR_ENABLE)
  1342. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1343. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1344. #else
  1345. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1346. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1347. #endif
  1348. /* rx - msdu end fast path info fields */
  1349. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1350. hal_rx_msdu_packet_metadata_get_generic_be;
  1351. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1352. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1353. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1354. hal_rx_get_fisa_cumulative_ip_length_be;
  1355. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1356. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1357. hal_rx_get_flow_agg_continuation_be;
  1358. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1359. hal_rx_get_flow_agg_count_be;
  1360. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1361. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1362. hal_rx_mpdu_start_tlv_tag_valid_be;
  1363. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  1364. /* rx - TLV struct offsets */
  1365. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1366. hal_rx_msdu_end_offset_get_generic;
  1367. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1368. hal_rx_mpdu_start_offset_get_generic;
  1369. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1370. hal_rx_pkt_tlv_offset_get_generic;
  1371. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  1372. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1373. hal_rx_flow_get_tuple_info_be;
  1374. hal_soc->ops->hal_rx_flow_delete_entry =
  1375. hal_rx_flow_delete_entry_be;
  1376. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1377. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1378. hal_compute_reo_remap_ix2_ix3_kiwi;
  1379. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1380. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1381. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1382. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  1383. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1384. hal_rx_msdu_get_reo_destination_indication_be;
  1385. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  1386. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1387. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1388. hal_rx_msdu_is_wlan_mcast_generic_be;
  1389. hal_soc->ops->hal_rx_tlv_bw_get =
  1390. hal_rx_tlv_bw_get_be;
  1391. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1392. hal_rx_tlv_get_is_decrypted_be;
  1393. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1394. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1395. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1396. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1397. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1398. hal_rx_tlv_mpdu_len_err_get_be;
  1399. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1400. hal_rx_tlv_mpdu_fcs_err_get_be;
  1401. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1402. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1403. hal_rx_tlv_decrypt_err_get_be;
  1404. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1405. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1406. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1407. hal_rx_tlv_decap_format_get_be;
  1408. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1409. hal_rx_tlv_get_offload_info_be;
  1410. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1411. hal_rx_attn_phy_ppdu_id_get_be;
  1412. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1413. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1414. hal_rx_msdu_start_msdu_len_get_be;
  1415. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1416. hal_rx_get_frame_ctrl_field_be;
  1417. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1418. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1419. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1420. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1421. hal_rx_mpdu_info_ampdu_flag_get_be;
  1422. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1423. hal_rx_msdu_start_msdu_len_set_be;
  1424. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1425. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  1426. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1427. hal_rx_tlv_get_pn_num_be;
  1428. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1429. hal_get_reo_ent_desc_qdesc_addr_be;
  1430. hal_soc->ops->hal_rx_get_qdesc_addr =
  1431. hal_rx_get_qdesc_addr_be;
  1432. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1433. hal_set_reo_ent_desc_reo_dest_ind_be;
  1434. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  1435. };
  1436. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  1437. /* TODO: max_rings can populated by querying HW capabilities */
  1438. { /* REO_DST */
  1439. .start_ring_id = HAL_SRNG_REO2SW1,
  1440. .max_rings = 8,
  1441. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1442. .lmac_ring = FALSE,
  1443. .ring_dir = HAL_SRNG_DST_RING,
  1444. .nf_irq_support = true,
  1445. .reg_start = {
  1446. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1447. REO_REG_REG_BASE),
  1448. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1449. REO_REG_REG_BASE)
  1450. },
  1451. .reg_size = {
  1452. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1453. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1454. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1455. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1456. },
  1457. .max_size =
  1458. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1459. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1460. },
  1461. { /* REO_EXCEPTION */
  1462. /* Designating REO2SW0 ring as exception ring. */
  1463. .start_ring_id = HAL_SRNG_REO2SW0,
  1464. .max_rings = 1,
  1465. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1466. .lmac_ring = FALSE,
  1467. .ring_dir = HAL_SRNG_DST_RING,
  1468. .reg_start = {
  1469. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1470. REO_REG_REG_BASE),
  1471. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1472. REO_REG_REG_BASE)
  1473. },
  1474. /* Single ring - provide ring size if multiple rings of this
  1475. * type are supported
  1476. */
  1477. .reg_size = {},
  1478. .max_size =
  1479. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1480. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1481. },
  1482. { /* REO_REINJECT */
  1483. .start_ring_id = HAL_SRNG_SW2REO,
  1484. .max_rings = 1,
  1485. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1486. .lmac_ring = FALSE,
  1487. .ring_dir = HAL_SRNG_SRC_RING,
  1488. .reg_start = {
  1489. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1490. REO_REG_REG_BASE),
  1491. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1492. REO_REG_REG_BASE)
  1493. },
  1494. /* Single ring - provide ring size if multiple rings of this
  1495. * type are supported
  1496. */
  1497. .reg_size = {},
  1498. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1499. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1500. },
  1501. { /* REO_CMD */
  1502. .start_ring_id = HAL_SRNG_REO_CMD,
  1503. .max_rings = 1,
  1504. .entry_size = (sizeof(struct tlv_32_hdr) +
  1505. sizeof(struct reo_get_queue_stats)) >> 2,
  1506. .lmac_ring = FALSE,
  1507. .ring_dir = HAL_SRNG_SRC_RING,
  1508. .reg_start = {
  1509. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1510. REO_REG_REG_BASE),
  1511. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1512. REO_REG_REG_BASE),
  1513. },
  1514. /* Single ring - provide ring size if multiple rings of this
  1515. * type are supported
  1516. */
  1517. .reg_size = {},
  1518. .max_size =
  1519. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1520. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1521. },
  1522. { /* REO_STATUS */
  1523. .start_ring_id = HAL_SRNG_REO_STATUS,
  1524. .max_rings = 1,
  1525. .entry_size = (sizeof(struct tlv_32_hdr) +
  1526. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1527. .lmac_ring = FALSE,
  1528. .ring_dir = HAL_SRNG_DST_RING,
  1529. .reg_start = {
  1530. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1531. REO_REG_REG_BASE),
  1532. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1533. REO_REG_REG_BASE),
  1534. },
  1535. /* Single ring - provide ring size if multiple rings of this
  1536. * type are supported
  1537. */
  1538. .reg_size = {},
  1539. .max_size =
  1540. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1541. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1542. },
  1543. { /* TCL_DATA */
  1544. .start_ring_id = HAL_SRNG_SW2TCL1,
  1545. .max_rings = 5,
  1546. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1547. .lmac_ring = FALSE,
  1548. .ring_dir = HAL_SRNG_SRC_RING,
  1549. .reg_start = {
  1550. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1551. MAC_TCL_REG_REG_BASE),
  1552. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1553. MAC_TCL_REG_REG_BASE),
  1554. },
  1555. .reg_size = {
  1556. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1557. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1558. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1559. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1560. },
  1561. .max_size =
  1562. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1563. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1564. },
  1565. { /* TCL_CMD */
  1566. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1567. .max_rings = 1,
  1568. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1569. .lmac_ring = FALSE,
  1570. .ring_dir = HAL_SRNG_SRC_RING,
  1571. .reg_start = {
  1572. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1573. MAC_TCL_REG_REG_BASE),
  1574. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1575. MAC_TCL_REG_REG_BASE),
  1576. },
  1577. /* Single ring - provide ring size if multiple rings of this
  1578. * type are supported
  1579. */
  1580. .reg_size = {},
  1581. .max_size =
  1582. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1583. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1584. },
  1585. { /* TCL_STATUS */
  1586. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1587. .max_rings = 1,
  1588. /* confirm that TLV header is needed */
  1589. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1590. .lmac_ring = FALSE,
  1591. .ring_dir = HAL_SRNG_DST_RING,
  1592. .reg_start = {
  1593. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1594. MAC_TCL_REG_REG_BASE),
  1595. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1596. MAC_TCL_REG_REG_BASE),
  1597. },
  1598. /* Single ring - provide ring size if multiple rings of this
  1599. * type are supported
  1600. */
  1601. .reg_size = {},
  1602. .max_size =
  1603. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1604. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1605. },
  1606. { /* CE_SRC */
  1607. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1608. .max_rings = 12,
  1609. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1610. .lmac_ring = FALSE,
  1611. .ring_dir = HAL_SRNG_SRC_RING,
  1612. .reg_start = {
  1613. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1614. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1615. },
  1616. .reg_size = {
  1617. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1618. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1619. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1620. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1621. },
  1622. .max_size =
  1623. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1624. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1625. },
  1626. { /* CE_DST */
  1627. .start_ring_id = HAL_SRNG_CE_0_DST,
  1628. .max_rings = 12,
  1629. .entry_size = 8 >> 2,
  1630. /*TODO: entry_size above should actually be
  1631. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1632. * of struct ce_dst_desc in HW header files
  1633. */
  1634. .lmac_ring = FALSE,
  1635. .ring_dir = HAL_SRNG_SRC_RING,
  1636. .reg_start = {
  1637. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1638. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1639. },
  1640. .reg_size = {
  1641. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1642. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1643. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1644. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1645. },
  1646. .max_size =
  1647. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1648. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1649. },
  1650. { /* CE_DST_STATUS */
  1651. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1652. .max_rings = 12,
  1653. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1654. .lmac_ring = FALSE,
  1655. .ring_dir = HAL_SRNG_DST_RING,
  1656. .reg_start = {
  1657. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1658. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1659. },
  1660. .reg_size = {
  1661. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1662. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1663. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1664. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1665. },
  1666. .max_size =
  1667. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1668. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1669. },
  1670. { /* WBM_IDLE_LINK */
  1671. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1672. .max_rings = 1,
  1673. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1674. .lmac_ring = FALSE,
  1675. .ring_dir = HAL_SRNG_SRC_RING,
  1676. .reg_start = {
  1677. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1678. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1679. },
  1680. /* Single ring - provide ring size if multiple rings of this
  1681. * type are supported
  1682. */
  1683. .reg_size = {},
  1684. .max_size =
  1685. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1686. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1687. },
  1688. { /* SW2WBM_RELEASE */
  1689. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1690. .max_rings = 1,
  1691. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1692. .lmac_ring = FALSE,
  1693. .ring_dir = HAL_SRNG_SRC_RING,
  1694. .reg_start = {
  1695. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1696. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1697. },
  1698. /* Single ring - provide ring size if multiple rings of this
  1699. * type are supported
  1700. */
  1701. .reg_size = {},
  1702. .max_size =
  1703. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1704. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1705. },
  1706. { /* WBM2SW_RELEASE */
  1707. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1708. .max_rings = 8,
  1709. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1710. .lmac_ring = FALSE,
  1711. .ring_dir = HAL_SRNG_DST_RING,
  1712. .nf_irq_support = true,
  1713. .reg_start = {
  1714. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1715. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1716. },
  1717. .reg_size = {
  1718. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1719. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1720. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1721. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1722. },
  1723. .max_size =
  1724. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1725. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1726. },
  1727. { /* RXDMA_BUF */
  1728. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1729. #ifdef IPA_OFFLOAD
  1730. .max_rings = 3,
  1731. #else
  1732. .max_rings = 2,
  1733. #endif
  1734. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1735. .lmac_ring = TRUE,
  1736. .ring_dir = HAL_SRNG_SRC_RING,
  1737. /* reg_start is not set because LMAC rings are not accessed
  1738. * from host
  1739. */
  1740. .reg_start = {},
  1741. .reg_size = {},
  1742. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1743. },
  1744. { /* RXDMA_DST */
  1745. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1746. .max_rings = 1,
  1747. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1748. .lmac_ring = TRUE,
  1749. .ring_dir = HAL_SRNG_DST_RING,
  1750. /* reg_start is not set because LMAC rings are not accessed
  1751. * from host
  1752. */
  1753. .reg_start = {},
  1754. .reg_size = {},
  1755. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1756. },
  1757. { /* RXDMA_MONITOR_BUF */
  1758. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1759. .max_rings = 1,
  1760. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1761. .lmac_ring = TRUE,
  1762. .ring_dir = HAL_SRNG_SRC_RING,
  1763. /* reg_start is not set because LMAC rings are not accessed
  1764. * from host
  1765. */
  1766. .reg_start = {},
  1767. .reg_size = {},
  1768. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1769. },
  1770. { /* RXDMA_MONITOR_STATUS */
  1771. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1772. .max_rings = 1,
  1773. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1774. .lmac_ring = TRUE,
  1775. .ring_dir = HAL_SRNG_SRC_RING,
  1776. /* reg_start is not set because LMAC rings are not accessed
  1777. * from host
  1778. */
  1779. .reg_start = {},
  1780. .reg_size = {},
  1781. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1782. },
  1783. { /* RXDMA_MONITOR_DST */
  1784. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1785. .max_rings = 1,
  1786. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1787. .lmac_ring = TRUE,
  1788. .ring_dir = HAL_SRNG_DST_RING,
  1789. /* reg_start is not set because LMAC rings are not accessed
  1790. * from host
  1791. */
  1792. .reg_start = {},
  1793. .reg_size = {},
  1794. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1795. },
  1796. { /* RXDMA_MONITOR_DESC */
  1797. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1798. .max_rings = 1,
  1799. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1800. .lmac_ring = TRUE,
  1801. .ring_dir = HAL_SRNG_SRC_RING,
  1802. /* reg_start is not set because LMAC rings are not accessed
  1803. * from host
  1804. */
  1805. .reg_start = {},
  1806. .reg_size = {},
  1807. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1808. },
  1809. { /* DIR_BUF_RX_DMA_SRC */
  1810. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1811. /*
  1812. * one ring is for spectral scan
  1813. * the other is for cfr
  1814. */
  1815. .max_rings = 2,
  1816. .entry_size = 2,
  1817. .lmac_ring = TRUE,
  1818. .ring_dir = HAL_SRNG_SRC_RING,
  1819. /* reg_start is not set because LMAC rings are not accessed
  1820. * from host
  1821. */
  1822. .reg_start = {},
  1823. .reg_size = {},
  1824. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1825. },
  1826. #ifdef WLAN_FEATURE_CIF_CFR
  1827. { /* WIFI_POS_SRC */
  1828. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1829. .max_rings = 1,
  1830. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1831. .lmac_ring = TRUE,
  1832. .ring_dir = HAL_SRNG_SRC_RING,
  1833. /* reg_start is not set because LMAC rings are not accessed
  1834. * from host
  1835. */
  1836. .reg_start = {},
  1837. .reg_size = {},
  1838. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1839. },
  1840. #endif
  1841. { /* REO2PPE */ 0},
  1842. { /* PPE2TCL */ 0},
  1843. { /* PPE_RELEASE */ 0},
  1844. { /* TX_MONITOR_BUF */ 0},
  1845. { /* TX_MONITOR_DST */ 0},
  1846. { /* SW2RXDMA_NEW */ 0},
  1847. };
  1848. /**
  1849. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  1850. * applicable only for KIWI
  1851. * @hal_soc: HAL Soc handle
  1852. *
  1853. * Return: None
  1854. */
  1855. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  1856. {
  1857. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1858. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1859. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1860. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1861. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1862. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1863. }
  1864. /**
  1865. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  1866. * offset and srng table
  1867. */
  1868. void hal_kiwi_attach(struct hal_soc *hal_soc)
  1869. {
  1870. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  1871. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1872. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  1873. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1874. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  1875. }