hal_generic_api.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #include <hal_rx.h>
  21. /**
  22. * hal_tx_comp_get_status() - TQM Release reason
  23. * @hal_desc: completion ring Tx status
  24. *
  25. * This function will parse the WBM completion descriptor and populate in
  26. * HAL structure
  27. *
  28. * Return: none
  29. */
  30. static inline
  31. void hal_tx_comp_get_status_generic(void *desc,
  32. void *ts1,
  33. struct hal_soc *hal)
  34. {
  35. uint8_t rate_stats_valid = 0;
  36. uint32_t rate_stats = 0;
  37. struct hal_tx_completion_status *ts =
  38. (struct hal_tx_completion_status *)ts1;
  39. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  40. TQM_STATUS_NUMBER);
  41. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  42. ACK_FRAME_RSSI);
  43. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  44. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  45. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  46. MSDU_PART_OF_AMSDU);
  47. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  48. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  49. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  50. TRANSMIT_COUNT);
  51. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  52. TX_RATE_STATS);
  53. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  54. TX_RATE_STATS_INFO_VALID, rate_stats);
  55. ts->valid = rate_stats_valid;
  56. if (rate_stats_valid) {
  57. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  58. rate_stats);
  59. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  60. TRANSMIT_PKT_TYPE, rate_stats);
  61. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  62. TRANSMIT_STBC, rate_stats);
  63. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  64. rate_stats);
  65. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  66. rate_stats);
  67. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  68. rate_stats);
  69. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  70. rate_stats);
  71. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  72. rate_stats);
  73. }
  74. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  75. ts->status = hal_tx_comp_get_release_reason(
  76. desc,
  77. hal_soc_to_hal_soc_handle(hal));
  78. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  79. TX_RATE_STATS_INFO_TX_RATE_STATS);
  80. }
  81. /**
  82. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  83. * @desc: Handle to Tx Descriptor
  84. * @paddr: Physical Address
  85. * @pool_id: Return Buffer Manager ID
  86. * @desc_id: Descriptor ID
  87. * @type: 0 - Address points to a MSDU buffer
  88. * 1 - Address points to MSDU extension descriptor
  89. *
  90. * Return: void
  91. */
  92. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  93. dma_addr_t paddr, uint8_t pool_id,
  94. uint32_t desc_id, uint8_t type)
  95. {
  96. /* Set buffer_addr_info.buffer_addr_31_0 */
  97. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  98. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  99. /* Set buffer_addr_info.buffer_addr_39_32 */
  100. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  101. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  102. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  103. (((uint64_t) paddr) >> 32));
  104. /* Set buffer_addr_info.return_buffer_manager = pool id */
  105. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  106. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  107. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  108. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  109. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  110. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  111. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  112. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  113. /* Set Buffer or Ext Descriptor Type */
  114. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  115. BUF_OR_EXT_DESC_TYPE) |=
  116. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  117. }
  118. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  119. /**
  120. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  121. * tlv_tag: Taf of the TLVs
  122. * rx_tlv: the pointer to the TLVs
  123. * @ppdu_info: pointer to ppdu_info
  124. *
  125. * Return: true if the tlv is handled, false if not
  126. */
  127. static inline bool
  128. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  129. struct hal_rx_ppdu_info *ppdu_info)
  130. {
  131. uint32_t value;
  132. switch (tlv_tag) {
  133. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  134. {
  135. uint8_t *he_sig_a_mu_ul_info =
  136. (uint8_t *)rx_tlv +
  137. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  138. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  139. ppdu_info->rx_status.he_flags = 1;
  140. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  141. FORMAT_INDICATION);
  142. if (value == 0) {
  143. ppdu_info->rx_status.he_data1 =
  144. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  145. } else {
  146. ppdu_info->rx_status.he_data1 =
  147. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  148. }
  149. /* data1 */
  150. ppdu_info->rx_status.he_data1 |=
  151. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  152. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  153. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  154. /* data2 */
  155. ppdu_info->rx_status.he_data2 |=
  156. QDF_MON_STATUS_TXOP_KNOWN;
  157. /*data3*/
  158. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  159. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  160. ppdu_info->rx_status.he_data3 = value;
  161. /* 1 for UL and 0 for DL */
  162. value = 1;
  163. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  164. ppdu_info->rx_status.he_data3 |= value;
  165. /*data4*/
  166. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  167. SPATIAL_REUSE);
  168. ppdu_info->rx_status.he_data4 = value;
  169. /*data5*/
  170. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  171. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  172. ppdu_info->rx_status.he_data5 = value;
  173. ppdu_info->rx_status.bw = value;
  174. /*data6*/
  175. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  176. TXOP_DURATION);
  177. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  178. ppdu_info->rx_status.he_data6 |= value;
  179. return true;
  180. }
  181. default:
  182. return false;
  183. }
  184. }
  185. #else
  186. static inline bool
  187. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  188. struct hal_rx_ppdu_info *ppdu_info)
  189. {
  190. return false;
  191. }
  192. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  193. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  194. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  195. static inline void
  196. hal_rx_handle_mu_ul_info(
  197. void *rx_tlv,
  198. struct mon_rx_user_status *mon_rx_user_status)
  199. {
  200. mon_rx_user_status->mu_ul_user_v0_word0 =
  201. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  202. SW_RESPONSE_REFERENCE_PTR);
  203. mon_rx_user_status->mu_ul_user_v0_word1 =
  204. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  205. SW_RESPONSE_REFERENCE_PTR_EXT);
  206. }
  207. static inline void
  208. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  209. struct mon_rx_user_status *mon_rx_user_status)
  210. {
  211. uint32_t mpdu_ok_byte_count;
  212. uint32_t mpdu_err_byte_count;
  213. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  214. RX_PPDU_END_USER_STATS_17,
  215. MPDU_OK_BYTE_COUNT);
  216. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  217. RX_PPDU_END_USER_STATS_19,
  218. MPDU_ERR_BYTE_COUNT);
  219. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  220. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  221. }
  222. #else
  223. static inline void
  224. hal_rx_handle_mu_ul_info(void *rx_tlv,
  225. struct mon_rx_user_status *mon_rx_user_status)
  226. {
  227. }
  228. static inline void
  229. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  230. struct mon_rx_user_status *mon_rx_user_status)
  231. {
  232. struct hal_rx_ppdu_info *ppdu_info =
  233. (struct hal_rx_ppdu_info *)ppduinfo;
  234. /* HKV1: doesn't support mpdu byte count */
  235. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  236. mon_rx_user_status->mpdu_err_byte_count = 0;
  237. }
  238. #endif
  239. static inline void
  240. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo,
  241. struct mon_rx_user_status *mon_rx_user_status)
  242. {
  243. struct hal_rx_ppdu_info *ppdu_info =
  244. (struct hal_rx_ppdu_info *)ppduinfo;
  245. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  246. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  247. mon_rx_user_status->tcp_msdu_count =
  248. ppdu_info->rx_status.tcp_msdu_count;
  249. mon_rx_user_status->udp_msdu_count =
  250. ppdu_info->rx_status.udp_msdu_count;
  251. mon_rx_user_status->other_msdu_count =
  252. ppdu_info->rx_status.other_msdu_count;
  253. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  254. mon_rx_user_status->frame_control_info_valid =
  255. ppdu_info->rx_status.frame_control_info_valid;
  256. mon_rx_user_status->data_sequence_control_info_valid =
  257. ppdu_info->rx_status.data_sequence_control_info_valid;
  258. mon_rx_user_status->first_data_seq_ctrl =
  259. ppdu_info->rx_status.first_data_seq_ctrl;
  260. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  261. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  262. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  263. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  264. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  265. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  266. mon_rx_user_status->mpdu_cnt_fcs_ok =
  267. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  268. mon_rx_user_status->mpdu_cnt_fcs_err =
  269. ppdu_info->com_info.mpdu_cnt_fcs_err;
  270. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  271. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  272. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  273. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  274. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  275. }
  276. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  277. ppdu_info, rssi_info_tlv) \
  278. { \
  279. ppdu_info->rx_status.rssi_chain[chain][0] = \
  280. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  281. RSSI_PRI20_CHAIN##chain); \
  282. ppdu_info->rx_status.rssi_chain[chain][1] = \
  283. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  284. RSSI_EXT20_CHAIN##chain); \
  285. ppdu_info->rx_status.rssi_chain[chain][2] = \
  286. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  287. RSSI_EXT40_LOW20_CHAIN##chain); \
  288. ppdu_info->rx_status.rssi_chain[chain][3] = \
  289. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  290. RSSI_EXT40_HIGH20_CHAIN##chain); \
  291. ppdu_info->rx_status.rssi_chain[chain][4] = \
  292. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  293. RSSI_EXT80_LOW20_CHAIN##chain); \
  294. ppdu_info->rx_status.rssi_chain[chain][5] = \
  295. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  296. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  297. ppdu_info->rx_status.rssi_chain[chain][6] = \
  298. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  299. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  300. ppdu_info->rx_status.rssi_chain[chain][7] = \
  301. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  302. RSSI_EXT80_HIGH20_CHAIN##chain); \
  303. } \
  304. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  305. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  306. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  307. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  308. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  309. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  310. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  311. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  312. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  313. static inline uint32_t
  314. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  315. uint8_t *rssi_info_tlv)
  316. {
  317. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  318. return 0;
  319. }
  320. /**
  321. * hal_rx_status_get_tlv_info() - process receive info TLV
  322. * @rx_tlv_hdr: pointer to TLV header
  323. * @ppdu_info: pointer to ppdu_info
  324. *
  325. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  326. */
  327. static inline uint32_t
  328. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  329. hal_soc_handle_t hal_soc_hdl,
  330. qdf_nbuf_t nbuf)
  331. {
  332. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  333. uint32_t tlv_tag, user_id, tlv_len, value;
  334. uint8_t group_id = 0;
  335. uint8_t he_dcm = 0;
  336. uint8_t he_stbc = 0;
  337. uint16_t he_gi = 0;
  338. uint16_t he_ltf = 0;
  339. void *rx_tlv;
  340. bool unhandled = false;
  341. struct mon_rx_user_status *mon_rx_user_status;
  342. struct hal_rx_ppdu_info *ppdu_info =
  343. (struct hal_rx_ppdu_info *)ppduinfo;
  344. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  345. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  346. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  347. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  348. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  349. rx_tlv, tlv_len);
  350. switch (tlv_tag) {
  351. case WIFIRX_PPDU_START_E:
  352. {
  353. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  354. ppdu_info->com_info.ppdu_id =
  355. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  356. PHY_PPDU_ID);
  357. /* channel number is set in PHY meta data */
  358. ppdu_info->rx_status.chan_num =
  359. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  360. SW_PHY_META_DATA) & 0x0000FFFF);
  361. ppdu_info->rx_status.chan_freq =
  362. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  363. SW_PHY_META_DATA) & 0xFFFF0000)>>16;
  364. ppdu_info->com_info.ppdu_timestamp =
  365. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  366. PPDU_START_TIMESTAMP);
  367. ppdu_info->rx_status.ppdu_timestamp =
  368. ppdu_info->com_info.ppdu_timestamp;
  369. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  370. /* If last ppdu_id doesn't match new ppdu_id,
  371. * 1. reset mpdu_cnt
  372. * 2. update last_ppdu_id with new
  373. * 3. reset mpdu fcs bitmap
  374. */
  375. if (com_info->ppdu_id != com_info->last_ppdu_id) {
  376. com_info->mpdu_cnt = 0;
  377. com_info->last_ppdu_id =
  378. com_info->ppdu_id;
  379. com_info->num_users = 0;
  380. qdf_mem_zero(&com_info->mpdu_fcs_ok_bitmap,
  381. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  382. sizeof(com_info->mpdu_fcs_ok_bitmap[0]));
  383. }
  384. break;
  385. }
  386. case WIFIRX_PPDU_START_USER_INFO_E:
  387. break;
  388. case WIFIRX_PPDU_END_E:
  389. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  390. "[%s][%d] ppdu_end_e len=%d",
  391. __func__, __LINE__, tlv_len);
  392. /* This is followed by sub-TLVs of PPDU_END */
  393. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  394. break;
  395. case WIFIPHYRX_PKT_END_E:
  396. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  397. break;
  398. case WIFIRXPCU_PPDU_END_INFO_E:
  399. ppdu_info->rx_status.rx_antenna =
  400. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  401. ppdu_info->rx_status.tsft =
  402. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  403. WB_TIMESTAMP_UPPER_32);
  404. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  405. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  406. WB_TIMESTAMP_LOWER_32);
  407. ppdu_info->rx_status.duration =
  408. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  409. RX_PPDU_DURATION);
  410. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  411. break;
  412. /*
  413. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  414. * for MU, based on num users we see this tlv that many times.
  415. */
  416. case WIFIRX_PPDU_END_USER_STATS_E:
  417. {
  418. unsigned long tid = 0;
  419. uint16_t seq = 0;
  420. ppdu_info->rx_status.ast_index =
  421. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  422. AST_INDEX);
  423. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  424. RECEIVED_QOS_DATA_TID_BITMAP);
  425. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  426. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  427. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  428. ppdu_info->rx_status.tcp_msdu_count =
  429. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  430. TCP_MSDU_COUNT) +
  431. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  432. TCP_ACK_MSDU_COUNT);
  433. ppdu_info->rx_status.udp_msdu_count =
  434. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  435. UDP_MSDU_COUNT);
  436. ppdu_info->rx_status.other_msdu_count =
  437. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  438. OTHER_MSDU_COUNT);
  439. if (ppdu_info->sw_frame_group_id
  440. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  441. ppdu_info->rx_status.frame_control_info_valid =
  442. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  443. FRAME_CONTROL_INFO_VALID);
  444. if (ppdu_info->rx_status.frame_control_info_valid)
  445. ppdu_info->rx_status.frame_control =
  446. HAL_RX_GET(rx_tlv,
  447. RX_PPDU_END_USER_STATS_4,
  448. FRAME_CONTROL_FIELD);
  449. }
  450. ppdu_info->rx_status.data_sequence_control_info_valid =
  451. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  452. DATA_SEQUENCE_CONTROL_INFO_VALID);
  453. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  454. FIRST_DATA_SEQ_CTRL);
  455. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  456. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  457. ppdu_info->rx_status.preamble_type =
  458. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  459. HT_CONTROL_FIELD_PKT_TYPE);
  460. switch (ppdu_info->rx_status.preamble_type) {
  461. case HAL_RX_PKT_TYPE_11N:
  462. ppdu_info->rx_status.ht_flags = 1;
  463. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  464. break;
  465. case HAL_RX_PKT_TYPE_11AC:
  466. ppdu_info->rx_status.vht_flags = 1;
  467. break;
  468. case HAL_RX_PKT_TYPE_11AX:
  469. ppdu_info->rx_status.he_flags = 1;
  470. break;
  471. default:
  472. break;
  473. }
  474. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  475. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  476. MPDU_CNT_FCS_OK);
  477. ppdu_info->com_info.mpdu_cnt_fcs_err =
  478. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  479. MPDU_CNT_FCS_ERR);
  480. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  481. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  482. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  483. else
  484. ppdu_info->rx_status.rs_flags &=
  485. (~IEEE80211_AMPDU_FLAG);
  486. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  487. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  488. FCS_OK_BITMAP_31_0);
  489. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  490. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  491. FCS_OK_BITMAP_63_32);
  492. if (user_id < HAL_MAX_UL_MU_USERS) {
  493. mon_rx_user_status =
  494. &ppdu_info->rx_user_status[user_id];
  495. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  496. ppdu_info->com_info.num_users++;
  497. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  498. mon_rx_user_status);
  499. }
  500. break;
  501. }
  502. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  503. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  504. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  505. FCS_OK_BITMAP_95_64);
  506. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  507. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  508. FCS_OK_BITMAP_127_96);
  509. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  510. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  511. FCS_OK_BITMAP_159_128);
  512. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  513. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  514. FCS_OK_BITMAP_191_160);
  515. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  516. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  517. FCS_OK_BITMAP_223_192);
  518. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  519. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  520. FCS_OK_BITMAP_255_224);
  521. break;
  522. case WIFIRX_PPDU_END_STATUS_DONE_E:
  523. return HAL_TLV_STATUS_PPDU_DONE;
  524. case WIFIDUMMY_E:
  525. return HAL_TLV_STATUS_BUF_DONE;
  526. case WIFIPHYRX_HT_SIG_E:
  527. {
  528. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  529. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  530. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  531. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  532. FEC_CODING);
  533. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  534. 1 : 0;
  535. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  536. HT_SIG_INFO_0, MCS);
  537. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  538. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  539. HT_SIG_INFO_0, CBW);
  540. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  541. HT_SIG_INFO_1, SHORT_GI);
  542. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  543. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  544. HT_SIG_SU_NSS_SHIFT) + 1;
  545. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  546. break;
  547. }
  548. case WIFIPHYRX_L_SIG_B_E:
  549. {
  550. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  551. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  552. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  553. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  554. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  555. switch (value) {
  556. case 1:
  557. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  558. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  559. break;
  560. case 2:
  561. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  562. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  563. break;
  564. case 3:
  565. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  566. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  567. break;
  568. case 4:
  569. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  570. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  571. break;
  572. case 5:
  573. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  574. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  575. break;
  576. case 6:
  577. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  578. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  579. break;
  580. case 7:
  581. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  582. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  583. break;
  584. default:
  585. break;
  586. }
  587. ppdu_info->rx_status.cck_flag = 1;
  588. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  589. break;
  590. }
  591. case WIFIPHYRX_L_SIG_A_E:
  592. {
  593. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  594. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  595. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  596. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  597. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  598. switch (value) {
  599. case 8:
  600. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  601. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  602. break;
  603. case 9:
  604. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  605. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  606. break;
  607. case 10:
  608. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  609. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  610. break;
  611. case 11:
  612. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  613. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  614. break;
  615. case 12:
  616. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  617. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  618. break;
  619. case 13:
  620. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  621. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  622. break;
  623. case 14:
  624. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  625. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  626. break;
  627. case 15:
  628. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  629. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  630. break;
  631. default:
  632. break;
  633. }
  634. ppdu_info->rx_status.ofdm_flag = 1;
  635. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  636. break;
  637. }
  638. case WIFIPHYRX_VHT_SIG_A_E:
  639. {
  640. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  641. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  642. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  643. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  644. SU_MU_CODING);
  645. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  646. 1 : 0;
  647. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  648. ppdu_info->rx_status.vht_flag_values5 = group_id;
  649. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  650. VHT_SIG_A_INFO_1, MCS);
  651. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  652. VHT_SIG_A_INFO_1, GI_SETTING);
  653. switch (hal->target_type) {
  654. case TARGET_TYPE_QCA8074:
  655. case TARGET_TYPE_QCA8074V2:
  656. case TARGET_TYPE_QCA6018:
  657. case TARGET_TYPE_QCN9000:
  658. #ifdef QCA_WIFI_QCA6390
  659. case TARGET_TYPE_QCA6390:
  660. #endif
  661. ppdu_info->rx_status.is_stbc =
  662. HAL_RX_GET(vht_sig_a_info,
  663. VHT_SIG_A_INFO_0, STBC);
  664. value = HAL_RX_GET(vht_sig_a_info,
  665. VHT_SIG_A_INFO_0, N_STS);
  666. value = value & VHT_SIG_SU_NSS_MASK;
  667. if (ppdu_info->rx_status.is_stbc && (value > 0))
  668. value = ((value + 1) >> 1) - 1;
  669. ppdu_info->rx_status.nss =
  670. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  671. break;
  672. case TARGET_TYPE_QCA6290:
  673. #if !defined(QCA_WIFI_QCA6290_11AX)
  674. ppdu_info->rx_status.is_stbc =
  675. HAL_RX_GET(vht_sig_a_info,
  676. VHT_SIG_A_INFO_0, STBC);
  677. value = HAL_RX_GET(vht_sig_a_info,
  678. VHT_SIG_A_INFO_0, N_STS);
  679. value = value & VHT_SIG_SU_NSS_MASK;
  680. if (ppdu_info->rx_status.is_stbc && (value > 0))
  681. value = ((value + 1) >> 1) - 1;
  682. ppdu_info->rx_status.nss =
  683. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  684. #else
  685. ppdu_info->rx_status.nss = 0;
  686. #endif
  687. break;
  688. case TARGET_TYPE_QCA6490:
  689. case TARGET_TYPE_QCA6750:
  690. ppdu_info->rx_status.nss = 0;
  691. break;
  692. default:
  693. break;
  694. }
  695. ppdu_info->rx_status.vht_flag_values3[0] =
  696. (((ppdu_info->rx_status.mcs) << 4)
  697. | ppdu_info->rx_status.nss);
  698. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  699. VHT_SIG_A_INFO_0, BANDWIDTH);
  700. ppdu_info->rx_status.vht_flag_values2 =
  701. ppdu_info->rx_status.bw;
  702. ppdu_info->rx_status.vht_flag_values4 =
  703. HAL_RX_GET(vht_sig_a_info,
  704. VHT_SIG_A_INFO_1, SU_MU_CODING);
  705. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  706. VHT_SIG_A_INFO_1, BEAMFORMED);
  707. if (group_id == 0 || group_id == 63)
  708. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  709. else
  710. ppdu_info->rx_status.reception_type =
  711. HAL_RX_TYPE_MU_MIMO;
  712. break;
  713. }
  714. case WIFIPHYRX_HE_SIG_A_SU_E:
  715. {
  716. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  717. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  718. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  719. ppdu_info->rx_status.he_flags = 1;
  720. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  721. FORMAT_INDICATION);
  722. if (value == 0) {
  723. ppdu_info->rx_status.he_data1 =
  724. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  725. } else {
  726. ppdu_info->rx_status.he_data1 =
  727. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  728. }
  729. /* data1 */
  730. ppdu_info->rx_status.he_data1 |=
  731. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  732. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  733. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  734. QDF_MON_STATUS_HE_MCS_KNOWN |
  735. QDF_MON_STATUS_HE_DCM_KNOWN |
  736. QDF_MON_STATUS_HE_CODING_KNOWN |
  737. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  738. QDF_MON_STATUS_HE_STBC_KNOWN |
  739. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  740. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  741. /* data2 */
  742. ppdu_info->rx_status.he_data2 =
  743. QDF_MON_STATUS_HE_GI_KNOWN;
  744. ppdu_info->rx_status.he_data2 |=
  745. QDF_MON_STATUS_TXBF_KNOWN |
  746. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  747. QDF_MON_STATUS_TXOP_KNOWN |
  748. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  749. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  750. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  751. /* data3 */
  752. value = HAL_RX_GET(he_sig_a_su_info,
  753. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  754. ppdu_info->rx_status.he_data3 = value;
  755. value = HAL_RX_GET(he_sig_a_su_info,
  756. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  757. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  758. ppdu_info->rx_status.he_data3 |= value;
  759. value = HAL_RX_GET(he_sig_a_su_info,
  760. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  761. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  762. ppdu_info->rx_status.he_data3 |= value;
  763. value = HAL_RX_GET(he_sig_a_su_info,
  764. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  765. ppdu_info->rx_status.mcs = value;
  766. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  767. ppdu_info->rx_status.he_data3 |= value;
  768. value = HAL_RX_GET(he_sig_a_su_info,
  769. HE_SIG_A_SU_INFO_0, DCM);
  770. he_dcm = value;
  771. value = value << QDF_MON_STATUS_DCM_SHIFT;
  772. ppdu_info->rx_status.he_data3 |= value;
  773. value = HAL_RX_GET(he_sig_a_su_info,
  774. HE_SIG_A_SU_INFO_1, CODING);
  775. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  776. 1 : 0;
  777. value = value << QDF_MON_STATUS_CODING_SHIFT;
  778. ppdu_info->rx_status.he_data3 |= value;
  779. value = HAL_RX_GET(he_sig_a_su_info,
  780. HE_SIG_A_SU_INFO_1,
  781. LDPC_EXTRA_SYMBOL);
  782. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  783. ppdu_info->rx_status.he_data3 |= value;
  784. value = HAL_RX_GET(he_sig_a_su_info,
  785. HE_SIG_A_SU_INFO_1, STBC);
  786. he_stbc = value;
  787. value = value << QDF_MON_STATUS_STBC_SHIFT;
  788. ppdu_info->rx_status.he_data3 |= value;
  789. /* data4 */
  790. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  791. SPATIAL_REUSE);
  792. ppdu_info->rx_status.he_data4 = value;
  793. /* data5 */
  794. value = HAL_RX_GET(he_sig_a_su_info,
  795. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  796. ppdu_info->rx_status.he_data5 = value;
  797. ppdu_info->rx_status.bw = value;
  798. value = HAL_RX_GET(he_sig_a_su_info,
  799. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  800. switch (value) {
  801. case 0:
  802. he_gi = HE_GI_0_8;
  803. he_ltf = HE_LTF_1_X;
  804. break;
  805. case 1:
  806. he_gi = HE_GI_0_8;
  807. he_ltf = HE_LTF_2_X;
  808. break;
  809. case 2:
  810. he_gi = HE_GI_1_6;
  811. he_ltf = HE_LTF_2_X;
  812. break;
  813. case 3:
  814. if (he_dcm && he_stbc) {
  815. he_gi = HE_GI_0_8;
  816. he_ltf = HE_LTF_4_X;
  817. } else {
  818. he_gi = HE_GI_3_2;
  819. he_ltf = HE_LTF_4_X;
  820. }
  821. break;
  822. }
  823. ppdu_info->rx_status.sgi = he_gi;
  824. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  825. ppdu_info->rx_status.he_data5 |= value;
  826. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  827. ppdu_info->rx_status.ltf_size = he_ltf;
  828. ppdu_info->rx_status.he_data5 |= value;
  829. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  830. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  831. ppdu_info->rx_status.he_data5 |= value;
  832. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  833. PACKET_EXTENSION_A_FACTOR);
  834. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  835. ppdu_info->rx_status.he_data5 |= value;
  836. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  837. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  838. ppdu_info->rx_status.he_data5 |= value;
  839. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  840. PACKET_EXTENSION_PE_DISAMBIGUITY);
  841. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  842. ppdu_info->rx_status.he_data5 |= value;
  843. /* data6 */
  844. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  845. value++;
  846. ppdu_info->rx_status.nss = value;
  847. ppdu_info->rx_status.he_data6 = value;
  848. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  849. DOPPLER_INDICATION);
  850. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  851. ppdu_info->rx_status.he_data6 |= value;
  852. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  853. TXOP_DURATION);
  854. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  855. ppdu_info->rx_status.he_data6 |= value;
  856. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  857. HE_SIG_A_SU_INFO_1, TXBF);
  858. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  859. break;
  860. }
  861. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  862. {
  863. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  864. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  865. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  866. ppdu_info->rx_status.he_mu_flags = 1;
  867. /* HE Flags */
  868. /*data1*/
  869. ppdu_info->rx_status.he_data1 =
  870. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  871. ppdu_info->rx_status.he_data1 |=
  872. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  873. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  874. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  875. QDF_MON_STATUS_HE_STBC_KNOWN |
  876. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  877. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  878. /* data2 */
  879. ppdu_info->rx_status.he_data2 =
  880. QDF_MON_STATUS_HE_GI_KNOWN;
  881. ppdu_info->rx_status.he_data2 |=
  882. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  883. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  884. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  885. QDF_MON_STATUS_TXOP_KNOWN |
  886. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  887. /*data3*/
  888. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  889. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  890. ppdu_info->rx_status.he_data3 = value;
  891. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  892. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  893. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  894. ppdu_info->rx_status.he_data3 |= value;
  895. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  896. HE_SIG_A_MU_DL_INFO_1,
  897. LDPC_EXTRA_SYMBOL);
  898. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  899. ppdu_info->rx_status.he_data3 |= value;
  900. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  901. HE_SIG_A_MU_DL_INFO_1, STBC);
  902. he_stbc = value;
  903. value = value << QDF_MON_STATUS_STBC_SHIFT;
  904. ppdu_info->rx_status.he_data3 |= value;
  905. /*data4*/
  906. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  907. SPATIAL_REUSE);
  908. ppdu_info->rx_status.he_data4 = value;
  909. /*data5*/
  910. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  911. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  912. ppdu_info->rx_status.he_data5 = value;
  913. ppdu_info->rx_status.bw = value;
  914. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  915. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  916. switch (value) {
  917. case 0:
  918. he_gi = HE_GI_0_8;
  919. he_ltf = HE_LTF_4_X;
  920. break;
  921. case 1:
  922. he_gi = HE_GI_0_8;
  923. he_ltf = HE_LTF_2_X;
  924. break;
  925. case 2:
  926. he_gi = HE_GI_1_6;
  927. he_ltf = HE_LTF_2_X;
  928. break;
  929. case 3:
  930. he_gi = HE_GI_3_2;
  931. he_ltf = HE_LTF_4_X;
  932. break;
  933. }
  934. ppdu_info->rx_status.sgi = he_gi;
  935. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  936. ppdu_info->rx_status.he_data5 |= value;
  937. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  938. ppdu_info->rx_status.he_data5 |= value;
  939. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  940. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  941. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  942. ppdu_info->rx_status.he_data5 |= value;
  943. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  944. PACKET_EXTENSION_A_FACTOR);
  945. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  946. ppdu_info->rx_status.he_data5 |= value;
  947. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  948. PACKET_EXTENSION_PE_DISAMBIGUITY);
  949. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  950. ppdu_info->rx_status.he_data5 |= value;
  951. /*data6*/
  952. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  953. DOPPLER_INDICATION);
  954. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  955. ppdu_info->rx_status.he_data6 |= value;
  956. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  957. TXOP_DURATION);
  958. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  959. ppdu_info->rx_status.he_data6 |= value;
  960. /* HE-MU Flags */
  961. /* HE-MU-flags1 */
  962. ppdu_info->rx_status.he_flags1 =
  963. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  964. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  965. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  966. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  967. QDF_MON_STATUS_RU_0_KNOWN;
  968. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  969. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  970. ppdu_info->rx_status.he_flags1 |= value;
  971. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  972. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  973. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  974. ppdu_info->rx_status.he_flags1 |= value;
  975. /* HE-MU-flags2 */
  976. ppdu_info->rx_status.he_flags2 =
  977. QDF_MON_STATUS_BW_KNOWN;
  978. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  979. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  980. ppdu_info->rx_status.he_flags2 |= value;
  981. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  982. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  983. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  984. ppdu_info->rx_status.he_flags2 |= value;
  985. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  986. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  987. value = value - 1;
  988. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  989. ppdu_info->rx_status.he_flags2 |= value;
  990. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  991. break;
  992. }
  993. case WIFIPHYRX_HE_SIG_B1_MU_E:
  994. {
  995. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  996. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  997. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  998. ppdu_info->rx_status.he_sig_b_common_known |=
  999. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1000. /* TODO: Check on the availability of other fields in
  1001. * sig_b_common
  1002. */
  1003. value = HAL_RX_GET(he_sig_b1_mu_info,
  1004. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1005. ppdu_info->rx_status.he_RU[0] = value;
  1006. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1007. break;
  1008. }
  1009. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1010. {
  1011. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1012. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1013. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1014. /*
  1015. * Not all "HE" fields can be updated from
  1016. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1017. * to populate rest of the "HE" fields for MU scenarios.
  1018. */
  1019. /* HE-data1 */
  1020. ppdu_info->rx_status.he_data1 |=
  1021. QDF_MON_STATUS_HE_MCS_KNOWN |
  1022. QDF_MON_STATUS_HE_CODING_KNOWN;
  1023. /* HE-data2 */
  1024. /* HE-data3 */
  1025. value = HAL_RX_GET(he_sig_b2_mu_info,
  1026. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1027. ppdu_info->rx_status.mcs = value;
  1028. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1029. ppdu_info->rx_status.he_data3 |= value;
  1030. value = HAL_RX_GET(he_sig_b2_mu_info,
  1031. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1032. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1033. ppdu_info->rx_status.he_data3 |= value;
  1034. /* HE-data4 */
  1035. value = HAL_RX_GET(he_sig_b2_mu_info,
  1036. HE_SIG_B2_MU_INFO_0, STA_ID);
  1037. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1038. ppdu_info->rx_status.he_data4 |= value;
  1039. /* HE-data5 */
  1040. /* HE-data6 */
  1041. value = HAL_RX_GET(he_sig_b2_mu_info,
  1042. HE_SIG_B2_MU_INFO_0, NSTS);
  1043. /* value n indicates n+1 spatial streams */
  1044. value++;
  1045. ppdu_info->rx_status.nss = value;
  1046. ppdu_info->rx_status.he_data6 |= value;
  1047. break;
  1048. }
  1049. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1050. {
  1051. uint8_t *he_sig_b2_ofdma_info =
  1052. (uint8_t *)rx_tlv +
  1053. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1054. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1055. /*
  1056. * Not all "HE" fields can be updated from
  1057. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1058. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1059. */
  1060. /* HE-data1 */
  1061. ppdu_info->rx_status.he_data1 |=
  1062. QDF_MON_STATUS_HE_MCS_KNOWN |
  1063. QDF_MON_STATUS_HE_DCM_KNOWN |
  1064. QDF_MON_STATUS_HE_CODING_KNOWN;
  1065. /* HE-data2 */
  1066. ppdu_info->rx_status.he_data2 |=
  1067. QDF_MON_STATUS_TXBF_KNOWN;
  1068. /* HE-data3 */
  1069. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1070. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1071. ppdu_info->rx_status.mcs = value;
  1072. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1073. ppdu_info->rx_status.he_data3 |= value;
  1074. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1075. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1076. he_dcm = value;
  1077. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1078. ppdu_info->rx_status.he_data3 |= value;
  1079. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1080. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1081. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1082. ppdu_info->rx_status.he_data3 |= value;
  1083. /* HE-data4 */
  1084. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1085. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1086. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1087. ppdu_info->rx_status.he_data4 |= value;
  1088. /* HE-data5 */
  1089. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1090. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1091. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1092. ppdu_info->rx_status.he_data5 |= value;
  1093. /* HE-data6 */
  1094. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1095. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1096. /* value n indicates n+1 spatial streams */
  1097. value++;
  1098. ppdu_info->rx_status.nss = value;
  1099. ppdu_info->rx_status.he_data6 |= value;
  1100. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1101. break;
  1102. }
  1103. case WIFIPHYRX_RSSI_LEGACY_E:
  1104. {
  1105. uint8_t reception_type;
  1106. int8_t rssi_value;
  1107. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1108. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1109. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1110. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1111. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1112. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1113. ppdu_info->rx_status.he_re = 0;
  1114. reception_type = HAL_RX_GET(rx_tlv,
  1115. PHYRX_RSSI_LEGACY_0,
  1116. RECEPTION_TYPE);
  1117. switch (reception_type) {
  1118. case QDF_RECEPTION_TYPE_ULOFMDA:
  1119. ppdu_info->rx_status.reception_type =
  1120. HAL_RX_TYPE_MU_OFDMA;
  1121. ppdu_info->rx_status.ulofdma_flag = 1;
  1122. ppdu_info->rx_status.he_data1 =
  1123. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1124. break;
  1125. case QDF_RECEPTION_TYPE_ULMIMO:
  1126. ppdu_info->rx_status.reception_type =
  1127. HAL_RX_TYPE_MU_MIMO;
  1128. ppdu_info->rx_status.he_data1 =
  1129. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1130. break;
  1131. default:
  1132. ppdu_info->rx_status.reception_type =
  1133. HAL_RX_TYPE_SU;
  1134. break;
  1135. }
  1136. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1137. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1138. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1139. ppdu_info->rx_status.rssi[0] = rssi_value;
  1140. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1141. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1142. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1143. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1144. ppdu_info->rx_status.rssi[1] = rssi_value;
  1145. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1146. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1147. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1148. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1149. ppdu_info->rx_status.rssi[2] = rssi_value;
  1150. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1151. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1152. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1153. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1154. ppdu_info->rx_status.rssi[3] = rssi_value;
  1155. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1156. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1157. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1158. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1159. ppdu_info->rx_status.rssi[4] = rssi_value;
  1160. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1161. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1162. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1163. RECEIVE_RSSI_INFO_10,
  1164. RSSI_PRI20_CHAIN5);
  1165. ppdu_info->rx_status.rssi[5] = rssi_value;
  1166. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1167. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1168. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1169. RECEIVE_RSSI_INFO_12,
  1170. RSSI_PRI20_CHAIN6);
  1171. ppdu_info->rx_status.rssi[6] = rssi_value;
  1172. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1173. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1174. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1175. RECEIVE_RSSI_INFO_14,
  1176. RSSI_PRI20_CHAIN7);
  1177. ppdu_info->rx_status.rssi[7] = rssi_value;
  1178. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1179. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1180. break;
  1181. }
  1182. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1183. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1184. ppdu_info);
  1185. break;
  1186. case WIFIRX_HEADER_E:
  1187. {
  1188. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1189. uint16_t mpdu_cnt = com_info->mpdu_cnt;
  1190. if (mpdu_cnt >= HAL_RX_MAX_MPDU) {
  1191. hal_alert("Number of MPDUs per PPDU exceeded");
  1192. break;
  1193. }
  1194. /* Update first_msdu_payload for every mpdu and increment
  1195. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1196. */
  1197. ppdu_info->ppdu_msdu_info[mpdu_cnt].first_msdu_payload =
  1198. rx_tlv;
  1199. ppdu_info->ppdu_msdu_info[mpdu_cnt].payload_len = tlv_len;
  1200. ppdu_info->ppdu_msdu_info[mpdu_cnt].nbuf = nbuf;
  1201. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1202. ppdu_info->msdu_info.payload_len = tlv_len;
  1203. ppdu_info->user_id = user_id;
  1204. ppdu_info->hdr_len = tlv_len;
  1205. ppdu_info->data = rx_tlv;
  1206. ppdu_info->data += 4;
  1207. /* for every RX_HEADER TLV increment mpdu_cnt */
  1208. com_info->mpdu_cnt++;
  1209. return HAL_TLV_STATUS_HEADER;
  1210. }
  1211. case WIFIRX_MPDU_START_E:
  1212. {
  1213. uint8_t *rx_mpdu_start =
  1214. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1215. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1216. uint32_t ppdu_id =
  1217. HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1218. uint8_t filter_category = 0;
  1219. ppdu_info->nac_info.fc_valid =
  1220. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1221. ppdu_info->nac_info.to_ds_flag =
  1222. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1223. ppdu_info->nac_info.frame_control =
  1224. HAL_RX_GET(rx_mpdu_start,
  1225. RX_MPDU_INFO_14,
  1226. MPDU_FRAME_CONTROL_FIELD);
  1227. ppdu_info->sw_frame_group_id =
  1228. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1229. if (ppdu_info->sw_frame_group_id ==
  1230. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1231. ppdu_info->rx_status.frame_control_info_valid =
  1232. ppdu_info->nac_info.fc_valid;
  1233. ppdu_info->rx_status.frame_control =
  1234. ppdu_info->nac_info.frame_control;
  1235. }
  1236. ppdu_info->nac_info.mac_addr2_valid =
  1237. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1238. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1239. HAL_RX_GET(rx_mpdu_start,
  1240. RX_MPDU_INFO_16,
  1241. MAC_ADDR_AD2_15_0);
  1242. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1243. HAL_RX_GET(rx_mpdu_start,
  1244. RX_MPDU_INFO_17,
  1245. MAC_ADDR_AD2_47_16);
  1246. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1247. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1248. ppdu_info->rx_status.ppdu_len =
  1249. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1250. MPDU_LENGTH);
  1251. } else {
  1252. ppdu_info->rx_status.ppdu_len +=
  1253. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1254. MPDU_LENGTH);
  1255. }
  1256. filter_category =
  1257. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1258. if (filter_category == 0)
  1259. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1260. else if (filter_category == 1)
  1261. ppdu_info->rx_status.monitor_direct_used = 1;
  1262. ppdu_info->nac_info.mcast_bcast =
  1263. HAL_RX_GET(rx_mpdu_start,
  1264. RX_MPDU_INFO_13,
  1265. MCAST_BCAST);
  1266. break;
  1267. }
  1268. case WIFIRX_MPDU_END_E:
  1269. ppdu_info->user_id = user_id;
  1270. ppdu_info->fcs_err =
  1271. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1272. FCS_ERR);
  1273. return HAL_TLV_STATUS_MPDU_END;
  1274. case WIFIRX_MSDU_END_E:
  1275. if (user_id < HAL_MAX_UL_MU_USERS) {
  1276. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1277. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1278. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1279. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1280. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1281. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1282. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1283. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1284. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1285. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1286. }
  1287. return HAL_TLV_STATUS_MSDU_END;
  1288. case 0:
  1289. return HAL_TLV_STATUS_PPDU_DONE;
  1290. default:
  1291. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1292. unhandled = false;
  1293. else
  1294. unhandled = true;
  1295. break;
  1296. }
  1297. if (!unhandled)
  1298. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1299. "%s TLV type: %d, TLV len:%d %s",
  1300. __func__, tlv_tag, tlv_len,
  1301. unhandled == true ? "unhandled" : "");
  1302. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1303. rx_tlv, tlv_len);
  1304. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1305. }
  1306. /**
  1307. * hal_reo_setup - Initialize HW REO block
  1308. *
  1309. * @hal_soc: Opaque HAL SOC handle
  1310. * @reo_params: parameters needed by HAL for REO config
  1311. */
  1312. static void hal_reo_setup_generic(struct hal_soc *soc,
  1313. void *reoparams)
  1314. {
  1315. uint32_t reg_val;
  1316. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1317. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1318. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1319. hal_reo_config(soc, reg_val, reo_params);
  1320. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1321. /* TODO: Setup destination ring mapping if enabled */
  1322. /* TODO: Error destination ring setting is left to default.
  1323. * Default setting is to send all errors to release ring.
  1324. */
  1325. HAL_REG_WRITE(soc,
  1326. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1327. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1328. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1329. HAL_REG_WRITE(soc,
  1330. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1331. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1332. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1333. HAL_REG_WRITE(soc,
  1334. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1335. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1336. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1337. HAL_REG_WRITE(soc,
  1338. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1339. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1340. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1341. /*
  1342. * When hash based routing is enabled, routing of the rx packet
  1343. * is done based on the following value: 1 _ _ _ _ The last 4
  1344. * bits are based on hash[3:0]. This means the possible values
  1345. * are 0x10 to 0x1f. This value is used to look-up the
  1346. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1347. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1348. * registers need to be configured to set-up the 16 entries to
  1349. * map the hash values to a ring number. There are 3 bits per
  1350. * hash entry – which are mapped as follows:
  1351. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1352. * 7: NOT_USED.
  1353. */
  1354. if (reo_params->rx_hash_enabled) {
  1355. HAL_REG_WRITE(soc,
  1356. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1357. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1358. reo_params->remap1);
  1359. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1360. HAL_REG_READ(soc,
  1361. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1362. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1363. HAL_REG_WRITE(soc,
  1364. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1365. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1366. reo_params->remap2);
  1367. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1368. HAL_REG_READ(soc,
  1369. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1370. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1371. }
  1372. /* TODO: Check if the following registers shoould be setup by host:
  1373. * AGING_CONTROL
  1374. * HIGH_MEMORY_THRESHOLD
  1375. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1376. * GLOBAL_LINK_DESC_COUNT_CTRL
  1377. */
  1378. }
  1379. /**
  1380. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1381. * @hal_soc: Opaque HAL SOC handle
  1382. * @hal_ring: Source ring pointer
  1383. * @headp: Head Pointer
  1384. * @tailp: Tail Pointer
  1385. * @ring: Ring type
  1386. *
  1387. * Return: Update tail pointer and head pointer in arguments.
  1388. */
  1389. static inline
  1390. void hal_get_hw_hptp_generic(struct hal_soc *hal_soc,
  1391. hal_ring_handle_t hal_ring_hdl,
  1392. uint32_t *headp, uint32_t *tailp,
  1393. uint8_t ring)
  1394. {
  1395. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1396. struct hal_hw_srng_config *ring_config;
  1397. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1398. if (!hal_soc || !srng) {
  1399. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1400. "%s: Context is Null", __func__);
  1401. return;
  1402. }
  1403. ring_config = HAL_SRNG_CONFIG(hal_soc, ring_type);
  1404. if (!ring_config->lmac_ring) {
  1405. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1406. *headp = SRNG_SRC_REG_READ(srng, HP);
  1407. *tailp = SRNG_SRC_REG_READ(srng, TP);
  1408. } else {
  1409. *headp = SRNG_DST_REG_READ(srng, HP);
  1410. *tailp = SRNG_DST_REG_READ(srng, TP);
  1411. }
  1412. }
  1413. }
  1414. /**
  1415. * hal_srng_src_hw_init - Private function to initialize SRNG
  1416. * source ring HW
  1417. * @hal_soc: HAL SOC handle
  1418. * @srng: SRNG ring pointer
  1419. */
  1420. static inline
  1421. void hal_srng_src_hw_init_generic(struct hal_soc *hal,
  1422. struct hal_srng *srng)
  1423. {
  1424. uint32_t reg_val = 0;
  1425. uint64_t tp_addr = 0;
  1426. hal_debug("hw_init srng %d", srng->ring_id);
  1427. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1428. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1429. srng->msi_addr & 0xffffffff);
  1430. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1431. (uint64_t)(srng->msi_addr) >> 32) |
  1432. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1433. MSI1_ENABLE), 1);
  1434. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1435. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1436. }
  1437. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1438. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1439. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1440. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1441. srng->entry_size * srng->num_entries);
  1442. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1443. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1444. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1445. /**
  1446. * Interrupt setup:
  1447. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1448. * if level mode is required
  1449. */
  1450. reg_val = 0;
  1451. /*
  1452. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1453. * programmed in terms of 1us resolution instead of 8us resolution as
  1454. * given in MLD.
  1455. */
  1456. if (srng->intr_timer_thres_us) {
  1457. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1458. INTERRUPT_TIMER_THRESHOLD),
  1459. srng->intr_timer_thres_us);
  1460. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1461. }
  1462. if (srng->intr_batch_cntr_thres_entries) {
  1463. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1464. BATCH_COUNTER_THRESHOLD),
  1465. srng->intr_batch_cntr_thres_entries *
  1466. srng->entry_size);
  1467. }
  1468. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1469. reg_val = 0;
  1470. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1471. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1472. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1473. }
  1474. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1475. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1476. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1477. * pointers are not required since this ring is completely managed
  1478. * by WBM HW
  1479. */
  1480. reg_val = 0;
  1481. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1482. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1483. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1484. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1485. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1486. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1487. } else {
  1488. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1489. }
  1490. /* Initilaize head and tail pointers to indicate ring is empty */
  1491. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1492. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1493. *(srng->u.src_ring.tp_addr) = 0;
  1494. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1495. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1496. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1497. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1498. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1499. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1500. /* Loop count is not used for SRC rings */
  1501. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1502. /*
  1503. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1504. * todo: update fw_api and replace with above line
  1505. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1506. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1507. */
  1508. reg_val |= 0x40;
  1509. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1510. }
  1511. /**
  1512. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1513. * destination ring HW
  1514. * @hal_soc: HAL SOC handle
  1515. * @srng: SRNG ring pointer
  1516. */
  1517. static inline
  1518. void hal_srng_dst_hw_init_generic(struct hal_soc *hal,
  1519. struct hal_srng *srng)
  1520. {
  1521. uint32_t reg_val = 0;
  1522. uint64_t hp_addr = 0;
  1523. hal_debug("hw_init srng %d", srng->ring_id);
  1524. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1525. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1526. srng->msi_addr & 0xffffffff);
  1527. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1528. (uint64_t)(srng->msi_addr) >> 32) |
  1529. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1530. MSI1_ENABLE), 1);
  1531. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1532. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1533. }
  1534. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1535. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1536. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1537. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1538. srng->entry_size * srng->num_entries);
  1539. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1540. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1541. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1542. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1543. /**
  1544. * Interrupt setup:
  1545. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1546. * if level mode is required
  1547. */
  1548. reg_val = 0;
  1549. if (srng->intr_timer_thres_us) {
  1550. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1551. INTERRUPT_TIMER_THRESHOLD),
  1552. srng->intr_timer_thres_us >> 3);
  1553. }
  1554. if (srng->intr_batch_cntr_thres_entries) {
  1555. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1556. BATCH_COUNTER_THRESHOLD),
  1557. srng->intr_batch_cntr_thres_entries *
  1558. srng->entry_size);
  1559. }
  1560. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1561. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1562. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1563. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1564. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1565. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1566. /* Initilaize head and tail pointers to indicate ring is empty */
  1567. SRNG_DST_REG_WRITE(srng, HP, 0);
  1568. SRNG_DST_REG_WRITE(srng, TP, 0);
  1569. *(srng->u.dst_ring.hp_addr) = 0;
  1570. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1571. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1572. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1573. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1574. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1575. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1576. /*
  1577. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1578. * todo: update fw_api and replace with above line
  1579. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1580. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1581. */
  1582. reg_val |= 0x40;
  1583. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1584. }
  1585. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1586. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1587. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1588. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1589. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1590. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1591. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1592. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1593. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1594. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1595. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1596. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1597. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1598. (((*(((uint32_t *) wbm_desc) + \
  1599. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1600. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1601. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1602. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1603. (((*(((uint32_t *) wbm_desc) + \
  1604. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1605. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1606. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1607. /**
  1608. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1609. * save it to hal_wbm_err_desc_info structure passed by caller
  1610. * @wbm_desc: wbm ring descriptor
  1611. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1612. * Return: void
  1613. */
  1614. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1615. void *wbm_er_info1)
  1616. {
  1617. struct hal_wbm_err_desc_info *wbm_er_info =
  1618. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1619. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1620. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1621. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1622. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1623. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1624. }
  1625. /**
  1626. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1627. * @hal_desc: completion ring descriptor pointer
  1628. *
  1629. * This function will return the type of pointer - buffer or descriptor
  1630. *
  1631. * Return: buffer type
  1632. */
  1633. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1634. {
  1635. uint32_t comp_desc =
  1636. *(uint32_t *) (((uint8_t *) hal_desc) +
  1637. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1638. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1639. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1640. }
  1641. /**
  1642. * hal_get_wbm_internal_error_generic() - is WBM internal error
  1643. * @hal_desc: completion ring descriptor pointer
  1644. *
  1645. * This function will return 0 or 1 - is it WBM internal error or not
  1646. *
  1647. * Return: uint8_t
  1648. */
  1649. static inline uint8_t hal_get_wbm_internal_error_generic(void *hal_desc)
  1650. {
  1651. uint32_t comp_desc =
  1652. *(uint32_t *)(((uint8_t *)hal_desc) +
  1653. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_OFFSET);
  1654. return (comp_desc & WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_MASK) >>
  1655. WBM_RELEASE_RING_2_WBM_INTERNAL_ERROR_LSB;
  1656. }
  1657. /**
  1658. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1659. * human readable format.
  1660. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1661. * @dbg_level: log level.
  1662. *
  1663. * Return: void
  1664. */
  1665. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1666. uint8_t dbg_level)
  1667. {
  1668. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1669. struct rx_mpdu_info *mpdu_info =
  1670. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1671. hal_verbose_debug(
  1672. "rx_mpdu_start tlv (1/5) - "
  1673. "rxpcu_mpdu_filter_in_category: %x "
  1674. "sw_frame_group_id: %x "
  1675. "ndp_frame: %x "
  1676. "phy_err: %x "
  1677. "phy_err_during_mpdu_header: %x "
  1678. "protocol_version_err: %x "
  1679. "ast_based_lookup_valid: %x "
  1680. "phy_ppdu_id: %x "
  1681. "ast_index: %x "
  1682. "sw_peer_id: %x "
  1683. "mpdu_frame_control_valid: %x "
  1684. "mpdu_duration_valid: %x "
  1685. "mac_addr_ad1_valid: %x "
  1686. "mac_addr_ad2_valid: %x "
  1687. "mac_addr_ad3_valid: %x "
  1688. "mac_addr_ad4_valid: %x "
  1689. "mpdu_sequence_control_valid: %x "
  1690. "mpdu_qos_control_valid: %x "
  1691. "mpdu_ht_control_valid: %x "
  1692. "frame_encryption_info_valid: %x ",
  1693. mpdu_info->rxpcu_mpdu_filter_in_category,
  1694. mpdu_info->sw_frame_group_id,
  1695. mpdu_info->ndp_frame,
  1696. mpdu_info->phy_err,
  1697. mpdu_info->phy_err_during_mpdu_header,
  1698. mpdu_info->protocol_version_err,
  1699. mpdu_info->ast_based_lookup_valid,
  1700. mpdu_info->phy_ppdu_id,
  1701. mpdu_info->ast_index,
  1702. mpdu_info->sw_peer_id,
  1703. mpdu_info->mpdu_frame_control_valid,
  1704. mpdu_info->mpdu_duration_valid,
  1705. mpdu_info->mac_addr_ad1_valid,
  1706. mpdu_info->mac_addr_ad2_valid,
  1707. mpdu_info->mac_addr_ad3_valid,
  1708. mpdu_info->mac_addr_ad4_valid,
  1709. mpdu_info->mpdu_sequence_control_valid,
  1710. mpdu_info->mpdu_qos_control_valid,
  1711. mpdu_info->mpdu_ht_control_valid,
  1712. mpdu_info->frame_encryption_info_valid);
  1713. hal_verbose_debug(
  1714. "rx_mpdu_start tlv (2/5) - "
  1715. "fr_ds: %x "
  1716. "to_ds: %x "
  1717. "encrypted: %x "
  1718. "mpdu_retry: %x "
  1719. "mpdu_sequence_number: %x "
  1720. "epd_en: %x "
  1721. "all_frames_shall_be_encrypted: %x "
  1722. "encrypt_type: %x "
  1723. "mesh_sta: %x "
  1724. "bssid_hit: %x "
  1725. "bssid_number: %x "
  1726. "tid: %x "
  1727. "pn_31_0: %x "
  1728. "pn_63_32: %x "
  1729. "pn_95_64: %x "
  1730. "pn_127_96: %x "
  1731. "peer_meta_data: %x "
  1732. "rxpt_classify_info.reo_destination_indication: %x "
  1733. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1734. "rx_reo_queue_desc_addr_31_0: %x ",
  1735. mpdu_info->fr_ds,
  1736. mpdu_info->to_ds,
  1737. mpdu_info->encrypted,
  1738. mpdu_info->mpdu_retry,
  1739. mpdu_info->mpdu_sequence_number,
  1740. mpdu_info->epd_en,
  1741. mpdu_info->all_frames_shall_be_encrypted,
  1742. mpdu_info->encrypt_type,
  1743. mpdu_info->mesh_sta,
  1744. mpdu_info->bssid_hit,
  1745. mpdu_info->bssid_number,
  1746. mpdu_info->tid,
  1747. mpdu_info->pn_31_0,
  1748. mpdu_info->pn_63_32,
  1749. mpdu_info->pn_95_64,
  1750. mpdu_info->pn_127_96,
  1751. mpdu_info->peer_meta_data,
  1752. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1753. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1754. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1755. hal_verbose_debug(
  1756. "rx_mpdu_start tlv (3/5) - "
  1757. "rx_reo_queue_desc_addr_39_32: %x "
  1758. "receive_queue_number: %x "
  1759. "pre_delim_err_warning: %x "
  1760. "first_delim_err: %x "
  1761. "key_id_octet: %x "
  1762. "new_peer_entry: %x "
  1763. "decrypt_needed: %x "
  1764. "decap_type: %x "
  1765. "rx_insert_vlan_c_tag_padding: %x "
  1766. "rx_insert_vlan_s_tag_padding: %x "
  1767. "strip_vlan_c_tag_decap: %x "
  1768. "strip_vlan_s_tag_decap: %x "
  1769. "pre_delim_count: %x "
  1770. "ampdu_flag: %x "
  1771. "bar_frame: %x "
  1772. "mpdu_length: %x "
  1773. "first_mpdu: %x "
  1774. "mcast_bcast: %x "
  1775. "ast_index_not_found: %x "
  1776. "ast_index_timeout: %x ",
  1777. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1778. mpdu_info->receive_queue_number,
  1779. mpdu_info->pre_delim_err_warning,
  1780. mpdu_info->first_delim_err,
  1781. mpdu_info->key_id_octet,
  1782. mpdu_info->new_peer_entry,
  1783. mpdu_info->decrypt_needed,
  1784. mpdu_info->decap_type,
  1785. mpdu_info->rx_insert_vlan_c_tag_padding,
  1786. mpdu_info->rx_insert_vlan_s_tag_padding,
  1787. mpdu_info->strip_vlan_c_tag_decap,
  1788. mpdu_info->strip_vlan_s_tag_decap,
  1789. mpdu_info->pre_delim_count,
  1790. mpdu_info->ampdu_flag,
  1791. mpdu_info->bar_frame,
  1792. mpdu_info->mpdu_length,
  1793. mpdu_info->first_mpdu,
  1794. mpdu_info->mcast_bcast,
  1795. mpdu_info->ast_index_not_found,
  1796. mpdu_info->ast_index_timeout);
  1797. hal_verbose_debug(
  1798. "rx_mpdu_start tlv (4/5) - "
  1799. "power_mgmt: %x "
  1800. "non_qos: %x "
  1801. "null_data: %x "
  1802. "mgmt_type: %x "
  1803. "ctrl_type: %x "
  1804. "more_data: %x "
  1805. "eosp: %x "
  1806. "fragment_flag: %x "
  1807. "order: %x "
  1808. "u_apsd_trigger: %x "
  1809. "encrypt_required: %x "
  1810. "directed: %x "
  1811. "mpdu_frame_control_field: %x "
  1812. "mpdu_duration_field: %x "
  1813. "mac_addr_ad1_31_0: %x "
  1814. "mac_addr_ad1_47_32: %x "
  1815. "mac_addr_ad2_15_0: %x "
  1816. "mac_addr_ad2_47_16: %x "
  1817. "mac_addr_ad3_31_0: %x "
  1818. "mac_addr_ad3_47_32: %x ",
  1819. mpdu_info->power_mgmt,
  1820. mpdu_info->non_qos,
  1821. mpdu_info->null_data,
  1822. mpdu_info->mgmt_type,
  1823. mpdu_info->ctrl_type,
  1824. mpdu_info->more_data,
  1825. mpdu_info->eosp,
  1826. mpdu_info->fragment_flag,
  1827. mpdu_info->order,
  1828. mpdu_info->u_apsd_trigger,
  1829. mpdu_info->encrypt_required,
  1830. mpdu_info->directed,
  1831. mpdu_info->mpdu_frame_control_field,
  1832. mpdu_info->mpdu_duration_field,
  1833. mpdu_info->mac_addr_ad1_31_0,
  1834. mpdu_info->mac_addr_ad1_47_32,
  1835. mpdu_info->mac_addr_ad2_15_0,
  1836. mpdu_info->mac_addr_ad2_47_16,
  1837. mpdu_info->mac_addr_ad3_31_0,
  1838. mpdu_info->mac_addr_ad3_47_32);
  1839. hal_verbose_debug(
  1840. "rx_mpdu_start tlv (5/5) - "
  1841. "mpdu_sequence_control_field: %x "
  1842. "mac_addr_ad4_31_0: %x "
  1843. "mac_addr_ad4_47_32: %x "
  1844. "mpdu_qos_control_field: %x "
  1845. "mpdu_ht_control_field: %x ",
  1846. mpdu_info->mpdu_sequence_control_field,
  1847. mpdu_info->mac_addr_ad4_31_0,
  1848. mpdu_info->mac_addr_ad4_47_32,
  1849. mpdu_info->mpdu_qos_control_field,
  1850. mpdu_info->mpdu_ht_control_field);
  1851. }
  1852. /**
  1853. * hal_tx_desc_set_search_type - Set the search type value
  1854. * @desc: Handle to Tx Descriptor
  1855. * @search_type: search type
  1856. * 0 – Normal search
  1857. * 1 – Index based address search
  1858. * 2 – Index based flow search
  1859. *
  1860. * Return: void
  1861. */
  1862. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1863. static void hal_tx_desc_set_search_type_generic(void *desc,
  1864. uint8_t search_type)
  1865. {
  1866. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1867. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1868. }
  1869. #else
  1870. static void hal_tx_desc_set_search_type_generic(void *desc,
  1871. uint8_t search_type)
  1872. {
  1873. }
  1874. #endif
  1875. /**
  1876. * hal_tx_desc_set_search_index - Set the search index value
  1877. * @desc: Handle to Tx Descriptor
  1878. * @search_index: The index that will be used for index based address or
  1879. * flow search. The field is valid when 'search_type' is
  1880. * 1 0r 2
  1881. *
  1882. * Return: void
  1883. */
  1884. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1885. static void hal_tx_desc_set_search_index_generic(void *desc,
  1886. uint32_t search_index)
  1887. {
  1888. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1889. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1890. }
  1891. #else
  1892. static void hal_tx_desc_set_search_index_generic(void *desc,
  1893. uint32_t search_index)
  1894. {
  1895. }
  1896. #endif
  1897. /**
  1898. * hal_tx_desc_set_cache_set_num_generic - Set the cache-set-num value
  1899. * @desc: Handle to Tx Descriptor
  1900. * @cache_num: Cache set number that should be used to cache the index
  1901. * based search results, for address and flow search.
  1902. * This value should be equal to LSB four bits of the hash value
  1903. * of match data, in case of search index points to an entry
  1904. * which may be used in content based search also. The value can
  1905. * be anything when the entry pointed by search index will not be
  1906. * used for content based search.
  1907. *
  1908. * Return: void
  1909. */
  1910. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  1911. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  1912. uint8_t cache_num)
  1913. {
  1914. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  1915. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  1916. }
  1917. #else
  1918. static void hal_tx_desc_set_cache_set_num_generic(void *desc,
  1919. uint8_t cache_num)
  1920. {
  1921. }
  1922. #endif
  1923. /**
  1924. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  1925. * @soc: HAL SoC context
  1926. * @map: PCP-TID mapping table
  1927. *
  1928. * PCP are mapped to 8 TID values using TID values programmed
  1929. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1930. * The mapping register has TID mapping for 8 PCP values
  1931. *
  1932. * Return: none
  1933. */
  1934. static void hal_tx_set_pcp_tid_map_generic(struct hal_soc *soc, uint8_t *map)
  1935. {
  1936. uint32_t addr, value;
  1937. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1938. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1939. value = (map[0] |
  1940. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1941. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1942. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1943. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1944. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1945. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1946. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1947. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1948. }
  1949. /**
  1950. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  1951. * value received from user-space
  1952. * @soc: HAL SoC context
  1953. * @pcp: pcp value
  1954. * @tid : tid value
  1955. *
  1956. * Return: void
  1957. */
  1958. static
  1959. void hal_tx_update_pcp_tid_generic(struct hal_soc *soc,
  1960. uint8_t pcp, uint8_t tid)
  1961. {
  1962. uint32_t addr, value, regval;
  1963. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1964. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1965. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1966. /* Read back previous PCP TID config and update
  1967. * with new config.
  1968. */
  1969. regval = HAL_REG_READ(soc, addr);
  1970. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1971. regval |= value;
  1972. HAL_REG_WRITE(soc, addr,
  1973. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1974. }
  1975. /**
  1976. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  1977. * @soc: HAL SoC context
  1978. * @val: priority value
  1979. *
  1980. * Return: void
  1981. */
  1982. static
  1983. void hal_tx_update_tidmap_prty_generic(struct hal_soc *soc, uint8_t value)
  1984. {
  1985. uint32_t addr;
  1986. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1987. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1988. HAL_REG_WRITE(soc, addr,
  1989. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1990. }
  1991. #endif /* _HAL_GENERIC_API_H_ */