qcs405.c 273 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/clk.h>
  5. #include <linux/delay.h>
  6. #include <linux/gpio.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/slab.h>
  10. #include <linux/i2c.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/pm_qos.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <sound/core.h>
  18. #include <sound/soc.h>
  19. #include <sound/soc-dapm.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/info.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <dsp/q6afe-v2.h>
  25. #include <dsp/q6core.h>
  26. #include <dsp/msm_mdf.h>
  27. #include "device_event.h"
  28. #include "msm-pcm-routing-v2.h"
  29. #include <asoc/msm-cdc-pinctrl.h>
  30. #include "codecs/wcd9335.h"
  31. #include "codecs/wsa881x.h"
  32. #include "codecs/csra66x0/csra66x0.h"
  33. #include <dt-bindings/sound/audio-codec-port-types.h>
  34. #include "codecs/bolero/bolero-cdc.h"
  35. #include "codecs/bolero/wsa-macro.h"
  36. #define DRV_NAME "qcs405-asoc-snd"
  37. #define __CHIPSET__ "QCS405 "
  38. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  39. #define DEV_NAME_STR_LEN 32
  40. #define SAMPLING_RATE_8KHZ 8000
  41. #define SAMPLING_RATE_11P025KHZ 11025
  42. #define SAMPLING_RATE_16KHZ 16000
  43. #define SAMPLING_RATE_22P05KHZ 22050
  44. #define SAMPLING_RATE_32KHZ 32000
  45. #define SAMPLING_RATE_44P1KHZ 44100
  46. #define SAMPLING_RATE_48KHZ 48000
  47. #define SAMPLING_RATE_88P2KHZ 88200
  48. #define SAMPLING_RATE_96KHZ 96000
  49. #define SAMPLING_RATE_176P4KHZ 176400
  50. #define SAMPLING_RATE_192KHZ 192000
  51. #define SAMPLING_RATE_352P8KHZ 352800
  52. #define SAMPLING_RATE_384KHZ 384000
  53. #define SPDIF_TX_CORE_CLK_163_P84_MHZ 163840000
  54. #define TLMM_EAST_SPARE 0x07BA0000
  55. #define TLMM_SPDIF_HDMI_ARC_CTL 0x07BA2000
  56. #define WSA8810_NAME_1 "wsa881x.20170211"
  57. #define WSA8810_NAME_2 "wsa881x.20170212"
  58. #define WCN_CDC_SLIM_RX_CH_MAX 2
  59. #define WCN_CDC_SLIM_TX_CH_MAX 4
  60. #define TDM_CHANNEL_MAX 8
  61. #define BT_SLIM_TX SLIM_TX_9
  62. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  63. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  64. enum {
  65. SLIM_RX_0 = 0,
  66. SLIM_RX_1,
  67. SLIM_RX_2,
  68. SLIM_RX_3,
  69. SLIM_RX_4,
  70. SLIM_RX_5,
  71. SLIM_RX_6,
  72. SLIM_RX_7,
  73. SLIM_RX_MAX,
  74. };
  75. enum {
  76. SLIM_TX_0 = 0,
  77. SLIM_TX_1,
  78. SLIM_TX_2,
  79. SLIM_TX_3,
  80. SLIM_TX_4,
  81. SLIM_TX_5,
  82. SLIM_TX_6,
  83. SLIM_TX_7,
  84. SLIM_TX_8,
  85. SLIM_TX_9,
  86. SLIM_TX_MAX,
  87. };
  88. enum {
  89. PRIM_MI2S = 0,
  90. SEC_MI2S,
  91. TERT_MI2S,
  92. QUAT_MI2S,
  93. QUIN_MI2S,
  94. SEN_MI2S,
  95. MI2S_MAX,
  96. };
  97. enum {
  98. PRIM_META_MI2S = 0,
  99. SEC_META_MI2S,
  100. META_MI2S_MAX,
  101. };
  102. enum {
  103. PRIM_AUX_PCM = 0,
  104. SEC_AUX_PCM,
  105. TERT_AUX_PCM,
  106. QUAT_AUX_PCM,
  107. QUIN_AUX_PCM,
  108. SEN_AUX_PCM,
  109. AUX_PCM_MAX,
  110. };
  111. enum {
  112. WSA_CDC_DMA_RX_0 = 0,
  113. WSA_CDC_DMA_RX_1,
  114. CDC_DMA_RX_MAX,
  115. };
  116. enum {
  117. WSA_CDC_DMA_TX_0 = 0,
  118. WSA_CDC_DMA_TX_1,
  119. WSA_CDC_DMA_TX_2,
  120. VA_CDC_DMA_TX_0,
  121. VA_CDC_DMA_TX_1,
  122. CDC_DMA_TX_MAX,
  123. };
  124. enum {
  125. PRIM_SPDIF_RX = 0,
  126. SEC_SPDIF_RX,
  127. SPDIF_RX_MAX,
  128. };
  129. enum {
  130. PRIM_SPDIF_TX = 0,
  131. SEC_SPDIF_TX,
  132. SPDIF_TX_MAX,
  133. };
  134. enum {
  135. HDMI_RX_IDX = 0,
  136. EXT_HDMI_RX_IDX_MAX,
  137. };
  138. struct mi2s_conf {
  139. struct mutex lock;
  140. u32 ref_cnt;
  141. u32 msm_is_mi2s_master;
  142. };
  143. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  144. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  145. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  146. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  147. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_EBIT,
  148. Q6AFE_LPASS_CLK_ID_QUI_MI2S_EBIT,
  149. Q6AFE_LPASS_CLK_ID_SEN_MI2S_EBIT
  150. };
  151. struct meta_mi2s_conf {
  152. u32 num_member_ports;
  153. u32 member_port[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  154. bool clk_enable[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  155. };
  156. struct dev_config {
  157. u32 sample_rate;
  158. u32 bit_format;
  159. u32 channels;
  160. };
  161. struct msm_wsa881x_dev_info {
  162. struct device_node *of_node;
  163. u32 index;
  164. };
  165. struct msm_csra66x0_dev_info {
  166. struct device_node *of_node;
  167. u32 index;
  168. };
  169. struct msm_asoc_mach_data {
  170. struct snd_info_entry *codec_root;
  171. struct device_node *dmic_01_gpio_p; /* used by pinctrl API */
  172. struct device_node *dmic_23_gpio_p; /* used by pinctrl API */
  173. struct device_node *dmic_45_gpio_p; /* used by pinctrl API */
  174. struct device_node *dmic_67_gpio_p; /* used by pinctrl API */
  175. struct device_node *lineout_booster_gpio_p; /* used by pinctrl API */
  176. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  177. int dmic_01_gpio_cnt;
  178. int dmic_23_gpio_cnt;
  179. int dmic_45_gpio_cnt;
  180. int dmic_67_gpio_cnt;
  181. struct regulator *tdm_micb_supply;
  182. u32 tdm_micb_voltage;
  183. u32 tdm_micb_current;
  184. bool codec_is_csra;
  185. };
  186. struct msm_asoc_wcd93xx_codec {
  187. void* (*get_afe_config_fn)(struct snd_soc_component *component,
  188. enum afe_config_type config_type);
  189. };
  190. static const char *const pin_states[] = {"sleep", "i2s-active",
  191. "tdm-active"};
  192. enum {
  193. TDM_0 = 0,
  194. TDM_1,
  195. TDM_2,
  196. TDM_3,
  197. TDM_4,
  198. TDM_5,
  199. TDM_6,
  200. TDM_7,
  201. TDM_PORT_MAX,
  202. };
  203. enum {
  204. TDM_PRI = 0,
  205. TDM_SEC,
  206. TDM_TERT,
  207. TDM_QUAT,
  208. TDM_QUIN,
  209. TDM_INTERFACE_MAX,
  210. };
  211. struct tdm_port {
  212. u32 mode;
  213. u32 channel;
  214. };
  215. /* TDM default config */
  216. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  217. { /* PRI TDM */
  218. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  219. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  220. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  221. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  222. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  223. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  224. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  225. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  226. },
  227. { /* SEC TDM */
  228. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  229. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  230. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  231. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  232. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  233. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  234. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  235. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  236. },
  237. { /* TERT TDM */
  238. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  239. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  240. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  241. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  242. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  243. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  244. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  245. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  246. },
  247. { /* QUAT TDM */
  248. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  249. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  250. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  251. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  252. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  253. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  254. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  255. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  256. },
  257. { /* QUIN TDM */
  258. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  259. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  260. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  261. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  262. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  263. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  264. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  265. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  266. }
  267. };
  268. /* TDM default config */
  269. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  270. { /* PRI TDM */
  271. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  272. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  273. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  274. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  275. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  276. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  277. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  278. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  279. },
  280. { /* SEC TDM */
  281. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  282. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  283. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  284. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  285. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  286. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  289. },
  290. { /* TERT TDM */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  292. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  293. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  295. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  296. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  299. },
  300. { /* QUAT TDM */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  302. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  303. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  305. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  306. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  309. },
  310. { /* QUIN TDM */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  312. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  313. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  315. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  316. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  319. }
  320. };
  321. static struct dev_config ext_hdmi_rx_cfg[] = {
  322. [HDMI_RX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  323. };
  324. /* Default configuration of slimbus channels */
  325. static struct dev_config slim_rx_cfg[] = {
  326. [SLIM_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  327. [SLIM_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  328. [SLIM_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  329. [SLIM_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  330. [SLIM_RX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  331. [SLIM_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  332. [SLIM_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  333. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  334. };
  335. static struct dev_config slim_tx_cfg[] = {
  336. [SLIM_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  337. [SLIM_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  338. [SLIM_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  339. [SLIM_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  340. [SLIM_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  341. [SLIM_TX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  342. [SLIM_TX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  343. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  344. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  345. [SLIM_TX_9] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  346. };
  347. /* Default configuration of Codec DMA Interface Tx */
  348. static struct dev_config cdc_dma_rx_cfg[] = {
  349. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  350. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  351. };
  352. /* Default configuration of Codec DMA Interface Rx */
  353. static struct dev_config cdc_dma_tx_cfg[] = {
  354. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  355. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  356. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  357. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  358. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  359. };
  360. static struct dev_config usb_rx_cfg = {
  361. .sample_rate = SAMPLING_RATE_48KHZ,
  362. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  363. .channels = 2,
  364. };
  365. static struct dev_config usb_tx_cfg = {
  366. .sample_rate = SAMPLING_RATE_48KHZ,
  367. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  368. .channels = 1,
  369. };
  370. static struct dev_config proxy_rx_cfg = {
  371. .sample_rate = SAMPLING_RATE_48KHZ,
  372. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  373. .channels = 2,
  374. };
  375. /* Default configuration of MI2S channels */
  376. static struct dev_config mi2s_rx_cfg[] = {
  377. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  378. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  379. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  380. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  381. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  382. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  383. };
  384. static struct dev_config meta_mi2s_rx_cfg[] = {
  385. [PRIM_META_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  386. [SEC_META_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  387. };
  388. /* Default configuration of SPDIF channels */
  389. static struct dev_config spdif_rx_cfg[] = {
  390. [PRIM_SPDIF_RX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  391. [SEC_SPDIF_RX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  392. };
  393. static struct dev_config spdif_tx_cfg[] = {
  394. [PRIM_SPDIF_TX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  395. [SEC_SPDIF_TX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  396. };
  397. static struct dev_config mi2s_tx_cfg[] = {
  398. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  399. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  400. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  401. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  402. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  403. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  404. };
  405. static struct dev_config aux_pcm_rx_cfg[] = {
  406. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  407. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  408. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  409. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  410. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  411. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. };
  413. static struct dev_config aux_pcm_tx_cfg[] = {
  414. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  415. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  416. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  418. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  419. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. };
  421. static struct dev_config afe_lb_tx_cfg = {
  422. .sample_rate = SAMPLING_RATE_48KHZ,
  423. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  424. .channels = 2,
  425. };
  426. static int msm_vi_feed_tx_ch = 2;
  427. static const char *const slim_rx_ch_text[] = {"One", "Two"};
  428. static const char *const slim_tx_ch_text[] = {"One", "Two", "Three", "Four",
  429. "Five", "Six", "Seven",
  430. "Eight"};
  431. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  432. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  433. "S32_LE"};
  434. static char const *slim_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  435. "KHZ_32", "KHZ_44P1", "KHZ_48",
  436. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  437. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  438. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  439. "KHZ_44P1", "KHZ_48",
  440. "KHZ_88P2", "KHZ_96"};
  441. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  442. "Five", "Six", "Seven",
  443. "Eight"};
  444. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  445. "Six", "Seven", "Eight"};
  446. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  447. "KHZ_16", "KHZ_22P05",
  448. "KHZ_32", "KHZ_44P1", "KHZ_48",
  449. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  450. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  451. static char const *ext_hdmi_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  452. "KHZ_192", "KHZ_32", "KHZ_44P1",
  453. "KHZ_88P2", "KHZ_176P4"};
  454. static char const *ext_hdmi_bit_format_text[] = {"S16_LE", "S24_LE",
  455. "S24_3LE"};
  456. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  457. "Five", "Six", "Seven", "Eight"};
  458. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  459. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  460. "KHZ_48", "KHZ_176P4",
  461. "KHZ_352P8"};
  462. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  463. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  464. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  465. "KHZ_48", "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  466. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  467. static const char *const mi2s_ch_text[] = {
  468. "One", "Two", "Three", "Four", "Five", "Six", "Seven",
  469. "Eight", "Nine", "Ten", "Eleven", "Twelve", "Thirteen",
  470. "Fourteen", "Fifteen", "Sixteen"
  471. };
  472. static const char *const meta_mi2s_ch_text[] = {
  473. "One", "Two", "Three", "Four", "Five", "Six", "Seven",
  474. "Eight", "Nine", "Ten", "Eleven", "Twelve", "Thirteen",
  475. "Fourteen", "Fifteen", "Sixteen", "Seventeen", "Eighteen",
  476. "Nineteen", "Twenty", "TwentyOne", "TwentyTwo", "TwentyThree",
  477. "TwentyFour", "TwentyFive", "TwentySix", "TwentySeven",
  478. "TwentyEight", "TwentyNine", "Thirty", "ThirtyOne", "ThirtyTwo"
  479. };
  480. static const char *const qos_text[] = {"Disable", "Enable"};
  481. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  482. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  483. "Five", "Six", "Seven", "Eight", "Nine", "Ten", "Eleven",
  484. "Twelve", "Thirteen", "Fourteen", "Fifteen", "Sixteen"};
  485. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  486. "KHZ_16", "KHZ_22P05",
  487. "KHZ_32", "KHZ_44P1", "KHZ_48",
  488. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  489. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  490. static const char *spdif_rate_text[] = {"KHZ_32", "KHZ_44P1", "KHZ_48",
  491. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  492. "KHZ_192"};
  493. static const char *spdif_ch_text[] = {"One", "Two"};
  494. static const char *spdif_bit_format_text[] = {"S16_LE", "S24_LE"};
  495. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_rx_chs, slim_rx_ch_text);
  496. static SOC_ENUM_SINGLE_EXT_DECL(slim_2_rx_chs, slim_rx_ch_text);
  497. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_tx_chs, slim_tx_ch_text);
  498. static SOC_ENUM_SINGLE_EXT_DECL(slim_1_tx_chs, slim_tx_ch_text);
  499. static SOC_ENUM_SINGLE_EXT_DECL(slim_5_rx_chs, slim_rx_ch_text);
  500. static SOC_ENUM_SINGLE_EXT_DECL(slim_6_rx_chs, slim_rx_ch_text);
  501. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  502. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  503. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  504. static SOC_ENUM_SINGLE_EXT_DECL(ext_hdmi_rx_chs, ch_text);
  505. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  506. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_rx_format, bit_format_text);
  507. static SOC_ENUM_SINGLE_EXT_DECL(slim_5_rx_format, bit_format_text);
  508. static SOC_ENUM_SINGLE_EXT_DECL(slim_6_rx_format, bit_format_text);
  509. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_tx_format, bit_format_text);
  510. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  511. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  512. static SOC_ENUM_SINGLE_EXT_DECL(ext_hdmi_rx_format, ext_hdmi_bit_format_text);
  513. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_rx_sample_rate, slim_sample_rate_text);
  514. static SOC_ENUM_SINGLE_EXT_DECL(slim_2_rx_sample_rate, slim_sample_rate_text);
  515. static SOC_ENUM_SINGLE_EXT_DECL(slim_0_tx_sample_rate, slim_sample_rate_text);
  516. static SOC_ENUM_SINGLE_EXT_DECL(slim_5_rx_sample_rate, slim_sample_rate_text);
  517. static SOC_ENUM_SINGLE_EXT_DECL(slim_6_rx_sample_rate, slim_sample_rate_text);
  518. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  519. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_sink, bt_sample_rate_text);
  520. static SOC_ENUM_SINGLE_EXT_DECL(ext_hdmi_rx_sample_rate,
  521. ext_hdmi_sample_rate_text);
  522. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  523. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  524. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  525. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  526. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  527. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  528. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  529. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  530. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  531. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  532. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  533. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  534. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  535. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  536. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  537. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  538. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  539. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  540. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  541. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  542. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  543. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  544. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  545. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  546. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  547. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  548. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  549. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  550. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  551. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  552. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  553. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  554. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  555. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  556. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  557. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  558. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  559. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  560. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  561. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  562. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  563. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  564. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  565. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  566. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  567. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  568. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  569. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  570. static SOC_ENUM_SINGLE_EXT_DECL(prim_meta_mi2s_rx_sample_rate, mi2s_rate_text);
  571. static SOC_ENUM_SINGLE_EXT_DECL(sec_meta_mi2s_rx_sample_rate, mi2s_rate_text);
  572. static SOC_ENUM_SINGLE_EXT_DECL(prim_meta_mi2s_rx_chs, meta_mi2s_ch_text);
  573. static SOC_ENUM_SINGLE_EXT_DECL(sec_meta_mi2s_rx_chs, meta_mi2s_ch_text);
  574. static SOC_ENUM_SINGLE_EXT_DECL(prim_meta_mi2s_rx_format, bit_format_text);
  575. static SOC_ENUM_SINGLE_EXT_DECL(sec_meta_mi2s_rx_format, bit_format_text);
  576. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  577. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  578. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  579. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  580. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  581. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  582. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  583. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  584. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  585. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  586. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  587. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  588. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  589. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  590. cdc_dma_sample_rate_text);
  591. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  592. cdc_dma_sample_rate_text);
  593. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  594. cdc_dma_sample_rate_text);
  595. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  596. cdc_dma_sample_rate_text);
  597. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  598. cdc_dma_sample_rate_text);
  599. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  600. cdc_dma_sample_rate_text);
  601. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  602. cdc_dma_sample_rate_text);
  603. static SOC_ENUM_SINGLE_EXT_DECL(spdif_rx_sample_rate, spdif_rate_text);
  604. static SOC_ENUM_SINGLE_EXT_DECL(spdif_tx_sample_rate, spdif_rate_text);
  605. static SOC_ENUM_SINGLE_EXT_DECL(spdif_rx_chs, spdif_ch_text);
  606. static SOC_ENUM_SINGLE_EXT_DECL(spdif_tx_chs, spdif_ch_text);
  607. static SOC_ENUM_SINGLE_EXT_DECL(spdif_rx_format, spdif_bit_format_text);
  608. static SOC_ENUM_SINGLE_EXT_DECL(spdif_tx_format, spdif_bit_format_text);
  609. static SOC_ENUM_SINGLE_EXT_DECL(afe_lb_tx_chs, cdc_dma_tx_ch_text);
  610. static SOC_ENUM_SINGLE_EXT_DECL(afe_lb_tx_format, bit_format_text);
  611. static SOC_ENUM_SINGLE_EXT_DECL(afe_lb_tx_sample_rate,
  612. cdc_dma_sample_rate_text);
  613. static struct platform_device *spdev;
  614. static bool is_initial_boot;
  615. static bool codec_reg_done;
  616. static struct snd_soc_aux_dev *msm_aux_dev;
  617. static struct snd_soc_codec_conf *msm_codec_conf;
  618. static struct msm_asoc_wcd93xx_codec msm_codec_fn;
  619. static int msm_snd_enable_codec_ext_clk(struct snd_soc_component *component,
  620. int enable, bool dapm);
  621. static int msm_wsa881x_init(struct snd_soc_component *component);
  622. static int msm_snd_vad_cfg_put(struct snd_kcontrol *kcontrol,
  623. struct snd_ctl_elem_value *ucontrol);
  624. static struct snd_soc_dapm_route wcd_audio_paths[] = {
  625. {"MIC BIAS1", NULL, "MCLK TX"},
  626. {"MIC BIAS2", NULL, "MCLK TX"},
  627. {"MIC BIAS3", NULL, "MCLK TX"},
  628. {"MIC BIAS4", NULL, "MCLK TX"},
  629. };
  630. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  631. {
  632. AFE_API_VERSION_I2S_CONFIG,
  633. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  634. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  635. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  636. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  637. 0,
  638. },
  639. {
  640. AFE_API_VERSION_I2S_CONFIG,
  641. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  642. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  643. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  644. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  645. 0,
  646. },
  647. {
  648. AFE_API_VERSION_I2S_CONFIG,
  649. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  650. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  651. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  652. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  653. 0,
  654. },
  655. {
  656. AFE_API_VERSION_I2S_CONFIG,
  657. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  658. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  659. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  660. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  661. 0,
  662. },
  663. {
  664. AFE_API_VERSION_I2S_CONFIG,
  665. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  666. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  667. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  668. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  669. 0,
  670. },
  671. {
  672. AFE_API_VERSION_I2S_CONFIG,
  673. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  674. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  675. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  676. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  677. 0,
  678. }
  679. };
  680. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  681. static struct meta_mi2s_conf meta_mi2s_intf_conf[META_MI2S_MAX];
  682. static int msm_island_vad_get_portid_from_beid(int32_t be_id, int *port_id)
  683. {
  684. *port_id = 0xFFFF;
  685. switch (be_id) {
  686. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  687. *port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  688. break;
  689. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  690. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  691. break;
  692. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  693. *port_id = AFE_PORT_ID_QUINARY_TDM_TX;
  694. break;
  695. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  696. *port_id = AFE_PORT_ID_QUINARY_PCM_TX;
  697. break;
  698. default:
  699. return -EINVAL;
  700. }
  701. return 0;
  702. }
  703. static int qcs405_send_island_vad_config(int32_t be_id)
  704. {
  705. int rc = 0;
  706. int port_id = 0xFFFF;
  707. rc = msm_island_vad_get_portid_from_beid(be_id, &port_id);
  708. if (rc) {
  709. pr_debug("%s: Invalid island interface\n", __func__);
  710. } else {
  711. /*
  712. * send island mode config
  713. * This should be the first configuration
  714. */
  715. rc = afe_send_port_island_mode(port_id);
  716. if (rc) {
  717. pr_err("%s: afe send island mode failed %d\n",
  718. __func__, rc);
  719. return rc;
  720. }
  721. rc = afe_send_port_vad_cfg_params(port_id);
  722. if (rc) {
  723. pr_err("%s: afe send vad config failed %d\n",
  724. __func__, rc);
  725. return rc;
  726. }
  727. }
  728. return 0;
  729. }
  730. static int slim_get_sample_rate_val(int sample_rate)
  731. {
  732. int sample_rate_val = 0;
  733. switch (sample_rate) {
  734. case SAMPLING_RATE_8KHZ:
  735. sample_rate_val = 0;
  736. break;
  737. case SAMPLING_RATE_16KHZ:
  738. sample_rate_val = 1;
  739. break;
  740. case SAMPLING_RATE_32KHZ:
  741. sample_rate_val = 2;
  742. break;
  743. case SAMPLING_RATE_44P1KHZ:
  744. sample_rate_val = 3;
  745. break;
  746. case SAMPLING_RATE_48KHZ:
  747. sample_rate_val = 4;
  748. break;
  749. case SAMPLING_RATE_88P2KHZ:
  750. sample_rate_val = 5;
  751. break;
  752. case SAMPLING_RATE_96KHZ:
  753. sample_rate_val = 6;
  754. break;
  755. case SAMPLING_RATE_176P4KHZ:
  756. sample_rate_val = 7;
  757. break;
  758. case SAMPLING_RATE_192KHZ:
  759. sample_rate_val = 8;
  760. break;
  761. case SAMPLING_RATE_352P8KHZ:
  762. sample_rate_val = 9;
  763. break;
  764. case SAMPLING_RATE_384KHZ:
  765. sample_rate_val = 10;
  766. break;
  767. default:
  768. sample_rate_val = 4;
  769. break;
  770. }
  771. return sample_rate_val;
  772. }
  773. static int slim_get_sample_rate(int value)
  774. {
  775. int sample_rate = 0;
  776. switch (value) {
  777. case 0:
  778. sample_rate = SAMPLING_RATE_8KHZ;
  779. break;
  780. case 1:
  781. sample_rate = SAMPLING_RATE_16KHZ;
  782. break;
  783. case 2:
  784. sample_rate = SAMPLING_RATE_32KHZ;
  785. break;
  786. case 3:
  787. sample_rate = SAMPLING_RATE_44P1KHZ;
  788. break;
  789. case 4:
  790. sample_rate = SAMPLING_RATE_48KHZ;
  791. break;
  792. case 5:
  793. sample_rate = SAMPLING_RATE_88P2KHZ;
  794. break;
  795. case 6:
  796. sample_rate = SAMPLING_RATE_96KHZ;
  797. break;
  798. case 7:
  799. sample_rate = SAMPLING_RATE_176P4KHZ;
  800. break;
  801. case 8:
  802. sample_rate = SAMPLING_RATE_192KHZ;
  803. break;
  804. case 9:
  805. sample_rate = SAMPLING_RATE_352P8KHZ;
  806. break;
  807. case 10:
  808. sample_rate = SAMPLING_RATE_384KHZ;
  809. break;
  810. default:
  811. sample_rate = SAMPLING_RATE_48KHZ;
  812. break;
  813. }
  814. return sample_rate;
  815. }
  816. static int slim_get_bit_format_val(int bit_format)
  817. {
  818. int val = 0;
  819. switch (bit_format) {
  820. case SNDRV_PCM_FORMAT_S32_LE:
  821. val = 3;
  822. break;
  823. case SNDRV_PCM_FORMAT_S24_3LE:
  824. val = 2;
  825. break;
  826. case SNDRV_PCM_FORMAT_S24_LE:
  827. val = 1;
  828. break;
  829. case SNDRV_PCM_FORMAT_S16_LE:
  830. default:
  831. val = 0;
  832. break;
  833. }
  834. return val;
  835. }
  836. static int slim_get_bit_format(int val)
  837. {
  838. int bit_fmt = SNDRV_PCM_FORMAT_S16_LE;
  839. switch (val) {
  840. case 0:
  841. bit_fmt = SNDRV_PCM_FORMAT_S16_LE;
  842. break;
  843. case 1:
  844. bit_fmt = SNDRV_PCM_FORMAT_S24_LE;
  845. break;
  846. case 2:
  847. bit_fmt = SNDRV_PCM_FORMAT_S24_3LE;
  848. break;
  849. case 3:
  850. bit_fmt = SNDRV_PCM_FORMAT_S32_LE;
  851. break;
  852. default:
  853. bit_fmt = SNDRV_PCM_FORMAT_S16_LE;
  854. break;
  855. }
  856. return bit_fmt;
  857. }
  858. static int slim_get_port_idx(struct snd_kcontrol *kcontrol)
  859. {
  860. int port_id = 0;
  861. if (strnstr(kcontrol->id.name, "SLIM_0_RX", sizeof("SLIM_0_RX"))) {
  862. port_id = SLIM_RX_0;
  863. } else if (strnstr(kcontrol->id.name,
  864. "SLIM_2_RX", sizeof("SLIM_2_RX"))) {
  865. port_id = SLIM_RX_2;
  866. } else if (strnstr(kcontrol->id.name,
  867. "SLIM_5_RX", sizeof("SLIM_5_RX"))) {
  868. port_id = SLIM_RX_5;
  869. } else if (strnstr(kcontrol->id.name,
  870. "SLIM_6_RX", sizeof("SLIM_6_RX"))) {
  871. port_id = SLIM_RX_6;
  872. } else if (strnstr(kcontrol->id.name,
  873. "SLIM_0_TX", sizeof("SLIM_0_TX"))) {
  874. port_id = SLIM_TX_0;
  875. } else if (strnstr(kcontrol->id.name,
  876. "SLIM_1_TX", sizeof("SLIM_1_TX"))) {
  877. port_id = SLIM_TX_1;
  878. } else {
  879. pr_err("%s: unsupported channel: %s",
  880. __func__, kcontrol->id.name);
  881. return -EINVAL;
  882. }
  883. return port_id;
  884. }
  885. static int slim_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  886. struct snd_ctl_elem_value *ucontrol)
  887. {
  888. int ch_num = slim_get_port_idx(kcontrol);
  889. if (ch_num < 0)
  890. return ch_num;
  891. ucontrol->value.enumerated.item[0] =
  892. slim_get_sample_rate_val(slim_rx_cfg[ch_num].sample_rate);
  893. pr_debug("%s: slim[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  894. ch_num, slim_rx_cfg[ch_num].sample_rate,
  895. ucontrol->value.enumerated.item[0]);
  896. return 0;
  897. }
  898. static int slim_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  899. struct snd_ctl_elem_value *ucontrol)
  900. {
  901. int ch_num = slim_get_port_idx(kcontrol);
  902. if (ch_num < 0)
  903. return ch_num;
  904. slim_rx_cfg[ch_num].sample_rate =
  905. slim_get_sample_rate(ucontrol->value.enumerated.item[0]);
  906. pr_debug("%s: slim[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  907. ch_num, slim_rx_cfg[ch_num].sample_rate,
  908. ucontrol->value.enumerated.item[0]);
  909. return 0;
  910. }
  911. static int slim_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  912. struct snd_ctl_elem_value *ucontrol)
  913. {
  914. int ch_num = slim_get_port_idx(kcontrol);
  915. if (ch_num < 0)
  916. return ch_num;
  917. ucontrol->value.enumerated.item[0] =
  918. slim_get_sample_rate_val(slim_tx_cfg[ch_num].sample_rate);
  919. pr_debug("%s: slim[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  920. ch_num, slim_tx_cfg[ch_num].sample_rate,
  921. ucontrol->value.enumerated.item[0]);
  922. return 0;
  923. }
  924. static int slim_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  925. struct snd_ctl_elem_value *ucontrol)
  926. {
  927. int sample_rate = 0;
  928. int ch_num = slim_get_port_idx(kcontrol);
  929. if (ch_num < 0)
  930. return ch_num;
  931. sample_rate = slim_get_sample_rate(ucontrol->value.enumerated.item[0]);
  932. if (sample_rate == SAMPLING_RATE_44P1KHZ) {
  933. pr_err("%s: Unsupported sample rate %d: for Tx path\n",
  934. __func__, sample_rate);
  935. return -EINVAL;
  936. }
  937. slim_tx_cfg[ch_num].sample_rate = sample_rate;
  938. pr_debug("%s: slim[%d]_tx_sample_rate = %d, value = %d\n", __func__,
  939. ch_num, slim_tx_cfg[ch_num].sample_rate,
  940. ucontrol->value.enumerated.item[0]);
  941. return 0;
  942. }
  943. static int slim_rx_bit_format_get(struct snd_kcontrol *kcontrol,
  944. struct snd_ctl_elem_value *ucontrol)
  945. {
  946. int ch_num = slim_get_port_idx(kcontrol);
  947. if (ch_num < 0)
  948. return ch_num;
  949. ucontrol->value.enumerated.item[0] =
  950. slim_get_bit_format_val(slim_rx_cfg[ch_num].bit_format);
  951. pr_debug("%s: slim[%d]_rx_bit_format = %d, ucontrol value = %d\n",
  952. __func__, ch_num, slim_rx_cfg[ch_num].bit_format,
  953. ucontrol->value.enumerated.item[0]);
  954. return 0;
  955. }
  956. static int slim_rx_bit_format_put(struct snd_kcontrol *kcontrol,
  957. struct snd_ctl_elem_value *ucontrol)
  958. {
  959. int ch_num = slim_get_port_idx(kcontrol);
  960. if (ch_num < 0)
  961. return ch_num;
  962. slim_rx_cfg[ch_num].bit_format =
  963. slim_get_bit_format(ucontrol->value.enumerated.item[0]);
  964. pr_debug("%s: slim[%d]_rx_bit_format = %d, ucontrol value = %d\n",
  965. __func__, ch_num, slim_rx_cfg[ch_num].bit_format,
  966. ucontrol->value.enumerated.item[0]);
  967. return 0;
  968. }
  969. static int slim_tx_bit_format_get(struct snd_kcontrol *kcontrol,
  970. struct snd_ctl_elem_value *ucontrol)
  971. {
  972. int ch_num = slim_get_port_idx(kcontrol);
  973. if (ch_num < 0)
  974. return ch_num;
  975. ucontrol->value.enumerated.item[0] =
  976. slim_get_bit_format_val(slim_tx_cfg[ch_num].bit_format);
  977. pr_debug("%s: slim[%d]_tx_bit_format = %d, ucontrol value = %d\n",
  978. __func__, ch_num, slim_tx_cfg[ch_num].bit_format,
  979. ucontrol->value.enumerated.item[0]);
  980. return 0;
  981. }
  982. static int slim_tx_bit_format_put(struct snd_kcontrol *kcontrol,
  983. struct snd_ctl_elem_value *ucontrol)
  984. {
  985. int ch_num = slim_get_port_idx(kcontrol);
  986. if (ch_num < 0)
  987. return ch_num;
  988. slim_tx_cfg[ch_num].bit_format =
  989. slim_get_bit_format(ucontrol->value.enumerated.item[0]);
  990. pr_debug("%s: slim[%d]_tx_bit_format = %d, ucontrol value = %d\n",
  991. __func__, ch_num, slim_tx_cfg[ch_num].bit_format,
  992. ucontrol->value.enumerated.item[0]);
  993. return 0;
  994. }
  995. static int slim_rx_ch_get(struct snd_kcontrol *kcontrol,
  996. struct snd_ctl_elem_value *ucontrol)
  997. {
  998. int ch_num = slim_get_port_idx(kcontrol);
  999. if (ch_num < 0)
  1000. return ch_num;
  1001. pr_debug("%s: msm_slim_[%d]_rx_ch = %d\n", __func__,
  1002. ch_num, slim_rx_cfg[ch_num].channels);
  1003. ucontrol->value.enumerated.item[0] = slim_rx_cfg[ch_num].channels - 1;
  1004. return 0;
  1005. }
  1006. static int slim_rx_ch_put(struct snd_kcontrol *kcontrol,
  1007. struct snd_ctl_elem_value *ucontrol)
  1008. {
  1009. int ch_num = slim_get_port_idx(kcontrol);
  1010. if (ch_num < 0)
  1011. return ch_num;
  1012. slim_rx_cfg[ch_num].channels = ucontrol->value.enumerated.item[0] + 1;
  1013. pr_debug("%s: msm_slim_[%d]_rx_ch = %d\n", __func__,
  1014. ch_num, slim_rx_cfg[ch_num].channels);
  1015. return 1;
  1016. }
  1017. static int slim_tx_ch_get(struct snd_kcontrol *kcontrol,
  1018. struct snd_ctl_elem_value *ucontrol)
  1019. {
  1020. int ch_num = slim_get_port_idx(kcontrol);
  1021. if (ch_num < 0)
  1022. return ch_num;
  1023. pr_debug("%s: msm_slim_[%d]_tx_ch = %d\n", __func__,
  1024. ch_num, slim_tx_cfg[ch_num].channels);
  1025. ucontrol->value.enumerated.item[0] = slim_tx_cfg[ch_num].channels - 1;
  1026. return 0;
  1027. }
  1028. static int slim_tx_ch_put(struct snd_kcontrol *kcontrol,
  1029. struct snd_ctl_elem_value *ucontrol)
  1030. {
  1031. int ch_num = slim_get_port_idx(kcontrol);
  1032. if (ch_num < 0)
  1033. return ch_num;
  1034. slim_tx_cfg[ch_num].channels = ucontrol->value.enumerated.item[0] + 1;
  1035. pr_debug("%s: msm_slim_[%d]_tx_ch = %d\n", __func__,
  1036. ch_num, slim_tx_cfg[ch_num].channels);
  1037. return 1;
  1038. }
  1039. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1040. struct snd_ctl_elem_value *ucontrol)
  1041. {
  1042. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1043. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1044. ucontrol->value.integer.value[0]);
  1045. return 0;
  1046. }
  1047. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1048. struct snd_ctl_elem_value *ucontrol)
  1049. {
  1050. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1051. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1052. return 1;
  1053. }
  1054. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  1055. struct snd_ctl_elem_value *ucontrol)
  1056. {
  1057. /*
  1058. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  1059. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  1060. * value.
  1061. */
  1062. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  1063. case SAMPLING_RATE_96KHZ:
  1064. ucontrol->value.integer.value[0] = 5;
  1065. break;
  1066. case SAMPLING_RATE_88P2KHZ:
  1067. ucontrol->value.integer.value[0] = 4;
  1068. break;
  1069. case SAMPLING_RATE_48KHZ:
  1070. ucontrol->value.integer.value[0] = 3;
  1071. break;
  1072. case SAMPLING_RATE_44P1KHZ:
  1073. ucontrol->value.integer.value[0] = 2;
  1074. break;
  1075. case SAMPLING_RATE_16KHZ:
  1076. ucontrol->value.integer.value[0] = 1;
  1077. break;
  1078. case SAMPLING_RATE_8KHZ:
  1079. default:
  1080. ucontrol->value.integer.value[0] = 0;
  1081. break;
  1082. }
  1083. pr_debug("%s: sample rate = %d", __func__,
  1084. slim_rx_cfg[SLIM_RX_7].sample_rate);
  1085. return 0;
  1086. }
  1087. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  1088. struct snd_ctl_elem_value *ucontrol)
  1089. {
  1090. switch (ucontrol->value.integer.value[0]) {
  1091. case 1:
  1092. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  1093. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  1094. break;
  1095. case 2:
  1096. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  1097. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  1098. break;
  1099. case 3:
  1100. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  1101. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  1102. break;
  1103. case 4:
  1104. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  1105. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  1106. break;
  1107. case 5:
  1108. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  1109. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  1110. break;
  1111. case 0:
  1112. default:
  1113. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  1114. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  1115. break;
  1116. }
  1117. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  1118. __func__,
  1119. slim_rx_cfg[SLIM_RX_7].sample_rate,
  1120. slim_tx_cfg[SLIM_TX_7].sample_rate,
  1121. ucontrol->value.enumerated.item[0]);
  1122. return 0;
  1123. }
  1124. static int msm_bt_sample_rate_sink_get(struct snd_kcontrol *kcontrol,
  1125. struct snd_ctl_elem_value *ucontrol)
  1126. {
  1127. switch (slim_tx_cfg[BT_SLIM_TX].sample_rate) {
  1128. case SAMPLING_RATE_96KHZ:
  1129. ucontrol->value.integer.value[0] = 5;
  1130. break;
  1131. case SAMPLING_RATE_88P2KHZ:
  1132. ucontrol->value.integer.value[0] = 4;
  1133. break;
  1134. case SAMPLING_RATE_48KHZ:
  1135. ucontrol->value.integer.value[0] = 3;
  1136. break;
  1137. case SAMPLING_RATE_44P1KHZ:
  1138. ucontrol->value.integer.value[0] = 2;
  1139. break;
  1140. case SAMPLING_RATE_16KHZ:
  1141. ucontrol->value.integer.value[0] = 1;
  1142. break;
  1143. case SAMPLING_RATE_8KHZ:
  1144. default:
  1145. ucontrol->value.integer.value[0] = 0;
  1146. break;
  1147. }
  1148. pr_debug("%s: sample rate = %d", __func__,
  1149. slim_tx_cfg[BT_SLIM_TX].sample_rate);
  1150. return 0;
  1151. }
  1152. static int msm_bt_sample_rate_sink_put(struct snd_kcontrol *kcontrol,
  1153. struct snd_ctl_elem_value *ucontrol)
  1154. {
  1155. switch (ucontrol->value.integer.value[0]) {
  1156. case 1:
  1157. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_16KHZ;
  1158. break;
  1159. case 2:
  1160. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_44P1KHZ;
  1161. break;
  1162. case 3:
  1163. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_48KHZ;
  1164. break;
  1165. case 4:
  1166. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_88P2KHZ;
  1167. break;
  1168. case 5:
  1169. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_96KHZ;
  1170. break;
  1171. case 0:
  1172. default:
  1173. slim_tx_cfg[BT_SLIM_TX].sample_rate = SAMPLING_RATE_8KHZ;
  1174. break;
  1175. }
  1176. pr_debug("%s: sample rate = %d, value = %d\n",
  1177. __func__,
  1178. slim_tx_cfg[BT_SLIM_TX].sample_rate,
  1179. ucontrol->value.enumerated.item[0]);
  1180. return 0;
  1181. }
  1182. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  1183. {
  1184. int idx = 0;
  1185. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  1186. sizeof("WSA_CDC_DMA_RX_0")))
  1187. idx = WSA_CDC_DMA_RX_0;
  1188. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  1189. sizeof("WSA_CDC_DMA_RX_0")))
  1190. idx = WSA_CDC_DMA_RX_1;
  1191. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  1192. sizeof("WSA_CDC_DMA_TX_0")))
  1193. idx = WSA_CDC_DMA_TX_0;
  1194. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  1195. sizeof("WSA_CDC_DMA_TX_1")))
  1196. idx = WSA_CDC_DMA_TX_1;
  1197. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  1198. sizeof("WSA_CDC_DMA_TX_2")))
  1199. idx = WSA_CDC_DMA_TX_2;
  1200. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  1201. sizeof("VA_CDC_DMA_TX_0")))
  1202. idx = VA_CDC_DMA_TX_0;
  1203. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  1204. sizeof("VA_CDC_DMA_TX_1")))
  1205. idx = VA_CDC_DMA_TX_1;
  1206. else {
  1207. pr_err("%s: unsupported port: %s\n",
  1208. __func__, kcontrol->id.name);
  1209. return -EINVAL;
  1210. }
  1211. return idx;
  1212. }
  1213. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  1214. struct snd_ctl_elem_value *ucontrol)
  1215. {
  1216. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1217. if (ch_num < 0)
  1218. return ch_num;
  1219. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  1220. cdc_dma_rx_cfg[ch_num].channels - 1);
  1221. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  1222. return 0;
  1223. }
  1224. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  1225. struct snd_ctl_elem_value *ucontrol)
  1226. {
  1227. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1228. if (ch_num < 0)
  1229. return ch_num;
  1230. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  1231. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  1232. cdc_dma_rx_cfg[ch_num].channels);
  1233. return 1;
  1234. }
  1235. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  1236. struct snd_ctl_elem_value *ucontrol)
  1237. {
  1238. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1239. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  1240. case SNDRV_PCM_FORMAT_S32_LE:
  1241. ucontrol->value.integer.value[0] = 3;
  1242. break;
  1243. case SNDRV_PCM_FORMAT_S24_3LE:
  1244. ucontrol->value.integer.value[0] = 2;
  1245. break;
  1246. case SNDRV_PCM_FORMAT_S24_LE:
  1247. ucontrol->value.integer.value[0] = 1;
  1248. break;
  1249. case SNDRV_PCM_FORMAT_S16_LE:
  1250. default:
  1251. ucontrol->value.integer.value[0] = 0;
  1252. break;
  1253. }
  1254. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  1255. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  1256. ucontrol->value.integer.value[0]);
  1257. return 0;
  1258. }
  1259. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  1260. struct snd_ctl_elem_value *ucontrol)
  1261. {
  1262. int rc = 0;
  1263. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1264. switch (ucontrol->value.integer.value[0]) {
  1265. case 3:
  1266. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1267. break;
  1268. case 2:
  1269. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1270. break;
  1271. case 1:
  1272. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1273. break;
  1274. case 0:
  1275. default:
  1276. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1277. break;
  1278. }
  1279. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  1280. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  1281. ucontrol->value.integer.value[0]);
  1282. return rc;
  1283. }
  1284. static int cdc_dma_get_sample_rate_val(int sample_rate)
  1285. {
  1286. int sample_rate_val = 0;
  1287. switch (sample_rate) {
  1288. case SAMPLING_RATE_8KHZ:
  1289. sample_rate_val = 0;
  1290. break;
  1291. case SAMPLING_RATE_11P025KHZ:
  1292. sample_rate_val = 1;
  1293. break;
  1294. case SAMPLING_RATE_16KHZ:
  1295. sample_rate_val = 2;
  1296. break;
  1297. case SAMPLING_RATE_22P05KHZ:
  1298. sample_rate_val = 3;
  1299. break;
  1300. case SAMPLING_RATE_32KHZ:
  1301. sample_rate_val = 4;
  1302. break;
  1303. case SAMPLING_RATE_44P1KHZ:
  1304. sample_rate_val = 5;
  1305. break;
  1306. case SAMPLING_RATE_48KHZ:
  1307. sample_rate_val = 6;
  1308. break;
  1309. case SAMPLING_RATE_88P2KHZ:
  1310. sample_rate_val = 7;
  1311. break;
  1312. case SAMPLING_RATE_96KHZ:
  1313. sample_rate_val = 8;
  1314. break;
  1315. case SAMPLING_RATE_176P4KHZ:
  1316. sample_rate_val = 9;
  1317. break;
  1318. case SAMPLING_RATE_192KHZ:
  1319. sample_rate_val = 10;
  1320. break;
  1321. case SAMPLING_RATE_352P8KHZ:
  1322. sample_rate_val = 11;
  1323. break;
  1324. case SAMPLING_RATE_384KHZ:
  1325. sample_rate_val = 12;
  1326. break;
  1327. default:
  1328. sample_rate_val = 6;
  1329. break;
  1330. }
  1331. return sample_rate_val;
  1332. }
  1333. static int cdc_dma_get_sample_rate(int value)
  1334. {
  1335. int sample_rate = 0;
  1336. switch (value) {
  1337. case 0:
  1338. sample_rate = SAMPLING_RATE_8KHZ;
  1339. break;
  1340. case 1:
  1341. sample_rate = SAMPLING_RATE_11P025KHZ;
  1342. break;
  1343. case 2:
  1344. sample_rate = SAMPLING_RATE_16KHZ;
  1345. break;
  1346. case 3:
  1347. sample_rate = SAMPLING_RATE_22P05KHZ;
  1348. break;
  1349. case 4:
  1350. sample_rate = SAMPLING_RATE_32KHZ;
  1351. break;
  1352. case 5:
  1353. sample_rate = SAMPLING_RATE_44P1KHZ;
  1354. break;
  1355. case 6:
  1356. sample_rate = SAMPLING_RATE_48KHZ;
  1357. break;
  1358. case 7:
  1359. sample_rate = SAMPLING_RATE_88P2KHZ;
  1360. break;
  1361. case 8:
  1362. sample_rate = SAMPLING_RATE_96KHZ;
  1363. break;
  1364. case 9:
  1365. sample_rate = SAMPLING_RATE_176P4KHZ;
  1366. break;
  1367. case 10:
  1368. sample_rate = SAMPLING_RATE_192KHZ;
  1369. break;
  1370. case 11:
  1371. sample_rate = SAMPLING_RATE_352P8KHZ;
  1372. break;
  1373. case 12:
  1374. sample_rate = SAMPLING_RATE_384KHZ;
  1375. break;
  1376. default:
  1377. sample_rate = SAMPLING_RATE_48KHZ;
  1378. break;
  1379. }
  1380. return sample_rate;
  1381. }
  1382. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1383. struct snd_ctl_elem_value *ucontrol)
  1384. {
  1385. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1386. if (ch_num < 0)
  1387. return ch_num;
  1388. ucontrol->value.enumerated.item[0] =
  1389. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  1390. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  1391. cdc_dma_rx_cfg[ch_num].sample_rate);
  1392. return 0;
  1393. }
  1394. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1395. struct snd_ctl_elem_value *ucontrol)
  1396. {
  1397. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1398. if (ch_num < 0)
  1399. return ch_num;
  1400. cdc_dma_rx_cfg[ch_num].sample_rate =
  1401. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1402. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  1403. __func__, ucontrol->value.enumerated.item[0],
  1404. cdc_dma_rx_cfg[ch_num].sample_rate);
  1405. return 0;
  1406. }
  1407. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  1408. struct snd_ctl_elem_value *ucontrol)
  1409. {
  1410. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1411. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  1412. cdc_dma_tx_cfg[ch_num].channels);
  1413. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  1414. return 0;
  1415. }
  1416. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  1417. struct snd_ctl_elem_value *ucontrol)
  1418. {
  1419. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1420. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  1421. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  1422. cdc_dma_tx_cfg[ch_num].channels);
  1423. return 1;
  1424. }
  1425. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1426. struct snd_ctl_elem_value *ucontrol)
  1427. {
  1428. int sample_rate_val;
  1429. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1430. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  1431. case SAMPLING_RATE_384KHZ:
  1432. sample_rate_val = 12;
  1433. break;
  1434. case SAMPLING_RATE_352P8KHZ:
  1435. sample_rate_val = 11;
  1436. break;
  1437. case SAMPLING_RATE_192KHZ:
  1438. sample_rate_val = 10;
  1439. break;
  1440. case SAMPLING_RATE_176P4KHZ:
  1441. sample_rate_val = 9;
  1442. break;
  1443. case SAMPLING_RATE_96KHZ:
  1444. sample_rate_val = 8;
  1445. break;
  1446. case SAMPLING_RATE_88P2KHZ:
  1447. sample_rate_val = 7;
  1448. break;
  1449. case SAMPLING_RATE_48KHZ:
  1450. sample_rate_val = 6;
  1451. break;
  1452. case SAMPLING_RATE_44P1KHZ:
  1453. sample_rate_val = 5;
  1454. break;
  1455. case SAMPLING_RATE_32KHZ:
  1456. sample_rate_val = 4;
  1457. break;
  1458. case SAMPLING_RATE_22P05KHZ:
  1459. sample_rate_val = 3;
  1460. break;
  1461. case SAMPLING_RATE_16KHZ:
  1462. sample_rate_val = 2;
  1463. break;
  1464. case SAMPLING_RATE_11P025KHZ:
  1465. sample_rate_val = 1;
  1466. break;
  1467. case SAMPLING_RATE_8KHZ:
  1468. sample_rate_val = 0;
  1469. break;
  1470. default:
  1471. sample_rate_val = 6;
  1472. break;
  1473. }
  1474. ucontrol->value.integer.value[0] = sample_rate_val;
  1475. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  1476. cdc_dma_tx_cfg[ch_num].sample_rate);
  1477. return 0;
  1478. }
  1479. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1480. struct snd_ctl_elem_value *ucontrol)
  1481. {
  1482. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1483. switch (ucontrol->value.integer.value[0]) {
  1484. case 12:
  1485. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  1486. break;
  1487. case 11:
  1488. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  1489. break;
  1490. case 10:
  1491. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  1492. break;
  1493. case 9:
  1494. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  1495. break;
  1496. case 8:
  1497. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  1498. break;
  1499. case 7:
  1500. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  1501. break;
  1502. case 6:
  1503. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  1504. break;
  1505. case 5:
  1506. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  1507. break;
  1508. case 4:
  1509. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  1510. break;
  1511. case 3:
  1512. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  1513. break;
  1514. case 2:
  1515. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  1516. break;
  1517. case 1:
  1518. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  1519. break;
  1520. case 0:
  1521. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  1522. break;
  1523. default:
  1524. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  1525. break;
  1526. }
  1527. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  1528. __func__, ucontrol->value.integer.value[0],
  1529. cdc_dma_tx_cfg[ch_num].sample_rate);
  1530. return 0;
  1531. }
  1532. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  1533. struct snd_ctl_elem_value *ucontrol)
  1534. {
  1535. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1536. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  1537. case SNDRV_PCM_FORMAT_S32_LE:
  1538. ucontrol->value.integer.value[0] = 3;
  1539. break;
  1540. case SNDRV_PCM_FORMAT_S24_3LE:
  1541. ucontrol->value.integer.value[0] = 2;
  1542. break;
  1543. case SNDRV_PCM_FORMAT_S24_LE:
  1544. ucontrol->value.integer.value[0] = 1;
  1545. break;
  1546. case SNDRV_PCM_FORMAT_S16_LE:
  1547. default:
  1548. ucontrol->value.integer.value[0] = 0;
  1549. break;
  1550. }
  1551. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  1552. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  1553. ucontrol->value.integer.value[0]);
  1554. return 0;
  1555. }
  1556. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  1557. struct snd_ctl_elem_value *ucontrol)
  1558. {
  1559. int rc = 0;
  1560. int ch_num = cdc_dma_get_port_idx(kcontrol);
  1561. switch (ucontrol->value.integer.value[0]) {
  1562. case 3:
  1563. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1564. break;
  1565. case 2:
  1566. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1567. break;
  1568. case 1:
  1569. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1570. break;
  1571. case 0:
  1572. default:
  1573. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1574. break;
  1575. }
  1576. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  1577. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  1578. ucontrol->value.integer.value[0]);
  1579. return rc;
  1580. }
  1581. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1582. struct snd_ctl_elem_value *ucontrol)
  1583. {
  1584. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1585. usb_rx_cfg.channels);
  1586. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1587. return 0;
  1588. }
  1589. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1590. struct snd_ctl_elem_value *ucontrol)
  1591. {
  1592. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1593. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1594. return 1;
  1595. }
  1596. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1597. struct snd_ctl_elem_value *ucontrol)
  1598. {
  1599. int sample_rate_val;
  1600. switch (usb_rx_cfg.sample_rate) {
  1601. case SAMPLING_RATE_384KHZ:
  1602. sample_rate_val = 12;
  1603. break;
  1604. case SAMPLING_RATE_352P8KHZ:
  1605. sample_rate_val = 11;
  1606. break;
  1607. case SAMPLING_RATE_192KHZ:
  1608. sample_rate_val = 10;
  1609. break;
  1610. case SAMPLING_RATE_176P4KHZ:
  1611. sample_rate_val = 9;
  1612. break;
  1613. case SAMPLING_RATE_96KHZ:
  1614. sample_rate_val = 8;
  1615. break;
  1616. case SAMPLING_RATE_88P2KHZ:
  1617. sample_rate_val = 7;
  1618. break;
  1619. case SAMPLING_RATE_48KHZ:
  1620. sample_rate_val = 6;
  1621. break;
  1622. case SAMPLING_RATE_44P1KHZ:
  1623. sample_rate_val = 5;
  1624. break;
  1625. case SAMPLING_RATE_32KHZ:
  1626. sample_rate_val = 4;
  1627. break;
  1628. case SAMPLING_RATE_22P05KHZ:
  1629. sample_rate_val = 3;
  1630. break;
  1631. case SAMPLING_RATE_16KHZ:
  1632. sample_rate_val = 2;
  1633. break;
  1634. case SAMPLING_RATE_11P025KHZ:
  1635. sample_rate_val = 1;
  1636. break;
  1637. case SAMPLING_RATE_8KHZ:
  1638. default:
  1639. sample_rate_val = 0;
  1640. break;
  1641. }
  1642. ucontrol->value.integer.value[0] = sample_rate_val;
  1643. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  1644. usb_rx_cfg.sample_rate);
  1645. return 0;
  1646. }
  1647. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1648. struct snd_ctl_elem_value *ucontrol)
  1649. {
  1650. switch (ucontrol->value.integer.value[0]) {
  1651. case 12:
  1652. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1653. break;
  1654. case 11:
  1655. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1656. break;
  1657. case 10:
  1658. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1659. break;
  1660. case 9:
  1661. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1662. break;
  1663. case 8:
  1664. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1665. break;
  1666. case 7:
  1667. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1668. break;
  1669. case 6:
  1670. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1671. break;
  1672. case 5:
  1673. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1674. break;
  1675. case 4:
  1676. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1677. break;
  1678. case 3:
  1679. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1680. break;
  1681. case 2:
  1682. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1683. break;
  1684. case 1:
  1685. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1686. break;
  1687. case 0:
  1688. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1689. break;
  1690. default:
  1691. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1692. break;
  1693. }
  1694. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  1695. __func__, ucontrol->value.integer.value[0],
  1696. usb_rx_cfg.sample_rate);
  1697. return 0;
  1698. }
  1699. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1700. struct snd_ctl_elem_value *ucontrol)
  1701. {
  1702. switch (usb_rx_cfg.bit_format) {
  1703. case SNDRV_PCM_FORMAT_S32_LE:
  1704. ucontrol->value.integer.value[0] = 3;
  1705. break;
  1706. case SNDRV_PCM_FORMAT_S24_3LE:
  1707. ucontrol->value.integer.value[0] = 2;
  1708. break;
  1709. case SNDRV_PCM_FORMAT_S24_LE:
  1710. ucontrol->value.integer.value[0] = 1;
  1711. break;
  1712. case SNDRV_PCM_FORMAT_S16_LE:
  1713. default:
  1714. ucontrol->value.integer.value[0] = 0;
  1715. break;
  1716. }
  1717. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1718. __func__, usb_rx_cfg.bit_format,
  1719. ucontrol->value.integer.value[0]);
  1720. return 0;
  1721. }
  1722. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1723. struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. int rc = 0;
  1726. switch (ucontrol->value.integer.value[0]) {
  1727. case 3:
  1728. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1729. break;
  1730. case 2:
  1731. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1732. break;
  1733. case 1:
  1734. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1735. break;
  1736. case 0:
  1737. default:
  1738. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1739. break;
  1740. }
  1741. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1742. __func__, usb_rx_cfg.bit_format,
  1743. ucontrol->value.integer.value[0]);
  1744. return rc;
  1745. }
  1746. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1747. struct snd_ctl_elem_value *ucontrol)
  1748. {
  1749. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1750. usb_tx_cfg.channels);
  1751. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1752. return 0;
  1753. }
  1754. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1755. struct snd_ctl_elem_value *ucontrol)
  1756. {
  1757. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1758. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1759. return 1;
  1760. }
  1761. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1762. struct snd_ctl_elem_value *ucontrol)
  1763. {
  1764. int sample_rate_val;
  1765. switch (usb_tx_cfg.sample_rate) {
  1766. case SAMPLING_RATE_384KHZ:
  1767. sample_rate_val = 12;
  1768. break;
  1769. case SAMPLING_RATE_352P8KHZ:
  1770. sample_rate_val = 11;
  1771. break;
  1772. case SAMPLING_RATE_192KHZ:
  1773. sample_rate_val = 10;
  1774. break;
  1775. case SAMPLING_RATE_176P4KHZ:
  1776. sample_rate_val = 9;
  1777. break;
  1778. case SAMPLING_RATE_96KHZ:
  1779. sample_rate_val = 8;
  1780. break;
  1781. case SAMPLING_RATE_88P2KHZ:
  1782. sample_rate_val = 7;
  1783. break;
  1784. case SAMPLING_RATE_48KHZ:
  1785. sample_rate_val = 6;
  1786. break;
  1787. case SAMPLING_RATE_44P1KHZ:
  1788. sample_rate_val = 5;
  1789. break;
  1790. case SAMPLING_RATE_32KHZ:
  1791. sample_rate_val = 4;
  1792. break;
  1793. case SAMPLING_RATE_22P05KHZ:
  1794. sample_rate_val = 3;
  1795. break;
  1796. case SAMPLING_RATE_16KHZ:
  1797. sample_rate_val = 2;
  1798. break;
  1799. case SAMPLING_RATE_11P025KHZ:
  1800. sample_rate_val = 1;
  1801. break;
  1802. case SAMPLING_RATE_8KHZ:
  1803. sample_rate_val = 0;
  1804. break;
  1805. default:
  1806. sample_rate_val = 6;
  1807. break;
  1808. }
  1809. ucontrol->value.integer.value[0] = sample_rate_val;
  1810. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1811. usb_tx_cfg.sample_rate);
  1812. return 0;
  1813. }
  1814. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1815. struct snd_ctl_elem_value *ucontrol)
  1816. {
  1817. switch (ucontrol->value.integer.value[0]) {
  1818. case 12:
  1819. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1820. break;
  1821. case 11:
  1822. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1823. break;
  1824. case 10:
  1825. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1826. break;
  1827. case 9:
  1828. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1829. break;
  1830. case 8:
  1831. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1832. break;
  1833. case 7:
  1834. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1835. break;
  1836. case 6:
  1837. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1838. break;
  1839. case 5:
  1840. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1841. break;
  1842. case 4:
  1843. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1844. break;
  1845. case 3:
  1846. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1847. break;
  1848. case 2:
  1849. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1850. break;
  1851. case 1:
  1852. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1853. break;
  1854. case 0:
  1855. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1856. break;
  1857. default:
  1858. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1859. break;
  1860. }
  1861. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1862. __func__, ucontrol->value.integer.value[0],
  1863. usb_tx_cfg.sample_rate);
  1864. return 0;
  1865. }
  1866. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1867. struct snd_ctl_elem_value *ucontrol)
  1868. {
  1869. switch (usb_tx_cfg.bit_format) {
  1870. case SNDRV_PCM_FORMAT_S32_LE:
  1871. ucontrol->value.integer.value[0] = 3;
  1872. break;
  1873. case SNDRV_PCM_FORMAT_S24_3LE:
  1874. ucontrol->value.integer.value[0] = 2;
  1875. break;
  1876. case SNDRV_PCM_FORMAT_S24_LE:
  1877. ucontrol->value.integer.value[0] = 1;
  1878. break;
  1879. case SNDRV_PCM_FORMAT_S16_LE:
  1880. default:
  1881. ucontrol->value.integer.value[0] = 0;
  1882. break;
  1883. }
  1884. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1885. __func__, usb_tx_cfg.bit_format,
  1886. ucontrol->value.integer.value[0]);
  1887. return 0;
  1888. }
  1889. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1890. struct snd_ctl_elem_value *ucontrol)
  1891. {
  1892. int rc = 0;
  1893. switch (ucontrol->value.integer.value[0]) {
  1894. case 3:
  1895. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1896. break;
  1897. case 2:
  1898. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1899. break;
  1900. case 1:
  1901. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1902. break;
  1903. case 0:
  1904. default:
  1905. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1906. break;
  1907. }
  1908. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1909. __func__, usb_tx_cfg.bit_format,
  1910. ucontrol->value.integer.value[0]);
  1911. return rc;
  1912. }
  1913. static int ext_hdmi_get_port_idx(struct snd_kcontrol *kcontrol)
  1914. {
  1915. int idx;
  1916. if (strnstr(kcontrol->id.name, "HDMI_RX",
  1917. sizeof("HDMI_RX"))) {
  1918. idx = HDMI_RX_IDX;
  1919. } else {
  1920. pr_err("%s: unsupported BE: %s",
  1921. __func__, kcontrol->id.name);
  1922. idx = -EINVAL;
  1923. }
  1924. return idx;
  1925. }
  1926. static int ext_hdmi_rx_format_get(struct snd_kcontrol *kcontrol,
  1927. struct snd_ctl_elem_value *ucontrol)
  1928. {
  1929. int idx = ext_hdmi_get_port_idx(kcontrol);
  1930. if (idx < 0)
  1931. return idx;
  1932. switch (ext_hdmi_rx_cfg[idx].bit_format) {
  1933. case SNDRV_PCM_FORMAT_S24_LE:
  1934. ucontrol->value.integer.value[0] = 1;
  1935. break;
  1936. case SNDRV_PCM_FORMAT_S16_LE:
  1937. default:
  1938. ucontrol->value.integer.value[0] = 0;
  1939. break;
  1940. }
  1941. pr_debug("%s: ext_hdmi_rx[%d].format = %d, ucontrol value = %ld\n",
  1942. __func__, idx, ext_hdmi_rx_cfg[idx].bit_format,
  1943. ucontrol->value.integer.value[0]);
  1944. return 0;
  1945. }
  1946. static int ext_hdmi_rx_format_put(struct snd_kcontrol *kcontrol,
  1947. struct snd_ctl_elem_value *ucontrol)
  1948. {
  1949. int idx = ext_hdmi_get_port_idx(kcontrol);
  1950. if (idx < 0)
  1951. return idx;
  1952. switch (ucontrol->value.integer.value[0]) {
  1953. case 1:
  1954. ext_hdmi_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1955. break;
  1956. case 0:
  1957. default:
  1958. ext_hdmi_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1959. break;
  1960. }
  1961. pr_debug("%s: ext_hdmi_rx[%d].format = %d, ucontrol value = %ld\n",
  1962. __func__, idx, ext_hdmi_rx_cfg[idx].bit_format,
  1963. ucontrol->value.integer.value[0]);
  1964. return 0;
  1965. }
  1966. static int ext_hdmi_rx_ch_get(struct snd_kcontrol *kcontrol,
  1967. struct snd_ctl_elem_value *ucontrol)
  1968. {
  1969. int idx = ext_hdmi_get_port_idx(kcontrol);
  1970. if (idx < 0)
  1971. return idx;
  1972. ucontrol->value.integer.value[0] =
  1973. ext_hdmi_rx_cfg[idx].channels - 2;
  1974. pr_debug("%s: ext_hdmi_rx[%d].ch = %d\n", __func__,
  1975. idx, ext_hdmi_rx_cfg[idx].channels);
  1976. return 0;
  1977. }
  1978. static int ext_hdmi_rx_ch_put(struct snd_kcontrol *kcontrol,
  1979. struct snd_ctl_elem_value *ucontrol)
  1980. {
  1981. int idx = ext_hdmi_get_port_idx(kcontrol);
  1982. if (idx < 0)
  1983. return idx;
  1984. ext_hdmi_rx_cfg[idx].channels =
  1985. ucontrol->value.integer.value[0] + 2;
  1986. pr_debug("%s: ext_hdmi_rx[%d].ch = %d\n", __func__,
  1987. idx, ext_hdmi_rx_cfg[idx].channels);
  1988. return 0;
  1989. }
  1990. static int ext_hdmi_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1991. struct snd_ctl_elem_value *ucontrol)
  1992. {
  1993. int sample_rate_val;
  1994. int idx = ext_hdmi_get_port_idx(kcontrol);
  1995. if (idx < 0)
  1996. return idx;
  1997. switch (ext_hdmi_rx_cfg[idx].sample_rate) {
  1998. case SAMPLING_RATE_176P4KHZ:
  1999. sample_rate_val = 6;
  2000. break;
  2001. case SAMPLING_RATE_88P2KHZ:
  2002. sample_rate_val = 5;
  2003. break;
  2004. case SAMPLING_RATE_44P1KHZ:
  2005. sample_rate_val = 4;
  2006. break;
  2007. case SAMPLING_RATE_32KHZ:
  2008. sample_rate_val = 3;
  2009. break;
  2010. case SAMPLING_RATE_192KHZ:
  2011. sample_rate_val = 2;
  2012. break;
  2013. case SAMPLING_RATE_96KHZ:
  2014. sample_rate_val = 1;
  2015. break;
  2016. case SAMPLING_RATE_48KHZ:
  2017. default:
  2018. sample_rate_val = 0;
  2019. break;
  2020. }
  2021. ucontrol->value.integer.value[0] = sample_rate_val;
  2022. pr_debug("%s: ext_hdmi_rx[%d].sample_rate = %d\n", __func__,
  2023. idx, ext_hdmi_rx_cfg[idx].sample_rate);
  2024. return 0;
  2025. }
  2026. static int ext_hdmi_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2027. struct snd_ctl_elem_value *ucontrol)
  2028. {
  2029. int idx = ext_hdmi_get_port_idx(kcontrol);
  2030. if (idx < 0)
  2031. return idx;
  2032. switch (ucontrol->value.integer.value[0]) {
  2033. case 6:
  2034. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  2035. break;
  2036. case 5:
  2037. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  2038. break;
  2039. case 4:
  2040. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  2041. break;
  2042. case 3:
  2043. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  2044. break;
  2045. case 2:
  2046. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  2047. break;
  2048. case 1:
  2049. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  2050. break;
  2051. case 0:
  2052. default:
  2053. ext_hdmi_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  2054. break;
  2055. }
  2056. pr_debug("%s: control value = %ld, ext_hdmi_rx[%d].sample_rate = %d\n",
  2057. __func__, ucontrol->value.integer.value[0], idx,
  2058. ext_hdmi_rx_cfg[idx].sample_rate);
  2059. return 0;
  2060. }
  2061. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  2062. struct snd_ctl_elem_value *ucontrol)
  2063. {
  2064. pr_debug("%s: proxy_rx channels = %d\n",
  2065. __func__, proxy_rx_cfg.channels);
  2066. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  2067. return 0;
  2068. }
  2069. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  2070. struct snd_ctl_elem_value *ucontrol)
  2071. {
  2072. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  2073. pr_debug("%s: proxy_rx channels = %d\n",
  2074. __func__, proxy_rx_cfg.channels);
  2075. return 1;
  2076. }
  2077. static int tdm_get_sample_rate(int value)
  2078. {
  2079. int sample_rate = 0;
  2080. switch (value) {
  2081. case 0:
  2082. sample_rate = SAMPLING_RATE_8KHZ;
  2083. break;
  2084. case 1:
  2085. sample_rate = SAMPLING_RATE_16KHZ;
  2086. break;
  2087. case 2:
  2088. sample_rate = SAMPLING_RATE_32KHZ;
  2089. break;
  2090. case 3:
  2091. sample_rate = SAMPLING_RATE_48KHZ;
  2092. break;
  2093. case 4:
  2094. sample_rate = SAMPLING_RATE_176P4KHZ;
  2095. break;
  2096. case 5:
  2097. sample_rate = SAMPLING_RATE_352P8KHZ;
  2098. break;
  2099. default:
  2100. sample_rate = SAMPLING_RATE_48KHZ;
  2101. break;
  2102. }
  2103. return sample_rate;
  2104. }
  2105. static int aux_pcm_get_sample_rate(int value)
  2106. {
  2107. int sample_rate;
  2108. switch (value) {
  2109. case 1:
  2110. sample_rate = SAMPLING_RATE_16KHZ;
  2111. break;
  2112. case 0:
  2113. default:
  2114. sample_rate = SAMPLING_RATE_8KHZ;
  2115. break;
  2116. }
  2117. return sample_rate;
  2118. }
  2119. static int tdm_get_sample_rate_val(int sample_rate)
  2120. {
  2121. int sample_rate_val = 0;
  2122. switch (sample_rate) {
  2123. case SAMPLING_RATE_8KHZ:
  2124. sample_rate_val = 0;
  2125. break;
  2126. case SAMPLING_RATE_16KHZ:
  2127. sample_rate_val = 1;
  2128. break;
  2129. case SAMPLING_RATE_32KHZ:
  2130. sample_rate_val = 2;
  2131. break;
  2132. case SAMPLING_RATE_48KHZ:
  2133. sample_rate_val = 3;
  2134. break;
  2135. case SAMPLING_RATE_176P4KHZ:
  2136. sample_rate_val = 4;
  2137. break;
  2138. case SAMPLING_RATE_352P8KHZ:
  2139. sample_rate_val = 5;
  2140. break;
  2141. default:
  2142. sample_rate_val = 3;
  2143. break;
  2144. }
  2145. return sample_rate_val;
  2146. }
  2147. static int aux_pcm_get_sample_rate_val(int sample_rate)
  2148. {
  2149. int sample_rate_val;
  2150. switch (sample_rate) {
  2151. case SAMPLING_RATE_16KHZ:
  2152. sample_rate_val = 1;
  2153. break;
  2154. case SAMPLING_RATE_8KHZ:
  2155. default:
  2156. sample_rate_val = 0;
  2157. break;
  2158. }
  2159. return sample_rate_val;
  2160. }
  2161. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  2162. struct tdm_port *port)
  2163. {
  2164. if (port) {
  2165. if (strnstr(kcontrol->id.name, "PRI",
  2166. sizeof(kcontrol->id.name))) {
  2167. port->mode = TDM_PRI;
  2168. } else if (strnstr(kcontrol->id.name, "SEC",
  2169. sizeof(kcontrol->id.name))) {
  2170. port->mode = TDM_SEC;
  2171. } else if (strnstr(kcontrol->id.name, "TERT",
  2172. sizeof(kcontrol->id.name))) {
  2173. port->mode = TDM_TERT;
  2174. } else if (strnstr(kcontrol->id.name, "QUAT",
  2175. sizeof(kcontrol->id.name))) {
  2176. port->mode = TDM_QUAT;
  2177. } else if (strnstr(kcontrol->id.name, "QUIN",
  2178. sizeof(kcontrol->id.name))) {
  2179. port->mode = TDM_QUIN;
  2180. } else {
  2181. pr_err("%s: unsupported mode in: %s",
  2182. __func__, kcontrol->id.name);
  2183. return -EINVAL;
  2184. }
  2185. if (strnstr(kcontrol->id.name, "RX_0",
  2186. sizeof(kcontrol->id.name)) ||
  2187. strnstr(kcontrol->id.name, "TX_0",
  2188. sizeof(kcontrol->id.name))) {
  2189. port->channel = TDM_0;
  2190. } else if (strnstr(kcontrol->id.name, "RX_1",
  2191. sizeof(kcontrol->id.name)) ||
  2192. strnstr(kcontrol->id.name, "TX_1",
  2193. sizeof(kcontrol->id.name))) {
  2194. port->channel = TDM_1;
  2195. } else if (strnstr(kcontrol->id.name, "RX_2",
  2196. sizeof(kcontrol->id.name)) ||
  2197. strnstr(kcontrol->id.name, "TX_2",
  2198. sizeof(kcontrol->id.name))) {
  2199. port->channel = TDM_2;
  2200. } else if (strnstr(kcontrol->id.name, "RX_3",
  2201. sizeof(kcontrol->id.name)) ||
  2202. strnstr(kcontrol->id.name, "TX_3",
  2203. sizeof(kcontrol->id.name))) {
  2204. port->channel = TDM_3;
  2205. } else if (strnstr(kcontrol->id.name, "RX_4",
  2206. sizeof(kcontrol->id.name)) ||
  2207. strnstr(kcontrol->id.name, "TX_4",
  2208. sizeof(kcontrol->id.name))) {
  2209. port->channel = TDM_4;
  2210. } else if (strnstr(kcontrol->id.name, "RX_5",
  2211. sizeof(kcontrol->id.name)) ||
  2212. strnstr(kcontrol->id.name, "TX_5",
  2213. sizeof(kcontrol->id.name))) {
  2214. port->channel = TDM_5;
  2215. } else if (strnstr(kcontrol->id.name, "RX_6",
  2216. sizeof(kcontrol->id.name)) ||
  2217. strnstr(kcontrol->id.name, "TX_6",
  2218. sizeof(kcontrol->id.name))) {
  2219. port->channel = TDM_6;
  2220. } else if (strnstr(kcontrol->id.name, "RX_7",
  2221. sizeof(kcontrol->id.name)) ||
  2222. strnstr(kcontrol->id.name, "TX_7",
  2223. sizeof(kcontrol->id.name))) {
  2224. port->channel = TDM_7;
  2225. } else {
  2226. pr_err("%s: unsupported channel in: %s",
  2227. __func__, kcontrol->id.name);
  2228. return -EINVAL;
  2229. }
  2230. } else
  2231. return -EINVAL;
  2232. return 0;
  2233. }
  2234. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2235. struct snd_ctl_elem_value *ucontrol)
  2236. {
  2237. struct tdm_port port;
  2238. int ret = tdm_get_port_idx(kcontrol, &port);
  2239. if (ret) {
  2240. pr_err("%s: unsupported control: %s",
  2241. __func__, kcontrol->id.name);
  2242. } else {
  2243. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  2244. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  2245. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  2246. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  2247. ucontrol->value.enumerated.item[0]);
  2248. }
  2249. return ret;
  2250. }
  2251. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2252. struct snd_ctl_elem_value *ucontrol)
  2253. {
  2254. struct tdm_port port;
  2255. int ret = tdm_get_port_idx(kcontrol, &port);
  2256. if (ret) {
  2257. pr_err("%s: unsupported control: %s",
  2258. __func__, kcontrol->id.name);
  2259. } else {
  2260. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  2261. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2262. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  2263. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  2264. ucontrol->value.enumerated.item[0]);
  2265. }
  2266. return ret;
  2267. }
  2268. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2269. struct snd_ctl_elem_value *ucontrol)
  2270. {
  2271. struct tdm_port port;
  2272. int ret = tdm_get_port_idx(kcontrol, &port);
  2273. if (ret) {
  2274. pr_err("%s: unsupported control: %s",
  2275. __func__, kcontrol->id.name);
  2276. } else {
  2277. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  2278. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  2279. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  2280. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  2281. ucontrol->value.enumerated.item[0]);
  2282. }
  2283. return ret;
  2284. }
  2285. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2286. struct snd_ctl_elem_value *ucontrol)
  2287. {
  2288. struct tdm_port port;
  2289. int ret = tdm_get_port_idx(kcontrol, &port);
  2290. if (ret) {
  2291. pr_err("%s: unsupported control: %s",
  2292. __func__, kcontrol->id.name);
  2293. } else {
  2294. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  2295. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2296. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  2297. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  2298. ucontrol->value.enumerated.item[0]);
  2299. }
  2300. return ret;
  2301. }
  2302. static int tdm_get_format(int value)
  2303. {
  2304. int format = 0;
  2305. switch (value) {
  2306. case 0:
  2307. format = SNDRV_PCM_FORMAT_S16_LE;
  2308. break;
  2309. case 1:
  2310. format = SNDRV_PCM_FORMAT_S24_LE;
  2311. break;
  2312. case 2:
  2313. format = SNDRV_PCM_FORMAT_S32_LE;
  2314. break;
  2315. default:
  2316. format = SNDRV_PCM_FORMAT_S16_LE;
  2317. break;
  2318. }
  2319. return format;
  2320. }
  2321. static int tdm_get_format_val(int format)
  2322. {
  2323. int value = 0;
  2324. switch (format) {
  2325. case SNDRV_PCM_FORMAT_S16_LE:
  2326. value = 0;
  2327. break;
  2328. case SNDRV_PCM_FORMAT_S24_LE:
  2329. value = 1;
  2330. break;
  2331. case SNDRV_PCM_FORMAT_S32_LE:
  2332. value = 2;
  2333. break;
  2334. default:
  2335. value = 0;
  2336. break;
  2337. }
  2338. return value;
  2339. }
  2340. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  2341. struct snd_ctl_elem_value *ucontrol)
  2342. {
  2343. struct tdm_port port;
  2344. int ret = tdm_get_port_idx(kcontrol, &port);
  2345. if (ret) {
  2346. pr_err("%s: unsupported control: %s",
  2347. __func__, kcontrol->id.name);
  2348. } else {
  2349. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  2350. tdm_rx_cfg[port.mode][port.channel].bit_format);
  2351. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  2352. tdm_rx_cfg[port.mode][port.channel].bit_format,
  2353. ucontrol->value.enumerated.item[0]);
  2354. }
  2355. return ret;
  2356. }
  2357. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  2358. struct snd_ctl_elem_value *ucontrol)
  2359. {
  2360. struct tdm_port port;
  2361. int ret = tdm_get_port_idx(kcontrol, &port);
  2362. if (ret) {
  2363. pr_err("%s: unsupported control: %s",
  2364. __func__, kcontrol->id.name);
  2365. } else {
  2366. tdm_rx_cfg[port.mode][port.channel].bit_format =
  2367. tdm_get_format(ucontrol->value.enumerated.item[0]);
  2368. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  2369. tdm_rx_cfg[port.mode][port.channel].bit_format,
  2370. ucontrol->value.enumerated.item[0]);
  2371. }
  2372. return ret;
  2373. }
  2374. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  2375. struct snd_ctl_elem_value *ucontrol)
  2376. {
  2377. struct tdm_port port;
  2378. int ret = tdm_get_port_idx(kcontrol, &port);
  2379. if (ret) {
  2380. pr_err("%s: unsupported control: %s",
  2381. __func__, kcontrol->id.name);
  2382. } else {
  2383. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  2384. tdm_tx_cfg[port.mode][port.channel].bit_format);
  2385. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  2386. tdm_tx_cfg[port.mode][port.channel].bit_format,
  2387. ucontrol->value.enumerated.item[0]);
  2388. }
  2389. return ret;
  2390. }
  2391. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  2392. struct snd_ctl_elem_value *ucontrol)
  2393. {
  2394. struct tdm_port port;
  2395. int ret = tdm_get_port_idx(kcontrol, &port);
  2396. if (ret) {
  2397. pr_err("%s: unsupported control: %s",
  2398. __func__, kcontrol->id.name);
  2399. } else {
  2400. tdm_tx_cfg[port.mode][port.channel].bit_format =
  2401. tdm_get_format(ucontrol->value.enumerated.item[0]);
  2402. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  2403. tdm_tx_cfg[port.mode][port.channel].bit_format,
  2404. ucontrol->value.enumerated.item[0]);
  2405. }
  2406. return ret;
  2407. }
  2408. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  2409. struct snd_ctl_elem_value *ucontrol)
  2410. {
  2411. struct tdm_port port;
  2412. int ret = tdm_get_port_idx(kcontrol, &port);
  2413. if (ret) {
  2414. pr_err("%s: unsupported control: %s",
  2415. __func__, kcontrol->id.name);
  2416. } else {
  2417. ucontrol->value.enumerated.item[0] =
  2418. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  2419. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  2420. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  2421. ucontrol->value.enumerated.item[0]);
  2422. }
  2423. return ret;
  2424. }
  2425. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  2426. struct snd_ctl_elem_value *ucontrol)
  2427. {
  2428. struct tdm_port port;
  2429. int ret = tdm_get_port_idx(kcontrol, &port);
  2430. if (ret) {
  2431. pr_err("%s: unsupported control: %s",
  2432. __func__, kcontrol->id.name);
  2433. } else {
  2434. tdm_rx_cfg[port.mode][port.channel].channels =
  2435. ucontrol->value.enumerated.item[0] + 1;
  2436. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  2437. tdm_rx_cfg[port.mode][port.channel].channels,
  2438. ucontrol->value.enumerated.item[0] + 1);
  2439. }
  2440. return ret;
  2441. }
  2442. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  2443. struct snd_ctl_elem_value *ucontrol)
  2444. {
  2445. struct tdm_port port;
  2446. int ret = tdm_get_port_idx(kcontrol, &port);
  2447. if (ret) {
  2448. pr_err("%s: unsupported control: %s",
  2449. __func__, kcontrol->id.name);
  2450. } else {
  2451. ucontrol->value.enumerated.item[0] =
  2452. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  2453. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  2454. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  2455. ucontrol->value.enumerated.item[0]);
  2456. }
  2457. return ret;
  2458. }
  2459. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  2460. struct snd_ctl_elem_value *ucontrol)
  2461. {
  2462. struct tdm_port port;
  2463. int ret = tdm_get_port_idx(kcontrol, &port);
  2464. if (ret) {
  2465. pr_err("%s: unsupported control: %s",
  2466. __func__, kcontrol->id.name);
  2467. } else {
  2468. tdm_tx_cfg[port.mode][port.channel].channels =
  2469. ucontrol->value.enumerated.item[0] + 1;
  2470. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  2471. tdm_tx_cfg[port.mode][port.channel].channels,
  2472. ucontrol->value.enumerated.item[0] + 1);
  2473. }
  2474. return ret;
  2475. }
  2476. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  2477. {
  2478. int idx;
  2479. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  2480. sizeof("PRIM_AUX_PCM")))
  2481. idx = PRIM_AUX_PCM;
  2482. else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  2483. sizeof("SEC_AUX_PCM")))
  2484. idx = SEC_AUX_PCM;
  2485. else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  2486. sizeof("TERT_AUX_PCM")))
  2487. idx = TERT_AUX_PCM;
  2488. else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  2489. sizeof("QUAT_AUX_PCM")))
  2490. idx = QUAT_AUX_PCM;
  2491. else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  2492. sizeof("QUIN_AUX_PCM")))
  2493. idx = QUIN_AUX_PCM;
  2494. else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  2495. sizeof("SENN_AUX_PCM")))
  2496. idx = SEN_AUX_PCM;
  2497. else {
  2498. pr_err("%s: unsupported port: %s",
  2499. __func__, kcontrol->id.name);
  2500. idx = -EINVAL;
  2501. }
  2502. return idx;
  2503. }
  2504. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2505. struct snd_ctl_elem_value *ucontrol)
  2506. {
  2507. int idx = aux_pcm_get_port_idx(kcontrol);
  2508. if (idx < 0)
  2509. return idx;
  2510. aux_pcm_rx_cfg[idx].sample_rate =
  2511. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2512. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2513. idx, aux_pcm_rx_cfg[idx].sample_rate,
  2514. ucontrol->value.enumerated.item[0]);
  2515. return 0;
  2516. }
  2517. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. int idx = aux_pcm_get_port_idx(kcontrol);
  2521. if (idx < 0)
  2522. return idx;
  2523. ucontrol->value.enumerated.item[0] =
  2524. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  2525. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2526. idx, aux_pcm_rx_cfg[idx].sample_rate,
  2527. ucontrol->value.enumerated.item[0]);
  2528. return 0;
  2529. }
  2530. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2531. struct snd_ctl_elem_value *ucontrol)
  2532. {
  2533. int idx = aux_pcm_get_port_idx(kcontrol);
  2534. if (idx < 0)
  2535. return idx;
  2536. aux_pcm_tx_cfg[idx].sample_rate =
  2537. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2538. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2539. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2540. ucontrol->value.enumerated.item[0]);
  2541. return 0;
  2542. }
  2543. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2544. struct snd_ctl_elem_value *ucontrol)
  2545. {
  2546. int idx = aux_pcm_get_port_idx(kcontrol);
  2547. if (idx < 0)
  2548. return idx;
  2549. ucontrol->value.enumerated.item[0] =
  2550. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  2551. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2552. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2553. ucontrol->value.enumerated.item[0]);
  2554. return 0;
  2555. }
  2556. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2557. {
  2558. int idx;
  2559. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2560. sizeof("PRIM_MI2S_RX")))
  2561. idx = PRIM_MI2S;
  2562. else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2563. sizeof("SEC_MI2S_RX")))
  2564. idx = SEC_MI2S;
  2565. else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2566. sizeof("TERT_MI2S_RX")))
  2567. idx = TERT_MI2S;
  2568. else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2569. sizeof("QUAT_MI2S_RX")))
  2570. idx = QUAT_MI2S;
  2571. else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2572. sizeof("QUIN_MI2S_RX")))
  2573. idx = QUIN_MI2S;
  2574. else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2575. sizeof("SEN_MI2S_RX")))
  2576. idx = SEN_MI2S;
  2577. else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2578. sizeof("PRIM_MI2S_TX")))
  2579. idx = PRIM_MI2S;
  2580. else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2581. sizeof("SEC_MI2S_TX")))
  2582. idx = SEC_MI2S;
  2583. else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2584. sizeof("TERT_MI2S_TX")))
  2585. idx = TERT_MI2S;
  2586. else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2587. sizeof("QUAT_MI2S_TX")))
  2588. idx = QUAT_MI2S;
  2589. else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2590. sizeof("QUIN_MI2S_TX")))
  2591. idx = QUIN_MI2S;
  2592. else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2593. sizeof("SEN_MI2S_TX")))
  2594. idx = SEN_MI2S;
  2595. else {
  2596. pr_err("%s: unsupported channel: %s",
  2597. __func__, kcontrol->id.name);
  2598. idx = -EINVAL;
  2599. }
  2600. return idx;
  2601. }
  2602. static int mi2s_get_sample_rate_val(int sample_rate)
  2603. {
  2604. int sample_rate_val;
  2605. switch (sample_rate) {
  2606. case SAMPLING_RATE_8KHZ:
  2607. sample_rate_val = 0;
  2608. break;
  2609. case SAMPLING_RATE_11P025KHZ:
  2610. sample_rate_val = 1;
  2611. break;
  2612. case SAMPLING_RATE_16KHZ:
  2613. sample_rate_val = 2;
  2614. break;
  2615. case SAMPLING_RATE_22P05KHZ:
  2616. sample_rate_val = 3;
  2617. break;
  2618. case SAMPLING_RATE_32KHZ:
  2619. sample_rate_val = 4;
  2620. break;
  2621. case SAMPLING_RATE_44P1KHZ:
  2622. sample_rate_val = 5;
  2623. break;
  2624. case SAMPLING_RATE_48KHZ:
  2625. sample_rate_val = 6;
  2626. break;
  2627. case SAMPLING_RATE_88P2KHZ:
  2628. sample_rate_val = 7;
  2629. break;
  2630. case SAMPLING_RATE_96KHZ:
  2631. sample_rate_val = 8;
  2632. break;
  2633. case SAMPLING_RATE_176P4KHZ:
  2634. sample_rate_val = 9;
  2635. break;
  2636. case SAMPLING_RATE_192KHZ:
  2637. sample_rate_val = 10;
  2638. break;
  2639. case SAMPLING_RATE_352P8KHZ:
  2640. sample_rate_val = 11;
  2641. break;
  2642. case SAMPLING_RATE_384KHZ:
  2643. sample_rate_val = 12;
  2644. break;
  2645. default:
  2646. sample_rate_val = 6;
  2647. break;
  2648. }
  2649. return sample_rate_val;
  2650. }
  2651. static int mi2s_get_sample_rate(int value)
  2652. {
  2653. int sample_rate;
  2654. switch (value) {
  2655. case 0:
  2656. sample_rate = SAMPLING_RATE_8KHZ;
  2657. break;
  2658. case 1:
  2659. sample_rate = SAMPLING_RATE_11P025KHZ;
  2660. break;
  2661. case 2:
  2662. sample_rate = SAMPLING_RATE_16KHZ;
  2663. break;
  2664. case 3:
  2665. sample_rate = SAMPLING_RATE_22P05KHZ;
  2666. break;
  2667. case 4:
  2668. sample_rate = SAMPLING_RATE_32KHZ;
  2669. break;
  2670. case 5:
  2671. sample_rate = SAMPLING_RATE_44P1KHZ;
  2672. break;
  2673. case 6:
  2674. sample_rate = SAMPLING_RATE_48KHZ;
  2675. break;
  2676. case 7:
  2677. sample_rate = SAMPLING_RATE_88P2KHZ;
  2678. break;
  2679. case 8:
  2680. sample_rate = SAMPLING_RATE_96KHZ;
  2681. break;
  2682. case 9:
  2683. sample_rate = SAMPLING_RATE_176P4KHZ;
  2684. break;
  2685. case 10:
  2686. sample_rate = SAMPLING_RATE_192KHZ;
  2687. break;
  2688. case 11:
  2689. sample_rate = SAMPLING_RATE_352P8KHZ;
  2690. break;
  2691. case 12:
  2692. sample_rate = SAMPLING_RATE_384KHZ;
  2693. break;
  2694. default:
  2695. sample_rate = SAMPLING_RATE_48KHZ;
  2696. break;
  2697. }
  2698. return sample_rate;
  2699. }
  2700. static int mi2s_auxpcm_get_format(int value)
  2701. {
  2702. int format;
  2703. switch (value) {
  2704. case 0:
  2705. format = SNDRV_PCM_FORMAT_S16_LE;
  2706. break;
  2707. case 1:
  2708. format = SNDRV_PCM_FORMAT_S24_LE;
  2709. break;
  2710. case 2:
  2711. format = SNDRV_PCM_FORMAT_S24_3LE;
  2712. break;
  2713. case 3:
  2714. format = SNDRV_PCM_FORMAT_S32_LE;
  2715. break;
  2716. default:
  2717. format = SNDRV_PCM_FORMAT_S16_LE;
  2718. break;
  2719. }
  2720. return format;
  2721. }
  2722. static int mi2s_auxpcm_get_format_value(int format)
  2723. {
  2724. int value;
  2725. switch (format) {
  2726. case SNDRV_PCM_FORMAT_S16_LE:
  2727. value = 0;
  2728. break;
  2729. case SNDRV_PCM_FORMAT_S24_LE:
  2730. value = 1;
  2731. break;
  2732. case SNDRV_PCM_FORMAT_S24_3LE:
  2733. value = 2;
  2734. break;
  2735. case SNDRV_PCM_FORMAT_S32_LE:
  2736. value = 3;
  2737. break;
  2738. default:
  2739. value = 0;
  2740. break;
  2741. }
  2742. return value;
  2743. }
  2744. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2745. struct snd_ctl_elem_value *ucontrol)
  2746. {
  2747. int idx = mi2s_get_port_idx(kcontrol);
  2748. if (idx < 0)
  2749. return idx;
  2750. mi2s_rx_cfg[idx].sample_rate =
  2751. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2752. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2753. idx, mi2s_rx_cfg[idx].sample_rate,
  2754. ucontrol->value.enumerated.item[0]);
  2755. return 0;
  2756. }
  2757. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2758. struct snd_ctl_elem_value *ucontrol)
  2759. {
  2760. int idx = mi2s_get_port_idx(kcontrol);
  2761. if (idx < 0)
  2762. return idx;
  2763. ucontrol->value.enumerated.item[0] =
  2764. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2765. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2766. idx, mi2s_rx_cfg[idx].sample_rate,
  2767. ucontrol->value.enumerated.item[0]);
  2768. return 0;
  2769. }
  2770. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2771. struct snd_ctl_elem_value *ucontrol)
  2772. {
  2773. int idx = mi2s_get_port_idx(kcontrol);
  2774. if (idx < 0)
  2775. return idx;
  2776. mi2s_tx_cfg[idx].sample_rate =
  2777. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2778. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2779. idx, mi2s_tx_cfg[idx].sample_rate,
  2780. ucontrol->value.enumerated.item[0]);
  2781. return 0;
  2782. }
  2783. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2784. struct snd_ctl_elem_value *ucontrol)
  2785. {
  2786. int idx = mi2s_get_port_idx(kcontrol);
  2787. if (idx < 0)
  2788. return idx;
  2789. ucontrol->value.enumerated.item[0] =
  2790. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2791. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2792. idx, mi2s_tx_cfg[idx].sample_rate,
  2793. ucontrol->value.enumerated.item[0]);
  2794. return 0;
  2795. }
  2796. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2797. struct snd_ctl_elem_value *ucontrol)
  2798. {
  2799. int idx = mi2s_get_port_idx(kcontrol);
  2800. if (idx < 0)
  2801. return idx;
  2802. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2803. idx, mi2s_rx_cfg[idx].channels);
  2804. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2805. return 0;
  2806. }
  2807. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2808. struct snd_ctl_elem_value *ucontrol)
  2809. {
  2810. int idx = mi2s_get_port_idx(kcontrol);
  2811. if (idx < 0)
  2812. return idx;
  2813. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2814. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2815. idx, mi2s_rx_cfg[idx].channels);
  2816. return 1;
  2817. }
  2818. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2819. struct snd_ctl_elem_value *ucontrol)
  2820. {
  2821. int idx = mi2s_get_port_idx(kcontrol);
  2822. if (idx < 0)
  2823. return idx;
  2824. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2825. idx, mi2s_tx_cfg[idx].channels);
  2826. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2827. return 0;
  2828. }
  2829. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2830. struct snd_ctl_elem_value *ucontrol)
  2831. {
  2832. int idx = mi2s_get_port_idx(kcontrol);
  2833. if (idx < 0)
  2834. return idx;
  2835. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2836. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2837. idx, mi2s_tx_cfg[idx].channels);
  2838. return 1;
  2839. }
  2840. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2841. struct snd_ctl_elem_value *ucontrol)
  2842. {
  2843. int idx = mi2s_get_port_idx(kcontrol);
  2844. if (idx < 0)
  2845. return idx;
  2846. ucontrol->value.enumerated.item[0] =
  2847. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2848. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2849. idx, mi2s_rx_cfg[idx].bit_format,
  2850. ucontrol->value.enumerated.item[0]);
  2851. return 0;
  2852. }
  2853. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2854. struct snd_ctl_elem_value *ucontrol)
  2855. {
  2856. struct msm_asoc_mach_data *pdata = NULL;
  2857. struct snd_soc_component *component = NULL;
  2858. struct snd_soc_card *card = NULL;
  2859. int idx = mi2s_get_port_idx(kcontrol);
  2860. component = snd_soc_kcontrol_component(kcontrol);
  2861. card = kcontrol->private_data;
  2862. pdata = snd_soc_card_get_drvdata(card);
  2863. if (idx < 0)
  2864. return idx;
  2865. /* check for PRIM_MI2S and CSRAx config to allow 24bit BE config only */
  2866. if ((PRIM_MI2S == idx) && (true==pdata->codec_is_csra))
  2867. {
  2868. mi2s_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2869. pr_debug("%s: Keeping default format idx[%d]_rx_format = %d, item = %d\n",
  2870. __func__, idx, mi2s_rx_cfg[idx].bit_format,
  2871. ucontrol->value.enumerated.item[0]);
  2872. } else {
  2873. mi2s_rx_cfg[idx].bit_format =
  2874. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2875. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2876. idx, mi2s_rx_cfg[idx].bit_format,
  2877. ucontrol->value.enumerated.item[0]);
  2878. }
  2879. return 0;
  2880. }
  2881. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2882. struct snd_ctl_elem_value *ucontrol)
  2883. {
  2884. int idx = mi2s_get_port_idx(kcontrol);
  2885. if (idx < 0)
  2886. return idx;
  2887. ucontrol->value.enumerated.item[0] =
  2888. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2889. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2890. idx, mi2s_tx_cfg[idx].bit_format,
  2891. ucontrol->value.enumerated.item[0]);
  2892. return 0;
  2893. }
  2894. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2895. struct snd_ctl_elem_value *ucontrol)
  2896. {
  2897. int idx = mi2s_get_port_idx(kcontrol);
  2898. if (idx < 0)
  2899. return idx;
  2900. mi2s_tx_cfg[idx].bit_format =
  2901. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2902. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2903. idx, mi2s_tx_cfg[idx].bit_format,
  2904. ucontrol->value.enumerated.item[0]);
  2905. return 0;
  2906. }
  2907. static int msm_meta_mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2908. {
  2909. int idx = 0;
  2910. if (strnstr(kcontrol->id.name, "PRIM_META_MI2S_RX",
  2911. sizeof("PRIM_META_MI2S_RX"))) {
  2912. idx = PRIM_META_MI2S;
  2913. } else if (strnstr(kcontrol->id.name, "SEC_META_MI2S_RX",
  2914. sizeof("SEC_META_MI2S_RX"))) {
  2915. idx = SEC_META_MI2S;
  2916. } else {
  2917. pr_err("%s: unsupported port: %s",
  2918. __func__, kcontrol->id.name);
  2919. idx = -EINVAL;
  2920. }
  2921. return idx;
  2922. }
  2923. static int msm_meta_mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2924. struct snd_ctl_elem_value *ucontrol)
  2925. {
  2926. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2927. if (idx < 0)
  2928. return idx;
  2929. ucontrol->value.enumerated.item[0] =
  2930. mi2s_get_sample_rate_val(meta_mi2s_rx_cfg[idx].sample_rate);
  2931. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2932. idx, meta_mi2s_rx_cfg[idx].sample_rate,
  2933. ucontrol->value.enumerated.item[0]);
  2934. return 0;
  2935. }
  2936. static int msm_meta_mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2937. struct snd_ctl_elem_value *ucontrol)
  2938. {
  2939. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2940. if (idx < 0)
  2941. return idx;
  2942. meta_mi2s_rx_cfg[idx].sample_rate =
  2943. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2944. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2945. idx, meta_mi2s_rx_cfg[idx].sample_rate,
  2946. ucontrol->value.enumerated.item[0]);
  2947. return 0;
  2948. }
  2949. static int msm_meta_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2950. struct snd_ctl_elem_value *ucontrol)
  2951. {
  2952. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2953. if (idx < 0)
  2954. return idx;
  2955. ucontrol->value.enumerated.item[0] = meta_mi2s_rx_cfg[idx].channels - 1;
  2956. pr_debug("%s: meta_mi2s_[%d]_rx_ch = %d\n", __func__,
  2957. idx, meta_mi2s_rx_cfg[idx].channels);
  2958. return 0;
  2959. }
  2960. static int msm_meta_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2961. struct snd_ctl_elem_value *ucontrol)
  2962. {
  2963. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2964. if (idx < 0)
  2965. return idx;
  2966. meta_mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2967. pr_debug("%s: meta_mi2s_[%d]_rx_ch = %d\n", __func__,
  2968. idx, meta_mi2s_rx_cfg[idx].channels);
  2969. return 1;
  2970. }
  2971. static int msm_meta_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2972. struct snd_ctl_elem_value *ucontrol)
  2973. {
  2974. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2975. if (idx < 0)
  2976. return idx;
  2977. ucontrol->value.enumerated.item[0] =
  2978. mi2s_auxpcm_get_format_value(meta_mi2s_rx_cfg[idx].bit_format);
  2979. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2980. idx, meta_mi2s_rx_cfg[idx].bit_format,
  2981. ucontrol->value.enumerated.item[0]);
  2982. return 0;
  2983. }
  2984. static int msm_meta_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2985. struct snd_ctl_elem_value *ucontrol)
  2986. {
  2987. struct msm_asoc_mach_data *pdata = NULL;
  2988. struct snd_soc_card *card = NULL;
  2989. int idx = msm_meta_mi2s_get_port_idx(kcontrol);
  2990. card = kcontrol->private_data;
  2991. pdata = snd_soc_card_get_drvdata(card);
  2992. if (idx < 0)
  2993. return idx;
  2994. /* check for PRIM_META_MI2S and CSRAx to allow 24bit BE config only */
  2995. if ((idx == PRIM_META_MI2S) && pdata->codec_is_csra) {
  2996. meta_mi2s_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2997. pr_debug("%s: Keeping default format idx[%d]_rx_format = %d, item = %d\n",
  2998. __func__, idx, meta_mi2s_rx_cfg[idx].bit_format,
  2999. ucontrol->value.enumerated.item[0]);
  3000. } else {
  3001. meta_mi2s_rx_cfg[idx].bit_format =
  3002. mi2s_auxpcm_get_format(
  3003. ucontrol->value.enumerated.item[0]);
  3004. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  3005. idx, meta_mi2s_rx_cfg[idx].bit_format,
  3006. ucontrol->value.enumerated.item[0]);
  3007. }
  3008. return 0;
  3009. }
  3010. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  3011. struct snd_ctl_elem_value *ucontrol)
  3012. {
  3013. int idx = aux_pcm_get_port_idx(kcontrol);
  3014. if (idx < 0)
  3015. return idx;
  3016. ucontrol->value.enumerated.item[0] =
  3017. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  3018. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  3019. idx, aux_pcm_rx_cfg[idx].bit_format,
  3020. ucontrol->value.enumerated.item[0]);
  3021. return 0;
  3022. }
  3023. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  3024. struct snd_ctl_elem_value *ucontrol)
  3025. {
  3026. int idx = aux_pcm_get_port_idx(kcontrol);
  3027. if (idx < 0)
  3028. return idx;
  3029. aux_pcm_rx_cfg[idx].bit_format =
  3030. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  3031. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  3032. idx, aux_pcm_rx_cfg[idx].bit_format,
  3033. ucontrol->value.enumerated.item[0]);
  3034. return 0;
  3035. }
  3036. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  3037. struct snd_ctl_elem_value *ucontrol)
  3038. {
  3039. int idx = aux_pcm_get_port_idx(kcontrol);
  3040. if (idx < 0)
  3041. return idx;
  3042. ucontrol->value.enumerated.item[0] =
  3043. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  3044. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  3045. idx, aux_pcm_tx_cfg[idx].bit_format,
  3046. ucontrol->value.enumerated.item[0]);
  3047. return 0;
  3048. }
  3049. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  3050. struct snd_ctl_elem_value *ucontrol)
  3051. {
  3052. int idx = aux_pcm_get_port_idx(kcontrol);
  3053. if (idx < 0)
  3054. return idx;
  3055. aux_pcm_tx_cfg[idx].bit_format =
  3056. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  3057. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  3058. idx, aux_pcm_tx_cfg[idx].bit_format,
  3059. ucontrol->value.enumerated.item[0]);
  3060. return 0;
  3061. }
  3062. static int spdif_get_port_idx(struct snd_kcontrol *kcontrol)
  3063. {
  3064. int idx;
  3065. if (strnstr(kcontrol->id.name, "PRIM_SPDIF_RX",
  3066. sizeof("PRIM_SPDIF_RX")))
  3067. idx = PRIM_SPDIF_RX;
  3068. else if (strnstr(kcontrol->id.name, "SEC_SPDIF_RX",
  3069. sizeof("SEC_SPDIF_RX")))
  3070. idx = SEC_SPDIF_RX;
  3071. else if (strnstr(kcontrol->id.name, "PRIM_SPDIF_TX",
  3072. sizeof("PRIM_SPDIF_TX")))
  3073. idx = PRIM_SPDIF_TX;
  3074. else if (strnstr(kcontrol->id.name, "SEC_SPDIF_TX",
  3075. sizeof("SEC_SPDIF_TX")))
  3076. idx = SEC_SPDIF_TX;
  3077. else {
  3078. pr_err("%s: unsupported channel: %s",
  3079. __func__, kcontrol->id.name);
  3080. idx = -EINVAL;
  3081. }
  3082. return idx;
  3083. }
  3084. static int spdif_get_sample_rate_val(int sample_rate)
  3085. {
  3086. int sample_rate_val;
  3087. switch (sample_rate) {
  3088. case SAMPLING_RATE_32KHZ:
  3089. sample_rate_val = 0;
  3090. break;
  3091. case SAMPLING_RATE_44P1KHZ:
  3092. sample_rate_val = 1;
  3093. break;
  3094. case SAMPLING_RATE_48KHZ:
  3095. sample_rate_val = 2;
  3096. break;
  3097. case SAMPLING_RATE_88P2KHZ:
  3098. sample_rate_val = 3;
  3099. break;
  3100. case SAMPLING_RATE_96KHZ:
  3101. sample_rate_val = 4;
  3102. break;
  3103. case SAMPLING_RATE_176P4KHZ:
  3104. sample_rate_val = 5;
  3105. break;
  3106. case SAMPLING_RATE_192KHZ:
  3107. sample_rate_val = 6;
  3108. break;
  3109. default:
  3110. sample_rate_val = 2;
  3111. break;
  3112. }
  3113. return sample_rate_val;
  3114. }
  3115. static int spdif_get_sample_rate(int value)
  3116. {
  3117. int sample_rate;
  3118. switch (value) {
  3119. case 0:
  3120. sample_rate = SAMPLING_RATE_32KHZ;
  3121. break;
  3122. case 1:
  3123. sample_rate = SAMPLING_RATE_44P1KHZ;
  3124. break;
  3125. case 2:
  3126. sample_rate = SAMPLING_RATE_48KHZ;
  3127. break;
  3128. case 3:
  3129. sample_rate = SAMPLING_RATE_88P2KHZ;
  3130. break;
  3131. case 4:
  3132. sample_rate = SAMPLING_RATE_96KHZ;
  3133. break;
  3134. case 5:
  3135. sample_rate = SAMPLING_RATE_176P4KHZ;
  3136. break;
  3137. case 6:
  3138. sample_rate = SAMPLING_RATE_192KHZ;
  3139. break;
  3140. default:
  3141. sample_rate = SAMPLING_RATE_48KHZ;
  3142. break;
  3143. }
  3144. return sample_rate;
  3145. }
  3146. static int spdif_get_format(int value)
  3147. {
  3148. int format;
  3149. switch (value) {
  3150. case 0:
  3151. format = SNDRV_PCM_FORMAT_S16_LE;
  3152. break;
  3153. case 1:
  3154. format = SNDRV_PCM_FORMAT_S24_LE;
  3155. break;
  3156. default:
  3157. format = SNDRV_PCM_FORMAT_S16_LE;
  3158. break;
  3159. }
  3160. return format;
  3161. }
  3162. static int spdif_get_format_value(int format)
  3163. {
  3164. int value;
  3165. switch (format) {
  3166. case SNDRV_PCM_FORMAT_S16_LE:
  3167. value = 0;
  3168. break;
  3169. case SNDRV_PCM_FORMAT_S24_LE:
  3170. value = 1;
  3171. break;
  3172. default:
  3173. value = 0;
  3174. break;
  3175. }
  3176. return value;
  3177. }
  3178. static int msm_spdif_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  3179. struct snd_ctl_elem_value *ucontrol)
  3180. {
  3181. int idx = spdif_get_port_idx(kcontrol);
  3182. if (idx < 0)
  3183. return idx;
  3184. spdif_rx_cfg[idx].sample_rate =
  3185. spdif_get_sample_rate(ucontrol->value.enumerated.item[0]);
  3186. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  3187. idx, spdif_rx_cfg[idx].sample_rate,
  3188. ucontrol->value.enumerated.item[0]);
  3189. return 0;
  3190. }
  3191. static int msm_spdif_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  3192. struct snd_ctl_elem_value *ucontrol)
  3193. {
  3194. int idx = spdif_get_port_idx(kcontrol);
  3195. if (idx < 0)
  3196. return idx;
  3197. ucontrol->value.enumerated.item[0] =
  3198. spdif_get_sample_rate_val(spdif_rx_cfg[idx].sample_rate);
  3199. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  3200. idx, spdif_rx_cfg[idx].sample_rate,
  3201. ucontrol->value.enumerated.item[0]);
  3202. return 0;
  3203. }
  3204. static int msm_spdif_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  3205. struct snd_ctl_elem_value *ucontrol)
  3206. {
  3207. int idx = spdif_get_port_idx(kcontrol);
  3208. if (idx < 0)
  3209. return idx;
  3210. spdif_tx_cfg[idx].sample_rate =
  3211. spdif_get_sample_rate(ucontrol->value.enumerated.item[0]);
  3212. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  3213. idx, spdif_tx_cfg[idx].sample_rate,
  3214. ucontrol->value.enumerated.item[0]);
  3215. return 0;
  3216. }
  3217. static int msm_spdif_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  3218. struct snd_ctl_elem_value *ucontrol)
  3219. {
  3220. int idx = spdif_get_port_idx(kcontrol);
  3221. if (idx < 0)
  3222. return idx;
  3223. ucontrol->value.enumerated.item[0] =
  3224. spdif_get_sample_rate_val(spdif_tx_cfg[idx].sample_rate);
  3225. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  3226. idx, spdif_tx_cfg[idx].sample_rate,
  3227. ucontrol->value.enumerated.item[0]);
  3228. return 0;
  3229. }
  3230. static int msm_spdif_rx_ch_get(struct snd_kcontrol *kcontrol,
  3231. struct snd_ctl_elem_value *ucontrol)
  3232. {
  3233. int idx = spdif_get_port_idx(kcontrol);
  3234. if (idx < 0)
  3235. return idx;
  3236. pr_debug("%s: msm_spdif_[%d]_rx_ch = %d\n", __func__,
  3237. idx, spdif_rx_cfg[idx].channels);
  3238. ucontrol->value.enumerated.item[0] = spdif_rx_cfg[idx].channels - 1;
  3239. return 0;
  3240. }
  3241. static int msm_spdif_rx_ch_put(struct snd_kcontrol *kcontrol,
  3242. struct snd_ctl_elem_value *ucontrol)
  3243. {
  3244. int idx = spdif_get_port_idx(kcontrol);
  3245. if (idx < 0)
  3246. return idx;
  3247. spdif_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  3248. pr_debug("%s: msm_spdif_[%d]_rx_ch = %d\n", __func__,
  3249. idx, spdif_rx_cfg[idx].channels);
  3250. return 1;
  3251. }
  3252. static int msm_spdif_tx_ch_get(struct snd_kcontrol *kcontrol,
  3253. struct snd_ctl_elem_value *ucontrol)
  3254. {
  3255. int idx = spdif_get_port_idx(kcontrol);
  3256. if (idx < 0)
  3257. return idx;
  3258. pr_debug("%s: msm_spdif_[%d]_tx_ch = %d\n", __func__,
  3259. idx, spdif_tx_cfg[idx].channels);
  3260. ucontrol->value.enumerated.item[0] = spdif_tx_cfg[idx].channels - 1;
  3261. return 0;
  3262. }
  3263. static int msm_spdif_tx_ch_put(struct snd_kcontrol *kcontrol,
  3264. struct snd_ctl_elem_value *ucontrol)
  3265. {
  3266. int idx = spdif_get_port_idx(kcontrol);
  3267. if (idx < 0)
  3268. return idx;
  3269. spdif_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  3270. pr_debug("%s: msm_spdif_[%d]_tx_ch = %d\n", __func__,
  3271. idx, spdif_tx_cfg[idx].channels);
  3272. return 1;
  3273. }
  3274. static int msm_spdif_rx_format_get(struct snd_kcontrol *kcontrol,
  3275. struct snd_ctl_elem_value *ucontrol)
  3276. {
  3277. int idx = spdif_get_port_idx(kcontrol);
  3278. if (idx < 0)
  3279. return idx;
  3280. ucontrol->value.enumerated.item[0] =
  3281. spdif_get_format_value(spdif_rx_cfg[idx].bit_format);
  3282. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  3283. idx, spdif_rx_cfg[idx].bit_format,
  3284. ucontrol->value.enumerated.item[0]);
  3285. return 0;
  3286. }
  3287. static int msm_spdif_rx_format_put(struct snd_kcontrol *kcontrol,
  3288. struct snd_ctl_elem_value *ucontrol)
  3289. {
  3290. int idx = spdif_get_port_idx(kcontrol);
  3291. if (idx < 0)
  3292. return idx;
  3293. spdif_rx_cfg[idx].bit_format =
  3294. spdif_get_format(ucontrol->value.enumerated.item[0]);
  3295. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  3296. idx, spdif_rx_cfg[idx].bit_format,
  3297. ucontrol->value.enumerated.item[0]);
  3298. return 0;
  3299. }
  3300. static int msm_spdif_tx_format_get(struct snd_kcontrol *kcontrol,
  3301. struct snd_ctl_elem_value *ucontrol)
  3302. {
  3303. int idx = spdif_get_port_idx(kcontrol);
  3304. if (idx < 0)
  3305. return idx;
  3306. ucontrol->value.enumerated.item[0] =
  3307. spdif_get_format_value(spdif_tx_cfg[idx].bit_format);
  3308. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  3309. idx, spdif_tx_cfg[idx].bit_format,
  3310. ucontrol->value.enumerated.item[0]);
  3311. return 0;
  3312. }
  3313. static int msm_spdif_tx_format_put(struct snd_kcontrol *kcontrol,
  3314. struct snd_ctl_elem_value *ucontrol)
  3315. {
  3316. int idx = spdif_get_port_idx(kcontrol);
  3317. if (idx < 0)
  3318. return idx;
  3319. spdif_tx_cfg[idx].bit_format =
  3320. spdif_get_format(ucontrol->value.enumerated.item[0]);
  3321. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  3322. idx, spdif_tx_cfg[idx].bit_format,
  3323. ucontrol->value.enumerated.item[0]);
  3324. return 0;
  3325. }
  3326. static int afe_lb_tx_ch_get(struct snd_kcontrol *kcontrol,
  3327. struct snd_ctl_elem_value *ucontrol)
  3328. {
  3329. pr_debug("%s: afe_lb_tx_ch = %d\n", __func__,
  3330. afe_lb_tx_cfg.channels);
  3331. ucontrol->value.integer.value[0] = afe_lb_tx_cfg.channels - 1;
  3332. return 0;
  3333. }
  3334. static int afe_lb_tx_ch_put(struct snd_kcontrol *kcontrol,
  3335. struct snd_ctl_elem_value *ucontrol)
  3336. {
  3337. afe_lb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  3338. pr_debug("%s: afe_lb_tx_ch = %d\n", __func__, afe_lb_tx_cfg.channels);
  3339. return 0;
  3340. }
  3341. static int afe_lb_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  3342. struct snd_ctl_elem_value *ucontrol)
  3343. {
  3344. int sample_rate_val;
  3345. switch (afe_lb_tx_cfg.sample_rate) {
  3346. case SAMPLING_RATE_384KHZ:
  3347. sample_rate_val = 12;
  3348. break;
  3349. case SAMPLING_RATE_352P8KHZ:
  3350. sample_rate_val = 11;
  3351. break;
  3352. case SAMPLING_RATE_192KHZ:
  3353. sample_rate_val = 10;
  3354. break;
  3355. case SAMPLING_RATE_176P4KHZ:
  3356. sample_rate_val = 9;
  3357. break;
  3358. case SAMPLING_RATE_96KHZ:
  3359. sample_rate_val = 8;
  3360. break;
  3361. case SAMPLING_RATE_88P2KHZ:
  3362. sample_rate_val = 7;
  3363. break;
  3364. case SAMPLING_RATE_48KHZ:
  3365. sample_rate_val = 6;
  3366. break;
  3367. case SAMPLING_RATE_44P1KHZ:
  3368. sample_rate_val = 5;
  3369. break;
  3370. case SAMPLING_RATE_32KHZ:
  3371. sample_rate_val = 4;
  3372. break;
  3373. case SAMPLING_RATE_22P05KHZ:
  3374. sample_rate_val = 3;
  3375. break;
  3376. case SAMPLING_RATE_16KHZ:
  3377. sample_rate_val = 2;
  3378. break;
  3379. case SAMPLING_RATE_11P025KHZ:
  3380. sample_rate_val = 1;
  3381. break;
  3382. case SAMPLING_RATE_8KHZ:
  3383. sample_rate_val = 0;
  3384. break;
  3385. default:
  3386. sample_rate_val = 6;
  3387. break;
  3388. }
  3389. ucontrol->value.integer.value[0] = sample_rate_val;
  3390. pr_debug("%s: afe_lb_tx_sample_rate = %d\n", __func__,
  3391. afe_lb_tx_cfg.sample_rate);
  3392. return 0;
  3393. }
  3394. static int afe_lb_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  3395. struct snd_ctl_elem_value *ucontrol)
  3396. {
  3397. switch (ucontrol->value.integer.value[0]) {
  3398. case 12:
  3399. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  3400. break;
  3401. case 11:
  3402. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  3403. break;
  3404. case 10:
  3405. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  3406. break;
  3407. case 9:
  3408. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  3409. break;
  3410. case 8:
  3411. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  3412. break;
  3413. case 7:
  3414. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  3415. break;
  3416. case 6:
  3417. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  3418. break;
  3419. case 5:
  3420. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  3421. break;
  3422. case 4:
  3423. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  3424. break;
  3425. case 3:
  3426. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  3427. break;
  3428. case 2:
  3429. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  3430. break;
  3431. case 1:
  3432. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  3433. break;
  3434. case 0:
  3435. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  3436. break;
  3437. default:
  3438. afe_lb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  3439. break;
  3440. }
  3441. pr_debug("%s: control value = %ld, afe_lb_tx_sample_rate = %d\n",
  3442. __func__, ucontrol->value.integer.value[0],
  3443. afe_lb_tx_cfg.sample_rate);
  3444. return 0;
  3445. }
  3446. static int afe_lb_tx_format_get(struct snd_kcontrol *kcontrol,
  3447. struct snd_ctl_elem_value *ucontrol)
  3448. {
  3449. switch (afe_lb_tx_cfg.bit_format) {
  3450. case SNDRV_PCM_FORMAT_S32_LE:
  3451. ucontrol->value.integer.value[0] = 3;
  3452. break;
  3453. case SNDRV_PCM_FORMAT_S24_3LE:
  3454. ucontrol->value.integer.value[0] = 2;
  3455. break;
  3456. case SNDRV_PCM_FORMAT_S24_LE:
  3457. ucontrol->value.integer.value[0] = 1;
  3458. break;
  3459. case SNDRV_PCM_FORMAT_S16_LE:
  3460. default:
  3461. ucontrol->value.integer.value[0] = 0;
  3462. break;
  3463. }
  3464. pr_debug("%s: afe_lb_tx_format = %d, ucontrol value = %ld\n",
  3465. __func__, afe_lb_tx_cfg.bit_format,
  3466. ucontrol->value.integer.value[0]);
  3467. return 0;
  3468. }
  3469. static int afe_lb_tx_format_put(struct snd_kcontrol *kcontrol,
  3470. struct snd_ctl_elem_value *ucontrol)
  3471. {
  3472. switch (ucontrol->value.integer.value[0]) {
  3473. case 3:
  3474. afe_lb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  3475. break;
  3476. case 2:
  3477. afe_lb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  3478. break;
  3479. case 1:
  3480. afe_lb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  3481. break;
  3482. case 0:
  3483. default:
  3484. afe_lb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  3485. break;
  3486. }
  3487. pr_debug("%s: afe_lb_tx_format = %d, ucontrol value = %ld\n",
  3488. __func__, afe_lb_tx_cfg.bit_format,
  3489. ucontrol->value.integer.value[0]);
  3490. return 0;
  3491. }
  3492. static const struct snd_kcontrol_new msm_snd_sb_controls[] = {
  3493. SOC_ENUM_EXT("SLIM_0_RX Channels", slim_0_rx_chs,
  3494. slim_rx_ch_get, slim_rx_ch_put),
  3495. SOC_ENUM_EXT("SLIM_2_RX Channels", slim_2_rx_chs,
  3496. slim_rx_ch_get, slim_rx_ch_put),
  3497. SOC_ENUM_EXT("SLIM_0_TX Channels", slim_0_tx_chs,
  3498. slim_tx_ch_get, slim_tx_ch_put),
  3499. SOC_ENUM_EXT("SLIM_1_TX Channels", slim_1_tx_chs,
  3500. slim_tx_ch_get, slim_tx_ch_put),
  3501. SOC_ENUM_EXT("SLIM_5_RX Channels", slim_5_rx_chs,
  3502. slim_rx_ch_get, slim_rx_ch_put),
  3503. SOC_ENUM_EXT("SLIM_6_RX Channels", slim_6_rx_chs,
  3504. slim_rx_ch_get, slim_rx_ch_put),
  3505. SOC_ENUM_EXT("SLIM_0_RX Format", slim_0_rx_format,
  3506. slim_rx_bit_format_get, slim_rx_bit_format_put),
  3507. SOC_ENUM_EXT("SLIM_5_RX Format", slim_5_rx_format,
  3508. slim_rx_bit_format_get, slim_rx_bit_format_put),
  3509. SOC_ENUM_EXT("SLIM_6_RX Format", slim_6_rx_format,
  3510. slim_rx_bit_format_get, slim_rx_bit_format_put),
  3511. SOC_ENUM_EXT("SLIM_0_TX Format", slim_0_tx_format,
  3512. slim_tx_bit_format_get, slim_tx_bit_format_put),
  3513. SOC_ENUM_EXT("HDMI_RX Bit Format", ext_hdmi_rx_format,
  3514. ext_hdmi_rx_format_get, ext_hdmi_rx_format_put),
  3515. SOC_ENUM_EXT("HDMI_RX SampleRate", ext_hdmi_rx_sample_rate,
  3516. ext_hdmi_rx_sample_rate_get,
  3517. ext_hdmi_rx_sample_rate_put),
  3518. SOC_ENUM_EXT("HDMI_RX Channels", ext_hdmi_rx_chs,
  3519. ext_hdmi_rx_ch_get,
  3520. ext_hdmi_rx_ch_put),
  3521. SOC_ENUM_EXT("SLIM_0_RX SampleRate", slim_0_rx_sample_rate,
  3522. slim_rx_sample_rate_get, slim_rx_sample_rate_put),
  3523. SOC_ENUM_EXT("SLIM_2_RX SampleRate", slim_2_rx_sample_rate,
  3524. slim_rx_sample_rate_get, slim_rx_sample_rate_put),
  3525. SOC_ENUM_EXT("SLIM_0_TX SampleRate", slim_0_tx_sample_rate,
  3526. slim_tx_sample_rate_get, slim_tx_sample_rate_put),
  3527. SOC_ENUM_EXT("SLIM_5_RX SampleRate", slim_5_rx_sample_rate,
  3528. slim_rx_sample_rate_get, slim_rx_sample_rate_put),
  3529. SOC_ENUM_EXT("SLIM_6_RX SampleRate", slim_6_rx_sample_rate,
  3530. slim_rx_sample_rate_get, slim_rx_sample_rate_put),
  3531. };
  3532. static const struct snd_kcontrol_new msm_snd_va_controls[] = {
  3533. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3534. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3535. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3536. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3537. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3538. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3539. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3540. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3541. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3542. va_cdc_dma_tx_0_sample_rate,
  3543. cdc_dma_tx_sample_rate_get,
  3544. cdc_dma_tx_sample_rate_put),
  3545. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3546. va_cdc_dma_tx_1_sample_rate,
  3547. cdc_dma_tx_sample_rate_get,
  3548. cdc_dma_tx_sample_rate_put),
  3549. };
  3550. static const struct snd_kcontrol_new msm_snd_wsa_controls[] = {
  3551. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3552. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3553. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3554. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3555. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3556. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3557. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3558. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3559. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3560. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3561. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3562. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3563. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3564. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3565. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3566. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3567. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3568. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3569. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3570. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3571. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3572. wsa_cdc_dma_rx_0_sample_rate,
  3573. cdc_dma_rx_sample_rate_get,
  3574. cdc_dma_rx_sample_rate_put),
  3575. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3576. wsa_cdc_dma_rx_1_sample_rate,
  3577. cdc_dma_rx_sample_rate_get,
  3578. cdc_dma_rx_sample_rate_put),
  3579. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3580. wsa_cdc_dma_tx_0_sample_rate,
  3581. cdc_dma_tx_sample_rate_get,
  3582. cdc_dma_tx_sample_rate_put),
  3583. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3584. wsa_cdc_dma_tx_1_sample_rate,
  3585. cdc_dma_tx_sample_rate_get,
  3586. cdc_dma_tx_sample_rate_put),
  3587. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3588. wsa_cdc_dma_tx_2_sample_rate,
  3589. cdc_dma_tx_sample_rate_get,
  3590. cdc_dma_tx_sample_rate_put),
  3591. };
  3592. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3593. SOC_ENUM_EXT("BT_TX SampleRate", bt_sample_rate_sink,
  3594. msm_bt_sample_rate_sink_get,
  3595. msm_bt_sample_rate_sink_put),
  3596. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3597. msm_bt_sample_rate_get,
  3598. msm_bt_sample_rate_put),
  3599. SOC_ENUM_EXT("BT_RX SampleRate", bt_sample_rate,
  3600. msm_bt_sample_rate_get,
  3601. msm_bt_sample_rate_put),
  3602. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3603. proxy_rx_ch_get, proxy_rx_ch_put),
  3604. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3605. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3606. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3607. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3608. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3609. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3610. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3611. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3612. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3613. usb_audio_rx_sample_rate_get,
  3614. usb_audio_rx_sample_rate_put),
  3615. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3616. usb_audio_tx_sample_rate_get,
  3617. usb_audio_tx_sample_rate_put),
  3618. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3619. tdm_rx_sample_rate_get,
  3620. tdm_rx_sample_rate_put),
  3621. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3622. tdm_tx_sample_rate_get,
  3623. tdm_tx_sample_rate_put),
  3624. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3625. tdm_rx_format_get,
  3626. tdm_rx_format_put),
  3627. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3628. tdm_tx_format_get,
  3629. tdm_tx_format_put),
  3630. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3631. tdm_rx_ch_get,
  3632. tdm_rx_ch_put),
  3633. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3634. tdm_tx_ch_get,
  3635. tdm_tx_ch_put),
  3636. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3637. tdm_rx_sample_rate_get,
  3638. tdm_rx_sample_rate_put),
  3639. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3640. tdm_tx_sample_rate_get,
  3641. tdm_tx_sample_rate_put),
  3642. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3643. tdm_rx_format_get,
  3644. tdm_rx_format_put),
  3645. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3646. tdm_tx_format_get,
  3647. tdm_tx_format_put),
  3648. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3649. tdm_rx_ch_get,
  3650. tdm_rx_ch_put),
  3651. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3652. tdm_tx_ch_get,
  3653. tdm_tx_ch_put),
  3654. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3655. tdm_rx_sample_rate_get,
  3656. tdm_rx_sample_rate_put),
  3657. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3658. tdm_tx_sample_rate_get,
  3659. tdm_tx_sample_rate_put),
  3660. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3661. tdm_rx_format_get,
  3662. tdm_rx_format_put),
  3663. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3664. tdm_tx_format_get,
  3665. tdm_tx_format_put),
  3666. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3667. tdm_rx_ch_get,
  3668. tdm_rx_ch_put),
  3669. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3670. tdm_tx_ch_get,
  3671. tdm_tx_ch_put),
  3672. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3673. tdm_rx_sample_rate_get,
  3674. tdm_rx_sample_rate_put),
  3675. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3676. tdm_tx_sample_rate_get,
  3677. tdm_tx_sample_rate_put),
  3678. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3679. tdm_rx_format_get,
  3680. tdm_rx_format_put),
  3681. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3682. tdm_tx_format_get,
  3683. tdm_tx_format_put),
  3684. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3685. tdm_rx_ch_get,
  3686. tdm_rx_ch_put),
  3687. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3688. tdm_tx_ch_get,
  3689. tdm_tx_ch_put),
  3690. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3691. tdm_rx_sample_rate_get,
  3692. tdm_rx_sample_rate_put),
  3693. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3694. tdm_tx_sample_rate_get,
  3695. tdm_tx_sample_rate_put),
  3696. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3697. tdm_rx_format_get,
  3698. tdm_rx_format_put),
  3699. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3700. tdm_tx_format_get,
  3701. tdm_tx_format_put),
  3702. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3703. tdm_rx_ch_get,
  3704. tdm_rx_ch_put),
  3705. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3706. tdm_tx_ch_get,
  3707. tdm_tx_ch_put),
  3708. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3709. aux_pcm_rx_sample_rate_get,
  3710. aux_pcm_rx_sample_rate_put),
  3711. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3712. aux_pcm_rx_sample_rate_get,
  3713. aux_pcm_rx_sample_rate_put),
  3714. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3715. aux_pcm_rx_sample_rate_get,
  3716. aux_pcm_rx_sample_rate_put),
  3717. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3718. aux_pcm_rx_sample_rate_get,
  3719. aux_pcm_rx_sample_rate_put),
  3720. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3721. aux_pcm_rx_sample_rate_get,
  3722. aux_pcm_rx_sample_rate_put),
  3723. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3724. aux_pcm_tx_sample_rate_get,
  3725. aux_pcm_tx_sample_rate_put),
  3726. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3727. aux_pcm_tx_sample_rate_get,
  3728. aux_pcm_tx_sample_rate_put),
  3729. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3730. aux_pcm_tx_sample_rate_get,
  3731. aux_pcm_tx_sample_rate_put),
  3732. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3733. aux_pcm_tx_sample_rate_get,
  3734. aux_pcm_tx_sample_rate_put),
  3735. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3736. aux_pcm_tx_sample_rate_get,
  3737. aux_pcm_tx_sample_rate_put),
  3738. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3739. aux_pcm_tx_sample_rate_get,
  3740. aux_pcm_tx_sample_rate_put),
  3741. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3742. mi2s_rx_sample_rate_get,
  3743. mi2s_rx_sample_rate_put),
  3744. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3745. mi2s_rx_sample_rate_get,
  3746. mi2s_rx_sample_rate_put),
  3747. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3748. mi2s_rx_sample_rate_get,
  3749. mi2s_rx_sample_rate_put),
  3750. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3751. mi2s_rx_sample_rate_get,
  3752. mi2s_rx_sample_rate_put),
  3753. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3754. mi2s_rx_sample_rate_get,
  3755. mi2s_rx_sample_rate_put),
  3756. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3757. mi2s_rx_sample_rate_get,
  3758. mi2s_rx_sample_rate_put),
  3759. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3760. mi2s_tx_sample_rate_get,
  3761. mi2s_tx_sample_rate_put),
  3762. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3763. mi2s_tx_sample_rate_get,
  3764. mi2s_tx_sample_rate_put),
  3765. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3766. mi2s_tx_sample_rate_get,
  3767. mi2s_tx_sample_rate_put),
  3768. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3769. mi2s_tx_sample_rate_get,
  3770. mi2s_tx_sample_rate_put),
  3771. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3772. mi2s_tx_sample_rate_get,
  3773. mi2s_tx_sample_rate_put),
  3774. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3775. mi2s_tx_sample_rate_get,
  3776. mi2s_tx_sample_rate_put),
  3777. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3778. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3779. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3780. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3781. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3782. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3783. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3784. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3785. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3786. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3787. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3788. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3789. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3790. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3791. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3792. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3793. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3794. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3795. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3796. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3797. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3798. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3799. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3800. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3801. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3802. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3803. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3804. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3805. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3806. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3807. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3808. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3809. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3810. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3811. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3812. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3813. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3814. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3815. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3816. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3817. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3818. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3819. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3820. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3821. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3822. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3823. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3824. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3825. SOC_ENUM_EXT("PRIM_META_MI2S_RX SampleRate",
  3826. prim_meta_mi2s_rx_sample_rate,
  3827. msm_meta_mi2s_rx_sample_rate_get,
  3828. msm_meta_mi2s_rx_sample_rate_put),
  3829. SOC_ENUM_EXT("SEC_META_MI2S_RX SampleRate",
  3830. sec_meta_mi2s_rx_sample_rate,
  3831. msm_meta_mi2s_rx_sample_rate_get,
  3832. msm_meta_mi2s_rx_sample_rate_put),
  3833. SOC_ENUM_EXT("PRIM_META_MI2S_RX Channels", prim_meta_mi2s_rx_chs,
  3834. msm_meta_mi2s_rx_ch_get,
  3835. msm_meta_mi2s_rx_ch_put),
  3836. SOC_ENUM_EXT("SEC_META_MI2S_RX Channels", sec_meta_mi2s_rx_chs,
  3837. msm_meta_mi2s_rx_ch_get,
  3838. msm_meta_mi2s_rx_ch_put),
  3839. SOC_ENUM_EXT("PRIM_META_MI2S_RX Format", mi2s_rx_format,
  3840. msm_meta_mi2s_rx_format_get,
  3841. msm_meta_mi2s_rx_format_put),
  3842. SOC_ENUM_EXT("SEC_META_MI2S_RX Format", mi2s_rx_format,
  3843. msm_meta_mi2s_rx_format_get,
  3844. msm_meta_mi2s_rx_format_put),
  3845. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3846. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3847. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3848. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3849. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3850. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3851. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3852. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3853. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3854. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3855. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3856. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3857. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3858. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3859. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3860. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3861. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3862. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3863. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3864. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3865. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3866. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3867. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3868. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3869. SOC_SINGLE_MULTI_EXT("VAD CFG", SND_SOC_NOPM, 0, 1000, 0, 3, NULL,
  3870. msm_snd_vad_cfg_put),
  3871. SOC_ENUM_EXT("PRIM_SPDIF_RX SampleRate", spdif_rx_sample_rate,
  3872. msm_spdif_rx_sample_rate_get,
  3873. msm_spdif_rx_sample_rate_put),
  3874. SOC_ENUM_EXT("PRIM_SPDIF_TX SampleRate", spdif_tx_sample_rate,
  3875. msm_spdif_tx_sample_rate_get,
  3876. msm_spdif_tx_sample_rate_put),
  3877. SOC_ENUM_EXT("SEC_SPDIF_RX SampleRate", spdif_rx_sample_rate,
  3878. msm_spdif_rx_sample_rate_get,
  3879. msm_spdif_rx_sample_rate_put),
  3880. SOC_ENUM_EXT("SEC_SPDIF_TX SampleRate", spdif_tx_sample_rate,
  3881. msm_spdif_tx_sample_rate_get,
  3882. msm_spdif_tx_sample_rate_put),
  3883. SOC_ENUM_EXT("PRIM_SPDIF_RX Channels", spdif_rx_chs,
  3884. msm_spdif_rx_ch_get, msm_spdif_rx_ch_put),
  3885. SOC_ENUM_EXT("PRIM_SPDIF_TX Channels", spdif_tx_chs,
  3886. msm_spdif_tx_ch_get, msm_spdif_tx_ch_put),
  3887. SOC_ENUM_EXT("SEC_SPDIF_RX Channels", spdif_rx_chs,
  3888. msm_spdif_rx_ch_get, msm_spdif_rx_ch_put),
  3889. SOC_ENUM_EXT("SEC_SPDIF_TX Channels", spdif_tx_chs,
  3890. msm_spdif_tx_ch_get, msm_spdif_tx_ch_put),
  3891. SOC_ENUM_EXT("PRIM_SPDIF_RX Format", spdif_rx_format,
  3892. msm_spdif_rx_format_get, msm_spdif_rx_format_put),
  3893. SOC_ENUM_EXT("PRIM_SPDIF_TX Format", spdif_tx_format,
  3894. msm_spdif_tx_format_get, msm_spdif_tx_format_put),
  3895. SOC_ENUM_EXT("SEC_SPDIF_RX Format", spdif_rx_format,
  3896. msm_spdif_rx_format_get, msm_spdif_rx_format_put),
  3897. SOC_ENUM_EXT("SEC_SPDIF_TX Format", spdif_tx_format,
  3898. msm_spdif_tx_format_get, msm_spdif_tx_format_put),
  3899. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_lb_tx_chs,
  3900. afe_lb_tx_ch_get, afe_lb_tx_ch_put),
  3901. SOC_ENUM_EXT("AFE_LOOPBACK_TX Format", afe_lb_tx_format,
  3902. afe_lb_tx_format_get, afe_lb_tx_format_put),
  3903. SOC_ENUM_EXT("AFE_LOOPBACK_TX SampleRate", afe_lb_tx_sample_rate,
  3904. afe_lb_tx_sample_rate_get,
  3905. afe_lb_tx_sample_rate_put),
  3906. };
  3907. static int msm_snd_enable_codec_ext_clk(struct snd_soc_component *component,
  3908. int enable, bool dapm)
  3909. {
  3910. int ret = 0;
  3911. if (!strcmp(component.name, "tasha_codec")) {
  3912. ret = tasha_cdc_mclk_enable(component, enable, dapm);
  3913. } else {
  3914. dev_err(component->dev, "%s: unknown codec to enable ext clk\n",
  3915. __func__);
  3916. ret = -EINVAL;
  3917. }
  3918. return ret;
  3919. }
  3920. static int msm_snd_enable_codec_ext_tx_clk(struct snd_soc_component *component,
  3921. int enable, bool dapm)
  3922. {
  3923. int ret = 0;
  3924. if (!strcmp(component.name, "tasha_codec")) {
  3925. ret = tasha_cdc_mclk_tx_enable(component, enable, dapm);
  3926. } else {
  3927. dev_err(component->dev, "%s: unknown codec to enable TX ext clk\n",
  3928. __func__);
  3929. ret = -EINVAL;
  3930. }
  3931. return ret;
  3932. }
  3933. static int msm_mclk_tx_event(struct snd_soc_dapm_widget *w,
  3934. struct snd_kcontrol *kcontrol, int event)
  3935. {
  3936. struct snd_soc_component *component =
  3937. snd_soc_dapm_to_component(w->dapm);
  3938. pr_debug("%s: event = %d\n", __func__, event);
  3939. switch (event) {
  3940. case SND_SOC_DAPM_PRE_PMU:
  3941. return msm_snd_enable_codec_ext_tx_clk(component, 1, true);
  3942. case SND_SOC_DAPM_POST_PMD:
  3943. return msm_snd_enable_codec_ext_tx_clk(component, 0, true);
  3944. }
  3945. return 0;
  3946. }
  3947. static int msm_mclk_event(struct snd_soc_dapm_widget *w,
  3948. struct snd_kcontrol *kcontrol, int event)
  3949. {
  3950. struct snd_soc_component *component =
  3951. snd_soc_dapm_to_component(w->dapm);
  3952. pr_debug("%s: event = %d\n", __func__, event);
  3953. switch (event) {
  3954. case SND_SOC_DAPM_PRE_PMU:
  3955. return msm_snd_enable_codec_ext_clk(component, 1, true);
  3956. case SND_SOC_DAPM_POST_PMD:
  3957. return msm_snd_enable_codec_ext_clk(component, 0, true);
  3958. }
  3959. return 0;
  3960. }
  3961. static int msm_lineout_booster_ctrl_event(struct snd_soc_dapm_widget *w,
  3962. struct snd_kcontrol *k, int event)
  3963. {
  3964. struct snd_soc_component *component =
  3965. snd_soc_dapm_to_component(w->dapm);
  3966. struct snd_soc_card *card = component->card;
  3967. struct msm_asoc_mach_data *pdata =
  3968. snd_soc_card_get_drvdata(card);
  3969. pr_debug("%s: event = %d\n", __func__, event);
  3970. switch (event) {
  3971. case SND_SOC_DAPM_POST_PMU:
  3972. msm_cdc_pinctrl_select_active_state(
  3973. pdata->lineout_booster_gpio_p);
  3974. break;
  3975. case SND_SOC_DAPM_PRE_PMD:
  3976. msm_cdc_pinctrl_select_sleep_state(
  3977. pdata->lineout_booster_gpio_p);
  3978. break;
  3979. }
  3980. return 0;
  3981. }
  3982. static const struct snd_soc_dapm_widget msm_dapm_widgets[] = {
  3983. SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0,
  3984. msm_mclk_event,
  3985. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3986. SND_SOC_DAPM_SUPPLY("MCLK TX", SND_SOC_NOPM, 0, 0,
  3987. msm_mclk_tx_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3988. SND_SOC_DAPM_SPK("lineout booster", msm_lineout_booster_ctrl_event),
  3989. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  3990. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  3991. };
  3992. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  3993. struct snd_kcontrol *kcontrol, int event)
  3994. {
  3995. struct msm_asoc_mach_data *pdata = NULL;
  3996. struct snd_soc_component *component =
  3997. snd_soc_dapm_to_component(w->dapm);
  3998. int ret = 0;
  3999. uint32_t dmic_idx;
  4000. int *dmic_gpio_cnt;
  4001. struct device_node *dmic_gpio;
  4002. char *wname;
  4003. wname = strpbrk(w->name, "01234567");
  4004. if (!wname) {
  4005. dev_err(component->dev, "%s: widget not found\n", __func__);
  4006. return -EINVAL;
  4007. }
  4008. ret = kstrtouint(wname, 10, &dmic_idx);
  4009. if (ret < 0) {
  4010. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4011. __func__);
  4012. return -EINVAL;
  4013. }
  4014. pdata = snd_soc_card_get_drvdata(component->card);
  4015. switch (dmic_idx) {
  4016. case 0:
  4017. case 1:
  4018. dmic_gpio_cnt = &pdata->dmic_01_gpio_cnt;
  4019. dmic_gpio = pdata->dmic_01_gpio_p;
  4020. break;
  4021. case 2:
  4022. case 3:
  4023. dmic_gpio_cnt = &pdata->dmic_23_gpio_cnt;
  4024. dmic_gpio = pdata->dmic_23_gpio_p;
  4025. break;
  4026. case 4:
  4027. case 5:
  4028. dmic_gpio_cnt = &pdata->dmic_45_gpio_cnt;
  4029. dmic_gpio = pdata->dmic_45_gpio_p;
  4030. break;
  4031. case 6:
  4032. case 7:
  4033. dmic_gpio_cnt = &pdata->dmic_67_gpio_cnt;
  4034. dmic_gpio = pdata->dmic_67_gpio_p;
  4035. break;
  4036. default:
  4037. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4038. __func__);
  4039. return -EINVAL;
  4040. }
  4041. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4042. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4043. switch (event) {
  4044. case SND_SOC_DAPM_PRE_PMU:
  4045. (*dmic_gpio_cnt)++;
  4046. if (*dmic_gpio_cnt == 1) {
  4047. ret = msm_cdc_pinctrl_select_active_state(
  4048. dmic_gpio);
  4049. if (ret < 0) {
  4050. dev_err(component->dev, "%s: gpio set cannot be activated %sd\n",
  4051. __func__, "dmic_gpio");
  4052. return ret;
  4053. }
  4054. }
  4055. break;
  4056. case SND_SOC_DAPM_POST_PMD:
  4057. (*dmic_gpio_cnt)--;
  4058. if (*dmic_gpio_cnt == 0) {
  4059. ret = msm_cdc_pinctrl_select_sleep_state(
  4060. dmic_gpio);
  4061. if (ret < 0) {
  4062. dev_err(component->dev, "%s: gpio set cannot be de-activated %sd\n",
  4063. __func__, "dmic_gpio");
  4064. return ret;
  4065. }
  4066. }
  4067. break;
  4068. default:
  4069. dev_err(component->dev, "%s: invalid DAPM event %d\n",
  4070. __func__, event);
  4071. return -EINVAL;
  4072. }
  4073. return 0;
  4074. }
  4075. static const struct snd_soc_dapm_widget msm_va_dapm_widgets[] = {
  4076. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4077. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4078. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4079. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4080. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4081. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4082. SND_SOC_DAPM_MIC("Digital Mic6", msm_dmic_event),
  4083. SND_SOC_DAPM_MIC("Digital Mic7", msm_dmic_event),
  4084. };
  4085. static const struct snd_soc_dapm_widget msm_wsa_dapm_widgets[] = {
  4086. };
  4087. static inline int param_is_mask(int p)
  4088. {
  4089. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  4090. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  4091. }
  4092. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  4093. int n)
  4094. {
  4095. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  4096. }
  4097. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  4098. unsigned int bit)
  4099. {
  4100. if (bit >= SNDRV_MASK_MAX)
  4101. return;
  4102. if (param_is_mask(n)) {
  4103. struct snd_mask *m = param_to_mask(p, n);
  4104. m->bits[0] = 0;
  4105. m->bits[1] = 0;
  4106. m->bits[bit >> 5] |= (1 << (bit & 31));
  4107. }
  4108. }
  4109. static int msm_slim_get_ch_from_beid(int32_t be_id)
  4110. {
  4111. int ch_id = 0;
  4112. switch (be_id) {
  4113. case MSM_BACKEND_DAI_SLIMBUS_0_RX:
  4114. ch_id = SLIM_RX_0;
  4115. break;
  4116. case MSM_BACKEND_DAI_SLIMBUS_1_RX:
  4117. ch_id = SLIM_RX_1;
  4118. break;
  4119. case MSM_BACKEND_DAI_SLIMBUS_2_RX:
  4120. ch_id = SLIM_RX_2;
  4121. break;
  4122. case MSM_BACKEND_DAI_SLIMBUS_3_RX:
  4123. ch_id = SLIM_RX_3;
  4124. break;
  4125. case MSM_BACKEND_DAI_SLIMBUS_4_RX:
  4126. ch_id = SLIM_RX_4;
  4127. break;
  4128. case MSM_BACKEND_DAI_SLIMBUS_6_RX:
  4129. ch_id = SLIM_RX_6;
  4130. break;
  4131. case MSM_BACKEND_DAI_SLIMBUS_0_TX:
  4132. ch_id = SLIM_TX_0;
  4133. break;
  4134. case MSM_BACKEND_DAI_SLIMBUS_3_TX:
  4135. ch_id = SLIM_TX_3;
  4136. break;
  4137. default:
  4138. ch_id = SLIM_RX_0;
  4139. break;
  4140. }
  4141. return ch_id;
  4142. }
  4143. static int msm_ext_hdmi_get_idx_from_beid(int32_t be_id)
  4144. {
  4145. int idx;
  4146. switch (be_id) {
  4147. case MSM_BACKEND_DAI_HDMI_RX_MS:
  4148. idx = HDMI_RX_IDX;
  4149. break;
  4150. default:
  4151. pr_err("%s: Incorrect ext_hdmi BE id %d\n", __func__, be_id);
  4152. idx = -EINVAL;
  4153. break;
  4154. }
  4155. return idx;
  4156. }
  4157. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  4158. {
  4159. int idx = 0;
  4160. switch (be_id) {
  4161. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4162. idx = WSA_CDC_DMA_RX_0;
  4163. break;
  4164. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4165. idx = WSA_CDC_DMA_TX_0;
  4166. break;
  4167. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4168. idx = WSA_CDC_DMA_RX_1;
  4169. break;
  4170. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4171. idx = WSA_CDC_DMA_TX_1;
  4172. break;
  4173. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4174. idx = WSA_CDC_DMA_TX_2;
  4175. break;
  4176. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4177. idx = VA_CDC_DMA_TX_0;
  4178. break;
  4179. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4180. idx = VA_CDC_DMA_TX_1;
  4181. break;
  4182. default:
  4183. idx = VA_CDC_DMA_TX_0;
  4184. break;
  4185. }
  4186. return idx;
  4187. }
  4188. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  4189. struct snd_pcm_hw_params *params)
  4190. {
  4191. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4192. struct snd_interval *rate = hw_param_interval(params,
  4193. SNDRV_PCM_HW_PARAM_RATE);
  4194. struct snd_interval *channels = hw_param_interval(params,
  4195. SNDRV_PCM_HW_PARAM_CHANNELS);
  4196. int rc = 0;
  4197. int idx;
  4198. void *config = NULL;
  4199. struct snd_soc_component *component = NULL;
  4200. pr_debug("%s: format = %d, rate = %d\n",
  4201. __func__, params_format(params), params_rate(params));
  4202. switch (dai_link->id) {
  4203. case MSM_BACKEND_DAI_SLIMBUS_0_RX:
  4204. case MSM_BACKEND_DAI_SLIMBUS_1_RX:
  4205. case MSM_BACKEND_DAI_SLIMBUS_2_RX:
  4206. case MSM_BACKEND_DAI_SLIMBUS_3_RX:
  4207. case MSM_BACKEND_DAI_SLIMBUS_4_RX:
  4208. case MSM_BACKEND_DAI_SLIMBUS_6_RX:
  4209. idx = msm_slim_get_ch_from_beid(dai_link->id);
  4210. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4211. slim_rx_cfg[idx].bit_format);
  4212. rate->min = rate->max = slim_rx_cfg[idx].sample_rate;
  4213. channels->min = channels->max = slim_rx_cfg[idx].channels;
  4214. break;
  4215. case MSM_BACKEND_DAI_SLIMBUS_0_TX:
  4216. case MSM_BACKEND_DAI_SLIMBUS_3_TX:
  4217. idx = msm_slim_get_ch_from_beid(dai_link->id);
  4218. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4219. slim_tx_cfg[idx].bit_format);
  4220. rate->min = rate->max = slim_tx_cfg[idx].sample_rate;
  4221. channels->min = channels->max = slim_tx_cfg[idx].channels;
  4222. break;
  4223. case MSM_BACKEND_DAI_SLIMBUS_1_TX:
  4224. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4225. slim_tx_cfg[1].bit_format);
  4226. rate->min = rate->max = slim_tx_cfg[1].sample_rate;
  4227. channels->min = channels->max = slim_tx_cfg[1].channels;
  4228. break;
  4229. case MSM_BACKEND_DAI_SLIMBUS_4_TX:
  4230. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4231. SNDRV_PCM_FORMAT_S32_LE);
  4232. rate->min = rate->max = SAMPLING_RATE_8KHZ;
  4233. channels->min = channels->max = msm_vi_feed_tx_ch;
  4234. break;
  4235. case MSM_BACKEND_DAI_SLIMBUS_5_RX:
  4236. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4237. slim_rx_cfg[5].bit_format);
  4238. rate->min = rate->max = slim_rx_cfg[5].sample_rate;
  4239. channels->min = channels->max = slim_rx_cfg[5].channels;
  4240. break;
  4241. case MSM_BACKEND_DAI_SLIMBUS_5_TX:
  4242. component = snd_soc_rtdcom_lookup(rtd, "tasha_codec");
  4243. if (!component) {
  4244. pr_err("%s: component is NULL\n", __func__);
  4245. return -EINVAL;
  4246. }
  4247. rate->min = rate->max = SAMPLING_RATE_16KHZ;
  4248. channels->min = channels->max = 1;
  4249. config = msm_codec_fn.get_afe_config_fn(component,
  4250. AFE_SLIMBUS_SLAVE_PORT_CONFIG);
  4251. if (config) {
  4252. rc = afe_set_config(AFE_SLIMBUS_SLAVE_PORT_CONFIG,
  4253. config, SLIMBUS_5_TX);
  4254. if (rc)
  4255. pr_err("%s: Failed to set slimbus slave port config %d\n",
  4256. __func__, rc);
  4257. }
  4258. break;
  4259. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4260. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4261. slim_rx_cfg[SLIM_RX_7].bit_format);
  4262. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4263. channels->min = channels->max =
  4264. slim_rx_cfg[SLIM_RX_7].channels;
  4265. break;
  4266. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4267. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4268. channels->min = channels->max =
  4269. slim_tx_cfg[SLIM_TX_7].channels;
  4270. break;
  4271. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4272. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4273. channels->min = channels->max =
  4274. slim_tx_cfg[SLIM_TX_8].channels;
  4275. break;
  4276. case MSM_BACKEND_DAI_SLIMBUS_9_TX:
  4277. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4278. slim_tx_cfg[SLIM_TX_9].bit_format);
  4279. rate->min = rate->max = slim_tx_cfg[SLIM_TX_9].sample_rate;
  4280. channels->min = channels->max =
  4281. slim_tx_cfg[SLIM_TX_9].channels;
  4282. break;
  4283. case MSM_BACKEND_DAI_USB_RX:
  4284. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4285. usb_rx_cfg.bit_format);
  4286. rate->min = rate->max = usb_rx_cfg.sample_rate;
  4287. channels->min = channels->max = usb_rx_cfg.channels;
  4288. break;
  4289. case MSM_BACKEND_DAI_USB_TX:
  4290. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4291. usb_tx_cfg.bit_format);
  4292. rate->min = rate->max = usb_tx_cfg.sample_rate;
  4293. channels->min = channels->max = usb_tx_cfg.channels;
  4294. break;
  4295. case MSM_BACKEND_DAI_AFE_PCM_RX:
  4296. channels->min = channels->max = proxy_rx_cfg.channels;
  4297. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4298. break;
  4299. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  4300. channels->min = channels->max =
  4301. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  4302. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4303. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  4304. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  4305. break;
  4306. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  4307. channels->min = channels->max =
  4308. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  4309. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4310. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  4311. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  4312. break;
  4313. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  4314. channels->min = channels->max =
  4315. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  4316. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4317. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  4318. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  4319. break;
  4320. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  4321. channels->min = channels->max =
  4322. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  4323. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4324. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  4325. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  4326. break;
  4327. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  4328. channels->min = channels->max =
  4329. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  4330. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4331. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  4332. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  4333. break;
  4334. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  4335. channels->min = channels->max =
  4336. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  4337. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4338. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  4339. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  4340. break;
  4341. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  4342. channels->min = channels->max =
  4343. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  4344. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4345. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  4346. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  4347. break;
  4348. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  4349. channels->min = channels->max =
  4350. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  4351. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4352. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  4353. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  4354. break;
  4355. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  4356. channels->min = channels->max =
  4357. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  4358. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4359. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  4360. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  4361. break;
  4362. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  4363. channels->min = channels->max =
  4364. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  4365. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4366. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  4367. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  4368. break;
  4369. case MSM_BACKEND_DAI_AUXPCM_RX:
  4370. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4371. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  4372. rate->min = rate->max =
  4373. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  4374. channels->min = channels->max =
  4375. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  4376. break;
  4377. case MSM_BACKEND_DAI_AUXPCM_TX:
  4378. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4379. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  4380. rate->min = rate->max =
  4381. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  4382. channels->min = channels->max =
  4383. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  4384. break;
  4385. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  4386. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4387. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  4388. rate->min = rate->max =
  4389. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  4390. channels->min = channels->max =
  4391. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  4392. break;
  4393. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  4394. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4395. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  4396. rate->min = rate->max =
  4397. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  4398. channels->min = channels->max =
  4399. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  4400. break;
  4401. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  4402. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4403. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  4404. rate->min = rate->max =
  4405. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  4406. channels->min = channels->max =
  4407. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  4408. break;
  4409. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  4410. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4411. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  4412. rate->min = rate->max =
  4413. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  4414. channels->min = channels->max =
  4415. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  4416. break;
  4417. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  4418. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4419. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  4420. rate->min = rate->max =
  4421. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  4422. channels->min = channels->max =
  4423. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  4424. break;
  4425. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  4426. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4427. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  4428. rate->min = rate->max =
  4429. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  4430. channels->min = channels->max =
  4431. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  4432. break;
  4433. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  4434. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4435. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  4436. rate->min = rate->max =
  4437. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  4438. channels->min = channels->max =
  4439. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  4440. break;
  4441. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  4442. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4443. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  4444. rate->min = rate->max =
  4445. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  4446. channels->min = channels->max =
  4447. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  4448. break;
  4449. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  4450. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4451. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  4452. rate->min = rate->max =
  4453. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  4454. channels->min = channels->max =
  4455. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  4456. break;
  4457. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  4458. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4459. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  4460. rate->min = rate->max =
  4461. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  4462. channels->min = channels->max =
  4463. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  4464. break;
  4465. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  4466. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4467. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  4468. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  4469. channels->min = channels->max =
  4470. mi2s_rx_cfg[PRIM_MI2S].channels;
  4471. break;
  4472. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  4473. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4474. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  4475. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  4476. channels->min = channels->max =
  4477. mi2s_tx_cfg[PRIM_MI2S].channels;
  4478. break;
  4479. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  4480. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4481. mi2s_rx_cfg[SEC_MI2S].bit_format);
  4482. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  4483. channels->min = channels->max =
  4484. mi2s_rx_cfg[SEC_MI2S].channels;
  4485. break;
  4486. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  4487. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4488. mi2s_tx_cfg[SEC_MI2S].bit_format);
  4489. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  4490. channels->min = channels->max =
  4491. mi2s_tx_cfg[SEC_MI2S].channels;
  4492. break;
  4493. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  4494. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4495. mi2s_rx_cfg[TERT_MI2S].bit_format);
  4496. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  4497. channels->min = channels->max =
  4498. mi2s_rx_cfg[TERT_MI2S].channels;
  4499. break;
  4500. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  4501. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4502. mi2s_tx_cfg[TERT_MI2S].bit_format);
  4503. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  4504. channels->min = channels->max =
  4505. mi2s_tx_cfg[TERT_MI2S].channels;
  4506. break;
  4507. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  4508. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4509. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  4510. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  4511. channels->min = channels->max =
  4512. mi2s_rx_cfg[QUAT_MI2S].channels;
  4513. break;
  4514. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  4515. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4516. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  4517. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  4518. channels->min = channels->max =
  4519. mi2s_tx_cfg[QUAT_MI2S].channels;
  4520. break;
  4521. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  4522. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4523. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  4524. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  4525. channels->min = channels->max =
  4526. mi2s_rx_cfg[QUIN_MI2S].channels;
  4527. break;
  4528. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  4529. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4530. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  4531. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  4532. channels->min = channels->max =
  4533. mi2s_tx_cfg[QUIN_MI2S].channels;
  4534. break;
  4535. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  4536. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4537. mi2s_rx_cfg[SEN_MI2S].bit_format);
  4538. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  4539. channels->min = channels->max =
  4540. mi2s_rx_cfg[SEN_MI2S].channels;
  4541. break;
  4542. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  4543. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4544. mi2s_tx_cfg[SEN_MI2S].bit_format);
  4545. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  4546. channels->min = channels->max =
  4547. mi2s_tx_cfg[SEN_MI2S].channels;
  4548. break;
  4549. case MSM_BACKEND_DAI_PRI_META_MI2S_RX:
  4550. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4551. meta_mi2s_rx_cfg[PRIM_META_MI2S].bit_format);
  4552. rate->min = rate->max =
  4553. meta_mi2s_rx_cfg[PRIM_META_MI2S].sample_rate;
  4554. channels->min = channels->max =
  4555. meta_mi2s_rx_cfg[PRIM_META_MI2S].channels;
  4556. break;
  4557. case MSM_BACKEND_DAI_SEC_META_MI2S_RX:
  4558. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4559. meta_mi2s_rx_cfg[SEC_META_MI2S].bit_format);
  4560. rate->min = rate->max =
  4561. meta_mi2s_rx_cfg[SEC_META_MI2S].sample_rate;
  4562. channels->min = channels->max =
  4563. meta_mi2s_rx_cfg[SEC_META_MI2S].channels;
  4564. break;
  4565. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4566. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4567. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4568. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4569. cdc_dma_rx_cfg[idx].bit_format);
  4570. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  4571. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  4572. break;
  4573. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4574. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4575. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4576. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4577. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4578. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4579. cdc_dma_tx_cfg[idx].bit_format);
  4580. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4581. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4582. break;
  4583. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4584. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4585. SNDRV_PCM_FORMAT_S32_LE);
  4586. rate->min = rate->max = SAMPLING_RATE_8KHZ;
  4587. channels->min = channels->max = msm_vi_feed_tx_ch;
  4588. break;
  4589. case MSM_BACKEND_DAI_PRI_SPDIF_RX:
  4590. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4591. spdif_rx_cfg[PRIM_SPDIF_RX].bit_format);
  4592. rate->min = rate->max =
  4593. spdif_rx_cfg[PRIM_SPDIF_RX].sample_rate;
  4594. channels->min = channels->max =
  4595. spdif_rx_cfg[PRIM_SPDIF_RX].channels;
  4596. break;
  4597. case MSM_BACKEND_DAI_PRI_SPDIF_TX:
  4598. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4599. spdif_tx_cfg[PRIM_SPDIF_TX].bit_format);
  4600. rate->min = rate->max =
  4601. spdif_tx_cfg[PRIM_SPDIF_TX].sample_rate;
  4602. channels->min = channels->max =
  4603. spdif_tx_cfg[PRIM_SPDIF_TX].channels;
  4604. break;
  4605. case MSM_BACKEND_DAI_SEC_SPDIF_RX:
  4606. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4607. spdif_rx_cfg[SEC_SPDIF_RX].bit_format);
  4608. rate->min = rate->max =
  4609. spdif_rx_cfg[SEC_SPDIF_RX].sample_rate;
  4610. channels->min = channels->max =
  4611. spdif_rx_cfg[SEC_SPDIF_RX].channels;
  4612. break;
  4613. case MSM_BACKEND_DAI_SEC_SPDIF_TX:
  4614. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4615. spdif_tx_cfg[SEC_SPDIF_TX].bit_format);
  4616. rate->min = rate->max =
  4617. spdif_tx_cfg[SEC_SPDIF_TX].sample_rate;
  4618. channels->min = channels->max =
  4619. spdif_tx_cfg[SEC_SPDIF_TX].channels;
  4620. break;
  4621. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4622. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4623. afe_lb_tx_cfg.bit_format);
  4624. rate->min = rate->max = afe_lb_tx_cfg.sample_rate;
  4625. channels->min = channels->max = afe_lb_tx_cfg.channels;
  4626. break;
  4627. case MSM_BACKEND_DAI_HDMI_RX_MS:
  4628. idx = msm_ext_hdmi_get_idx_from_beid(dai_link->id);
  4629. if (idx < 0) {
  4630. pr_err("%s: Incorrect ext hdmi idx %d\n",
  4631. __func__, idx);
  4632. rc = idx;
  4633. goto done;
  4634. }
  4635. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4636. ext_hdmi_rx_cfg[idx].bit_format);
  4637. rate->min = rate->max = ext_hdmi_rx_cfg[idx].sample_rate;
  4638. channels->min = channels->max = ext_hdmi_rx_cfg[idx].channels;
  4639. break;
  4640. default:
  4641. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4642. break;
  4643. }
  4644. done:
  4645. return rc;
  4646. }
  4647. static int msm_afe_set_config(struct snd_soc_component *component)
  4648. {
  4649. int ret = 0;
  4650. void *config_data = NULL;
  4651. if (!msm_codec_fn.get_afe_config_fn) {
  4652. dev_err(component->dev, "%s: codec get afe config not init'ed\n",
  4653. __func__);
  4654. return -EINVAL;
  4655. }
  4656. config_data = msm_codec_fn.get_afe_config_fn(component,
  4657. AFE_CDC_REGISTERS_CONFIG);
  4658. if (config_data) {
  4659. ret = afe_set_config(AFE_CDC_REGISTERS_CONFIG, config_data, 0);
  4660. if (ret) {
  4661. dev_err(component->dev,
  4662. "%s: Failed to set codec registers config %d\n",
  4663. __func__, ret);
  4664. return ret;
  4665. }
  4666. }
  4667. config_data = msm_codec_fn.get_afe_config_fn(component,
  4668. AFE_CDC_REGISTER_PAGE_CONFIG);
  4669. if (config_data) {
  4670. ret = afe_set_config(AFE_CDC_REGISTER_PAGE_CONFIG, config_data,
  4671. 0);
  4672. if (ret)
  4673. dev_err(component->dev,
  4674. "%s: Failed to set cdc register page config\n",
  4675. __func__);
  4676. }
  4677. config_data = msm_codec_fn.get_afe_config_fn(component,
  4678. AFE_SLIMBUS_SLAVE_CONFIG);
  4679. if (config_data) {
  4680. ret = afe_set_config(AFE_SLIMBUS_SLAVE_CONFIG, config_data, 0);
  4681. if (ret) {
  4682. dev_err(component->dev,
  4683. "%s: Failed to set slimbus slave config %d\n",
  4684. __func__, ret);
  4685. return ret;
  4686. }
  4687. }
  4688. return 0;
  4689. }
  4690. static void msm_afe_clear_config(void)
  4691. {
  4692. afe_clear_config(AFE_CDC_REGISTERS_CONFIG);
  4693. afe_clear_config(AFE_SLIMBUS_SLAVE_CONFIG);
  4694. }
  4695. static int msm_adsp_power_up_config(struct snd_soc_component *component,
  4696. struct snd_card *card)
  4697. {
  4698. int ret = 0;
  4699. unsigned long timeout;
  4700. int adsp_ready = 0;
  4701. bool snd_card_online = 0;
  4702. timeout = jiffies +
  4703. msecs_to_jiffies(ADSP_STATE_READY_TIMEOUT_MS);
  4704. do {
  4705. if (!snd_card_online) {
  4706. snd_card_online = snd_card_is_online_state(card);
  4707. pr_debug("%s: Sound card is %s\n", __func__,
  4708. snd_card_online ? "Online" : "Offline");
  4709. }
  4710. if (!adsp_ready) {
  4711. adsp_ready = q6core_is_adsp_ready();
  4712. pr_debug("%s: ADSP Audio is %s\n", __func__,
  4713. adsp_ready ? "ready" : "not ready");
  4714. }
  4715. if (snd_card_online && adsp_ready)
  4716. break;
  4717. /*
  4718. * Sound card/ADSP will be coming up after subsystem restart and
  4719. * it might not be fully up when the control reaches
  4720. * here. So, wait for 50msec before checking ADSP state
  4721. */
  4722. msleep(50);
  4723. } while (time_after(timeout, jiffies));
  4724. if (!snd_card_online || !adsp_ready) {
  4725. pr_err("%s: Timeout. Sound card is %s, ADSP Audio is %s\n",
  4726. __func__,
  4727. snd_card_online ? "Online" : "Offline",
  4728. adsp_ready ? "ready" : "not ready");
  4729. ret = -ETIMEDOUT;
  4730. goto err;
  4731. }
  4732. ret = msm_afe_set_config(component);
  4733. if (ret)
  4734. pr_err("%s: Failed to set AFE config. err %d\n",
  4735. __func__, ret);
  4736. return 0;
  4737. err:
  4738. return ret;
  4739. }
  4740. static int qcs405_notifier_service_cb(struct notifier_block *this,
  4741. unsigned long opcode, void *ptr)
  4742. {
  4743. int ret;
  4744. struct snd_soc_card *card = NULL;
  4745. const char *be_dl_name = LPASS_BE_SLIMBUS_0_RX;
  4746. struct snd_soc_pcm_runtime *rtd;
  4747. struct snd_soc_dai *codec_dai;
  4748. struct snd_soc_component *component;
  4749. pr_debug("%s: Service opcode 0x%lx\n", __func__, opcode);
  4750. switch (opcode) {
  4751. case AUDIO_NOTIFIER_SERVICE_DOWN:
  4752. /*
  4753. * Use flag to ignore initial boot notifications
  4754. * On initial boot msm_adsp_power_up_config is
  4755. * called on init. There is no need to clear
  4756. * and set the config again on initial boot.
  4757. */
  4758. if (is_initial_boot)
  4759. break;
  4760. msm_afe_clear_config();
  4761. break;
  4762. case AUDIO_NOTIFIER_SERVICE_UP:
  4763. if (is_initial_boot) {
  4764. is_initial_boot = false;
  4765. break;
  4766. }
  4767. if (!spdev)
  4768. return -EINVAL;
  4769. card = platform_get_drvdata(spdev);
  4770. rtd = snd_soc_get_pcm_runtime(card, be_dl_name);
  4771. if (!rtd) {
  4772. dev_err(card->dev,
  4773. "%s: snd_soc_get_pcm_runtime for %s failed!\n",
  4774. __func__, be_dl_name);
  4775. ret = -EINVAL;
  4776. goto err;
  4777. }
  4778. codec_dai = rtd->codec_dai;
  4779. if (!strcmp(dev_name(codec_dai->dev), "tasha_codec"))
  4780. component = snd_soc_rtdcom_lookup(rtd, "tasha_codec");
  4781. ret = msm_adsp_power_up_config(component, card->snd_card);
  4782. if (ret < 0) {
  4783. dev_err(card->dev,
  4784. "%s: msm_adsp_power_up_config failed ret = %d!\n",
  4785. __func__, ret);
  4786. goto err;
  4787. }
  4788. break;
  4789. default:
  4790. break;
  4791. }
  4792. err:
  4793. return NOTIFY_OK;
  4794. }
  4795. static struct notifier_block service_nb = {
  4796. .notifier_call = qcs405_notifier_service_cb,
  4797. .priority = -INT_MAX,
  4798. };
  4799. static int msm_audrx_init(struct snd_soc_pcm_runtime *rtd)
  4800. {
  4801. int ret = 0;
  4802. void *config_data;
  4803. struct snd_soc_component *component;
  4804. struct snd_soc_dapm_context *dapm;
  4805. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4806. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4807. struct snd_card *card;
  4808. struct msm_asoc_mach_data *pdata =
  4809. snd_soc_card_get_drvdata(rtd->card);
  4810. /*
  4811. * Codec SLIMBUS configuration
  4812. * RX1, RX2, RX3, RX4, RX5, RX6, RX7, RX8
  4813. * TX1, TX2, TX3, TX4, TX5, TX6, TX7, TX8, TX9, TX10, TX11, TX12, TX13
  4814. * TX14, TX15, TX16
  4815. */
  4816. unsigned int rx_ch[TASHA_RX_MAX] = {144, 145, 146, 147, 148, 149, 150,
  4817. 151, 152, 153, 154, 155, 156};
  4818. unsigned int tx_ch[TASHA_TX_MAX] = {128, 129, 130, 131, 132, 133,
  4819. 134, 135, 136, 137, 138, 139,
  4820. 140, 141, 142, 143};
  4821. pr_info("%s: dev_name:%s\n", __func__, dev_name(cpu_dai->dev));
  4822. rtd->pmdown_time = 0;
  4823. if (!strcmp(dev_name(codec_dai->dev), "tasha_codec")) {
  4824. component = snd_soc_rtdcom_lookup(rtd, "tasha_codec");
  4825. dapm = snd_soc_component_get_dapm(component);
  4826. }
  4827. ret = snd_soc_add_component_controls(component, msm_snd_sb_controls,
  4828. ARRAY_SIZE(msm_snd_sb_controls));
  4829. if (ret < 0) {
  4830. pr_err("%s: add_codec_controls failed, err %d\n",
  4831. __func__, ret);
  4832. return ret;
  4833. }
  4834. snd_soc_dapm_new_controls(dapm, msm_dapm_widgets,
  4835. ARRAY_SIZE(msm_dapm_widgets));
  4836. snd_soc_dapm_add_routes(dapm, wcd_audio_paths,
  4837. ARRAY_SIZE(wcd_audio_paths));
  4838. snd_soc_dapm_ignore_suspend(dapm, "LINEOUT1");
  4839. snd_soc_dapm_ignore_suspend(dapm, "LINEOUT2");
  4840. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  4841. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  4842. snd_soc_dapm_ignore_suspend(dapm, "lineout booster");
  4843. snd_soc_dapm_sync(dapm);
  4844. snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4845. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4846. msm_codec_fn.get_afe_config_fn = tasha_get_afe_config;
  4847. ret = msm_adsp_power_up_config(component, rtd->card->snd_card);
  4848. if (ret) {
  4849. dev_err(component->dev, "%s: Failed to set AFE config %d\n",
  4850. __func__, ret);
  4851. goto err;
  4852. }
  4853. config_data = msm_codec_fn.get_afe_config_fn(component,
  4854. AFE_AANC_VERSION);
  4855. if (config_data) {
  4856. ret = afe_set_config(AFE_AANC_VERSION, config_data, 0);
  4857. if (ret) {
  4858. dev_err(component->dev, "%s: Failed to set aanc version %d\n",
  4859. __func__, ret);
  4860. goto err;
  4861. }
  4862. }
  4863. card = rtd->card->snd_card;
  4864. if (!pdata->codec_root)
  4865. pdata->codec_root = snd_info_create_subdir(card->module,
  4866. "codecs", card->proc_root);
  4867. if (!pdata->codec_root) {
  4868. dev_dbg(codec->dev, "%s: Cannot create codecs module entry\n",
  4869. __func__);
  4870. ret = 0;
  4871. goto err;
  4872. }
  4873. tasha_codec_info_create_codec_entry(pdata->codec_root, component);
  4874. codec_reg_done = true;
  4875. return 0;
  4876. err:
  4877. return ret;
  4878. }
  4879. static int msm_va_cdc_dma_init(struct snd_soc_pcm_runtime *rtd)
  4880. {
  4881. int ret = 0;
  4882. struct snd_soc_component *component;
  4883. struct snd_soc_dapm_context *dapm;
  4884. struct snd_card *card;
  4885. struct msm_asoc_mach_data *pdata =
  4886. snd_soc_card_get_drvdata(rtd->card);
  4887. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4888. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  4889. if (!component) {
  4890. pr_err("%s: component is NULL\n", __func__);
  4891. return -EINVAL;
  4892. }
  4893. dapm = snd_soc_component_get_dapm(component);
  4894. ret = snd_soc_add_component_controls(component, msm_snd_va_controls,
  4895. ARRAY_SIZE(msm_snd_va_controls));
  4896. if (ret < 0) {
  4897. dev_err(component->dev, "%s: add_component_controls for va failed, err %d\n",
  4898. __func__, ret);
  4899. return ret;
  4900. }
  4901. snd_soc_dapm_new_controls(dapm, msm_va_dapm_widgets,
  4902. ARRAY_SIZE(msm_va_dapm_widgets));
  4903. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  4904. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  4905. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  4906. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  4907. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  4908. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  4909. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  4910. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  4911. snd_soc_dapm_sync(dapm);
  4912. card = rtd->card->snd_card;
  4913. if (!pdata->codec_root)
  4914. pdata->codec_root = snd_info_create_subdir(card->module,
  4915. "codecs", card->proc_root);
  4916. if (!pdata->codec_root) {
  4917. dev_dbg(codec->dev, "%s: Cannot create codecs module entry\n",
  4918. __func__);
  4919. ret = 0;
  4920. goto done;
  4921. }
  4922. bolero_info_create_codec_entry(pdata->codec_root, component);
  4923. done:
  4924. return ret;
  4925. }
  4926. static int msm_wsa_cdc_dma_init(struct snd_soc_pcm_runtime *rtd)
  4927. {
  4928. int ret = 0;
  4929. struct snd_soc_component *component = NULL;
  4930. struct snd_soc_dapm_context *dapm = NULL;
  4931. struct snd_soc_component *aux_comp = NULL;
  4932. struct snd_card *card = NULL;
  4933. struct msm_asoc_mach_data *pdata =
  4934. snd_soc_card_get_drvdata(rtd->card);
  4935. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  4936. if (!component) {
  4937. pr_err("%s: component is NULL\n", __func__);
  4938. return -EINVAL;
  4939. }
  4940. dapm = snd_soc_component_get_dapm(component);
  4941. ret = snd_soc_add_component_controls(component, msm_snd_wsa_controls,
  4942. ARRAY_SIZE(msm_snd_wsa_controls));
  4943. if (ret < 0) {
  4944. dev_err(component->dev, "%s: add_codec_controls for wsa failed, err %d\n",
  4945. __func__, ret);
  4946. return ret;
  4947. }
  4948. snd_soc_dapm_new_controls(dapm, msm_wsa_dapm_widgets,
  4949. ARRAY_SIZE(msm_wsa_dapm_widgets));
  4950. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  4951. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  4952. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  4953. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  4954. snd_soc_dapm_sync(dapm);
  4955. /*
  4956. * Send speaker configuration only for WSA8810.
  4957. * Default configuration is for WSA8815.
  4958. */
  4959. dev_dbg(component->dev, "%s: Number of aux devices: %d\n",
  4960. __func__, rtd->card->num_aux_devs);
  4961. if (rtd->card->num_aux_devs &&
  4962. !list_empty(&rtd->card->component_dev_list)) {
  4963. aux_comp = list_first_entry(
  4964. &rtd->card->component_dev_list,
  4965. struct snd_soc_component,
  4966. card_aux_list);
  4967. if (!strcmp(aux_comp->name, WSA8810_NAME_1) ||
  4968. !strcmp(aux_comp->name, WSA8810_NAME_2)) {
  4969. wsa_macro_set_spkr_mode(component,
  4970. WSA_MACRO_SPKR_MODE_1);
  4971. wsa_macro_set_spkr_gain_offset(component,
  4972. WSA_MACRO_GAIN_OFFSET_M1P5_DB);
  4973. }
  4974. }
  4975. card = rtd->card->snd_card;
  4976. if (!pdata->codec_root)
  4977. pdata->codec_root = snd_info_create_subdir(card->module,
  4978. "codecs", card->proc_root);
  4979. if (!pdata->codec_root) {
  4980. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  4981. __func__);
  4982. ret = 0;
  4983. goto done;
  4984. }
  4985. bolero_info_create_codec_entry(pdata->codec_root, component);
  4986. done:
  4987. return ret;
  4988. }
  4989. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4990. {
  4991. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4992. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160, 161, 162};
  4993. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4994. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4995. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4996. }
  4997. static int msm_snd_hw_params(struct snd_pcm_substream *substream,
  4998. struct snd_pcm_hw_params *params)
  4999. {
  5000. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5001. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  5002. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5003. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5004. int ret = 0;
  5005. u32 rx_ch[SLIM_MAX_RX_PORTS], tx_ch[SLIM_MAX_TX_PORTS];
  5006. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  5007. u32 user_set_tx_ch = 0;
  5008. u32 rx_ch_count;
  5009. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  5010. ret = snd_soc_dai_get_channel_map(codec_dai,
  5011. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  5012. if (ret < 0) {
  5013. pr_err("%s: failed to get codec chan map, err:%d\n",
  5014. __func__, ret);
  5015. goto err;
  5016. }
  5017. if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_5_RX) {
  5018. pr_debug("%s: rx_5_ch=%d\n", __func__,
  5019. slim_rx_cfg[5].channels);
  5020. rx_ch_count = slim_rx_cfg[5].channels;
  5021. } else if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_2_RX) {
  5022. pr_debug("%s: rx_2_ch=%d\n", __func__,
  5023. slim_rx_cfg[2].channels);
  5024. rx_ch_count = slim_rx_cfg[2].channels;
  5025. } else if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_6_RX) {
  5026. pr_debug("%s: rx_6_ch=%d\n", __func__,
  5027. slim_rx_cfg[6].channels);
  5028. rx_ch_count = slim_rx_cfg[6].channels;
  5029. } else {
  5030. pr_debug("%s: rx_0_ch=%d\n", __func__,
  5031. slim_rx_cfg[0].channels);
  5032. rx_ch_count = slim_rx_cfg[0].channels;
  5033. }
  5034. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  5035. rx_ch_count, rx_ch);
  5036. if (ret < 0) {
  5037. pr_err("%s: failed to set cpu chan map, err:%d\n",
  5038. __func__, ret);
  5039. goto err;
  5040. }
  5041. } else {
  5042. pr_debug("%s: %s_tx_dai_id_%d_ch=%d\n", __func__,
  5043. codec_dai->name, codec_dai->id, user_set_tx_ch);
  5044. ret = snd_soc_dai_get_channel_map(codec_dai,
  5045. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  5046. if (ret < 0) {
  5047. pr_err("%s: failed to get tx codec chan map, err:%d\n",
  5048. __func__, ret);
  5049. goto err;
  5050. }
  5051. /* For <codec>_tx1 case */
  5052. if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_0_TX)
  5053. user_set_tx_ch = slim_tx_cfg[0].channels;
  5054. /* For <codec>_tx3 case */
  5055. else if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_1_TX)
  5056. user_set_tx_ch = slim_tx_cfg[1].channels;
  5057. else if (dai_link->id == MSM_BACKEND_DAI_SLIMBUS_4_TX)
  5058. user_set_tx_ch = msm_vi_feed_tx_ch;
  5059. else
  5060. user_set_tx_ch = tx_ch_cnt;
  5061. pr_debug("%s: msm_slim_0_tx_ch(%d) user_set_tx_ch(%d) tx_ch_cnt(%d), BE id (%d)\n",
  5062. __func__, slim_tx_cfg[0].channels, user_set_tx_ch,
  5063. tx_ch_cnt, dai_link->id);
  5064. ret = snd_soc_dai_set_channel_map(cpu_dai,
  5065. user_set_tx_ch, tx_ch, 0, 0);
  5066. if (ret < 0)
  5067. pr_err("%s: failed to set tx cpu chan map, err:%d\n",
  5068. __func__, ret);
  5069. }
  5070. err:
  5071. return ret;
  5072. }
  5073. static int msm_snd_auxpcm_startup(struct snd_pcm_substream *substream)
  5074. {
  5075. int ret = 0;
  5076. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5077. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5078. ret = qcs405_send_island_vad_config(dai_link->id);
  5079. if (ret) {
  5080. pr_err("%s: send island/vad cfg failed, err = %d\n",
  5081. __func__, ret);
  5082. }
  5083. return ret;
  5084. }
  5085. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  5086. {
  5087. int ret = 0;
  5088. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5089. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5090. ret = qcs405_send_island_vad_config(dai_link->id);
  5091. if (ret) {
  5092. pr_err("%s: send island/vad cfg failed, err = %d\n",
  5093. __func__, ret);
  5094. }
  5095. return ret;
  5096. }
  5097. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  5098. struct snd_pcm_hw_params *params)
  5099. {
  5100. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5101. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  5102. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5103. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5104. int ret = 0;
  5105. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  5106. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  5107. u32 user_set_tx_ch = 0;
  5108. u32 user_set_rx_ch = 0;
  5109. u32 ch_id;
  5110. ret = snd_soc_dai_get_channel_map(codec_dai,
  5111. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  5112. &rx_ch_cdc_dma);
  5113. if (ret < 0) {
  5114. pr_err("%s: failed to get codec chan map, err:%d\n",
  5115. __func__, ret);
  5116. goto err;
  5117. }
  5118. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  5119. switch (dai_link->id) {
  5120. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  5121. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  5122. {
  5123. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  5124. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  5125. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  5126. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  5127. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  5128. user_set_rx_ch, &rx_ch_cdc_dma);
  5129. if (ret < 0) {
  5130. pr_err("%s: failed to set cpu chan map, err:%d\n",
  5131. __func__, ret);
  5132. goto err;
  5133. }
  5134. }
  5135. break;
  5136. }
  5137. } else {
  5138. switch (dai_link->id) {
  5139. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  5140. {
  5141. user_set_tx_ch = msm_vi_feed_tx_ch;
  5142. }
  5143. break;
  5144. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  5145. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  5146. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  5147. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  5148. {
  5149. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  5150. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  5151. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  5152. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  5153. }
  5154. break;
  5155. }
  5156. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  5157. &tx_ch_cdc_dma, 0, 0);
  5158. if (ret < 0) {
  5159. pr_err("%s: failed to set cpu chan map, err:%d\n",
  5160. __func__, ret);
  5161. goto err;
  5162. }
  5163. }
  5164. err:
  5165. return ret;
  5166. }
  5167. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  5168. struct snd_pcm_hw_params *params)
  5169. {
  5170. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5171. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  5172. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5173. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5174. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  5175. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  5176. int ret;
  5177. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  5178. codec_dai->name, codec_dai->id);
  5179. ret = snd_soc_dai_get_channel_map(codec_dai,
  5180. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  5181. if (ret) {
  5182. dev_err(rtd->dev,
  5183. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  5184. __func__, ret);
  5185. goto err;
  5186. }
  5187. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  5188. __func__, tx_ch_cnt, dai_link->id);
  5189. ret = snd_soc_dai_set_channel_map(cpu_dai,
  5190. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  5191. if (ret)
  5192. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  5193. __func__, ret);
  5194. err:
  5195. return ret;
  5196. }
  5197. static int msm_get_port_id(int be_id)
  5198. {
  5199. int afe_port_id;
  5200. switch (be_id) {
  5201. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  5202. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  5203. break;
  5204. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  5205. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  5206. break;
  5207. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  5208. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  5209. break;
  5210. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  5211. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  5212. break;
  5213. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  5214. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  5215. break;
  5216. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  5217. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  5218. break;
  5219. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  5220. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  5221. break;
  5222. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  5223. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  5224. break;
  5225. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  5226. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  5227. break;
  5228. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  5229. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  5230. break;
  5231. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  5232. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  5233. break;
  5234. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  5235. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  5236. break;
  5237. default:
  5238. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  5239. afe_port_id = -EINVAL;
  5240. }
  5241. return afe_port_id;
  5242. }
  5243. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  5244. {
  5245. u32 bit_per_sample;
  5246. switch (bit_format) {
  5247. case SNDRV_PCM_FORMAT_S32_LE:
  5248. case SNDRV_PCM_FORMAT_S24_3LE:
  5249. case SNDRV_PCM_FORMAT_S24_LE:
  5250. bit_per_sample = 32;
  5251. break;
  5252. case SNDRV_PCM_FORMAT_S16_LE:
  5253. default:
  5254. bit_per_sample = 16;
  5255. break;
  5256. }
  5257. return bit_per_sample;
  5258. }
  5259. static void update_mi2s_clk_val(int dai_id, int stream)
  5260. {
  5261. u32 bit_per_sample;
  5262. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  5263. bit_per_sample =
  5264. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  5265. mi2s_clk[dai_id].clk_freq_in_hz =
  5266. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  5267. } else {
  5268. bit_per_sample =
  5269. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  5270. mi2s_clk[dai_id].clk_freq_in_hz =
  5271. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  5272. }
  5273. }
  5274. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  5275. {
  5276. int ret = 0;
  5277. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5278. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5279. int port_id = 0;
  5280. int index = cpu_dai->id;
  5281. port_id = msm_get_port_id(rtd->dai_link->id);
  5282. if (port_id < 0) {
  5283. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  5284. ret = port_id;
  5285. goto err;
  5286. }
  5287. if (enable) {
  5288. update_mi2s_clk_val(index, substream->stream);
  5289. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  5290. mi2s_clk[index].clk_freq_in_hz);
  5291. }
  5292. mi2s_clk[index].enable = enable;
  5293. ret = afe_set_lpass_clock_v2(port_id,
  5294. &mi2s_clk[index]);
  5295. if (ret < 0) {
  5296. dev_err(rtd->card->dev,
  5297. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  5298. __func__, port_id, ret);
  5299. goto err;
  5300. }
  5301. err:
  5302. return ret;
  5303. }
  5304. static int msm_tdm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  5305. struct snd_pcm_hw_params *params)
  5306. {
  5307. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5308. struct snd_interval *rate = hw_param_interval(params,
  5309. SNDRV_PCM_HW_PARAM_RATE);
  5310. struct snd_interval *channels = hw_param_interval(params,
  5311. SNDRV_PCM_HW_PARAM_CHANNELS);
  5312. if (cpu_dai->id == AFE_PORT_ID_QUATERNARY_TDM_RX) {
  5313. channels->min = channels->max =
  5314. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  5315. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  5316. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  5317. rate->min = rate->max =
  5318. tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  5319. } else if (cpu_dai->id == AFE_PORT_ID_SECONDARY_TDM_RX) {
  5320. channels->min = channels->max =
  5321. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  5322. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  5323. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  5324. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  5325. } else if (cpu_dai->id == AFE_PORT_ID_QUINARY_TDM_RX) {
  5326. channels->min = channels->max =
  5327. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  5328. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  5329. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  5330. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  5331. } else {
  5332. pr_err("%s: dai id 0x%x not supported\n",
  5333. __func__, cpu_dai->id);
  5334. return -EINVAL;
  5335. }
  5336. pr_debug("%s: dai id = 0x%x channels = %d rate = %d format = 0x%x\n",
  5337. __func__, cpu_dai->id, channels->max, rate->max,
  5338. params_format(params));
  5339. return 0;
  5340. }
  5341. static int qcs405_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  5342. struct snd_pcm_hw_params *params)
  5343. {
  5344. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5345. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5346. int ret = 0;
  5347. int slot_width = 32;
  5348. int channels, slots = 8;
  5349. unsigned int slot_mask, rate, clk_freq;
  5350. unsigned int slot_offset[8] = {0, 4, 8, 12, 16, 20, 24, 28};
  5351. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  5352. /* currently only supporting TDM_RX_0 and TDM_TX_0 */
  5353. switch (cpu_dai->id) {
  5354. case AFE_PORT_ID_PRIMARY_TDM_RX:
  5355. channels = tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  5356. break;
  5357. case AFE_PORT_ID_SECONDARY_TDM_RX:
  5358. channels = tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  5359. break;
  5360. case AFE_PORT_ID_TERTIARY_TDM_RX:
  5361. channels = tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  5362. break;
  5363. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  5364. channels = tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  5365. break;
  5366. case AFE_PORT_ID_QUINARY_TDM_RX:
  5367. channels = tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  5368. break;
  5369. case AFE_PORT_ID_PRIMARY_TDM_TX:
  5370. channels = tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  5371. break;
  5372. case AFE_PORT_ID_SECONDARY_TDM_TX:
  5373. channels = tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  5374. break;
  5375. case AFE_PORT_ID_TERTIARY_TDM_TX:
  5376. channels = tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  5377. break;
  5378. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  5379. channels = tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  5380. break;
  5381. case AFE_PORT_ID_QUINARY_TDM_TX:
  5382. channels = tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  5383. break;
  5384. default:
  5385. pr_err("%s: dai id 0x%x not supported\n",
  5386. __func__, cpu_dai->id);
  5387. return -EINVAL;
  5388. }
  5389. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  5390. /*2 slot config - bits 0 and 1 set for the first two slots */
  5391. slot_mask = 0x0000FFFF >> (16-channels);
  5392. pr_debug("%s: tdm rx slot_width %d slots %d\n",
  5393. __func__, slot_width, slots);
  5394. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  5395. slots, slot_width);
  5396. if (ret < 0) {
  5397. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  5398. __func__, ret);
  5399. goto end;
  5400. }
  5401. ret = snd_soc_dai_set_channel_map(cpu_dai,
  5402. 0, NULL, channels, slot_offset);
  5403. if (ret < 0) {
  5404. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  5405. __func__, ret);
  5406. goto end;
  5407. }
  5408. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  5409. /*2 slot config - bits 0 and 1 set for the first two slots */
  5410. slot_mask = 0x0000FFFF >> (16-channels);
  5411. pr_debug("%s: tdm tx slot_width %d slots %d\n",
  5412. __func__, slot_width, slots);
  5413. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  5414. slots, slot_width);
  5415. if (ret < 0) {
  5416. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  5417. __func__, ret);
  5418. goto end;
  5419. }
  5420. ret = snd_soc_dai_set_channel_map(cpu_dai,
  5421. channels, slot_offset, 0, NULL);
  5422. if (ret < 0) {
  5423. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  5424. __func__, ret);
  5425. goto end;
  5426. }
  5427. } else {
  5428. ret = -EINVAL;
  5429. pr_err("%s: invalid use case, err:%d\n",
  5430. __func__, ret);
  5431. goto end;
  5432. }
  5433. rate = params_rate(params);
  5434. clk_freq = rate * slot_width * slots;
  5435. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  5436. if (ret < 0)
  5437. pr_err("%s: failed to set tdm clk, err:%d\n",
  5438. __func__, ret);
  5439. end:
  5440. return ret;
  5441. }
  5442. static int msm_get_tdm_mode(u32 port_id)
  5443. {
  5444. u32 tdm_mode;
  5445. switch (port_id) {
  5446. case AFE_PORT_ID_PRIMARY_TDM_RX:
  5447. case AFE_PORT_ID_PRIMARY_TDM_TX:
  5448. tdm_mode = TDM_PRI;
  5449. break;
  5450. case AFE_PORT_ID_SECONDARY_TDM_RX:
  5451. case AFE_PORT_ID_SECONDARY_TDM_TX:
  5452. tdm_mode = TDM_SEC;
  5453. break;
  5454. case AFE_PORT_ID_TERTIARY_TDM_RX:
  5455. case AFE_PORT_ID_TERTIARY_TDM_TX:
  5456. tdm_mode = TDM_TERT;
  5457. break;
  5458. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  5459. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  5460. tdm_mode = TDM_QUAT;
  5461. break;
  5462. case AFE_PORT_ID_QUINARY_TDM_RX:
  5463. case AFE_PORT_ID_QUINARY_TDM_TX:
  5464. tdm_mode = TDM_QUIN;
  5465. break;
  5466. default:
  5467. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  5468. tdm_mode = -EINVAL;
  5469. }
  5470. return tdm_mode;
  5471. }
  5472. static int qcs405_tdm_snd_startup(struct snd_pcm_substream *substream)
  5473. {
  5474. int ret = 0;
  5475. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5476. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5477. struct snd_soc_card *card = rtd->card;
  5478. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5479. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5480. u32 tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  5481. if (tdm_mode >= TDM_INTERFACE_MAX) {
  5482. ret = -EINVAL;
  5483. pr_err("%s: Invalid TDM interface %d\n",
  5484. __func__, ret);
  5485. return ret;
  5486. }
  5487. if (pdata->mi2s_gpio_p[tdm_mode]) {
  5488. ret = msm_cdc_pinctrl_select_active_state(
  5489. pdata->mi2s_gpio_p[tdm_mode]);
  5490. if (ret)
  5491. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  5492. __func__, ret);
  5493. }
  5494. /* Enable Mic bias for TDM Mics */
  5495. if (cpu_dai->id == AFE_PORT_ID_QUINARY_TDM_TX) {
  5496. if (pdata->tdm_micb_supply) {
  5497. ret = regulator_set_voltage(pdata->tdm_micb_supply,
  5498. pdata->tdm_micb_voltage,
  5499. pdata->tdm_micb_voltage);
  5500. if (ret) {
  5501. pr_err("%s: Setting voltage failed, err = %d\n",
  5502. __func__, ret);
  5503. return ret;
  5504. }
  5505. ret = regulator_set_load(pdata->tdm_micb_supply,
  5506. pdata->tdm_micb_current);
  5507. if (ret) {
  5508. pr_err("%s: Setting current failed, err = %d\n",
  5509. __func__, ret);
  5510. return ret;
  5511. }
  5512. ret = regulator_enable(pdata->tdm_micb_supply);
  5513. if (ret) {
  5514. pr_err("%s: regulator enable failed, err = %d\n",
  5515. __func__, ret);
  5516. return ret;
  5517. }
  5518. }
  5519. }
  5520. ret = qcs405_send_island_vad_config(dai_link->id);
  5521. if (ret) {
  5522. pr_err("%s: send island/vad cfg failed, err = %d\n",
  5523. __func__, ret);
  5524. return ret;
  5525. }
  5526. return ret;
  5527. }
  5528. static void qcs405_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  5529. {
  5530. int ret = 0;
  5531. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5532. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5533. struct snd_soc_card *card = rtd->card;
  5534. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5535. u32 tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  5536. if (cpu_dai->id == AFE_PORT_ID_QUINARY_TDM_TX) {
  5537. if (pdata->tdm_micb_supply) {
  5538. ret = regulator_disable(pdata->tdm_micb_supply);
  5539. if (ret)
  5540. pr_err("%s: regulator disable failed, err = %d\n",
  5541. __func__, ret);
  5542. regulator_set_voltage(pdata->tdm_micb_supply, 0,
  5543. pdata->tdm_micb_voltage);
  5544. regulator_set_load(pdata->tdm_micb_supply, 0);
  5545. }
  5546. }
  5547. if (pdata->mi2s_gpio_p[tdm_mode]) {
  5548. ret = msm_cdc_pinctrl_select_sleep_state(
  5549. pdata->mi2s_gpio_p[tdm_mode]);
  5550. if (ret)
  5551. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  5552. __func__, ret);
  5553. }
  5554. }
  5555. static struct snd_soc_ops qcs405_tdm_be_ops = {
  5556. .hw_params = qcs405_tdm_snd_hw_params,
  5557. .startup = qcs405_tdm_snd_startup,
  5558. .shutdown = qcs405_tdm_snd_shutdown
  5559. };
  5560. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  5561. {
  5562. cpumask_t mask;
  5563. if (pm_qos_request_active(&substream->latency_pm_qos_req))
  5564. pm_qos_remove_request(&substream->latency_pm_qos_req);
  5565. cpumask_clear(&mask);
  5566. cpumask_set_cpu(1, &mask); /* affine to core 1 */
  5567. cpumask_set_cpu(2, &mask); /* affine to core 2 */
  5568. cpumask_copy(&substream->latency_pm_qos_req.cpus_affine, &mask);
  5569. substream->latency_pm_qos_req.type = PM_QOS_REQ_AFFINE_CORES;
  5570. pm_qos_add_request(&substream->latency_pm_qos_req,
  5571. PM_QOS_CPU_DMA_LATENCY,
  5572. MSM_LL_QOS_VALUE);
  5573. return 0;
  5574. }
  5575. static struct snd_soc_ops msm_fe_qos_ops = {
  5576. .prepare = msm_fe_qos_prepare,
  5577. };
  5578. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  5579. {
  5580. int ret = 0;
  5581. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5582. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5583. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  5584. int index = cpu_dai->id;
  5585. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  5586. struct snd_soc_card *card = rtd->card;
  5587. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5588. dev_dbg(rtd->card->dev,
  5589. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  5590. __func__, substream->name, substream->stream,
  5591. cpu_dai->name, cpu_dai->id);
  5592. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  5593. ret = -EINVAL;
  5594. dev_err(rtd->card->dev,
  5595. "%s: CPU DAI id (%d) out of range\n",
  5596. __func__, cpu_dai->id);
  5597. goto err;
  5598. }
  5599. /*
  5600. * Mutex protection in case the same MI2S
  5601. * interface using for both TX and RX so
  5602. * that the same clock won't be enable twice.
  5603. */
  5604. mutex_lock(&mi2s_intf_conf[index].lock);
  5605. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  5606. /* Check if msm needs to provide the clock to the interface */
  5607. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  5608. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  5609. fmt = SND_SOC_DAIFMT_CBM_CFM;
  5610. }
  5611. ret = msm_mi2s_set_sclk(substream, true);
  5612. if (ret < 0) {
  5613. dev_err(rtd->card->dev,
  5614. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  5615. __func__, ret);
  5616. goto clean_up;
  5617. }
  5618. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  5619. if (ret < 0) {
  5620. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  5621. __func__, index, ret);
  5622. goto clk_off;
  5623. }
  5624. if (pdata->mi2s_gpio_p[index])
  5625. msm_cdc_pinctrl_select_active_state(
  5626. pdata->mi2s_gpio_p[index]);
  5627. }
  5628. ret = qcs405_send_island_vad_config(dai_link->id);
  5629. if (ret) {
  5630. pr_err("%s: send island/vad cfg failed, err = %d\n",
  5631. __func__, ret);
  5632. return ret;
  5633. }
  5634. clk_off:
  5635. if (ret < 0)
  5636. msm_mi2s_set_sclk(substream, false);
  5637. clean_up:
  5638. if (ret < 0)
  5639. mi2s_intf_conf[index].ref_cnt--;
  5640. mutex_unlock(&mi2s_intf_conf[index].lock);
  5641. err:
  5642. return ret;
  5643. }
  5644. static int msm_mi2s_snd_hw_free(struct snd_pcm_substream *substream)
  5645. {
  5646. int i, data_format = 0;
  5647. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5648. int index = rtd->cpu_dai->id;
  5649. struct snd_soc_card *card = rtd->card;
  5650. struct snd_soc_component *component;
  5651. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  5652. data_format = mi2s_rx_cfg[index].data_format;
  5653. else
  5654. data_format = mi2s_tx_cfg[index].data_format;
  5655. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  5656. substream->name, substream->stream);
  5657. /* Call csra mute function if data format is DSD, else return */
  5658. if (data_format != AFE_DSD_DATA)
  5659. return 0;
  5660. for (i = 0; i < card->num_aux_devs; i++) {
  5661. component =
  5662. soc_find_component(card->aux_dev[i].codec_of_node,
  5663. NULL);
  5664. csra66x0_hw_free_mute(component);
  5665. }
  5666. return 0;
  5667. }
  5668. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  5669. {
  5670. int ret;
  5671. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5672. int index = rtd->cpu_dai->id;
  5673. struct snd_soc_card *card = rtd->card;
  5674. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5675. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  5676. substream->name, substream->stream);
  5677. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  5678. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  5679. return;
  5680. }
  5681. mutex_lock(&mi2s_intf_conf[index].lock);
  5682. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  5683. if (pdata->mi2s_gpio_p[index])
  5684. msm_cdc_pinctrl_select_sleep_state(
  5685. pdata->mi2s_gpio_p[index]);
  5686. ret = msm_mi2s_set_sclk(substream, false);
  5687. if (ret < 0)
  5688. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  5689. __func__, index, ret);
  5690. }
  5691. mutex_unlock(&mi2s_intf_conf[index].lock);
  5692. }
  5693. static int msm_meta_mi2s_set_sclk(struct snd_pcm_substream *substream,
  5694. int member_id, bool enable)
  5695. {
  5696. int ret = 0;
  5697. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5698. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5699. int be_id = 0;
  5700. int port_id = 0;
  5701. int index = cpu_dai->id;
  5702. u32 bit_per_sample = 0;
  5703. switch (member_id) {
  5704. case PRIM_MI2S:
  5705. be_id = MSM_BACKEND_DAI_PRI_MI2S_RX;
  5706. break;
  5707. case SEC_MI2S:
  5708. be_id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX;
  5709. break;
  5710. case TERT_MI2S:
  5711. be_id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX;
  5712. break;
  5713. case QUAT_MI2S:
  5714. be_id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX;
  5715. break;
  5716. default:
  5717. dev_err(rtd->card->dev, "%s: Invalid member_id\n", __func__);
  5718. ret = -EINVAL;
  5719. goto err;
  5720. }
  5721. port_id = msm_get_port_id(be_id);
  5722. if (port_id < 0) {
  5723. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  5724. ret = port_id;
  5725. goto err;
  5726. }
  5727. if (enable) {
  5728. bit_per_sample =
  5729. get_mi2s_bits_per_sample(
  5730. meta_mi2s_rx_cfg[index].bit_format);
  5731. mi2s_clk[member_id].clk_freq_in_hz =
  5732. meta_mi2s_rx_cfg[index].sample_rate * 2 *
  5733. bit_per_sample;
  5734. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  5735. mi2s_clk[member_id].clk_freq_in_hz);
  5736. }
  5737. mi2s_clk[member_id].enable = enable;
  5738. ret = afe_set_lpass_clock_v2(port_id, &mi2s_clk[member_id]);
  5739. if (ret < 0) {
  5740. dev_err(rtd->card->dev,
  5741. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  5742. __func__, port_id, ret);
  5743. goto err;
  5744. }
  5745. err:
  5746. return ret;
  5747. }
  5748. static int msm_meta_mi2s_snd_startup(struct snd_pcm_substream *substream)
  5749. {
  5750. int ret = 0;
  5751. int i = 0;
  5752. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5753. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5754. int index = cpu_dai->id;
  5755. int member_port = 0;
  5756. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  5757. struct snd_soc_card *card = rtd->card;
  5758. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5759. u16 port_id = 0;
  5760. dev_dbg(rtd->card->dev,
  5761. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  5762. __func__, substream->name, substream->stream,
  5763. cpu_dai->name, cpu_dai->id);
  5764. if (index < PRIM_META_MI2S || index >= META_MI2S_MAX) {
  5765. ret = -EINVAL;
  5766. dev_err(rtd->card->dev,
  5767. "%s: CPU DAI id (%d) out of range\n",
  5768. __func__, cpu_dai->id);
  5769. goto err;
  5770. }
  5771. for (i = 0; i < meta_mi2s_intf_conf[index].num_member_ports; i++) {
  5772. member_port = meta_mi2s_intf_conf[index].member_port[i];
  5773. if (!mi2s_intf_conf[member_port].msm_is_mi2s_master) {
  5774. mi2s_clk[member_port].clk_id =
  5775. mi2s_ebit_clk[member_port];
  5776. fmt = SND_SOC_DAIFMT_CBM_CFM;
  5777. }
  5778. ret = msm_meta_mi2s_set_sclk(substream, member_port, true);
  5779. if (ret < 0) {
  5780. dev_err(rtd->card->dev,
  5781. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  5782. __func__, ret);
  5783. goto clk_off;
  5784. }
  5785. meta_mi2s_intf_conf[index].clk_enable[i] = true;
  5786. if (i == 0) {
  5787. port_id = msm_get_port_id(rtd->dai_link->id);
  5788. ret = afe_set_clk_id(port_id,
  5789. mi2s_clk[member_port].clk_id);
  5790. if (ret < 0)
  5791. pr_err("%s: afe_set_clk_id fail %d\n",
  5792. __func__, ret);
  5793. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  5794. if (ret < 0) {
  5795. pr_err("%s: set fmt cpu dai failed for META_MI2S (%d), err:%d\n",
  5796. __func__, index, ret);
  5797. goto clk_off;
  5798. }
  5799. }
  5800. if (pdata->mi2s_gpio_p[member_port])
  5801. msm_cdc_pinctrl_select_active_state(
  5802. pdata->mi2s_gpio_p[member_port]);
  5803. }
  5804. return 0;
  5805. clk_off:
  5806. for (i = 0; i < meta_mi2s_intf_conf[index].num_member_ports; i++) {
  5807. member_port = meta_mi2s_intf_conf[index].member_port[i];
  5808. if (pdata->mi2s_gpio_p[member_port])
  5809. msm_cdc_pinctrl_select_sleep_state(
  5810. pdata->mi2s_gpio_p[member_port]);
  5811. if (meta_mi2s_intf_conf[index].clk_enable[i]) {
  5812. msm_meta_mi2s_set_sclk(substream, member_port, false);
  5813. meta_mi2s_intf_conf[index].clk_enable[i] = false;
  5814. }
  5815. }
  5816. err:
  5817. return ret;
  5818. }
  5819. static void msm_meta_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  5820. {
  5821. int ret = 0;
  5822. int i = 0;
  5823. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5824. int index = rtd->cpu_dai->id;
  5825. int member_port = 0;
  5826. struct snd_soc_card *card = rtd->card;
  5827. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  5828. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  5829. substream->name, substream->stream);
  5830. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  5831. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  5832. return;
  5833. }
  5834. for (i = 0; i < meta_mi2s_intf_conf[index].num_member_ports; i++) {
  5835. member_port = meta_mi2s_intf_conf[index].member_port[i];
  5836. if (pdata->mi2s_gpio_p[member_port])
  5837. msm_cdc_pinctrl_select_sleep_state(
  5838. pdata->mi2s_gpio_p[member_port]);
  5839. ret = msm_meta_mi2s_set_sclk(substream, member_port, false);
  5840. if (ret < 0)
  5841. pr_err("%s:clock disable failed for META MI2S (%d); ret=%d\n",
  5842. __func__, index, ret);
  5843. }
  5844. }
  5845. static int msm_spdif_set_clk(struct snd_pcm_substream *substream, bool enable)
  5846. {
  5847. int ret = 0;
  5848. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5849. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5850. int port_id = cpu_dai->id;
  5851. struct afe_clk_set clk_cfg;
  5852. clk_cfg.clk_set_minor_version = Q6AFE_LPASS_CLK_CONFIG_API_VERSION;
  5853. clk_cfg.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO;
  5854. clk_cfg.clk_root = Q6AFE_LPASS_CLK_ROOT_DEFAULT;
  5855. clk_cfg.enable = enable;
  5856. /* Set core clock (based on sample rate for RX, fixed for TX) */
  5857. switch (port_id) {
  5858. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  5859. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_PRI_SPDIF_OUTPUT_CORE;
  5860. /* rate x 2ch x 2_for_biphase_coding x 32_bits_per_sample */
  5861. clk_cfg.clk_freq_in_hz =
  5862. spdif_rx_cfg[PRIM_SPDIF_RX].sample_rate * 2 * 2 * 32;
  5863. break;
  5864. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  5865. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_SEC_SPDIF_OUTPUT_CORE;
  5866. clk_cfg.clk_freq_in_hz =
  5867. spdif_rx_cfg[SEC_SPDIF_RX].sample_rate * 2 * 2 * 32;
  5868. break;
  5869. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  5870. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_PRI_SPDIF_INPUT_CORE;
  5871. clk_cfg.clk_freq_in_hz = SPDIF_TX_CORE_CLK_163_P84_MHZ;
  5872. break;
  5873. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  5874. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_SEC_SPDIF_INPUT_CORE;
  5875. clk_cfg.clk_freq_in_hz = SPDIF_TX_CORE_CLK_163_P84_MHZ;
  5876. break;
  5877. }
  5878. ret = afe_set_lpass_clock_v2(port_id, &clk_cfg);
  5879. if (ret < 0) {
  5880. dev_err(rtd->card->dev,
  5881. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  5882. __func__, port_id, ret);
  5883. goto err;
  5884. }
  5885. /* Set NPL clock for RX in addition */
  5886. switch (port_id) {
  5887. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  5888. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_PRI_SPDIF_OUTPUT_NPL;
  5889. ret = afe_set_lpass_clock_v2(port_id, &clk_cfg);
  5890. if (ret < 0) {
  5891. dev_err(rtd->card->dev,
  5892. "%s: afe NPL failed port 0x%x, err:%d\n",
  5893. __func__, port_id, ret);
  5894. goto err;
  5895. }
  5896. break;
  5897. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  5898. clk_cfg.clk_id = AFE_CLOCK_SET_CLOCK_ID_SEC_SPDIF_OUTPUT_NPL;
  5899. ret = afe_set_lpass_clock_v2(port_id, &clk_cfg);
  5900. if (ret < 0) {
  5901. dev_err(rtd->card->dev,
  5902. "%s: afe NPL failed for port 0x%x, err:%d\n",
  5903. __func__, port_id, ret);
  5904. goto err;
  5905. }
  5906. break;
  5907. }
  5908. if (enable) {
  5909. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  5910. clk_cfg.clk_freq_in_hz);
  5911. }
  5912. err:
  5913. return ret;
  5914. }
  5915. static int msm_spdif_snd_startup(struct snd_pcm_substream *substream)
  5916. {
  5917. int ret = 0;
  5918. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5919. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  5920. int port_id = cpu_dai->id;
  5921. dev_dbg(rtd->card->dev,
  5922. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  5923. __func__, substream->name, substream->stream,
  5924. cpu_dai->name, cpu_dai->id);
  5925. if (port_id < AFE_PORT_ID_PRIMARY_SPDIF_RX ||
  5926. port_id > AFE_PORT_ID_SECONDARY_SPDIF_TX) {
  5927. ret = -EINVAL;
  5928. dev_err(rtd->card->dev,
  5929. "%s: CPU DAI id (%d) out of range\n",
  5930. __func__, cpu_dai->id);
  5931. goto err;
  5932. }
  5933. ret = msm_spdif_set_clk(substream, true);
  5934. if (ret < 0) {
  5935. dev_err(rtd->card->dev,
  5936. "%s: afe lpass clock failed to enable (%d), err:%d\n",
  5937. __func__, port_id, ret);
  5938. }
  5939. err:
  5940. return ret;
  5941. }
  5942. static void msm_spdif_snd_shutdown(struct snd_pcm_substream *substream)
  5943. {
  5944. int ret;
  5945. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  5946. int port_id = rtd->cpu_dai->id;
  5947. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  5948. substream->name, substream->stream);
  5949. if (port_id < AFE_PORT_ID_PRIMARY_SPDIF_RX ||
  5950. port_id > AFE_PORT_ID_SECONDARY_SPDIF_TX) {
  5951. pr_err("%s:invalid SPDIF DAI(%d)\n", __func__, port_id);
  5952. return;
  5953. }
  5954. ret = msm_spdif_set_clk(substream, false);
  5955. if (ret < 0)
  5956. pr_err("%s:clock disable failed for SPDIF (%d); ret=%d\n",
  5957. __func__, port_id, ret);
  5958. }
  5959. static struct snd_soc_ops msm_mi2s_be_ops = {
  5960. .startup = msm_mi2s_snd_startup,
  5961. .hw_free = msm_mi2s_snd_hw_free,
  5962. .shutdown = msm_mi2s_snd_shutdown,
  5963. };
  5964. static struct snd_soc_ops msm_meta_mi2s_be_ops = {
  5965. .startup = msm_meta_mi2s_snd_startup,
  5966. .shutdown = msm_meta_mi2s_snd_shutdown,
  5967. };
  5968. static struct snd_soc_ops msm_auxpcm_be_ops = {
  5969. .startup = msm_snd_auxpcm_startup,
  5970. };
  5971. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  5972. .startup = msm_snd_cdc_dma_startup,
  5973. .hw_params = msm_snd_cdc_dma_hw_params,
  5974. };
  5975. static struct snd_soc_ops msm_be_ops = {
  5976. .hw_params = msm_snd_hw_params,
  5977. };
  5978. static struct snd_soc_ops msm_wcn_ops = {
  5979. .hw_params = msm_wcn_hw_params,
  5980. };
  5981. static struct snd_soc_ops msm_spdif_be_ops = {
  5982. .startup = msm_spdif_snd_startup,
  5983. .shutdown = msm_spdif_snd_shutdown,
  5984. };
  5985. /* Digital audio interface glue - connects codec <---> CPU */
  5986. static struct snd_soc_dai_link msm_common_dai_links[] = {
  5987. /* FrontEnd DAI Links */
  5988. {
  5989. .name = MSM_DAILINK_NAME(Media1),
  5990. .stream_name = "MultiMedia1",
  5991. .cpu_dai_name = "MultiMedia1",
  5992. .platform_name = "msm-pcm-dsp.0",
  5993. .dynamic = 1,
  5994. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5995. .dpcm_playback = 1,
  5996. .dpcm_capture = 1,
  5997. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5998. SND_SOC_DPCM_TRIGGER_POST},
  5999. .codec_dai_name = "snd-soc-dummy-dai",
  6000. .codec_name = "snd-soc-dummy",
  6001. .ignore_suspend = 1,
  6002. /* this dainlink has playback support */
  6003. .ignore_pmdown_time = 1,
  6004. .id = MSM_FRONTEND_DAI_MULTIMEDIA1
  6005. },
  6006. {
  6007. .name = MSM_DAILINK_NAME(Media2),
  6008. .stream_name = "MultiMedia2",
  6009. .cpu_dai_name = "MultiMedia2",
  6010. .platform_name = "msm-pcm-dsp.0",
  6011. .dynamic = 1,
  6012. .dpcm_playback = 1,
  6013. .dpcm_capture = 1,
  6014. .codec_dai_name = "snd-soc-dummy-dai",
  6015. .codec_name = "snd-soc-dummy",
  6016. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6017. SND_SOC_DPCM_TRIGGER_POST},
  6018. .ignore_suspend = 1,
  6019. /* this dainlink has playback support */
  6020. .ignore_pmdown_time = 1,
  6021. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  6022. },
  6023. {
  6024. .name = "VoiceMMode1",
  6025. .stream_name = "VoiceMMode1",
  6026. .cpu_dai_name = "VoiceMMode1",
  6027. .platform_name = "msm-pcm-voice",
  6028. .dynamic = 1,
  6029. .dpcm_playback = 1,
  6030. .dpcm_capture = 1,
  6031. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6032. SND_SOC_DPCM_TRIGGER_POST},
  6033. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6034. .ignore_suspend = 1,
  6035. .ignore_pmdown_time = 1,
  6036. .codec_dai_name = "snd-soc-dummy-dai",
  6037. .codec_name = "snd-soc-dummy",
  6038. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  6039. },
  6040. {
  6041. .name = "MSM VoIP",
  6042. .stream_name = "VoIP",
  6043. .cpu_dai_name = "VoIP",
  6044. .platform_name = "msm-voip-dsp",
  6045. .dynamic = 1,
  6046. .dpcm_playback = 1,
  6047. .dpcm_capture = 1,
  6048. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6049. SND_SOC_DPCM_TRIGGER_POST},
  6050. .codec_dai_name = "snd-soc-dummy-dai",
  6051. .codec_name = "snd-soc-dummy",
  6052. .ignore_suspend = 1,
  6053. /* this dainlink has playback support */
  6054. .ignore_pmdown_time = 1,
  6055. .id = MSM_FRONTEND_DAI_VOIP,
  6056. },
  6057. {
  6058. .name = MSM_DAILINK_NAME(ULL),
  6059. .stream_name = "MultiMedia3",
  6060. .cpu_dai_name = "MultiMedia3",
  6061. .platform_name = "msm-pcm-dsp.2",
  6062. .dynamic = 1,
  6063. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6064. .dpcm_playback = 1,
  6065. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6066. SND_SOC_DPCM_TRIGGER_POST},
  6067. .codec_dai_name = "snd-soc-dummy-dai",
  6068. .codec_name = "snd-soc-dummy",
  6069. .ignore_suspend = 1,
  6070. /* this dainlink has playback support */
  6071. .ignore_pmdown_time = 1,
  6072. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  6073. },
  6074. /* Hostless PCM purpose */
  6075. {
  6076. .name = "SLIMBUS_0 Hostless",
  6077. .stream_name = "SLIMBUS_0 Hostless",
  6078. .cpu_dai_name = "SLIMBUS0_HOSTLESS",
  6079. .platform_name = "msm-pcm-hostless",
  6080. .dynamic = 1,
  6081. .dpcm_playback = 1,
  6082. .dpcm_capture = 1,
  6083. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6084. SND_SOC_DPCM_TRIGGER_POST},
  6085. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6086. .ignore_suspend = 1,
  6087. /* this dailink has playback support */
  6088. .ignore_pmdown_time = 1,
  6089. .codec_dai_name = "snd-soc-dummy-dai",
  6090. .codec_name = "snd-soc-dummy",
  6091. },
  6092. {
  6093. .name = "MSM AFE-PCM RX",
  6094. .stream_name = "AFE-PROXY RX",
  6095. .cpu_dai_name = "msm-dai-q6-dev.241",
  6096. .codec_name = "msm-stub-codec.1",
  6097. .codec_dai_name = "msm-stub-rx",
  6098. .platform_name = "msm-pcm-afe",
  6099. .dpcm_playback = 1,
  6100. .ignore_suspend = 1,
  6101. /* this dainlink has playback support */
  6102. .ignore_pmdown_time = 1,
  6103. },
  6104. {
  6105. .name = "MSM AFE-PCM TX",
  6106. .stream_name = "AFE-PROXY TX",
  6107. .cpu_dai_name = "msm-dai-q6-dev.240",
  6108. .codec_name = "msm-stub-codec.1",
  6109. .codec_dai_name = "msm-stub-tx",
  6110. .platform_name = "msm-pcm-afe",
  6111. .dpcm_capture = 1,
  6112. .ignore_suspend = 1,
  6113. },
  6114. {
  6115. .name = MSM_DAILINK_NAME(Compress1),
  6116. .stream_name = "Compress1",
  6117. .cpu_dai_name = "MultiMedia4",
  6118. .platform_name = "msm-compress-dsp",
  6119. .dynamic = 1,
  6120. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6121. .dpcm_playback = 1,
  6122. .dpcm_capture = 1,
  6123. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6124. SND_SOC_DPCM_TRIGGER_POST},
  6125. .codec_dai_name = "snd-soc-dummy-dai",
  6126. .codec_name = "snd-soc-dummy",
  6127. .ignore_suspend = 1,
  6128. .ignore_pmdown_time = 1,
  6129. /* this dainlink has playback support */
  6130. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  6131. },
  6132. {
  6133. .name = "AUXPCM Hostless",
  6134. .stream_name = "AUXPCM Hostless",
  6135. .cpu_dai_name = "AUXPCM_HOSTLESS",
  6136. .platform_name = "msm-pcm-hostless",
  6137. .dynamic = 1,
  6138. .dpcm_playback = 1,
  6139. .dpcm_capture = 1,
  6140. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6141. SND_SOC_DPCM_TRIGGER_POST},
  6142. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6143. .ignore_suspend = 1,
  6144. /* this dainlink has playback support */
  6145. .ignore_pmdown_time = 1,
  6146. .codec_dai_name = "snd-soc-dummy-dai",
  6147. .codec_name = "snd-soc-dummy",
  6148. },
  6149. {
  6150. .name = "SLIMBUS_1 Hostless",
  6151. .stream_name = "SLIMBUS_1 Hostless",
  6152. .cpu_dai_name = "SLIMBUS1_HOSTLESS",
  6153. .platform_name = "msm-pcm-hostless",
  6154. .dynamic = 1,
  6155. .dpcm_playback = 1,
  6156. .dpcm_capture = 1,
  6157. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6158. SND_SOC_DPCM_TRIGGER_POST},
  6159. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6160. .ignore_suspend = 1,
  6161. /* this dailink has playback support */
  6162. .ignore_pmdown_time = 1,
  6163. .codec_dai_name = "snd-soc-dummy-dai",
  6164. .codec_name = "snd-soc-dummy",
  6165. },
  6166. {
  6167. .name = "SLIMBUS_3 Hostless",
  6168. .stream_name = "SLIMBUS_3 Hostless",
  6169. .cpu_dai_name = "SLIMBUS3_HOSTLESS",
  6170. .platform_name = "msm-pcm-hostless",
  6171. .dynamic = 1,
  6172. .dpcm_playback = 1,
  6173. .dpcm_capture = 1,
  6174. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6175. SND_SOC_DPCM_TRIGGER_POST},
  6176. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6177. .ignore_suspend = 1,
  6178. /* this dailink has playback support */
  6179. .ignore_pmdown_time = 1,
  6180. .codec_dai_name = "snd-soc-dummy-dai",
  6181. .codec_name = "snd-soc-dummy",
  6182. },
  6183. {
  6184. .name = "SLIMBUS_4 Hostless",
  6185. .stream_name = "SLIMBUS_4 Hostless",
  6186. .cpu_dai_name = "SLIMBUS4_HOSTLESS",
  6187. .platform_name = "msm-pcm-hostless",
  6188. .dynamic = 1,
  6189. .dpcm_playback = 1,
  6190. .dpcm_capture = 1,
  6191. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6192. SND_SOC_DPCM_TRIGGER_POST},
  6193. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6194. .ignore_suspend = 1,
  6195. /* this dailink has playback support */
  6196. .ignore_pmdown_time = 1,
  6197. .codec_dai_name = "snd-soc-dummy-dai",
  6198. .codec_name = "snd-soc-dummy",
  6199. },
  6200. {
  6201. .name = MSM_DAILINK_NAME(LowLatency),
  6202. .stream_name = "MultiMedia5",
  6203. .cpu_dai_name = "MultiMedia5",
  6204. .platform_name = "msm-pcm-dsp.1",
  6205. .dynamic = 1,
  6206. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6207. .dpcm_playback = 1,
  6208. .dpcm_capture = 1,
  6209. .codec_dai_name = "snd-soc-dummy-dai",
  6210. .codec_name = "snd-soc-dummy",
  6211. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6212. SND_SOC_DPCM_TRIGGER_POST},
  6213. .ignore_suspend = 1,
  6214. /* this dainlink has playback support */
  6215. .ignore_pmdown_time = 1,
  6216. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  6217. .ops = &msm_fe_qos_ops,
  6218. },
  6219. {
  6220. .name = "Listen 1 Audio Service",
  6221. .stream_name = "Listen 1 Audio Service",
  6222. .cpu_dai_name = "LSM1",
  6223. .platform_name = "msm-lsm-client",
  6224. .dynamic = 1,
  6225. .dpcm_capture = 1,
  6226. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6227. SND_SOC_DPCM_TRIGGER_POST },
  6228. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6229. .ignore_suspend = 1,
  6230. .codec_dai_name = "snd-soc-dummy-dai",
  6231. .codec_name = "snd-soc-dummy",
  6232. .id = MSM_FRONTEND_DAI_LSM1,
  6233. },
  6234. /* Multiple Tunnel instances */
  6235. {
  6236. .name = MSM_DAILINK_NAME(Compress2),
  6237. .stream_name = "Compress2",
  6238. .cpu_dai_name = "MultiMedia7",
  6239. .platform_name = "msm-compress-dsp",
  6240. .dynamic = 1,
  6241. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6242. .dpcm_playback = 1,
  6243. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6244. SND_SOC_DPCM_TRIGGER_POST},
  6245. .codec_dai_name = "snd-soc-dummy-dai",
  6246. .codec_name = "snd-soc-dummy",
  6247. .ignore_suspend = 1,
  6248. .ignore_pmdown_time = 1,
  6249. /* this dainlink has playback support */
  6250. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  6251. },
  6252. {
  6253. .name = MSM_DAILINK_NAME(MultiMedia10),
  6254. .stream_name = "MultiMedia10",
  6255. .cpu_dai_name = "MultiMedia10",
  6256. .platform_name = "msm-pcm-dsp.1",
  6257. .dynamic = 1,
  6258. .dpcm_playback = 1,
  6259. .dpcm_capture = 1,
  6260. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6261. SND_SOC_DPCM_TRIGGER_POST},
  6262. .codec_dai_name = "snd-soc-dummy-dai",
  6263. .codec_name = "snd-soc-dummy",
  6264. .ignore_suspend = 1,
  6265. .ignore_pmdown_time = 1,
  6266. /* this dainlink has playback support */
  6267. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  6268. },
  6269. {
  6270. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  6271. .stream_name = "MM_NOIRQ",
  6272. .cpu_dai_name = "MultiMedia8",
  6273. .platform_name = "msm-pcm-dsp-noirq",
  6274. .dynamic = 1,
  6275. .dpcm_playback = 1,
  6276. .dpcm_capture = 1,
  6277. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6278. SND_SOC_DPCM_TRIGGER_POST},
  6279. .codec_dai_name = "snd-soc-dummy-dai",
  6280. .codec_name = "snd-soc-dummy",
  6281. .ignore_suspend = 1,
  6282. .ignore_pmdown_time = 1,
  6283. /* this dainlink has playback support */
  6284. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  6285. .ops = &msm_fe_qos_ops,
  6286. },
  6287. /* HDMI Hostless */
  6288. {
  6289. .name = "HDMI_RX_HOSTLESS",
  6290. .stream_name = "HDMI_RX_HOSTLESS",
  6291. .cpu_dai_name = "HDMI_HOSTLESS",
  6292. .platform_name = "msm-pcm-hostless",
  6293. .dynamic = 1,
  6294. .dpcm_playback = 1,
  6295. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6296. SND_SOC_DPCM_TRIGGER_POST},
  6297. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6298. .ignore_suspend = 1,
  6299. .ignore_pmdown_time = 1,
  6300. .codec_dai_name = "snd-soc-dummy-dai",
  6301. .codec_name = "snd-soc-dummy",
  6302. },
  6303. {
  6304. .name = "VoiceMMode2",
  6305. .stream_name = "VoiceMMode2",
  6306. .cpu_dai_name = "VoiceMMode2",
  6307. .platform_name = "msm-pcm-voice",
  6308. .dynamic = 1,
  6309. .dpcm_playback = 1,
  6310. .dpcm_capture = 1,
  6311. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6312. SND_SOC_DPCM_TRIGGER_POST},
  6313. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6314. .ignore_suspend = 1,
  6315. .ignore_pmdown_time = 1,
  6316. .codec_dai_name = "snd-soc-dummy-dai",
  6317. .codec_name = "snd-soc-dummy",
  6318. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  6319. },
  6320. /* LSM FE */
  6321. {
  6322. .name = "Listen 2 Audio Service",
  6323. .stream_name = "Listen 2 Audio Service",
  6324. .cpu_dai_name = "LSM2",
  6325. .platform_name = "msm-lsm-client",
  6326. .dynamic = 1,
  6327. .dpcm_capture = 1,
  6328. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6329. SND_SOC_DPCM_TRIGGER_POST },
  6330. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6331. .ignore_suspend = 1,
  6332. .codec_dai_name = "snd-soc-dummy-dai",
  6333. .codec_name = "snd-soc-dummy",
  6334. .id = MSM_FRONTEND_DAI_LSM2,
  6335. },
  6336. {
  6337. .name = "Listen 3 Audio Service",
  6338. .stream_name = "Listen 3 Audio Service",
  6339. .cpu_dai_name = "LSM3",
  6340. .platform_name = "msm-lsm-client",
  6341. .dynamic = 1,
  6342. .dpcm_capture = 1,
  6343. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6344. SND_SOC_DPCM_TRIGGER_POST },
  6345. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6346. .ignore_suspend = 1,
  6347. .codec_dai_name = "snd-soc-dummy-dai",
  6348. .codec_name = "snd-soc-dummy",
  6349. .id = MSM_FRONTEND_DAI_LSM3,
  6350. },
  6351. {
  6352. .name = "Listen 4 Audio Service",
  6353. .stream_name = "Listen 4 Audio Service",
  6354. .cpu_dai_name = "LSM4",
  6355. .platform_name = "msm-lsm-client",
  6356. .dynamic = 1,
  6357. .dpcm_capture = 1,
  6358. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6359. SND_SOC_DPCM_TRIGGER_POST },
  6360. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6361. .ignore_suspend = 1,
  6362. .codec_dai_name = "snd-soc-dummy-dai",
  6363. .codec_name = "snd-soc-dummy",
  6364. .id = MSM_FRONTEND_DAI_LSM4,
  6365. },
  6366. {
  6367. .name = "Listen 5 Audio Service",
  6368. .stream_name = "Listen 5 Audio Service",
  6369. .cpu_dai_name = "LSM5",
  6370. .platform_name = "msm-lsm-client",
  6371. .dynamic = 1,
  6372. .dpcm_capture = 1,
  6373. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6374. SND_SOC_DPCM_TRIGGER_POST },
  6375. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6376. .ignore_suspend = 1,
  6377. .codec_dai_name = "snd-soc-dummy-dai",
  6378. .codec_name = "snd-soc-dummy",
  6379. .id = MSM_FRONTEND_DAI_LSM5,
  6380. },
  6381. {
  6382. .name = "Listen 6 Audio Service",
  6383. .stream_name = "Listen 6 Audio Service",
  6384. .cpu_dai_name = "LSM6",
  6385. .platform_name = "msm-lsm-client",
  6386. .dynamic = 1,
  6387. .dpcm_capture = 1,
  6388. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6389. SND_SOC_DPCM_TRIGGER_POST },
  6390. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6391. .ignore_suspend = 1,
  6392. .codec_dai_name = "snd-soc-dummy-dai",
  6393. .codec_name = "snd-soc-dummy",
  6394. .id = MSM_FRONTEND_DAI_LSM6,
  6395. },
  6396. {
  6397. .name = "Listen 7 Audio Service",
  6398. .stream_name = "Listen 7 Audio Service",
  6399. .cpu_dai_name = "LSM7",
  6400. .platform_name = "msm-lsm-client",
  6401. .dynamic = 1,
  6402. .dpcm_capture = 1,
  6403. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6404. SND_SOC_DPCM_TRIGGER_POST },
  6405. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6406. .ignore_suspend = 1,
  6407. .codec_dai_name = "snd-soc-dummy-dai",
  6408. .codec_name = "snd-soc-dummy",
  6409. .id = MSM_FRONTEND_DAI_LSM7,
  6410. },
  6411. {
  6412. .name = "Listen 8 Audio Service",
  6413. .stream_name = "Listen 8 Audio Service",
  6414. .cpu_dai_name = "LSM8",
  6415. .platform_name = "msm-lsm-client",
  6416. .dynamic = 1,
  6417. .dpcm_capture = 1,
  6418. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  6419. SND_SOC_DPCM_TRIGGER_POST },
  6420. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6421. .ignore_suspend = 1,
  6422. .codec_dai_name = "snd-soc-dummy-dai",
  6423. .codec_name = "snd-soc-dummy",
  6424. .id = MSM_FRONTEND_DAI_LSM8,
  6425. },
  6426. {
  6427. .name = MSM_DAILINK_NAME(Media9),
  6428. .stream_name = "MultiMedia9",
  6429. .cpu_dai_name = "MultiMedia9",
  6430. .platform_name = "msm-pcm-dsp.0",
  6431. .dynamic = 1,
  6432. .dpcm_playback = 1,
  6433. .dpcm_capture = 1,
  6434. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6435. SND_SOC_DPCM_TRIGGER_POST},
  6436. .codec_dai_name = "snd-soc-dummy-dai",
  6437. .codec_name = "snd-soc-dummy",
  6438. .ignore_suspend = 1,
  6439. /* this dainlink has playback support */
  6440. .ignore_pmdown_time = 1,
  6441. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  6442. },
  6443. {
  6444. .name = MSM_DAILINK_NAME(Compress4),
  6445. .stream_name = "Compress4",
  6446. .cpu_dai_name = "MultiMedia11",
  6447. .platform_name = "msm-compress-dsp",
  6448. .dynamic = 1,
  6449. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6450. .dpcm_playback = 1,
  6451. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6452. SND_SOC_DPCM_TRIGGER_POST},
  6453. .codec_dai_name = "snd-soc-dummy-dai",
  6454. .codec_name = "snd-soc-dummy",
  6455. .ignore_suspend = 1,
  6456. .ignore_pmdown_time = 1,
  6457. /* this dainlink has playback support */
  6458. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  6459. },
  6460. {
  6461. .name = MSM_DAILINK_NAME(Compress5),
  6462. .stream_name = "Compress5",
  6463. .cpu_dai_name = "MultiMedia12",
  6464. .platform_name = "msm-compress-dsp",
  6465. .dynamic = 1,
  6466. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6467. .dpcm_playback = 1,
  6468. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6469. SND_SOC_DPCM_TRIGGER_POST},
  6470. .codec_dai_name = "snd-soc-dummy-dai",
  6471. .codec_name = "snd-soc-dummy",
  6472. .ignore_suspend = 1,
  6473. .ignore_pmdown_time = 1,
  6474. /* this dainlink has playback support */
  6475. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  6476. },
  6477. {
  6478. .name = MSM_DAILINK_NAME(Compress6),
  6479. .stream_name = "Compress6",
  6480. .cpu_dai_name = "MultiMedia13",
  6481. .platform_name = "msm-compress-dsp",
  6482. .dynamic = 1,
  6483. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6484. .dpcm_playback = 1,
  6485. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6486. SND_SOC_DPCM_TRIGGER_POST},
  6487. .codec_dai_name = "snd-soc-dummy-dai",
  6488. .codec_name = "snd-soc-dummy",
  6489. .ignore_suspend = 1,
  6490. .ignore_pmdown_time = 1,
  6491. /* this dainlink has playback support */
  6492. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  6493. },
  6494. {
  6495. .name = MSM_DAILINK_NAME(Compress7),
  6496. .stream_name = "Compress7",
  6497. .cpu_dai_name = "MultiMedia14",
  6498. .platform_name = "msm-compress-dsp",
  6499. .dynamic = 1,
  6500. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6501. .dpcm_playback = 1,
  6502. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6503. SND_SOC_DPCM_TRIGGER_POST},
  6504. .codec_dai_name = "snd-soc-dummy-dai",
  6505. .codec_name = "snd-soc-dummy",
  6506. .ignore_suspend = 1,
  6507. .ignore_pmdown_time = 1,
  6508. /* this dainlink has playback support */
  6509. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  6510. },
  6511. {
  6512. .name = MSM_DAILINK_NAME(Compress8),
  6513. .stream_name = "Compress8",
  6514. .cpu_dai_name = "MultiMedia15",
  6515. .platform_name = "msm-compress-dsp",
  6516. .dynamic = 1,
  6517. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6518. .dpcm_playback = 1,
  6519. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6520. SND_SOC_DPCM_TRIGGER_POST},
  6521. .codec_dai_name = "snd-soc-dummy-dai",
  6522. .codec_name = "snd-soc-dummy",
  6523. .ignore_suspend = 1,
  6524. .ignore_pmdown_time = 1,
  6525. /* this dainlink has playback support */
  6526. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  6527. },
  6528. {
  6529. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  6530. .stream_name = "MM_NOIRQ_2",
  6531. .cpu_dai_name = "MultiMedia16",
  6532. .platform_name = "msm-pcm-dsp-noirq",
  6533. .dynamic = 1,
  6534. .dpcm_playback = 1,
  6535. .dpcm_capture = 1,
  6536. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6537. SND_SOC_DPCM_TRIGGER_POST},
  6538. .codec_dai_name = "snd-soc-dummy-dai",
  6539. .codec_name = "snd-soc-dummy",
  6540. .ignore_suspend = 1,
  6541. .ignore_pmdown_time = 1,
  6542. /* this dainlink has playback support */
  6543. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  6544. },
  6545. {
  6546. .name = "SLIMBUS_8 Hostless",
  6547. .stream_name = "SLIMBUS8_HOSTLESS Capture",
  6548. .cpu_dai_name = "SLIMBUS8_HOSTLESS",
  6549. .platform_name = "msm-pcm-hostless",
  6550. .dynamic = 1,
  6551. .dpcm_capture = 1,
  6552. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6553. SND_SOC_DPCM_TRIGGER_POST},
  6554. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6555. .ignore_suspend = 1,
  6556. .codec_dai_name = "snd-soc-dummy-dai",
  6557. .codec_name = "snd-soc-dummy",
  6558. },
  6559. /* Hostless PCM purpose */
  6560. {
  6561. .name = "CDC_DMA Hostless",
  6562. .stream_name = "CDC_DMA Hostless",
  6563. .cpu_dai_name = "CDC_DMA_HOSTLESS",
  6564. .platform_name = "msm-pcm-hostless",
  6565. .dynamic = 1,
  6566. .dpcm_playback = 1,
  6567. .dpcm_capture = 1,
  6568. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6569. SND_SOC_DPCM_TRIGGER_POST},
  6570. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6571. .ignore_suspend = 1,
  6572. /* this dailink has playback support */
  6573. .ignore_pmdown_time = 1,
  6574. .codec_dai_name = "snd-soc-dummy-dai",
  6575. .codec_name = "snd-soc-dummy",
  6576. },
  6577. };
  6578. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  6579. {
  6580. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  6581. .stream_name = "WSA CDC DMA0 Capture",
  6582. .cpu_dai_name = "msm-dai-cdc-dma-dev.45057",
  6583. .platform_name = "msm-pcm-hostless",
  6584. .codec_name = "bolero_codec",
  6585. .codec_dai_name = "wsa_macro_vifeedback",
  6586. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  6587. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6588. .ignore_suspend = 1,
  6589. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6590. .ops = &msm_cdc_dma_be_ops,
  6591. },
  6592. };
  6593. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  6594. {
  6595. .name = MSM_DAILINK_NAME(ASM Loopback),
  6596. .stream_name = "MultiMedia6",
  6597. .cpu_dai_name = "MultiMedia6",
  6598. .platform_name = "msm-pcm-loopback",
  6599. .dynamic = 1,
  6600. .dpcm_playback = 1,
  6601. .dpcm_capture = 1,
  6602. .codec_dai_name = "snd-soc-dummy-dai",
  6603. .codec_name = "snd-soc-dummy",
  6604. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6605. SND_SOC_DPCM_TRIGGER_POST},
  6606. .ignore_suspend = 1,
  6607. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6608. .ignore_pmdown_time = 1,
  6609. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  6610. },
  6611. {
  6612. .name = "USB Audio Hostless",
  6613. .stream_name = "USB Audio Hostless",
  6614. .cpu_dai_name = "USBAUDIO_HOSTLESS",
  6615. .platform_name = "msm-pcm-hostless",
  6616. .dynamic = 1,
  6617. .dpcm_playback = 1,
  6618. .dpcm_capture = 1,
  6619. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6620. SND_SOC_DPCM_TRIGGER_POST},
  6621. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6622. .ignore_suspend = 1,
  6623. .ignore_pmdown_time = 1,
  6624. .codec_dai_name = "snd-soc-dummy-dai",
  6625. .codec_name = "snd-soc-dummy",
  6626. },
  6627. {
  6628. .name = "SLIMBUS_7 Hostless",
  6629. .stream_name = "SLIMBUS_7 Hostless",
  6630. .cpu_dai_name = "SLIMBUS7_HOSTLESS",
  6631. .platform_name = "msm-pcm-hostless",
  6632. .dynamic = 1,
  6633. .dpcm_capture = 1,
  6634. .dpcm_playback = 1,
  6635. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6636. SND_SOC_DPCM_TRIGGER_POST},
  6637. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  6638. .ignore_suspend = 1,
  6639. .ignore_pmdown_time = 1,
  6640. .codec_dai_name = "snd-soc-dummy-dai",
  6641. .codec_name = "snd-soc-dummy",
  6642. },
  6643. {
  6644. .name = MSM_DAILINK_NAME(Compr Capture2),
  6645. .stream_name = "Compr Capture2",
  6646. .cpu_dai_name = "MultiMedia18",
  6647. .platform_name = "msm-compress-dsp",
  6648. .dynamic = 1,
  6649. .dpcm_capture = 1,
  6650. .codec_dai_name = "snd-soc-dummy-dai",
  6651. .codec_name = "snd-soc-dummy",
  6652. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6653. SND_SOC_DPCM_TRIGGER_POST},
  6654. .ignore_pmdown_time = 1,
  6655. .id = MSM_FRONTEND_DAI_MULTIMEDIA18,
  6656. },
  6657. {
  6658. .name = MSM_DAILINK_NAME(Transcode Loopback Playback),
  6659. .stream_name = "Transcode Loopback Playback",
  6660. .cpu_dai_name = "MultiMedia26",
  6661. .platform_name = "msm-transcode-loopback",
  6662. .dynamic = 1,
  6663. .dpcm_playback = 1,
  6664. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6665. SND_SOC_DPCM_TRIGGER_POST},
  6666. .codec_dai_name = "snd-soc-dummy-dai",
  6667. .codec_name = "snd-soc-dummy",
  6668. .ignore_suspend = 1,
  6669. .ignore_pmdown_time = 1,
  6670. /* this dailink has playback support */
  6671. .id = MSM_FRONTEND_DAI_MULTIMEDIA26,
  6672. },
  6673. {
  6674. .name = MSM_DAILINK_NAME(Transcode Loopback Capture),
  6675. .stream_name = "Transcode Loopback Capture",
  6676. .cpu_dai_name = "MultiMedia27",
  6677. .platform_name = "msm-transcode-loopback",
  6678. .dynamic = 1,
  6679. .dpcm_capture = 1,
  6680. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6681. SND_SOC_DPCM_TRIGGER_POST},
  6682. .codec_dai_name = "snd-soc-dummy-dai",
  6683. .codec_name = "snd-soc-dummy",
  6684. .ignore_suspend = 1,
  6685. .ignore_pmdown_time = 1,
  6686. .id = MSM_FRONTEND_DAI_MULTIMEDIA27,
  6687. },
  6688. {
  6689. .name = MSM_DAILINK_NAME(Compr Capture3),
  6690. .stream_name = "Compr Capture3",
  6691. .cpu_dai_name = "MultiMedia19",
  6692. .platform_name = "msm-compress-dsp",
  6693. .dynamic = 1,
  6694. .dpcm_capture = 1,
  6695. .codec_dai_name = "snd-soc-dummy-dai",
  6696. .codec_name = "snd-soc-dummy",
  6697. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6698. SND_SOC_DPCM_TRIGGER_POST},
  6699. .ignore_pmdown_time = 1,
  6700. .id = MSM_FRONTEND_DAI_MULTIMEDIA19,
  6701. },
  6702. {
  6703. .name = MSM_DAILINK_NAME(Compr Capture4),
  6704. .stream_name = "Compr Capture4",
  6705. .cpu_dai_name = "MultiMedia28",
  6706. .platform_name = "msm-compress-dsp",
  6707. .dynamic = 1,
  6708. .dpcm_capture = 1,
  6709. .codec_dai_name = "snd-soc-dummy-dai",
  6710. .codec_name = "snd-soc-dummy",
  6711. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6712. SND_SOC_DPCM_TRIGGER_POST},
  6713. .ignore_pmdown_time = 1,
  6714. .id = MSM_FRONTEND_DAI_MULTIMEDIA28,
  6715. },
  6716. {
  6717. .name = MSM_DAILINK_NAME(Compr Capture5),
  6718. .stream_name = "Compr Capture5",
  6719. .cpu_dai_name = "MultiMedia29",
  6720. .platform_name = "msm-compress-dsp",
  6721. .dynamic = 1,
  6722. .dpcm_capture = 1,
  6723. .codec_dai_name = "snd-soc-dummy-dai",
  6724. .codec_name = "snd-soc-dummy",
  6725. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6726. SND_SOC_DPCM_TRIGGER_POST},
  6727. .ignore_pmdown_time = 1,
  6728. .id = MSM_FRONTEND_DAI_MULTIMEDIA29,
  6729. },
  6730. {
  6731. .name = MSM_DAILINK_NAME(Compr Capture6),
  6732. .stream_name = "Compr Capture6",
  6733. .cpu_dai_name = "MultiMedia30",
  6734. .platform_name = "msm-compress-dsp",
  6735. .dynamic = 1,
  6736. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  6737. .dpcm_capture = 1,
  6738. .codec_dai_name = "snd-soc-dummy-dai",
  6739. .codec_name = "snd-soc-dummy",
  6740. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6741. SND_SOC_DPCM_TRIGGER_POST},
  6742. .ignore_pmdown_time = 1,
  6743. .id = MSM_FRONTEND_DAI_MULTIMEDIA30,
  6744. },
  6745. };
  6746. static struct snd_soc_dai_link ext_hdmi_be_dai_link[] = {
  6747. /* HDMI RX BACK END DAI Link */
  6748. {
  6749. .name = LPASS_BE_HDMI_MS,
  6750. .stream_name = "HDMI MS Playback",
  6751. .cpu_dai_name = "msm-dai-q6-hdmi.24578",
  6752. .platform_name = "msm-pcm-routing",
  6753. .codec_name = "msm-ext-disp-audio-codec-rx",
  6754. .codec_dai_name = "msm_hdmi_ms_audio_codec_rx_dai",
  6755. .no_pcm = 1,
  6756. .dpcm_playback = 1,
  6757. .id = MSM_BACKEND_DAI_HDMI_RX_MS,
  6758. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6759. .ignore_pmdown_time = 1,
  6760. .ignore_suspend = 1,
  6761. },
  6762. };
  6763. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  6764. /* Backend AFE DAI Links */
  6765. {
  6766. .name = LPASS_BE_AFE_PCM_RX,
  6767. .stream_name = "AFE Playback",
  6768. .cpu_dai_name = "msm-dai-q6-dev.224",
  6769. .platform_name = "msm-pcm-routing",
  6770. .codec_name = "msm-stub-codec.1",
  6771. .codec_dai_name = "msm-stub-rx",
  6772. .no_pcm = 1,
  6773. .dpcm_playback = 1,
  6774. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  6775. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6776. /* this dainlink has playback support */
  6777. .ignore_pmdown_time = 1,
  6778. .ignore_suspend = 1,
  6779. },
  6780. {
  6781. .name = LPASS_BE_AFE_PCM_TX,
  6782. .stream_name = "AFE Capture",
  6783. .cpu_dai_name = "msm-dai-q6-dev.225",
  6784. .platform_name = "msm-pcm-routing",
  6785. .codec_name = "msm-stub-codec.1",
  6786. .codec_dai_name = "msm-stub-tx",
  6787. .no_pcm = 1,
  6788. .dpcm_capture = 1,
  6789. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  6790. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6791. .ignore_suspend = 1,
  6792. },
  6793. /* Incall Record Uplink BACK END DAI Link */
  6794. {
  6795. .name = LPASS_BE_INCALL_RECORD_TX,
  6796. .stream_name = "Voice Uplink Capture",
  6797. .cpu_dai_name = "msm-dai-q6-dev.32772",
  6798. .platform_name = "msm-pcm-routing",
  6799. .codec_name = "msm-stub-codec.1",
  6800. .codec_dai_name = "msm-stub-tx",
  6801. .no_pcm = 1,
  6802. .dpcm_capture = 1,
  6803. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  6804. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6805. .ignore_suspend = 1,
  6806. },
  6807. /* Incall Record Downlink BACK END DAI Link */
  6808. {
  6809. .name = LPASS_BE_INCALL_RECORD_RX,
  6810. .stream_name = "Voice Downlink Capture",
  6811. .cpu_dai_name = "msm-dai-q6-dev.32771",
  6812. .platform_name = "msm-pcm-routing",
  6813. .codec_name = "msm-stub-codec.1",
  6814. .codec_dai_name = "msm-stub-tx",
  6815. .no_pcm = 1,
  6816. .dpcm_capture = 1,
  6817. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  6818. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6819. .ignore_suspend = 1,
  6820. },
  6821. /* Incall Music BACK END DAI Link */
  6822. {
  6823. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  6824. .stream_name = "Voice Farend Playback",
  6825. .cpu_dai_name = "msm-dai-q6-dev.32773",
  6826. .platform_name = "msm-pcm-routing",
  6827. .codec_name = "msm-stub-codec.1",
  6828. .codec_dai_name = "msm-stub-rx",
  6829. .no_pcm = 1,
  6830. .dpcm_playback = 1,
  6831. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  6832. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6833. .ignore_suspend = 1,
  6834. .ignore_pmdown_time = 1,
  6835. },
  6836. /* Incall Music 2 BACK END DAI Link */
  6837. {
  6838. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  6839. .stream_name = "Voice2 Farend Playback",
  6840. .cpu_dai_name = "msm-dai-q6-dev.32770",
  6841. .platform_name = "msm-pcm-routing",
  6842. .codec_name = "msm-stub-codec.1",
  6843. .codec_dai_name = "msm-stub-rx",
  6844. .no_pcm = 1,
  6845. .dpcm_playback = 1,
  6846. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  6847. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6848. .ignore_suspend = 1,
  6849. .ignore_pmdown_time = 1,
  6850. },
  6851. {
  6852. .name = LPASS_BE_USB_AUDIO_RX,
  6853. .stream_name = "USB Audio Playback",
  6854. .cpu_dai_name = "msm-dai-q6-dev.28672",
  6855. .platform_name = "msm-pcm-routing",
  6856. .codec_name = "msm-stub-codec.1",
  6857. .codec_dai_name = "msm-stub-rx",
  6858. .no_pcm = 1,
  6859. .dpcm_playback = 1,
  6860. .id = MSM_BACKEND_DAI_USB_RX,
  6861. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6862. .ignore_pmdown_time = 1,
  6863. .ignore_suspend = 1,
  6864. },
  6865. {
  6866. .name = LPASS_BE_USB_AUDIO_TX,
  6867. .stream_name = "USB Audio Capture",
  6868. .cpu_dai_name = "msm-dai-q6-dev.28673",
  6869. .platform_name = "msm-pcm-routing",
  6870. .codec_name = "msm-stub-codec.1",
  6871. .codec_dai_name = "msm-stub-tx",
  6872. .no_pcm = 1,
  6873. .dpcm_capture = 1,
  6874. .id = MSM_BACKEND_DAI_USB_TX,
  6875. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6876. .ignore_suspend = 1,
  6877. },
  6878. {
  6879. .name = LPASS_BE_PRI_TDM_RX_0,
  6880. .stream_name = "Primary TDM0 Playback",
  6881. .cpu_dai_name = "msm-dai-q6-tdm.36864",
  6882. .platform_name = "msm-pcm-routing",
  6883. .codec_name = "msm-stub-codec.1",
  6884. .codec_dai_name = "msm-stub-rx",
  6885. .no_pcm = 1,
  6886. .dpcm_playback = 1,
  6887. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  6888. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6889. .ops = &qcs405_tdm_be_ops,
  6890. .ignore_suspend = 1,
  6891. .ignore_pmdown_time = 1,
  6892. },
  6893. {
  6894. .name = LPASS_BE_PRI_TDM_TX_0,
  6895. .stream_name = "Primary TDM0 Capture",
  6896. .cpu_dai_name = "msm-dai-q6-tdm.36865",
  6897. .platform_name = "msm-pcm-routing",
  6898. .codec_name = "msm-stub-codec.1",
  6899. .codec_dai_name = "msm-stub-tx",
  6900. .no_pcm = 1,
  6901. .dpcm_capture = 1,
  6902. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  6903. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6904. .ops = &qcs405_tdm_be_ops,
  6905. .ignore_suspend = 1,
  6906. },
  6907. {
  6908. .name = LPASS_BE_SEC_TDM_RX_0,
  6909. .stream_name = "Secondary TDM0 Playback",
  6910. .cpu_dai_name = "msm-dai-q6-tdm.36880",
  6911. .platform_name = "msm-pcm-routing",
  6912. .codec_name = "msm-stub-codec.1",
  6913. .codec_dai_name = "msm-stub-rx",
  6914. .no_pcm = 1,
  6915. .dpcm_playback = 1,
  6916. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  6917. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6918. .ops = &qcs405_tdm_be_ops,
  6919. .ignore_suspend = 1,
  6920. .ignore_pmdown_time = 1,
  6921. },
  6922. {
  6923. .name = LPASS_BE_SEC_TDM_TX_0,
  6924. .stream_name = "Secondary TDM0 Capture",
  6925. .cpu_dai_name = "msm-dai-q6-tdm.36881",
  6926. .platform_name = "msm-pcm-routing",
  6927. .codec_name = "msm-stub-codec.1",
  6928. .codec_dai_name = "msm-stub-tx",
  6929. .no_pcm = 1,
  6930. .dpcm_capture = 1,
  6931. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  6932. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6933. .ops = &qcs405_tdm_be_ops,
  6934. .ignore_suspend = 1,
  6935. },
  6936. {
  6937. .name = LPASS_BE_TERT_TDM_RX_0,
  6938. .stream_name = "Tertiary TDM0 Playback",
  6939. .cpu_dai_name = "msm-dai-q6-tdm.36896",
  6940. .platform_name = "msm-pcm-routing",
  6941. .codec_name = "msm-stub-codec.1",
  6942. .codec_dai_name = "msm-stub-rx",
  6943. .no_pcm = 1,
  6944. .dpcm_playback = 1,
  6945. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  6946. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6947. .ops = &qcs405_tdm_be_ops,
  6948. .ignore_suspend = 1,
  6949. .ignore_pmdown_time = 1,
  6950. },
  6951. {
  6952. .name = LPASS_BE_TERT_TDM_TX_0,
  6953. .stream_name = "Tertiary TDM0 Capture",
  6954. .cpu_dai_name = "msm-dai-q6-tdm.36897",
  6955. .platform_name = "msm-pcm-routing",
  6956. .codec_name = "msm-stub-codec.1",
  6957. .codec_dai_name = "msm-stub-tx",
  6958. .no_pcm = 1,
  6959. .dpcm_capture = 1,
  6960. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  6961. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6962. .ops = &qcs405_tdm_be_ops,
  6963. .ignore_suspend = 1,
  6964. },
  6965. {
  6966. .name = LPASS_BE_QUAT_TDM_RX_0,
  6967. .stream_name = "Quaternary TDM0 Playback",
  6968. .cpu_dai_name = "msm-dai-q6-tdm.36912",
  6969. .platform_name = "msm-pcm-routing",
  6970. .codec_name = "msm-stub-codec.1",
  6971. .codec_dai_name = "msm-stub-rx",
  6972. .no_pcm = 1,
  6973. .dpcm_playback = 1,
  6974. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  6975. .be_hw_params_fixup = msm_tdm_be_hw_params_fixup,
  6976. .ops = &qcs405_tdm_be_ops,
  6977. .ignore_suspend = 1,
  6978. .ignore_pmdown_time = 1,
  6979. },
  6980. {
  6981. .name = LPASS_BE_QUAT_TDM_TX_0,
  6982. .stream_name = "Quaternary TDM0 Capture",
  6983. .cpu_dai_name = "msm-dai-q6-tdm.36913",
  6984. .platform_name = "msm-pcm-routing",
  6985. .codec_name = "msm-stub-codec.1",
  6986. .codec_dai_name = "msm-stub-tx",
  6987. .no_pcm = 1,
  6988. .dpcm_capture = 1,
  6989. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  6990. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6991. .ops = &qcs405_tdm_be_ops,
  6992. .ignore_suspend = 1,
  6993. },
  6994. {
  6995. .name = LPASS_BE_QUIN_TDM_RX_0,
  6996. .stream_name = "Quinary TDM0 Playback",
  6997. .cpu_dai_name = "msm-dai-q6-tdm.36928",
  6998. .platform_name = "msm-pcm-routing",
  6999. .codec_name = "msm-stub-codec.1",
  7000. .codec_dai_name = "msm-stub-rx",
  7001. .no_pcm = 1,
  7002. .dpcm_playback = 1,
  7003. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  7004. .be_hw_params_fixup = msm_tdm_be_hw_params_fixup,
  7005. .ops = &qcs405_tdm_be_ops,
  7006. .ignore_suspend = 1,
  7007. .ignore_pmdown_time = 1,
  7008. },
  7009. {
  7010. .name = LPASS_BE_QUIN_TDM_TX_0,
  7011. .stream_name = "Quinary TDM0 Capture",
  7012. .cpu_dai_name = "msm-dai-q6-tdm.36929",
  7013. .platform_name = "msm-pcm-routing",
  7014. .codec_name = "msm-stub-codec.1",
  7015. .codec_dai_name = "msm-stub-tx",
  7016. .no_pcm = 1,
  7017. .dpcm_capture = 1,
  7018. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  7019. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7020. .ops = &qcs405_tdm_be_ops,
  7021. .ignore_suspend = 1,
  7022. },
  7023. };
  7024. static struct snd_soc_dai_link msm_tasha_be_dai_links[] = {
  7025. {
  7026. .name = LPASS_BE_SLIMBUS_0_RX,
  7027. .stream_name = "Slimbus Playback",
  7028. .cpu_dai_name = "msm-dai-q6-dev.16384",
  7029. .platform_name = "msm-pcm-routing",
  7030. .codec_name = "tasha_codec",
  7031. .codec_dai_name = "tasha_mix_rx1",
  7032. .no_pcm = 1,
  7033. .dpcm_playback = 1,
  7034. .id = MSM_BACKEND_DAI_SLIMBUS_0_RX,
  7035. .init = &msm_audrx_init,
  7036. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7037. /* this dainlink has playback support */
  7038. .ignore_pmdown_time = 1,
  7039. .ignore_suspend = 1,
  7040. .ops = &msm_be_ops,
  7041. },
  7042. {
  7043. .name = LPASS_BE_SLIMBUS_0_TX,
  7044. .stream_name = "Slimbus Capture",
  7045. .cpu_dai_name = "msm-dai-q6-dev.16385",
  7046. .platform_name = "msm-pcm-routing",
  7047. .codec_name = "tasha_codec",
  7048. .codec_dai_name = "tasha_tx1",
  7049. .no_pcm = 1,
  7050. .dpcm_capture = 1,
  7051. .id = MSM_BACKEND_DAI_SLIMBUS_0_TX,
  7052. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7053. .ignore_suspend = 1,
  7054. .ops = &msm_be_ops,
  7055. },
  7056. {
  7057. .name = LPASS_BE_SLIMBUS_1_RX,
  7058. .stream_name = "Slimbus1 Playback",
  7059. .cpu_dai_name = "msm-dai-q6-dev.16386",
  7060. .platform_name = "msm-pcm-routing",
  7061. .codec_name = "tasha_codec",
  7062. .codec_dai_name = "tasha_mix_rx1",
  7063. .no_pcm = 1,
  7064. .dpcm_playback = 1,
  7065. .id = MSM_BACKEND_DAI_SLIMBUS_1_RX,
  7066. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7067. .ops = &msm_be_ops,
  7068. /* dai link has playback support */
  7069. .ignore_pmdown_time = 1,
  7070. .ignore_suspend = 1,
  7071. },
  7072. {
  7073. .name = LPASS_BE_SLIMBUS_1_TX,
  7074. .stream_name = "Slimbus1 Capture",
  7075. .cpu_dai_name = "msm-dai-q6-dev.16387",
  7076. .platform_name = "msm-pcm-routing",
  7077. .codec_name = "tasha_codec",
  7078. .codec_dai_name = "tasha_tx3",
  7079. .no_pcm = 1,
  7080. .dpcm_capture = 1,
  7081. .id = MSM_BACKEND_DAI_SLIMBUS_1_TX,
  7082. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7083. .ops = &msm_be_ops,
  7084. .ignore_suspend = 1,
  7085. },
  7086. {
  7087. .name = LPASS_BE_SLIMBUS_2_RX,
  7088. .stream_name = "Slimbus2 Playback",
  7089. .cpu_dai_name = "msm-dai-q6-dev.16388",
  7090. .platform_name = "msm-pcm-routing",
  7091. .codec_name = "tasha_codec",
  7092. .codec_dai_name = "tasha_rx2",
  7093. .no_pcm = 1,
  7094. .dpcm_playback = 1,
  7095. .id = MSM_BACKEND_DAI_SLIMBUS_2_RX,
  7096. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7097. .ops = &msm_be_ops,
  7098. .ignore_pmdown_time = 1,
  7099. .ignore_suspend = 1,
  7100. },
  7101. {
  7102. .name = LPASS_BE_SLIMBUS_3_RX,
  7103. .stream_name = "Slimbus3 Playback",
  7104. .cpu_dai_name = "msm-dai-q6-dev.16390",
  7105. .platform_name = "msm-pcm-routing",
  7106. .codec_name = "tasha_codec",
  7107. .codec_dai_name = "tasha_mix_rx1",
  7108. .no_pcm = 1,
  7109. .dpcm_playback = 1,
  7110. .id = MSM_BACKEND_DAI_SLIMBUS_3_RX,
  7111. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7112. .ops = &msm_be_ops,
  7113. /* dai link has playback support */
  7114. .ignore_pmdown_time = 1,
  7115. .ignore_suspend = 1,
  7116. },
  7117. {
  7118. .name = LPASS_BE_SLIMBUS_3_TX,
  7119. .stream_name = "Slimbus3 Capture",
  7120. .cpu_dai_name = "msm-dai-q6-dev.16391",
  7121. .platform_name = "msm-pcm-routing",
  7122. .codec_name = "tasha_codec",
  7123. .codec_dai_name = "tasha_tx1",
  7124. .no_pcm = 1,
  7125. .dpcm_capture = 1,
  7126. .id = MSM_BACKEND_DAI_SLIMBUS_3_TX,
  7127. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7128. .ops = &msm_be_ops,
  7129. .ignore_suspend = 1,
  7130. },
  7131. {
  7132. .name = LPASS_BE_SLIMBUS_4_RX,
  7133. .stream_name = "Slimbus4 Playback",
  7134. .cpu_dai_name = "msm-dai-q6-dev.16392",
  7135. .platform_name = "msm-pcm-routing",
  7136. .codec_name = "tasha_codec",
  7137. .codec_dai_name = "tasha_mix_rx1",
  7138. .no_pcm = 1,
  7139. .dpcm_playback = 1,
  7140. .id = MSM_BACKEND_DAI_SLIMBUS_4_RX,
  7141. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7142. .ops = &msm_be_ops,
  7143. /* dai link has playback support */
  7144. .ignore_pmdown_time = 1,
  7145. .ignore_suspend = 1,
  7146. },
  7147. {
  7148. .name = LPASS_BE_SLIMBUS_5_RX,
  7149. .stream_name = "Slimbus5 Playback",
  7150. .cpu_dai_name = "msm-dai-q6-dev.16394",
  7151. .platform_name = "msm-pcm-routing",
  7152. .codec_name = "tasha_codec",
  7153. .codec_dai_name = "tasha_rx3",
  7154. .no_pcm = 1,
  7155. .dpcm_playback = 1,
  7156. .id = MSM_BACKEND_DAI_SLIMBUS_5_RX,
  7157. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7158. .ops = &msm_be_ops,
  7159. /* dai link has playback support */
  7160. .ignore_pmdown_time = 1,
  7161. .ignore_suspend = 1,
  7162. },
  7163. {
  7164. .name = LPASS_BE_SLIMBUS_6_RX,
  7165. .stream_name = "Slimbus6 Playback",
  7166. .cpu_dai_name = "msm-dai-q6-dev.16396",
  7167. .platform_name = "msm-pcm-routing",
  7168. .codec_name = "tasha_codec",
  7169. .codec_dai_name = "tasha_rx4",
  7170. .no_pcm = 1,
  7171. .dpcm_playback = 1,
  7172. .id = MSM_BACKEND_DAI_SLIMBUS_6_RX,
  7173. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7174. .ops = &msm_be_ops,
  7175. /* dai link has playback support */
  7176. .ignore_pmdown_time = 1,
  7177. .ignore_suspend = 1,
  7178. },
  7179. /* Slimbus VI Recording */
  7180. {
  7181. .name = LPASS_BE_SLIMBUS_TX_VI,
  7182. .stream_name = "Slimbus4 Capture",
  7183. .cpu_dai_name = "msm-dai-q6-dev.16393",
  7184. .platform_name = "msm-pcm-routing",
  7185. .codec_name = "tasha_codec",
  7186. .codec_dai_name = "tasha_vifeedback",
  7187. .id = MSM_BACKEND_DAI_SLIMBUS_4_TX,
  7188. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7189. .ops = &msm_be_ops,
  7190. .ignore_suspend = 1,
  7191. .no_pcm = 1,
  7192. .dpcm_capture = 1,
  7193. .ignore_pmdown_time = 1,
  7194. },
  7195. };
  7196. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  7197. {
  7198. .name = LPASS_BE_SLIMBUS_7_RX,
  7199. .stream_name = "Slimbus7 Playback",
  7200. .cpu_dai_name = "msm-dai-q6-dev.16398",
  7201. .platform_name = "msm-pcm-routing",
  7202. .codec_name = "btfmslim_slave",
  7203. /* BT codec driver determines capabilities based on
  7204. * dai name, bt codecdai name should always contains
  7205. * supported usecase information
  7206. */
  7207. .codec_dai_name = "btfm_bt_sco_a2dp_slim_rx",
  7208. .no_pcm = 1,
  7209. .dpcm_playback = 1,
  7210. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  7211. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7212. .ops = &msm_wcn_ops,
  7213. /* dai link has playback support */
  7214. .ignore_pmdown_time = 1,
  7215. .ignore_suspend = 1,
  7216. },
  7217. {
  7218. .name = LPASS_BE_SLIMBUS_7_TX,
  7219. .stream_name = "Slimbus7 Capture",
  7220. .cpu_dai_name = "msm-dai-q6-dev.16399",
  7221. .platform_name = "msm-pcm-routing",
  7222. .codec_name = "btfmslim_slave",
  7223. .codec_dai_name = "btfm_bt_sco_slim_tx",
  7224. .no_pcm = 1,
  7225. .dpcm_capture = 1,
  7226. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  7227. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7228. .ops = &msm_wcn_ops,
  7229. .ignore_suspend = 1,
  7230. },
  7231. {
  7232. .name = LPASS_BE_SLIMBUS_8_TX,
  7233. .stream_name = "Slimbus8 Capture",
  7234. .cpu_dai_name = "msm-dai-q6-dev.16401",
  7235. .platform_name = "msm-pcm-routing",
  7236. .codec_name = "btfmslim_slave",
  7237. .codec_dai_name = "btfm_fm_slim_tx",
  7238. .no_pcm = 1,
  7239. .dpcm_capture = 1,
  7240. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  7241. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7242. .init = &msm_wcn_init,
  7243. .ops = &msm_wcn_ops,
  7244. .ignore_suspend = 1,
  7245. },
  7246. {
  7247. .name = LPASS_BE_SLIMBUS_9_TX,
  7248. .stream_name = "Slimbus9 Capture",
  7249. .cpu_dai_name = "msm-dai-q6-dev.16403",
  7250. .platform_name = "msm-pcm-routing",
  7251. .codec_name = "btfmslim_slave",
  7252. .codec_dai_name = "btfm_bt_split_a2dp_slim_tx",
  7253. .no_pcm = 1,
  7254. .dpcm_capture = 1,
  7255. .id = MSM_BACKEND_DAI_SLIMBUS_9_TX,
  7256. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7257. .ops = &msm_wcn_ops,
  7258. .ignore_suspend = 1,
  7259. },
  7260. };
  7261. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  7262. {
  7263. .name = LPASS_BE_PRI_MI2S_RX,
  7264. .stream_name = "Primary MI2S Playback",
  7265. .cpu_dai_name = "msm-dai-q6-mi2s.0",
  7266. .platform_name = "msm-pcm-routing",
  7267. .codec_name = "msm-stub-codec.1",
  7268. .codec_dai_name = "msm-stub-rx",
  7269. .no_pcm = 1,
  7270. .dpcm_playback = 1,
  7271. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  7272. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7273. .ops = &msm_mi2s_be_ops,
  7274. .ignore_suspend = 1,
  7275. .ignore_pmdown_time = 1,
  7276. },
  7277. {
  7278. .name = LPASS_BE_PRI_MI2S_TX,
  7279. .stream_name = "Primary MI2S Capture",
  7280. .cpu_dai_name = "msm-dai-q6-mi2s.0",
  7281. .platform_name = "msm-pcm-routing",
  7282. .codec_name = "msm-stub-codec.1",
  7283. .codec_dai_name = "msm-stub-tx",
  7284. .no_pcm = 1,
  7285. .dpcm_capture = 1,
  7286. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  7287. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7288. .ops = &msm_mi2s_be_ops,
  7289. .ignore_suspend = 1,
  7290. },
  7291. {
  7292. .name = LPASS_BE_SEC_MI2S_RX,
  7293. .stream_name = "Secondary MI2S Playback",
  7294. .cpu_dai_name = "msm-dai-q6-mi2s.1",
  7295. .platform_name = "msm-pcm-routing",
  7296. .codec_name = "msm-stub-codec.1",
  7297. .codec_dai_name = "msm-stub-rx",
  7298. .no_pcm = 1,
  7299. .dpcm_playback = 1,
  7300. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  7301. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7302. .ops = &msm_mi2s_be_ops,
  7303. .ignore_suspend = 1,
  7304. .ignore_pmdown_time = 1,
  7305. },
  7306. {
  7307. .name = LPASS_BE_SEC_MI2S_TX,
  7308. .stream_name = "Secondary MI2S Capture",
  7309. .cpu_dai_name = "msm-dai-q6-mi2s.1",
  7310. .platform_name = "msm-pcm-routing",
  7311. .codec_name = "msm-stub-codec.1",
  7312. .codec_dai_name = "msm-stub-tx",
  7313. .no_pcm = 1,
  7314. .dpcm_capture = 1,
  7315. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  7316. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7317. .ops = &msm_mi2s_be_ops,
  7318. .ignore_suspend = 1,
  7319. },
  7320. {
  7321. .name = LPASS_BE_TERT_MI2S_RX,
  7322. .stream_name = "Tertiary MI2S Playback",
  7323. .cpu_dai_name = "msm-dai-q6-mi2s.2",
  7324. .platform_name = "msm-pcm-routing",
  7325. .codec_name = "msm-stub-codec.1",
  7326. .codec_dai_name = "msm-stub-rx",
  7327. .no_pcm = 1,
  7328. .dpcm_playback = 1,
  7329. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  7330. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7331. .ops = &msm_mi2s_be_ops,
  7332. .ignore_suspend = 1,
  7333. .ignore_pmdown_time = 1,
  7334. },
  7335. {
  7336. .name = LPASS_BE_TERT_MI2S_TX,
  7337. .stream_name = "Tertiary MI2S Capture",
  7338. .cpu_dai_name = "msm-dai-q6-mi2s.2",
  7339. .platform_name = "msm-pcm-routing",
  7340. .codec_name = "msm-stub-codec.1",
  7341. .codec_dai_name = "msm-stub-tx",
  7342. .no_pcm = 1,
  7343. .dpcm_capture = 1,
  7344. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  7345. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7346. .ops = &msm_mi2s_be_ops,
  7347. .ignore_suspend = 1,
  7348. },
  7349. {
  7350. .name = LPASS_BE_QUAT_MI2S_RX,
  7351. .stream_name = "Quaternary MI2S Playback",
  7352. .cpu_dai_name = "msm-dai-q6-mi2s.3",
  7353. .platform_name = "msm-pcm-routing",
  7354. .codec_name = "msm-stub-codec.1",
  7355. .codec_dai_name = "msm-stub-rx",
  7356. .no_pcm = 1,
  7357. .dpcm_playback = 1,
  7358. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  7359. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7360. .ops = &msm_mi2s_be_ops,
  7361. .ignore_suspend = 1,
  7362. .ignore_pmdown_time = 1,
  7363. },
  7364. {
  7365. .name = LPASS_BE_QUAT_MI2S_TX,
  7366. .stream_name = "Quaternary MI2S Capture",
  7367. .cpu_dai_name = "msm-dai-q6-mi2s.3",
  7368. .platform_name = "msm-pcm-routing",
  7369. .codec_name = "msm-stub-codec.1",
  7370. .codec_dai_name = "msm-stub-tx",
  7371. .no_pcm = 1,
  7372. .dpcm_capture = 1,
  7373. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  7374. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7375. .ops = &msm_mi2s_be_ops,
  7376. .ignore_suspend = 1,
  7377. },
  7378. {
  7379. .name = LPASS_BE_QUIN_MI2S_RX,
  7380. .stream_name = "Quinary MI2S Playback",
  7381. .cpu_dai_name = "msm-dai-q6-mi2s.4",
  7382. .platform_name = "msm-pcm-routing",
  7383. .codec_name = "msm-stub-codec.1",
  7384. .codec_dai_name = "msm-stub-rx",
  7385. .no_pcm = 1,
  7386. .dpcm_playback = 1,
  7387. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  7388. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7389. .ops = &msm_mi2s_be_ops,
  7390. .ignore_suspend = 1,
  7391. .ignore_pmdown_time = 1,
  7392. },
  7393. {
  7394. .name = LPASS_BE_QUIN_MI2S_TX,
  7395. .stream_name = "Quinary MI2S Capture",
  7396. .cpu_dai_name = "msm-dai-q6-mi2s.4",
  7397. .platform_name = "msm-pcm-routing",
  7398. .codec_name = "msm-stub-codec.1",
  7399. .codec_dai_name = "msm-stub-tx",
  7400. .no_pcm = 1,
  7401. .dpcm_capture = 1,
  7402. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  7403. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7404. .ops = &msm_mi2s_be_ops,
  7405. .ignore_suspend = 1,
  7406. },
  7407. };
  7408. static struct snd_soc_dai_link msm_meta_mi2s_be_dai_links[] = {
  7409. {
  7410. .name = LPASS_BE_PRI_META_MI2S_RX,
  7411. .stream_name = "Primary META MI2S Playback",
  7412. .cpu_dai_name = "msm-dai-q6-meta-mi2s.4864",
  7413. .platform_name = "msm-pcm-routing",
  7414. .codec_name = "msm-stub-codec.1",
  7415. .codec_dai_name = "msm-stub-rx",
  7416. .no_pcm = 1,
  7417. .dpcm_playback = 1,
  7418. .id = MSM_BACKEND_DAI_PRI_META_MI2S_RX,
  7419. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7420. .ops = &msm_meta_mi2s_be_ops,
  7421. .ignore_suspend = 1,
  7422. .ignore_pmdown_time = 1,
  7423. },
  7424. {
  7425. .name = LPASS_BE_SEC_META_MI2S_RX,
  7426. .stream_name = "Secondary META MI2S Playback",
  7427. .cpu_dai_name = "msm-dai-q6-meta-mi2s.4866",
  7428. .platform_name = "msm-pcm-routing",
  7429. .codec_name = "msm-stub-codec.1",
  7430. .codec_dai_name = "msm-stub-rx",
  7431. .no_pcm = 1,
  7432. .dpcm_playback = 1,
  7433. .id = MSM_BACKEND_DAI_SEC_META_MI2S_RX,
  7434. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7435. .ops = &msm_meta_mi2s_be_ops,
  7436. .ignore_suspend = 1,
  7437. .ignore_pmdown_time = 1,
  7438. },
  7439. };
  7440. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  7441. /* Primary AUX PCM Backend DAI Links */
  7442. {
  7443. .name = LPASS_BE_AUXPCM_RX,
  7444. .stream_name = "AUX PCM Playback",
  7445. .cpu_dai_name = "msm-dai-q6-auxpcm.1",
  7446. .platform_name = "msm-pcm-routing",
  7447. .codec_name = "msm-stub-codec.1",
  7448. .codec_dai_name = "msm-stub-rx",
  7449. .no_pcm = 1,
  7450. .dpcm_playback = 1,
  7451. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  7452. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7453. .ops = &msm_auxpcm_be_ops,
  7454. .ignore_pmdown_time = 1,
  7455. .ignore_suspend = 1,
  7456. },
  7457. {
  7458. .name = LPASS_BE_AUXPCM_TX,
  7459. .stream_name = "AUX PCM Capture",
  7460. .cpu_dai_name = "msm-dai-q6-auxpcm.1",
  7461. .platform_name = "msm-pcm-routing",
  7462. .codec_name = "msm-stub-codec.1",
  7463. .codec_dai_name = "msm-stub-tx",
  7464. .no_pcm = 1,
  7465. .dpcm_capture = 1,
  7466. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  7467. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7468. .ops = &msm_auxpcm_be_ops,
  7469. .ignore_suspend = 1,
  7470. },
  7471. /* Secondary AUX PCM Backend DAI Links */
  7472. {
  7473. .name = LPASS_BE_SEC_AUXPCM_RX,
  7474. .stream_name = "Sec AUX PCM Playback",
  7475. .cpu_dai_name = "msm-dai-q6-auxpcm.2",
  7476. .platform_name = "msm-pcm-routing",
  7477. .codec_name = "msm-stub-codec.1",
  7478. .codec_dai_name = "msm-stub-rx",
  7479. .no_pcm = 1,
  7480. .dpcm_playback = 1,
  7481. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  7482. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7483. .ops = &msm_auxpcm_be_ops,
  7484. .ignore_pmdown_time = 1,
  7485. .ignore_suspend = 1,
  7486. },
  7487. {
  7488. .name = LPASS_BE_SEC_AUXPCM_TX,
  7489. .stream_name = "Sec AUX PCM Capture",
  7490. .cpu_dai_name = "msm-dai-q6-auxpcm.2",
  7491. .platform_name = "msm-pcm-routing",
  7492. .codec_name = "msm-stub-codec.1",
  7493. .codec_dai_name = "msm-stub-tx",
  7494. .no_pcm = 1,
  7495. .dpcm_capture = 1,
  7496. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  7497. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7498. .ops = &msm_auxpcm_be_ops,
  7499. .ignore_suspend = 1,
  7500. },
  7501. /* Tertiary AUX PCM Backend DAI Links */
  7502. {
  7503. .name = LPASS_BE_TERT_AUXPCM_RX,
  7504. .stream_name = "Tert AUX PCM Playback",
  7505. .cpu_dai_name = "msm-dai-q6-auxpcm.3",
  7506. .platform_name = "msm-pcm-routing",
  7507. .codec_name = "msm-stub-codec.1",
  7508. .codec_dai_name = "msm-stub-rx",
  7509. .no_pcm = 1,
  7510. .dpcm_playback = 1,
  7511. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  7512. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7513. .ops = &msm_auxpcm_be_ops,
  7514. .ignore_suspend = 1,
  7515. },
  7516. {
  7517. .name = LPASS_BE_TERT_AUXPCM_TX,
  7518. .stream_name = "Tert AUX PCM Capture",
  7519. .cpu_dai_name = "msm-dai-q6-auxpcm.3",
  7520. .platform_name = "msm-pcm-routing",
  7521. .codec_name = "msm-stub-codec.1",
  7522. .codec_dai_name = "msm-stub-tx",
  7523. .no_pcm = 1,
  7524. .dpcm_capture = 1,
  7525. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  7526. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7527. .ops = &msm_auxpcm_be_ops,
  7528. .ignore_suspend = 1,
  7529. },
  7530. /* Quaternary AUX PCM Backend DAI Links */
  7531. {
  7532. .name = LPASS_BE_QUAT_AUXPCM_RX,
  7533. .stream_name = "Quat AUX PCM Playback",
  7534. .cpu_dai_name = "msm-dai-q6-auxpcm.4",
  7535. .platform_name = "msm-pcm-routing",
  7536. .codec_name = "msm-stub-codec.1",
  7537. .codec_dai_name = "msm-stub-rx",
  7538. .no_pcm = 1,
  7539. .dpcm_playback = 1,
  7540. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  7541. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7542. .ops = &msm_auxpcm_be_ops,
  7543. .ignore_pmdown_time = 1,
  7544. .ignore_suspend = 1,
  7545. },
  7546. {
  7547. .name = LPASS_BE_QUAT_AUXPCM_TX,
  7548. .stream_name = "Quat AUX PCM Capture",
  7549. .cpu_dai_name = "msm-dai-q6-auxpcm.4",
  7550. .platform_name = "msm-pcm-routing",
  7551. .codec_name = "msm-stub-codec.1",
  7552. .codec_dai_name = "msm-stub-tx",
  7553. .no_pcm = 1,
  7554. .dpcm_capture = 1,
  7555. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  7556. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7557. .ops = &msm_auxpcm_be_ops,
  7558. .ignore_suspend = 1,
  7559. },
  7560. /* Quinary AUX PCM Backend DAI Links */
  7561. {
  7562. .name = LPASS_BE_QUIN_AUXPCM_RX,
  7563. .stream_name = "Quin AUX PCM Playback",
  7564. .cpu_dai_name = "msm-dai-q6-auxpcm.5",
  7565. .platform_name = "msm-pcm-routing",
  7566. .codec_name = "msm-stub-codec.1",
  7567. .codec_dai_name = "msm-stub-rx",
  7568. .no_pcm = 1,
  7569. .dpcm_playback = 1,
  7570. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  7571. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7572. .ops = &msm_auxpcm_be_ops,
  7573. .ignore_pmdown_time = 1,
  7574. .ignore_suspend = 1,
  7575. },
  7576. {
  7577. .name = LPASS_BE_QUIN_AUXPCM_TX,
  7578. .stream_name = "Quin AUX PCM Capture",
  7579. .cpu_dai_name = "msm-dai-q6-auxpcm.5",
  7580. .platform_name = "msm-pcm-routing",
  7581. .codec_name = "msm-stub-codec.1",
  7582. .codec_dai_name = "msm-stub-tx",
  7583. .no_pcm = 1,
  7584. .dpcm_capture = 1,
  7585. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  7586. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7587. .ops = &msm_auxpcm_be_ops,
  7588. .ignore_suspend = 1,
  7589. },
  7590. };
  7591. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  7592. /* WSA CDC DMA Backend DAI Links */
  7593. {
  7594. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  7595. .stream_name = "WSA CDC DMA0 Playback",
  7596. .cpu_dai_name = "msm-dai-cdc-dma-dev.45056",
  7597. .platform_name = "msm-pcm-routing",
  7598. .codec_name = "bolero_codec",
  7599. .codec_dai_name = "wsa_macro_rx1",
  7600. .no_pcm = 1,
  7601. .dpcm_playback = 1,
  7602. .init = &msm_wsa_cdc_dma_init,
  7603. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  7604. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7605. .ignore_pmdown_time = 1,
  7606. .ignore_suspend = 1,
  7607. .ops = &msm_cdc_dma_be_ops,
  7608. },
  7609. {
  7610. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  7611. .stream_name = "WSA CDC DMA1 Playback",
  7612. .cpu_dai_name = "msm-dai-cdc-dma-dev.45058",
  7613. .platform_name = "msm-pcm-routing",
  7614. .codec_name = "bolero_codec",
  7615. .codec_dai_name = "wsa_macro_rx_mix",
  7616. .no_pcm = 1,
  7617. .dpcm_playback = 1,
  7618. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  7619. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7620. .ignore_pmdown_time = 1,
  7621. .ignore_suspend = 1,
  7622. .ops = &msm_cdc_dma_be_ops,
  7623. },
  7624. {
  7625. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  7626. .stream_name = "WSA CDC DMA1 Capture",
  7627. .cpu_dai_name = "msm-dai-cdc-dma-dev.45059",
  7628. .platform_name = "msm-pcm-routing",
  7629. .codec_name = "bolero_codec",
  7630. .codec_dai_name = "wsa_macro_echo",
  7631. .no_pcm = 1,
  7632. .dpcm_capture = 1,
  7633. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  7634. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7635. .ignore_suspend = 1,
  7636. .ops = &msm_cdc_dma_be_ops,
  7637. },
  7638. };
  7639. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  7640. {
  7641. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  7642. .stream_name = "VA CDC DMA0 Capture",
  7643. .cpu_dai_name = "msm-dai-cdc-dma-dev.45089",
  7644. .platform_name = "msm-pcm-routing",
  7645. .codec_name = "bolero_codec",
  7646. .codec_dai_name = "va_macro_tx1",
  7647. .no_pcm = 1,
  7648. .dpcm_capture = 1,
  7649. .init = &msm_va_cdc_dma_init,
  7650. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  7651. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7652. .ignore_suspend = 1,
  7653. .ops = &msm_cdc_dma_be_ops,
  7654. },
  7655. {
  7656. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  7657. .stream_name = "VA CDC DMA1 Capture",
  7658. .cpu_dai_name = "msm-dai-cdc-dma-dev.45091",
  7659. .platform_name = "msm-pcm-routing",
  7660. .codec_name = "bolero_codec",
  7661. .codec_dai_name = "va_macro_tx2",
  7662. .no_pcm = 1,
  7663. .dpcm_capture = 1,
  7664. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  7665. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7666. .ignore_suspend = 1,
  7667. .ops = &msm_cdc_dma_be_ops,
  7668. },
  7669. };
  7670. static struct snd_soc_dai_link msm_spdif_be_dai_links[] = {
  7671. {
  7672. .name = LPASS_BE_PRI_SPDIF_RX,
  7673. .stream_name = "Primary SPDIF Playback",
  7674. .cpu_dai_name = "msm-dai-q6-spdif.20480",
  7675. .platform_name = "msm-pcm-routing",
  7676. .codec_name = "msm-stub-codec.1",
  7677. .codec_dai_name = "msm-stub-rx",
  7678. .no_pcm = 1,
  7679. .dpcm_playback = 1,
  7680. .id = MSM_BACKEND_DAI_PRI_SPDIF_RX,
  7681. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7682. .ops = &msm_spdif_be_ops,
  7683. .ignore_suspend = 1,
  7684. .ignore_pmdown_time = 1,
  7685. },
  7686. {
  7687. .name = LPASS_BE_PRI_SPDIF_TX,
  7688. .stream_name = "Primary SPDIF Capture",
  7689. .cpu_dai_name = "msm-dai-q6-spdif.20481",
  7690. .platform_name = "msm-pcm-routing",
  7691. .codec_name = "msm-stub-codec.1",
  7692. .codec_dai_name = "msm-stub-tx",
  7693. .no_pcm = 1,
  7694. .dpcm_capture = 1,
  7695. .id = MSM_BACKEND_DAI_PRI_SPDIF_TX,
  7696. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7697. .ops = &msm_spdif_be_ops,
  7698. .ignore_suspend = 1,
  7699. },
  7700. {
  7701. .name = LPASS_BE_SEC_SPDIF_RX,
  7702. .stream_name = "Secondary SPDIF Playback",
  7703. .cpu_dai_name = "msm-dai-q6-spdif.20482",
  7704. .platform_name = "msm-pcm-routing",
  7705. .codec_name = "msm-stub-codec.1",
  7706. .codec_dai_name = "msm-stub-rx",
  7707. .no_pcm = 1,
  7708. .dpcm_playback = 1,
  7709. .id = MSM_BACKEND_DAI_SEC_SPDIF_RX,
  7710. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7711. .ops = &msm_spdif_be_ops,
  7712. .ignore_suspend = 1,
  7713. .ignore_pmdown_time = 1,
  7714. },
  7715. {
  7716. .name = LPASS_BE_SEC_SPDIF_TX,
  7717. .stream_name = "Secondary SPDIF Capture",
  7718. .cpu_dai_name = "msm-dai-q6-spdif.20483",
  7719. .platform_name = "msm-pcm-routing",
  7720. .codec_name = "msm-stub-codec.1",
  7721. .codec_dai_name = "msm-stub-tx",
  7722. .no_pcm = 1,
  7723. .dpcm_capture = 1,
  7724. .id = MSM_BACKEND_DAI_SEC_SPDIF_TX,
  7725. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7726. .ops = &msm_spdif_be_ops,
  7727. .ignore_suspend = 1,
  7728. },
  7729. };
  7730. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  7731. {
  7732. .name = LPASS_BE_AFE_LOOPBACK_TX,
  7733. .stream_name = "AFE Loopback Capture",
  7734. .cpu_dai_name = "msm-dai-q6-dev.24577",
  7735. .platform_name = "msm-pcm-routing",
  7736. .codec_name = "msm-stub-codec.1",
  7737. .codec_dai_name = "msm-stub-tx",
  7738. .no_pcm = 1,
  7739. .dpcm_capture = 1,
  7740. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  7741. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7742. .ignore_pmdown_time = 1,
  7743. .ignore_suspend = 1,
  7744. },
  7745. };
  7746. static struct snd_soc_dai_link msm_qcs405_dai_links[
  7747. ARRAY_SIZE(msm_common_dai_links) +
  7748. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  7749. ARRAY_SIZE(msm_common_be_dai_links) +
  7750. ARRAY_SIZE(msm_tasha_be_dai_links) +
  7751. ARRAY_SIZE(msm_wcn_be_dai_links) +
  7752. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  7753. ARRAY_SIZE(msm_meta_mi2s_be_dai_links) +
  7754. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  7755. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  7756. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  7757. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  7758. ARRAY_SIZE(msm_spdif_be_dai_links) +
  7759. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  7760. ARRAY_SIZE(ext_hdmi_be_dai_link)];
  7761. static int msm_snd_card_tasha_late_probe(struct snd_soc_card *card)
  7762. {
  7763. int ret = 0;
  7764. ret = audio_notifier_register("qcs405", AUDIO_NOTIFIER_ADSP_DOMAIN,
  7765. &service_nb);
  7766. if (ret < 0)
  7767. pr_err("%s: Audio notifier register failed ret = %d\n",
  7768. __func__, ret);
  7769. return ret;
  7770. }
  7771. static int msm_snd_vad_cfg_put(struct snd_kcontrol *kcontrol,
  7772. struct snd_ctl_elem_value *ucontrol)
  7773. {
  7774. int ret = 0;
  7775. int port_id;
  7776. uint32_t vad_enable = ucontrol->value.integer.value[0];
  7777. uint32_t preroll_config = ucontrol->value.integer.value[1];
  7778. uint32_t vad_intf = ucontrol->value.integer.value[2];
  7779. if ((preroll_config < 0) || (preroll_config > 1000) ||
  7780. (vad_enable < 0) || (vad_enable > 1) ||
  7781. (vad_intf > MSM_BACKEND_DAI_MAX)) {
  7782. pr_err("%s: Invalid arguments\n", __func__);
  7783. ret = -EINVAL;
  7784. goto done;
  7785. }
  7786. pr_debug("%s: vad_enable=%d preroll_config=%d vad_intf=%d\n", __func__,
  7787. vad_enable, preroll_config, vad_intf);
  7788. ret = msm_island_vad_get_portid_from_beid(vad_intf, &port_id);
  7789. if (ret) {
  7790. pr_err("%s: Invalid vad interface\n", __func__);
  7791. goto done;
  7792. }
  7793. afe_set_vad_cfg(vad_enable, preroll_config, port_id);
  7794. done:
  7795. return ret;
  7796. }
  7797. static int msm_snd_card_codec_late_probe(struct snd_soc_card *card)
  7798. {
  7799. int ret = 0;
  7800. uint32_t tasha_codec = 0;
  7801. ret = afe_cal_init_hwdep(card);
  7802. if (ret) {
  7803. dev_err(card->dev, "afe cal hwdep init failed (%d)\n", ret);
  7804. ret = 0;
  7805. }
  7806. /* tasha late probe when it is present */
  7807. ret = of_property_read_u32(card->dev->of_node, "qcom,tasha-codec",
  7808. &tasha_codec);
  7809. if (ret) {
  7810. dev_err(card->dev, "%s: No DT match tasha codec\n", __func__);
  7811. ret = 0;
  7812. } else {
  7813. if (tasha_codec) {
  7814. ret = msm_snd_card_tasha_late_probe(card);
  7815. if (ret)
  7816. dev_err(card->dev, "%s: tasha late probe err\n",
  7817. __func__);
  7818. }
  7819. }
  7820. return ret;
  7821. }
  7822. struct snd_soc_card snd_soc_card_qcs405_msm = {
  7823. .name = "qcs405-snd-card",
  7824. .controls = msm_snd_controls,
  7825. .num_controls = ARRAY_SIZE(msm_snd_controls),
  7826. .late_probe = msm_snd_card_codec_late_probe,
  7827. };
  7828. static int msm_populate_dai_link_component_of_node(
  7829. struct snd_soc_card *card)
  7830. {
  7831. int i, index, ret = 0;
  7832. struct device *cdev = card->dev;
  7833. struct snd_soc_dai_link *dai_link = card->dai_link;
  7834. struct device_node *np;
  7835. if (!cdev) {
  7836. pr_err("%s: Sound card device memory NULL\n", __func__);
  7837. return -ENODEV;
  7838. }
  7839. for (i = 0; i < card->num_links; i++) {
  7840. if (dai_link[i].platform_of_node && dai_link[i].cpu_of_node)
  7841. continue;
  7842. /* populate platform_of_node for snd card dai links */
  7843. if (dai_link[i].platform_name &&
  7844. !dai_link[i].platform_of_node) {
  7845. index = of_property_match_string(cdev->of_node,
  7846. "asoc-platform-names",
  7847. dai_link[i].platform_name);
  7848. if (index < 0) {
  7849. pr_err("%s: No match found for platform name: %s\n",
  7850. __func__, dai_link[i].platform_name);
  7851. ret = index;
  7852. goto err;
  7853. }
  7854. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  7855. index);
  7856. if (!np) {
  7857. pr_err("%s: retrieving phandle for platform %s, index %d failed\n",
  7858. __func__, dai_link[i].platform_name,
  7859. index);
  7860. ret = -ENODEV;
  7861. goto err;
  7862. }
  7863. dai_link[i].platform_of_node = np;
  7864. dai_link[i].platform_name = NULL;
  7865. }
  7866. /* populate cpu_of_node for snd card dai links */
  7867. if (dai_link[i].cpu_dai_name && !dai_link[i].cpu_of_node) {
  7868. index = of_property_match_string(cdev->of_node,
  7869. "asoc-cpu-names",
  7870. dai_link[i].cpu_dai_name);
  7871. if (index >= 0) {
  7872. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  7873. index);
  7874. if (!np) {
  7875. pr_err("%s: retrieving phandle for cpu dai %s failed\n",
  7876. __func__,
  7877. dai_link[i].cpu_dai_name);
  7878. ret = -ENODEV;
  7879. goto err;
  7880. }
  7881. dai_link[i].cpu_of_node = np;
  7882. dai_link[i].cpu_dai_name = NULL;
  7883. }
  7884. }
  7885. /* populate codec_of_node for snd card dai links */
  7886. if (dai_link[i].codec_name && !dai_link[i].codec_of_node) {
  7887. index = of_property_match_string(cdev->of_node,
  7888. "asoc-codec-names",
  7889. dai_link[i].codec_name);
  7890. if (index < 0)
  7891. continue;
  7892. np = of_parse_phandle(cdev->of_node, "asoc-codec",
  7893. index);
  7894. if (!np) {
  7895. pr_err("%s: retrieving phandle for codec %s failed\n",
  7896. __func__, dai_link[i].codec_name);
  7897. ret = -ENODEV;
  7898. goto err;
  7899. }
  7900. dai_link[i].codec_of_node = np;
  7901. dai_link[i].codec_name = NULL;
  7902. }
  7903. }
  7904. err:
  7905. return ret;
  7906. }
  7907. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  7908. /* FrontEnd DAI Links */
  7909. {
  7910. .name = "MSMSTUB Media1",
  7911. .stream_name = "MultiMedia1",
  7912. .cpu_dai_name = "MultiMedia1",
  7913. .platform_name = "msm-pcm-dsp.0",
  7914. .dynamic = 1,
  7915. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  7916. .dpcm_playback = 1,
  7917. .dpcm_capture = 1,
  7918. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  7919. SND_SOC_DPCM_TRIGGER_POST},
  7920. .codec_dai_name = "snd-soc-dummy-dai",
  7921. .codec_name = "snd-soc-dummy",
  7922. .ignore_suspend = 1,
  7923. /* this dainlink has playback support */
  7924. .ignore_pmdown_time = 1,
  7925. .id = MSM_FRONTEND_DAI_MULTIMEDIA1
  7926. },
  7927. };
  7928. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  7929. /* Backend DAI Links */
  7930. {
  7931. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  7932. .stream_name = "VA CDC DMA0 Capture",
  7933. .cpu_dai_name = "msm-dai-cdc-dma-dev.45089",
  7934. .platform_name = "msm-pcm-routing",
  7935. .codec_name = "bolero_codec",
  7936. .codec_dai_name = "va_macro_tx1",
  7937. .no_pcm = 1,
  7938. .dpcm_capture = 1,
  7939. .init = &msm_va_cdc_dma_init,
  7940. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  7941. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7942. .ignore_suspend = 1,
  7943. .ops = &msm_cdc_dma_be_ops,
  7944. },
  7945. {
  7946. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  7947. .stream_name = "VA CDC DMA1 Capture",
  7948. .cpu_dai_name = "msm-dai-cdc-dma-dev.45091",
  7949. .platform_name = "msm-pcm-routing",
  7950. .codec_name = "bolero_codec",
  7951. .codec_dai_name = "va_macro_tx2",
  7952. .no_pcm = 1,
  7953. .dpcm_capture = 1,
  7954. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  7955. .be_hw_params_fixup = msm_be_hw_params_fixup,
  7956. .ignore_suspend = 1,
  7957. .ops = &msm_cdc_dma_be_ops,
  7958. },
  7959. };
  7960. static struct snd_soc_dai_link msm_stub_dai_links[
  7961. ARRAY_SIZE(msm_stub_fe_dai_links) +
  7962. ARRAY_SIZE(msm_stub_be_dai_links)];
  7963. struct snd_soc_card snd_soc_card_stub_msm = {
  7964. .name = "qcs405-stub-snd-card",
  7965. };
  7966. static const struct of_device_id qcs405_asoc_machine_of_match[] = {
  7967. { .compatible = "qcom,qcs405-asoc-snd",
  7968. .data = "codec"},
  7969. { .compatible = "qcom,qcs405-asoc-snd-stub",
  7970. .data = "stub_codec"},
  7971. {},
  7972. };
  7973. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  7974. {
  7975. struct snd_soc_card *card = NULL;
  7976. struct snd_soc_dai_link *dailink;
  7977. int total_links = 0;
  7978. uint32_t tasha_codec = 0, auxpcm_audio_intf = 0;
  7979. uint32_t va_bolero_codec = 0, wsa_bolero_codec = 0, mi2s_audio_intf = 0;
  7980. uint32_t spdif_audio_intf = 0, wcn_audio_intf = 0;
  7981. uint32_t afe_loopback_intf = 0, meta_mi2s_intf = 0;
  7982. uint32_t ext_disp_hdmi_rx = 0;
  7983. const struct of_device_id *match;
  7984. char __iomem *spdif_cfg, *spdif_pin_ctl;
  7985. int rc = 0;
  7986. match = of_match_node(qcs405_asoc_machine_of_match, dev->of_node);
  7987. if (!match) {
  7988. dev_err(dev, "%s: No DT match found for sound card\n",
  7989. __func__);
  7990. return NULL;
  7991. }
  7992. if (!strcmp(match->data, "codec")) {
  7993. card = &snd_soc_card_qcs405_msm;
  7994. memcpy(msm_qcs405_dai_links + total_links,
  7995. msm_common_dai_links,
  7996. sizeof(msm_common_dai_links));
  7997. total_links += ARRAY_SIZE(msm_common_dai_links);
  7998. rc = of_property_read_u32(dev->of_node, "qcom,wsa-bolero-codec",
  7999. &wsa_bolero_codec);
  8000. if (rc) {
  8001. dev_dbg(dev, "%s: No DT match WSA Macro codec\n",
  8002. __func__);
  8003. } else {
  8004. if (wsa_bolero_codec) {
  8005. dev_dbg(dev, "%s(): WSA macro in bolero codec present\n",
  8006. __func__);
  8007. memcpy(msm_qcs405_dai_links + total_links,
  8008. msm_bolero_fe_dai_links,
  8009. sizeof(msm_bolero_fe_dai_links));
  8010. total_links +=
  8011. ARRAY_SIZE(msm_bolero_fe_dai_links);
  8012. }
  8013. }
  8014. memcpy(msm_qcs405_dai_links + total_links,
  8015. msm_common_misc_fe_dai_links,
  8016. sizeof(msm_common_misc_fe_dai_links));
  8017. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  8018. memcpy(msm_qcs405_dai_links + total_links,
  8019. msm_common_be_dai_links,
  8020. sizeof(msm_common_be_dai_links));
  8021. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  8022. rc = of_property_read_u32(dev->of_node, "qcom,tasha-codec",
  8023. &tasha_codec);
  8024. if (rc) {
  8025. dev_dbg(dev, "%s: No DT match tasha codec\n",
  8026. __func__);
  8027. } else {
  8028. if (tasha_codec) {
  8029. memcpy(msm_qcs405_dai_links + total_links,
  8030. msm_tasha_be_dai_links,
  8031. sizeof(msm_tasha_be_dai_links));
  8032. total_links +=
  8033. ARRAY_SIZE(msm_tasha_be_dai_links);
  8034. }
  8035. }
  8036. rc = of_property_read_u32(dev->of_node, "qcom,va-bolero-codec",
  8037. &va_bolero_codec);
  8038. if (rc) {
  8039. dev_dbg(dev, "%s: No DT match VA Macro codec\n",
  8040. __func__);
  8041. } else {
  8042. if (va_bolero_codec) {
  8043. dev_dbg(dev, "%s(): VA macro in bolero codec present\n",
  8044. __func__);
  8045. memcpy(msm_qcs405_dai_links + total_links,
  8046. msm_va_cdc_dma_be_dai_links,
  8047. sizeof(msm_va_cdc_dma_be_dai_links));
  8048. total_links +=
  8049. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  8050. }
  8051. }
  8052. if (wsa_bolero_codec) {
  8053. dev_dbg(dev, "%s(): WSAmacro in bolero codec present\n",
  8054. __func__);
  8055. memcpy(msm_qcs405_dai_links + total_links,
  8056. msm_wsa_cdc_dma_be_dai_links,
  8057. sizeof(msm_wsa_cdc_dma_be_dai_links));
  8058. total_links +=
  8059. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  8060. }
  8061. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  8062. &mi2s_audio_intf);
  8063. if (rc) {
  8064. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  8065. __func__);
  8066. } else {
  8067. if (mi2s_audio_intf) {
  8068. memcpy(msm_qcs405_dai_links + total_links,
  8069. msm_mi2s_be_dai_links,
  8070. sizeof(msm_mi2s_be_dai_links));
  8071. total_links +=
  8072. ARRAY_SIZE(msm_mi2s_be_dai_links);
  8073. }
  8074. }
  8075. rc = of_property_read_u32(dev->of_node, "qcom,meta-mi2s-intf",
  8076. &meta_mi2s_intf);
  8077. if (rc) {
  8078. dev_dbg(dev, "%s: No DT match META-MI2S interface\n",
  8079. __func__);
  8080. } else {
  8081. if (meta_mi2s_intf) {
  8082. memcpy(msm_qcs405_dai_links + total_links,
  8083. msm_meta_mi2s_be_dai_links,
  8084. sizeof(msm_meta_mi2s_be_dai_links));
  8085. total_links +=
  8086. ARRAY_SIZE(msm_meta_mi2s_be_dai_links);
  8087. }
  8088. }
  8089. rc = of_property_read_u32(dev->of_node,
  8090. "qcom,auxpcm-audio-intf",
  8091. &auxpcm_audio_intf);
  8092. if (rc) {
  8093. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  8094. __func__);
  8095. } else {
  8096. if (auxpcm_audio_intf) {
  8097. memcpy(msm_qcs405_dai_links + total_links,
  8098. msm_auxpcm_be_dai_links,
  8099. sizeof(msm_auxpcm_be_dai_links));
  8100. total_links +=
  8101. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  8102. }
  8103. }
  8104. rc = of_property_read_u32(dev->of_node, "qcom,spdif-audio-intf",
  8105. &spdif_audio_intf);
  8106. if (rc) {
  8107. dev_dbg(dev, "%s: No DT match SPDIF audio interface\n",
  8108. __func__);
  8109. } else {
  8110. if (spdif_audio_intf) {
  8111. memcpy(msm_qcs405_dai_links + total_links,
  8112. msm_spdif_be_dai_links,
  8113. sizeof(msm_spdif_be_dai_links));
  8114. total_links +=
  8115. ARRAY_SIZE(msm_spdif_be_dai_links);
  8116. /* enable spdif coax pins */
  8117. spdif_cfg = ioremap(TLMM_EAST_SPARE, 0x4);
  8118. spdif_pin_ctl =
  8119. ioremap(TLMM_SPDIF_HDMI_ARC_CTL, 0x4);
  8120. iowrite32(0xc0, spdif_cfg);
  8121. iowrite32(0x2220, spdif_pin_ctl);
  8122. }
  8123. }
  8124. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  8125. &wcn_audio_intf);
  8126. if (rc) {
  8127. dev_dbg(dev, "%s: No DT match WCN audio interface\n",
  8128. __func__);
  8129. } else {
  8130. if (wcn_audio_intf) {
  8131. memcpy(msm_qcs405_dai_links + total_links,
  8132. msm_wcn_be_dai_links,
  8133. sizeof(msm_wcn_be_dai_links));
  8134. total_links +=
  8135. ARRAY_SIZE(msm_wcn_be_dai_links);
  8136. }
  8137. }
  8138. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  8139. &afe_loopback_intf);
  8140. if (rc) {
  8141. dev_dbg(dev, "%s: No DT match AFE loopback audio interface\n",
  8142. __func__);
  8143. } else {
  8144. if (afe_loopback_intf) {
  8145. memcpy(msm_qcs405_dai_links + total_links,
  8146. msm_afe_rxtx_lb_be_dai_link,
  8147. sizeof(msm_afe_rxtx_lb_be_dai_link));
  8148. total_links +=
  8149. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  8150. }
  8151. }
  8152. rc = of_property_read_u32(dev->of_node,
  8153. "qcom,ext-disp-audio-rx", &ext_disp_hdmi_rx);
  8154. if (rc) {
  8155. dev_dbg(dev, "%s: No DT match ext disp hdmi rx\n",
  8156. __func__);
  8157. } else {
  8158. if (ext_disp_hdmi_rx) {
  8159. memcpy(msm_qcs405_dai_links + total_links,
  8160. ext_hdmi_be_dai_link,
  8161. sizeof(ext_hdmi_be_dai_link));
  8162. total_links += ARRAY_SIZE(ext_hdmi_be_dai_link);
  8163. }
  8164. }
  8165. dailink = msm_qcs405_dai_links;
  8166. } else if (!strcmp(match->data, "stub_codec")) {
  8167. card = &snd_soc_card_stub_msm;
  8168. memcpy(msm_stub_dai_links + total_links,
  8169. msm_stub_fe_dai_links,
  8170. sizeof(msm_stub_fe_dai_links));
  8171. total_links += ARRAY_SIZE(msm_stub_fe_dai_links);
  8172. memcpy(msm_stub_dai_links + total_links,
  8173. msm_stub_be_dai_links,
  8174. sizeof(msm_stub_be_dai_links));
  8175. total_links += ARRAY_SIZE(msm_stub_be_dai_links);
  8176. dailink = msm_stub_dai_links;
  8177. }
  8178. if (card) {
  8179. card->dai_link = dailink;
  8180. card->num_links = total_links;
  8181. }
  8182. return card;
  8183. }
  8184. static int msm_wsa881x_init(struct snd_soc_component *component)
  8185. {
  8186. u8 spkleft_ports[WSA881X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  8187. u8 spkright_ports[WSA881X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  8188. u8 spkleft_port_types[WSA881X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  8189. SPKR_L_BOOST, SPKR_L_VI};
  8190. u8 spkright_port_types[WSA881X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  8191. SPKR_R_BOOST, SPKR_R_VI};
  8192. unsigned int ch_rate[WSA881X_MAX_SWR_PORTS] = {2400, 600, 300, 1200};
  8193. unsigned int ch_mask[WSA881X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  8194. struct msm_asoc_mach_data *pdata;
  8195. struct snd_soc_dapm_context *dapm;
  8196. int ret = 0;
  8197. if (!component) {
  8198. pr_err("%s component is NULL\n", __func__);
  8199. return -EINVAL;
  8200. }
  8201. dapm = snd_soc_component_get_dapm(component);
  8202. if (!strcmp(component->name_prefix, "SpkrLeft")) {
  8203. dev_dbg(component->dev, "%s: setting left ch map to codec %s\n",
  8204. __func__, component->name);
  8205. wsa881x_set_channel_map(component, &spkleft_ports[0],
  8206. WSA881X_MAX_SWR_PORTS, &ch_mask[0],
  8207. &ch_rate[0], &spkleft_port_types[0]);
  8208. if (dapm->component) {
  8209. snd_soc_dapm_ignore_suspend(dapm, "SpkrLeft IN");
  8210. snd_soc_dapm_ignore_suspend(dapm, "SpkrLeft SPKR");
  8211. }
  8212. } else if (!strcmp(component->name_prefix, "SpkrRight")) {
  8213. dev_dbg(component->dev, "%s: setting right ch map to codec %s\n",
  8214. __func__, component->name);
  8215. wsa881x_set_channel_map(component, &spkright_ports[0],
  8216. WSA881X_MAX_SWR_PORTS, &ch_mask[0],
  8217. &ch_rate[0], &spkright_port_types[0]);
  8218. if (dapm->component) {
  8219. snd_soc_dapm_ignore_suspend(dapm, "SpkrRight IN");
  8220. snd_soc_dapm_ignore_suspend(dapm, "SpkrRight SPKR");
  8221. }
  8222. } else {
  8223. dev_err(component->dev, "%s: wrong codec name %s\n", __func__,
  8224. component->name);
  8225. ret = -EINVAL;
  8226. goto err;
  8227. }
  8228. pdata = snd_soc_card_get_drvdata(component->card);
  8229. if (pdata && pdata->codec_root)
  8230. wsa881x_codec_info_create_codec_entry(pdata->codec_root,
  8231. component);
  8232. err:
  8233. return ret;
  8234. }
  8235. static int msm_init_wsa_dev(struct platform_device *pdev,
  8236. struct snd_soc_card *card)
  8237. {
  8238. struct device_node *wsa_of_node;
  8239. u32 wsa_max_devs;
  8240. u32 wsa_dev_cnt;
  8241. int i;
  8242. struct msm_wsa881x_dev_info *wsa881x_dev_info;
  8243. const char *wsa_auxdev_name_prefix[1];
  8244. char *dev_name_str = NULL;
  8245. int found = 0;
  8246. int ret = 0;
  8247. /* Get maximum WSA device count for this platform */
  8248. ret = of_property_read_u32(pdev->dev.of_node,
  8249. "qcom,wsa-max-devs", &wsa_max_devs);
  8250. if (ret) {
  8251. dev_info(&pdev->dev,
  8252. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  8253. __func__, pdev->dev.of_node->full_name, ret);
  8254. card->num_aux_devs = 0;
  8255. return 0;
  8256. }
  8257. if (wsa_max_devs == 0) {
  8258. dev_warn(&pdev->dev,
  8259. "%s: Max WSA devices is 0 for this target?\n",
  8260. __func__);
  8261. card->num_aux_devs = 0;
  8262. return 0;
  8263. }
  8264. /* Get count of WSA device phandles for this platform */
  8265. wsa_dev_cnt = of_count_phandle_with_args(pdev->dev.of_node,
  8266. "qcom,wsa-devs", NULL);
  8267. if (wsa_dev_cnt == -ENOENT) {
  8268. dev_warn(&pdev->dev, "%s: No wsa device defined in DT.\n",
  8269. __func__);
  8270. goto err;
  8271. } else if (wsa_dev_cnt <= 0) {
  8272. dev_err(&pdev->dev,
  8273. "%s: Error reading wsa device from DT. wsa_dev_cnt = %d\n",
  8274. __func__, wsa_dev_cnt);
  8275. ret = -EINVAL;
  8276. goto err;
  8277. }
  8278. /*
  8279. * Expect total phandles count to be NOT less than maximum possible
  8280. * WSA count. However, if it is less, then assign same value to
  8281. * max count as well.
  8282. */
  8283. if (wsa_dev_cnt < wsa_max_devs) {
  8284. dev_dbg(&pdev->dev,
  8285. "%s: wsa_max_devs = %d cannot exceed wsa_dev_cnt = %d\n",
  8286. __func__, wsa_max_devs, wsa_dev_cnt);
  8287. wsa_max_devs = wsa_dev_cnt;
  8288. }
  8289. /* Make sure prefix string passed for each WSA device */
  8290. ret = of_property_count_strings(pdev->dev.of_node,
  8291. "qcom,wsa-aux-dev-prefix");
  8292. if (ret != wsa_dev_cnt) {
  8293. dev_err(&pdev->dev,
  8294. "%s: expecting %d wsa prefix. Defined only %d in DT\n",
  8295. __func__, wsa_dev_cnt, ret);
  8296. ret = -EINVAL;
  8297. goto err;
  8298. }
  8299. /*
  8300. * Alloc mem to store phandle and index info of WSA device, if already
  8301. * registered with ALSA core
  8302. */
  8303. wsa881x_dev_info = devm_kcalloc(&pdev->dev, wsa_max_devs,
  8304. sizeof(struct msm_wsa881x_dev_info),
  8305. GFP_KERNEL);
  8306. if (!wsa881x_dev_info) {
  8307. ret = -ENOMEM;
  8308. goto err;
  8309. }
  8310. /*
  8311. * search and check whether all WSA devices are already
  8312. * registered with ALSA core or not. If found a node, store
  8313. * the node and the index in a local array of struct for later
  8314. * use.
  8315. */
  8316. for (i = 0; i < wsa_dev_cnt; i++) {
  8317. wsa_of_node = of_parse_phandle(pdev->dev.of_node,
  8318. "qcom,wsa-devs", i);
  8319. if (unlikely(!wsa_of_node)) {
  8320. /* we should not be here */
  8321. dev_err(&pdev->dev,
  8322. "%s: wsa dev node is not present\n",
  8323. __func__);
  8324. ret = -EINVAL;
  8325. goto err_free_dev_info;
  8326. }
  8327. if (soc_find_component(wsa_of_node, NULL)) {
  8328. /* WSA device registered with ALSA core */
  8329. wsa881x_dev_info[found].of_node = wsa_of_node;
  8330. wsa881x_dev_info[found].index = i;
  8331. found++;
  8332. if (found == wsa_max_devs)
  8333. break;
  8334. }
  8335. }
  8336. if (found < wsa_max_devs) {
  8337. dev_err(&pdev->dev,
  8338. "%s: failed to find %d components. Found only %d\n",
  8339. __func__, wsa_max_devs, found);
  8340. return -EPROBE_DEFER;
  8341. }
  8342. dev_info(&pdev->dev,
  8343. "%s: found %d wsa881x devices registered with ALSA core\n",
  8344. __func__, found);
  8345. card->num_aux_devs = wsa_max_devs;
  8346. card->num_configs = wsa_max_devs;
  8347. /* Alloc array of AUX devs struct */
  8348. msm_aux_dev = devm_kcalloc(&pdev->dev, card->num_aux_devs,
  8349. sizeof(struct snd_soc_aux_dev),
  8350. GFP_KERNEL);
  8351. if (!msm_aux_dev) {
  8352. ret = -ENOMEM;
  8353. goto err_free_dev_info;
  8354. }
  8355. /* Alloc array of codec conf struct */
  8356. msm_codec_conf = devm_kcalloc(&pdev->dev, card->num_aux_devs,
  8357. sizeof(struct snd_soc_codec_conf),
  8358. GFP_KERNEL);
  8359. if (!msm_codec_conf) {
  8360. ret = -ENOMEM;
  8361. goto err_free_aux_dev;
  8362. }
  8363. for (i = 0; i < card->num_aux_devs; i++) {
  8364. dev_name_str = devm_kzalloc(&pdev->dev, DEV_NAME_STR_LEN,
  8365. GFP_KERNEL);
  8366. if (!dev_name_str) {
  8367. ret = -ENOMEM;
  8368. goto err_free_cdc_conf;
  8369. }
  8370. ret = of_property_read_string_index(pdev->dev.of_node,
  8371. "qcom,wsa-aux-dev-prefix",
  8372. wsa881x_dev_info[i].index,
  8373. wsa_auxdev_name_prefix);
  8374. if (ret) {
  8375. dev_err(&pdev->dev,
  8376. "%s: failed to read wsa aux dev prefix, ret = %d\n",
  8377. __func__, ret);
  8378. ret = -EINVAL;
  8379. goto err_free_dev_name_str;
  8380. }
  8381. snprintf(dev_name_str, strlen("wsa881x.%d"), "wsa881x.%d", i);
  8382. msm_aux_dev[i].name = dev_name_str;
  8383. msm_aux_dev[i].codec_name = NULL;
  8384. msm_aux_dev[i].codec_of_node =
  8385. wsa881x_dev_info[i].of_node;
  8386. msm_aux_dev[i].init = msm_wsa881x_init;
  8387. msm_codec_conf[i].dev_name = NULL;
  8388. msm_codec_conf[i].name_prefix = wsa_auxdev_name_prefix[0];
  8389. msm_codec_conf[i].of_node =
  8390. wsa881x_dev_info[i].of_node;
  8391. }
  8392. card->codec_conf = msm_codec_conf;
  8393. card->aux_dev = msm_aux_dev;
  8394. return 0;
  8395. err_free_dev_name_str:
  8396. devm_kfree(&pdev->dev, dev_name_str);
  8397. err_free_cdc_conf:
  8398. devm_kfree(&pdev->dev, msm_codec_conf);
  8399. err_free_aux_dev:
  8400. devm_kfree(&pdev->dev, msm_aux_dev);
  8401. err_free_dev_info:
  8402. devm_kfree(&pdev->dev, wsa881x_dev_info);
  8403. err:
  8404. return ret;
  8405. }
  8406. static int msm_csra66x0_init(struct snd_soc_component *component)
  8407. {
  8408. if (!component) {
  8409. pr_err("%s component is NULL\n", __func__);
  8410. return -EINVAL;
  8411. }
  8412. return 0;
  8413. }
  8414. static int msm_init_csra_dev(struct platform_device *pdev,
  8415. struct snd_soc_card *card)
  8416. {
  8417. struct device_node *csra_of_node;
  8418. u32 csra_max_devs;
  8419. u32 csra_dev_cnt;
  8420. char *dev_name_str = NULL;
  8421. struct msm_csra66x0_dev_info *csra66x0_dev_info;
  8422. const char *csra_auxdev_name_prefix[1];
  8423. int i;
  8424. int found = 0;
  8425. int ret = 0;
  8426. /* Get maximum CSRA device count for this platform */
  8427. ret = of_property_read_u32(pdev->dev.of_node,
  8428. "qcom,csra-max-devs", &csra_max_devs);
  8429. if (ret) {
  8430. dev_info(&pdev->dev,
  8431. "%s: csra-max-devs property missing in DT %s, ret = %d\n",
  8432. __func__, pdev->dev.of_node->full_name, ret);
  8433. card->num_aux_devs = 0;
  8434. return 0;
  8435. }
  8436. if (csra_max_devs == 0) {
  8437. dev_warn(&pdev->dev,
  8438. "%s: Max CSRA devices is 0 for this target?\n",
  8439. __func__);
  8440. return 0;
  8441. }
  8442. /* Get count of CSRA device phandles for this platform */
  8443. csra_dev_cnt = of_count_phandle_with_args(pdev->dev.of_node,
  8444. "qcom,csra-devs", NULL);
  8445. if (csra_dev_cnt == -ENOENT) {
  8446. dev_warn(&pdev->dev, "%s: No csra device defined in DT.\n",
  8447. __func__);
  8448. goto err;
  8449. } else if (csra_dev_cnt <= 0) {
  8450. dev_err(&pdev->dev,
  8451. "%s: Error reading csra device from DT. csra_dev_cnt = %d\n",
  8452. __func__, csra_dev_cnt);
  8453. ret = -EINVAL;
  8454. goto err;
  8455. }
  8456. /*
  8457. * Expect total phandles count to be NOT less than maximum possible
  8458. * CSRA count. However, if it is less, then assign same value to
  8459. * max count as well.
  8460. */
  8461. if (csra_dev_cnt < csra_max_devs) {
  8462. dev_dbg(&pdev->dev,
  8463. "%s: csra_max_devs = %d cannot exceed csra_dev_cnt = %d\n",
  8464. __func__, csra_max_devs, csra_dev_cnt);
  8465. csra_max_devs = csra_dev_cnt;
  8466. }
  8467. /* Make sure prefix string passed for each CSRA device */
  8468. ret = of_property_count_strings(pdev->dev.of_node,
  8469. "qcom,csra-aux-dev-prefix");
  8470. if (ret != csra_dev_cnt) {
  8471. dev_err(&pdev->dev,
  8472. "%s: expecting %d csra prefix. Defined only %d in DT\n",
  8473. __func__, csra_dev_cnt, ret);
  8474. ret = -EINVAL;
  8475. goto err;
  8476. }
  8477. /*
  8478. * Alloc mem to store phandle and index info of CSRA device, if already
  8479. * registered with ALSA core
  8480. */
  8481. csra66x0_dev_info = devm_kcalloc(&pdev->dev, csra_max_devs,
  8482. sizeof(struct msm_csra66x0_dev_info),
  8483. GFP_KERNEL);
  8484. if (!csra66x0_dev_info) {
  8485. ret = -ENOMEM;
  8486. goto err;
  8487. }
  8488. /*
  8489. * search and check whether all CSRA devices are already
  8490. * registered with ALSA core or not. If found a node, store
  8491. * the node and the index in a local array of struct for later
  8492. * use.
  8493. */
  8494. for (i = 0; i < csra_dev_cnt; i++) {
  8495. csra_of_node = of_parse_phandle(pdev->dev.of_node,
  8496. "qcom,csra-devs", i);
  8497. if (unlikely(!csra_of_node)) {
  8498. /* we should not be here */
  8499. dev_err(&pdev->dev,
  8500. "%s: csra dev node is not present\n",
  8501. __func__);
  8502. ret = -EINVAL;
  8503. goto err_free_dev_info;
  8504. }
  8505. if (soc_find_component(csra_of_node, NULL)) {
  8506. /* CSRA device registered with ALSA core */
  8507. csra66x0_dev_info[found].of_node = csra_of_node;
  8508. csra66x0_dev_info[found].index = i;
  8509. found++;
  8510. if (found == csra_max_devs)
  8511. break;
  8512. }
  8513. }
  8514. if (found < csra_max_devs) {
  8515. dev_dbg(&pdev->dev,
  8516. "%s: failed to find %d components. Found only %d\n",
  8517. __func__, csra_max_devs, found);
  8518. return -EPROBE_DEFER;
  8519. }
  8520. dev_info(&pdev->dev,
  8521. "%s: found %d csra66x0 devices registered with ALSA core\n",
  8522. __func__, found);
  8523. card->num_aux_devs = csra_max_devs;
  8524. card->num_configs = csra_max_devs;
  8525. /* Alloc array of AUX devs struct */
  8526. msm_aux_dev = devm_kcalloc(&pdev->dev, card->num_aux_devs,
  8527. sizeof(struct snd_soc_aux_dev), GFP_KERNEL);
  8528. if (!msm_aux_dev) {
  8529. ret = -ENOMEM;
  8530. goto err_free_dev_info;
  8531. }
  8532. /* Alloc array of codec conf struct */
  8533. msm_codec_conf = devm_kcalloc(&pdev->dev, card->num_aux_devs,
  8534. sizeof(struct snd_soc_codec_conf), GFP_KERNEL);
  8535. if (!msm_codec_conf) {
  8536. ret = -ENOMEM;
  8537. goto err_free_aux_dev;
  8538. }
  8539. for (i = 0; i < card->num_aux_devs; i++) {
  8540. dev_name_str = devm_kzalloc(&pdev->dev, DEV_NAME_STR_LEN,
  8541. GFP_KERNEL);
  8542. if (!dev_name_str) {
  8543. ret = -ENOMEM;
  8544. goto err_free_cdc_conf;
  8545. }
  8546. ret = of_property_read_string_index(pdev->dev.of_node,
  8547. "qcom,csra-aux-dev-prefix",
  8548. csra66x0_dev_info[i].index,
  8549. csra_auxdev_name_prefix);
  8550. if (ret) {
  8551. dev_err(&pdev->dev,
  8552. "%s: failed to read csra aux dev prefix, ret = %d\n",
  8553. __func__, ret);
  8554. ret = -EINVAL;
  8555. goto err_free_dev_name_str;
  8556. }
  8557. snprintf(dev_name_str, strlen("csra66x0.%d"), "csra66x0.%d", i);
  8558. msm_aux_dev[i].name = dev_name_str;
  8559. msm_aux_dev[i].codec_name = NULL;
  8560. msm_aux_dev[i].codec_of_node =
  8561. csra66x0_dev_info[i].of_node;
  8562. msm_aux_dev[i].init = msm_csra66x0_init; /* codec specific init */
  8563. msm_codec_conf[i].dev_name = NULL;
  8564. msm_codec_conf[i].name_prefix = csra_auxdev_name_prefix[0];
  8565. msm_codec_conf[i].of_node = csra66x0_dev_info[i].of_node;
  8566. }
  8567. card->codec_conf = msm_codec_conf;
  8568. card->aux_dev = msm_aux_dev;
  8569. return 0;
  8570. err_free_dev_name_str:
  8571. devm_kfree(&pdev->dev, dev_name_str);
  8572. err_free_cdc_conf:
  8573. devm_kfree(&pdev->dev, msm_codec_conf);
  8574. err_free_aux_dev:
  8575. devm_kfree(&pdev->dev, msm_aux_dev);
  8576. err_free_dev_info:
  8577. devm_kfree(&pdev->dev, csra66x0_dev_info);
  8578. err:
  8579. return ret;
  8580. }
  8581. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  8582. {
  8583. int count;
  8584. u32 mi2s_master_slave[MI2S_MAX];
  8585. int ret;
  8586. for (count = 0; count < MI2S_MAX; count++) {
  8587. mutex_init(&mi2s_intf_conf[count].lock);
  8588. mi2s_intf_conf[count].ref_cnt = 0;
  8589. }
  8590. ret = of_property_read_u32_array(pdev->dev.of_node,
  8591. "qcom,msm-mi2s-master",
  8592. mi2s_master_slave, MI2S_MAX);
  8593. if (ret) {
  8594. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  8595. __func__);
  8596. } else {
  8597. for (count = 0; count < MI2S_MAX; count++) {
  8598. mi2s_intf_conf[count].msm_is_mi2s_master =
  8599. mi2s_master_slave[count];
  8600. }
  8601. }
  8602. }
  8603. static void msm_i2s_auxpcm_deinit(void)
  8604. {
  8605. int count;
  8606. for (count = 0; count < MI2S_MAX; count++) {
  8607. mutex_destroy(&mi2s_intf_conf[count].lock);
  8608. mi2s_intf_conf[count].ref_cnt = 0;
  8609. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  8610. }
  8611. }
  8612. static void msm_meta_mi2s_init(struct platform_device *pdev)
  8613. {
  8614. int rc = 0;
  8615. int i = 0;
  8616. int index = 0;
  8617. bool parse_of = false;
  8618. struct snd_soc_card *card = platform_get_drvdata(pdev);
  8619. struct snd_soc_dai_link *dai_link = card->dai_link;
  8620. dev_dbg(&pdev->dev, "%s: read from DT\n", __func__);
  8621. for (index = 0; index < META_MI2S_MAX; index++) {
  8622. meta_mi2s_intf_conf[index].num_member_ports = 0;
  8623. meta_mi2s_intf_conf[index].member_port[0] = 0;
  8624. meta_mi2s_intf_conf[index].member_port[1] = 0;
  8625. meta_mi2s_intf_conf[index].member_port[2] = 0;
  8626. meta_mi2s_intf_conf[index].member_port[3] = 0;
  8627. meta_mi2s_intf_conf[index].clk_enable[0] = false;
  8628. meta_mi2s_intf_conf[index].clk_enable[1] = false;
  8629. meta_mi2s_intf_conf[index].clk_enable[2] = false;
  8630. meta_mi2s_intf_conf[index].clk_enable[3] = false;
  8631. }
  8632. /* get member port info to set matching clocks for involved ports */
  8633. for (i = 0; i < card->num_links; i++) {
  8634. if (dai_link[i].id == MSM_BACKEND_DAI_PRI_META_MI2S_RX) {
  8635. parse_of = true;
  8636. index = PRIM_META_MI2S;
  8637. } else if (dai_link[i].id == MSM_BACKEND_DAI_SEC_META_MI2S_RX) {
  8638. parse_of = true;
  8639. index = SEC_META_MI2S;
  8640. } else {
  8641. parse_of = false;
  8642. }
  8643. if (parse_of && dai_link[i].cpu_of_node) {
  8644. rc = of_property_read_u32(dai_link[i].cpu_of_node,
  8645. "qcom,msm-mi2s-num-members",
  8646. &meta_mi2s_intf_conf[index].num_member_ports);
  8647. if (rc) {
  8648. dev_err(&pdev->dev, "%s: invalid num from DT file %s\n",
  8649. __func__, "qcom,msm-mi2s-num-members");
  8650. }
  8651. if (meta_mi2s_intf_conf[index].num_member_ports >
  8652. MAX_NUM_I2S_META_PORT_MEMBER_PORTS) {
  8653. dev_err(&pdev->dev, "%s: num-members %d too large from DT file\n",
  8654. __func__,
  8655. meta_mi2s_intf_conf[index].num_member_ports);
  8656. }
  8657. if (meta_mi2s_intf_conf[index].num_member_ports > 0) {
  8658. rc = of_property_read_u32_array(
  8659. dai_link[i].cpu_of_node,
  8660. "qcom,msm-mi2s-member-id",
  8661. meta_mi2s_intf_conf[index].member_port,
  8662. meta_mi2s_intf_conf[index].num_member_ports);
  8663. if (rc) {
  8664. dev_err(&pdev->dev, "%s: member-id from DT file %s\n",
  8665. __func__,
  8666. "qcom,msm-mi2s-member-id");
  8667. }
  8668. }
  8669. dev_dbg(&pdev->dev, "dev name %s num-members=%d\n",
  8670. dev_name(&pdev->dev),
  8671. meta_mi2s_intf_conf[index].num_member_ports);
  8672. dev_dbg(&pdev->dev, "member array (%d, %d, %d, %d)\n",
  8673. meta_mi2s_intf_conf[index].member_port[0],
  8674. meta_mi2s_intf_conf[index].member_port[1],
  8675. meta_mi2s_intf_conf[index].member_port[2],
  8676. meta_mi2s_intf_conf[index].member_port[3]);
  8677. }
  8678. }
  8679. }
  8680. static int msm_scan_i2c_addr(struct platform_device *pdev,
  8681. uint32_t busnum, uint32_t addr)
  8682. {
  8683. struct i2c_adapter *adap;
  8684. u8 rbuf;
  8685. struct i2c_msg msg;
  8686. int status = 0;
  8687. adap = i2c_get_adapter(busnum);
  8688. if (!adap) {
  8689. dev_err(&pdev->dev, "%s: Cannot get I2C adapter %d\n",
  8690. __func__, busnum);
  8691. return -EBUSY;
  8692. }
  8693. /* to test presence, read one byte from device */
  8694. msg.addr = addr;
  8695. msg.flags = I2C_M_RD;
  8696. msg.len = 1;
  8697. msg.buf = &rbuf;
  8698. status = i2c_transfer(adap, &msg, 1);
  8699. i2c_put_adapter(adap);
  8700. if (status != 1) {
  8701. dev_dbg(&pdev->dev, "%s: I2C read from addr 0x%02x failed\n",
  8702. __func__, addr);
  8703. return -ENODEV;
  8704. }
  8705. dev_dbg(&pdev->dev, "%s: I2C read from addr 0x%02x successful\n",
  8706. __func__, addr);
  8707. return 0;
  8708. }
  8709. static int msm_detect_ep92_dev(struct platform_device *pdev,
  8710. struct snd_soc_card *card)
  8711. {
  8712. int i;
  8713. uint32_t ep92_busnum = 0;
  8714. uint32_t ep92_reg = 0;
  8715. const char *ep92_name = NULL;
  8716. struct snd_soc_dai_link *dai;
  8717. int rc = 0;
  8718. rc = of_property_read_u32(pdev->dev.of_node, "qcom,ep92-busnum",
  8719. &ep92_busnum);
  8720. if (rc) {
  8721. dev_info(&pdev->dev, "%s: No DT match ep92-reg\n", __func__);
  8722. return 0;
  8723. }
  8724. rc = of_property_read_u32(pdev->dev.of_node, "qcom,ep92-reg",
  8725. &ep92_reg);
  8726. if (rc) {
  8727. dev_info(&pdev->dev, "%s: No DT match ep92-busnum\n", __func__);
  8728. return 0;
  8729. }
  8730. rc = of_property_read_string(pdev->dev.of_node, "qcom,ep92-name",
  8731. &ep92_name);
  8732. if (rc) {
  8733. dev_info(&pdev->dev, "%s: No DT match ep92-name\n", __func__);
  8734. return 0;
  8735. }
  8736. /* check I2C bus for connected ep92 chip */
  8737. if (msm_scan_i2c_addr(pdev, ep92_busnum, ep92_reg) < 0) {
  8738. /* check a second time after a short delay */
  8739. msleep(20);
  8740. if (msm_scan_i2c_addr(pdev, ep92_busnum, ep92_reg) < 0) {
  8741. dev_info(&pdev->dev, "%s: No ep92 device found\n",
  8742. __func__);
  8743. /* continue with snd_card registration without ep92 */
  8744. return 0;
  8745. }
  8746. }
  8747. dev_info(&pdev->dev, "%s: ep92 device found\n", __func__);
  8748. /* update codec info in MI2S dai link */
  8749. dai = &msm_mi2s_be_dai_links[0];
  8750. for (i=0; i<ARRAY_SIZE(msm_mi2s_be_dai_links); i++) {
  8751. if (strcmp(dai->name, LPASS_BE_SEC_MI2S_TX) == 0) {
  8752. dev_dbg(&pdev->dev,
  8753. "%s: Set Sec MI2S dai to ep92 codec\n",
  8754. __func__);
  8755. dai->codec_name = ep92_name;
  8756. dai->codec_dai_name = "ep92-hdmi";
  8757. break;
  8758. }
  8759. dai++;
  8760. }
  8761. /* update codec info in SPDIF dai link */
  8762. dai = &msm_spdif_be_dai_links[0];
  8763. for (i=0; i<ARRAY_SIZE(msm_spdif_be_dai_links); i++) {
  8764. if (strcmp(dai->name, LPASS_BE_SEC_SPDIF_TX) == 0) {
  8765. dev_dbg(&pdev->dev,
  8766. "%s: Set Sec SPDIF dai to ep92 codec\n",
  8767. __func__);
  8768. dai->codec_name = ep92_name;
  8769. dai->codec_dai_name = "ep92-arc";
  8770. break;
  8771. }
  8772. dai++;
  8773. }
  8774. return 0;
  8775. }
  8776. static int msm_asoc_machine_probe(struct platform_device *pdev)
  8777. {
  8778. struct snd_soc_card *card;
  8779. struct msm_asoc_mach_data *pdata;
  8780. int ret;
  8781. u32 val;
  8782. const char *micb_supply_str = "tdm-vdd-micb-supply";
  8783. const char *micb_supply_str1 = "tdm-vdd-micb";
  8784. const char *micb_voltage_str = "qcom,tdm-vdd-micb-voltage";
  8785. const char *micb_current_str = "qcom,tdm-vdd-micb-current";
  8786. if (!pdev->dev.of_node) {
  8787. dev_err(&pdev->dev, "No platform supplied from device tree\n");
  8788. return -EINVAL;
  8789. }
  8790. pdata = devm_kzalloc(&pdev->dev,
  8791. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  8792. if (!pdata)
  8793. return -ENOMEM;
  8794. /* test for ep92 HDMI bridge and update dai links accordingly */
  8795. ret = msm_detect_ep92_dev(pdev, card);
  8796. if (ret)
  8797. goto err;
  8798. card = populate_snd_card_dailinks(&pdev->dev);
  8799. if (!card) {
  8800. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  8801. ret = -EINVAL;
  8802. goto err;
  8803. }
  8804. card->dev = &pdev->dev;
  8805. platform_set_drvdata(pdev, card);
  8806. snd_soc_card_set_drvdata(card, pdata);
  8807. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  8808. if (ret) {
  8809. dev_err(&pdev->dev, "parse card name failed, err:%d\n",
  8810. ret);
  8811. goto err;
  8812. }
  8813. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  8814. if (ret) {
  8815. dev_err(&pdev->dev, "parse audio routing failed, err:%d\n",
  8816. ret);
  8817. goto err;
  8818. }
  8819. ret = msm_populate_dai_link_component_of_node(card);
  8820. if (ret) {
  8821. ret = -EPROBE_DEFER;
  8822. goto err;
  8823. }
  8824. ret = of_property_read_u32(pdev->dev.of_node, "qcom,csra-codec", &val);
  8825. if (ret) {
  8826. dev_info(&pdev->dev, "no 'qcom,csra-codec' in DT\n");
  8827. val = 0;
  8828. }
  8829. if (val) {
  8830. pdata->codec_is_csra = true;
  8831. mi2s_rx_cfg[PRIM_MI2S].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  8832. meta_mi2s_rx_cfg[PRIM_META_MI2S].bit_format =
  8833. SNDRV_PCM_FORMAT_S24_LE;
  8834. ret = msm_init_csra_dev(pdev, card);
  8835. if (ret)
  8836. goto err;
  8837. } else {
  8838. pdata->codec_is_csra = false;
  8839. ret = msm_init_wsa_dev(pdev, card);
  8840. if (ret)
  8841. goto err;
  8842. }
  8843. pdata->dmic_01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  8844. "qcom,cdc-dmic01-gpios", 0);
  8845. pdata->dmic_23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  8846. "qcom,cdc-dmic23-gpios", 0);
  8847. pdata->dmic_45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  8848. "qcom,cdc-dmic45-gpios", 0);
  8849. pdata->dmic_67_gpio_p = of_parse_phandle(pdev->dev.of_node,
  8850. "qcom,cdc-dmic67-gpios", 0);
  8851. pdata->lineout_booster_gpio_p = of_parse_phandle(pdev->dev.of_node,
  8852. "qcom,lineout-booster-gpio", 0);
  8853. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  8854. "qcom,pri-mi2s-gpios", 0);
  8855. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  8856. "qcom,sec-mi2s-gpios", 0);
  8857. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  8858. "qcom,tert-mi2s-gpios", 0);
  8859. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  8860. "qcom,quat-mi2s-gpios", 0);
  8861. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  8862. "qcom,quin-mi2s-gpios", 0);
  8863. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  8864. pdata->tdm_micb_supply = devm_regulator_get(&pdev->dev,
  8865. micb_supply_str1);
  8866. if (IS_ERR(pdata->tdm_micb_supply)) {
  8867. ret = PTR_ERR(pdata->tdm_micb_supply);
  8868. dev_err(&pdev->dev,
  8869. "%s:Failed to get micbias supply for TDM Mic %d\n",
  8870. __func__, ret);
  8871. }
  8872. ret = of_property_read_u32(pdev->dev.of_node,
  8873. micb_voltage_str,
  8874. &pdata->tdm_micb_voltage);
  8875. if (ret) {
  8876. dev_err(&pdev->dev,
  8877. "%s:Looking up %s property in node %s failed\n",
  8878. __func__, micb_voltage_str,
  8879. pdev->dev.of_node->full_name);
  8880. }
  8881. ret = of_property_read_u32(pdev->dev.of_node,
  8882. micb_current_str,
  8883. &pdata->tdm_micb_current);
  8884. if (ret) {
  8885. dev_err(&pdev->dev,
  8886. "%s:Looking up %s property in node %s failed\n",
  8887. __func__, micb_current_str,
  8888. pdev->dev.of_node->full_name);
  8889. }
  8890. }
  8891. ret = devm_snd_soc_register_card(&pdev->dev, card);
  8892. if (ret == -EPROBE_DEFER) {
  8893. if (codec_reg_done)
  8894. ret = -EINVAL;
  8895. goto err;
  8896. } else if (ret) {
  8897. dev_err(&pdev->dev, "snd_soc_register_card failed (%d)\n",
  8898. ret);
  8899. goto err;
  8900. }
  8901. dev_info(&pdev->dev, "Sound card %s registered\n", card->name);
  8902. spdev = pdev;
  8903. ret = msm_mdf_mem_init();
  8904. if (ret)
  8905. dev_err(&pdev->dev, "msm_mdf_mem_init failed (%d)\n",
  8906. ret);
  8907. msm_i2s_auxpcm_init(pdev);
  8908. msm_meta_mi2s_init(pdev);
  8909. is_initial_boot = true;
  8910. return 0;
  8911. err:
  8912. return ret;
  8913. }
  8914. static int msm_asoc_machine_remove(struct platform_device *pdev)
  8915. {
  8916. audio_notifier_deregister("qcs405");
  8917. msm_i2s_auxpcm_deinit();
  8918. msm_mdf_mem_deinit();
  8919. return 0;
  8920. }
  8921. static struct platform_driver qcs405_asoc_machine_driver = {
  8922. .driver = {
  8923. .name = DRV_NAME,
  8924. .owner = THIS_MODULE,
  8925. .pm = &snd_soc_pm_ops,
  8926. .of_match_table = qcs405_asoc_machine_of_match,
  8927. .suppress_bind_attrs = true,
  8928. },
  8929. .probe = msm_asoc_machine_probe,
  8930. .remove = msm_asoc_machine_remove,
  8931. };
  8932. module_platform_driver(qcs405_asoc_machine_driver);
  8933. MODULE_DESCRIPTION("ALSA SoC QCS405 Machine driver");
  8934. MODULE_LICENSE("GPL v2");
  8935. MODULE_ALIAS("platform:" DRV_NAME);
  8936. MODULE_DEVICE_TABLE(of, qcs405_asoc_machine_of_match);