rx-macro.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <soc/swr-common.h>
  16. #include <soc/swr-wcd.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  22. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  25. SNDRV_PCM_RATE_384000)
  26. /* Fractional Rates */
  27. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  28. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  29. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define SAMPLING_RATE_44P1KHZ 44100
  38. #define SAMPLING_RATE_88P2KHZ 88200
  39. #define SAMPLING_RATE_176P4KHZ 176400
  40. #define SAMPLING_RATE_352P8KHZ 352800
  41. #define RX_MACRO_MAX_OFFSET 0x1000
  42. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  43. #define RX_SWR_STRING_LEN 80
  44. #define RX_MACRO_CHILD_DEVICES_MAX 3
  45. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  46. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  47. #define STRING(name) #name
  48. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  49. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  50. static const struct snd_kcontrol_new name##_mux = \
  51. SOC_DAPM_ENUM(STRING(name), name##_enum)
  52. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  53. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  54. static const struct snd_kcontrol_new name##_mux = \
  55. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  56. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  57. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  58. #define RX_MACRO_RX_PATH_OFFSET 0x80
  59. #define RX_MACRO_COMP_OFFSET 0x40
  60. #define MAX_IMPED_PARAMS 6
  61. #define RX_MACRO_EC_MIX_TX0_MASK 0xf0
  62. #define RX_MACRO_EC_MIX_TX1_MASK 0x0f
  63. #define RX_MACRO_EC_MIX_TX2_MASK 0x0f
  64. #define RX_MACRO_GAIN_MAX_VAL 0x28
  65. #define RX_MACRO_GAIN_VAL_UNITY 0x0
  66. /* Define macros to increase PA Gain by half */
  67. #define RX_MACRO_MOD_GAIN (RX_MACRO_GAIN_VAL_UNITY + 6)
  68. #define COMP_MAX_COEFF 25
  69. struct wcd_imped_val {
  70. u32 imped_val;
  71. u8 index;
  72. };
  73. static const struct wcd_imped_val imped_index[] = {
  74. {4, 0},
  75. {5, 1},
  76. {6, 2},
  77. {7, 3},
  78. {8, 4},
  79. {9, 5},
  80. {10, 6},
  81. {11, 7},
  82. {12, 8},
  83. {13, 9},
  84. };
  85. struct comp_coeff_val {
  86. u8 lsb;
  87. u8 msb;
  88. };
  89. enum {
  90. HPH_ULP,
  91. HPH_LOHIFI,
  92. HPH_MODE_MAX,
  93. };
  94. static const struct comp_coeff_val
  95. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  96. {
  97. {0x40, 0x00},
  98. {0x4C, 0x00},
  99. {0x5A, 0x00},
  100. {0x6B, 0x00},
  101. {0x7F, 0x00},
  102. {0x97, 0x00},
  103. {0xB3, 0x00},
  104. {0xD5, 0x00},
  105. {0xFD, 0x00},
  106. {0x2D, 0x01},
  107. {0x66, 0x01},
  108. {0xA7, 0x01},
  109. {0xF8, 0x01},
  110. {0x57, 0x02},
  111. {0xC7, 0x02},
  112. {0x4B, 0x03},
  113. {0xE9, 0x03},
  114. {0xA3, 0x04},
  115. {0x7D, 0x05},
  116. {0x90, 0x06},
  117. {0xD1, 0x07},
  118. {0x49, 0x09},
  119. {0x00, 0x0B},
  120. {0x01, 0x0D},
  121. {0x59, 0x0F},
  122. },
  123. {
  124. {0x40, 0x00},
  125. {0x4C, 0x00},
  126. {0x5A, 0x00},
  127. {0x6B, 0x00},
  128. {0x80, 0x00},
  129. {0x98, 0x00},
  130. {0xB4, 0x00},
  131. {0xD5, 0x00},
  132. {0xFE, 0x00},
  133. {0x2E, 0x01},
  134. {0x66, 0x01},
  135. {0xA9, 0x01},
  136. {0xF8, 0x01},
  137. {0x56, 0x02},
  138. {0xC4, 0x02},
  139. {0x4F, 0x03},
  140. {0xF0, 0x03},
  141. {0xAE, 0x04},
  142. {0x8B, 0x05},
  143. {0x8E, 0x06},
  144. {0xBC, 0x07},
  145. {0x56, 0x09},
  146. {0x0F, 0x0B},
  147. {0x13, 0x0D},
  148. {0x6F, 0x0F},
  149. },
  150. };
  151. struct rx_macro_reg_mask_val {
  152. u16 reg;
  153. u8 mask;
  154. u8 val;
  155. };
  156. static const struct rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  157. {
  158. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  159. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  160. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  161. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  162. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  163. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  164. },
  165. {
  166. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  167. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  168. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  169. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  170. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  171. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  172. },
  173. {
  174. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  175. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  176. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  177. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  178. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  179. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  180. },
  181. {
  182. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  183. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  184. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  185. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  186. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  187. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  188. },
  189. {
  190. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  191. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  192. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  193. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  194. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  195. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  196. },
  197. {
  198. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  199. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  200. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  201. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  202. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  203. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  204. },
  205. {
  206. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  207. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  208. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  209. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  210. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  211. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  212. },
  213. {
  214. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  215. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  216. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  217. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  218. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  219. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  220. },
  221. {
  222. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  223. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  224. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  225. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  226. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  227. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  228. },
  229. };
  230. enum {
  231. INTERP_HPHL,
  232. INTERP_HPHR,
  233. INTERP_AUX,
  234. INTERP_MAX
  235. };
  236. enum {
  237. RX_MACRO_RX0,
  238. RX_MACRO_RX1,
  239. RX_MACRO_RX2,
  240. RX_MACRO_RX3,
  241. RX_MACRO_RX4,
  242. RX_MACRO_RX5,
  243. RX_MACRO_PORTS_MAX
  244. };
  245. enum {
  246. RX_MACRO_COMP1, /* HPH_L */
  247. RX_MACRO_COMP2, /* HPH_R */
  248. RX_MACRO_COMP_MAX
  249. };
  250. enum {
  251. RX_MACRO_EC0_MUX = 0,
  252. RX_MACRO_EC1_MUX,
  253. RX_MACRO_EC2_MUX,
  254. RX_MACRO_EC_MUX_MAX,
  255. };
  256. enum {
  257. INTn_1_INP_SEL_ZERO = 0,
  258. INTn_1_INP_SEL_DEC0,
  259. INTn_1_INP_SEL_DEC1,
  260. INTn_1_INP_SEL_IIR0,
  261. INTn_1_INP_SEL_IIR1,
  262. INTn_1_INP_SEL_RX0,
  263. INTn_1_INP_SEL_RX1,
  264. INTn_1_INP_SEL_RX2,
  265. INTn_1_INP_SEL_RX3,
  266. INTn_1_INP_SEL_RX4,
  267. INTn_1_INP_SEL_RX5,
  268. };
  269. enum {
  270. INTn_2_INP_SEL_ZERO = 0,
  271. INTn_2_INP_SEL_RX0,
  272. INTn_2_INP_SEL_RX1,
  273. INTn_2_INP_SEL_RX2,
  274. INTn_2_INP_SEL_RX3,
  275. INTn_2_INP_SEL_RX4,
  276. INTn_2_INP_SEL_RX5,
  277. };
  278. enum {
  279. INTERP_MAIN_PATH,
  280. INTERP_MIX_PATH,
  281. };
  282. /* Codec supports 2 IIR filters */
  283. enum {
  284. IIR0 = 0,
  285. IIR1,
  286. IIR_MAX,
  287. };
  288. /* Each IIR has 5 Filter Stages */
  289. enum {
  290. BAND1 = 0,
  291. BAND2,
  292. BAND3,
  293. BAND4,
  294. BAND5,
  295. BAND_MAX,
  296. };
  297. struct rx_macro_idle_detect_config {
  298. u8 hph_idle_thr;
  299. u8 hph_idle_detect_en;
  300. };
  301. struct interp_sample_rate {
  302. int sample_rate;
  303. int rate_val;
  304. };
  305. static struct interp_sample_rate sr_val_tbl[] = {
  306. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  307. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  308. {176400, 0xB}, {352800, 0xC},
  309. };
  310. struct rx_macro_bcl_pmic_params {
  311. u8 id;
  312. u8 sid;
  313. u8 ppid;
  314. };
  315. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  316. struct snd_pcm_hw_params *params,
  317. struct snd_soc_dai *dai);
  318. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  319. unsigned int *tx_num, unsigned int *tx_slot,
  320. unsigned int *rx_num, unsigned int *rx_slot);
  321. static int rx_macro_digital_mute(struct snd_soc_dai *dai, int mute);
  322. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  323. struct snd_ctl_elem_value *ucontrol);
  324. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  325. struct snd_ctl_elem_value *ucontrol);
  326. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  327. struct snd_ctl_elem_value *ucontrol);
  328. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  329. int event, int interp_idx);
  330. /* Hold instance to soundwire platform device */
  331. struct rx_swr_ctrl_data {
  332. struct platform_device *rx_swr_pdev;
  333. };
  334. struct rx_swr_ctrl_platform_data {
  335. void *handle; /* holds codec private data */
  336. int (*read)(void *handle, int reg);
  337. int (*write)(void *handle, int reg, int val);
  338. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  339. int (*clk)(void *handle, bool enable);
  340. int (*core_vote)(void *handle, bool enable);
  341. int (*handle_irq)(void *handle,
  342. irqreturn_t (*swrm_irq_handler)(int irq,
  343. void *data),
  344. void *swrm_handle,
  345. int action);
  346. };
  347. enum {
  348. RX_MACRO_AIF_INVALID = 0,
  349. RX_MACRO_AIF1_PB,
  350. RX_MACRO_AIF2_PB,
  351. RX_MACRO_AIF3_PB,
  352. RX_MACRO_AIF4_PB,
  353. RX_MACRO_AIF_ECHO,
  354. RX_MACRO_AIF5_PB,
  355. RX_MACRO_AIF6_PB,
  356. RX_MACRO_MAX_DAIS,
  357. };
  358. enum {
  359. RX_MACRO_AIF1_CAP = 0,
  360. RX_MACRO_AIF2_CAP,
  361. RX_MACRO_AIF3_CAP,
  362. RX_MACRO_MAX_AIF_CAP_DAIS
  363. };
  364. /*
  365. * @dev: rx macro device pointer
  366. * @comp_enabled: compander enable mixer value set
  367. * @prim_int_users: Users of interpolator
  368. * @rx_mclk_users: RX MCLK users count
  369. * @vi_feed_value: VI sense mask
  370. * @swr_clk_lock: to lock swr master clock operations
  371. * @swr_ctrl_data: SoundWire data structure
  372. * @swr_plat_data: Soundwire platform data
  373. * @rx_macro_add_child_devices_work: work for adding child devices
  374. * @rx_swr_gpio_p: used by pinctrl API
  375. * @component: codec handle
  376. */
  377. struct rx_macro_priv {
  378. struct device *dev;
  379. int comp_enabled[RX_MACRO_COMP_MAX];
  380. /* Main path clock users count */
  381. int main_clk_users[INTERP_MAX];
  382. int rx_port_value[RX_MACRO_PORTS_MAX];
  383. u16 prim_int_users[INTERP_MAX];
  384. int rx_mclk_users;
  385. int swr_clk_users;
  386. bool dapm_mclk_enable;
  387. bool reset_swr;
  388. int clsh_users;
  389. int rx_mclk_cnt;
  390. bool is_native_on;
  391. bool is_ear_mode_on;
  392. bool dev_up;
  393. bool hph_pwr_mode;
  394. bool hph_hd2_mode;
  395. struct mutex mclk_lock;
  396. struct mutex swr_clk_lock;
  397. struct rx_swr_ctrl_data *swr_ctrl_data;
  398. struct rx_swr_ctrl_platform_data swr_plat_data;
  399. struct work_struct rx_macro_add_child_devices_work;
  400. struct device_node *rx_swr_gpio_p;
  401. struct snd_soc_component *component;
  402. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  403. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  404. u16 bit_width[RX_MACRO_MAX_DAIS];
  405. char __iomem *rx_io_base;
  406. char __iomem *rx_mclk_mode_muxsel;
  407. struct rx_macro_idle_detect_config idle_det_cfg;
  408. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  409. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  410. struct platform_device *pdev_child_devices
  411. [RX_MACRO_CHILD_DEVICES_MAX];
  412. int child_count;
  413. int is_softclip_on;
  414. int is_aux_hpf_on;
  415. int softclip_clk_users;
  416. struct rx_macro_bcl_pmic_params bcl_pmic_params;
  417. u16 clk_id;
  418. u16 default_clk_id;
  419. int8_t rx0_gain_val;
  420. int8_t rx1_gain_val;
  421. };
  422. static struct snd_soc_dai_driver rx_macro_dai[];
  423. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  424. static const char * const rx_int_mix_mux_text[] = {
  425. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  426. };
  427. static const char * const rx_prim_mix_text[] = {
  428. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  429. "RX3", "RX4", "RX5"
  430. };
  431. static const char * const rx_sidetone_mix_text[] = {
  432. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  433. };
  434. static const char * const iir_inp_mux_text[] = {
  435. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  436. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  437. };
  438. static const char * const rx_int_dem_inp_mux_text[] = {
  439. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  440. };
  441. static const char * const rx_int0_1_interp_mux_text[] = {
  442. "ZERO", "RX INT0_1 MIX1",
  443. };
  444. static const char * const rx_int1_1_interp_mux_text[] = {
  445. "ZERO", "RX INT1_1 MIX1",
  446. };
  447. static const char * const rx_int2_1_interp_mux_text[] = {
  448. "ZERO", "RX INT2_1 MIX1",
  449. };
  450. static const char * const rx_int0_2_interp_mux_text[] = {
  451. "ZERO", "RX INT0_2 MUX",
  452. };
  453. static const char * const rx_int1_2_interp_mux_text[] = {
  454. "ZERO", "RX INT1_2 MUX",
  455. };
  456. static const char * const rx_int2_2_interp_mux_text[] = {
  457. "ZERO", "RX INT2_2 MUX",
  458. };
  459. static const char *const rx_macro_mux_text[] = {
  460. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  461. };
  462. static const char *const rx_macro_ear_mode_text[] = {"OFF", "ON"};
  463. static const struct soc_enum rx_macro_ear_mode_enum =
  464. SOC_ENUM_SINGLE_EXT(2, rx_macro_ear_mode_text);
  465. static const char *const rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  466. static const struct soc_enum rx_macro_hph_hd2_mode_enum =
  467. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_hd2_mode_text);
  468. static const char *const rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  469. static const struct soc_enum rx_macro_hph_pwr_mode_enum =
  470. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_pwr_mode_text);
  471. static const char * const rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  472. static const struct soc_enum rx_macro_vbat_bcl_gsm_mode_enum =
  473. SOC_ENUM_SINGLE_EXT(2, rx_macro_vbat_bcl_gsm_mode_text);
  474. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  475. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  476. };
  477. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  478. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  479. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  480. rx_int_mix_mux_text);
  481. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  482. rx_int_mix_mux_text);
  483. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  484. rx_int_mix_mux_text);
  485. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  486. rx_prim_mix_text);
  487. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  488. rx_prim_mix_text);
  489. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  490. rx_prim_mix_text);
  491. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  492. rx_prim_mix_text);
  493. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  494. rx_prim_mix_text);
  495. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  496. rx_prim_mix_text);
  497. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  498. rx_prim_mix_text);
  499. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  500. rx_prim_mix_text);
  501. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  502. rx_prim_mix_text);
  503. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  504. rx_sidetone_mix_text);
  505. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  506. rx_sidetone_mix_text);
  507. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  508. rx_sidetone_mix_text);
  509. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  510. iir_inp_mux_text);
  511. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  512. iir_inp_mux_text);
  513. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  514. iir_inp_mux_text);
  515. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  516. iir_inp_mux_text);
  517. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  518. iir_inp_mux_text);
  519. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  520. iir_inp_mux_text);
  521. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  522. iir_inp_mux_text);
  523. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  524. iir_inp_mux_text);
  525. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  526. rx_int0_1_interp_mux_text);
  527. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  528. rx_int1_1_interp_mux_text);
  529. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  530. rx_int2_1_interp_mux_text);
  531. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  532. rx_int0_2_interp_mux_text);
  533. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  534. rx_int1_2_interp_mux_text);
  535. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  536. rx_int2_2_interp_mux_text);
  537. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  538. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  539. rx_macro_int_dem_inp_mux_put);
  540. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  541. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  542. rx_macro_int_dem_inp_mux_put);
  543. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  544. rx_macro_mux_get, rx_macro_mux_put);
  545. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  546. rx_macro_mux_get, rx_macro_mux_put);
  547. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  548. rx_macro_mux_get, rx_macro_mux_put);
  549. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  550. rx_macro_mux_get, rx_macro_mux_put);
  551. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  552. rx_macro_mux_get, rx_macro_mux_put);
  553. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  554. rx_macro_mux_get, rx_macro_mux_put);
  555. static const char * const rx_echo_mux_text[] = {
  556. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  557. };
  558. static const struct soc_enum rx_mix_tx2_mux_enum =
  559. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  560. rx_echo_mux_text);
  561. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  562. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  563. static const struct soc_enum rx_mix_tx1_mux_enum =
  564. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  565. rx_echo_mux_text);
  566. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  567. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  568. static const struct soc_enum rx_mix_tx0_mux_enum =
  569. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  570. rx_echo_mux_text);
  571. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  572. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  573. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  574. .hw_params = rx_macro_hw_params,
  575. .get_channel_map = rx_macro_get_channel_map,
  576. .digital_mute = rx_macro_digital_mute,
  577. };
  578. static struct snd_soc_dai_driver rx_macro_dai[] = {
  579. {
  580. .name = "rx_macro_rx1",
  581. .id = RX_MACRO_AIF1_PB,
  582. .playback = {
  583. .stream_name = "RX_MACRO_AIF1 Playback",
  584. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  585. .formats = RX_MACRO_FORMATS,
  586. .rate_max = 384000,
  587. .rate_min = 8000,
  588. .channels_min = 1,
  589. .channels_max = 2,
  590. },
  591. .ops = &rx_macro_dai_ops,
  592. },
  593. {
  594. .name = "rx_macro_rx2",
  595. .id = RX_MACRO_AIF2_PB,
  596. .playback = {
  597. .stream_name = "RX_MACRO_AIF2 Playback",
  598. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  599. .formats = RX_MACRO_FORMATS,
  600. .rate_max = 384000,
  601. .rate_min = 8000,
  602. .channels_min = 1,
  603. .channels_max = 2,
  604. },
  605. .ops = &rx_macro_dai_ops,
  606. },
  607. {
  608. .name = "rx_macro_rx3",
  609. .id = RX_MACRO_AIF3_PB,
  610. .playback = {
  611. .stream_name = "RX_MACRO_AIF3 Playback",
  612. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  613. .formats = RX_MACRO_FORMATS,
  614. .rate_max = 384000,
  615. .rate_min = 8000,
  616. .channels_min = 1,
  617. .channels_max = 2,
  618. },
  619. .ops = &rx_macro_dai_ops,
  620. },
  621. {
  622. .name = "rx_macro_rx4",
  623. .id = RX_MACRO_AIF4_PB,
  624. .playback = {
  625. .stream_name = "RX_MACRO_AIF4 Playback",
  626. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  627. .formats = RX_MACRO_FORMATS,
  628. .rate_max = 384000,
  629. .rate_min = 8000,
  630. .channels_min = 1,
  631. .channels_max = 2,
  632. },
  633. .ops = &rx_macro_dai_ops,
  634. },
  635. {
  636. .name = "rx_macro_echo",
  637. .id = RX_MACRO_AIF_ECHO,
  638. .capture = {
  639. .stream_name = "RX_AIF_ECHO Capture",
  640. .rates = RX_MACRO_ECHO_RATES,
  641. .formats = RX_MACRO_ECHO_FORMATS,
  642. .rate_max = 48000,
  643. .rate_min = 8000,
  644. .channels_min = 1,
  645. .channels_max = 3,
  646. },
  647. .ops = &rx_macro_dai_ops,
  648. },
  649. {
  650. .name = "rx_macro_rx5",
  651. .id = RX_MACRO_AIF5_PB,
  652. .playback = {
  653. .stream_name = "RX_MACRO_AIF5 Playback",
  654. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  655. .formats = RX_MACRO_FORMATS,
  656. .rate_max = 384000,
  657. .rate_min = 8000,
  658. .channels_min = 1,
  659. .channels_max = 4,
  660. },
  661. .ops = &rx_macro_dai_ops,
  662. },
  663. {
  664. .name = "rx_macro_rx6",
  665. .id = RX_MACRO_AIF6_PB,
  666. .playback = {
  667. .stream_name = "RX_MACRO_AIF6 Playback",
  668. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  669. .formats = RX_MACRO_FORMATS,
  670. .rate_max = 384000,
  671. .rate_min = 8000,
  672. .channels_min = 1,
  673. .channels_max = 4,
  674. },
  675. .ops = &rx_macro_dai_ops,
  676. },
  677. };
  678. static int get_impedance_index(int imped)
  679. {
  680. int i = 0;
  681. if (imped < imped_index[i].imped_val) {
  682. pr_debug("%s, detected impedance is less than %d Ohm\n",
  683. __func__, imped_index[i].imped_val);
  684. i = 0;
  685. goto ret;
  686. }
  687. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  688. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  689. __func__,
  690. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  691. i = ARRAY_SIZE(imped_index) - 1;
  692. goto ret;
  693. }
  694. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  695. if (imped >= imped_index[i].imped_val &&
  696. imped < imped_index[i + 1].imped_val)
  697. break;
  698. }
  699. ret:
  700. pr_debug("%s: selected impedance index = %d\n",
  701. __func__, imped_index[i].index);
  702. return imped_index[i].index;
  703. }
  704. /*
  705. * rx_macro_wcd_clsh_imped_config -
  706. * This function updates HPHL and HPHR gain settings
  707. * according to the impedance value.
  708. *
  709. * @component: codec pointer handle
  710. * @imped: impedance value of HPHL/R
  711. * @reset: bool variable to reset registers when teardown
  712. */
  713. static void rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  714. int imped, bool reset)
  715. {
  716. int i;
  717. int index = 0;
  718. int table_size;
  719. static const struct rx_macro_reg_mask_val
  720. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  721. table_size = ARRAY_SIZE(imped_table);
  722. imped_table_ptr = imped_table;
  723. /* reset = 1, which means request is to reset the register values */
  724. if (reset) {
  725. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  726. snd_soc_component_update_bits(component,
  727. imped_table_ptr[index][i].reg,
  728. imped_table_ptr[index][i].mask, 0);
  729. return;
  730. }
  731. index = get_impedance_index(imped);
  732. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  733. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  734. return;
  735. }
  736. if (index >= table_size) {
  737. pr_debug("%s, impedance index not in range = %d\n", __func__,
  738. index);
  739. return;
  740. }
  741. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  742. snd_soc_component_update_bits(component,
  743. imped_table_ptr[index][i].reg,
  744. imped_table_ptr[index][i].mask,
  745. imped_table_ptr[index][i].val);
  746. }
  747. static bool rx_macro_get_data(struct snd_soc_component *component,
  748. struct device **rx_dev,
  749. struct rx_macro_priv **rx_priv,
  750. const char *func_name)
  751. {
  752. *rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  753. if (!(*rx_dev)) {
  754. dev_err(component->dev,
  755. "%s: null device for macro!\n", func_name);
  756. return false;
  757. }
  758. *rx_priv = dev_get_drvdata((*rx_dev));
  759. if (!(*rx_priv)) {
  760. dev_err(component->dev,
  761. "%s: priv is null for macro!\n", func_name);
  762. return false;
  763. }
  764. if (!(*rx_priv)->component) {
  765. dev_err(component->dev,
  766. "%s: rx_priv component is not initialized!\n", func_name);
  767. return false;
  768. }
  769. return true;
  770. }
  771. static int rx_macro_set_port_map(struct snd_soc_component *component,
  772. u32 usecase, u32 size, void *data)
  773. {
  774. struct device *rx_dev = NULL;
  775. struct rx_macro_priv *rx_priv = NULL;
  776. struct swrm_port_config port_cfg;
  777. int ret = 0;
  778. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  779. return -EINVAL;
  780. memset(&port_cfg, 0, sizeof(port_cfg));
  781. port_cfg.uc = usecase;
  782. port_cfg.size = size;
  783. port_cfg.params = data;
  784. if (rx_priv->swr_ctrl_data)
  785. ret = swrm_wcd_notify(
  786. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  787. SWR_SET_PORT_MAP, &port_cfg);
  788. return ret;
  789. }
  790. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  791. struct snd_ctl_elem_value *ucontrol)
  792. {
  793. struct snd_soc_dapm_widget *widget =
  794. snd_soc_dapm_kcontrol_widget(kcontrol);
  795. struct snd_soc_component *component =
  796. snd_soc_dapm_to_component(widget->dapm);
  797. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  798. unsigned int val = 0;
  799. unsigned short look_ahead_dly_reg =
  800. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  801. val = ucontrol->value.enumerated.item[0];
  802. if (val >= e->items)
  803. return -EINVAL;
  804. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  805. widget->name, val);
  806. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  807. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  808. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  809. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  810. /* Set Look Ahead Delay */
  811. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  812. 0x08, (val ? 0x08 : 0x00));
  813. /* Set DEM INP Select */
  814. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  815. }
  816. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  817. u8 rate_reg_val,
  818. u32 sample_rate)
  819. {
  820. u8 int_1_mix1_inp = 0;
  821. u32 j = 0, port = 0;
  822. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  823. u16 int_fs_reg = 0;
  824. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  825. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  826. struct snd_soc_component *component = dai->component;
  827. struct device *rx_dev = NULL;
  828. struct rx_macro_priv *rx_priv = NULL;
  829. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  830. return -EINVAL;
  831. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  832. RX_MACRO_PORTS_MAX) {
  833. int_1_mix1_inp = port;
  834. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  835. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  836. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  837. __func__, dai->id);
  838. return -EINVAL;
  839. }
  840. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  841. /*
  842. * Loop through all interpolator MUX inputs and find out
  843. * to which interpolator input, the rx port
  844. * is connected
  845. */
  846. for (j = 0; j < INTERP_MAX; j++) {
  847. int_mux_cfg1 = int_mux_cfg0 + 4;
  848. int_mux_cfg0_val = snd_soc_component_read32(
  849. component, int_mux_cfg0);
  850. int_mux_cfg1_val = snd_soc_component_read32(
  851. component, int_mux_cfg1);
  852. inp0_sel = int_mux_cfg0_val & 0x0F;
  853. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  854. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  855. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  856. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  857. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  858. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  859. 0x80 * j;
  860. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  861. __func__, dai->id, j);
  862. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  863. __func__, j, sample_rate);
  864. /* sample_rate is in Hz */
  865. snd_soc_component_update_bits(component,
  866. int_fs_reg,
  867. 0x0F, rate_reg_val);
  868. }
  869. int_mux_cfg0 += 8;
  870. }
  871. }
  872. return 0;
  873. }
  874. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  875. u8 rate_reg_val,
  876. u32 sample_rate)
  877. {
  878. u8 int_2_inp = 0;
  879. u32 j = 0, port = 0;
  880. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  881. u8 int_mux_cfg1_val = 0;
  882. struct snd_soc_component *component = dai->component;
  883. struct device *rx_dev = NULL;
  884. struct rx_macro_priv *rx_priv = NULL;
  885. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  886. return -EINVAL;
  887. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  888. RX_MACRO_PORTS_MAX) {
  889. int_2_inp = port;
  890. if ((int_2_inp < RX_MACRO_RX0) ||
  891. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  892. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  893. __func__, dai->id);
  894. return -EINVAL;
  895. }
  896. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  897. for (j = 0; j < INTERP_MAX; j++) {
  898. int_mux_cfg1_val = snd_soc_component_read32(
  899. component, int_mux_cfg1) &
  900. 0x0F;
  901. if (int_mux_cfg1_val == int_2_inp +
  902. INTn_2_INP_SEL_RX0) {
  903. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  904. 0x80 * j;
  905. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  906. __func__, dai->id, j);
  907. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  908. __func__, j, sample_rate);
  909. snd_soc_component_update_bits(
  910. component, int_fs_reg,
  911. 0x0F, rate_reg_val);
  912. }
  913. int_mux_cfg1 += 8;
  914. }
  915. }
  916. return 0;
  917. }
  918. static bool rx_macro_is_fractional_sample_rate(u32 sample_rate)
  919. {
  920. switch (sample_rate) {
  921. case SAMPLING_RATE_44P1KHZ:
  922. case SAMPLING_RATE_88P2KHZ:
  923. case SAMPLING_RATE_176P4KHZ:
  924. case SAMPLING_RATE_352P8KHZ:
  925. return true;
  926. default:
  927. return false;
  928. }
  929. return false;
  930. }
  931. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  932. u32 sample_rate)
  933. {
  934. struct snd_soc_component *component = dai->component;
  935. int rate_val = 0;
  936. int i = 0, ret = 0;
  937. struct device *rx_dev = NULL;
  938. struct rx_macro_priv *rx_priv = NULL;
  939. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  940. return -EINVAL;
  941. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  942. if (sample_rate == sr_val_tbl[i].sample_rate) {
  943. rate_val = sr_val_tbl[i].rate_val;
  944. if (rx_macro_is_fractional_sample_rate(sample_rate))
  945. rx_priv->is_native_on = true;
  946. else
  947. rx_priv->is_native_on = false;
  948. break;
  949. }
  950. }
  951. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  952. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  953. __func__, sample_rate);
  954. return -EINVAL;
  955. }
  956. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  957. if (ret)
  958. return ret;
  959. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  960. if (ret)
  961. return ret;
  962. return ret;
  963. }
  964. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  965. struct snd_pcm_hw_params *params,
  966. struct snd_soc_dai *dai)
  967. {
  968. struct snd_soc_component *component = dai->component;
  969. int ret = 0;
  970. struct device *rx_dev = NULL;
  971. struct rx_macro_priv *rx_priv = NULL;
  972. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  973. return -EINVAL;
  974. dev_dbg(component->dev,
  975. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  976. dai->name, dai->id, params_rate(params),
  977. params_channels(params));
  978. switch (substream->stream) {
  979. case SNDRV_PCM_STREAM_PLAYBACK:
  980. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  981. if (ret) {
  982. pr_err("%s: cannot set sample rate: %u\n",
  983. __func__, params_rate(params));
  984. return ret;
  985. }
  986. rx_priv->bit_width[dai->id] = params_width(params);
  987. break;
  988. case SNDRV_PCM_STREAM_CAPTURE:
  989. default:
  990. break;
  991. }
  992. return 0;
  993. }
  994. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  995. unsigned int *tx_num, unsigned int *tx_slot,
  996. unsigned int *rx_num, unsigned int *rx_slot)
  997. {
  998. struct snd_soc_component *component = dai->component;
  999. struct device *rx_dev = NULL;
  1000. struct rx_macro_priv *rx_priv = NULL;
  1001. unsigned int temp = 0, ch_mask = 0;
  1002. u16 val = 0, mask = 0, cnt = 0, i = 0;
  1003. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1004. return -EINVAL;
  1005. switch (dai->id) {
  1006. case RX_MACRO_AIF1_PB:
  1007. case RX_MACRO_AIF2_PB:
  1008. case RX_MACRO_AIF3_PB:
  1009. case RX_MACRO_AIF4_PB:
  1010. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  1011. RX_MACRO_PORTS_MAX) {
  1012. ch_mask |= (1 << temp);
  1013. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  1014. break;
  1015. }
  1016. /*
  1017. * CDC_DMA_RX_0 port drives RX0/RX1 -- ch_mask 0x1/0x2/0x3
  1018. * CDC_DMA_RX_1 port drives RX2/RX3 -- ch_mask 0x1/0x2/0x3
  1019. * CDC_DMA_RX_2 port drives RX4 -- ch_mask 0x1
  1020. * CDC_DMA_RX_3 port drives RX5 -- ch_mask 0x1
  1021. * AIFn can pair to any CDC_DMA_RX_n port.
  1022. * In general, below convention is used::
  1023. * CDC_DMA_RX_0(AIF1)/CDC_DMA_RX_1(AIF2)/
  1024. * CDC_DMA_RX_2(AIF3)/CDC_DMA_RX_3(AIF4)
  1025. * Above is reflected in machine driver BE dailink
  1026. */
  1027. if (ch_mask & 0x0C)
  1028. ch_mask = ch_mask >> 2;
  1029. if ((ch_mask & 0x10) || (ch_mask & 0x20))
  1030. ch_mask = 0x1;
  1031. *rx_slot = ch_mask;
  1032. *rx_num = rx_priv->active_ch_cnt[dai->id];
  1033. dev_dbg(rx_priv->dev,
  1034. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d active_mask: 0x%x\n",
  1035. __func__, dai->id, *rx_slot, *rx_num, rx_priv->active_ch_mask[dai->id]);
  1036. break;
  1037. case RX_MACRO_AIF5_PB:
  1038. *rx_slot = 0x1;
  1039. *rx_num = 0x01;
  1040. dev_dbg(rx_priv->dev,
  1041. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1042. __func__, dai->id, *rx_slot, *rx_num);
  1043. break;
  1044. case RX_MACRO_AIF6_PB:
  1045. *rx_slot = 0x1;
  1046. *rx_num = 0x01;
  1047. dev_dbg(rx_priv->dev,
  1048. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1049. __func__, dai->id, *rx_slot, *rx_num);
  1050. break;
  1051. case RX_MACRO_AIF_ECHO:
  1052. val = snd_soc_component_read32(component,
  1053. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  1054. if (val & RX_MACRO_EC_MIX_TX0_MASK) {
  1055. mask |= 0x1;
  1056. cnt++;
  1057. }
  1058. if (val & RX_MACRO_EC_MIX_TX1_MASK) {
  1059. mask |= 0x2;
  1060. cnt++;
  1061. }
  1062. val = snd_soc_component_read32(component,
  1063. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  1064. if (val & RX_MACRO_EC_MIX_TX2_MASK) {
  1065. mask |= 0x4;
  1066. cnt++;
  1067. }
  1068. *tx_slot = mask;
  1069. *tx_num = cnt;
  1070. break;
  1071. default:
  1072. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  1073. break;
  1074. }
  1075. return 0;
  1076. }
  1077. static int rx_macro_digital_mute(struct snd_soc_dai *dai, int mute)
  1078. {
  1079. struct snd_soc_component *component = dai->component;
  1080. struct device *rx_dev = NULL;
  1081. struct rx_macro_priv *rx_priv = NULL;
  1082. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  1083. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1084. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1085. if (mute)
  1086. return 0;
  1087. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1088. return -EINVAL;
  1089. switch (dai->id) {
  1090. case RX_MACRO_AIF1_PB:
  1091. case RX_MACRO_AIF2_PB:
  1092. case RX_MACRO_AIF3_PB:
  1093. case RX_MACRO_AIF4_PB:
  1094. for (j = 0; j < INTERP_MAX; j++) {
  1095. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1096. (j * RX_MACRO_RX_PATH_OFFSET);
  1097. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1098. (j * RX_MACRO_RX_PATH_OFFSET);
  1099. dsm_reg = BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1100. (j * RX_MACRO_RX_PATH_OFFSET);
  1101. if (j == INTERP_AUX)
  1102. dsm_reg = BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL;
  1103. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  1104. int_mux_cfg1 = int_mux_cfg0 + 4;
  1105. int_mux_cfg0_val = snd_soc_component_read32(component,
  1106. int_mux_cfg0);
  1107. int_mux_cfg1_val = snd_soc_component_read32(component,
  1108. int_mux_cfg1);
  1109. if (snd_soc_component_read32(component, dsm_reg) & 0x01) {
  1110. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0xF0))
  1111. snd_soc_component_update_bits(component,
  1112. reg, 0x20, 0x20);
  1113. if (int_mux_cfg1_val & 0x0F) {
  1114. snd_soc_component_update_bits(component,
  1115. reg, 0x20, 0x20);
  1116. snd_soc_component_update_bits(component,
  1117. mix_reg, 0x20, 0x20);
  1118. }
  1119. }
  1120. }
  1121. break;
  1122. default:
  1123. break;
  1124. }
  1125. return 0;
  1126. }
  1127. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  1128. bool mclk_enable, bool dapm)
  1129. {
  1130. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1131. int ret = 0;
  1132. if (regmap == NULL) {
  1133. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1134. return -EINVAL;
  1135. }
  1136. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1137. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1138. mutex_lock(&rx_priv->mclk_lock);
  1139. if (mclk_enable) {
  1140. if (rx_priv->rx_mclk_users == 0) {
  1141. if (rx_priv->is_native_on)
  1142. rx_priv->clk_id = RX_CORE_CLK;
  1143. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  1144. rx_priv->default_clk_id,
  1145. rx_priv->clk_id,
  1146. true);
  1147. if (ret < 0) {
  1148. dev_err(rx_priv->dev,
  1149. "%s: rx request clock enable failed\n",
  1150. __func__);
  1151. goto exit;
  1152. }
  1153. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  1154. true);
  1155. regcache_mark_dirty(regmap);
  1156. regcache_sync_region(regmap,
  1157. RX_START_OFFSET,
  1158. RX_MAX_OFFSET);
  1159. regmap_update_bits(regmap,
  1160. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1161. 0x01, 0x01);
  1162. regmap_update_bits(regmap,
  1163. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1164. 0x02, 0x02);
  1165. regmap_update_bits(regmap,
  1166. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1167. 0x02, 0x00);
  1168. regmap_update_bits(regmap,
  1169. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1170. 0x01, 0x01);
  1171. }
  1172. rx_priv->rx_mclk_users++;
  1173. } else {
  1174. if (rx_priv->rx_mclk_users <= 0) {
  1175. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  1176. __func__);
  1177. rx_priv->rx_mclk_users = 0;
  1178. goto exit;
  1179. }
  1180. rx_priv->rx_mclk_users--;
  1181. if (rx_priv->rx_mclk_users == 0) {
  1182. regmap_update_bits(regmap,
  1183. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1184. 0x01, 0x00);
  1185. regmap_update_bits(regmap,
  1186. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1187. 0x02, 0x02);
  1188. regmap_update_bits(regmap,
  1189. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1190. 0x02, 0x00);
  1191. regmap_update_bits(regmap,
  1192. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1193. 0x01, 0x00);
  1194. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  1195. false);
  1196. bolero_clk_rsc_request_clock(rx_priv->dev,
  1197. rx_priv->default_clk_id,
  1198. rx_priv->clk_id,
  1199. false);
  1200. rx_priv->clk_id = rx_priv->default_clk_id;
  1201. }
  1202. }
  1203. exit:
  1204. trace_printk("%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1205. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1206. mutex_unlock(&rx_priv->mclk_lock);
  1207. return ret;
  1208. }
  1209. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1210. struct snd_kcontrol *kcontrol, int event)
  1211. {
  1212. struct snd_soc_component *component =
  1213. snd_soc_dapm_to_component(w->dapm);
  1214. int ret = 0;
  1215. struct device *rx_dev = NULL;
  1216. struct rx_macro_priv *rx_priv = NULL;
  1217. int mclk_freq = MCLK_FREQ;
  1218. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1219. return -EINVAL;
  1220. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1221. switch (event) {
  1222. case SND_SOC_DAPM_PRE_PMU:
  1223. if (rx_priv->is_native_on)
  1224. mclk_freq = MCLK_FREQ_NATIVE;
  1225. if (rx_priv->swr_ctrl_data)
  1226. swrm_wcd_notify(
  1227. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1228. SWR_CLK_FREQ, &mclk_freq);
  1229. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  1230. if (ret)
  1231. rx_priv->dapm_mclk_enable = false;
  1232. else
  1233. rx_priv->dapm_mclk_enable = true;
  1234. break;
  1235. case SND_SOC_DAPM_POST_PMD:
  1236. if (rx_priv->dapm_mclk_enable)
  1237. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  1238. break;
  1239. default:
  1240. dev_err(rx_priv->dev,
  1241. "%s: invalid DAPM event %d\n", __func__, event);
  1242. ret = -EINVAL;
  1243. }
  1244. return ret;
  1245. }
  1246. static int rx_macro_event_handler(struct snd_soc_component *component,
  1247. u16 event, u32 data)
  1248. {
  1249. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1250. struct device *rx_dev = NULL;
  1251. struct rx_macro_priv *rx_priv = NULL;
  1252. int ret = 0;
  1253. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1254. return -EINVAL;
  1255. switch (event) {
  1256. case BOLERO_MACRO_EVT_RX_MUTE:
  1257. rx_idx = data >> 0x10;
  1258. mute = data & 0xffff;
  1259. val = mute ? 0x10 : 0x00;
  1260. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1261. RX_MACRO_RX_PATH_OFFSET);
  1262. reg_mix = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1263. RX_MACRO_RX_PATH_OFFSET);
  1264. snd_soc_component_update_bits(component, reg,
  1265. 0x10, val);
  1266. snd_soc_component_update_bits(component, reg_mix,
  1267. 0x10, val);
  1268. break;
  1269. case BOLERO_MACRO_EVT_RX_COMPANDER_SOFT_RST:
  1270. rx_idx = data >> 0x10;
  1271. if (rx_idx == INTERP_AUX)
  1272. goto done;
  1273. reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  1274. (rx_idx * RX_MACRO_COMP_OFFSET);
  1275. snd_soc_component_write(component, reg,
  1276. snd_soc_component_read32(component, reg));
  1277. break;
  1278. case BOLERO_MACRO_EVT_IMPED_TRUE:
  1279. rx_macro_wcd_clsh_imped_config(component, data, true);
  1280. break;
  1281. case BOLERO_MACRO_EVT_IMPED_FALSE:
  1282. rx_macro_wcd_clsh_imped_config(component, data, false);
  1283. break;
  1284. case BOLERO_MACRO_EVT_SSR_DOWN:
  1285. trace_printk("%s, enter SSR down\n", __func__);
  1286. rx_priv->dev_up = false;
  1287. if (rx_priv->swr_ctrl_data) {
  1288. swrm_wcd_notify(
  1289. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1290. SWR_DEVICE_SSR_DOWN, NULL);
  1291. }
  1292. if ((!pm_runtime_enabled(rx_dev) ||
  1293. !pm_runtime_suspended(rx_dev))) {
  1294. ret = bolero_runtime_suspend(rx_dev);
  1295. if (!ret) {
  1296. pm_runtime_disable(rx_dev);
  1297. pm_runtime_set_suspended(rx_dev);
  1298. pm_runtime_enable(rx_dev);
  1299. }
  1300. }
  1301. break;
  1302. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  1303. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1304. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  1305. rx_priv->default_clk_id,
  1306. RX_CORE_CLK, true);
  1307. if (ret < 0)
  1308. dev_err_ratelimited(rx_priv->dev,
  1309. "%s, failed to enable clk, ret:%d\n",
  1310. __func__, ret);
  1311. else
  1312. bolero_clk_rsc_request_clock(rx_priv->dev,
  1313. rx_priv->default_clk_id,
  1314. RX_CORE_CLK, false);
  1315. break;
  1316. case BOLERO_MACRO_EVT_SSR_UP:
  1317. trace_printk("%s, enter SSR up\n", __func__);
  1318. rx_priv->dev_up = true;
  1319. /* reset swr after ssr/pdr */
  1320. rx_priv->reset_swr = true;
  1321. if (rx_priv->swr_ctrl_data)
  1322. swrm_wcd_notify(
  1323. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1324. SWR_DEVICE_SSR_UP, NULL);
  1325. break;
  1326. case BOLERO_MACRO_EVT_CLK_RESET:
  1327. bolero_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1328. break;
  1329. case BOLERO_MACRO_EVT_RX_PA_GAIN_UPDATE:
  1330. rx_priv->rx0_gain_val = snd_soc_component_read32(component,
  1331. BOLERO_CDC_RX_RX0_RX_VOL_CTL);
  1332. rx_priv->rx1_gain_val = snd_soc_component_read32(component,
  1333. BOLERO_CDC_RX_RX1_RX_VOL_CTL);
  1334. if (data) {
  1335. /* Reduce gain by half only if its greater than -6DB */
  1336. if ((rx_priv->rx0_gain_val >= RX_MACRO_GAIN_VAL_UNITY)
  1337. && (rx_priv->rx0_gain_val <= RX_MACRO_GAIN_MAX_VAL))
  1338. snd_soc_component_update_bits(component,
  1339. BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1340. (rx_priv->rx0_gain_val -
  1341. RX_MACRO_MOD_GAIN));
  1342. if ((rx_priv->rx1_gain_val >= RX_MACRO_GAIN_VAL_UNITY)
  1343. && (rx_priv->rx1_gain_val <= RX_MACRO_GAIN_MAX_VAL))
  1344. snd_soc_component_update_bits(component,
  1345. BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1346. (rx_priv->rx1_gain_val -
  1347. RX_MACRO_MOD_GAIN));
  1348. }
  1349. else {
  1350. /* Reset gain value to default */
  1351. if ((rx_priv->rx0_gain_val >=
  1352. (RX_MACRO_GAIN_VAL_UNITY - RX_MACRO_MOD_GAIN)) &&
  1353. (rx_priv->rx0_gain_val <= (RX_MACRO_GAIN_MAX_VAL -
  1354. RX_MACRO_MOD_GAIN)))
  1355. snd_soc_component_update_bits(component,
  1356. BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1357. (rx_priv->rx0_gain_val +
  1358. RX_MACRO_MOD_GAIN));
  1359. if ((rx_priv->rx1_gain_val >=
  1360. (RX_MACRO_GAIN_VAL_UNITY - RX_MACRO_MOD_GAIN)) &&
  1361. (rx_priv->rx1_gain_val <= (RX_MACRO_GAIN_MAX_VAL -
  1362. RX_MACRO_MOD_GAIN)))
  1363. snd_soc_component_update_bits(component,
  1364. BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1365. (rx_priv->rx1_gain_val +
  1366. RX_MACRO_MOD_GAIN));
  1367. }
  1368. break;
  1369. }
  1370. done:
  1371. return ret;
  1372. }
  1373. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  1374. struct rx_macro_priv *rx_priv)
  1375. {
  1376. int i = 0;
  1377. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  1378. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1379. return i;
  1380. }
  1381. return -EINVAL;
  1382. }
  1383. static int rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1384. struct rx_macro_priv *rx_priv,
  1385. int interp, int path_type)
  1386. {
  1387. int port_id[4] = { 0, 0, 0, 0 };
  1388. int *port_ptr = NULL;
  1389. int num_ports = 0;
  1390. int bit_width = 0, i = 0;
  1391. int mux_reg = 0, mux_reg_val = 0;
  1392. int dai_id = 0, idle_thr = 0;
  1393. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1394. return 0;
  1395. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1396. return 0;
  1397. port_ptr = &port_id[0];
  1398. num_ports = 0;
  1399. /*
  1400. * Read interpolator MUX input registers and find
  1401. * which cdc_dma port is connected and store the port
  1402. * numbers in port_id array.
  1403. */
  1404. if (path_type == INTERP_MIX_PATH) {
  1405. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1406. 2 * interp;
  1407. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1408. 0x0f;
  1409. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1410. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1411. *port_ptr++ = mux_reg_val - 1;
  1412. num_ports++;
  1413. }
  1414. }
  1415. if (path_type == INTERP_MAIN_PATH) {
  1416. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1417. 2 * (interp - 1);
  1418. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1419. 0x0f;
  1420. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1421. while (i) {
  1422. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1423. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1424. *port_ptr++ = mux_reg_val -
  1425. INTn_1_INP_SEL_RX0;
  1426. num_ports++;
  1427. }
  1428. mux_reg_val =
  1429. (snd_soc_component_read32(component, mux_reg) &
  1430. 0xf0) >> 4;
  1431. mux_reg += 1;
  1432. i--;
  1433. }
  1434. }
  1435. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1436. __func__, num_ports, port_id[0], port_id[1],
  1437. port_id[2], port_id[3]);
  1438. i = 0;
  1439. while (num_ports) {
  1440. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1441. rx_priv);
  1442. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  1443. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1444. __func__, dai_id,
  1445. rx_priv->bit_width[dai_id]);
  1446. if (rx_priv->bit_width[dai_id] > bit_width)
  1447. bit_width = rx_priv->bit_width[dai_id];
  1448. }
  1449. num_ports--;
  1450. }
  1451. switch (bit_width) {
  1452. case 16:
  1453. idle_thr = 0xff; /* F16 */
  1454. break;
  1455. case 24:
  1456. case 32:
  1457. idle_thr = 0x03; /* F22 */
  1458. break;
  1459. default:
  1460. idle_thr = 0x00;
  1461. break;
  1462. }
  1463. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1464. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1465. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1466. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1467. snd_soc_component_write(component,
  1468. BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1469. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1470. }
  1471. return 0;
  1472. }
  1473. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1474. struct snd_kcontrol *kcontrol, int event)
  1475. {
  1476. struct snd_soc_component *component =
  1477. snd_soc_dapm_to_component(w->dapm);
  1478. u16 gain_reg = 0, mix_reg = 0;
  1479. struct device *rx_dev = NULL;
  1480. struct rx_macro_priv *rx_priv = NULL;
  1481. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1482. return -EINVAL;
  1483. if (w->shift >= INTERP_MAX) {
  1484. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1485. __func__, w->shift, w->name);
  1486. return -EINVAL;
  1487. }
  1488. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1489. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1490. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1491. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1492. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1493. switch (event) {
  1494. case SND_SOC_DAPM_PRE_PMU:
  1495. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1496. INTERP_MIX_PATH);
  1497. rx_macro_enable_interp_clk(component, event, w->shift);
  1498. break;
  1499. case SND_SOC_DAPM_POST_PMU:
  1500. snd_soc_component_write(component, gain_reg,
  1501. snd_soc_component_read32(component, gain_reg));
  1502. break;
  1503. case SND_SOC_DAPM_POST_PMD:
  1504. /* Clk Disable */
  1505. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1506. rx_macro_enable_interp_clk(component, event, w->shift);
  1507. /* Reset enable and disable */
  1508. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1509. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1510. break;
  1511. }
  1512. return 0;
  1513. }
  1514. static bool rx_macro_adie_lb(struct snd_soc_component *component,
  1515. int interp_idx)
  1516. {
  1517. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1518. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1519. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1520. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1521. int_mux_cfg1 = int_mux_cfg0 + 4;
  1522. int_mux_cfg0_val = snd_soc_component_read32(component, int_mux_cfg0);
  1523. int_mux_cfg1_val = snd_soc_component_read32(component, int_mux_cfg1);
  1524. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1525. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1526. int_n_inp0 == INTn_1_INP_SEL_DEC1 ||
  1527. int_n_inp0 == INTn_1_INP_SEL_IIR0 ||
  1528. int_n_inp0 == INTn_1_INP_SEL_IIR1)
  1529. return true;
  1530. int_n_inp1 = int_mux_cfg0_val >> 4;
  1531. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1532. int_n_inp1 == INTn_1_INP_SEL_DEC1 ||
  1533. int_n_inp1 == INTn_1_INP_SEL_IIR0 ||
  1534. int_n_inp1 == INTn_1_INP_SEL_IIR1)
  1535. return true;
  1536. int_n_inp2 = int_mux_cfg1_val >> 4;
  1537. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1538. int_n_inp2 == INTn_1_INP_SEL_DEC1 ||
  1539. int_n_inp2 == INTn_1_INP_SEL_IIR0 ||
  1540. int_n_inp2 == INTn_1_INP_SEL_IIR1)
  1541. return true;
  1542. return false;
  1543. }
  1544. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1545. struct snd_kcontrol *kcontrol,
  1546. int event)
  1547. {
  1548. struct snd_soc_component *component =
  1549. snd_soc_dapm_to_component(w->dapm);
  1550. u16 gain_reg = 0;
  1551. u16 reg = 0;
  1552. struct device *rx_dev = NULL;
  1553. struct rx_macro_priv *rx_priv = NULL;
  1554. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1555. return -EINVAL;
  1556. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1557. if (w->shift >= INTERP_MAX) {
  1558. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1559. __func__, w->shift, w->name);
  1560. return -EINVAL;
  1561. }
  1562. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1563. RX_MACRO_RX_PATH_OFFSET);
  1564. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1565. RX_MACRO_RX_PATH_OFFSET);
  1566. switch (event) {
  1567. case SND_SOC_DAPM_PRE_PMU:
  1568. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1569. INTERP_MAIN_PATH);
  1570. rx_macro_enable_interp_clk(component, event, w->shift);
  1571. if (rx_macro_adie_lb(component, w->shift))
  1572. snd_soc_component_update_bits(component,
  1573. reg, 0x20, 0x20);
  1574. break;
  1575. case SND_SOC_DAPM_POST_PMU:
  1576. snd_soc_component_write(component, gain_reg,
  1577. snd_soc_component_read32(component, gain_reg));
  1578. break;
  1579. case SND_SOC_DAPM_POST_PMD:
  1580. rx_macro_enable_interp_clk(component, event, w->shift);
  1581. break;
  1582. }
  1583. return 0;
  1584. }
  1585. static int rx_macro_config_compander(struct snd_soc_component *component,
  1586. struct rx_macro_priv *rx_priv,
  1587. int interp_n, int event)
  1588. {
  1589. int comp = 0;
  1590. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0, rx_path_cfg3_reg = 0;
  1591. u16 rx0_path_ctl_reg = 0;
  1592. u8 pcm_rate = 0, val = 0;
  1593. /* AUX does not have compander */
  1594. if (interp_n == INTERP_AUX)
  1595. return 0;
  1596. comp = interp_n;
  1597. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1598. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  1599. rx_path_cfg3_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG3 +
  1600. (comp * RX_MACRO_RX_PATH_OFFSET);
  1601. rx0_path_ctl_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1602. (comp * RX_MACRO_RX_PATH_OFFSET);
  1603. pcm_rate = (snd_soc_component_read32(component, rx0_path_ctl_reg)
  1604. & 0x0F);
  1605. if (pcm_rate < 0x06)
  1606. val = 0x03;
  1607. else if (pcm_rate < 0x08)
  1608. val = 0x01;
  1609. else if (pcm_rate < 0x0B)
  1610. val = 0x02;
  1611. else
  1612. val = 0x00;
  1613. if (SND_SOC_DAPM_EVENT_ON(event))
  1614. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1615. 0x03, val);
  1616. if (SND_SOC_DAPM_EVENT_OFF(event))
  1617. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1618. 0x03, 0x03);
  1619. if (!rx_priv->comp_enabled[comp])
  1620. return 0;
  1621. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  1622. (comp * RX_MACRO_COMP_OFFSET);
  1623. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  1624. (comp * RX_MACRO_RX_PATH_OFFSET);
  1625. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1626. /* Enable Compander Clock */
  1627. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1628. 0x01, 0x01);
  1629. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1630. 0x02, 0x02);
  1631. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1632. 0x02, 0x00);
  1633. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1634. 0x02, 0x02);
  1635. }
  1636. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1637. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1638. 0x04, 0x04);
  1639. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1640. 0x02, 0x00);
  1641. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1642. 0x01, 0x00);
  1643. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1644. 0x04, 0x00);
  1645. }
  1646. return 0;
  1647. }
  1648. static int rx_macro_load_compander_coeff(struct snd_soc_component *component,
  1649. struct rx_macro_priv *rx_priv,
  1650. int interp_n, int event)
  1651. {
  1652. int comp = 0;
  1653. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  1654. int i = 0;
  1655. int hph_pwr_mode = HPH_LOHIFI;
  1656. if (!rx_priv->comp_enabled[comp])
  1657. return 0;
  1658. if (interp_n == INTERP_HPHL) {
  1659. comp_coeff_lsb_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_WR_LSB;
  1660. comp_coeff_msb_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_WR_MSB;
  1661. } else if (interp_n == INTERP_HPHR) {
  1662. comp_coeff_lsb_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_WR_LSB;
  1663. comp_coeff_msb_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_WR_MSB;
  1664. } else {
  1665. /* compander coefficients are loaded only for hph path */
  1666. return 0;
  1667. }
  1668. comp = interp_n;
  1669. hph_pwr_mode = rx_priv->hph_pwr_mode;
  1670. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1671. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  1672. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1673. /* Load Compander Coeff */
  1674. for (i = 0; i < COMP_MAX_COEFF; i++) {
  1675. snd_soc_component_write(component, comp_coeff_lsb_reg,
  1676. comp_coeff_table[hph_pwr_mode][i].lsb);
  1677. snd_soc_component_write(component, comp_coeff_msb_reg,
  1678. comp_coeff_table[hph_pwr_mode][i].msb);
  1679. }
  1680. }
  1681. return 0;
  1682. }
  1683. static void rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1684. struct rx_macro_priv *rx_priv,
  1685. bool enable)
  1686. {
  1687. if (enable) {
  1688. if (rx_priv->softclip_clk_users == 0)
  1689. snd_soc_component_update_bits(component,
  1690. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1691. 0x01, 0x01);
  1692. rx_priv->softclip_clk_users++;
  1693. } else {
  1694. rx_priv->softclip_clk_users--;
  1695. if (rx_priv->softclip_clk_users == 0)
  1696. snd_soc_component_update_bits(component,
  1697. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1698. 0x01, 0x00);
  1699. }
  1700. }
  1701. static int rx_macro_config_softclip(struct snd_soc_component *component,
  1702. struct rx_macro_priv *rx_priv,
  1703. int event)
  1704. {
  1705. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1706. __func__, event, rx_priv->is_softclip_on);
  1707. if (!rx_priv->is_softclip_on)
  1708. return 0;
  1709. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1710. /* Enable Softclip clock */
  1711. rx_macro_enable_softclip_clk(component, rx_priv, true);
  1712. /* Enable Softclip control */
  1713. snd_soc_component_update_bits(component,
  1714. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1715. }
  1716. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1717. snd_soc_component_update_bits(component,
  1718. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1719. rx_macro_enable_softclip_clk(component, rx_priv, false);
  1720. }
  1721. return 0;
  1722. }
  1723. static int rx_macro_config_aux_hpf(struct snd_soc_component *component,
  1724. struct rx_macro_priv *rx_priv,
  1725. int event)
  1726. {
  1727. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1728. __func__, event, rx_priv->is_aux_hpf_on);
  1729. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1730. /* Update Aux HPF control */
  1731. if (!rx_priv->is_aux_hpf_on)
  1732. snd_soc_component_update_bits(component,
  1733. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x00);
  1734. }
  1735. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1736. /* Reset to default (HPF=ON) */
  1737. snd_soc_component_update_bits(component,
  1738. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x04);
  1739. }
  1740. return 0;
  1741. }
  1742. static inline void
  1743. rx_macro_enable_clsh_block(struct rx_macro_priv *rx_priv, bool enable)
  1744. {
  1745. if ((enable && ++rx_priv->clsh_users == 1) ||
  1746. (!enable && --rx_priv->clsh_users == 0))
  1747. snd_soc_component_update_bits(rx_priv->component,
  1748. BOLERO_CDC_RX_CLSH_CRC, 0x01,
  1749. (u8) enable);
  1750. if (rx_priv->clsh_users < 0)
  1751. rx_priv->clsh_users = 0;
  1752. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1753. rx_priv->clsh_users, enable);
  1754. }
  1755. static int rx_macro_config_classh(struct snd_soc_component *component,
  1756. struct rx_macro_priv *rx_priv,
  1757. int interp_n, int event)
  1758. {
  1759. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1760. rx_macro_enable_clsh_block(rx_priv, false);
  1761. return 0;
  1762. }
  1763. if (!SND_SOC_DAPM_EVENT_ON(event))
  1764. return 0;
  1765. rx_macro_enable_clsh_block(rx_priv, true);
  1766. if (interp_n == INTERP_HPHL ||
  1767. interp_n == INTERP_HPHR) {
  1768. /*
  1769. * These K1 values depend on the Headphone Impedance
  1770. * For now it is assumed to be 16 ohm
  1771. */
  1772. snd_soc_component_update_bits(component,
  1773. BOLERO_CDC_RX_CLSH_K1_LSB,
  1774. 0xFF, 0xC0);
  1775. snd_soc_component_update_bits(component,
  1776. BOLERO_CDC_RX_CLSH_K1_MSB,
  1777. 0x0F, 0x00);
  1778. }
  1779. switch (interp_n) {
  1780. case INTERP_HPHL:
  1781. if (rx_priv->is_ear_mode_on)
  1782. snd_soc_component_update_bits(component,
  1783. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1784. 0x3F, 0x39);
  1785. else
  1786. snd_soc_component_update_bits(component,
  1787. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1788. 0x3F, 0x1C);
  1789. snd_soc_component_update_bits(component,
  1790. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1791. 0x07, 0x00);
  1792. snd_soc_component_update_bits(component,
  1793. BOLERO_CDC_RX_RX0_RX_PATH_CFG0,
  1794. 0x40, 0x40);
  1795. break;
  1796. case INTERP_HPHR:
  1797. if (rx_priv->is_ear_mode_on)
  1798. snd_soc_component_update_bits(component,
  1799. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1800. 0x3F, 0x39);
  1801. else
  1802. snd_soc_component_update_bits(component,
  1803. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1804. 0x3F, 0x1C);
  1805. snd_soc_component_update_bits(component,
  1806. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1807. 0x07, 0x00);
  1808. snd_soc_component_update_bits(component,
  1809. BOLERO_CDC_RX_RX1_RX_PATH_CFG0,
  1810. 0x40, 0x40);
  1811. break;
  1812. case INTERP_AUX:
  1813. snd_soc_component_update_bits(component,
  1814. BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1815. 0x08, 0x08);
  1816. snd_soc_component_update_bits(component,
  1817. BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1818. 0x10, 0x10);
  1819. break;
  1820. }
  1821. return 0;
  1822. }
  1823. static void rx_macro_hd2_control(struct snd_soc_component *component,
  1824. u16 interp_idx, int event)
  1825. {
  1826. u16 hd2_scale_reg = 0;
  1827. u16 hd2_enable_reg = 0;
  1828. switch (interp_idx) {
  1829. case INTERP_HPHL:
  1830. hd2_scale_reg = BOLERO_CDC_RX_RX0_RX_PATH_SEC3;
  1831. hd2_enable_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  1832. break;
  1833. case INTERP_HPHR:
  1834. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  1835. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  1836. break;
  1837. }
  1838. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1839. snd_soc_component_update_bits(component, hd2_scale_reg,
  1840. 0x3C, 0x14);
  1841. snd_soc_component_update_bits(component, hd2_enable_reg,
  1842. 0x04, 0x04);
  1843. }
  1844. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1845. snd_soc_component_update_bits(component, hd2_enable_reg,
  1846. 0x04, 0x00);
  1847. snd_soc_component_update_bits(component, hd2_scale_reg,
  1848. 0x3C, 0x00);
  1849. }
  1850. }
  1851. static int rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1852. struct snd_ctl_elem_value *ucontrol)
  1853. {
  1854. struct snd_soc_component *component =
  1855. snd_soc_kcontrol_component(kcontrol);
  1856. struct rx_macro_priv *rx_priv = NULL;
  1857. struct device *rx_dev = NULL;
  1858. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1859. return -EINVAL;
  1860. ucontrol->value.integer.value[0] =
  1861. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1862. return 0;
  1863. }
  1864. static int rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1865. struct snd_ctl_elem_value *ucontrol)
  1866. {
  1867. struct snd_soc_component *component =
  1868. snd_soc_kcontrol_component(kcontrol);
  1869. struct rx_macro_priv *rx_priv = NULL;
  1870. struct device *rx_dev = NULL;
  1871. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1872. return -EINVAL;
  1873. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1874. ucontrol->value.integer.value[0];
  1875. return 0;
  1876. }
  1877. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1878. struct snd_ctl_elem_value *ucontrol)
  1879. {
  1880. struct snd_soc_component *component =
  1881. snd_soc_kcontrol_component(kcontrol);
  1882. int comp = ((struct soc_multi_mixer_control *)
  1883. kcontrol->private_value)->shift;
  1884. struct device *rx_dev = NULL;
  1885. struct rx_macro_priv *rx_priv = NULL;
  1886. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1887. return -EINVAL;
  1888. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1889. return 0;
  1890. }
  1891. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1892. struct snd_ctl_elem_value *ucontrol)
  1893. {
  1894. struct snd_soc_component *component =
  1895. snd_soc_kcontrol_component(kcontrol);
  1896. int comp = ((struct soc_multi_mixer_control *)
  1897. kcontrol->private_value)->shift;
  1898. int value = ucontrol->value.integer.value[0];
  1899. struct device *rx_dev = NULL;
  1900. struct rx_macro_priv *rx_priv = NULL;
  1901. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1902. return -EINVAL;
  1903. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1904. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1905. rx_priv->comp_enabled[comp] = value;
  1906. return 0;
  1907. }
  1908. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1909. struct snd_ctl_elem_value *ucontrol)
  1910. {
  1911. struct snd_soc_dapm_widget *widget =
  1912. snd_soc_dapm_kcontrol_widget(kcontrol);
  1913. struct snd_soc_component *component =
  1914. snd_soc_dapm_to_component(widget->dapm);
  1915. struct device *rx_dev = NULL;
  1916. struct rx_macro_priv *rx_priv = NULL;
  1917. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1918. return -EINVAL;
  1919. ucontrol->value.integer.value[0] =
  1920. rx_priv->rx_port_value[widget->shift];
  1921. return 0;
  1922. }
  1923. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1924. struct snd_ctl_elem_value *ucontrol)
  1925. {
  1926. struct snd_soc_dapm_widget *widget =
  1927. snd_soc_dapm_kcontrol_widget(kcontrol);
  1928. struct snd_soc_component *component =
  1929. snd_soc_dapm_to_component(widget->dapm);
  1930. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1931. struct snd_soc_dapm_update *update = NULL;
  1932. u32 rx_port_value = ucontrol->value.integer.value[0];
  1933. u32 aif_rst = 0;
  1934. struct device *rx_dev = NULL;
  1935. struct rx_macro_priv *rx_priv = NULL;
  1936. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1937. return -EINVAL;
  1938. aif_rst = rx_priv->rx_port_value[widget->shift];
  1939. if (!rx_port_value) {
  1940. if (aif_rst == 0) {
  1941. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1942. return 0;
  1943. }
  1944. if (aif_rst > RX_MACRO_AIF4_PB) {
  1945. dev_err(rx_dev, "%s: Invalid AIF reset\n", __func__);
  1946. return 0;
  1947. }
  1948. }
  1949. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1950. dev_dbg(rx_dev, "%s: mux input: %d, mux output: %d, aif_rst: %d\n",
  1951. __func__, rx_port_value, widget->shift, aif_rst);
  1952. switch (rx_port_value) {
  1953. case 0:
  1954. if (rx_priv->active_ch_cnt[aif_rst]) {
  1955. clear_bit(widget->shift,
  1956. &rx_priv->active_ch_mask[aif_rst]);
  1957. rx_priv->active_ch_cnt[aif_rst]--;
  1958. }
  1959. break;
  1960. case 1:
  1961. case 2:
  1962. case 3:
  1963. case 4:
  1964. set_bit(widget->shift,
  1965. &rx_priv->active_ch_mask[rx_port_value]);
  1966. rx_priv->active_ch_cnt[rx_port_value]++;
  1967. break;
  1968. default:
  1969. dev_err(component->dev,
  1970. "%s:Invalid AIF_ID for RX_MACRO MUX %d\n",
  1971. __func__, rx_port_value);
  1972. goto err;
  1973. }
  1974. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1975. rx_port_value, e, update);
  1976. return 0;
  1977. err:
  1978. return -EINVAL;
  1979. }
  1980. static int rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  1981. struct snd_ctl_elem_value *ucontrol)
  1982. {
  1983. struct snd_soc_component *component =
  1984. snd_soc_kcontrol_component(kcontrol);
  1985. struct device *rx_dev = NULL;
  1986. struct rx_macro_priv *rx_priv = NULL;
  1987. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1988. return -EINVAL;
  1989. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  1990. return 0;
  1991. }
  1992. static int rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  1993. struct snd_ctl_elem_value *ucontrol)
  1994. {
  1995. struct snd_soc_component *component =
  1996. snd_soc_kcontrol_component(kcontrol);
  1997. struct device *rx_dev = NULL;
  1998. struct rx_macro_priv *rx_priv = NULL;
  1999. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2000. return -EINVAL;
  2001. rx_priv->is_ear_mode_on =
  2002. (!ucontrol->value.integer.value[0] ? false : true);
  2003. return 0;
  2004. }
  2005. static int rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2006. struct snd_ctl_elem_value *ucontrol)
  2007. {
  2008. struct snd_soc_component *component =
  2009. snd_soc_kcontrol_component(kcontrol);
  2010. struct device *rx_dev = NULL;
  2011. struct rx_macro_priv *rx_priv = NULL;
  2012. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2013. return -EINVAL;
  2014. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  2015. return 0;
  2016. }
  2017. static int rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2018. struct snd_ctl_elem_value *ucontrol)
  2019. {
  2020. struct snd_soc_component *component =
  2021. snd_soc_kcontrol_component(kcontrol);
  2022. struct device *rx_dev = NULL;
  2023. struct rx_macro_priv *rx_priv = NULL;
  2024. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2025. return -EINVAL;
  2026. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  2027. return 0;
  2028. }
  2029. static int rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2030. struct snd_ctl_elem_value *ucontrol)
  2031. {
  2032. struct snd_soc_component *component =
  2033. snd_soc_kcontrol_component(kcontrol);
  2034. struct device *rx_dev = NULL;
  2035. struct rx_macro_priv *rx_priv = NULL;
  2036. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2037. return -EINVAL;
  2038. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  2039. return 0;
  2040. }
  2041. static int rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2042. struct snd_ctl_elem_value *ucontrol)
  2043. {
  2044. struct snd_soc_component *component =
  2045. snd_soc_kcontrol_component(kcontrol);
  2046. struct device *rx_dev = NULL;
  2047. struct rx_macro_priv *rx_priv = NULL;
  2048. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2049. return -EINVAL;
  2050. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  2051. return 0;
  2052. }
  2053. static int rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2054. struct snd_ctl_elem_value *ucontrol)
  2055. {
  2056. struct snd_soc_component *component =
  2057. snd_soc_kcontrol_component(kcontrol);
  2058. ucontrol->value.integer.value[0] =
  2059. ((snd_soc_component_read32(
  2060. component, BOLERO_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  2061. 1 : 0);
  2062. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2063. ucontrol->value.integer.value[0]);
  2064. return 0;
  2065. }
  2066. static int rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2067. struct snd_ctl_elem_value *ucontrol)
  2068. {
  2069. struct snd_soc_component *component =
  2070. snd_soc_kcontrol_component(kcontrol);
  2071. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2072. ucontrol->value.integer.value[0]);
  2073. /* Set Vbat register configuration for GSM mode bit based on value */
  2074. if (ucontrol->value.integer.value[0])
  2075. snd_soc_component_update_bits(component,
  2076. BOLERO_CDC_RX_BCL_VBAT_CFG,
  2077. 0x04, 0x04);
  2078. else
  2079. snd_soc_component_update_bits(component,
  2080. BOLERO_CDC_RX_BCL_VBAT_CFG,
  2081. 0x04, 0x00);
  2082. return 0;
  2083. }
  2084. static int rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2085. struct snd_ctl_elem_value *ucontrol)
  2086. {
  2087. struct snd_soc_component *component =
  2088. snd_soc_kcontrol_component(kcontrol);
  2089. struct device *rx_dev = NULL;
  2090. struct rx_macro_priv *rx_priv = NULL;
  2091. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2092. return -EINVAL;
  2093. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  2094. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2095. __func__, ucontrol->value.integer.value[0]);
  2096. return 0;
  2097. }
  2098. static int rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2099. struct snd_ctl_elem_value *ucontrol)
  2100. {
  2101. struct snd_soc_component *component =
  2102. snd_soc_kcontrol_component(kcontrol);
  2103. struct device *rx_dev = NULL;
  2104. struct rx_macro_priv *rx_priv = NULL;
  2105. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2106. return -EINVAL;
  2107. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  2108. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  2109. rx_priv->is_softclip_on);
  2110. return 0;
  2111. }
  2112. static int rx_macro_aux_hpf_mode_get(struct snd_kcontrol *kcontrol,
  2113. struct snd_ctl_elem_value *ucontrol)
  2114. {
  2115. struct snd_soc_component *component =
  2116. snd_soc_kcontrol_component(kcontrol);
  2117. struct device *rx_dev = NULL;
  2118. struct rx_macro_priv *rx_priv = NULL;
  2119. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2120. return -EINVAL;
  2121. ucontrol->value.integer.value[0] = rx_priv->is_aux_hpf_on;
  2122. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2123. __func__, ucontrol->value.integer.value[0]);
  2124. return 0;
  2125. }
  2126. static int rx_macro_aux_hpf_mode_put(struct snd_kcontrol *kcontrol,
  2127. struct snd_ctl_elem_value *ucontrol)
  2128. {
  2129. struct snd_soc_component *component =
  2130. snd_soc_kcontrol_component(kcontrol);
  2131. struct device *rx_dev = NULL;
  2132. struct rx_macro_priv *rx_priv = NULL;
  2133. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2134. return -EINVAL;
  2135. rx_priv->is_aux_hpf_on = ucontrol->value.integer.value[0];
  2136. dev_dbg(component->dev, "%s: aux hpf enable = %d\n", __func__,
  2137. rx_priv->is_aux_hpf_on);
  2138. return 0;
  2139. }
  2140. static int rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  2141. struct snd_kcontrol *kcontrol,
  2142. int event)
  2143. {
  2144. struct snd_soc_component *component =
  2145. snd_soc_dapm_to_component(w->dapm);
  2146. struct device *rx_dev = NULL;
  2147. struct rx_macro_priv *rx_priv = NULL;
  2148. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  2149. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2150. return -EINVAL;
  2151. switch (event) {
  2152. case SND_SOC_DAPM_PRE_PMU:
  2153. /* Enable clock for VBAT block */
  2154. snd_soc_component_update_bits(component,
  2155. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  2156. /* Enable VBAT block */
  2157. snd_soc_component_update_bits(component,
  2158. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  2159. /* Update interpolator with 384K path */
  2160. snd_soc_component_update_bits(component,
  2161. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  2162. /* Update DSM FS rate */
  2163. snd_soc_component_update_bits(component,
  2164. BOLERO_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  2165. /* Use attenuation mode */
  2166. snd_soc_component_update_bits(component,
  2167. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  2168. /* BCL block needs softclip clock to be enabled */
  2169. rx_macro_enable_softclip_clk(component, rx_priv, true);
  2170. /* Enable VBAT at channel level */
  2171. snd_soc_component_update_bits(component,
  2172. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  2173. /* Set the ATTK1 gain */
  2174. snd_soc_component_update_bits(component,
  2175. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2176. 0xFF, 0xFF);
  2177. snd_soc_component_update_bits(component,
  2178. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2179. 0xFF, 0x03);
  2180. snd_soc_component_update_bits(component,
  2181. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2182. 0xFF, 0x00);
  2183. /* Set the ATTK2 gain */
  2184. snd_soc_component_update_bits(component,
  2185. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2186. 0xFF, 0xFF);
  2187. snd_soc_component_update_bits(component,
  2188. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2189. 0xFF, 0x03);
  2190. snd_soc_component_update_bits(component,
  2191. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2192. 0xFF, 0x00);
  2193. /* Set the ATTK3 gain */
  2194. snd_soc_component_update_bits(component,
  2195. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2196. 0xFF, 0xFF);
  2197. snd_soc_component_update_bits(component,
  2198. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2199. 0xFF, 0x03);
  2200. snd_soc_component_update_bits(component,
  2201. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2202. 0xFF, 0x00);
  2203. break;
  2204. case SND_SOC_DAPM_POST_PMD:
  2205. snd_soc_component_update_bits(component,
  2206. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  2207. 0x80, 0x00);
  2208. snd_soc_component_update_bits(component,
  2209. BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  2210. 0x02, 0x00);
  2211. snd_soc_component_update_bits(component,
  2212. BOLERO_CDC_RX_BCL_VBAT_CFG,
  2213. 0x02, 0x02);
  2214. snd_soc_component_update_bits(component,
  2215. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  2216. 0x02, 0x00);
  2217. snd_soc_component_update_bits(component,
  2218. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2219. 0xFF, 0x00);
  2220. snd_soc_component_update_bits(component,
  2221. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2222. 0xFF, 0x00);
  2223. snd_soc_component_update_bits(component,
  2224. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2225. 0xFF, 0x00);
  2226. snd_soc_component_update_bits(component,
  2227. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2228. 0xFF, 0x00);
  2229. snd_soc_component_update_bits(component,
  2230. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2231. 0xFF, 0x00);
  2232. snd_soc_component_update_bits(component,
  2233. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2234. 0xFF, 0x00);
  2235. snd_soc_component_update_bits(component,
  2236. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2237. 0xFF, 0x00);
  2238. snd_soc_component_update_bits(component,
  2239. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2240. 0xFF, 0x00);
  2241. snd_soc_component_update_bits(component,
  2242. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2243. 0xFF, 0x00);
  2244. rx_macro_enable_softclip_clk(component, rx_priv, false);
  2245. snd_soc_component_update_bits(component,
  2246. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  2247. snd_soc_component_update_bits(component,
  2248. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  2249. break;
  2250. default:
  2251. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  2252. break;
  2253. }
  2254. return 0;
  2255. }
  2256. static void rx_macro_idle_detect_control(struct snd_soc_component *component,
  2257. struct rx_macro_priv *rx_priv,
  2258. int interp, int event)
  2259. {
  2260. int reg = 0, mask = 0, val = 0;
  2261. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  2262. return;
  2263. if (interp == INTERP_HPHL) {
  2264. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  2265. mask = 0x01;
  2266. val = 0x01;
  2267. }
  2268. if (interp == INTERP_HPHR) {
  2269. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  2270. mask = 0x02;
  2271. val = 0x02;
  2272. }
  2273. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2274. snd_soc_component_update_bits(component, reg, mask, val);
  2275. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2276. snd_soc_component_update_bits(component, reg, mask, 0x00);
  2277. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  2278. snd_soc_component_write(component,
  2279. BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  2280. }
  2281. }
  2282. static void rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  2283. struct rx_macro_priv *rx_priv,
  2284. u16 interp_idx, int event)
  2285. {
  2286. u16 hph_lut_bypass_reg = 0;
  2287. u16 hph_comp_ctrl7 = 0;
  2288. switch (interp_idx) {
  2289. case INTERP_HPHL:
  2290. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  2291. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  2292. break;
  2293. case INTERP_HPHR:
  2294. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  2295. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  2296. break;
  2297. default:
  2298. break;
  2299. }
  2300. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2301. if (interp_idx == INTERP_HPHL) {
  2302. if (rx_priv->is_ear_mode_on)
  2303. snd_soc_component_update_bits(component,
  2304. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  2305. 0x02, 0x02);
  2306. else
  2307. snd_soc_component_update_bits(component,
  2308. hph_lut_bypass_reg,
  2309. 0x80, 0x80);
  2310. } else {
  2311. snd_soc_component_update_bits(component,
  2312. hph_lut_bypass_reg,
  2313. 0x80, 0x80);
  2314. }
  2315. if (rx_priv->hph_pwr_mode)
  2316. snd_soc_component_update_bits(component,
  2317. hph_comp_ctrl7,
  2318. 0x20, 0x00);
  2319. }
  2320. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2321. snd_soc_component_update_bits(component,
  2322. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  2323. 0x02, 0x00);
  2324. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  2325. 0x80, 0x00);
  2326. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  2327. 0x20, 0x20);
  2328. }
  2329. }
  2330. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  2331. int event, int interp_idx)
  2332. {
  2333. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  2334. struct device *rx_dev = NULL;
  2335. struct rx_macro_priv *rx_priv = NULL;
  2336. if (!component) {
  2337. pr_err("%s: component is NULL\n", __func__);
  2338. return -EINVAL;
  2339. }
  2340. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2341. return -EINVAL;
  2342. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  2343. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  2344. dsm_reg = BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL +
  2345. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  2346. if (interp_idx == INTERP_AUX)
  2347. dsm_reg = BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL;
  2348. rx_cfg2_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG2 +
  2349. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  2350. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2351. if (rx_priv->main_clk_users[interp_idx] == 0) {
  2352. /* Main path PGA mute enable */
  2353. snd_soc_component_update_bits(component, main_reg,
  2354. 0x10, 0x10);
  2355. snd_soc_component_update_bits(component, dsm_reg,
  2356. 0x01, 0x01);
  2357. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2358. 0x03, 0x03);
  2359. rx_macro_load_compander_coeff(component, rx_priv,
  2360. interp_idx, event);
  2361. rx_macro_idle_detect_control(component, rx_priv,
  2362. interp_idx, event);
  2363. if (rx_priv->hph_hd2_mode)
  2364. rx_macro_hd2_control(
  2365. component, interp_idx, event);
  2366. rx_macro_hphdelay_lutbypass(component, rx_priv,
  2367. interp_idx, event);
  2368. rx_macro_config_compander(component, rx_priv,
  2369. interp_idx, event);
  2370. if (interp_idx == INTERP_AUX) {
  2371. rx_macro_config_softclip(component, rx_priv,
  2372. event);
  2373. rx_macro_config_aux_hpf(component, rx_priv,
  2374. event);
  2375. }
  2376. rx_macro_config_classh(component, rx_priv,
  2377. interp_idx, event);
  2378. }
  2379. rx_priv->main_clk_users[interp_idx]++;
  2380. }
  2381. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2382. rx_priv->main_clk_users[interp_idx]--;
  2383. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  2384. rx_priv->main_clk_users[interp_idx] = 0;
  2385. /* Main path PGA mute enable */
  2386. snd_soc_component_update_bits(component, main_reg,
  2387. 0x10, 0x10);
  2388. /* Clk Disable */
  2389. snd_soc_component_update_bits(component, dsm_reg,
  2390. 0x01, 0x00);
  2391. snd_soc_component_update_bits(component, main_reg,
  2392. 0x20, 0x00);
  2393. /* Reset enable and disable */
  2394. snd_soc_component_update_bits(component, main_reg,
  2395. 0x40, 0x40);
  2396. snd_soc_component_update_bits(component, main_reg,
  2397. 0x40, 0x00);
  2398. /* Reset rate to 48K*/
  2399. snd_soc_component_update_bits(component, main_reg,
  2400. 0x0F, 0x04);
  2401. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2402. 0x03, 0x00);
  2403. rx_macro_config_classh(component, rx_priv,
  2404. interp_idx, event);
  2405. rx_macro_config_compander(component, rx_priv,
  2406. interp_idx, event);
  2407. if (interp_idx == INTERP_AUX) {
  2408. rx_macro_config_softclip(component, rx_priv,
  2409. event);
  2410. rx_macro_config_aux_hpf(component, rx_priv,
  2411. event);
  2412. }
  2413. rx_macro_hphdelay_lutbypass(component, rx_priv,
  2414. interp_idx, event);
  2415. if (rx_priv->hph_hd2_mode)
  2416. rx_macro_hd2_control(component, interp_idx,
  2417. event);
  2418. rx_macro_idle_detect_control(component, rx_priv,
  2419. interp_idx, event);
  2420. }
  2421. }
  2422. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2423. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2424. return rx_priv->main_clk_users[interp_idx];
  2425. }
  2426. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2427. struct snd_kcontrol *kcontrol, int event)
  2428. {
  2429. struct snd_soc_component *component =
  2430. snd_soc_dapm_to_component(w->dapm);
  2431. u16 sidetone_reg = 0, fs_reg = 0;
  2432. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2433. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  2434. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2435. fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  2436. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2437. switch (event) {
  2438. case SND_SOC_DAPM_PRE_PMU:
  2439. rx_macro_enable_interp_clk(component, event, w->shift);
  2440. snd_soc_component_update_bits(component, sidetone_reg,
  2441. 0x10, 0x10);
  2442. snd_soc_component_update_bits(component, fs_reg,
  2443. 0x20, 0x20);
  2444. break;
  2445. case SND_SOC_DAPM_POST_PMD:
  2446. snd_soc_component_update_bits(component, sidetone_reg,
  2447. 0x10, 0x00);
  2448. rx_macro_enable_interp_clk(component, event, w->shift);
  2449. break;
  2450. default:
  2451. break;
  2452. };
  2453. return 0;
  2454. }
  2455. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  2456. int band_idx)
  2457. {
  2458. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2459. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2460. if (regmap == NULL) {
  2461. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2462. return;
  2463. }
  2464. regmap_write(regmap,
  2465. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2466. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2467. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2468. /* 5 coefficients per band and 4 writes per coefficient */
  2469. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2470. coeff_idx++) {
  2471. /* Four 8 bit values(one 32 bit) per coefficient */
  2472. regmap_write(regmap, reg_add,
  2473. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2474. regmap_write(regmap, reg_add,
  2475. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2476. regmap_write(regmap, reg_add,
  2477. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2478. regmap_write(regmap, reg_add,
  2479. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2480. }
  2481. }
  2482. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2483. struct snd_ctl_elem_value *ucontrol)
  2484. {
  2485. struct snd_soc_component *component =
  2486. snd_soc_kcontrol_component(kcontrol);
  2487. int iir_idx = ((struct soc_multi_mixer_control *)
  2488. kcontrol->private_value)->reg;
  2489. int band_idx = ((struct soc_multi_mixer_control *)
  2490. kcontrol->private_value)->shift;
  2491. /* IIR filter band registers are at integer multiples of 0x80 */
  2492. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2493. ucontrol->value.integer.value[0] = (
  2494. snd_soc_component_read32(component, iir_reg) &
  2495. (1 << band_idx)) != 0;
  2496. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2497. iir_idx, band_idx,
  2498. (uint32_t)ucontrol->value.integer.value[0]);
  2499. return 0;
  2500. }
  2501. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2502. struct snd_ctl_elem_value *ucontrol)
  2503. {
  2504. struct snd_soc_component *component =
  2505. snd_soc_kcontrol_component(kcontrol);
  2506. int iir_idx = ((struct soc_multi_mixer_control *)
  2507. kcontrol->private_value)->reg;
  2508. int band_idx = ((struct soc_multi_mixer_control *)
  2509. kcontrol->private_value)->shift;
  2510. bool iir_band_en_status = 0;
  2511. int value = ucontrol->value.integer.value[0];
  2512. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2513. struct device *rx_dev = NULL;
  2514. struct rx_macro_priv *rx_priv = NULL;
  2515. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2516. return -EINVAL;
  2517. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2518. /* Mask first 5 bits, 6-8 are reserved */
  2519. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2520. (value << band_idx));
  2521. iir_band_en_status = ((snd_soc_component_read32(component, iir_reg) &
  2522. (1 << band_idx)) != 0);
  2523. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2524. iir_idx, band_idx, iir_band_en_status);
  2525. return 0;
  2526. }
  2527. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2528. int iir_idx, int band_idx,
  2529. int coeff_idx)
  2530. {
  2531. uint32_t value = 0;
  2532. /* Address does not automatically update if reading */
  2533. snd_soc_component_write(component,
  2534. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2535. ((band_idx * BAND_MAX + coeff_idx)
  2536. * sizeof(uint32_t)) & 0x7F);
  2537. value |= snd_soc_component_read32(component,
  2538. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2539. snd_soc_component_write(component,
  2540. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2541. ((band_idx * BAND_MAX + coeff_idx)
  2542. * sizeof(uint32_t) + 1) & 0x7F);
  2543. value |= (snd_soc_component_read32(component,
  2544. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2545. 0x80 * iir_idx)) << 8);
  2546. snd_soc_component_write(component,
  2547. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2548. ((band_idx * BAND_MAX + coeff_idx)
  2549. * sizeof(uint32_t) + 2) & 0x7F);
  2550. value |= (snd_soc_component_read32(component,
  2551. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2552. 0x80 * iir_idx)) << 16);
  2553. snd_soc_component_write(component,
  2554. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2555. ((band_idx * BAND_MAX + coeff_idx)
  2556. * sizeof(uint32_t) + 3) & 0x7F);
  2557. /* Mask bits top 2 bits since they are reserved */
  2558. value |= ((snd_soc_component_read32(component,
  2559. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2560. 16 * iir_idx)) & 0x3F) << 24);
  2561. return value;
  2562. }
  2563. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2564. struct snd_ctl_elem_value *ucontrol)
  2565. {
  2566. struct snd_soc_component *component =
  2567. snd_soc_kcontrol_component(kcontrol);
  2568. int iir_idx = ((struct soc_multi_mixer_control *)
  2569. kcontrol->private_value)->reg;
  2570. int band_idx = ((struct soc_multi_mixer_control *)
  2571. kcontrol->private_value)->shift;
  2572. ucontrol->value.integer.value[0] =
  2573. get_iir_band_coeff(component, iir_idx, band_idx, 0);
  2574. ucontrol->value.integer.value[1] =
  2575. get_iir_band_coeff(component, iir_idx, band_idx, 1);
  2576. ucontrol->value.integer.value[2] =
  2577. get_iir_band_coeff(component, iir_idx, band_idx, 2);
  2578. ucontrol->value.integer.value[3] =
  2579. get_iir_band_coeff(component, iir_idx, band_idx, 3);
  2580. ucontrol->value.integer.value[4] =
  2581. get_iir_band_coeff(component, iir_idx, band_idx, 4);
  2582. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2583. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2584. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2585. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2586. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2587. __func__, iir_idx, band_idx,
  2588. (uint32_t)ucontrol->value.integer.value[0],
  2589. __func__, iir_idx, band_idx,
  2590. (uint32_t)ucontrol->value.integer.value[1],
  2591. __func__, iir_idx, band_idx,
  2592. (uint32_t)ucontrol->value.integer.value[2],
  2593. __func__, iir_idx, band_idx,
  2594. (uint32_t)ucontrol->value.integer.value[3],
  2595. __func__, iir_idx, band_idx,
  2596. (uint32_t)ucontrol->value.integer.value[4]);
  2597. return 0;
  2598. }
  2599. static void set_iir_band_coeff(struct snd_soc_component *component,
  2600. int iir_idx, int band_idx,
  2601. uint32_t value)
  2602. {
  2603. snd_soc_component_write(component,
  2604. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2605. (value & 0xFF));
  2606. snd_soc_component_write(component,
  2607. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2608. (value >> 8) & 0xFF);
  2609. snd_soc_component_write(component,
  2610. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2611. (value >> 16) & 0xFF);
  2612. /* Mask top 2 bits, 7-8 are reserved */
  2613. snd_soc_component_write(component,
  2614. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2615. (value >> 24) & 0x3F);
  2616. }
  2617. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2618. struct snd_ctl_elem_value *ucontrol)
  2619. {
  2620. struct snd_soc_component *component =
  2621. snd_soc_kcontrol_component(kcontrol);
  2622. int iir_idx = ((struct soc_multi_mixer_control *)
  2623. kcontrol->private_value)->reg;
  2624. int band_idx = ((struct soc_multi_mixer_control *)
  2625. kcontrol->private_value)->shift;
  2626. int coeff_idx, idx = 0;
  2627. struct device *rx_dev = NULL;
  2628. struct rx_macro_priv *rx_priv = NULL;
  2629. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2630. return -EINVAL;
  2631. /*
  2632. * Mask top bit it is reserved
  2633. * Updates addr automatically for each B2 write
  2634. */
  2635. snd_soc_component_write(component,
  2636. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2637. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2638. /* Store the coefficients in sidetone coeff array */
  2639. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2640. coeff_idx++) {
  2641. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  2642. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2643. /* Four 8 bit values(one 32 bit) per coefficient */
  2644. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2645. (value & 0xFF);
  2646. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2647. (value >> 8) & 0xFF;
  2648. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2649. (value >> 16) & 0xFF;
  2650. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2651. (value >> 24) & 0xFF;
  2652. }
  2653. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2654. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2655. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2656. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2657. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2658. __func__, iir_idx, band_idx,
  2659. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2660. __func__, iir_idx, band_idx,
  2661. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2662. __func__, iir_idx, band_idx,
  2663. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2664. __func__, iir_idx, band_idx,
  2665. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2666. __func__, iir_idx, band_idx,
  2667. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2668. return 0;
  2669. }
  2670. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2671. struct snd_kcontrol *kcontrol, int event)
  2672. {
  2673. struct snd_soc_component *component =
  2674. snd_soc_dapm_to_component(w->dapm);
  2675. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2676. switch (event) {
  2677. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2678. case SND_SOC_DAPM_PRE_PMD:
  2679. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2680. snd_soc_component_write(component,
  2681. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2682. snd_soc_component_read32(component,
  2683. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2684. snd_soc_component_write(component,
  2685. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2686. snd_soc_component_read32(component,
  2687. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2688. snd_soc_component_write(component,
  2689. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2690. snd_soc_component_read32(component,
  2691. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2692. snd_soc_component_write(component,
  2693. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2694. snd_soc_component_read32(component,
  2695. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2696. } else {
  2697. snd_soc_component_write(component,
  2698. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2699. snd_soc_component_read32(component,
  2700. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2701. snd_soc_component_write(component,
  2702. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2703. snd_soc_component_read32(component,
  2704. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2705. snd_soc_component_write(component,
  2706. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2707. snd_soc_component_read32(component,
  2708. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2709. snd_soc_component_write(component,
  2710. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2711. snd_soc_component_read32(component,
  2712. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2713. }
  2714. break;
  2715. }
  2716. return 0;
  2717. }
  2718. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  2719. SOC_SINGLE_S8_TLV("RX_RX0 Digital Volume",
  2720. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  2721. -84, 40, digital_gain),
  2722. SOC_SINGLE_S8_TLV("RX_RX1 Digital Volume",
  2723. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  2724. -84, 40, digital_gain),
  2725. SOC_SINGLE_S8_TLV("RX_RX2 Digital Volume",
  2726. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  2727. -84, 40, digital_gain),
  2728. SOC_SINGLE_S8_TLV("RX_RX0 Mix Digital Volume",
  2729. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL,
  2730. -84, 40, digital_gain),
  2731. SOC_SINGLE_S8_TLV("RX_RX1 Mix Digital Volume",
  2732. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL,
  2733. -84, 40, digital_gain),
  2734. SOC_SINGLE_S8_TLV("RX_RX2 Mix Digital Volume",
  2735. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL,
  2736. -84, 40, digital_gain),
  2737. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  2738. rx_macro_get_compander, rx_macro_set_compander),
  2739. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  2740. rx_macro_get_compander, rx_macro_set_compander),
  2741. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  2742. rx_macro_hph_idle_detect_get, rx_macro_hph_idle_detect_put),
  2743. SOC_ENUM_EXT("RX_EAR Mode", rx_macro_ear_mode_enum,
  2744. rx_macro_get_ear_mode, rx_macro_put_ear_mode),
  2745. SOC_ENUM_EXT("RX_HPH HD2 Mode", rx_macro_hph_hd2_mode_enum,
  2746. rx_macro_get_hph_hd2_mode, rx_macro_put_hph_hd2_mode),
  2747. SOC_ENUM_EXT("RX_HPH_PWR_MODE", rx_macro_hph_pwr_mode_enum,
  2748. rx_macro_get_hph_pwr_mode, rx_macro_put_hph_pwr_mode),
  2749. SOC_ENUM_EXT("RX_GSM mode Enable", rx_macro_vbat_bcl_gsm_mode_enum,
  2750. rx_macro_vbat_bcl_gsm_mode_func_get,
  2751. rx_macro_vbat_bcl_gsm_mode_func_put),
  2752. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2753. rx_macro_soft_clip_enable_get,
  2754. rx_macro_soft_clip_enable_put),
  2755. SOC_SINGLE_EXT("AUX_HPF Enable", SND_SOC_NOPM, 0, 1, 0,
  2756. rx_macro_aux_hpf_mode_get,
  2757. rx_macro_aux_hpf_mode_put),
  2758. SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
  2759. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
  2760. digital_gain),
  2761. SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
  2762. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
  2763. digital_gain),
  2764. SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
  2765. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
  2766. digital_gain),
  2767. SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
  2768. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
  2769. digital_gain),
  2770. SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
  2771. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
  2772. digital_gain),
  2773. SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
  2774. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
  2775. digital_gain),
  2776. SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
  2777. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
  2778. digital_gain),
  2779. SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
  2780. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
  2781. digital_gain),
  2782. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2783. rx_macro_iir_enable_audio_mixer_get,
  2784. rx_macro_iir_enable_audio_mixer_put),
  2785. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2786. rx_macro_iir_enable_audio_mixer_get,
  2787. rx_macro_iir_enable_audio_mixer_put),
  2788. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2789. rx_macro_iir_enable_audio_mixer_get,
  2790. rx_macro_iir_enable_audio_mixer_put),
  2791. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2792. rx_macro_iir_enable_audio_mixer_get,
  2793. rx_macro_iir_enable_audio_mixer_put),
  2794. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2795. rx_macro_iir_enable_audio_mixer_get,
  2796. rx_macro_iir_enable_audio_mixer_put),
  2797. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2798. rx_macro_iir_enable_audio_mixer_get,
  2799. rx_macro_iir_enable_audio_mixer_put),
  2800. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2801. rx_macro_iir_enable_audio_mixer_get,
  2802. rx_macro_iir_enable_audio_mixer_put),
  2803. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2804. rx_macro_iir_enable_audio_mixer_get,
  2805. rx_macro_iir_enable_audio_mixer_put),
  2806. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2807. rx_macro_iir_enable_audio_mixer_get,
  2808. rx_macro_iir_enable_audio_mixer_put),
  2809. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2810. rx_macro_iir_enable_audio_mixer_get,
  2811. rx_macro_iir_enable_audio_mixer_put),
  2812. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  2813. rx_macro_iir_band_audio_mixer_get,
  2814. rx_macro_iir_band_audio_mixer_put),
  2815. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  2816. rx_macro_iir_band_audio_mixer_get,
  2817. rx_macro_iir_band_audio_mixer_put),
  2818. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  2819. rx_macro_iir_band_audio_mixer_get,
  2820. rx_macro_iir_band_audio_mixer_put),
  2821. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  2822. rx_macro_iir_band_audio_mixer_get,
  2823. rx_macro_iir_band_audio_mixer_put),
  2824. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  2825. rx_macro_iir_band_audio_mixer_get,
  2826. rx_macro_iir_band_audio_mixer_put),
  2827. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  2828. rx_macro_iir_band_audio_mixer_get,
  2829. rx_macro_iir_band_audio_mixer_put),
  2830. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  2831. rx_macro_iir_band_audio_mixer_get,
  2832. rx_macro_iir_band_audio_mixer_put),
  2833. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  2834. rx_macro_iir_band_audio_mixer_get,
  2835. rx_macro_iir_band_audio_mixer_put),
  2836. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  2837. rx_macro_iir_band_audio_mixer_get,
  2838. rx_macro_iir_band_audio_mixer_put),
  2839. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  2840. rx_macro_iir_band_audio_mixer_get,
  2841. rx_macro_iir_band_audio_mixer_put),
  2842. };
  2843. static int rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  2844. struct snd_kcontrol *kcontrol,
  2845. int event)
  2846. {
  2847. struct snd_soc_component *component =
  2848. snd_soc_dapm_to_component(w->dapm);
  2849. struct device *rx_dev = NULL;
  2850. struct rx_macro_priv *rx_priv = NULL;
  2851. u16 val = 0, ec_hq_reg = 0;
  2852. int ec_tx = 0;
  2853. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2854. return -EINVAL;
  2855. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  2856. val = snd_soc_component_read32(component,
  2857. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  2858. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  2859. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  2860. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  2861. ec_tx = (val & 0x0f) - 1;
  2862. val = snd_soc_component_read32(component,
  2863. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  2864. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  2865. ec_tx = (val & 0x0f) - 1;
  2866. if (ec_tx < 0 || (ec_tx >= RX_MACRO_EC_MUX_MAX)) {
  2867. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  2868. __func__);
  2869. return -EINVAL;
  2870. }
  2871. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  2872. 0x40 * ec_tx;
  2873. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  2874. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  2875. 0x40 * ec_tx;
  2876. /* default set to 48k */
  2877. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  2878. return 0;
  2879. }
  2880. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  2881. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2882. SND_SOC_NOPM, 0, 0),
  2883. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2884. SND_SOC_NOPM, 0, 0),
  2885. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2886. SND_SOC_NOPM, 0, 0),
  2887. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2888. SND_SOC_NOPM, 0, 0),
  2889. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  2890. SND_SOC_NOPM, 0, 0),
  2891. SND_SOC_DAPM_AIF_IN("RX AIF5 PB", "RX_MACRO_AIF5 Playback", 0,
  2892. SND_SOC_NOPM, 0, 0),
  2893. SND_SOC_DAPM_AIF_IN("RX AIF6 PB", "RX_MACRO_AIF6 Playback", 0,
  2894. SND_SOC_NOPM, 0, 0),
  2895. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  2896. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  2897. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  2898. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  2899. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  2900. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  2901. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2902. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2903. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2904. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2905. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2906. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2907. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2908. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2909. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2910. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2911. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2912. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2913. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2914. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2915. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  2916. RX_MACRO_EC0_MUX, 0,
  2917. &rx_mix_tx0_mux, rx_macro_enable_echo,
  2918. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2919. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  2920. RX_MACRO_EC1_MUX, 0,
  2921. &rx_mix_tx1_mux, rx_macro_enable_echo,
  2922. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2923. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  2924. RX_MACRO_EC2_MUX, 0,
  2925. &rx_mix_tx2_mux, rx_macro_enable_echo,
  2926. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2927. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2928. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2929. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2930. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2931. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2932. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2933. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2934. 4, 0, NULL, 0),
  2935. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2936. 4, 0, NULL, 0),
  2937. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2938. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2939. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2940. &rx_int0_2_mux, rx_macro_enable_mix_path,
  2941. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2942. SND_SOC_DAPM_POST_PMD),
  2943. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2944. &rx_int1_2_mux, rx_macro_enable_mix_path,
  2945. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2946. SND_SOC_DAPM_POST_PMD),
  2947. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2948. &rx_int2_2_mux, rx_macro_enable_mix_path,
  2949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2950. SND_SOC_DAPM_POST_PMD),
  2951. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2952. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2953. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2954. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2955. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2956. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2957. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2958. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2959. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2960. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2961. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  2962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2963. SND_SOC_DAPM_POST_PMD),
  2964. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2965. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  2966. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2967. SND_SOC_DAPM_POST_PMD),
  2968. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  2969. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  2970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2971. SND_SOC_DAPM_POST_PMD),
  2972. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  2973. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  2974. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  2975. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2976. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2977. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2978. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2979. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2980. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2981. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  2982. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2984. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  2985. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2986. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2987. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  2988. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2989. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2990. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  2991. 0, 0, rx_int2_1_vbat_mix_switch,
  2992. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  2993. rx_macro_enable_vbat,
  2994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2995. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2996. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2997. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2998. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  2999. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  3000. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  3001. SND_SOC_DAPM_OUTPUT("PCM_OUT"),
  3002. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  3003. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  3004. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  3005. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  3006. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  3007. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3008. };
  3009. static const struct snd_soc_dapm_route rx_audio_map[] = {
  3010. {"RX AIF1 PB", NULL, "RX_MCLK"},
  3011. {"RX AIF2 PB", NULL, "RX_MCLK"},
  3012. {"RX AIF3 PB", NULL, "RX_MCLK"},
  3013. {"RX AIF4 PB", NULL, "RX_MCLK"},
  3014. {"RX AIF6 PB", NULL, "RX_MCLK"},
  3015. {"PCM_OUT", NULL, "RX AIF6 PB"},
  3016. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  3017. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  3018. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  3019. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  3020. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  3021. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  3022. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  3023. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  3024. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  3025. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  3026. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  3027. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  3028. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  3029. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  3030. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  3031. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  3032. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  3033. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  3034. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  3035. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  3036. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  3037. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  3038. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  3039. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  3040. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  3041. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  3042. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  3043. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  3044. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  3045. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  3046. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  3047. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  3048. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  3049. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  3050. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  3051. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  3052. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  3053. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  3054. {"RX INT0_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3055. {"RX INT0_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3056. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  3057. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  3058. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  3059. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  3060. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  3061. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  3062. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  3063. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  3064. {"RX INT0_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3065. {"RX INT0_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3066. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  3067. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  3068. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  3069. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  3070. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  3071. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  3072. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  3073. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  3074. {"RX INT0_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3075. {"RX INT0_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3076. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  3077. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  3078. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  3079. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  3080. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  3081. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  3082. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  3083. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  3084. {"RX INT1_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3085. {"RX INT1_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3086. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  3087. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  3088. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  3089. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  3090. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  3091. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  3092. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  3093. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  3094. {"RX INT1_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3095. {"RX INT1_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3096. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  3097. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  3098. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  3099. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  3100. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  3101. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  3102. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  3103. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  3104. {"RX INT1_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3105. {"RX INT1_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3106. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  3107. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  3108. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  3109. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  3110. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  3111. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  3112. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  3113. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  3114. {"RX INT2_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3115. {"RX INT2_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3116. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  3117. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  3118. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  3119. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  3120. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  3121. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  3122. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  3123. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  3124. {"RX INT2_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3125. {"RX INT2_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3126. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  3127. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  3128. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  3129. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  3130. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  3131. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  3132. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  3133. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  3134. {"RX INT2_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3135. {"RX INT2_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3136. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  3137. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  3138. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  3139. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  3140. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  3141. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  3142. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  3143. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  3144. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  3145. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3146. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3147. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3148. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3149. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3150. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3151. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3152. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3153. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3154. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  3155. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  3156. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  3157. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  3158. /* Mixing path INT0 */
  3159. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  3160. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  3161. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  3162. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  3163. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  3164. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  3165. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  3166. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  3167. /* Mixing path INT1 */
  3168. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  3169. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  3170. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  3171. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  3172. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  3173. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  3174. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  3175. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  3176. /* Mixing path INT2 */
  3177. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  3178. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  3179. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  3180. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  3181. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  3182. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  3183. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  3184. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  3185. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  3186. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  3187. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  3188. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  3189. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  3190. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  3191. {"HPHL_OUT", NULL, "RX_MCLK"},
  3192. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  3193. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  3194. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  3195. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  3196. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  3197. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  3198. {"HPHR_OUT", NULL, "RX_MCLK"},
  3199. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  3200. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  3201. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  3202. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  3203. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  3204. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  3205. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  3206. {"AUX_OUT", NULL, "RX_MCLK"},
  3207. {"IIR0", NULL, "RX_MCLK"},
  3208. {"IIR0", NULL, "IIR0 INP0 MUX"},
  3209. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3210. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3211. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3212. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3213. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  3214. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  3215. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  3216. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  3217. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  3218. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  3219. {"IIR0", NULL, "IIR0 INP1 MUX"},
  3220. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3221. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3222. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3223. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3224. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  3225. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  3226. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  3227. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  3228. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  3229. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  3230. {"IIR0", NULL, "IIR0 INP2 MUX"},
  3231. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3232. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3233. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3234. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3235. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  3236. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  3237. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  3238. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  3239. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  3240. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  3241. {"IIR0", NULL, "IIR0 INP3 MUX"},
  3242. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3243. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3244. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3245. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3246. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  3247. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  3248. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  3249. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  3250. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  3251. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  3252. {"IIR1", NULL, "RX_MCLK"},
  3253. {"IIR1", NULL, "IIR1 INP0 MUX"},
  3254. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3255. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3256. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3257. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3258. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  3259. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  3260. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  3261. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  3262. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  3263. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  3264. {"IIR1", NULL, "IIR1 INP1 MUX"},
  3265. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3266. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3267. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3268. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3269. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  3270. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  3271. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  3272. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  3273. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  3274. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  3275. {"IIR1", NULL, "IIR1 INP2 MUX"},
  3276. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3277. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3278. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3279. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3280. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  3281. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  3282. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  3283. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  3284. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  3285. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  3286. {"IIR1", NULL, "IIR1 INP3 MUX"},
  3287. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3288. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3289. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3290. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3291. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  3292. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  3293. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  3294. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  3295. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  3296. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  3297. {"SRC0", NULL, "IIR0"},
  3298. {"SRC1", NULL, "IIR1"},
  3299. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  3300. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  3301. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  3302. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  3303. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  3304. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  3305. };
  3306. static int rx_macro_core_vote(void *handle, bool enable)
  3307. {
  3308. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  3309. if (rx_priv == NULL) {
  3310. pr_err("%s: rx priv data is NULL\n", __func__);
  3311. return -EINVAL;
  3312. }
  3313. if (enable) {
  3314. pm_runtime_get_sync(rx_priv->dev);
  3315. pm_runtime_put_autosuspend(rx_priv->dev);
  3316. pm_runtime_mark_last_busy(rx_priv->dev);
  3317. }
  3318. if (bolero_check_core_votes(rx_priv->dev))
  3319. return 0;
  3320. else
  3321. return -EINVAL;
  3322. }
  3323. static int rx_swrm_clock(void *handle, bool enable)
  3324. {
  3325. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  3326. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  3327. int ret = 0;
  3328. if (regmap == NULL) {
  3329. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  3330. return -EINVAL;
  3331. }
  3332. mutex_lock(&rx_priv->swr_clk_lock);
  3333. trace_printk("%s: swrm clock %s\n",
  3334. __func__, (enable ? "enable" : "disable"));
  3335. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  3336. __func__, (enable ? "enable" : "disable"));
  3337. if (enable) {
  3338. pm_runtime_get_sync(rx_priv->dev);
  3339. if (rx_priv->swr_clk_users == 0) {
  3340. ret = msm_cdc_pinctrl_select_active_state(
  3341. rx_priv->rx_swr_gpio_p);
  3342. if (ret < 0) {
  3343. dev_err(rx_priv->dev,
  3344. "%s: rx swr pinctrl enable failed\n",
  3345. __func__);
  3346. pm_runtime_mark_last_busy(rx_priv->dev);
  3347. pm_runtime_put_autosuspend(rx_priv->dev);
  3348. goto exit;
  3349. }
  3350. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  3351. if (ret < 0) {
  3352. msm_cdc_pinctrl_select_sleep_state(
  3353. rx_priv->rx_swr_gpio_p);
  3354. dev_err(rx_priv->dev,
  3355. "%s: rx request clock enable failed\n",
  3356. __func__);
  3357. pm_runtime_mark_last_busy(rx_priv->dev);
  3358. pm_runtime_put_autosuspend(rx_priv->dev);
  3359. goto exit;
  3360. }
  3361. if (rx_priv->reset_swr)
  3362. regmap_update_bits(regmap,
  3363. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3364. 0x02, 0x02);
  3365. regmap_update_bits(regmap,
  3366. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3367. 0x01, 0x01);
  3368. if (rx_priv->reset_swr)
  3369. regmap_update_bits(regmap,
  3370. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3371. 0x02, 0x00);
  3372. rx_priv->reset_swr = false;
  3373. }
  3374. pm_runtime_mark_last_busy(rx_priv->dev);
  3375. pm_runtime_put_autosuspend(rx_priv->dev);
  3376. rx_priv->swr_clk_users++;
  3377. } else {
  3378. if (rx_priv->swr_clk_users <= 0) {
  3379. dev_err(rx_priv->dev,
  3380. "%s: rx swrm clock users already reset\n",
  3381. __func__);
  3382. rx_priv->swr_clk_users = 0;
  3383. goto exit;
  3384. }
  3385. rx_priv->swr_clk_users--;
  3386. if (rx_priv->swr_clk_users == 0) {
  3387. regmap_update_bits(regmap,
  3388. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3389. 0x01, 0x00);
  3390. rx_macro_mclk_enable(rx_priv, 0, true);
  3391. ret = msm_cdc_pinctrl_select_sleep_state(
  3392. rx_priv->rx_swr_gpio_p);
  3393. if (ret < 0) {
  3394. dev_err(rx_priv->dev,
  3395. "%s: rx swr pinctrl disable failed\n",
  3396. __func__);
  3397. goto exit;
  3398. }
  3399. }
  3400. }
  3401. trace_printk("%s: swrm clock users %d\n",
  3402. __func__, rx_priv->swr_clk_users);
  3403. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  3404. __func__, rx_priv->swr_clk_users);
  3405. exit:
  3406. mutex_unlock(&rx_priv->swr_clk_lock);
  3407. return ret;
  3408. }
  3409. static const struct rx_macro_reg_mask_val rx_macro_reg_init[] = {
  3410. {BOLERO_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02},
  3411. {BOLERO_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02},
  3412. {BOLERO_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02},
  3413. {BOLERO_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02},
  3414. {BOLERO_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02},
  3415. {BOLERO_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02},
  3416. };
  3417. static void rx_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  3418. {
  3419. struct device *rx_dev = NULL;
  3420. struct rx_macro_priv *rx_priv = NULL;
  3421. if (!component) {
  3422. pr_err("%s: NULL component pointer!\n", __func__);
  3423. return;
  3424. }
  3425. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3426. return;
  3427. switch (rx_priv->bcl_pmic_params.id) {
  3428. case 0:
  3429. /* Enable ID0 to listen to respective PMIC group interrupts */
  3430. snd_soc_component_update_bits(component,
  3431. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  3432. /* Update MC_SID0 */
  3433. snd_soc_component_update_bits(component,
  3434. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0x0F,
  3435. rx_priv->bcl_pmic_params.sid);
  3436. /* Update MC_PPID0 */
  3437. snd_soc_component_update_bits(component,
  3438. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG2, 0xFF,
  3439. rx_priv->bcl_pmic_params.ppid);
  3440. break;
  3441. case 1:
  3442. /* Enable ID1 to listen to respective PMIC group interrupts */
  3443. snd_soc_component_update_bits(component,
  3444. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  3445. /* Update MC_SID1 */
  3446. snd_soc_component_update_bits(component,
  3447. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG3, 0x0F,
  3448. rx_priv->bcl_pmic_params.sid);
  3449. /* Update MC_PPID1 */
  3450. snd_soc_component_update_bits(component,
  3451. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0xFF,
  3452. rx_priv->bcl_pmic_params.ppid);
  3453. break;
  3454. default:
  3455. dev_err(rx_dev, "%s: PMIC ID is invalid %d\n",
  3456. __func__, rx_priv->bcl_pmic_params.id);
  3457. break;
  3458. }
  3459. }
  3460. static int rx_macro_init(struct snd_soc_component *component)
  3461. {
  3462. struct snd_soc_dapm_context *dapm =
  3463. snd_soc_component_get_dapm(component);
  3464. int ret = 0;
  3465. struct device *rx_dev = NULL;
  3466. struct rx_macro_priv *rx_priv = NULL;
  3467. int i;
  3468. rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  3469. if (!rx_dev) {
  3470. dev_err(component->dev,
  3471. "%s: null device for macro!\n", __func__);
  3472. return -EINVAL;
  3473. }
  3474. rx_priv = dev_get_drvdata(rx_dev);
  3475. if (!rx_priv) {
  3476. dev_err(component->dev,
  3477. "%s: priv is null for macro!\n", __func__);
  3478. return -EINVAL;
  3479. }
  3480. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  3481. ARRAY_SIZE(rx_macro_dapm_widgets));
  3482. if (ret < 0) {
  3483. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  3484. return ret;
  3485. }
  3486. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  3487. ARRAY_SIZE(rx_audio_map));
  3488. if (ret < 0) {
  3489. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  3490. return ret;
  3491. }
  3492. ret = snd_soc_dapm_new_widgets(dapm->card);
  3493. if (ret < 0) {
  3494. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  3495. return ret;
  3496. }
  3497. ret = snd_soc_add_component_controls(component, rx_macro_snd_controls,
  3498. ARRAY_SIZE(rx_macro_snd_controls));
  3499. if (ret < 0) {
  3500. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  3501. return ret;
  3502. }
  3503. rx_priv->dev_up = true;
  3504. rx_priv->rx0_gain_val = 0;
  3505. rx_priv->rx1_gain_val = 0;
  3506. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  3507. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  3508. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  3509. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  3510. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF5 Playback");
  3511. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF6 Playback");
  3512. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  3513. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  3514. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  3515. snd_soc_dapm_ignore_suspend(dapm, "PCM_OUT");
  3516. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  3517. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  3518. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  3519. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  3520. snd_soc_dapm_sync(dapm);
  3521. for (i = 0; i < ARRAY_SIZE(rx_macro_reg_init); i++)
  3522. snd_soc_component_update_bits(component,
  3523. rx_macro_reg_init[i].reg,
  3524. rx_macro_reg_init[i].mask,
  3525. rx_macro_reg_init[i].val);
  3526. rx_priv->component = component;
  3527. rx_macro_init_bcl_pmic_reg(component);
  3528. return 0;
  3529. }
  3530. static int rx_macro_deinit(struct snd_soc_component *component)
  3531. {
  3532. struct device *rx_dev = NULL;
  3533. struct rx_macro_priv *rx_priv = NULL;
  3534. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3535. return -EINVAL;
  3536. rx_priv->component = NULL;
  3537. return 0;
  3538. }
  3539. static void rx_macro_add_child_devices(struct work_struct *work)
  3540. {
  3541. struct rx_macro_priv *rx_priv = NULL;
  3542. struct platform_device *pdev = NULL;
  3543. struct device_node *node = NULL;
  3544. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  3545. int ret = 0;
  3546. u16 count = 0, ctrl_num = 0;
  3547. struct rx_swr_ctrl_platform_data *platdata = NULL;
  3548. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  3549. bool rx_swr_master_node = false;
  3550. rx_priv = container_of(work, struct rx_macro_priv,
  3551. rx_macro_add_child_devices_work);
  3552. if (!rx_priv) {
  3553. pr_err("%s: Memory for rx_priv does not exist\n",
  3554. __func__);
  3555. return;
  3556. }
  3557. if (!rx_priv->dev) {
  3558. pr_err("%s: RX device does not exist\n", __func__);
  3559. return;
  3560. }
  3561. if(!rx_priv->dev->of_node) {
  3562. dev_err(rx_priv->dev,
  3563. "%s: DT node for RX dev does not exist\n", __func__);
  3564. return;
  3565. }
  3566. platdata = &rx_priv->swr_plat_data;
  3567. rx_priv->child_count = 0;
  3568. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  3569. rx_swr_master_node = false;
  3570. if (strnstr(node->name, "rx_swr_master",
  3571. strlen("rx_swr_master")) != NULL)
  3572. rx_swr_master_node = true;
  3573. if(rx_swr_master_node)
  3574. strlcpy(plat_dev_name, "rx_swr_ctrl",
  3575. (RX_SWR_STRING_LEN - 1));
  3576. else
  3577. strlcpy(plat_dev_name, node->name,
  3578. (RX_SWR_STRING_LEN - 1));
  3579. pdev = platform_device_alloc(plat_dev_name, -1);
  3580. if (!pdev) {
  3581. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  3582. __func__);
  3583. ret = -ENOMEM;
  3584. goto err;
  3585. }
  3586. pdev->dev.parent = rx_priv->dev;
  3587. pdev->dev.of_node = node;
  3588. if (rx_swr_master_node) {
  3589. ret = platform_device_add_data(pdev, platdata,
  3590. sizeof(*platdata));
  3591. if (ret) {
  3592. dev_err(&pdev->dev,
  3593. "%s: cannot add plat data ctrl:%d\n",
  3594. __func__, ctrl_num);
  3595. goto fail_pdev_add;
  3596. }
  3597. }
  3598. ret = platform_device_add(pdev);
  3599. if (ret) {
  3600. dev_err(&pdev->dev,
  3601. "%s: Cannot add platform device\n",
  3602. __func__);
  3603. goto fail_pdev_add;
  3604. }
  3605. if (rx_swr_master_node) {
  3606. temp = krealloc(swr_ctrl_data,
  3607. (ctrl_num + 1) * sizeof(
  3608. struct rx_swr_ctrl_data),
  3609. GFP_KERNEL);
  3610. if (!temp) {
  3611. ret = -ENOMEM;
  3612. goto fail_pdev_add;
  3613. }
  3614. swr_ctrl_data = temp;
  3615. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  3616. ctrl_num++;
  3617. dev_dbg(&pdev->dev,
  3618. "%s: Added soundwire ctrl device(s)\n",
  3619. __func__);
  3620. rx_priv->swr_ctrl_data = swr_ctrl_data;
  3621. }
  3622. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  3623. rx_priv->pdev_child_devices[
  3624. rx_priv->child_count++] = pdev;
  3625. else
  3626. goto err;
  3627. }
  3628. return;
  3629. fail_pdev_add:
  3630. for (count = 0; count < rx_priv->child_count; count++)
  3631. platform_device_put(rx_priv->pdev_child_devices[count]);
  3632. err:
  3633. return;
  3634. }
  3635. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  3636. {
  3637. memset(ops, 0, sizeof(struct macro_ops));
  3638. ops->init = rx_macro_init;
  3639. ops->exit = rx_macro_deinit;
  3640. ops->io_base = rx_io_base;
  3641. ops->dai_ptr = rx_macro_dai;
  3642. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  3643. ops->event_handler = rx_macro_event_handler;
  3644. ops->set_port_map = rx_macro_set_port_map;
  3645. }
  3646. static int rx_macro_probe(struct platform_device *pdev)
  3647. {
  3648. struct macro_ops ops = {0};
  3649. struct rx_macro_priv *rx_priv = NULL;
  3650. u32 rx_base_addr = 0, muxsel = 0;
  3651. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  3652. int ret = 0;
  3653. u8 bcl_pmic_params[3];
  3654. u32 default_clk_id = 0;
  3655. u32 is_used_rx_swr_gpio = 1;
  3656. const char *is_used_rx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3657. if (!bolero_is_va_macro_registered(&pdev->dev)) {
  3658. dev_err(&pdev->dev,
  3659. "%s: va-macro not registered yet, defer\n", __func__);
  3660. return -EPROBE_DEFER;
  3661. }
  3662. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  3663. GFP_KERNEL);
  3664. if (!rx_priv)
  3665. return -ENOMEM;
  3666. rx_priv->dev = &pdev->dev;
  3667. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3668. &rx_base_addr);
  3669. if (ret) {
  3670. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3671. __func__, "reg");
  3672. return ret;
  3673. }
  3674. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  3675. &muxsel);
  3676. if (ret) {
  3677. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3678. __func__, "reg");
  3679. return ret;
  3680. }
  3681. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3682. &default_clk_id);
  3683. if (ret) {
  3684. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3685. __func__, "qcom,default-clk-id");
  3686. default_clk_id = RX_CORE_CLK;
  3687. }
  3688. if (of_find_property(pdev->dev.of_node, is_used_rx_swr_gpio_dt,
  3689. NULL)) {
  3690. ret = of_property_read_u32(pdev->dev.of_node,
  3691. is_used_rx_swr_gpio_dt,
  3692. &is_used_rx_swr_gpio);
  3693. if (ret) {
  3694. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3695. __func__, is_used_rx_swr_gpio_dt);
  3696. is_used_rx_swr_gpio = 1;
  3697. }
  3698. }
  3699. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3700. "qcom,rx-swr-gpios", 0);
  3701. if (!rx_priv->rx_swr_gpio_p && is_used_rx_swr_gpio) {
  3702. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3703. __func__);
  3704. return -EINVAL;
  3705. }
  3706. if (msm_cdc_pinctrl_get_state(rx_priv->rx_swr_gpio_p) < 0 &&
  3707. is_used_rx_swr_gpio) {
  3708. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3709. __func__);
  3710. return -EPROBE_DEFER;
  3711. }
  3712. msm_cdc_pinctrl_set_wakeup_capable(
  3713. rx_priv->rx_swr_gpio_p, false);
  3714. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  3715. RX_MACRO_MAX_OFFSET);
  3716. if (!rx_io_base) {
  3717. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3718. return -ENOMEM;
  3719. }
  3720. rx_priv->rx_io_base = rx_io_base;
  3721. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  3722. if (!muxsel_io) {
  3723. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  3724. __func__);
  3725. return -ENOMEM;
  3726. }
  3727. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  3728. rx_priv->reset_swr = true;
  3729. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  3730. rx_macro_add_child_devices);
  3731. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  3732. rx_priv->swr_plat_data.read = NULL;
  3733. rx_priv->swr_plat_data.write = NULL;
  3734. rx_priv->swr_plat_data.bulk_write = NULL;
  3735. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  3736. rx_priv->swr_plat_data.core_vote = rx_macro_core_vote;
  3737. rx_priv->swr_plat_data.handle_irq = NULL;
  3738. ret = of_property_read_u8_array(pdev->dev.of_node,
  3739. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  3740. sizeof(bcl_pmic_params));
  3741. if (ret) {
  3742. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  3743. __func__, "qcom,rx-bcl-pmic-params");
  3744. } else {
  3745. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  3746. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  3747. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  3748. }
  3749. rx_priv->clk_id = default_clk_id;
  3750. rx_priv->default_clk_id = default_clk_id;
  3751. ops.clk_id_req = rx_priv->clk_id;
  3752. ops.default_clk_id = default_clk_id;
  3753. rx_priv->is_aux_hpf_on = 1;
  3754. dev_set_drvdata(&pdev->dev, rx_priv);
  3755. mutex_init(&rx_priv->mclk_lock);
  3756. mutex_init(&rx_priv->swr_clk_lock);
  3757. rx_macro_init_ops(&ops, rx_io_base);
  3758. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  3759. if (ret) {
  3760. dev_err(&pdev->dev,
  3761. "%s: register macro failed\n", __func__);
  3762. goto err_reg_macro;
  3763. }
  3764. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  3765. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3766. pm_runtime_use_autosuspend(&pdev->dev);
  3767. pm_runtime_set_suspended(&pdev->dev);
  3768. pm_suspend_ignore_children(&pdev->dev, true);
  3769. pm_runtime_enable(&pdev->dev);
  3770. return 0;
  3771. err_reg_macro:
  3772. mutex_destroy(&rx_priv->mclk_lock);
  3773. mutex_destroy(&rx_priv->swr_clk_lock);
  3774. return ret;
  3775. }
  3776. static int rx_macro_remove(struct platform_device *pdev)
  3777. {
  3778. struct rx_macro_priv *rx_priv = NULL;
  3779. u16 count = 0;
  3780. rx_priv = dev_get_drvdata(&pdev->dev);
  3781. if (!rx_priv)
  3782. return -EINVAL;
  3783. for (count = 0; count < rx_priv->child_count &&
  3784. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  3785. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  3786. pm_runtime_disable(&pdev->dev);
  3787. pm_runtime_set_suspended(&pdev->dev);
  3788. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  3789. mutex_destroy(&rx_priv->mclk_lock);
  3790. mutex_destroy(&rx_priv->swr_clk_lock);
  3791. kfree(rx_priv->swr_ctrl_data);
  3792. return 0;
  3793. }
  3794. static const struct of_device_id rx_macro_dt_match[] = {
  3795. {.compatible = "qcom,rx-macro"},
  3796. {}
  3797. };
  3798. static const struct dev_pm_ops bolero_dev_pm_ops = {
  3799. SET_SYSTEM_SLEEP_PM_OPS(
  3800. pm_runtime_force_suspend,
  3801. pm_runtime_force_resume
  3802. )
  3803. SET_RUNTIME_PM_OPS(
  3804. bolero_runtime_suspend,
  3805. bolero_runtime_resume,
  3806. NULL
  3807. )
  3808. };
  3809. static struct platform_driver rx_macro_driver = {
  3810. .driver = {
  3811. .name = "rx_macro",
  3812. .owner = THIS_MODULE,
  3813. .pm = &bolero_dev_pm_ops,
  3814. .of_match_table = rx_macro_dt_match,
  3815. .suppress_bind_attrs = true,
  3816. },
  3817. .probe = rx_macro_probe,
  3818. .remove = rx_macro_remove,
  3819. };
  3820. module_platform_driver(rx_macro_driver);
  3821. MODULE_DESCRIPTION("RX macro driver");
  3822. MODULE_LICENSE("GPL v2");