sde_crtc.c 180 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. default:
  412. /* do nothing */
  413. break;
  414. }
  415. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  416. bg_alpha, blend_op);
  417. SDE_DEBUG(
  418. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  419. (char *) &format->base.pixel_format,
  420. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  421. }
  422. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  423. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  424. struct sde_hw_dim_layer *dim_layer)
  425. {
  426. struct sde_crtc_state *cstate;
  427. struct sde_hw_mixer *lm;
  428. struct sde_hw_dim_layer split_dim_layer;
  429. int i;
  430. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  431. SDE_DEBUG("empty dim_layer\n");
  432. return;
  433. }
  434. cstate = to_sde_crtc_state(crtc->state);
  435. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  436. dim_layer->flags, dim_layer->stage);
  437. split_dim_layer.stage = dim_layer->stage;
  438. split_dim_layer.color_fill = dim_layer->color_fill;
  439. /*
  440. * traverse through the layer mixers attached to crtc and find the
  441. * intersecting dim layer rect in each LM and program accordingly.
  442. */
  443. for (i = 0; i < sde_crtc->num_mixers; i++) {
  444. split_dim_layer.flags = dim_layer->flags;
  445. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  446. &split_dim_layer.rect);
  447. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  448. /*
  449. * no extra programming required for non-intersecting
  450. * layer mixers with INCLUSIVE dim layer
  451. */
  452. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  453. continue;
  454. /*
  455. * program the other non-intersecting layer mixers with
  456. * INCLUSIVE dim layer of full size for uniformity
  457. * with EXCLUSIVE dim layer config.
  458. */
  459. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  460. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  461. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  462. sizeof(split_dim_layer.rect));
  463. } else {
  464. split_dim_layer.rect.x =
  465. split_dim_layer.rect.x -
  466. cstate->lm_roi[i].x;
  467. split_dim_layer.rect.y =
  468. split_dim_layer.rect.y -
  469. cstate->lm_roi[i].y;
  470. }
  471. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  472. cstate->lm_roi[i].x,
  473. cstate->lm_roi[i].y,
  474. cstate->lm_roi[i].w,
  475. cstate->lm_roi[i].h,
  476. dim_layer->rect.x,
  477. dim_layer->rect.y,
  478. dim_layer->rect.w,
  479. dim_layer->rect.h,
  480. split_dim_layer.rect.x,
  481. split_dim_layer.rect.y,
  482. split_dim_layer.rect.w,
  483. split_dim_layer.rect.h);
  484. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  485. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  486. split_dim_layer.rect.w, split_dim_layer.rect.h);
  487. lm = mixer[i].hw_lm;
  488. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  489. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  490. }
  491. }
  492. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  493. const struct sde_rect **crtc_roi)
  494. {
  495. struct sde_crtc_state *crtc_state;
  496. if (!state || !crtc_roi)
  497. return;
  498. crtc_state = to_sde_crtc_state(state);
  499. *crtc_roi = &crtc_state->crtc_roi;
  500. }
  501. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  502. {
  503. struct sde_crtc_state *cstate;
  504. struct sde_crtc *sde_crtc;
  505. if (!state || !state->crtc)
  506. return false;
  507. sde_crtc = to_sde_crtc(state->crtc);
  508. cstate = to_sde_crtc_state(state);
  509. return msm_property_is_dirty(&sde_crtc->property_info,
  510. &cstate->property_state, CRTC_PROP_ROI_V1);
  511. }
  512. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  513. void __user *usr_ptr)
  514. {
  515. struct drm_crtc *crtc;
  516. struct sde_crtc_state *cstate;
  517. struct sde_drm_roi_v1 roi_v1;
  518. int i;
  519. if (!state) {
  520. SDE_ERROR("invalid args\n");
  521. return -EINVAL;
  522. }
  523. cstate = to_sde_crtc_state(state);
  524. crtc = cstate->base.crtc;
  525. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  526. if (!usr_ptr) {
  527. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  528. return 0;
  529. }
  530. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  531. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  532. return -EINVAL;
  533. }
  534. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  535. if (roi_v1.num_rects == 0) {
  536. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  537. return 0;
  538. }
  539. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  540. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  541. roi_v1.num_rects);
  542. return -EINVAL;
  543. }
  544. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  545. for (i = 0; i < roi_v1.num_rects; ++i) {
  546. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  547. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  548. DRMID(crtc), i,
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. SDE_EVT32_VERBOSE(DRMID(crtc),
  554. cstate->user_roi_list.roi[i].x1,
  555. cstate->user_roi_list.roi[i].y1,
  556. cstate->user_roi_list.roi[i].x2,
  557. cstate->user_roi_list.roi[i].y2);
  558. }
  559. return 0;
  560. }
  561. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  562. struct drm_crtc_state *state)
  563. {
  564. struct drm_connector *conn;
  565. struct drm_connector_state *conn_state;
  566. struct sde_crtc *sde_crtc;
  567. struct sde_crtc_state *crtc_state;
  568. struct sde_rect *crtc_roi;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. int rc;
  572. bool is_crtc_roi_dirty;
  573. bool is_any_conn_roi_dirty;
  574. if (!crtc || !state)
  575. return -EINVAL;
  576. sde_crtc = to_sde_crtc(crtc);
  577. crtc_state = to_sde_crtc_state(state);
  578. crtc_roi = &crtc_state->crtc_roi;
  579. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  580. is_any_conn_roi_dirty = false;
  581. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  582. struct sde_connector *sde_conn;
  583. struct sde_connector_state *sde_conn_state;
  584. struct sde_rect conn_roi;
  585. if (!conn_state || conn_state->crtc != crtc)
  586. continue;
  587. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  588. if (rc) {
  589. SDE_ERROR("failed to get mode info\n");
  590. return -EINVAL;
  591. }
  592. sde_conn = to_sde_connector(conn_state->connector);
  593. sde_conn_state = to_sde_connector_state(conn_state);
  594. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  595. msm_property_is_dirty(
  596. &sde_conn->property_info,
  597. &sde_conn_state->property_state,
  598. CONNECTOR_PROP_ROI_V1);
  599. if (!mode_info.roi_caps.enabled)
  600. continue;
  601. /*
  602. * current driver only supports same connector and crtc size,
  603. * but if support for different sizes is added, driver needs
  604. * to check the connector roi here to make sure is full screen
  605. * for dsc 3d-mux topology that doesn't support partial update.
  606. */
  607. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  608. sizeof(crtc_state->user_roi_list))) {
  609. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  610. sde_crtc->name);
  611. return -EINVAL;
  612. }
  613. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  614. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  615. conn_roi.x, conn_roi.y,
  616. conn_roi.w, conn_roi.h);
  617. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  618. conn_roi.x, conn_roi.y,
  619. conn_roi.w, conn_roi.h);
  620. }
  621. /*
  622. * Check against CRTC ROI and Connector ROI not being updated together.
  623. * This restriction should be relaxed when Connector ROI scaling is
  624. * supported.
  625. */
  626. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  627. SDE_ERROR("connector/crtc rois not updated together\n");
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  631. /* clear the ROI to null if it matches full screen anyways */
  632. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  633. crtc_roi->w == state->adjusted_mode.hdisplay &&
  634. crtc_roi->h == state->adjusted_mode.vdisplay)
  635. memset(crtc_roi, 0, sizeof(*crtc_roi));
  636. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  637. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  638. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  639. crtc_roi->h);
  640. return 0;
  641. }
  642. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  643. struct drm_crtc_state *state)
  644. {
  645. struct sde_crtc *sde_crtc;
  646. struct sde_crtc_state *crtc_state;
  647. struct drm_connector *conn;
  648. struct drm_connector_state *conn_state;
  649. int i;
  650. if (!crtc || !state)
  651. return -EINVAL;
  652. sde_crtc = to_sde_crtc(crtc);
  653. crtc_state = to_sde_crtc_state(state);
  654. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  655. return 0;
  656. /* partial update active, check if autorefresh is also requested */
  657. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  658. uint64_t autorefresh;
  659. if (!conn_state || conn_state->crtc != crtc)
  660. continue;
  661. autorefresh = sde_connector_get_property(conn_state,
  662. CONNECTOR_PROP_AUTOREFRESH);
  663. if (autorefresh) {
  664. SDE_ERROR(
  665. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  666. sde_crtc->name, autorefresh);
  667. return -EINVAL;
  668. }
  669. }
  670. return 0;
  671. }
  672. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  673. struct drm_crtc_state *state, int lm_idx)
  674. {
  675. struct sde_kms *sde_kms;
  676. struct sde_crtc *sde_crtc;
  677. struct sde_crtc_state *crtc_state;
  678. const struct sde_rect *crtc_roi;
  679. const struct sde_rect *lm_bounds;
  680. struct sde_rect *lm_roi;
  681. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  682. return -EINVAL;
  683. sde_kms = _sde_crtc_get_kms(crtc);
  684. if (!sde_kms || !sde_kms->catalog) {
  685. SDE_ERROR("invalid parameters\n");
  686. return -EINVAL;
  687. }
  688. sde_crtc = to_sde_crtc(crtc);
  689. crtc_state = to_sde_crtc_state(state);
  690. crtc_roi = &crtc_state->crtc_roi;
  691. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  692. lm_roi = &crtc_state->lm_roi[lm_idx];
  693. if (sde_kms_rect_is_null(crtc_roi))
  694. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  695. else
  696. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  697. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  698. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  699. /*
  700. * partial update is not supported with 3dmux dsc or dest scaler.
  701. * hence, crtc roi must match the mixer dimensions.
  702. */
  703. if (crtc_state->num_ds_enabled ||
  704. sde_rm_topology_is_3dmux_dsc(&sde_kms->rm, state)) {
  705. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  706. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  707. return -EINVAL;
  708. }
  709. }
  710. /* if any dimension is zero, clear all dimensions for clarity */
  711. if (sde_kms_rect_is_null(lm_roi))
  712. memset(lm_roi, 0, sizeof(*lm_roi));
  713. return 0;
  714. }
  715. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  716. struct drm_crtc_state *state)
  717. {
  718. struct sde_crtc *sde_crtc;
  719. struct sde_crtc_state *crtc_state;
  720. u32 disp_bitmask = 0;
  721. int i;
  722. if (!crtc || !state) {
  723. pr_err("Invalid crtc or state\n");
  724. return 0;
  725. }
  726. sde_crtc = to_sde_crtc(crtc);
  727. crtc_state = to_sde_crtc_state(state);
  728. /* pingpong split: one ROI, one LM, two physical displays */
  729. if (crtc_state->is_ppsplit) {
  730. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  731. struct sde_rect *roi = &crtc_state->lm_roi[0];
  732. if (sde_kms_rect_is_null(roi))
  733. disp_bitmask = 0;
  734. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  735. disp_bitmask = BIT(0); /* left only */
  736. else if (roi->x >= lm_split_width)
  737. disp_bitmask = BIT(1); /* right only */
  738. else
  739. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  740. } else {
  741. for (i = 0; i < sde_crtc->num_mixers; i++) {
  742. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  743. disp_bitmask |= BIT(i);
  744. }
  745. }
  746. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  747. return disp_bitmask;
  748. }
  749. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  750. struct drm_crtc_state *state)
  751. {
  752. struct sde_crtc *sde_crtc;
  753. struct sde_crtc_state *crtc_state;
  754. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  755. if (!crtc || !state)
  756. return -EINVAL;
  757. sde_crtc = to_sde_crtc(crtc);
  758. crtc_state = to_sde_crtc_state(state);
  759. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  760. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  761. sde_crtc->name, sde_crtc->num_mixers);
  762. return -EINVAL;
  763. }
  764. /*
  765. * If using pingpong split: one ROI, one LM, two physical displays
  766. * then the ROI must be centered on the panel split boundary and
  767. * be of equal width across the split.
  768. */
  769. if (crtc_state->is_ppsplit) {
  770. u16 panel_split_width;
  771. u32 display_mask;
  772. roi[0] = &crtc_state->lm_roi[0];
  773. if (sde_kms_rect_is_null(roi[0]))
  774. return 0;
  775. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  776. if (display_mask != (BIT(0) | BIT(1)))
  777. return 0;
  778. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  779. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  780. SDE_ERROR("%s: roi x %d w %d split %d\n",
  781. sde_crtc->name, roi[0]->x, roi[0]->w,
  782. panel_split_width);
  783. return -EINVAL;
  784. }
  785. return 0;
  786. }
  787. /*
  788. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  789. * LMs and be of equal width.
  790. */
  791. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  792. return 0;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. roi[1] = &crtc_state->lm_roi[1];
  795. /* if one of the roi is null it's a left/right-only update */
  796. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  797. return 0;
  798. /* check lm rois are equal width & first roi ends at 2nd roi */
  799. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  800. SDE_ERROR(
  801. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. roi[1]->x, roi[1]->w);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  809. struct drm_crtc_state *state)
  810. {
  811. struct sde_crtc *sde_crtc;
  812. struct sde_crtc_state *crtc_state;
  813. const struct sde_rect *crtc_roi;
  814. const struct drm_plane_state *pstate;
  815. struct drm_plane *plane;
  816. if (!crtc || !state)
  817. return -EINVAL;
  818. /*
  819. * Reject commit if a Plane CRTC destination coordinates fall outside
  820. * the partial CRTC ROI. LM output is determined via connector ROIs,
  821. * if they are specified, not Plane CRTC ROIs.
  822. */
  823. sde_crtc = to_sde_crtc(crtc);
  824. crtc_state = to_sde_crtc_state(state);
  825. crtc_roi = &crtc_state->crtc_roi;
  826. if (sde_kms_rect_is_null(crtc_roi))
  827. return 0;
  828. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  829. struct sde_rect plane_roi, intersection;
  830. if (IS_ERR_OR_NULL(pstate)) {
  831. int rc = PTR_ERR(pstate);
  832. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  833. sde_crtc->name, plane->base.id, rc);
  834. return rc;
  835. }
  836. plane_roi.x = pstate->crtc_x;
  837. plane_roi.y = pstate->crtc_y;
  838. plane_roi.w = pstate->crtc_w;
  839. plane_roi.h = pstate->crtc_h;
  840. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  841. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  842. SDE_ERROR(
  843. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  844. sde_crtc->name, plane->base.id,
  845. plane_roi.x, plane_roi.y,
  846. plane_roi.w, plane_roi.h,
  847. crtc_roi->x, crtc_roi->y,
  848. crtc_roi->w, crtc_roi->h);
  849. return -E2BIG;
  850. }
  851. }
  852. return 0;
  853. }
  854. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  855. struct drm_crtc_state *state)
  856. {
  857. struct sde_crtc *sde_crtc;
  858. struct sde_crtc_state *sde_crtc_state;
  859. struct msm_mode_info mode_info;
  860. int rc, lm_idx, i;
  861. if (!crtc || !state)
  862. return -EINVAL;
  863. memset(&mode_info, 0, sizeof(mode_info));
  864. sde_crtc = to_sde_crtc(crtc);
  865. sde_crtc_state = to_sde_crtc_state(state);
  866. /*
  867. * check connector array cached at modeset time since incoming atomic
  868. * state may not include any connectors if they aren't modified
  869. */
  870. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  871. struct drm_connector *conn = sde_crtc_state->connectors[i];
  872. if (!conn || !conn->state)
  873. continue;
  874. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  875. if (rc) {
  876. SDE_ERROR("failed to get mode info\n");
  877. return -EINVAL;
  878. }
  879. if (!mode_info.roi_caps.enabled)
  880. continue;
  881. if (sde_crtc_state->user_roi_list.num_rects >
  882. mode_info.roi_caps.num_roi) {
  883. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  884. sde_crtc_state->user_roi_list.num_rects,
  885. mode_info.roi_caps.num_roi);
  886. return -E2BIG;
  887. }
  888. rc = _sde_crtc_set_crtc_roi(crtc, state);
  889. if (rc)
  890. return rc;
  891. rc = _sde_crtc_check_autorefresh(crtc, state);
  892. if (rc)
  893. return rc;
  894. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  895. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  896. if (rc)
  897. return rc;
  898. }
  899. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  900. if (rc)
  901. return rc;
  902. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  903. if (rc)
  904. return rc;
  905. }
  906. return 0;
  907. }
  908. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  909. {
  910. struct sde_crtc *sde_crtc;
  911. struct sde_crtc_state *crtc_state;
  912. const struct sde_rect *lm_roi;
  913. struct sde_hw_mixer *hw_lm;
  914. bool right_mixer;
  915. int lm_idx;
  916. if (!crtc)
  917. return;
  918. sde_crtc = to_sde_crtc(crtc);
  919. crtc_state = to_sde_crtc_state(crtc->state);
  920. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  921. struct sde_hw_mixer_cfg cfg;
  922. lm_roi = &crtc_state->lm_roi[lm_idx];
  923. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  924. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  925. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  926. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h,
  927. right_mixer);
  928. if (sde_kms_rect_is_null(lm_roi))
  929. continue;
  930. hw_lm->cfg.out_width = lm_roi->w;
  931. hw_lm->cfg.out_height = lm_roi->h;
  932. hw_lm->cfg.right_mixer = right_mixer;
  933. cfg.out_width = lm_roi->w;
  934. cfg.out_height = lm_roi->h;
  935. cfg.right_mixer = right_mixer;
  936. cfg.flags = 0;
  937. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  938. }
  939. }
  940. struct plane_state {
  941. struct sde_plane_state *sde_pstate;
  942. const struct drm_plane_state *drm_pstate;
  943. int stage;
  944. u32 pipe_id;
  945. };
  946. static int pstate_cmp(const void *a, const void *b)
  947. {
  948. struct plane_state *pa = (struct plane_state *)a;
  949. struct plane_state *pb = (struct plane_state *)b;
  950. int rc = 0;
  951. int pa_zpos, pb_zpos;
  952. enum sde_layout pa_layout, pb_layout;
  953. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  954. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  955. pa_layout = pa->sde_pstate->layout;
  956. pb_layout = pb->sde_pstate->layout;
  957. if (pa_zpos != pb_zpos)
  958. rc = pa_zpos - pb_zpos;
  959. else if (pa_layout != pb_layout)
  960. rc = pa_layout - pb_layout;
  961. else
  962. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  963. return rc;
  964. }
  965. /*
  966. * validate and set source split:
  967. * use pstates sorted by stage to check planes on same stage
  968. * we assume that all pipes are in source split so its valid to compare
  969. * without taking into account left/right mixer placement
  970. */
  971. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  972. struct plane_state *pstates, int cnt)
  973. {
  974. struct plane_state *prv_pstate, *cur_pstate;
  975. enum sde_layout prev_layout, cur_layout;
  976. struct sde_rect left_rect, right_rect;
  977. struct sde_kms *sde_kms;
  978. int32_t left_pid, right_pid;
  979. int32_t stage;
  980. int i, rc = 0;
  981. sde_kms = _sde_crtc_get_kms(crtc);
  982. if (!sde_kms || !sde_kms->catalog) {
  983. SDE_ERROR("invalid parameters\n");
  984. return -EINVAL;
  985. }
  986. for (i = 1; i < cnt; i++) {
  987. prv_pstate = &pstates[i - 1];
  988. cur_pstate = &pstates[i];
  989. prev_layout = prv_pstate->sde_pstate->layout;
  990. cur_layout = cur_pstate->sde_pstate->layout;
  991. if (prv_pstate->stage != cur_pstate->stage ||
  992. prev_layout != cur_layout)
  993. continue;
  994. stage = cur_pstate->stage;
  995. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  996. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  997. prv_pstate->drm_pstate->crtc_y,
  998. prv_pstate->drm_pstate->crtc_w,
  999. prv_pstate->drm_pstate->crtc_h, false);
  1000. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1001. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1002. cur_pstate->drm_pstate->crtc_y,
  1003. cur_pstate->drm_pstate->crtc_w,
  1004. cur_pstate->drm_pstate->crtc_h, false);
  1005. if (right_rect.x < left_rect.x) {
  1006. swap(left_pid, right_pid);
  1007. swap(left_rect, right_rect);
  1008. swap(prv_pstate, cur_pstate);
  1009. }
  1010. /*
  1011. * - planes are enumerated in pipe-priority order such that
  1012. * planes with lower drm_id must be left-most in a shared
  1013. * blend-stage when using source split.
  1014. * - planes in source split must be contiguous in width
  1015. * - planes in source split must have same dest yoff and height
  1016. */
  1017. if ((right_pid < left_pid) &&
  1018. !sde_kms->catalog->pipe_order_type) {
  1019. SDE_ERROR(
  1020. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1021. stage, left_pid, right_pid);
  1022. return -EINVAL;
  1023. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1024. SDE_ERROR(
  1025. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1026. stage, left_rect.x, left_rect.w,
  1027. right_rect.x, right_rect.w);
  1028. return -EINVAL;
  1029. } else if ((left_rect.y != right_rect.y) ||
  1030. (left_rect.h != right_rect.h)) {
  1031. SDE_ERROR(
  1032. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1033. stage, left_rect.y, left_rect.h,
  1034. right_rect.y, right_rect.h);
  1035. return -EINVAL;
  1036. }
  1037. }
  1038. return rc;
  1039. }
  1040. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1041. struct plane_state *pstates, int cnt)
  1042. {
  1043. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1044. enum sde_layout prev_layout, cur_layout;
  1045. struct sde_kms *sde_kms;
  1046. struct sde_rect left_rect, right_rect;
  1047. int32_t left_pid, right_pid;
  1048. int32_t stage;
  1049. int i;
  1050. sde_kms = _sde_crtc_get_kms(crtc);
  1051. if (!sde_kms || !sde_kms->catalog) {
  1052. SDE_ERROR("invalid parameters\n");
  1053. return;
  1054. }
  1055. if (!sde_kms->catalog->pipe_order_type)
  1056. return;
  1057. for (i = 0; i < cnt; i++) {
  1058. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1059. cur_pstate = &pstates[i];
  1060. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1061. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1062. SDE_LAYOUT_NONE;
  1063. cur_layout = cur_pstate->sde_pstate->layout;
  1064. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1065. || (prev_layout != cur_layout)) {
  1066. /*
  1067. * reset if prv or nxt pipes are not in the same stage
  1068. * as the cur pipe
  1069. */
  1070. if ((!nxt_pstate)
  1071. || (nxt_pstate->stage != cur_pstate->stage)
  1072. || (nxt_pstate->sde_pstate->layout !=
  1073. cur_pstate->sde_pstate->layout))
  1074. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1075. continue;
  1076. }
  1077. stage = cur_pstate->stage;
  1078. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1079. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1080. prv_pstate->drm_pstate->crtc_y,
  1081. prv_pstate->drm_pstate->crtc_w,
  1082. prv_pstate->drm_pstate->crtc_h, false);
  1083. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1084. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1085. cur_pstate->drm_pstate->crtc_y,
  1086. cur_pstate->drm_pstate->crtc_w,
  1087. cur_pstate->drm_pstate->crtc_h, false);
  1088. if (right_rect.x < left_rect.x) {
  1089. swap(left_pid, right_pid);
  1090. swap(left_rect, right_rect);
  1091. swap(prv_pstate, cur_pstate);
  1092. }
  1093. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1094. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1095. }
  1096. for (i = 0; i < cnt; i++) {
  1097. cur_pstate = &pstates[i];
  1098. sde_plane_setup_src_split_order(
  1099. cur_pstate->drm_pstate->plane,
  1100. cur_pstate->sde_pstate->multirect_index,
  1101. cur_pstate->sde_pstate->pipe_order_flags);
  1102. }
  1103. }
  1104. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1105. int num_mixers, struct plane_state *pstates, int cnt)
  1106. {
  1107. int i, lm_idx;
  1108. struct sde_format *format;
  1109. bool blend_stage[SDE_STAGE_MAX] = { false };
  1110. u32 blend_type;
  1111. for (i = cnt - 1; i >= 0; i--) {
  1112. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1113. PLANE_PROP_BLEND_OP);
  1114. /* stage has already been programmed or BLEND_OP_SKIP type */
  1115. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1116. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1117. continue;
  1118. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1119. format = to_sde_format(msm_framebuffer_format(
  1120. pstates[i].sde_pstate->base.fb));
  1121. if (!format) {
  1122. SDE_ERROR("invalid format\n");
  1123. return;
  1124. }
  1125. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1126. pstates[i].sde_pstate, format);
  1127. blend_stage[pstates[i].sde_pstate->stage] = true;
  1128. }
  1129. }
  1130. }
  1131. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1132. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1133. struct sde_crtc_mixer *mixer)
  1134. {
  1135. struct drm_plane *plane;
  1136. struct drm_framebuffer *fb;
  1137. struct drm_plane_state *state;
  1138. struct sde_crtc_state *cstate;
  1139. struct sde_plane_state *pstate = NULL;
  1140. struct plane_state *pstates = NULL;
  1141. struct sde_format *format;
  1142. struct sde_hw_ctl *ctl;
  1143. struct sde_hw_mixer *lm;
  1144. struct sde_hw_stage_cfg *stage_cfg;
  1145. struct sde_rect plane_crtc_roi;
  1146. uint32_t stage_idx, lm_idx, layout_idx;
  1147. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1148. int i, mode, cnt = 0;
  1149. bool bg_alpha_enable = false, is_secure = false;
  1150. u32 blend_type;
  1151. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1152. if (!sde_crtc || !crtc->state || !mixer) {
  1153. SDE_ERROR("invalid sde_crtc or mixer\n");
  1154. return;
  1155. }
  1156. ctl = mixer->hw_ctl;
  1157. lm = mixer->hw_lm;
  1158. cstate = to_sde_crtc_state(crtc->state);
  1159. pstates = kcalloc(SDE_PSTATES_MAX,
  1160. sizeof(struct plane_state), GFP_KERNEL);
  1161. if (!pstates)
  1162. return;
  1163. memset(fetch_active, 0, sizeof(fetch_active));
  1164. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1165. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1166. state = plane->state;
  1167. if (!state)
  1168. continue;
  1169. plane_crtc_roi.x = state->crtc_x;
  1170. plane_crtc_roi.y = state->crtc_y;
  1171. plane_crtc_roi.w = state->crtc_w;
  1172. plane_crtc_roi.h = state->crtc_h;
  1173. pstate = to_sde_plane_state(state);
  1174. fb = state->fb;
  1175. mode = sde_plane_get_property(pstate,
  1176. PLANE_PROP_FB_TRANSLATION_MODE);
  1177. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1178. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1179. true : false;
  1180. set_bit(sde_plane_pipe(plane), fetch_active);
  1181. sde_plane_ctl_flush(plane, ctl, true);
  1182. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1183. crtc->base.id,
  1184. pstate->stage,
  1185. plane->base.id,
  1186. sde_plane_pipe(plane) - SSPP_VIG0,
  1187. state->fb ? state->fb->base.id : -1);
  1188. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1189. if (!format) {
  1190. SDE_ERROR("invalid format\n");
  1191. goto end;
  1192. }
  1193. blend_type = sde_plane_get_property(pstate,
  1194. PLANE_PROP_BLEND_OP);
  1195. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1196. if (pstate->stage == SDE_STAGE_BASE &&
  1197. format->alpha_enable)
  1198. bg_alpha_enable = true;
  1199. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1200. state->fb ? state->fb->base.id : -1,
  1201. state->src_x >> 16, state->src_y >> 16,
  1202. state->src_w >> 16, state->src_h >> 16,
  1203. state->crtc_x, state->crtc_y,
  1204. state->crtc_w, state->crtc_h,
  1205. pstate->rotation, is_secure);
  1206. /*
  1207. * none or left layout will program to layer mixer
  1208. * group 0, right layout will program to layer mixer
  1209. * group 1.
  1210. */
  1211. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1212. layout_idx = 0;
  1213. else
  1214. layout_idx = 1;
  1215. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1216. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1217. stage_cfg->stage[pstate->stage][stage_idx] =
  1218. sde_plane_pipe(plane);
  1219. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1220. pstate->multirect_index;
  1221. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1222. sde_plane_pipe(plane) - SSPP_VIG0,
  1223. pstate->stage,
  1224. pstate->multirect_index,
  1225. pstate->multirect_mode,
  1226. format->base.pixel_format,
  1227. fb ? fb->modifier : 0,
  1228. layout_idx);
  1229. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1230. lm_idx++) {
  1231. if (bg_alpha_enable && !format->alpha_enable)
  1232. mixer[lm_idx].mixer_op_mode = 0;
  1233. else
  1234. mixer[lm_idx].mixer_op_mode |=
  1235. 1 << pstate->stage;
  1236. }
  1237. }
  1238. if (cnt >= SDE_PSTATES_MAX)
  1239. continue;
  1240. pstates[cnt].sde_pstate = pstate;
  1241. pstates[cnt].drm_pstate = state;
  1242. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1243. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1244. else
  1245. pstates[cnt].stage = sde_plane_get_property(
  1246. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1247. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1248. cnt++;
  1249. }
  1250. /* blend config update */
  1251. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1252. pstates, cnt);
  1253. if (ctl->ops.set_active_pipes)
  1254. ctl->ops.set_active_pipes(ctl, fetch_active);
  1255. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1256. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1257. if (lm && lm->ops.setup_dim_layer) {
  1258. cstate = to_sde_crtc_state(crtc->state);
  1259. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1260. for (i = 0; i < cstate->num_dim_layers; i++)
  1261. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1262. mixer, &cstate->dim_layer[i]);
  1263. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1264. }
  1265. }
  1266. _sde_crtc_program_lm_output_roi(crtc);
  1267. end:
  1268. kfree(pstates);
  1269. }
  1270. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1271. struct drm_crtc *crtc)
  1272. {
  1273. struct sde_crtc *sde_crtc;
  1274. struct sde_crtc_state *cstate;
  1275. struct drm_encoder *drm_enc;
  1276. bool is_right_only;
  1277. bool encoder_in_dsc_merge = false;
  1278. if (!crtc || !crtc->state)
  1279. return;
  1280. sde_crtc = to_sde_crtc(crtc);
  1281. cstate = to_sde_crtc_state(crtc->state);
  1282. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1283. return;
  1284. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1285. crtc->state->encoder_mask) {
  1286. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1287. encoder_in_dsc_merge = true;
  1288. break;
  1289. }
  1290. }
  1291. /**
  1292. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1293. * This is due to two reasons:
  1294. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1295. * the left DSC must be used, right DSC cannot be used alone.
  1296. * For right-only partial update, this means swap layer mixers to map
  1297. * Left LM to Right INTF. On later HW this was relaxed.
  1298. * - In DSC Merge mode, the physical encoder has already registered
  1299. * PP0 as the master, to switch to right-only we would have to
  1300. * reprogram to be driven by PP1 instead.
  1301. * To support both cases, we prefer to support the mixer swap solution.
  1302. */
  1303. if (!encoder_in_dsc_merge)
  1304. return;
  1305. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1306. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1307. if (is_right_only && !sde_crtc->mixers_swapped) {
  1308. /* right-only update swap mixers */
  1309. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1310. sde_crtc->mixers_swapped = true;
  1311. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1312. /* left-only or full update, swap back */
  1313. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1314. sde_crtc->mixers_swapped = false;
  1315. }
  1316. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1317. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1318. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1319. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1320. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1321. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1322. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1323. }
  1324. /**
  1325. * _sde_crtc_blend_setup - configure crtc mixers
  1326. * @crtc: Pointer to drm crtc structure
  1327. * @old_state: Pointer to old crtc state
  1328. * @add_planes: Whether or not to add planes to mixers
  1329. */
  1330. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1331. struct drm_crtc_state *old_state, bool add_planes)
  1332. {
  1333. struct sde_crtc *sde_crtc;
  1334. struct sde_crtc_state *sde_crtc_state;
  1335. struct sde_crtc_mixer *mixer;
  1336. struct sde_hw_ctl *ctl;
  1337. struct sde_hw_mixer *lm;
  1338. struct sde_ctl_flush_cfg cfg = {0,};
  1339. int i;
  1340. if (!crtc)
  1341. return;
  1342. sde_crtc = to_sde_crtc(crtc);
  1343. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1344. mixer = sde_crtc->mixers;
  1345. SDE_DEBUG("%s\n", sde_crtc->name);
  1346. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1347. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1348. return;
  1349. }
  1350. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1351. if (!mixer[i].hw_lm) {
  1352. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1353. return;
  1354. }
  1355. mixer[i].mixer_op_mode = 0;
  1356. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1357. sde_crtc_state->dirty)) {
  1358. /* clear dim_layer settings */
  1359. lm = mixer[i].hw_lm;
  1360. if (lm->ops.clear_dim_layer)
  1361. lm->ops.clear_dim_layer(lm);
  1362. }
  1363. }
  1364. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1365. /* initialize stage cfg */
  1366. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1367. if (add_planes)
  1368. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1369. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1370. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1371. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1372. ctl = mixer[i].hw_ctl;
  1373. lm = mixer[i].hw_lm;
  1374. if (sde_kms_rect_is_null(lm_roi)) {
  1375. SDE_DEBUG(
  1376. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1377. sde_crtc->name, lm->idx - LM_0,
  1378. ctl->idx - CTL_0);
  1379. continue;
  1380. }
  1381. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1382. /* stage config flush mask */
  1383. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1384. ctl->ops.get_pending_flush(ctl, &cfg);
  1385. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1386. mixer[i].hw_lm->idx - LM_0,
  1387. mixer[i].mixer_op_mode,
  1388. ctl->idx - CTL_0,
  1389. cfg.pending_flush_mask);
  1390. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1391. &sde_crtc->stage_cfg[lm_layout]);
  1392. }
  1393. _sde_crtc_program_lm_output_roi(crtc);
  1394. }
  1395. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1396. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1397. {
  1398. struct drm_plane *plane;
  1399. struct sde_plane_state *sde_pstate;
  1400. uint32_t mode = 0;
  1401. int rc;
  1402. if (!crtc) {
  1403. SDE_ERROR("invalid state\n");
  1404. return -EINVAL;
  1405. }
  1406. *fb_ns = 0;
  1407. *fb_sec = 0;
  1408. *fb_sec_dir = 0;
  1409. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1410. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1411. rc = PTR_ERR(plane);
  1412. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1413. DRMID(crtc), DRMID(plane), rc);
  1414. return rc;
  1415. }
  1416. sde_pstate = to_sde_plane_state(plane->state);
  1417. mode = sde_plane_get_property(sde_pstate,
  1418. PLANE_PROP_FB_TRANSLATION_MODE);
  1419. switch (mode) {
  1420. case SDE_DRM_FB_NON_SEC:
  1421. (*fb_ns)++;
  1422. break;
  1423. case SDE_DRM_FB_SEC:
  1424. (*fb_sec)++;
  1425. break;
  1426. case SDE_DRM_FB_SEC_DIR_TRANS:
  1427. (*fb_sec_dir)++;
  1428. break;
  1429. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1430. break;
  1431. default:
  1432. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1433. DRMID(plane), mode);
  1434. return -EINVAL;
  1435. }
  1436. }
  1437. return 0;
  1438. }
  1439. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1440. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1441. {
  1442. struct drm_plane *plane;
  1443. const struct drm_plane_state *pstate;
  1444. struct sde_plane_state *sde_pstate;
  1445. uint32_t mode = 0;
  1446. int rc;
  1447. if (!state) {
  1448. SDE_ERROR("invalid state\n");
  1449. return -EINVAL;
  1450. }
  1451. *fb_ns = 0;
  1452. *fb_sec = 0;
  1453. *fb_sec_dir = 0;
  1454. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1455. if (IS_ERR_OR_NULL(pstate)) {
  1456. rc = PTR_ERR(pstate);
  1457. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1458. DRMID(state->crtc), DRMID(plane), rc);
  1459. return rc;
  1460. }
  1461. sde_pstate = to_sde_plane_state(pstate);
  1462. mode = sde_plane_get_property(sde_pstate,
  1463. PLANE_PROP_FB_TRANSLATION_MODE);
  1464. switch (mode) {
  1465. case SDE_DRM_FB_NON_SEC:
  1466. (*fb_ns)++;
  1467. break;
  1468. case SDE_DRM_FB_SEC:
  1469. (*fb_sec)++;
  1470. break;
  1471. case SDE_DRM_FB_SEC_DIR_TRANS:
  1472. (*fb_sec_dir)++;
  1473. break;
  1474. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1475. break;
  1476. default:
  1477. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1478. DRMID(plane), mode);
  1479. return -EINVAL;
  1480. }
  1481. }
  1482. return 0;
  1483. }
  1484. static void _sde_drm_fb_sec_dir_trans(
  1485. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1486. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1487. {
  1488. /* secure display usecase */
  1489. if ((smmu_state->state == ATTACHED)
  1490. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1491. smmu_state->state = catalog->sui_ns_allowed ?
  1492. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1493. smmu_state->secure_level = secure_level;
  1494. smmu_state->transition_type = PRE_COMMIT;
  1495. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1496. if (old_valid_fb)
  1497. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1498. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1499. if (catalog->sui_misr_supported)
  1500. smmu_state->sui_misr_state =
  1501. SUI_MISR_ENABLE_REQ;
  1502. /* secure camera usecase */
  1503. } else if (smmu_state->state == ATTACHED) {
  1504. smmu_state->state = DETACH_SEC_REQ;
  1505. smmu_state->secure_level = secure_level;
  1506. smmu_state->transition_type = PRE_COMMIT;
  1507. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1508. }
  1509. }
  1510. static void _sde_drm_fb_transactions(
  1511. struct sde_kms_smmu_state_data *smmu_state,
  1512. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1513. int *ops)
  1514. {
  1515. if (((smmu_state->state == DETACHED)
  1516. || (smmu_state->state == DETACH_ALL_REQ))
  1517. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1518. && ((smmu_state->state == DETACHED_SEC)
  1519. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1520. smmu_state->state = catalog->sui_ns_allowed ?
  1521. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1522. smmu_state->transition_type = post_commit ?
  1523. POST_COMMIT : PRE_COMMIT;
  1524. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1525. if (old_valid_fb)
  1526. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1527. if (catalog->sui_misr_supported)
  1528. smmu_state->sui_misr_state =
  1529. SUI_MISR_DISABLE_REQ;
  1530. } else if ((smmu_state->state == DETACHED_SEC)
  1531. || (smmu_state->state == DETACH_SEC_REQ)) {
  1532. smmu_state->state = ATTACH_SEC_REQ;
  1533. smmu_state->transition_type = post_commit ?
  1534. POST_COMMIT : PRE_COMMIT;
  1535. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1536. if (old_valid_fb)
  1537. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1538. }
  1539. }
  1540. /**
  1541. * sde_crtc_get_secure_transition_ops - determines the operations that
  1542. * need to be performed before transitioning to secure state
  1543. * This function should be called after swapping the new state
  1544. * @crtc: Pointer to drm crtc structure
  1545. * Returns the bitmask of operations need to be performed, -Error in
  1546. * case of error cases
  1547. */
  1548. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1549. struct drm_crtc_state *old_crtc_state,
  1550. bool old_valid_fb)
  1551. {
  1552. struct drm_plane *plane;
  1553. struct drm_encoder *encoder;
  1554. struct sde_crtc *sde_crtc;
  1555. struct sde_kms *sde_kms;
  1556. struct sde_mdss_cfg *catalog;
  1557. struct sde_kms_smmu_state_data *smmu_state;
  1558. uint32_t translation_mode = 0, secure_level;
  1559. int ops = 0;
  1560. bool post_commit = false;
  1561. if (!crtc || !crtc->state) {
  1562. SDE_ERROR("invalid crtc\n");
  1563. return -EINVAL;
  1564. }
  1565. sde_kms = _sde_crtc_get_kms(crtc);
  1566. if (!sde_kms)
  1567. return -EINVAL;
  1568. smmu_state = &sde_kms->smmu_state;
  1569. smmu_state->prev_state = smmu_state->state;
  1570. smmu_state->prev_secure_level = smmu_state->secure_level;
  1571. sde_crtc = to_sde_crtc(crtc);
  1572. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1573. catalog = sde_kms->catalog;
  1574. /*
  1575. * SMMU operations need to be delayed in case of video mode panels
  1576. * when switching back to non_secure mode
  1577. */
  1578. drm_for_each_encoder_mask(encoder, crtc->dev,
  1579. crtc->state->encoder_mask) {
  1580. if (sde_encoder_is_dsi_display(encoder))
  1581. post_commit |= sde_encoder_check_curr_mode(encoder,
  1582. MSM_DISPLAY_VIDEO_MODE);
  1583. }
  1584. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1585. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1586. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1587. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1588. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1589. if (!plane->state)
  1590. continue;
  1591. translation_mode = sde_plane_get_property(
  1592. to_sde_plane_state(plane->state),
  1593. PLANE_PROP_FB_TRANSLATION_MODE);
  1594. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1595. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1596. DRMID(crtc), translation_mode);
  1597. return -EINVAL;
  1598. }
  1599. /* we can break if we find sec_dir plane */
  1600. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1601. break;
  1602. }
  1603. mutex_lock(&sde_kms->secure_transition_lock);
  1604. switch (translation_mode) {
  1605. case SDE_DRM_FB_SEC_DIR_TRANS:
  1606. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1607. catalog, old_valid_fb, &ops);
  1608. break;
  1609. case SDE_DRM_FB_SEC:
  1610. case SDE_DRM_FB_NON_SEC:
  1611. _sde_drm_fb_transactions(smmu_state, catalog,
  1612. old_valid_fb, post_commit, &ops);
  1613. break;
  1614. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1615. ops = 0;
  1616. break;
  1617. default:
  1618. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1619. DRMID(crtc), translation_mode);
  1620. ops = -EINVAL;
  1621. }
  1622. /* log only during actual transition times */
  1623. if (ops) {
  1624. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1625. DRMID(crtc), smmu_state->state,
  1626. secure_level, smmu_state->secure_level,
  1627. smmu_state->transition_type, ops);
  1628. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1629. smmu_state->state, smmu_state->transition_type,
  1630. smmu_state->secure_level, old_valid_fb,
  1631. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1632. }
  1633. mutex_unlock(&sde_kms->secure_transition_lock);
  1634. return ops;
  1635. }
  1636. /**
  1637. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1638. * LUTs are configured only once during boot
  1639. * @sde_crtc: Pointer to sde crtc
  1640. * @cstate: Pointer to sde crtc state
  1641. */
  1642. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1643. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1644. {
  1645. struct sde_hw_scaler3_lut_cfg *cfg;
  1646. struct sde_kms *sde_kms;
  1647. u32 *lut_data = NULL;
  1648. size_t len = 0;
  1649. int ret = 0;
  1650. if (!sde_crtc || !cstate) {
  1651. SDE_ERROR("invalid args\n");
  1652. return -EINVAL;
  1653. }
  1654. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1655. if (!sde_kms)
  1656. return -EINVAL;
  1657. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1658. return 0;
  1659. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1660. &cstate->property_state, &len, lut_idx);
  1661. if (!lut_data || !len) {
  1662. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1663. lut_idx, lut_data, len);
  1664. lut_data = NULL;
  1665. len = 0;
  1666. }
  1667. cfg = &cstate->scl3_lut_cfg;
  1668. switch (lut_idx) {
  1669. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1670. cfg->dir_lut = lut_data;
  1671. cfg->dir_len = len;
  1672. break;
  1673. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1674. cfg->cir_lut = lut_data;
  1675. cfg->cir_len = len;
  1676. break;
  1677. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1678. cfg->sep_lut = lut_data;
  1679. cfg->sep_len = len;
  1680. break;
  1681. default:
  1682. ret = -EINVAL;
  1683. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1684. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1685. break;
  1686. }
  1687. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1688. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1689. cfg->is_configured);
  1690. return ret;
  1691. }
  1692. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1693. {
  1694. struct sde_crtc *sde_crtc;
  1695. if (!crtc) {
  1696. SDE_ERROR("invalid crtc\n");
  1697. return;
  1698. }
  1699. sde_crtc = to_sde_crtc(crtc);
  1700. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1701. }
  1702. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1703. {
  1704. int i;
  1705. /**
  1706. * Check if sufficient hw resources are
  1707. * available as per target caps & topology
  1708. */
  1709. if (!sde_crtc) {
  1710. SDE_ERROR("invalid argument\n");
  1711. return -EINVAL;
  1712. }
  1713. if (!sde_crtc->num_mixers ||
  1714. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1715. SDE_ERROR("%s: invalid number mixers: %d\n",
  1716. sde_crtc->name, sde_crtc->num_mixers);
  1717. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1718. SDE_EVTLOG_ERROR);
  1719. return -EINVAL;
  1720. }
  1721. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1722. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1723. || !sde_crtc->mixers[i].hw_ds) {
  1724. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1725. sde_crtc->name, i);
  1726. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1727. i, sde_crtc->mixers[i].hw_lm,
  1728. sde_crtc->mixers[i].hw_ctl,
  1729. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1730. return -EINVAL;
  1731. }
  1732. }
  1733. return 0;
  1734. }
  1735. /**
  1736. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1737. * @crtc: Pointer to drm crtc
  1738. */
  1739. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1740. {
  1741. struct sde_crtc *sde_crtc;
  1742. struct sde_crtc_state *cstate;
  1743. struct sde_hw_mixer *hw_lm;
  1744. struct sde_hw_ctl *hw_ctl;
  1745. struct sde_hw_ds *hw_ds;
  1746. struct sde_hw_ds_cfg *cfg;
  1747. struct sde_kms *kms;
  1748. u32 op_mode = 0;
  1749. u32 lm_idx = 0, num_mixers = 0;
  1750. int i, count = 0;
  1751. if (!crtc)
  1752. return;
  1753. sde_crtc = to_sde_crtc(crtc);
  1754. cstate = to_sde_crtc_state(crtc->state);
  1755. kms = _sde_crtc_get_kms(crtc);
  1756. num_mixers = sde_crtc->num_mixers;
  1757. count = cstate->num_ds;
  1758. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1759. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1760. cstate->num_ds_enabled);
  1761. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1762. SDE_DEBUG("no change in settings, skip commit\n");
  1763. } else if (!kms || !kms->catalog) {
  1764. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1765. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1766. SDE_DEBUG("dest scaler feature not supported\n");
  1767. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1768. //do nothing
  1769. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1770. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1771. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1772. } else {
  1773. for (i = 0; i < count; i++) {
  1774. cfg = &cstate->ds_cfg[i];
  1775. if (!cfg->flags)
  1776. continue;
  1777. lm_idx = cfg->idx;
  1778. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1779. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1780. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1781. /* Setup op mode - Dual/single */
  1782. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1783. op_mode |= BIT(hw_ds->idx - DS_0);
  1784. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1785. op_mode |= (cstate->num_ds_enabled ==
  1786. CRTC_DUAL_MIXERS_ONLY) ?
  1787. SDE_DS_OP_MODE_DUAL : 0;
  1788. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1789. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1790. }
  1791. /* Setup scaler */
  1792. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1793. (cfg->flags &
  1794. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1795. if (hw_ds->ops.setup_scaler)
  1796. hw_ds->ops.setup_scaler(hw_ds,
  1797. &cfg->scl3_cfg,
  1798. &cstate->scl3_lut_cfg);
  1799. }
  1800. /*
  1801. * Dest scaler shares the flush bit of the LM in control
  1802. */
  1803. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1804. hw_ctl->ops.update_bitmask_mixer(
  1805. hw_ctl, hw_lm->idx, 1);
  1806. }
  1807. }
  1808. }
  1809. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1810. {
  1811. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1812. struct sde_crtc *sde_crtc;
  1813. struct msm_drm_private *priv;
  1814. struct sde_crtc_frame_event *fevent;
  1815. struct sde_kms_frame_event_cb_data *cb_data;
  1816. struct drm_plane *plane;
  1817. u32 ubwc_error;
  1818. unsigned long flags;
  1819. u32 crtc_id;
  1820. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1821. if (!data) {
  1822. SDE_ERROR("invalid parameters\n");
  1823. return;
  1824. }
  1825. crtc = cb_data->crtc;
  1826. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1827. SDE_ERROR("invalid parameters\n");
  1828. return;
  1829. }
  1830. sde_crtc = to_sde_crtc(crtc);
  1831. priv = crtc->dev->dev_private;
  1832. crtc_id = drm_crtc_index(crtc);
  1833. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1834. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1835. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1836. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1837. struct sde_crtc_frame_event, list);
  1838. if (fevent)
  1839. list_del_init(&fevent->list);
  1840. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1841. if (!fevent) {
  1842. SDE_ERROR("crtc%d event %d overflow\n",
  1843. crtc->base.id, event);
  1844. SDE_EVT32(DRMID(crtc), event);
  1845. return;
  1846. }
  1847. /* log and clear plane ubwc errors if any */
  1848. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1849. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1850. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1851. drm_for_each_plane_mask(plane, crtc->dev,
  1852. sde_crtc->plane_mask_old) {
  1853. ubwc_error = sde_plane_get_ubwc_error(plane);
  1854. if (ubwc_error) {
  1855. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1856. ubwc_error, SDE_EVTLOG_ERROR);
  1857. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1858. DRMID(crtc), DRMID(plane),
  1859. ubwc_error);
  1860. sde_plane_clear_ubwc_error(plane);
  1861. }
  1862. }
  1863. }
  1864. fevent->event = event;
  1865. fevent->crtc = crtc;
  1866. fevent->connector = cb_data->connector;
  1867. fevent->ts = ktime_get();
  1868. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1869. }
  1870. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1871. struct drm_crtc_state *old_state)
  1872. {
  1873. struct drm_device *dev;
  1874. struct sde_crtc *sde_crtc;
  1875. struct sde_crtc_state *cstate;
  1876. struct drm_connector *conn;
  1877. struct drm_encoder *encoder;
  1878. struct drm_connector_list_iter conn_iter;
  1879. if (!crtc || !crtc->state) {
  1880. SDE_ERROR("invalid crtc\n");
  1881. return;
  1882. }
  1883. dev = crtc->dev;
  1884. sde_crtc = to_sde_crtc(crtc);
  1885. cstate = to_sde_crtc_state(crtc->state);
  1886. SDE_EVT32_VERBOSE(DRMID(crtc));
  1887. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1888. /* identify connectors attached to this crtc */
  1889. cstate->num_connectors = 0;
  1890. drm_connector_list_iter_begin(dev, &conn_iter);
  1891. drm_for_each_connector_iter(conn, &conn_iter)
  1892. if (conn->state && conn->state->crtc == crtc &&
  1893. cstate->num_connectors < MAX_CONNECTORS) {
  1894. encoder = conn->state->best_encoder;
  1895. if (encoder)
  1896. sde_encoder_register_frame_event_callback(
  1897. encoder,
  1898. sde_crtc_frame_event_cb,
  1899. crtc);
  1900. cstate->connectors[cstate->num_connectors++] = conn;
  1901. sde_connector_prepare_fence(conn);
  1902. }
  1903. drm_connector_list_iter_end(&conn_iter);
  1904. /* prepare main output fence */
  1905. sde_fence_prepare(sde_crtc->output_fence);
  1906. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1907. }
  1908. /**
  1909. * sde_crtc_complete_flip - signal pending page_flip events
  1910. * Any pending vblank events are added to the vblank_event_list
  1911. * so that the next vblank interrupt shall signal them.
  1912. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1913. * This API signals any pending PAGE_FLIP events requested through
  1914. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1915. * if file!=NULL, this is preclose potential cancel-flip path
  1916. * @crtc: Pointer to drm crtc structure
  1917. * @file: Pointer to drm file
  1918. */
  1919. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1920. struct drm_file *file)
  1921. {
  1922. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1923. struct drm_device *dev = crtc->dev;
  1924. struct drm_pending_vblank_event *event;
  1925. unsigned long flags;
  1926. spin_lock_irqsave(&dev->event_lock, flags);
  1927. event = sde_crtc->event;
  1928. if (!event)
  1929. goto end;
  1930. /*
  1931. * if regular vblank case (!file) or if cancel-flip from
  1932. * preclose on file that requested flip, then send the
  1933. * event:
  1934. */
  1935. if (!file || (event->base.file_priv == file)) {
  1936. sde_crtc->event = NULL;
  1937. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1938. sde_crtc->name, event);
  1939. SDE_EVT32_VERBOSE(DRMID(crtc));
  1940. drm_crtc_send_vblank_event(crtc, event);
  1941. }
  1942. end:
  1943. spin_unlock_irqrestore(&dev->event_lock, flags);
  1944. }
  1945. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1946. struct drm_crtc_state *cstate)
  1947. {
  1948. struct drm_encoder *encoder;
  1949. if (!crtc || !crtc->dev || !cstate) {
  1950. SDE_ERROR("invalid crtc\n");
  1951. return INTF_MODE_NONE;
  1952. }
  1953. drm_for_each_encoder_mask(encoder, crtc->dev,
  1954. cstate->encoder_mask) {
  1955. /* continue if copy encoder is encountered */
  1956. if (sde_encoder_in_clone_mode(encoder))
  1957. continue;
  1958. return sde_encoder_get_intf_mode(encoder);
  1959. }
  1960. return INTF_MODE_NONE;
  1961. }
  1962. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1963. {
  1964. struct drm_encoder *encoder;
  1965. if (!crtc || !crtc->dev) {
  1966. SDE_ERROR("invalid crtc\n");
  1967. return INTF_MODE_NONE;
  1968. }
  1969. drm_for_each_encoder(encoder, crtc->dev)
  1970. if ((encoder->crtc == crtc)
  1971. && !sde_encoder_in_cont_splash(encoder))
  1972. return sde_encoder_get_fps(encoder);
  1973. return 0;
  1974. }
  1975. static void sde_crtc_vblank_cb(void *data)
  1976. {
  1977. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1978. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1979. /* keep statistics on vblank callback - with auto reset via debugfs */
  1980. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1981. sde_crtc->vblank_cb_time = ktime_get();
  1982. else
  1983. sde_crtc->vblank_cb_count++;
  1984. sde_crtc->vblank_last_cb_time = ktime_get();
  1985. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1986. drm_crtc_handle_vblank(crtc);
  1987. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1988. SDE_EVT32_VERBOSE(DRMID(crtc));
  1989. }
  1990. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1991. ktime_t ts, enum sde_fence_event fence_event)
  1992. {
  1993. if (!connector) {
  1994. SDE_ERROR("invalid param\n");
  1995. return;
  1996. }
  1997. SDE_ATRACE_BEGIN("signal_retire_fence");
  1998. sde_connector_complete_commit(connector, ts, fence_event);
  1999. SDE_ATRACE_END("signal_retire_fence");
  2000. }
  2001. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2002. {
  2003. struct msm_drm_private *priv;
  2004. struct sde_crtc_frame_event *fevent;
  2005. struct drm_crtc *crtc;
  2006. struct sde_crtc *sde_crtc;
  2007. struct sde_kms *sde_kms;
  2008. unsigned long flags;
  2009. bool in_clone_mode = false;
  2010. if (!work) {
  2011. SDE_ERROR("invalid work handle\n");
  2012. return;
  2013. }
  2014. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2015. if (!fevent->crtc || !fevent->crtc->state) {
  2016. SDE_ERROR("invalid crtc\n");
  2017. return;
  2018. }
  2019. crtc = fevent->crtc;
  2020. sde_crtc = to_sde_crtc(crtc);
  2021. sde_kms = _sde_crtc_get_kms(crtc);
  2022. if (!sde_kms) {
  2023. SDE_ERROR("invalid kms handle\n");
  2024. return;
  2025. }
  2026. priv = sde_kms->dev->dev_private;
  2027. SDE_ATRACE_BEGIN("crtc_frame_event");
  2028. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2029. ktime_to_ns(fevent->ts));
  2030. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2031. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2032. true : false;
  2033. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2034. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2035. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2036. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2037. /* this should not happen */
  2038. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2039. crtc->base.id,
  2040. ktime_to_ns(fevent->ts),
  2041. atomic_read(&sde_crtc->frame_pending));
  2042. SDE_EVT32(DRMID(crtc), fevent->event,
  2043. SDE_EVTLOG_FUNC_CASE1);
  2044. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2045. /* release bandwidth and other resources */
  2046. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2047. crtc->base.id,
  2048. ktime_to_ns(fevent->ts));
  2049. SDE_EVT32(DRMID(crtc), fevent->event,
  2050. SDE_EVTLOG_FUNC_CASE2);
  2051. sde_core_perf_crtc_release_bw(crtc);
  2052. } else {
  2053. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2054. SDE_EVTLOG_FUNC_CASE3);
  2055. }
  2056. }
  2057. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2058. SDE_ATRACE_BEGIN("signal_release_fence");
  2059. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2060. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2061. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2062. SDE_ATRACE_END("signal_release_fence");
  2063. }
  2064. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2065. /* this api should be called without spin_lock */
  2066. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2067. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2068. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2069. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2070. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2071. crtc->base.id, ktime_to_ns(fevent->ts));
  2072. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2073. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2074. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2075. SDE_ATRACE_END("crtc_frame_event");
  2076. }
  2077. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2078. struct drm_crtc_state *old_state)
  2079. {
  2080. struct sde_crtc *sde_crtc;
  2081. if (!crtc || !crtc->state) {
  2082. SDE_ERROR("invalid crtc\n");
  2083. return;
  2084. }
  2085. sde_crtc = to_sde_crtc(crtc);
  2086. SDE_EVT32_VERBOSE(DRMID(crtc));
  2087. sde_core_perf_crtc_update(crtc, 0, false);
  2088. }
  2089. /**
  2090. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2091. * @cstate: Pointer to sde crtc state
  2092. */
  2093. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2094. {
  2095. if (!cstate) {
  2096. SDE_ERROR("invalid cstate\n");
  2097. return;
  2098. }
  2099. cstate->input_fence_timeout_ns =
  2100. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2101. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2102. }
  2103. /**
  2104. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2105. * @cstate: Pointer to sde crtc state
  2106. */
  2107. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2108. {
  2109. u32 i;
  2110. if (!cstate)
  2111. return;
  2112. for (i = 0; i < cstate->num_dim_layers; i++)
  2113. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2114. cstate->num_dim_layers = 0;
  2115. }
  2116. /**
  2117. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2118. * @cstate: Pointer to sde crtc state
  2119. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2120. */
  2121. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2122. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2123. {
  2124. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2125. struct sde_drm_dim_layer_cfg *user_cfg;
  2126. struct sde_hw_dim_layer *dim_layer;
  2127. u32 count, i;
  2128. struct sde_kms *kms;
  2129. if (!crtc || !cstate) {
  2130. SDE_ERROR("invalid crtc or cstate\n");
  2131. return;
  2132. }
  2133. dim_layer = cstate->dim_layer;
  2134. if (!usr_ptr) {
  2135. /* usr_ptr is null when setting the default property value */
  2136. _sde_crtc_clear_dim_layers_v1(cstate);
  2137. SDE_DEBUG("dim_layer data removed\n");
  2138. goto clear;
  2139. }
  2140. kms = _sde_crtc_get_kms(crtc);
  2141. if (!kms || !kms->catalog) {
  2142. SDE_ERROR("invalid kms\n");
  2143. return;
  2144. }
  2145. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2146. SDE_ERROR("failed to copy dim_layer data\n");
  2147. return;
  2148. }
  2149. count = dim_layer_v1.num_layers;
  2150. if (count > SDE_MAX_DIM_LAYERS) {
  2151. SDE_ERROR("invalid number of dim_layers:%d", count);
  2152. return;
  2153. }
  2154. /* populate from user space */
  2155. cstate->num_dim_layers = count;
  2156. for (i = 0; i < count; i++) {
  2157. user_cfg = &dim_layer_v1.layer_cfg[i];
  2158. dim_layer[i].flags = user_cfg->flags;
  2159. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2160. user_cfg->stage : user_cfg->stage +
  2161. SDE_STAGE_0;
  2162. dim_layer[i].rect.x = user_cfg->rect.x1;
  2163. dim_layer[i].rect.y = user_cfg->rect.y1;
  2164. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2165. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2166. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2167. user_cfg->color_fill.color_0,
  2168. user_cfg->color_fill.color_1,
  2169. user_cfg->color_fill.color_2,
  2170. user_cfg->color_fill.color_3,
  2171. };
  2172. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2173. i, dim_layer[i].flags, dim_layer[i].stage);
  2174. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2175. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2176. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2177. dim_layer[i].color_fill.color_0,
  2178. dim_layer[i].color_fill.color_1,
  2179. dim_layer[i].color_fill.color_2,
  2180. dim_layer[i].color_fill.color_3);
  2181. }
  2182. clear:
  2183. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2184. }
  2185. /**
  2186. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2187. * @sde_crtc : Pointer to sde crtc
  2188. * @cstate : Pointer to sde crtc state
  2189. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2190. */
  2191. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2192. struct sde_crtc_state *cstate,
  2193. void __user *usr_ptr)
  2194. {
  2195. struct sde_drm_dest_scaler_data ds_data;
  2196. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2197. struct sde_drm_scaler_v2 scaler_v2;
  2198. void __user *scaler_v2_usr;
  2199. int i, count;
  2200. if (!sde_crtc || !cstate) {
  2201. SDE_ERROR("invalid sde_crtc/state\n");
  2202. return -EINVAL;
  2203. }
  2204. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2205. if (!usr_ptr) {
  2206. SDE_DEBUG("ds data removed\n");
  2207. return 0;
  2208. }
  2209. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2210. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2211. sde_crtc->name);
  2212. return -EINVAL;
  2213. }
  2214. count = ds_data.num_dest_scaler;
  2215. if (!count) {
  2216. SDE_DEBUG("no ds data available\n");
  2217. return 0;
  2218. }
  2219. if (count > SDE_MAX_DS_COUNT) {
  2220. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2221. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2222. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2223. return -EINVAL;
  2224. }
  2225. /* Populate from user space */
  2226. for (i = 0; i < count; i++) {
  2227. ds_cfg_usr = &ds_data.ds_cfg[i];
  2228. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2229. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2230. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2231. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2232. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2233. if (ds_cfg_usr->scaler_cfg) {
  2234. scaler_v2_usr =
  2235. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2236. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2237. sizeof(scaler_v2))) {
  2238. SDE_ERROR("%s:scaler: copy from user failed\n",
  2239. sde_crtc->name);
  2240. return -EINVAL;
  2241. }
  2242. }
  2243. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2244. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2245. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2246. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2247. scaler_v2.dst_width, scaler_v2.dst_height);
  2248. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2249. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2250. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2251. scaler_v2.dst_width, scaler_v2.dst_height);
  2252. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2253. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2254. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2255. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2256. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2257. ds_cfg_usr->lm_height);
  2258. }
  2259. cstate->num_ds = count;
  2260. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2261. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2262. return 0;
  2263. }
  2264. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2265. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2266. u32 prev_lm_width, u32 prev_lm_height)
  2267. {
  2268. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2269. || !cfg->lm_width || !cfg->lm_height) {
  2270. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2271. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2272. hdisplay, mode->vdisplay);
  2273. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2274. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2275. return -E2BIG;
  2276. }
  2277. if (!prev_lm_width && !prev_lm_height) {
  2278. prev_lm_width = cfg->lm_width;
  2279. prev_lm_height = cfg->lm_height;
  2280. } else {
  2281. if (cfg->lm_width != prev_lm_width ||
  2282. cfg->lm_height != prev_lm_height) {
  2283. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2284. crtc->base.id, cfg->lm_width,
  2285. cfg->lm_height, prev_lm_width,
  2286. prev_lm_height);
  2287. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2288. cfg->lm_height, prev_lm_width,
  2289. prev_lm_height, SDE_EVTLOG_ERROR);
  2290. return -EINVAL;
  2291. }
  2292. }
  2293. return 0;
  2294. }
  2295. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2296. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2297. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2298. u32 max_in_width, u32 max_out_width)
  2299. {
  2300. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2301. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2302. /**
  2303. * Scaler src and dst width shouldn't exceed the maximum
  2304. * width limitation. Also, if there is no partial update
  2305. * dst width and height must match display resolution.
  2306. */
  2307. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2308. cfg->scl3_cfg.dst_width > max_out_width ||
  2309. !cfg->scl3_cfg.src_width[0] ||
  2310. !cfg->scl3_cfg.dst_width ||
  2311. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2312. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2313. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2314. SDE_ERROR("crtc%d: ", crtc->base.id);
  2315. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2316. cfg->scl3_cfg.src_width[0],
  2317. cfg->scl3_cfg.dst_width,
  2318. cfg->scl3_cfg.dst_height,
  2319. hdisplay, mode->vdisplay);
  2320. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2321. sde_crtc->num_mixers, cfg->flags,
  2322. hw_ds->idx - DS_0);
  2323. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2324. cfg->scl3_cfg.enable,
  2325. cfg->scl3_cfg.de.enable);
  2326. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2327. cfg->scl3_cfg.de.enable, cfg->flags,
  2328. max_in_width, max_out_width,
  2329. cfg->scl3_cfg.src_width[0],
  2330. cfg->scl3_cfg.dst_width,
  2331. cfg->scl3_cfg.dst_height, hdisplay,
  2332. mode->vdisplay, sde_crtc->num_mixers,
  2333. SDE_EVTLOG_ERROR);
  2334. cfg->flags &=
  2335. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2336. cfg->flags &=
  2337. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2338. return -EINVAL;
  2339. }
  2340. }
  2341. return 0;
  2342. }
  2343. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2344. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2345. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2346. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2347. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2348. u32 max_out_width)
  2349. {
  2350. int i, ret;
  2351. u32 lm_idx;
  2352. for (i = 0; i < cstate->num_ds; i++) {
  2353. cfg = &cstate->ds_cfg[i];
  2354. lm_idx = cfg->idx;
  2355. /**
  2356. * Validate against topology
  2357. * No of dest scalers should match the num of mixers
  2358. * unless it is partial update left only/right only use case
  2359. */
  2360. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2361. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2362. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2363. crtc->base.id, i, lm_idx, cfg->flags);
  2364. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2365. SDE_EVTLOG_ERROR);
  2366. return -EINVAL;
  2367. }
  2368. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2369. if (!max_in_width && !max_out_width) {
  2370. max_in_width = hw_ds->scl->top->maxinputwidth;
  2371. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2372. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2373. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2374. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2375. max_in_width, max_out_width, cstate->num_ds);
  2376. }
  2377. /* Check LM width and height */
  2378. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2379. prev_lm_width, prev_lm_height);
  2380. if (ret)
  2381. return ret;
  2382. /* Check scaler data */
  2383. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2384. hw_ds, cfg, hdisplay,
  2385. max_in_width, max_out_width);
  2386. if (ret)
  2387. return ret;
  2388. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2389. (*num_ds_enable)++;
  2390. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2391. hw_ds->idx - DS_0, cfg->flags);
  2392. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2393. }
  2394. return 0;
  2395. }
  2396. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2397. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2398. u32 num_ds_enable)
  2399. {
  2400. int i;
  2401. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2402. cstate->num_ds_enabled, num_ds_enable);
  2403. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2404. cstate->num_ds, cstate->dirty[0]);
  2405. if (cstate->num_ds_enabled != num_ds_enable) {
  2406. /* Disabling destination scaler */
  2407. if (!num_ds_enable) {
  2408. for (i = 0; i < cstate->num_ds; i++) {
  2409. cfg = &cstate->ds_cfg[i];
  2410. cfg->idx = i;
  2411. /* Update scaler settings in disable case */
  2412. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2413. cfg->scl3_cfg.enable = 0;
  2414. cfg->scl3_cfg.de.enable = 0;
  2415. }
  2416. }
  2417. cstate->num_ds_enabled = num_ds_enable;
  2418. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2419. } else {
  2420. if (!cstate->num_ds_enabled)
  2421. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2422. }
  2423. }
  2424. /**
  2425. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2426. * @crtc : Pointer to drm crtc
  2427. * @state : Pointer to drm crtc state
  2428. */
  2429. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2430. struct drm_crtc_state *state)
  2431. {
  2432. struct sde_crtc *sde_crtc;
  2433. struct sde_crtc_state *cstate;
  2434. struct drm_display_mode *mode;
  2435. struct sde_kms *kms;
  2436. struct sde_hw_ds *hw_ds = NULL;
  2437. struct sde_hw_ds_cfg *cfg = NULL;
  2438. u32 ret = 0;
  2439. u32 num_ds_enable = 0, hdisplay = 0;
  2440. u32 max_in_width = 0, max_out_width = 0;
  2441. u32 prev_lm_width = 0, prev_lm_height = 0;
  2442. if (!crtc || !state)
  2443. return -EINVAL;
  2444. sde_crtc = to_sde_crtc(crtc);
  2445. cstate = to_sde_crtc_state(state);
  2446. kms = _sde_crtc_get_kms(crtc);
  2447. mode = &state->adjusted_mode;
  2448. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2449. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2450. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2451. return 0;
  2452. }
  2453. if (!kms || !kms->catalog) {
  2454. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2455. return -EINVAL;
  2456. }
  2457. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2458. SDE_DEBUG("dest scaler feature not supported\n");
  2459. return 0;
  2460. }
  2461. if (!sde_crtc->num_mixers) {
  2462. SDE_DEBUG("mixers not allocated\n");
  2463. return 0;
  2464. }
  2465. ret = _sde_validate_hw_resources(sde_crtc);
  2466. if (ret)
  2467. goto err;
  2468. /**
  2469. * No of dest scalers shouldn't exceed hw ds block count and
  2470. * also, match the num of mixers unless it is partial update
  2471. * left only/right only use case - currently PU + DS is not supported
  2472. */
  2473. if (cstate->num_ds > kms->catalog->ds_count ||
  2474. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2475. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2476. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2477. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2478. cstate->ds_cfg[0].flags);
  2479. ret = -EINVAL;
  2480. goto err;
  2481. }
  2482. /**
  2483. * Check if DS needs to be enabled or disabled
  2484. * In case of enable, validate the data
  2485. */
  2486. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2487. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2488. cstate->num_ds, cstate->ds_cfg[0].flags);
  2489. goto disable;
  2490. }
  2491. /* Display resolution */
  2492. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2493. /* Validate the DS data */
  2494. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2495. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2496. prev_lm_width, prev_lm_height,
  2497. max_in_width, max_out_width);
  2498. if (ret)
  2499. goto err;
  2500. disable:
  2501. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2502. num_ds_enable);
  2503. return 0;
  2504. err:
  2505. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2506. return ret;
  2507. }
  2508. /**
  2509. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2510. * @crtc: Pointer to CRTC object
  2511. */
  2512. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2513. {
  2514. struct drm_plane *plane = NULL;
  2515. uint32_t wait_ms = 1;
  2516. ktime_t kt_end, kt_wait;
  2517. int rc = 0;
  2518. SDE_DEBUG("\n");
  2519. if (!crtc || !crtc->state) {
  2520. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2521. return;
  2522. }
  2523. /* use monotonic timer to limit total fence wait time */
  2524. kt_end = ktime_add_ns(ktime_get(),
  2525. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2526. /*
  2527. * Wait for fences sequentially, as all of them need to be signalled
  2528. * before we can proceed.
  2529. *
  2530. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2531. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2532. * that each plane can check its fence status and react appropriately
  2533. * if its fence has timed out. Call input fence wait multiple times if
  2534. * fence wait is interrupted due to interrupt call.
  2535. */
  2536. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2537. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2538. do {
  2539. kt_wait = ktime_sub(kt_end, ktime_get());
  2540. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2541. wait_ms = ktime_to_ms(kt_wait);
  2542. else
  2543. wait_ms = 0;
  2544. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2545. } while (wait_ms && rc == -ERESTARTSYS);
  2546. }
  2547. SDE_ATRACE_END("plane_wait_input_fence");
  2548. }
  2549. static void _sde_crtc_setup_mixer_for_encoder(
  2550. struct drm_crtc *crtc,
  2551. struct drm_encoder *enc)
  2552. {
  2553. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2554. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2555. struct sde_rm *rm = &sde_kms->rm;
  2556. struct sde_crtc_mixer *mixer;
  2557. struct sde_hw_ctl *last_valid_ctl = NULL;
  2558. int i;
  2559. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2560. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2561. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2562. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2563. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2564. /* Set up all the mixers and ctls reserved by this encoder */
  2565. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2566. mixer = &sde_crtc->mixers[i];
  2567. if (!sde_rm_get_hw(rm, &lm_iter))
  2568. break;
  2569. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2570. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2571. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2572. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2573. mixer->hw_lm->idx - LM_0);
  2574. mixer->hw_ctl = last_valid_ctl;
  2575. } else {
  2576. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2577. last_valid_ctl = mixer->hw_ctl;
  2578. sde_crtc->num_ctls++;
  2579. }
  2580. /* Shouldn't happen, mixers are always >= ctls */
  2581. if (!mixer->hw_ctl) {
  2582. SDE_ERROR("no valid ctls found for lm %d\n",
  2583. mixer->hw_lm->idx - LM_0);
  2584. return;
  2585. }
  2586. /* Dspp may be null */
  2587. (void) sde_rm_get_hw(rm, &dspp_iter);
  2588. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2589. /* DS may be null */
  2590. (void) sde_rm_get_hw(rm, &ds_iter);
  2591. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2592. mixer->encoder = enc;
  2593. sde_crtc->num_mixers++;
  2594. SDE_DEBUG("setup mixer %d: lm %d\n",
  2595. i, mixer->hw_lm->idx - LM_0);
  2596. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2597. i, mixer->hw_ctl->idx - CTL_0);
  2598. if (mixer->hw_ds)
  2599. SDE_DEBUG("setup mixer %d: ds %d\n",
  2600. i, mixer->hw_ds->idx - DS_0);
  2601. }
  2602. }
  2603. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2604. {
  2605. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2606. struct drm_encoder *enc;
  2607. sde_crtc->num_ctls = 0;
  2608. sde_crtc->num_mixers = 0;
  2609. sde_crtc->mixers_swapped = false;
  2610. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2611. mutex_lock(&sde_crtc->crtc_lock);
  2612. /* Check for mixers on all encoders attached to this crtc */
  2613. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2614. if (enc->crtc != crtc)
  2615. continue;
  2616. /* avoid overwriting mixers info from a copy encoder */
  2617. if (sde_encoder_in_clone_mode(enc))
  2618. continue;
  2619. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2620. }
  2621. mutex_unlock(&sde_crtc->crtc_lock);
  2622. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2623. }
  2624. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2625. {
  2626. int i;
  2627. struct sde_crtc_state *cstate;
  2628. cstate = to_sde_crtc_state(state);
  2629. cstate->is_ppsplit = false;
  2630. for (i = 0; i < cstate->num_connectors; i++) {
  2631. struct drm_connector *conn = cstate->connectors[i];
  2632. if (sde_connector_get_topology_name(conn) ==
  2633. SDE_RM_TOPOLOGY_PPSPLIT)
  2634. cstate->is_ppsplit = true;
  2635. }
  2636. }
  2637. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2638. struct drm_crtc_state *state)
  2639. {
  2640. struct sde_crtc *sde_crtc;
  2641. struct sde_crtc_state *cstate;
  2642. struct drm_display_mode *adj_mode;
  2643. u32 crtc_split_width;
  2644. int i;
  2645. if (!crtc || !state) {
  2646. SDE_ERROR("invalid args\n");
  2647. return;
  2648. }
  2649. sde_crtc = to_sde_crtc(crtc);
  2650. cstate = to_sde_crtc_state(state);
  2651. adj_mode = &state->adjusted_mode;
  2652. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2653. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2654. cstate->lm_bounds[i].x = crtc_split_width * i;
  2655. cstate->lm_bounds[i].y = 0;
  2656. cstate->lm_bounds[i].w = crtc_split_width;
  2657. cstate->lm_bounds[i].h =
  2658. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2659. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2660. sizeof(cstate->lm_roi[i]));
  2661. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2662. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2663. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2664. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2665. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2666. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2667. }
  2668. drm_mode_debug_printmodeline(adj_mode);
  2669. }
  2670. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2671. {
  2672. struct sde_crtc_mixer mixer;
  2673. /*
  2674. * Use mixer[0] to get hw_ctl which will use ops to clear
  2675. * all blendstages. Clear all blendstages will iterate through
  2676. * all mixers.
  2677. */
  2678. if (sde_crtc->num_mixers) {
  2679. mixer = sde_crtc->mixers[0];
  2680. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2681. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2682. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2683. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2684. }
  2685. }
  2686. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2687. struct drm_crtc_state *old_state)
  2688. {
  2689. struct sde_crtc *sde_crtc;
  2690. struct drm_encoder *encoder;
  2691. struct drm_device *dev;
  2692. struct sde_kms *sde_kms;
  2693. struct sde_splash_display *splash_display;
  2694. bool cont_splash_enabled = false;
  2695. size_t i;
  2696. if (!crtc) {
  2697. SDE_ERROR("invalid crtc\n");
  2698. return;
  2699. }
  2700. if (!crtc->state->enable) {
  2701. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2702. crtc->base.id, crtc->state->enable);
  2703. return;
  2704. }
  2705. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2706. SDE_ERROR("power resource is not enabled\n");
  2707. return;
  2708. }
  2709. sde_kms = _sde_crtc_get_kms(crtc);
  2710. if (!sde_kms)
  2711. return;
  2712. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2713. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2714. sde_crtc = to_sde_crtc(crtc);
  2715. dev = crtc->dev;
  2716. if (!sde_crtc->num_mixers) {
  2717. _sde_crtc_setup_mixers(crtc);
  2718. _sde_crtc_setup_is_ppsplit(crtc->state);
  2719. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2720. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2721. }
  2722. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2723. if (encoder->crtc != crtc)
  2724. continue;
  2725. /* encoder will trigger pending mask now */
  2726. sde_encoder_trigger_kickoff_pending(encoder);
  2727. }
  2728. /* update performance setting */
  2729. sde_core_perf_crtc_update(crtc, 1, false);
  2730. /*
  2731. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2732. * it means we are trying to flush a CRTC whose state is disabled:
  2733. * nothing else needs to be done.
  2734. */
  2735. if (unlikely(!sde_crtc->num_mixers))
  2736. goto end;
  2737. _sde_crtc_blend_setup(crtc, old_state, true);
  2738. _sde_crtc_dest_scaler_setup(crtc);
  2739. /*
  2740. * Since CP properties use AXI buffer to program the
  2741. * HW, check if context bank is in attached state,
  2742. * apply color processing properties only if
  2743. * smmu state is attached,
  2744. */
  2745. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2746. splash_display = &sde_kms->splash_data.splash_display[i];
  2747. if (splash_display->cont_splash_enabled &&
  2748. splash_display->encoder &&
  2749. crtc == splash_display->encoder->crtc)
  2750. cont_splash_enabled = true;
  2751. }
  2752. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2753. (cont_splash_enabled || sde_crtc->enabled))
  2754. sde_cp_crtc_apply_properties(crtc);
  2755. /*
  2756. * PP_DONE irq is only used by command mode for now.
  2757. * It is better to request pending before FLUSH and START trigger
  2758. * to make sure no pp_done irq missed.
  2759. * This is safe because no pp_done will happen before SW trigger
  2760. * in command mode.
  2761. */
  2762. end:
  2763. SDE_ATRACE_END("crtc_atomic_begin");
  2764. }
  2765. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2766. struct drm_crtc_state *old_crtc_state)
  2767. {
  2768. struct drm_encoder *encoder;
  2769. struct sde_crtc *sde_crtc;
  2770. struct drm_device *dev;
  2771. struct drm_plane *plane;
  2772. struct msm_drm_private *priv;
  2773. struct sde_crtc_state *cstate;
  2774. struct sde_kms *sde_kms;
  2775. int i;
  2776. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2777. SDE_ERROR("invalid crtc\n");
  2778. return;
  2779. }
  2780. if (!crtc->state->enable) {
  2781. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2782. crtc->base.id, crtc->state->enable);
  2783. return;
  2784. }
  2785. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2786. SDE_ERROR("power resource is not enabled\n");
  2787. return;
  2788. }
  2789. sde_kms = _sde_crtc_get_kms(crtc);
  2790. if (!sde_kms) {
  2791. SDE_ERROR("invalid kms\n");
  2792. return;
  2793. }
  2794. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2795. sde_crtc = to_sde_crtc(crtc);
  2796. cstate = to_sde_crtc_state(crtc->state);
  2797. dev = crtc->dev;
  2798. priv = dev->dev_private;
  2799. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2800. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2801. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2802. false);
  2803. else
  2804. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2805. /*
  2806. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2807. * it means we are trying to flush a CRTC whose state is disabled:
  2808. * nothing else needs to be done.
  2809. */
  2810. if (unlikely(!sde_crtc->num_mixers))
  2811. return;
  2812. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2813. /*
  2814. * For planes without commit update, drm framework will not add
  2815. * those planes to current state since hardware update is not
  2816. * required. However, if those planes were power collapsed since
  2817. * last commit cycle, driver has to restore the hardware state
  2818. * of those planes explicitly here prior to plane flush.
  2819. * Also use this iteration to see if any plane requires cache,
  2820. * so during the perf update driver can activate/deactivate
  2821. * the cache accordingly.
  2822. */
  2823. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2824. sde_crtc->new_perf.llcc_active[i] = false;
  2825. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2826. sde_plane_restore(plane);
  2827. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2828. if (sde_plane_is_cache_required(plane, i))
  2829. sde_crtc->new_perf.llcc_active[i] = true;
  2830. }
  2831. }
  2832. sde_core_perf_crtc_update_llcc(crtc);
  2833. /* wait for acquire fences before anything else is done */
  2834. _sde_crtc_wait_for_fences(crtc);
  2835. if (!cstate->rsc_update) {
  2836. drm_for_each_encoder_mask(encoder, dev,
  2837. crtc->state->encoder_mask) {
  2838. cstate->rsc_client =
  2839. sde_encoder_get_rsc_client(encoder);
  2840. }
  2841. cstate->rsc_update = true;
  2842. }
  2843. /*
  2844. * Final plane updates: Give each plane a chance to complete all
  2845. * required writes/flushing before crtc's "flush
  2846. * everything" call below.
  2847. */
  2848. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2849. if (sde_kms->smmu_state.transition_error)
  2850. sde_plane_set_error(plane, true);
  2851. sde_plane_flush(plane);
  2852. }
  2853. /* Kickoff will be scheduled by outer layer */
  2854. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2855. }
  2856. /**
  2857. * sde_crtc_destroy_state - state destroy hook
  2858. * @crtc: drm CRTC
  2859. * @state: CRTC state object to release
  2860. */
  2861. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2862. struct drm_crtc_state *state)
  2863. {
  2864. struct sde_crtc *sde_crtc;
  2865. struct sde_crtc_state *cstate;
  2866. struct drm_encoder *enc;
  2867. struct sde_kms *sde_kms;
  2868. if (!crtc || !state) {
  2869. SDE_ERROR("invalid argument(s)\n");
  2870. return;
  2871. }
  2872. sde_crtc = to_sde_crtc(crtc);
  2873. cstate = to_sde_crtc_state(state);
  2874. sde_kms = _sde_crtc_get_kms(crtc);
  2875. if (!sde_kms) {
  2876. SDE_ERROR("invalid sde_kms\n");
  2877. return;
  2878. }
  2879. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2880. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2881. sde_rm_release(&sde_kms->rm, enc, true);
  2882. __drm_atomic_helper_crtc_destroy_state(state);
  2883. /* destroy value helper */
  2884. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2885. &cstate->property_state);
  2886. }
  2887. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2888. {
  2889. struct sde_crtc *sde_crtc;
  2890. int i;
  2891. if (!crtc) {
  2892. SDE_ERROR("invalid argument\n");
  2893. return -EINVAL;
  2894. }
  2895. sde_crtc = to_sde_crtc(crtc);
  2896. if (!atomic_read(&sde_crtc->frame_pending)) {
  2897. SDE_DEBUG("no frames pending\n");
  2898. return 0;
  2899. }
  2900. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2901. /*
  2902. * flush all the event thread work to make sure all the
  2903. * FRAME_EVENTS from encoder are propagated to crtc
  2904. */
  2905. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2906. if (list_empty(&sde_crtc->frame_events[i].list))
  2907. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2908. }
  2909. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2910. return 0;
  2911. }
  2912. /**
  2913. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2914. * @crtc: Pointer to crtc structure
  2915. */
  2916. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2917. {
  2918. struct drm_plane *plane;
  2919. struct drm_plane_state *state;
  2920. struct sde_crtc *sde_crtc;
  2921. struct sde_crtc_mixer *mixer;
  2922. struct sde_hw_ctl *ctl;
  2923. if (!crtc)
  2924. return;
  2925. sde_crtc = to_sde_crtc(crtc);
  2926. mixer = sde_crtc->mixers;
  2927. if (!mixer)
  2928. return;
  2929. ctl = mixer->hw_ctl;
  2930. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2931. state = plane->state;
  2932. if (!state)
  2933. continue;
  2934. /* clear plane flush bitmask */
  2935. sde_plane_ctl_flush(plane, ctl, false);
  2936. }
  2937. }
  2938. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2939. struct drm_crtc_state *old_state)
  2940. {
  2941. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2942. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2943. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2944. struct msm_drm_private *priv;
  2945. struct msm_drm_thread *event_thread;
  2946. int idle_time = 0;
  2947. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2948. return;
  2949. priv = sde_kms->dev->dev_private;
  2950. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2951. if (!idle_time ||
  2952. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2953. MSM_DISPLAY_VIDEO_MODE) ||
  2954. (crtc->index >= ARRAY_SIZE(priv->event_thread)))
  2955. return;
  2956. /* schedule the idle notify delayed work */
  2957. event_thread = &priv->event_thread[crtc->index];
  2958. kthread_mod_delayed_work(&event_thread->worker,
  2959. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  2960. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2961. }
  2962. /**
  2963. * sde_crtc_reset_hw - attempt hardware reset on errors
  2964. * @crtc: Pointer to DRM crtc instance
  2965. * @old_state: Pointer to crtc state for previous commit
  2966. * @recovery_events: Whether or not recovery events are enabled
  2967. * Returns: Zero if current commit should still be attempted
  2968. */
  2969. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2970. bool recovery_events)
  2971. {
  2972. struct drm_plane *plane_halt[MAX_PLANES];
  2973. struct drm_plane *plane;
  2974. struct drm_encoder *encoder;
  2975. struct sde_crtc *sde_crtc;
  2976. struct sde_crtc_state *cstate;
  2977. struct sde_hw_ctl *ctl;
  2978. signed int i, plane_count;
  2979. int rc;
  2980. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2981. return -EINVAL;
  2982. sde_crtc = to_sde_crtc(crtc);
  2983. cstate = to_sde_crtc_state(crtc->state);
  2984. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2985. /* optionally generate a panic instead of performing a h/w reset */
  2986. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2987. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2988. ctl = sde_crtc->mixers[i].hw_ctl;
  2989. if (!ctl || !ctl->ops.reset)
  2990. continue;
  2991. rc = ctl->ops.reset(ctl);
  2992. if (rc) {
  2993. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2994. crtc->base.id, ctl->idx - CTL_0);
  2995. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2996. SDE_EVTLOG_ERROR);
  2997. break;
  2998. }
  2999. }
  3000. /* Early out if simple ctl reset succeeded */
  3001. if (i == sde_crtc->num_ctls)
  3002. return 0;
  3003. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3004. /* force all components in the system into reset at the same time */
  3005. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3006. ctl = sde_crtc->mixers[i].hw_ctl;
  3007. if (!ctl || !ctl->ops.hard_reset)
  3008. continue;
  3009. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3010. ctl->ops.hard_reset(ctl, true);
  3011. }
  3012. plane_count = 0;
  3013. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3014. if (plane_count >= ARRAY_SIZE(plane_halt))
  3015. break;
  3016. plane_halt[plane_count++] = plane;
  3017. sde_plane_halt_requests(plane, true);
  3018. sde_plane_set_revalidate(plane, true);
  3019. }
  3020. /* provide safe "border color only" commit configuration for later */
  3021. _sde_crtc_remove_pipe_flush(crtc);
  3022. _sde_crtc_blend_setup(crtc, old_state, false);
  3023. /* take h/w components out of reset */
  3024. for (i = plane_count - 1; i >= 0; --i)
  3025. sde_plane_halt_requests(plane_halt[i], false);
  3026. /* attempt to poll for start of frame cycle before reset release */
  3027. list_for_each_entry(encoder,
  3028. &crtc->dev->mode_config.encoder_list, head) {
  3029. if (encoder->crtc != crtc)
  3030. continue;
  3031. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3032. sde_encoder_poll_line_counts(encoder);
  3033. }
  3034. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3035. ctl = sde_crtc->mixers[i].hw_ctl;
  3036. if (!ctl || !ctl->ops.hard_reset)
  3037. continue;
  3038. ctl->ops.hard_reset(ctl, false);
  3039. }
  3040. list_for_each_entry(encoder,
  3041. &crtc->dev->mode_config.encoder_list, head) {
  3042. if (encoder->crtc != crtc)
  3043. continue;
  3044. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3045. sde_encoder_kickoff(encoder, false);
  3046. }
  3047. /* panic the device if VBIF is not in good state */
  3048. return !recovery_events ? 0 : -EAGAIN;
  3049. }
  3050. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3051. struct drm_crtc_state *old_state)
  3052. {
  3053. struct drm_encoder *encoder;
  3054. struct drm_device *dev;
  3055. struct sde_crtc *sde_crtc;
  3056. struct sde_kms *sde_kms;
  3057. struct sde_crtc_state *cstate;
  3058. bool is_error = false;
  3059. unsigned long flags;
  3060. enum sde_crtc_idle_pc_state idle_pc_state;
  3061. struct sde_encoder_kickoff_params params = { 0 };
  3062. if (!crtc) {
  3063. SDE_ERROR("invalid argument\n");
  3064. return;
  3065. }
  3066. dev = crtc->dev;
  3067. sde_crtc = to_sde_crtc(crtc);
  3068. sde_kms = _sde_crtc_get_kms(crtc);
  3069. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3070. SDE_ERROR("invalid argument\n");
  3071. return;
  3072. }
  3073. cstate = to_sde_crtc_state(crtc->state);
  3074. /*
  3075. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3076. * it means we are trying to start a CRTC whose state is disabled:
  3077. * nothing else needs to be done.
  3078. */
  3079. if (unlikely(!sde_crtc->num_mixers))
  3080. return;
  3081. SDE_ATRACE_BEGIN("crtc_commit");
  3082. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3083. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3084. if (encoder->crtc != crtc)
  3085. continue;
  3086. /*
  3087. * Encoder will flush/start now, unless it has a tx pending.
  3088. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3089. */
  3090. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3091. crtc->state);
  3092. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3093. sde_crtc->needs_hw_reset = true;
  3094. if (idle_pc_state != IDLE_PC_NONE)
  3095. sde_encoder_control_idle_pc(encoder,
  3096. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3097. }
  3098. /*
  3099. * Optionally attempt h/w recovery if any errors were detected while
  3100. * preparing for the kickoff
  3101. */
  3102. if (sde_crtc->needs_hw_reset) {
  3103. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3104. if (sde_crtc->frame_trigger_mode
  3105. != FRAME_DONE_WAIT_POSTED_START &&
  3106. sde_crtc_reset_hw(crtc, old_state,
  3107. params.recovery_events_enabled))
  3108. is_error = true;
  3109. sde_crtc->needs_hw_reset = false;
  3110. }
  3111. sde_crtc_calc_fps(sde_crtc);
  3112. SDE_ATRACE_BEGIN("flush_event_thread");
  3113. _sde_crtc_flush_event_thread(crtc);
  3114. SDE_ATRACE_END("flush_event_thread");
  3115. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3116. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3117. /* acquire bandwidth and other resources */
  3118. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3119. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3120. } else {
  3121. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3122. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3123. }
  3124. sde_crtc->play_count++;
  3125. sde_vbif_clear_errors(sde_kms);
  3126. if (is_error) {
  3127. _sde_crtc_remove_pipe_flush(crtc);
  3128. _sde_crtc_blend_setup(crtc, old_state, false);
  3129. }
  3130. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3131. if (encoder->crtc != crtc)
  3132. continue;
  3133. sde_encoder_kickoff(encoder, false);
  3134. }
  3135. /* store the event after frame trigger */
  3136. if (sde_crtc->event) {
  3137. WARN_ON(sde_crtc->event);
  3138. } else {
  3139. spin_lock_irqsave(&dev->event_lock, flags);
  3140. sde_crtc->event = crtc->state->event;
  3141. spin_unlock_irqrestore(&dev->event_lock, flags);
  3142. }
  3143. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3144. SDE_ATRACE_END("crtc_commit");
  3145. }
  3146. /**
  3147. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3148. * @sde_crtc: Pointer to sde crtc structure
  3149. * @enable: Whether to enable/disable vblanks
  3150. *
  3151. * @Return: error code
  3152. */
  3153. static int _sde_crtc_vblank_enable_no_lock(
  3154. struct sde_crtc *sde_crtc, bool enable)
  3155. {
  3156. struct drm_crtc *crtc;
  3157. struct drm_encoder *enc;
  3158. if (!sde_crtc) {
  3159. SDE_ERROR("invalid crtc\n");
  3160. return -EINVAL;
  3161. }
  3162. crtc = &sde_crtc->base;
  3163. if (enable) {
  3164. int ret;
  3165. /* drop lock since power crtc cb may try to re-acquire lock */
  3166. mutex_unlock(&sde_crtc->crtc_lock);
  3167. ret = pm_runtime_get_sync(crtc->dev->dev);
  3168. mutex_lock(&sde_crtc->crtc_lock);
  3169. if (ret < 0)
  3170. return ret;
  3171. drm_for_each_encoder_mask(enc, crtc->dev,
  3172. crtc->state->encoder_mask) {
  3173. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3174. sde_crtc->enabled);
  3175. sde_encoder_register_vblank_callback(enc,
  3176. sde_crtc_vblank_cb, (void *)crtc);
  3177. }
  3178. } else {
  3179. drm_for_each_encoder_mask(enc, crtc->dev,
  3180. crtc->state->encoder_mask) {
  3181. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3182. sde_crtc->enabled);
  3183. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3184. }
  3185. /* drop lock since power crtc cb may try to re-acquire lock */
  3186. mutex_unlock(&sde_crtc->crtc_lock);
  3187. pm_runtime_put_sync(crtc->dev->dev);
  3188. mutex_lock(&sde_crtc->crtc_lock);
  3189. }
  3190. return 0;
  3191. }
  3192. /**
  3193. * sde_crtc_duplicate_state - state duplicate hook
  3194. * @crtc: Pointer to drm crtc structure
  3195. * @Returns: Pointer to new drm_crtc_state structure
  3196. */
  3197. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3198. {
  3199. struct sde_crtc *sde_crtc;
  3200. struct sde_crtc_state *cstate, *old_cstate;
  3201. if (!crtc || !crtc->state) {
  3202. SDE_ERROR("invalid argument(s)\n");
  3203. return NULL;
  3204. }
  3205. sde_crtc = to_sde_crtc(crtc);
  3206. old_cstate = to_sde_crtc_state(crtc->state);
  3207. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3208. if (!cstate) {
  3209. SDE_ERROR("failed to allocate state\n");
  3210. return NULL;
  3211. }
  3212. /* duplicate value helper */
  3213. msm_property_duplicate_state(&sde_crtc->property_info,
  3214. old_cstate, cstate,
  3215. &cstate->property_state, cstate->property_values);
  3216. /* duplicate base helper */
  3217. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3218. return &cstate->base;
  3219. }
  3220. /**
  3221. * sde_crtc_reset - reset hook for CRTCs
  3222. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3223. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3224. * @crtc: Pointer to drm crtc structure
  3225. */
  3226. static void sde_crtc_reset(struct drm_crtc *crtc)
  3227. {
  3228. struct sde_crtc *sde_crtc;
  3229. struct sde_crtc_state *cstate;
  3230. if (!crtc) {
  3231. SDE_ERROR("invalid crtc\n");
  3232. return;
  3233. }
  3234. /* revert suspend actions, if necessary */
  3235. if (!sde_crtc_is_reset_required(crtc)) {
  3236. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3237. return;
  3238. }
  3239. /* remove previous state, if present */
  3240. if (crtc->state) {
  3241. sde_crtc_destroy_state(crtc, crtc->state);
  3242. crtc->state = 0;
  3243. }
  3244. sde_crtc = to_sde_crtc(crtc);
  3245. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3246. if (!cstate) {
  3247. SDE_ERROR("failed to allocate state\n");
  3248. return;
  3249. }
  3250. /* reset value helper */
  3251. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3252. &cstate->property_state,
  3253. cstate->property_values);
  3254. _sde_crtc_set_input_fence_timeout(cstate);
  3255. cstate->base.crtc = crtc;
  3256. crtc->state = &cstate->base;
  3257. }
  3258. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3259. {
  3260. struct drm_crtc *crtc = arg;
  3261. struct sde_crtc *sde_crtc;
  3262. struct sde_crtc_state *cstate;
  3263. struct drm_plane *plane;
  3264. struct drm_encoder *encoder;
  3265. u32 power_on;
  3266. unsigned long flags;
  3267. struct sde_crtc_irq_info *node = NULL;
  3268. int ret = 0;
  3269. struct drm_event event;
  3270. if (!crtc) {
  3271. SDE_ERROR("invalid crtc\n");
  3272. return;
  3273. }
  3274. sde_crtc = to_sde_crtc(crtc);
  3275. cstate = to_sde_crtc_state(crtc->state);
  3276. mutex_lock(&sde_crtc->crtc_lock);
  3277. SDE_EVT32(DRMID(crtc), event_type);
  3278. switch (event_type) {
  3279. case SDE_POWER_EVENT_POST_ENABLE:
  3280. /* restore encoder; crtc will be programmed during commit */
  3281. drm_for_each_encoder_mask(encoder, crtc->dev,
  3282. crtc->state->encoder_mask) {
  3283. sde_encoder_virt_restore(encoder);
  3284. }
  3285. /* restore UIDLE */
  3286. sde_core_perf_crtc_update_uidle(crtc, true);
  3287. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3288. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3289. ret = 0;
  3290. if (node->func)
  3291. ret = node->func(crtc, true, &node->irq);
  3292. if (ret)
  3293. SDE_ERROR("%s failed to enable event %x\n",
  3294. sde_crtc->name, node->event);
  3295. }
  3296. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3297. sde_cp_crtc_post_ipc(crtc);
  3298. break;
  3299. case SDE_POWER_EVENT_PRE_DISABLE:
  3300. drm_for_each_encoder_mask(encoder, crtc->dev,
  3301. crtc->state->encoder_mask) {
  3302. /*
  3303. * disable the vsync source after updating the
  3304. * rsc state. rsc state update might have vsync wait
  3305. * and vsync source must be disabled after it.
  3306. * It will avoid generating any vsync from this point
  3307. * till mode-2 entry. It is SW workaround for HW
  3308. * limitation and should not be removed without
  3309. * checking the updated design.
  3310. */
  3311. sde_encoder_control_te(encoder, false);
  3312. }
  3313. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3314. node = NULL;
  3315. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3316. ret = 0;
  3317. if (node->func)
  3318. ret = node->func(crtc, false, &node->irq);
  3319. if (ret)
  3320. SDE_ERROR("%s failed to disable event %x\n",
  3321. sde_crtc->name, node->event);
  3322. }
  3323. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3324. sde_cp_crtc_pre_ipc(crtc);
  3325. break;
  3326. case SDE_POWER_EVENT_POST_DISABLE:
  3327. /*
  3328. * set revalidate flag in planes, so it will be re-programmed
  3329. * in the next frame update
  3330. */
  3331. drm_atomic_crtc_for_each_plane(plane, crtc)
  3332. sde_plane_set_revalidate(plane, true);
  3333. sde_cp_crtc_suspend(crtc);
  3334. /* reconfigure everything on next frame update */
  3335. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3336. if (cstate->num_ds_enabled)
  3337. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3338. event.type = DRM_EVENT_SDE_POWER;
  3339. event.length = sizeof(power_on);
  3340. power_on = 0;
  3341. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3342. (u8 *)&power_on);
  3343. break;
  3344. default:
  3345. SDE_DEBUG("event:%d not handled\n", event_type);
  3346. break;
  3347. }
  3348. mutex_unlock(&sde_crtc->crtc_lock);
  3349. }
  3350. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3351. {
  3352. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3353. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3354. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3355. sde_crtc->num_mixers = 0;
  3356. sde_crtc->mixers_swapped = false;
  3357. /* disable clk & bw control until clk & bw properties are set */
  3358. cstate->bw_control = false;
  3359. cstate->bw_split_vote = false;
  3360. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3361. }
  3362. static void sde_crtc_disable(struct drm_crtc *crtc)
  3363. {
  3364. struct sde_kms *sde_kms;
  3365. struct sde_crtc *sde_crtc;
  3366. struct sde_crtc_state *cstate;
  3367. struct drm_encoder *encoder;
  3368. struct msm_drm_private *priv;
  3369. unsigned long flags;
  3370. struct sde_crtc_irq_info *node = NULL;
  3371. struct drm_event event;
  3372. u32 power_on;
  3373. bool in_cont_splash = false;
  3374. int ret, i;
  3375. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3376. SDE_ERROR("invalid crtc\n");
  3377. return;
  3378. }
  3379. sde_kms = _sde_crtc_get_kms(crtc);
  3380. if (!sde_kms) {
  3381. SDE_ERROR("invalid kms\n");
  3382. return;
  3383. }
  3384. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3385. SDE_ERROR("power resource is not enabled\n");
  3386. return;
  3387. }
  3388. sde_crtc = to_sde_crtc(crtc);
  3389. cstate = to_sde_crtc_state(crtc->state);
  3390. priv = crtc->dev->dev_private;
  3391. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3392. drm_crtc_vblank_off(crtc);
  3393. mutex_lock(&sde_crtc->crtc_lock);
  3394. SDE_EVT32_VERBOSE(DRMID(crtc));
  3395. /* update color processing on suspend */
  3396. event.type = DRM_EVENT_CRTC_POWER;
  3397. event.length = sizeof(u32);
  3398. sde_cp_crtc_suspend(crtc);
  3399. power_on = 0;
  3400. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3401. (u8 *)&power_on);
  3402. _sde_crtc_flush_event_thread(crtc);
  3403. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3404. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3405. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3406. crtc->state->active, crtc->state->enable);
  3407. sde_crtc->enabled = false;
  3408. /* Try to disable uidle */
  3409. sde_core_perf_crtc_update_uidle(crtc, false);
  3410. if (atomic_read(&sde_crtc->frame_pending)) {
  3411. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3412. atomic_read(&sde_crtc->frame_pending));
  3413. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3414. SDE_EVTLOG_FUNC_CASE2);
  3415. sde_core_perf_crtc_release_bw(crtc);
  3416. atomic_set(&sde_crtc->frame_pending, 0);
  3417. }
  3418. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3419. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3420. ret = 0;
  3421. if (node->func)
  3422. ret = node->func(crtc, false, &node->irq);
  3423. if (ret)
  3424. SDE_ERROR("%s failed to disable event %x\n",
  3425. sde_crtc->name, node->event);
  3426. }
  3427. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3428. drm_for_each_encoder_mask(encoder, crtc->dev,
  3429. crtc->state->encoder_mask) {
  3430. if (sde_encoder_in_cont_splash(encoder)) {
  3431. in_cont_splash = true;
  3432. break;
  3433. }
  3434. }
  3435. /* avoid clk/bw downvote if cont-splash is enabled */
  3436. if (!in_cont_splash)
  3437. sde_core_perf_crtc_update(crtc, 0, true);
  3438. drm_for_each_encoder_mask(encoder, crtc->dev,
  3439. crtc->state->encoder_mask) {
  3440. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3441. cstate->rsc_client = NULL;
  3442. cstate->rsc_update = false;
  3443. /*
  3444. * reset idle power-collapse to original state during suspend;
  3445. * user-mode will change the state on resume, if required
  3446. */
  3447. if (sde_kms->catalog->has_idle_pc)
  3448. sde_encoder_control_idle_pc(encoder, true);
  3449. }
  3450. if (sde_crtc->power_event)
  3451. sde_power_handle_unregister_event(&priv->phandle,
  3452. sde_crtc->power_event);
  3453. /**
  3454. * All callbacks are unregistered and frame done waits are complete
  3455. * at this point. No buffers are accessed by hardware.
  3456. * reset the fence timeline if crtc will not be enabled for this commit
  3457. */
  3458. if (!crtc->state->active || !crtc->state->enable) {
  3459. sde_fence_signal(sde_crtc->output_fence,
  3460. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3461. for (i = 0; i < cstate->num_connectors; ++i)
  3462. sde_connector_commit_reset(cstate->connectors[i],
  3463. ktime_get());
  3464. }
  3465. _sde_crtc_reset(crtc);
  3466. mutex_unlock(&sde_crtc->crtc_lock);
  3467. }
  3468. static void sde_crtc_enable(struct drm_crtc *crtc,
  3469. struct drm_crtc_state *old_crtc_state)
  3470. {
  3471. struct sde_crtc *sde_crtc;
  3472. struct drm_encoder *encoder;
  3473. struct msm_drm_private *priv;
  3474. unsigned long flags;
  3475. struct sde_crtc_irq_info *node = NULL;
  3476. struct drm_event event;
  3477. u32 power_on;
  3478. int ret, i;
  3479. struct sde_crtc_state *cstate;
  3480. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3481. SDE_ERROR("invalid crtc\n");
  3482. return;
  3483. }
  3484. priv = crtc->dev->dev_private;
  3485. cstate = to_sde_crtc_state(crtc->state);
  3486. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3487. SDE_ERROR("power resource is not enabled\n");
  3488. return;
  3489. }
  3490. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3491. SDE_EVT32_VERBOSE(DRMID(crtc));
  3492. sde_crtc = to_sde_crtc(crtc);
  3493. /*
  3494. * Avoid drm_crtc_vblank_on during seamless DMS case
  3495. * when CRTC is already in enabled state
  3496. */
  3497. if (!sde_crtc->enabled)
  3498. drm_crtc_vblank_on(crtc);
  3499. mutex_lock(&sde_crtc->crtc_lock);
  3500. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3501. /*
  3502. * Try to enable uidle (if possible), we do this before the call
  3503. * to return early during seamless dms mode, so any fps
  3504. * change is also consider to enable/disable UIDLE
  3505. */
  3506. sde_core_perf_crtc_update_uidle(crtc, true);
  3507. /* return early if crtc is already enabled, do this after UIDLE check */
  3508. if (sde_crtc->enabled) {
  3509. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3510. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3511. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3512. sde_crtc->name);
  3513. else
  3514. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3515. mutex_unlock(&sde_crtc->crtc_lock);
  3516. return;
  3517. }
  3518. drm_for_each_encoder_mask(encoder, crtc->dev,
  3519. crtc->state->encoder_mask) {
  3520. sde_encoder_register_frame_event_callback(encoder,
  3521. sde_crtc_frame_event_cb, crtc);
  3522. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3523. sde_encoder_check_curr_mode(encoder,
  3524. MSM_DISPLAY_VIDEO_MODE));
  3525. }
  3526. sde_crtc->enabled = true;
  3527. /* update color processing on resume */
  3528. event.type = DRM_EVENT_CRTC_POWER;
  3529. event.length = sizeof(u32);
  3530. sde_cp_crtc_resume(crtc);
  3531. power_on = 1;
  3532. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3533. (u8 *)&power_on);
  3534. mutex_unlock(&sde_crtc->crtc_lock);
  3535. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3536. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3537. ret = 0;
  3538. if (node->func)
  3539. ret = node->func(crtc, true, &node->irq);
  3540. if (ret)
  3541. SDE_ERROR("%s failed to enable event %x\n",
  3542. sde_crtc->name, node->event);
  3543. }
  3544. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3545. sde_crtc->power_event = sde_power_handle_register_event(
  3546. &priv->phandle,
  3547. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3548. SDE_POWER_EVENT_PRE_DISABLE,
  3549. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3550. /* Enable ESD thread */
  3551. for (i = 0; i < cstate->num_connectors; i++)
  3552. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3553. }
  3554. /* no input validation - caller API has all the checks */
  3555. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3556. struct plane_state pstates[], int cnt)
  3557. {
  3558. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3559. struct drm_display_mode *mode = &state->adjusted_mode;
  3560. const struct drm_plane_state *pstate;
  3561. struct sde_plane_state *sde_pstate;
  3562. int rc = 0, i;
  3563. /* Check dim layer rect bounds and stage */
  3564. for (i = 0; i < cstate->num_dim_layers; i++) {
  3565. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3566. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3567. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3568. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3569. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3570. (!cstate->dim_layer[i].rect.w) ||
  3571. (!cstate->dim_layer[i].rect.h)) {
  3572. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3573. cstate->dim_layer[i].rect.x,
  3574. cstate->dim_layer[i].rect.y,
  3575. cstate->dim_layer[i].rect.w,
  3576. cstate->dim_layer[i].rect.h,
  3577. cstate->dim_layer[i].stage);
  3578. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3579. mode->vdisplay);
  3580. rc = -E2BIG;
  3581. goto end;
  3582. }
  3583. }
  3584. /* log all src and excl_rect, useful for debugging */
  3585. for (i = 0; i < cnt; i++) {
  3586. pstate = pstates[i].drm_pstate;
  3587. sde_pstate = to_sde_plane_state(pstate);
  3588. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3589. pstate->plane->base.id, pstates[i].stage,
  3590. pstate->crtc_x, pstate->crtc_y,
  3591. pstate->crtc_w, pstate->crtc_h,
  3592. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3593. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3594. }
  3595. end:
  3596. return rc;
  3597. }
  3598. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3599. struct drm_crtc_state *state, struct plane_state pstates[],
  3600. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3601. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3602. {
  3603. struct drm_plane *plane;
  3604. int i;
  3605. if (secure == SDE_DRM_SEC_ONLY) {
  3606. /*
  3607. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3608. * - fb_sec_dir is for secure camera preview and
  3609. * secure display use case
  3610. * - fb_sec is for secure video playback
  3611. * - fb_ns is for normal non secure use cases
  3612. */
  3613. if (fb_ns || fb_sec) {
  3614. SDE_ERROR(
  3615. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3616. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3617. return -EINVAL;
  3618. }
  3619. /*
  3620. * - only one blending stage is allowed in sec_crtc
  3621. * - validate if pipe is allowed for sec-ui updates
  3622. */
  3623. for (i = 1; i < cnt; i++) {
  3624. if (!pstates[i].drm_pstate
  3625. || !pstates[i].drm_pstate->plane) {
  3626. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3627. DRMID(crtc), i);
  3628. return -EINVAL;
  3629. }
  3630. plane = pstates[i].drm_pstate->plane;
  3631. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3632. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3633. DRMID(crtc), plane->base.id);
  3634. return -EINVAL;
  3635. } else if (pstates[i].stage != pstates[i-1].stage) {
  3636. SDE_ERROR(
  3637. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3638. DRMID(crtc), i, pstates[i].stage,
  3639. i-1, pstates[i-1].stage);
  3640. return -EINVAL;
  3641. }
  3642. }
  3643. /* check if all the dim_layers are in the same stage */
  3644. for (i = 1; i < cstate->num_dim_layers; i++) {
  3645. if (cstate->dim_layer[i].stage !=
  3646. cstate->dim_layer[i-1].stage) {
  3647. SDE_ERROR(
  3648. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3649. DRMID(crtc),
  3650. i, cstate->dim_layer[i].stage,
  3651. i-1, cstate->dim_layer[i-1].stage);
  3652. return -EINVAL;
  3653. }
  3654. }
  3655. /*
  3656. * if secure-ui supported blendstage is specified,
  3657. * - fail empty commit
  3658. * - validate dim_layer or plane is staged in the supported
  3659. * blendstage
  3660. */
  3661. if (sde_kms->catalog->sui_supported_blendstage) {
  3662. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3663. cstate->dim_layer[0].stage;
  3664. if (!sde_kms->catalog->has_base_layer)
  3665. sec_stage -= SDE_STAGE_0;
  3666. if ((!cnt && !cstate->num_dim_layers) ||
  3667. (sde_kms->catalog->sui_supported_blendstage
  3668. != sec_stage)) {
  3669. SDE_ERROR(
  3670. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3671. DRMID(crtc), cnt,
  3672. cstate->num_dim_layers, sec_stage);
  3673. return -EINVAL;
  3674. }
  3675. }
  3676. }
  3677. return 0;
  3678. }
  3679. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3680. struct drm_crtc_state *state, int fb_sec_dir)
  3681. {
  3682. struct drm_encoder *encoder;
  3683. int encoder_cnt = 0;
  3684. if (fb_sec_dir) {
  3685. drm_for_each_encoder_mask(encoder, crtc->dev,
  3686. state->encoder_mask)
  3687. encoder_cnt++;
  3688. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3689. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3690. DRMID(crtc), encoder_cnt);
  3691. return -EINVAL;
  3692. }
  3693. }
  3694. return 0;
  3695. }
  3696. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3697. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3698. int fb_ns, int fb_sec, int fb_sec_dir)
  3699. {
  3700. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3701. struct drm_encoder *encoder;
  3702. int is_video_mode = false;
  3703. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3704. if (sde_encoder_is_dsi_display(encoder))
  3705. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3706. MSM_DISPLAY_VIDEO_MODE);
  3707. }
  3708. /*
  3709. * Secure display to secure camera needs without direct
  3710. * transition is currently not allowed
  3711. */
  3712. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3713. smmu_state->state != ATTACHED &&
  3714. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3715. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3716. smmu_state->state, smmu_state->secure_level,
  3717. secure);
  3718. goto sec_err;
  3719. }
  3720. /*
  3721. * In video mode check for null commit before transition
  3722. * from secure to non secure and vice versa
  3723. */
  3724. if (is_video_mode && smmu_state &&
  3725. state->plane_mask && crtc->state->plane_mask &&
  3726. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3727. (secure == SDE_DRM_SEC_ONLY))) ||
  3728. (fb_ns && ((smmu_state->state == DETACHED) ||
  3729. (smmu_state->state == DETACH_ALL_REQ))) ||
  3730. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3731. (smmu_state->state == DETACH_SEC_REQ)) &&
  3732. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3733. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3734. smmu_state->state, smmu_state->secure_level,
  3735. secure, crtc->state->plane_mask, state->plane_mask);
  3736. goto sec_err;
  3737. }
  3738. return 0;
  3739. sec_err:
  3740. SDE_ERROR(
  3741. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3742. DRMID(crtc), secure, smmu_state->state,
  3743. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3744. return -EINVAL;
  3745. }
  3746. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3747. struct drm_crtc_state *state, uint32_t fb_sec)
  3748. {
  3749. bool conn_secure = false, is_wb = false;
  3750. struct drm_connector *conn;
  3751. struct drm_connector_state *conn_state;
  3752. int i;
  3753. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3754. if (conn_state && conn_state->crtc == crtc) {
  3755. if (conn->connector_type ==
  3756. DRM_MODE_CONNECTOR_VIRTUAL)
  3757. is_wb = true;
  3758. if (sde_connector_get_property(conn_state,
  3759. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3760. SDE_DRM_FB_SEC)
  3761. conn_secure = true;
  3762. }
  3763. }
  3764. /*
  3765. * If any input buffers are secure for wb,
  3766. * the output buffer must also be secure.
  3767. */
  3768. if (is_wb && fb_sec && !conn_secure) {
  3769. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3770. DRMID(crtc), fb_sec, conn_secure);
  3771. return -EINVAL;
  3772. }
  3773. return 0;
  3774. }
  3775. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3776. struct drm_crtc_state *state, struct plane_state pstates[],
  3777. int cnt)
  3778. {
  3779. struct sde_crtc_state *cstate;
  3780. struct sde_kms *sde_kms;
  3781. uint32_t secure;
  3782. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3783. int rc;
  3784. if (!crtc || !state) {
  3785. SDE_ERROR("invalid arguments\n");
  3786. return -EINVAL;
  3787. }
  3788. sde_kms = _sde_crtc_get_kms(crtc);
  3789. if (!sde_kms || !sde_kms->catalog) {
  3790. SDE_ERROR("invalid kms\n");
  3791. return -EINVAL;
  3792. }
  3793. cstate = to_sde_crtc_state(state);
  3794. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3795. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3796. &fb_sec, &fb_sec_dir);
  3797. if (rc)
  3798. return rc;
  3799. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3800. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3801. if (rc)
  3802. return rc;
  3803. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3804. if (rc)
  3805. return rc;
  3806. /*
  3807. * secure_crtc is not allowed in a shared toppolgy
  3808. * across different encoders.
  3809. */
  3810. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3811. if (rc)
  3812. return rc;
  3813. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3814. secure, fb_ns, fb_sec, fb_sec_dir);
  3815. if (rc)
  3816. return rc;
  3817. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3818. return 0;
  3819. }
  3820. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3821. struct drm_crtc_state *state,
  3822. struct drm_display_mode *mode,
  3823. struct plane_state *pstates,
  3824. struct drm_plane *plane,
  3825. struct sde_multirect_plane_states *multirect_plane,
  3826. int *cnt)
  3827. {
  3828. struct sde_crtc *sde_crtc;
  3829. struct sde_crtc_state *cstate;
  3830. const struct drm_plane_state *pstate;
  3831. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3832. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3833. int inc_sde_stage = 0;
  3834. struct sde_kms *kms;
  3835. sde_crtc = to_sde_crtc(crtc);
  3836. cstate = to_sde_crtc_state(state);
  3837. kms = _sde_crtc_get_kms(crtc);
  3838. if (!kms || !kms->catalog) {
  3839. SDE_ERROR("invalid kms\n");
  3840. return -EINVAL;
  3841. }
  3842. memset(pipe_staged, 0, sizeof(pipe_staged));
  3843. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3844. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3845. if (cstate->num_ds_enabled)
  3846. mixer_width = mixer_width * cstate->num_ds_enabled;
  3847. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3848. if (IS_ERR_OR_NULL(pstate)) {
  3849. rc = PTR_ERR(pstate);
  3850. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3851. sde_crtc->name, plane->base.id, rc);
  3852. return rc;
  3853. }
  3854. if (*cnt >= SDE_PSTATES_MAX)
  3855. continue;
  3856. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3857. pstates[*cnt].drm_pstate = pstate;
  3858. pstates[*cnt].stage = sde_plane_get_property(
  3859. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3860. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3861. if (!kms->catalog->has_base_layer)
  3862. inc_sde_stage = SDE_STAGE_0;
  3863. /* check dim layer stage with every plane */
  3864. for (i = 0; i < cstate->num_dim_layers; i++) {
  3865. if (cstate->dim_layer[i].stage ==
  3866. (pstates[*cnt].stage + inc_sde_stage)) {
  3867. SDE_ERROR(
  3868. "plane:%d/dim_layer:%i-same stage:%d\n",
  3869. plane->base.id, i,
  3870. cstate->dim_layer[i].stage);
  3871. return -EINVAL;
  3872. }
  3873. }
  3874. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3875. multirect_plane[multirect_count].r0 =
  3876. pipe_staged[pstates[*cnt].pipe_id];
  3877. multirect_plane[multirect_count].r1 = pstate;
  3878. multirect_count++;
  3879. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3880. } else {
  3881. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3882. }
  3883. (*cnt)++;
  3884. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3885. mode->vdisplay) ||
  3886. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3887. mode->hdisplay)) {
  3888. SDE_ERROR("invalid vertical/horizontal destination\n");
  3889. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3890. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3891. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3892. return -E2BIG;
  3893. }
  3894. if (cstate->num_ds_enabled &&
  3895. ((pstate->crtc_h > mixer_height) ||
  3896. (pstate->crtc_w > mixer_width))) {
  3897. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3898. pstate->crtc_w, pstate->crtc_h,
  3899. mixer_width, mixer_height);
  3900. return -E2BIG;
  3901. }
  3902. }
  3903. for (i = 1; i < SSPP_MAX; i++) {
  3904. if (pipe_staged[i]) {
  3905. sde_plane_clear_multirect(pipe_staged[i]);
  3906. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3907. struct sde_plane_state *psde_state;
  3908. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3909. pipe_staged[i]->plane->base.id);
  3910. psde_state = to_sde_plane_state(
  3911. pipe_staged[i]);
  3912. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3913. }
  3914. }
  3915. }
  3916. for (i = 0; i < multirect_count; i++) {
  3917. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3918. SDE_ERROR(
  3919. "multirect validation failed for planes (%d - %d)\n",
  3920. multirect_plane[i].r0->plane->base.id,
  3921. multirect_plane[i].r1->plane->base.id);
  3922. return -EINVAL;
  3923. }
  3924. }
  3925. return rc;
  3926. }
  3927. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3928. struct sde_crtc *sde_crtc,
  3929. struct plane_state *pstates,
  3930. struct sde_crtc_state *cstate,
  3931. struct drm_display_mode *mode,
  3932. int cnt)
  3933. {
  3934. int rc = 0, i, z_pos;
  3935. u32 zpos_cnt = 0;
  3936. struct drm_crtc *crtc;
  3937. struct sde_kms *kms;
  3938. enum sde_layout layout;
  3939. crtc = &sde_crtc->base;
  3940. kms = _sde_crtc_get_kms(crtc);
  3941. if (!kms || !kms->catalog) {
  3942. SDE_ERROR("Invalid kms\n");
  3943. return -EINVAL;
  3944. }
  3945. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3946. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3947. if (rc)
  3948. return rc;
  3949. if (!sde_is_custom_client()) {
  3950. int stage_old = pstates[0].stage;
  3951. z_pos = 0;
  3952. for (i = 0; i < cnt; i++) {
  3953. if (stage_old != pstates[i].stage)
  3954. ++z_pos;
  3955. stage_old = pstates[i].stage;
  3956. pstates[i].stage = z_pos;
  3957. }
  3958. }
  3959. z_pos = -1;
  3960. layout = SDE_LAYOUT_NONE;
  3961. for (i = 0; i < cnt; i++) {
  3962. /* reset counts at every new blend stage */
  3963. if (pstates[i].stage != z_pos ||
  3964. pstates[i].sde_pstate->layout != layout) {
  3965. zpos_cnt = 0;
  3966. z_pos = pstates[i].stage;
  3967. layout = pstates[i].sde_pstate->layout;
  3968. }
  3969. /* verify z_pos setting before using it */
  3970. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3971. SDE_ERROR("> %d plane stages assigned\n",
  3972. SDE_STAGE_MAX - SDE_STAGE_0);
  3973. return -EINVAL;
  3974. } else if (zpos_cnt == 2) {
  3975. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3976. return -EINVAL;
  3977. } else {
  3978. zpos_cnt++;
  3979. }
  3980. if (!kms->catalog->has_base_layer)
  3981. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3982. else
  3983. pstates[i].sde_pstate->stage = z_pos;
  3984. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  3985. z_pos);
  3986. }
  3987. return rc;
  3988. }
  3989. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3990. struct drm_crtc_state *state,
  3991. struct plane_state *pstates,
  3992. struct sde_multirect_plane_states *multirect_plane)
  3993. {
  3994. struct sde_crtc *sde_crtc;
  3995. struct sde_crtc_state *cstate;
  3996. struct sde_kms *kms;
  3997. struct drm_plane *plane = NULL;
  3998. struct drm_display_mode *mode;
  3999. int rc = 0, cnt = 0;
  4000. kms = _sde_crtc_get_kms(crtc);
  4001. if (!kms || !kms->catalog) {
  4002. SDE_ERROR("invalid parameters\n");
  4003. return -EINVAL;
  4004. }
  4005. sde_crtc = to_sde_crtc(crtc);
  4006. cstate = to_sde_crtc_state(state);
  4007. mode = &state->adjusted_mode;
  4008. /* get plane state for all drm planes associated with crtc state */
  4009. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4010. plane, multirect_plane, &cnt);
  4011. if (rc)
  4012. return rc;
  4013. /* assign mixer stages based on sorted zpos property */
  4014. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4015. if (rc)
  4016. return rc;
  4017. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4018. if (rc)
  4019. return rc;
  4020. /*
  4021. * validate and set source split:
  4022. * use pstates sorted by stage to check planes on same stage
  4023. * we assume that all pipes are in source split so its valid to compare
  4024. * without taking into account left/right mixer placement
  4025. */
  4026. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4027. if (rc)
  4028. return rc;
  4029. return 0;
  4030. }
  4031. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4032. struct drm_crtc_state *crtc_state)
  4033. {
  4034. struct sde_kms *kms;
  4035. struct drm_plane *plane;
  4036. struct drm_plane_state *plane_state;
  4037. struct sde_plane_state *pstate;
  4038. int layout_split;
  4039. kms = _sde_crtc_get_kms(crtc);
  4040. if (!kms || !kms->catalog) {
  4041. SDE_ERROR("invalid parameters\n");
  4042. return -EINVAL;
  4043. }
  4044. if (!sde_rm_topology_is_quad_pipe(&kms->rm, crtc_state))
  4045. return 0;
  4046. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4047. plane_state = drm_atomic_get_existing_plane_state(
  4048. crtc_state->state, plane);
  4049. if (!plane_state)
  4050. continue;
  4051. pstate = to_sde_plane_state(plane_state);
  4052. layout_split = crtc_state->mode.hdisplay >> 1;
  4053. if (plane_state->crtc_x >= layout_split) {
  4054. plane_state->crtc_x -= layout_split;
  4055. pstate->layout_offset = layout_split;
  4056. pstate->layout = SDE_LAYOUT_RIGHT;
  4057. } else {
  4058. pstate->layout_offset = -1;
  4059. pstate->layout = SDE_LAYOUT_LEFT;
  4060. }
  4061. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4062. DRMID(plane), plane_state->crtc_x,
  4063. pstate->layout);
  4064. /* check layout boundary */
  4065. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4066. plane_state->crtc_w, layout_split)) {
  4067. SDE_ERROR("invalid horizontal destination\n");
  4068. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4069. plane_state->crtc_x,
  4070. plane_state->crtc_w,
  4071. layout_split, pstate->layout);
  4072. return -E2BIG;
  4073. }
  4074. }
  4075. return 0;
  4076. }
  4077. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4078. struct drm_crtc_state *state)
  4079. {
  4080. struct drm_device *dev;
  4081. struct sde_crtc *sde_crtc;
  4082. struct plane_state *pstates = NULL;
  4083. struct sde_crtc_state *cstate;
  4084. struct drm_display_mode *mode;
  4085. int rc = 0;
  4086. struct sde_multirect_plane_states *multirect_plane = NULL;
  4087. struct drm_connector *conn;
  4088. struct drm_connector_list_iter conn_iter;
  4089. if (!crtc) {
  4090. SDE_ERROR("invalid crtc\n");
  4091. return -EINVAL;
  4092. }
  4093. dev = crtc->dev;
  4094. sde_crtc = to_sde_crtc(crtc);
  4095. cstate = to_sde_crtc_state(state);
  4096. if (!state->enable || !state->active) {
  4097. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4098. crtc->base.id, state->enable, state->active);
  4099. goto end;
  4100. }
  4101. pstates = kcalloc(SDE_PSTATES_MAX,
  4102. sizeof(struct plane_state), GFP_KERNEL);
  4103. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4104. sizeof(struct sde_multirect_plane_states),
  4105. GFP_KERNEL);
  4106. if (!pstates || !multirect_plane) {
  4107. rc = -ENOMEM;
  4108. goto end;
  4109. }
  4110. mode = &state->adjusted_mode;
  4111. SDE_DEBUG("%s: check", sde_crtc->name);
  4112. /* force a full mode set if active state changed */
  4113. if (state->active_changed)
  4114. state->mode_changed = true;
  4115. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4116. if (rc) {
  4117. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4118. crtc->base.id, rc);
  4119. goto end;
  4120. }
  4121. rc = _sde_crtc_check_plane_layout(crtc, state);
  4122. if (rc) {
  4123. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4124. crtc->base.id, rc);
  4125. goto end;
  4126. }
  4127. /* identify connectors attached to this crtc */
  4128. cstate->num_connectors = 0;
  4129. drm_connector_list_iter_begin(dev, &conn_iter);
  4130. drm_for_each_connector_iter(conn, &conn_iter)
  4131. if (conn->state && conn->state->crtc == crtc &&
  4132. cstate->num_connectors < MAX_CONNECTORS) {
  4133. cstate->connectors[cstate->num_connectors++] = conn;
  4134. }
  4135. drm_connector_list_iter_end(&conn_iter);
  4136. _sde_crtc_setup_is_ppsplit(state);
  4137. _sde_crtc_setup_lm_bounds(crtc, state);
  4138. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4139. multirect_plane);
  4140. if (rc) {
  4141. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4142. goto end;
  4143. }
  4144. rc = sde_core_perf_crtc_check(crtc, state);
  4145. if (rc) {
  4146. SDE_ERROR("crtc%d failed performance check %d\n",
  4147. crtc->base.id, rc);
  4148. goto end;
  4149. }
  4150. rc = _sde_crtc_check_rois(crtc, state);
  4151. if (rc) {
  4152. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4153. goto end;
  4154. }
  4155. rc = sde_cp_crtc_check_properties(crtc, state);
  4156. if (rc) {
  4157. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4158. crtc->base.id, rc);
  4159. goto end;
  4160. }
  4161. end:
  4162. kfree(pstates);
  4163. kfree(multirect_plane);
  4164. return rc;
  4165. }
  4166. /**
  4167. * sde_crtc_get_num_datapath - get the number of datapath active
  4168. * of primary connector
  4169. * @crtc: Pointer to DRM crtc object
  4170. * @connector: Pointer to DRM connector object of WB in CWB case
  4171. */
  4172. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4173. struct drm_connector *connector)
  4174. {
  4175. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4176. struct sde_connector_state *sde_conn_state = NULL;
  4177. struct drm_connector *conn;
  4178. struct drm_connector_list_iter conn_iter;
  4179. if (!sde_crtc || !connector) {
  4180. SDE_DEBUG("Invalid argument\n");
  4181. return 0;
  4182. }
  4183. if (sde_crtc->num_mixers)
  4184. return sde_crtc->num_mixers;
  4185. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4186. drm_for_each_connector_iter(conn, &conn_iter) {
  4187. if (conn->state && conn->state->crtc == crtc &&
  4188. conn != connector)
  4189. sde_conn_state = to_sde_connector_state(conn->state);
  4190. }
  4191. drm_connector_list_iter_end(&conn_iter);
  4192. if (sde_conn_state)
  4193. return sde_conn_state->mode_info.topology.num_lm;
  4194. return 0;
  4195. }
  4196. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4197. {
  4198. struct sde_crtc *sde_crtc;
  4199. int ret;
  4200. if (!crtc) {
  4201. SDE_ERROR("invalid crtc\n");
  4202. return -EINVAL;
  4203. }
  4204. sde_crtc = to_sde_crtc(crtc);
  4205. mutex_lock(&sde_crtc->crtc_lock);
  4206. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4207. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4208. if (ret)
  4209. SDE_ERROR("%s vblank enable failed: %d\n",
  4210. sde_crtc->name, ret);
  4211. mutex_unlock(&sde_crtc->crtc_lock);
  4212. return 0;
  4213. }
  4214. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4215. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4216. {
  4217. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4218. catalog->mdp[0].has_dest_scaler);
  4219. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4220. catalog->ds_count);
  4221. if (catalog->ds[0].top) {
  4222. sde_kms_info_add_keyint(info,
  4223. "max_dest_scaler_input_width",
  4224. catalog->ds[0].top->maxinputwidth);
  4225. sde_kms_info_add_keyint(info,
  4226. "max_dest_scaler_output_width",
  4227. catalog->ds[0].top->maxoutputwidth);
  4228. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4229. catalog->ds[0].top->maxupscale);
  4230. }
  4231. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4232. msm_property_install_volatile_range(
  4233. &sde_crtc->property_info, "dest_scaler",
  4234. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4235. msm_property_install_blob(&sde_crtc->property_info,
  4236. "ds_lut_ed", 0,
  4237. CRTC_PROP_DEST_SCALER_LUT_ED);
  4238. msm_property_install_blob(&sde_crtc->property_info,
  4239. "ds_lut_cir", 0,
  4240. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4241. msm_property_install_blob(&sde_crtc->property_info,
  4242. "ds_lut_sep", 0,
  4243. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4244. } else if (catalog->ds[0].features
  4245. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4246. msm_property_install_volatile_range(
  4247. &sde_crtc->property_info, "dest_scaler",
  4248. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4249. }
  4250. }
  4251. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4252. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4253. struct sde_kms_info *info)
  4254. {
  4255. msm_property_install_range(&sde_crtc->property_info,
  4256. "core_clk", 0x0, 0, U64_MAX,
  4257. sde_kms->perf.max_core_clk_rate,
  4258. CRTC_PROP_CORE_CLK);
  4259. msm_property_install_range(&sde_crtc->property_info,
  4260. "core_ab", 0x0, 0, U64_MAX,
  4261. catalog->perf.max_bw_high * 1000ULL,
  4262. CRTC_PROP_CORE_AB);
  4263. msm_property_install_range(&sde_crtc->property_info,
  4264. "core_ib", 0x0, 0, U64_MAX,
  4265. catalog->perf.max_bw_high * 1000ULL,
  4266. CRTC_PROP_CORE_IB);
  4267. msm_property_install_range(&sde_crtc->property_info,
  4268. "llcc_ab", 0x0, 0, U64_MAX,
  4269. catalog->perf.max_bw_high * 1000ULL,
  4270. CRTC_PROP_LLCC_AB);
  4271. msm_property_install_range(&sde_crtc->property_info,
  4272. "llcc_ib", 0x0, 0, U64_MAX,
  4273. catalog->perf.max_bw_high * 1000ULL,
  4274. CRTC_PROP_LLCC_IB);
  4275. msm_property_install_range(&sde_crtc->property_info,
  4276. "dram_ab", 0x0, 0, U64_MAX,
  4277. catalog->perf.max_bw_high * 1000ULL,
  4278. CRTC_PROP_DRAM_AB);
  4279. msm_property_install_range(&sde_crtc->property_info,
  4280. "dram_ib", 0x0, 0, U64_MAX,
  4281. catalog->perf.max_bw_high * 1000ULL,
  4282. CRTC_PROP_DRAM_IB);
  4283. msm_property_install_range(&sde_crtc->property_info,
  4284. "rot_prefill_bw", 0, 0, U64_MAX,
  4285. catalog->perf.max_bw_high * 1000ULL,
  4286. CRTC_PROP_ROT_PREFILL_BW);
  4287. msm_property_install_range(&sde_crtc->property_info,
  4288. "rot_clk", 0, 0, U64_MAX,
  4289. sde_kms->perf.max_core_clk_rate,
  4290. CRTC_PROP_ROT_CLK);
  4291. if (catalog->perf.max_bw_low)
  4292. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4293. catalog->perf.max_bw_low * 1000LL);
  4294. if (catalog->perf.max_bw_high)
  4295. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4296. catalog->perf.max_bw_high * 1000LL);
  4297. if (catalog->perf.min_core_ib)
  4298. sde_kms_info_add_keyint(info, "min_core_ib",
  4299. catalog->perf.min_core_ib * 1000LL);
  4300. if (catalog->perf.min_llcc_ib)
  4301. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4302. catalog->perf.min_llcc_ib * 1000LL);
  4303. if (catalog->perf.min_dram_ib)
  4304. sde_kms_info_add_keyint(info, "min_dram_ib",
  4305. catalog->perf.min_dram_ib * 1000LL);
  4306. if (sde_kms->perf.max_core_clk_rate)
  4307. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4308. sde_kms->perf.max_core_clk_rate);
  4309. }
  4310. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4311. struct sde_mdss_cfg *catalog)
  4312. {
  4313. sde_kms_info_reset(info);
  4314. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4315. sde_kms_info_add_keyint(info, "max_linewidth",
  4316. catalog->max_mixer_width);
  4317. sde_kms_info_add_keyint(info, "max_blendstages",
  4318. catalog->max_mixer_blendstages);
  4319. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4320. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4321. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4322. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4323. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4324. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4325. if (catalog->ubwc_version) {
  4326. sde_kms_info_add_keyint(info, "UBWC version",
  4327. catalog->ubwc_version);
  4328. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4329. catalog->macrotile_mode);
  4330. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4331. catalog->mdp[0].highest_bank_bit);
  4332. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4333. catalog->mdp[0].ubwc_swizzle);
  4334. }
  4335. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4336. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4337. else
  4338. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4339. if (sde_is_custom_client()) {
  4340. /* No support for SMART_DMA_V1 yet */
  4341. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4342. sde_kms_info_add_keystr(info,
  4343. "smart_dma_rev", "smart_dma_v2");
  4344. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4345. sde_kms_info_add_keystr(info,
  4346. "smart_dma_rev", "smart_dma_v2p5");
  4347. }
  4348. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4349. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4350. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4351. if (catalog->uidle_cfg.uidle_rev)
  4352. sde_kms_info_add_keyint(info, "has_uidle",
  4353. true);
  4354. sde_kms_info_add_keystr(info, "core_ib_ff",
  4355. catalog->perf.core_ib_ff);
  4356. sde_kms_info_add_keystr(info, "core_clk_ff",
  4357. catalog->perf.core_clk_ff);
  4358. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4359. catalog->perf.comp_ratio_rt);
  4360. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4361. catalog->perf.comp_ratio_nrt);
  4362. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4363. catalog->perf.dest_scale_prefill_lines);
  4364. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4365. catalog->perf.undersized_prefill_lines);
  4366. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4367. catalog->perf.macrotile_prefill_lines);
  4368. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4369. catalog->perf.yuv_nv12_prefill_lines);
  4370. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4371. catalog->perf.linear_prefill_lines);
  4372. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4373. catalog->perf.downscaling_prefill_lines);
  4374. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4375. catalog->perf.xtra_prefill_lines);
  4376. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4377. catalog->perf.amortizable_threshold);
  4378. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4379. catalog->perf.min_prefill_lines);
  4380. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4381. catalog->perf.num_mnoc_ports);
  4382. sde_kms_info_add_keyint(info, "axi_bus_width",
  4383. catalog->perf.axi_bus_width);
  4384. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4385. catalog->sui_supported_blendstage);
  4386. if (catalog->ubwc_bw_calc_version)
  4387. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4388. catalog->ubwc_bw_calc_version);
  4389. }
  4390. /**
  4391. * sde_crtc_install_properties - install all drm properties for crtc
  4392. * @crtc: Pointer to drm crtc structure
  4393. */
  4394. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4395. struct sde_mdss_cfg *catalog)
  4396. {
  4397. struct sde_crtc *sde_crtc;
  4398. struct sde_kms_info *info;
  4399. struct sde_kms *sde_kms;
  4400. static const struct drm_prop_enum_list e_secure_level[] = {
  4401. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4402. {SDE_DRM_SEC_ONLY, "sec_only"},
  4403. };
  4404. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4405. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4406. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4407. };
  4408. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4409. {IDLE_PC_NONE, "idle_pc_none"},
  4410. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4411. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4412. };
  4413. static const struct drm_prop_enum_list e_cache_state[] = {
  4414. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4415. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4416. };
  4417. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4418. {VM_REQ_NONE, "vm_req_none"},
  4419. {VM_REQ_RELEASE, "vm_req_release"},
  4420. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4421. };
  4422. SDE_DEBUG("\n");
  4423. if (!crtc || !catalog) {
  4424. SDE_ERROR("invalid crtc or catalog\n");
  4425. return;
  4426. }
  4427. sde_crtc = to_sde_crtc(crtc);
  4428. sde_kms = _sde_crtc_get_kms(crtc);
  4429. if (!sde_kms) {
  4430. SDE_ERROR("invalid argument\n");
  4431. return;
  4432. }
  4433. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4434. if (!info) {
  4435. SDE_ERROR("failed to allocate info memory\n");
  4436. return;
  4437. }
  4438. sde_crtc_setup_capabilities_blob(info, catalog);
  4439. msm_property_install_range(&sde_crtc->property_info,
  4440. "input_fence_timeout", 0x0, 0,
  4441. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4442. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4443. msm_property_install_volatile_range(&sde_crtc->property_info,
  4444. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4445. msm_property_install_range(&sde_crtc->property_info,
  4446. "output_fence_offset", 0x0, 0, 1, 0,
  4447. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4448. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4449. msm_property_install_range(&sde_crtc->property_info,
  4450. "idle_time", 0, 0, U64_MAX, 0,
  4451. CRTC_PROP_IDLE_TIMEOUT);
  4452. if (catalog->has_trusted_vm_support) {
  4453. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4454. msm_property_install_enum(&sde_crtc->property_info,
  4455. "vm_request_state", 0x0, 0, e_vm_req_state,
  4456. ARRAY_SIZE(e_vm_req_state), init_idx,
  4457. CRTC_PROP_VM_REQ_STATE);
  4458. }
  4459. if (catalog->has_idle_pc)
  4460. msm_property_install_enum(&sde_crtc->property_info,
  4461. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4462. ARRAY_SIZE(e_idle_pc_state), 0,
  4463. CRTC_PROP_IDLE_PC_STATE);
  4464. if (catalog->has_cwb_support)
  4465. msm_property_install_enum(&sde_crtc->property_info,
  4466. "capture_mode", 0, 0, e_cwb_data_points,
  4467. ARRAY_SIZE(e_cwb_data_points), 0,
  4468. CRTC_PROP_CAPTURE_OUTPUT);
  4469. msm_property_install_volatile_range(&sde_crtc->property_info,
  4470. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4471. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4472. 0x0, 0, e_secure_level,
  4473. ARRAY_SIZE(e_secure_level), 0,
  4474. CRTC_PROP_SECURITY_LEVEL);
  4475. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4476. 0x0, 0, e_cache_state,
  4477. ARRAY_SIZE(e_cache_state), 0,
  4478. CRTC_PROP_CACHE_STATE);
  4479. if (catalog->has_dim_layer) {
  4480. msm_property_install_volatile_range(&sde_crtc->property_info,
  4481. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4482. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4483. SDE_MAX_DIM_LAYERS);
  4484. }
  4485. if (catalog->mdp[0].has_dest_scaler)
  4486. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4487. info);
  4488. if (catalog->dspp_count && catalog->rc_count)
  4489. sde_kms_info_add_keyint(info, "rc_mem_size",
  4490. catalog->dspp[0].sblk->rc.mem_total_size);
  4491. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4492. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4493. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4494. catalog->has_base_layer);
  4495. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4496. info->data, SDE_KMS_INFO_DATALEN(info),
  4497. CRTC_PROP_INFO);
  4498. kfree(info);
  4499. }
  4500. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4501. const struct drm_crtc_state *state, uint64_t *val)
  4502. {
  4503. struct sde_crtc *sde_crtc;
  4504. struct sde_crtc_state *cstate;
  4505. uint32_t offset;
  4506. bool is_vid = false;
  4507. struct drm_encoder *encoder;
  4508. sde_crtc = to_sde_crtc(crtc);
  4509. cstate = to_sde_crtc_state(state);
  4510. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4511. if (sde_encoder_check_curr_mode(encoder,
  4512. MSM_DISPLAY_VIDEO_MODE))
  4513. is_vid = true;
  4514. if (is_vid)
  4515. break;
  4516. }
  4517. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4518. /*
  4519. * Increment trigger offset for vidoe mode alone as its release fence
  4520. * can be triggered only after the next frame-update. For cmd mode &
  4521. * virtual displays the release fence for the current frame can be
  4522. * triggered right after PP_DONE/WB_DONE interrupt
  4523. */
  4524. if (is_vid)
  4525. offset++;
  4526. /*
  4527. * Hwcomposer now queries the fences using the commit list in atomic
  4528. * commit ioctl. The offset should be set to next timeline
  4529. * which will be incremented during the prepare commit phase
  4530. */
  4531. offset++;
  4532. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4533. }
  4534. /**
  4535. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4536. * @crtc: Pointer to drm crtc structure
  4537. * @state: Pointer to drm crtc state structure
  4538. * @property: Pointer to targeted drm property
  4539. * @val: Updated property value
  4540. * @Returns: Zero on success
  4541. */
  4542. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4543. struct drm_crtc_state *state,
  4544. struct drm_property *property,
  4545. uint64_t val)
  4546. {
  4547. struct sde_crtc *sde_crtc;
  4548. struct sde_crtc_state *cstate;
  4549. int idx, ret;
  4550. uint64_t fence_user_fd;
  4551. uint64_t __user prev_user_fd;
  4552. if (!crtc || !state || !property) {
  4553. SDE_ERROR("invalid argument(s)\n");
  4554. return -EINVAL;
  4555. }
  4556. sde_crtc = to_sde_crtc(crtc);
  4557. cstate = to_sde_crtc_state(state);
  4558. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4559. /* check with cp property system first */
  4560. ret = sde_cp_crtc_set_property(crtc, property, val);
  4561. if (ret != -ENOENT)
  4562. goto exit;
  4563. /* if not handled by cp, check msm_property system */
  4564. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4565. &cstate->property_state, property, val);
  4566. if (ret)
  4567. goto exit;
  4568. idx = msm_property_index(&sde_crtc->property_info, property);
  4569. switch (idx) {
  4570. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4571. _sde_crtc_set_input_fence_timeout(cstate);
  4572. break;
  4573. case CRTC_PROP_DIM_LAYER_V1:
  4574. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4575. (void __user *)(uintptr_t)val);
  4576. break;
  4577. case CRTC_PROP_ROI_V1:
  4578. ret = _sde_crtc_set_roi_v1(state,
  4579. (void __user *)(uintptr_t)val);
  4580. break;
  4581. case CRTC_PROP_DEST_SCALER:
  4582. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4583. (void __user *)(uintptr_t)val);
  4584. break;
  4585. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4586. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4587. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4588. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4589. break;
  4590. case CRTC_PROP_CORE_CLK:
  4591. case CRTC_PROP_CORE_AB:
  4592. case CRTC_PROP_CORE_IB:
  4593. cstate->bw_control = true;
  4594. break;
  4595. case CRTC_PROP_LLCC_AB:
  4596. case CRTC_PROP_LLCC_IB:
  4597. case CRTC_PROP_DRAM_AB:
  4598. case CRTC_PROP_DRAM_IB:
  4599. cstate->bw_control = true;
  4600. cstate->bw_split_vote = true;
  4601. break;
  4602. case CRTC_PROP_OUTPUT_FENCE:
  4603. if (!val)
  4604. goto exit;
  4605. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4606. sizeof(uint64_t));
  4607. if (ret) {
  4608. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4609. ret = -EFAULT;
  4610. goto exit;
  4611. }
  4612. /*
  4613. * client is expected to reset the property to -1 before
  4614. * requesting for the release fence
  4615. */
  4616. if (prev_user_fd == -1) {
  4617. ret = _sde_crtc_get_output_fence(crtc, state,
  4618. &fence_user_fd);
  4619. if (ret) {
  4620. SDE_ERROR("fence create failed rc:%d\n", ret);
  4621. goto exit;
  4622. }
  4623. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4624. &fence_user_fd, sizeof(uint64_t));
  4625. if (ret) {
  4626. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4627. put_unused_fd(fence_user_fd);
  4628. ret = -EFAULT;
  4629. goto exit;
  4630. }
  4631. }
  4632. break;
  4633. default:
  4634. /* nothing to do */
  4635. break;
  4636. }
  4637. exit:
  4638. if (ret) {
  4639. if (ret != -EPERM)
  4640. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4641. crtc->name, DRMID(property),
  4642. property->name, ret);
  4643. else
  4644. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4645. crtc->name, DRMID(property),
  4646. property->name, ret);
  4647. } else {
  4648. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4649. property->base.id, val);
  4650. }
  4651. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4652. return ret;
  4653. }
  4654. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4655. {
  4656. struct drm_plane *plane;
  4657. struct drm_plane_state *state;
  4658. struct sde_plane_state *pstate;
  4659. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4660. state = plane->state;
  4661. if (!state)
  4662. continue;
  4663. pstate = to_sde_plane_state(state);
  4664. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4665. }
  4666. }
  4667. /**
  4668. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4669. * @crtc: Pointer to drm crtc structure
  4670. * @state: Pointer to drm crtc state structure
  4671. * @property: Pointer to targeted drm property
  4672. * @val: Pointer to variable for receiving property value
  4673. * @Returns: Zero on success
  4674. */
  4675. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4676. const struct drm_crtc_state *state,
  4677. struct drm_property *property,
  4678. uint64_t *val)
  4679. {
  4680. struct sde_crtc *sde_crtc;
  4681. struct sde_crtc_state *cstate;
  4682. int ret = -EINVAL, i;
  4683. if (!crtc || !state) {
  4684. SDE_ERROR("invalid argument(s)\n");
  4685. goto end;
  4686. }
  4687. sde_crtc = to_sde_crtc(crtc);
  4688. cstate = to_sde_crtc_state(state);
  4689. i = msm_property_index(&sde_crtc->property_info, property);
  4690. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4691. *val = ~0;
  4692. ret = 0;
  4693. } else {
  4694. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4695. &cstate->property_state, property, val);
  4696. if (ret)
  4697. ret = sde_cp_crtc_get_property(crtc, property, val);
  4698. }
  4699. if (ret)
  4700. DRM_ERROR("get property failed\n");
  4701. end:
  4702. return ret;
  4703. }
  4704. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4705. struct drm_crtc_state *crtc_state)
  4706. {
  4707. struct sde_crtc *sde_crtc;
  4708. struct sde_crtc_state *cstate;
  4709. struct drm_property *drm_prop;
  4710. enum msm_mdp_crtc_property prop_idx;
  4711. if (!crtc || !crtc_state) {
  4712. SDE_ERROR("invalid params\n");
  4713. return -EINVAL;
  4714. }
  4715. sde_crtc = to_sde_crtc(crtc);
  4716. cstate = to_sde_crtc_state(crtc_state);
  4717. sde_cp_crtc_clear(crtc);
  4718. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4719. uint64_t val = cstate->property_values[prop_idx].value;
  4720. uint64_t def;
  4721. int ret;
  4722. drm_prop = msm_property_index_to_drm_property(
  4723. &sde_crtc->property_info, prop_idx);
  4724. if (!drm_prop) {
  4725. /* not all props will be installed, based on caps */
  4726. SDE_DEBUG("%s: invalid property index %d\n",
  4727. sde_crtc->name, prop_idx);
  4728. continue;
  4729. }
  4730. def = msm_property_get_default(&sde_crtc->property_info,
  4731. prop_idx);
  4732. if (val == def)
  4733. continue;
  4734. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4735. sde_crtc->name, drm_prop->name, prop_idx, val,
  4736. def);
  4737. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4738. def);
  4739. if (ret) {
  4740. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4741. sde_crtc->name, prop_idx, ret);
  4742. continue;
  4743. }
  4744. }
  4745. /* disable clk and bw control until clk & bw properties are set */
  4746. cstate->bw_control = false;
  4747. cstate->bw_split_vote = false;
  4748. return 0;
  4749. }
  4750. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4751. {
  4752. struct sde_crtc *sde_crtc;
  4753. struct sde_crtc_mixer *m;
  4754. int i;
  4755. if (!crtc) {
  4756. SDE_ERROR("invalid argument\n");
  4757. return;
  4758. }
  4759. sde_crtc = to_sde_crtc(crtc);
  4760. sde_crtc->misr_enable_sui = enable;
  4761. sde_crtc->misr_frame_count = frame_count;
  4762. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4763. m = &sde_crtc->mixers[i];
  4764. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4765. continue;
  4766. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4767. }
  4768. }
  4769. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4770. struct sde_crtc_misr_info *crtc_misr_info)
  4771. {
  4772. struct sde_crtc *sde_crtc;
  4773. struct sde_kms *sde_kms;
  4774. if (!crtc_misr_info) {
  4775. SDE_ERROR("invalid misr info\n");
  4776. return;
  4777. }
  4778. crtc_misr_info->misr_enable = false;
  4779. crtc_misr_info->misr_frame_count = 0;
  4780. if (!crtc) {
  4781. SDE_ERROR("invalid crtc\n");
  4782. return;
  4783. }
  4784. sde_kms = _sde_crtc_get_kms(crtc);
  4785. if (!sde_kms) {
  4786. SDE_ERROR("invalid sde_kms\n");
  4787. return;
  4788. }
  4789. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4790. return;
  4791. sde_crtc = to_sde_crtc(crtc);
  4792. crtc_misr_info->misr_enable =
  4793. sde_crtc->misr_enable_debugfs ? true : false;
  4794. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4795. }
  4796. #ifdef CONFIG_DEBUG_FS
  4797. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4798. {
  4799. struct sde_crtc *sde_crtc;
  4800. struct sde_plane_state *pstate = NULL;
  4801. struct sde_crtc_mixer *m;
  4802. struct drm_crtc *crtc;
  4803. struct drm_plane *plane;
  4804. struct drm_display_mode *mode;
  4805. struct drm_framebuffer *fb;
  4806. struct drm_plane_state *state;
  4807. struct sde_crtc_state *cstate;
  4808. int i, out_width, out_height;
  4809. if (!s || !s->private)
  4810. return -EINVAL;
  4811. sde_crtc = s->private;
  4812. crtc = &sde_crtc->base;
  4813. cstate = to_sde_crtc_state(crtc->state);
  4814. mutex_lock(&sde_crtc->crtc_lock);
  4815. mode = &crtc->state->adjusted_mode;
  4816. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4817. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4818. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4819. mode->hdisplay, mode->vdisplay);
  4820. seq_puts(s, "\n");
  4821. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4822. m = &sde_crtc->mixers[i];
  4823. if (!m->hw_lm)
  4824. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4825. else if (!m->hw_ctl)
  4826. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4827. else
  4828. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4829. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4830. out_width, out_height);
  4831. }
  4832. seq_puts(s, "\n");
  4833. for (i = 0; i < cstate->num_dim_layers; i++) {
  4834. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4835. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4836. i, dim_layer->stage, dim_layer->flags);
  4837. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4838. dim_layer->rect.x, dim_layer->rect.y,
  4839. dim_layer->rect.w, dim_layer->rect.h);
  4840. seq_printf(s,
  4841. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4842. dim_layer->color_fill.color_0,
  4843. dim_layer->color_fill.color_1,
  4844. dim_layer->color_fill.color_2,
  4845. dim_layer->color_fill.color_3);
  4846. seq_puts(s, "\n");
  4847. }
  4848. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4849. pstate = to_sde_plane_state(plane->state);
  4850. state = plane->state;
  4851. if (!pstate || !state)
  4852. continue;
  4853. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4854. plane->base.id, pstate->stage, pstate->rotation);
  4855. if (plane->state->fb) {
  4856. fb = plane->state->fb;
  4857. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4858. fb->base.id, (char *) &fb->format->format,
  4859. fb->width, fb->height);
  4860. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4861. seq_printf(s, "cpp[%d]:%u ",
  4862. i, fb->format->cpp[i]);
  4863. seq_puts(s, "\n\t");
  4864. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4865. seq_puts(s, "\n");
  4866. seq_puts(s, "\t");
  4867. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4868. seq_printf(s, "pitches[%d]:%8u ", i,
  4869. fb->pitches[i]);
  4870. seq_puts(s, "\n");
  4871. seq_puts(s, "\t");
  4872. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4873. seq_printf(s, "offsets[%d]:%8u ", i,
  4874. fb->offsets[i]);
  4875. seq_puts(s, "\n");
  4876. }
  4877. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4878. state->src_x >> 16, state->src_y >> 16,
  4879. state->src_w >> 16, state->src_h >> 16);
  4880. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4881. state->crtc_x, state->crtc_y, state->crtc_w,
  4882. state->crtc_h);
  4883. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4884. pstate->multirect_mode, pstate->multirect_index);
  4885. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4886. pstate->excl_rect.x, pstate->excl_rect.y,
  4887. pstate->excl_rect.w, pstate->excl_rect.h);
  4888. seq_puts(s, "\n");
  4889. }
  4890. if (sde_crtc->vblank_cb_count) {
  4891. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4892. u32 diff_ms = ktime_to_ms(diff);
  4893. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4894. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4895. seq_printf(s,
  4896. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4897. fps, sde_crtc->vblank_cb_count,
  4898. ktime_to_ms(diff), sde_crtc->play_count);
  4899. /* reset time & count for next measurement */
  4900. sde_crtc->vblank_cb_count = 0;
  4901. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4902. }
  4903. mutex_unlock(&sde_crtc->crtc_lock);
  4904. return 0;
  4905. }
  4906. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4907. {
  4908. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4909. }
  4910. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4911. const char __user *user_buf, size_t count, loff_t *ppos)
  4912. {
  4913. struct drm_crtc *crtc;
  4914. struct sde_crtc *sde_crtc;
  4915. int rc;
  4916. char buf[MISR_BUFF_SIZE + 1];
  4917. u32 frame_count, enable;
  4918. size_t buff_copy;
  4919. struct sde_kms *sde_kms;
  4920. if (!file || !file->private_data)
  4921. return -EINVAL;
  4922. sde_crtc = file->private_data;
  4923. crtc = &sde_crtc->base;
  4924. sde_kms = _sde_crtc_get_kms(crtc);
  4925. if (!sde_kms) {
  4926. SDE_ERROR("invalid sde_kms\n");
  4927. return -EINVAL;
  4928. }
  4929. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4930. if (copy_from_user(buf, user_buf, buff_copy)) {
  4931. SDE_ERROR("buffer copy failed\n");
  4932. return -EINVAL;
  4933. }
  4934. buf[buff_copy] = 0; /* end of string */
  4935. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4936. return -EINVAL;
  4937. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4938. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4939. DRMID(crtc));
  4940. return -EINVAL;
  4941. }
  4942. rc = pm_runtime_get_sync(crtc->dev->dev);
  4943. if (rc < 0)
  4944. return rc;
  4945. sde_crtc->misr_enable_debugfs = enable;
  4946. sde_crtc_misr_setup(crtc, enable, frame_count);
  4947. pm_runtime_put_sync(crtc->dev->dev);
  4948. return count;
  4949. }
  4950. static ssize_t _sde_crtc_misr_read(struct file *file,
  4951. char __user *user_buff, size_t count, loff_t *ppos)
  4952. {
  4953. struct drm_crtc *crtc;
  4954. struct sde_crtc *sde_crtc;
  4955. struct sde_kms *sde_kms;
  4956. struct sde_crtc_mixer *m;
  4957. int i = 0, rc;
  4958. ssize_t len = 0;
  4959. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4960. if (*ppos)
  4961. return 0;
  4962. if (!file || !file->private_data)
  4963. return -EINVAL;
  4964. sde_crtc = file->private_data;
  4965. crtc = &sde_crtc->base;
  4966. sde_kms = _sde_crtc_get_kms(crtc);
  4967. if (!sde_kms)
  4968. return -EINVAL;
  4969. rc = pm_runtime_get_sync(crtc->dev->dev);
  4970. if (rc < 0)
  4971. return rc;
  4972. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4973. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4974. goto end;
  4975. }
  4976. if (!sde_crtc->misr_enable_debugfs) {
  4977. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4978. "disabled\n");
  4979. goto buff_check;
  4980. }
  4981. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4982. u32 misr_value = 0;
  4983. m = &sde_crtc->mixers[i];
  4984. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4985. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4986. "invalid\n");
  4987. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4988. continue;
  4989. }
  4990. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4991. if (rc) {
  4992. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4993. "invalid\n");
  4994. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4995. DRMID(crtc), rc);
  4996. continue;
  4997. } else {
  4998. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4999. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5000. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5001. "0x%x\n", misr_value);
  5002. }
  5003. }
  5004. buff_check:
  5005. if (count <= len) {
  5006. len = 0;
  5007. goto end;
  5008. }
  5009. if (copy_to_user(user_buff, buf, len)) {
  5010. len = -EFAULT;
  5011. goto end;
  5012. }
  5013. *ppos += len; /* increase offset */
  5014. end:
  5015. pm_runtime_put_sync(crtc->dev->dev);
  5016. return len;
  5017. }
  5018. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5019. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5020. { \
  5021. return single_open(file, __prefix ## _show, inode->i_private); \
  5022. } \
  5023. static const struct file_operations __prefix ## _fops = { \
  5024. .owner = THIS_MODULE, \
  5025. .open = __prefix ## _open, \
  5026. .release = single_release, \
  5027. .read = seq_read, \
  5028. .llseek = seq_lseek, \
  5029. }
  5030. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5031. {
  5032. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5033. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5034. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5035. int i;
  5036. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5037. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5038. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5039. crtc->state));
  5040. seq_printf(s, "core_clk_rate: %llu\n",
  5041. sde_crtc->cur_perf.core_clk_rate);
  5042. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5043. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5044. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5045. sde_power_handle_get_dbus_name(i),
  5046. sde_crtc->cur_perf.bw_ctl[i]);
  5047. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5048. sde_power_handle_get_dbus_name(i),
  5049. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5050. }
  5051. return 0;
  5052. }
  5053. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5054. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5055. {
  5056. struct drm_crtc *crtc;
  5057. struct drm_plane *plane;
  5058. struct drm_connector *conn;
  5059. struct drm_mode_object *drm_obj;
  5060. struct sde_crtc *sde_crtc;
  5061. struct sde_crtc_state *cstate;
  5062. struct sde_fence_context *ctx;
  5063. struct drm_connector_list_iter conn_iter;
  5064. struct drm_device *dev;
  5065. if (!s || !s->private)
  5066. return -EINVAL;
  5067. sde_crtc = s->private;
  5068. crtc = &sde_crtc->base;
  5069. dev = crtc->dev;
  5070. cstate = to_sde_crtc_state(crtc->state);
  5071. /* Dump input fence info */
  5072. seq_puts(s, "===Input fence===\n");
  5073. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5074. struct sde_plane_state *pstate;
  5075. struct dma_fence *fence;
  5076. pstate = to_sde_plane_state(plane->state);
  5077. if (!pstate)
  5078. continue;
  5079. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5080. pstate->stage);
  5081. fence = pstate->input_fence;
  5082. if (fence)
  5083. sde_fence_list_dump(fence, &s);
  5084. }
  5085. /* Dump release fence info */
  5086. seq_puts(s, "\n");
  5087. seq_puts(s, "===Release fence===\n");
  5088. ctx = sde_crtc->output_fence;
  5089. drm_obj = &crtc->base;
  5090. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5091. seq_puts(s, "\n");
  5092. /* Dump retire fence info */
  5093. seq_puts(s, "===Retire fence===\n");
  5094. drm_connector_list_iter_begin(dev, &conn_iter);
  5095. drm_for_each_connector_iter(conn, &conn_iter)
  5096. if (conn->state && conn->state->crtc == crtc &&
  5097. cstate->num_connectors < MAX_CONNECTORS) {
  5098. struct sde_connector *c_conn;
  5099. c_conn = to_sde_connector(conn);
  5100. ctx = c_conn->retire_fence;
  5101. drm_obj = &conn->base;
  5102. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5103. }
  5104. drm_connector_list_iter_end(&conn_iter);
  5105. seq_puts(s, "\n");
  5106. return 0;
  5107. }
  5108. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5109. {
  5110. return single_open(file, _sde_debugfs_fence_status_show,
  5111. inode->i_private);
  5112. }
  5113. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5114. {
  5115. struct sde_crtc *sde_crtc;
  5116. struct sde_kms *sde_kms;
  5117. static const struct file_operations debugfs_status_fops = {
  5118. .open = _sde_debugfs_status_open,
  5119. .read = seq_read,
  5120. .llseek = seq_lseek,
  5121. .release = single_release,
  5122. };
  5123. static const struct file_operations debugfs_misr_fops = {
  5124. .open = simple_open,
  5125. .read = _sde_crtc_misr_read,
  5126. .write = _sde_crtc_misr_setup,
  5127. };
  5128. static const struct file_operations debugfs_fps_fops = {
  5129. .open = _sde_debugfs_fps_status,
  5130. .read = seq_read,
  5131. };
  5132. static const struct file_operations debugfs_fence_fops = {
  5133. .open = _sde_debugfs_fence_status,
  5134. .read = seq_read,
  5135. };
  5136. if (!crtc)
  5137. return -EINVAL;
  5138. sde_crtc = to_sde_crtc(crtc);
  5139. sde_kms = _sde_crtc_get_kms(crtc);
  5140. if (!sde_kms)
  5141. return -EINVAL;
  5142. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5143. crtc->dev->primary->debugfs_root);
  5144. if (!sde_crtc->debugfs_root)
  5145. return -ENOMEM;
  5146. /* don't error check these */
  5147. debugfs_create_file("status", 0400,
  5148. sde_crtc->debugfs_root,
  5149. sde_crtc, &debugfs_status_fops);
  5150. debugfs_create_file("state", 0400,
  5151. sde_crtc->debugfs_root,
  5152. &sde_crtc->base,
  5153. &sde_crtc_debugfs_state_fops);
  5154. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5155. sde_crtc, &debugfs_misr_fops);
  5156. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5157. sde_crtc, &debugfs_fps_fops);
  5158. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5159. sde_crtc, &debugfs_fence_fops);
  5160. return 0;
  5161. }
  5162. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5163. {
  5164. struct sde_crtc *sde_crtc;
  5165. if (!crtc)
  5166. return;
  5167. sde_crtc = to_sde_crtc(crtc);
  5168. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5169. }
  5170. #else
  5171. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5172. {
  5173. return 0;
  5174. }
  5175. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5176. {
  5177. }
  5178. #endif /* CONFIG_DEBUG_FS */
  5179. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5180. {
  5181. return _sde_crtc_init_debugfs(crtc);
  5182. }
  5183. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5184. {
  5185. _sde_crtc_destroy_debugfs(crtc);
  5186. }
  5187. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5188. .set_config = drm_atomic_helper_set_config,
  5189. .destroy = sde_crtc_destroy,
  5190. .page_flip = drm_atomic_helper_page_flip,
  5191. .atomic_set_property = sde_crtc_atomic_set_property,
  5192. .atomic_get_property = sde_crtc_atomic_get_property,
  5193. .reset = sde_crtc_reset,
  5194. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5195. .atomic_destroy_state = sde_crtc_destroy_state,
  5196. .late_register = sde_crtc_late_register,
  5197. .early_unregister = sde_crtc_early_unregister,
  5198. };
  5199. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5200. .mode_fixup = sde_crtc_mode_fixup,
  5201. .disable = sde_crtc_disable,
  5202. .atomic_enable = sde_crtc_enable,
  5203. .atomic_check = sde_crtc_atomic_check,
  5204. .atomic_begin = sde_crtc_atomic_begin,
  5205. .atomic_flush = sde_crtc_atomic_flush,
  5206. };
  5207. static void _sde_crtc_event_cb(struct kthread_work *work)
  5208. {
  5209. struct sde_crtc_event *event;
  5210. struct sde_crtc *sde_crtc;
  5211. unsigned long irq_flags;
  5212. if (!work) {
  5213. SDE_ERROR("invalid work item\n");
  5214. return;
  5215. }
  5216. event = container_of(work, struct sde_crtc_event, kt_work);
  5217. /* set sde_crtc to NULL for static work structures */
  5218. sde_crtc = event->sde_crtc;
  5219. if (!sde_crtc)
  5220. return;
  5221. if (event->cb_func)
  5222. event->cb_func(&sde_crtc->base, event->usr);
  5223. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5224. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5225. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5226. }
  5227. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5228. void (*func)(struct drm_crtc *crtc, void *usr),
  5229. void *usr, bool color_processing_event)
  5230. {
  5231. unsigned long irq_flags;
  5232. struct sde_crtc *sde_crtc;
  5233. struct msm_drm_private *priv;
  5234. struct sde_crtc_event *event = NULL;
  5235. u32 crtc_id;
  5236. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5237. SDE_ERROR("invalid parameters\n");
  5238. return -EINVAL;
  5239. }
  5240. sde_crtc = to_sde_crtc(crtc);
  5241. priv = crtc->dev->dev_private;
  5242. crtc_id = drm_crtc_index(crtc);
  5243. /*
  5244. * Obtain an event struct from the private cache. This event
  5245. * queue may be called from ISR contexts, so use a private
  5246. * cache to avoid calling any memory allocation functions.
  5247. */
  5248. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5249. if (!list_empty(&sde_crtc->event_free_list)) {
  5250. event = list_first_entry(&sde_crtc->event_free_list,
  5251. struct sde_crtc_event, list);
  5252. list_del_init(&event->list);
  5253. }
  5254. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5255. if (!event)
  5256. return -ENOMEM;
  5257. /* populate event node */
  5258. event->sde_crtc = sde_crtc;
  5259. event->cb_func = func;
  5260. event->usr = usr;
  5261. /* queue new event request */
  5262. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5263. if (color_processing_event)
  5264. kthread_queue_work(&priv->pp_event_worker,
  5265. &event->kt_work);
  5266. else
  5267. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5268. &event->kt_work);
  5269. return 0;
  5270. }
  5271. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5272. {
  5273. int i, rc = 0;
  5274. if (!sde_crtc) {
  5275. SDE_ERROR("invalid crtc\n");
  5276. return -EINVAL;
  5277. }
  5278. spin_lock_init(&sde_crtc->event_lock);
  5279. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5280. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5281. list_add_tail(&sde_crtc->event_cache[i].list,
  5282. &sde_crtc->event_free_list);
  5283. return rc;
  5284. }
  5285. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5286. enum sde_crtc_cache_state state,
  5287. bool is_vidmode)
  5288. {
  5289. struct drm_plane *plane;
  5290. struct sde_crtc *sde_crtc;
  5291. if (!crtc || !crtc->dev)
  5292. return;
  5293. sde_crtc = to_sde_crtc(crtc);
  5294. if (sde_crtc->cache_state == state)
  5295. return;
  5296. switch (state) {
  5297. case CACHE_STATE_NORMAL:
  5298. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5299. && !is_vidmode)
  5300. return;
  5301. kthread_cancel_delayed_work_sync(
  5302. &sde_crtc->static_cache_read_work);
  5303. break;
  5304. case CACHE_STATE_PRE_CACHE:
  5305. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5306. return;
  5307. break;
  5308. case CACHE_STATE_FRAME_WRITE:
  5309. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5310. return;
  5311. break;
  5312. case CACHE_STATE_FRAME_READ:
  5313. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5314. return;
  5315. break;
  5316. case CACHE_STATE_DISABLED:
  5317. break;
  5318. default:
  5319. return;
  5320. }
  5321. sde_crtc->cache_state = state;
  5322. drm_atomic_crtc_for_each_plane(plane, crtc)
  5323. sde_plane_static_img_control(plane, state);
  5324. }
  5325. /*
  5326. * __sde_crtc_static_cache_read_work - transition to cache read
  5327. */
  5328. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5329. {
  5330. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5331. static_cache_read_work.work);
  5332. struct drm_crtc *crtc;
  5333. struct sde_crtc_mixer *mixer;
  5334. struct sde_hw_ctl *ctl;
  5335. if (!sde_crtc)
  5336. return;
  5337. crtc = &sde_crtc->base;
  5338. mixer = sde_crtc->mixers;
  5339. if (!mixer)
  5340. return;
  5341. ctl = mixer->hw_ctl;
  5342. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE ||
  5343. !ctl->ops.trigger_flush)
  5344. return;
  5345. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5346. ctl->ops.trigger_flush(ctl);
  5347. }
  5348. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5349. {
  5350. struct drm_device *dev;
  5351. struct msm_drm_private *priv;
  5352. struct msm_drm_thread *disp_thread;
  5353. struct sde_crtc *sde_crtc;
  5354. struct sde_crtc_state *cstate;
  5355. u32 msecs_fps = 0;
  5356. if (!crtc)
  5357. return;
  5358. dev = crtc->dev;
  5359. sde_crtc = to_sde_crtc(crtc);
  5360. cstate = to_sde_crtc_state(crtc->state);
  5361. if (!dev || !dev->dev_private || !sde_crtc)
  5362. return;
  5363. priv = dev->dev_private;
  5364. disp_thread = &priv->disp_thread[crtc->index];
  5365. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5366. return;
  5367. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5368. /* Kickoff transition to read state after next vblank */
  5369. kthread_queue_delayed_work(&disp_thread->worker,
  5370. &sde_crtc->static_cache_read_work,
  5371. msecs_to_jiffies(msecs_fps));
  5372. }
  5373. /*
  5374. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5375. */
  5376. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5377. {
  5378. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5379. idle_notify_work.work);
  5380. struct drm_crtc *crtc;
  5381. struct drm_event event;
  5382. int ret = 0;
  5383. if (!sde_crtc) {
  5384. SDE_ERROR("invalid sde crtc\n");
  5385. } else {
  5386. crtc = &sde_crtc->base;
  5387. event.type = DRM_EVENT_IDLE_NOTIFY;
  5388. event.length = sizeof(u32);
  5389. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5390. &event, (u8 *)&ret);
  5391. SDE_EVT32(DRMID(crtc));
  5392. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5393. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5394. }
  5395. }
  5396. /* initialize crtc */
  5397. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5398. {
  5399. struct drm_crtc *crtc = NULL;
  5400. struct sde_crtc *sde_crtc = NULL;
  5401. struct msm_drm_private *priv = NULL;
  5402. struct sde_kms *kms = NULL;
  5403. int i, rc;
  5404. priv = dev->dev_private;
  5405. kms = to_sde_kms(priv->kms);
  5406. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5407. if (!sde_crtc)
  5408. return ERR_PTR(-ENOMEM);
  5409. crtc = &sde_crtc->base;
  5410. crtc->dev = dev;
  5411. mutex_init(&sde_crtc->crtc_lock);
  5412. spin_lock_init(&sde_crtc->spin_lock);
  5413. atomic_set(&sde_crtc->frame_pending, 0);
  5414. sde_crtc->enabled = false;
  5415. /* Below parameters are for fps calculation for sysfs node */
  5416. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5417. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5418. sizeof(ktime_t), GFP_KERNEL);
  5419. if (!sde_crtc->fps_info.time_buf)
  5420. SDE_ERROR("invalid buffer\n");
  5421. else
  5422. memset(sde_crtc->fps_info.time_buf, 0,
  5423. sizeof(*(sde_crtc->fps_info.time_buf)));
  5424. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5425. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5426. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5427. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5428. list_add(&sde_crtc->frame_events[i].list,
  5429. &sde_crtc->frame_event_list);
  5430. kthread_init_work(&sde_crtc->frame_events[i].work,
  5431. sde_crtc_frame_event_work);
  5432. }
  5433. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5434. NULL);
  5435. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5436. /* save user friendly CRTC name for later */
  5437. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5438. /* initialize event handling */
  5439. rc = _sde_crtc_init_events(sde_crtc);
  5440. if (rc) {
  5441. drm_crtc_cleanup(crtc);
  5442. kfree(sde_crtc);
  5443. return ERR_PTR(rc);
  5444. }
  5445. /* initialize output fence support */
  5446. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5447. if (IS_ERR(sde_crtc->output_fence)) {
  5448. rc = PTR_ERR(sde_crtc->output_fence);
  5449. SDE_ERROR("failed to init fence, %d\n", rc);
  5450. drm_crtc_cleanup(crtc);
  5451. kfree(sde_crtc);
  5452. return ERR_PTR(rc);
  5453. }
  5454. /* create CRTC properties */
  5455. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5456. priv->crtc_property, sde_crtc->property_data,
  5457. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5458. sizeof(struct sde_crtc_state));
  5459. sde_crtc_install_properties(crtc, kms->catalog);
  5460. /* Install color processing properties */
  5461. sde_cp_crtc_init(crtc);
  5462. sde_cp_crtc_install_properties(crtc);
  5463. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5464. sde_crtc->cur_perf.llcc_active[i] = false;
  5465. sde_crtc->new_perf.llcc_active[i] = false;
  5466. }
  5467. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5468. __sde_crtc_idle_notify_work);
  5469. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5470. __sde_crtc_static_cache_read_work);
  5471. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5472. crtc->base.id,
  5473. sde_crtc->new_perf.llcc_active,
  5474. sde_crtc->cur_perf.llcc_active);
  5475. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5476. return crtc;
  5477. }
  5478. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5479. {
  5480. struct sde_crtc *sde_crtc;
  5481. int rc = 0;
  5482. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5483. SDE_ERROR("invalid input param(s)\n");
  5484. rc = -EINVAL;
  5485. goto end;
  5486. }
  5487. sde_crtc = to_sde_crtc(crtc);
  5488. sde_crtc->sysfs_dev = device_create_with_groups(
  5489. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5490. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5491. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5492. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5493. PTR_ERR(sde_crtc->sysfs_dev));
  5494. if (!sde_crtc->sysfs_dev)
  5495. rc = -EINVAL;
  5496. else
  5497. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5498. goto end;
  5499. }
  5500. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5501. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5502. if (!sde_crtc->vsync_event_sf)
  5503. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5504. crtc->base.id);
  5505. end:
  5506. return rc;
  5507. }
  5508. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5509. struct drm_crtc *crtc_drm, u32 event)
  5510. {
  5511. struct sde_crtc *crtc = NULL;
  5512. struct sde_crtc_irq_info *node;
  5513. unsigned long flags;
  5514. bool found = false;
  5515. int ret, i = 0;
  5516. bool add_event = false;
  5517. crtc = to_sde_crtc(crtc_drm);
  5518. spin_lock_irqsave(&crtc->spin_lock, flags);
  5519. list_for_each_entry(node, &crtc->user_event_list, list) {
  5520. if (node->event == event) {
  5521. found = true;
  5522. break;
  5523. }
  5524. }
  5525. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5526. /* event already enabled */
  5527. if (found)
  5528. return 0;
  5529. node = NULL;
  5530. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5531. if (custom_events[i].event == event &&
  5532. custom_events[i].func) {
  5533. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5534. if (!node)
  5535. return -ENOMEM;
  5536. INIT_LIST_HEAD(&node->list);
  5537. INIT_LIST_HEAD(&node->irq.list);
  5538. node->func = custom_events[i].func;
  5539. node->event = event;
  5540. node->state = IRQ_NOINIT;
  5541. spin_lock_init(&node->state_lock);
  5542. break;
  5543. }
  5544. }
  5545. if (!node) {
  5546. SDE_ERROR("unsupported event %x\n", event);
  5547. return -EINVAL;
  5548. }
  5549. ret = 0;
  5550. if (crtc_drm->enabled) {
  5551. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5552. if (ret < 0) {
  5553. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5554. kfree(node);
  5555. return ret;
  5556. }
  5557. INIT_LIST_HEAD(&node->irq.list);
  5558. mutex_lock(&crtc->crtc_lock);
  5559. ret = node->func(crtc_drm, true, &node->irq);
  5560. if (!ret) {
  5561. spin_lock_irqsave(&crtc->spin_lock, flags);
  5562. list_add_tail(&node->list, &crtc->user_event_list);
  5563. add_event = true;
  5564. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5565. }
  5566. mutex_unlock(&crtc->crtc_lock);
  5567. pm_runtime_put_sync(crtc_drm->dev->dev);
  5568. }
  5569. if (add_event)
  5570. return 0;
  5571. if (!ret) {
  5572. spin_lock_irqsave(&crtc->spin_lock, flags);
  5573. list_add_tail(&node->list, &crtc->user_event_list);
  5574. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5575. } else {
  5576. kfree(node);
  5577. }
  5578. return ret;
  5579. }
  5580. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5581. struct drm_crtc *crtc_drm, u32 event)
  5582. {
  5583. struct sde_crtc *crtc = NULL;
  5584. struct sde_crtc_irq_info *node = NULL;
  5585. unsigned long flags;
  5586. bool found = false;
  5587. int ret;
  5588. crtc = to_sde_crtc(crtc_drm);
  5589. spin_lock_irqsave(&crtc->spin_lock, flags);
  5590. list_for_each_entry(node, &crtc->user_event_list, list) {
  5591. if (node->event == event) {
  5592. list_del_init(&node->list);
  5593. found = true;
  5594. break;
  5595. }
  5596. }
  5597. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5598. /* event already disabled */
  5599. if (!found)
  5600. return 0;
  5601. /**
  5602. * crtc is disabled interrupts are cleared remove from the list,
  5603. * no need to disable/de-register.
  5604. */
  5605. if (!crtc_drm->enabled) {
  5606. kfree(node);
  5607. return 0;
  5608. }
  5609. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5610. if (ret < 0) {
  5611. SDE_ERROR("failed to enable power resource %d\n", ret);
  5612. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5613. kfree(node);
  5614. return ret;
  5615. }
  5616. ret = node->func(crtc_drm, false, &node->irq);
  5617. if (ret) {
  5618. spin_lock_irqsave(&crtc->spin_lock, flags);
  5619. list_add_tail(&node->list, &crtc->user_event_list);
  5620. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5621. } else {
  5622. kfree(node);
  5623. }
  5624. pm_runtime_put_sync(crtc_drm->dev->dev);
  5625. return ret;
  5626. }
  5627. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5628. struct drm_crtc *crtc_drm, u32 event, bool en)
  5629. {
  5630. struct sde_crtc *crtc = NULL;
  5631. int ret;
  5632. crtc = to_sde_crtc(crtc_drm);
  5633. if (!crtc || !kms || !kms->dev) {
  5634. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5635. kms, ((kms) ? (kms->dev) : NULL));
  5636. return -EINVAL;
  5637. }
  5638. if (en)
  5639. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5640. else
  5641. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5642. return ret;
  5643. }
  5644. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5645. bool en, struct sde_irq_callback *irq)
  5646. {
  5647. return 0;
  5648. }
  5649. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5650. struct sde_irq_callback *noirq)
  5651. {
  5652. /*
  5653. * IRQ object noirq is not being used here since there is
  5654. * no crtc irq from pm event.
  5655. */
  5656. return 0;
  5657. }
  5658. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5659. bool en, struct sde_irq_callback *irq)
  5660. {
  5661. return 0;
  5662. }
  5663. /**
  5664. * sde_crtc_update_cont_splash_settings - update mixer settings
  5665. * and initial clk during device bootup for cont_splash use case
  5666. * @crtc: Pointer to drm crtc structure
  5667. */
  5668. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5669. {
  5670. struct sde_kms *kms = NULL;
  5671. struct msm_drm_private *priv;
  5672. struct sde_crtc *sde_crtc;
  5673. u64 rate;
  5674. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5675. SDE_ERROR("invalid crtc\n");
  5676. return;
  5677. }
  5678. priv = crtc->dev->dev_private;
  5679. kms = to_sde_kms(priv->kms);
  5680. if (!kms || !kms->catalog) {
  5681. SDE_ERROR("invalid parameters\n");
  5682. return;
  5683. }
  5684. _sde_crtc_setup_mixers(crtc);
  5685. crtc->enabled = true;
  5686. /* update core clk value for initial state with cont-splash */
  5687. sde_crtc = to_sde_crtc(crtc);
  5688. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5689. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5690. rate : kms->perf.max_core_clk_rate;
  5691. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5692. }