msm-pcm-routing-v2.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #ifndef _MSM_PCM_ROUTING_H
  5. #define _MSM_PCM_ROUTING_H
  6. #include <dsp/apr_audio-v2.h>
  7. #include <dsp/q6adm-v2.h>
  8. /*
  9. * These names are used by HAL to specify the BE. If any changes are
  10. * made to the string names or the max name length corresponding
  11. * changes need to be made in the HAL to ensure they still match.
  12. */
  13. #define LPASS_BE_NAME_MAX_LENGTH 24
  14. #define LPASS_BE_PRI_I2S_RX "PRIMARY_I2S_RX"
  15. #define LPASS_BE_PRI_I2S_TX "PRIMARY_I2S_TX"
  16. #define LPASS_BE_SLIMBUS_0_RX "SLIMBUS_0_RX"
  17. #define LPASS_BE_SLIMBUS_0_TX "SLIMBUS_0_TX"
  18. #define LPASS_BE_HDMI "HDMI"
  19. #define LPASS_BE_DISPLAY_PORT "DISPLAY_PORT"
  20. #define LPASS_BE_DISPLAY_PORT1 "DISPLAY_PORT1"
  21. #define LPASS_BE_INT_BT_SCO_RX "INT_BT_SCO_RX"
  22. #define LPASS_BE_INT_BT_SCO_TX "INT_BT_SCO_TX"
  23. #define LPASS_BE_INT_BT_A2DP_RX "INT_BT_A2DP_RX"
  24. #define LPASS_BE_INT_FM_RX "INT_FM_RX"
  25. #define LPASS_BE_INT_FM_TX "INT_FM_TX"
  26. #define LPASS_BE_AFE_PCM_RX "RT_PROXY_DAI_001_RX"
  27. #define LPASS_BE_AFE_PCM_TX "RT_PROXY_DAI_002_TX"
  28. #define LPASS_BE_AUXPCM_RX "AUX_PCM_RX"
  29. #define LPASS_BE_AUXPCM_TX "AUX_PCM_TX"
  30. #define LPASS_BE_SEC_AUXPCM_RX "SEC_AUX_PCM_RX"
  31. #define LPASS_BE_SEC_AUXPCM_TX "SEC_AUX_PCM_TX"
  32. #define LPASS_BE_TERT_AUXPCM_RX "TERT_AUX_PCM_RX"
  33. #define LPASS_BE_TERT_AUXPCM_TX "TERT_AUX_PCM_TX"
  34. #define LPASS_BE_QUAT_AUXPCM_RX "QUAT_AUX_PCM_RX"
  35. #define LPASS_BE_QUAT_AUXPCM_TX "QUAT_AUX_PCM_TX"
  36. #define LPASS_BE_QUIN_AUXPCM_RX "QUIN_AUX_PCM_RX"
  37. #define LPASS_BE_QUIN_AUXPCM_TX "QUIN_AUX_PCM_TX"
  38. #define LPASS_BE_SEN_AUXPCM_RX "SEN_AUX_PCM_RX"
  39. #define LPASS_BE_SEN_AUXPCM_TX "SEN_AUX_PCM_TX"
  40. #define LPASS_BE_VOICE_PLAYBACK_TX "VOICE_PLAYBACK_TX"
  41. #define LPASS_BE_VOICE2_PLAYBACK_TX "VOICE2_PLAYBACK_TX"
  42. #define LPASS_BE_INCALL_RECORD_RX "INCALL_RECORD_RX"
  43. #define LPASS_BE_INCALL_RECORD_TX "INCALL_RECORD_TX"
  44. #define LPASS_BE_SEC_I2S_RX "SECONDARY_I2S_RX"
  45. #define LPASS_BE_PRI_SPDIF_RX "PRI_SPDIF_RX"
  46. #define LPASS_BE_PRI_SPDIF_TX "PRI_SPDIF_TX"
  47. #define LPASS_BE_SEC_SPDIF_RX "SEC_SPDIF_RX"
  48. #define LPASS_BE_SEC_SPDIF_TX "SEC_SPDIF_TX"
  49. #define LPASS_BE_MI2S_RX "MI2S_RX"
  50. #define LPASS_BE_MI2S_TX "MI2S_TX"
  51. #define LPASS_BE_QUAT_MI2S_RX "QUAT_MI2S_RX"
  52. #define LPASS_BE_QUAT_MI2S_TX "QUAT_MI2S_TX"
  53. #define LPASS_BE_SEC_MI2S_RX "SEC_MI2S_RX"
  54. #define LPASS_BE_SEC_MI2S_RX_SD1 "SEC_MI2S_RX_SD1"
  55. #define LPASS_BE_SEC_MI2S_TX "SEC_MI2S_TX"
  56. #define LPASS_BE_PRI_MI2S_RX "PRI_MI2S_RX"
  57. #define LPASS_BE_PRI_MI2S_TX "PRI_MI2S_TX"
  58. #define LPASS_BE_TERT_MI2S_RX "TERT_MI2S_RX"
  59. #define LPASS_BE_TERT_MI2S_TX "TERT_MI2S_TX"
  60. #define LPASS_BE_AUDIO_I2S_RX "AUDIO_I2S_RX"
  61. #define LPASS_BE_STUB_RX "STUB_RX"
  62. #define LPASS_BE_STUB_TX "STUB_TX"
  63. #define LPASS_BE_SLIMBUS_1_RX "SLIMBUS_1_RX"
  64. #define LPASS_BE_SLIMBUS_1_TX "SLIMBUS_1_TX"
  65. #define LPASS_BE_STUB_1_TX "STUB_1_TX"
  66. #define LPASS_BE_SLIMBUS_2_RX "SLIMBUS_2_RX"
  67. #define LPASS_BE_SLIMBUS_2_TX "SLIMBUS_2_TX"
  68. #define LPASS_BE_SLIMBUS_3_RX "SLIMBUS_3_RX"
  69. #define LPASS_BE_SLIMBUS_3_TX "SLIMBUS_3_TX"
  70. #define LPASS_BE_SLIMBUS_4_RX "SLIMBUS_4_RX"
  71. #define LPASS_BE_SLIMBUS_4_TX "SLIMBUS_4_TX"
  72. #define LPASS_BE_SLIMBUS_TX_VI "SLIMBUS_TX_VI"
  73. #define LPASS_BE_SLIMBUS_5_RX "SLIMBUS_5_RX"
  74. #define LPASS_BE_SLIMBUS_5_TX "SLIMBUS_5_TX"
  75. #define LPASS_BE_SLIMBUS_6_RX "SLIMBUS_6_RX"
  76. #define LPASS_BE_SLIMBUS_6_TX "SLIMBUS_6_TX"
  77. #define LPASS_BE_QUIN_MI2S_RX "QUIN_MI2S_RX"
  78. #define LPASS_BE_QUIN_MI2S_TX "QUIN_MI2S_TX"
  79. #define LPASS_BE_SENARY_MI2S_TX "SENARY_MI2S_TX"
  80. #define LPASS_BE_SENARY_MI2S_RX "SENARY_MI2S_RX"
  81. #define LPASS_BE_PRI_META_MI2S_RX "PRI_META_MI2S_RX"
  82. #define LPASS_BE_SEC_META_MI2S_RX "SEC_META_MI2S_RX"
  83. #define LPASS_BE_PRI_TDM_RX_0 "PRI_TDM_RX_0"
  84. #define LPASS_BE_PRI_TDM_TX_0 "PRI_TDM_TX_0"
  85. #define LPASS_BE_PRI_TDM_RX_1 "PRI_TDM_RX_1"
  86. #define LPASS_BE_PRI_TDM_TX_1 "PRI_TDM_TX_1"
  87. #define LPASS_BE_PRI_TDM_RX_2 "PRI_TDM_RX_2"
  88. #define LPASS_BE_PRI_TDM_TX_2 "PRI_TDM_TX_2"
  89. #define LPASS_BE_PRI_TDM_RX_3 "PRI_TDM_RX_3"
  90. #define LPASS_BE_PRI_TDM_TX_3 "PRI_TDM_TX_3"
  91. #define LPASS_BE_PRI_TDM_RX_4 "PRI_TDM_RX_4"
  92. #define LPASS_BE_PRI_TDM_TX_4 "PRI_TDM_TX_4"
  93. #define LPASS_BE_PRI_TDM_RX_5 "PRI_TDM_RX_5"
  94. #define LPASS_BE_PRI_TDM_TX_5 "PRI_TDM_TX_5"
  95. #define LPASS_BE_PRI_TDM_RX_6 "PRI_TDM_RX_6"
  96. #define LPASS_BE_PRI_TDM_TX_6 "PRI_TDM_TX_6"
  97. #define LPASS_BE_PRI_TDM_RX_7 "PRI_TDM_RX_7"
  98. #define LPASS_BE_PRI_TDM_TX_7 "PRI_TDM_TX_7"
  99. #define LPASS_BE_SEC_TDM_RX_0 "SEC_TDM_RX_0"
  100. #define LPASS_BE_SEC_TDM_TX_0 "SEC_TDM_TX_0"
  101. #define LPASS_BE_SEC_TDM_RX_1 "SEC_TDM_RX_1"
  102. #define LPASS_BE_SEC_TDM_TX_1 "SEC_TDM_TX_1"
  103. #define LPASS_BE_SEC_TDM_RX_2 "SEC_TDM_RX_2"
  104. #define LPASS_BE_SEC_TDM_TX_2 "SEC_TDM_TX_2"
  105. #define LPASS_BE_SEC_TDM_RX_3 "SEC_TDM_RX_3"
  106. #define LPASS_BE_SEC_TDM_TX_3 "SEC_TDM_TX_3"
  107. #define LPASS_BE_SEC_TDM_RX_4 "SEC_TDM_RX_4"
  108. #define LPASS_BE_SEC_TDM_TX_4 "SEC_TDM_TX_4"
  109. #define LPASS_BE_SEC_TDM_RX_5 "SEC_TDM_RX_5"
  110. #define LPASS_BE_SEC_TDM_TX_5 "SEC_TDM_TX_5"
  111. #define LPASS_BE_SEC_TDM_RX_6 "SEC_TDM_RX_6"
  112. #define LPASS_BE_SEC_TDM_TX_6 "SEC_TDM_TX_6"
  113. #define LPASS_BE_SEC_TDM_RX_7 "SEC_TDM_RX_7"
  114. #define LPASS_BE_SEC_TDM_TX_7 "SEC_TDM_TX_7"
  115. #define LPASS_BE_TERT_TDM_RX_0 "TERT_TDM_RX_0"
  116. #define LPASS_BE_TERT_TDM_TX_0 "TERT_TDM_TX_0"
  117. #define LPASS_BE_TERT_TDM_RX_1 "TERT_TDM_RX_1"
  118. #define LPASS_BE_TERT_TDM_TX_1 "TERT_TDM_TX_1"
  119. #define LPASS_BE_TERT_TDM_RX_2 "TERT_TDM_RX_2"
  120. #define LPASS_BE_TERT_TDM_TX_2 "TERT_TDM_TX_2"
  121. #define LPASS_BE_TERT_TDM_RX_3 "TERT_TDM_RX_3"
  122. #define LPASS_BE_TERT_TDM_TX_3 "TERT_TDM_TX_3"
  123. #define LPASS_BE_TERT_TDM_RX_4 "TERT_TDM_RX_4"
  124. #define LPASS_BE_TERT_TDM_TX_4 "TERT_TDM_TX_4"
  125. #define LPASS_BE_TERT_TDM_RX_5 "TERT_TDM_RX_5"
  126. #define LPASS_BE_TERT_TDM_TX_5 "TERT_TDM_TX_5"
  127. #define LPASS_BE_TERT_TDM_RX_6 "TERT_TDM_RX_6"
  128. #define LPASS_BE_TERT_TDM_TX_6 "TERT_TDM_TX_6"
  129. #define LPASS_BE_TERT_TDM_RX_7 "TERT_TDM_RX_7"
  130. #define LPASS_BE_TERT_TDM_TX_7 "TERT_TDM_TX_7"
  131. #define LPASS_BE_QUAT_TDM_RX_0 "QUAT_TDM_RX_0"
  132. #define LPASS_BE_QUAT_TDM_TX_0 "QUAT_TDM_TX_0"
  133. #define LPASS_BE_QUAT_TDM_RX_1 "QUAT_TDM_RX_1"
  134. #define LPASS_BE_QUAT_TDM_TX_1 "QUAT_TDM_TX_1"
  135. #define LPASS_BE_QUAT_TDM_RX_2 "QUAT_TDM_RX_2"
  136. #define LPASS_BE_QUAT_TDM_TX_2 "QUAT_TDM_TX_2"
  137. #define LPASS_BE_QUAT_TDM_RX_3 "QUAT_TDM_RX_3"
  138. #define LPASS_BE_QUAT_TDM_TX_3 "QUAT_TDM_TX_3"
  139. #define LPASS_BE_QUAT_TDM_RX_4 "QUAT_TDM_RX_4"
  140. #define LPASS_BE_QUAT_TDM_TX_4 "QUAT_TDM_TX_4"
  141. #define LPASS_BE_QUAT_TDM_RX_5 "QUAT_TDM_RX_5"
  142. #define LPASS_BE_QUAT_TDM_TX_5 "QUAT_TDM_TX_5"
  143. #define LPASS_BE_QUAT_TDM_RX_6 "QUAT_TDM_RX_6"
  144. #define LPASS_BE_QUAT_TDM_TX_6 "QUAT_TDM_TX_6"
  145. #define LPASS_BE_QUAT_TDM_RX_7 "QUAT_TDM_RX_7"
  146. #define LPASS_BE_QUAT_TDM_TX_7 "QUAT_TDM_TX_7"
  147. #define LPASS_BE_AFE_LOOPBACK_TX "AFE_LOOPBACK_TX"
  148. #define LPASS_BE_QUIN_TDM_RX_0 "QUIN_TDM_RX_0"
  149. #define LPASS_BE_QUIN_TDM_TX_0 "QUIN_TDM_TX_0"
  150. #define LPASS_BE_QUIN_TDM_RX_1 "QUIN_TDM_RX_1"
  151. #define LPASS_BE_QUIN_TDM_TX_1 "QUIN_TDM_TX_1"
  152. #define LPASS_BE_QUIN_TDM_RX_2 "QUIN_TDM_RX_2"
  153. #define LPASS_BE_QUIN_TDM_TX_2 "QUIN_TDM_TX_2"
  154. #define LPASS_BE_QUIN_TDM_RX_3 "QUIN_TDM_RX_3"
  155. #define LPASS_BE_QUIN_TDM_TX_3 "QUIN_TDM_TX_3"
  156. #define LPASS_BE_QUIN_TDM_RX_4 "QUIN_TDM_RX_4"
  157. #define LPASS_BE_QUIN_TDM_TX_4 "QUIN_TDM_TX_4"
  158. #define LPASS_BE_QUIN_TDM_RX_5 "QUIN_TDM_RX_5"
  159. #define LPASS_BE_QUIN_TDM_TX_5 "QUIN_TDM_TX_5"
  160. #define LPASS_BE_QUIN_TDM_RX_6 "QUIN_TDM_RX_6"
  161. #define LPASS_BE_QUIN_TDM_TX_6 "QUIN_TDM_TX_6"
  162. #define LPASS_BE_QUIN_TDM_RX_7 "QUIN_TDM_RX_7"
  163. #define LPASS_BE_QUIN_TDM_TX_7 "QUIN_TDM_TX_7"
  164. #define LPASS_BE_SEN_TDM_RX_0 "SEN_TDM_RX_0"
  165. #define LPASS_BE_SEN_TDM_TX_0 "SEN_TDM_TX_0"
  166. #define LPASS_BE_SEN_TDM_RX_1 "SEN_TDM_RX_1"
  167. #define LPASS_BE_SEN_TDM_TX_1 "SEN_TDM_TX_1"
  168. #define LPASS_BE_SEN_TDM_RX_2 "SEN_TDM_RX_2"
  169. #define LPASS_BE_SEN_TDM_TX_2 "SEN_TDM_TX_2"
  170. #define LPASS_BE_SEN_TDM_RX_3 "SEN_TDM_RX_3"
  171. #define LPASS_BE_SEN_TDM_TX_3 "SEN_TDM_TX_3"
  172. #define LPASS_BE_SEN_TDM_RX_4 "SEN_TDM_RX_4"
  173. #define LPASS_BE_SEN_TDM_TX_4 "SEN_TDM_TX_4"
  174. #define LPASS_BE_SEN_TDM_RX_5 "SEN_TDM_RX_5"
  175. #define LPASS_BE_SEN_TDM_TX_5 "SEN_TDM_TX_5"
  176. #define LPASS_BE_SEN_TDM_RX_6 "SEN_TDM_RX_6"
  177. #define LPASS_BE_SEN_TDM_TX_6 "SEN_TDM_TX_6"
  178. #define LPASS_BE_SEN_TDM_RX_7 "SEN_TDM_RX_7"
  179. #define LPASS_BE_SEN_TDM_TX_7 "SEN_TDM_TX_7"
  180. #define LPASS_BE_SLIMBUS_7_RX "SLIMBUS_7_RX"
  181. #define LPASS_BE_SLIMBUS_7_TX "SLIMBUS_7_TX"
  182. #define LPASS_BE_SLIMBUS_8_RX "SLIMBUS_8_RX"
  183. #define LPASS_BE_SLIMBUS_8_TX "SLIMBUS_8_TX"
  184. #define LPASS_BE_SLIMBUS_9_RX "SLIMBUS_9_RX"
  185. #define LPASS_BE_SLIMBUS_9_TX "SLIMBUS_9_TX"
  186. #define LPASS_BE_USB_AUDIO_RX "USB_AUDIO_RX"
  187. #define LPASS_BE_USB_AUDIO_TX "USB_AUDIO_TX"
  188. #define LPASS_BE_INT0_MI2S_RX "INT0_MI2S_RX"
  189. #define LPASS_BE_INT0_MI2S_TX "INT0_MI2S_TX"
  190. #define LPASS_BE_INT1_MI2S_RX "INT1_MI2S_RX"
  191. #define LPASS_BE_INT1_MI2S_TX "INT1_MI2S_TX"
  192. #define LPASS_BE_INT2_MI2S_RX "INT2_MI2S_RX"
  193. #define LPASS_BE_INT2_MI2S_TX "INT2_MI2S_TX"
  194. #define LPASS_BE_INT3_MI2S_RX "INT3_MI2S_RX"
  195. #define LPASS_BE_INT3_MI2S_TX "INT3_MI2S_TX"
  196. #define LPASS_BE_INT4_MI2S_RX "INT4_MI2S_RX"
  197. #define LPASS_BE_INT4_MI2S_TX "INT4_MI2S_TX"
  198. #define LPASS_BE_INT5_MI2S_RX "INT5_MI2S_RX"
  199. #define LPASS_BE_INT5_MI2S_TX "INT5_MI2S_TX"
  200. #define LPASS_BE_INT6_MI2S_RX "INT6_MI2S_RX"
  201. #define LPASS_BE_INT6_MI2S_TX "INT6_MI2S_TX"
  202. #define LPASS_BE_WSA_CDC_DMA_RX_0 "WSA_CDC_DMA_RX_0"
  203. #define LPASS_BE_WSA_CDC_DMA_TX_0 "WSA_CDC_DMA_TX_0"
  204. #define LPASS_BE_WSA_CDC_DMA_RX_1 "WSA_CDC_DMA_RX_1"
  205. #define LPASS_BE_WSA_CDC_DMA_TX_1 "WSA_CDC_DMA_TX_1"
  206. #define LPASS_BE_WSA_CDC_DMA_TX_2 "WSA_CDC_DMA_TX_2"
  207. #define LPASS_BE_VA_CDC_DMA_TX_0 "VA_CDC_DMA_TX_0"
  208. #define LPASS_BE_VA_CDC_DMA_TX_1 "VA_CDC_DMA_TX_1"
  209. #define LPASS_BE_VA_CDC_DMA_TX_2 "VA_CDC_DMA_TX_2"
  210. #define LPASS_BE_RX_CDC_DMA_RX_0 "RX_CDC_DMA_RX_0"
  211. #define LPASS_BE_RX_CDC_DMA_RX_1 "RX_CDC_DMA_RX_1"
  212. #define LPASS_BE_RX_CDC_DMA_RX_2 "RX_CDC_DMA_RX_2"
  213. #define LPASS_BE_RX_CDC_DMA_RX_3 "RX_CDC_DMA_RX_3"
  214. #define LPASS_BE_RX_CDC_DMA_RX_4 "RX_CDC_DMA_RX_4"
  215. #define LPASS_BE_RX_CDC_DMA_RX_5 "RX_CDC_DMA_RX_5"
  216. #define LPASS_BE_RX_CDC_DMA_RX_6 "RX_CDC_DMA_RX_6"
  217. #define LPASS_BE_RX_CDC_DMA_RX_7 "RX_CDC_DMA_RX_7"
  218. #define LPASS_BE_TX_CDC_DMA_TX_0 "TX_CDC_DMA_TX_0"
  219. #define LPASS_BE_TX_CDC_DMA_TX_1 "TX_CDC_DMA_TX_1"
  220. #define LPASS_BE_TX_CDC_DMA_TX_2 "TX_CDC_DMA_TX_2"
  221. #define LPASS_BE_TX_CDC_DMA_TX_3 "TX_CDC_DMA_TX_3"
  222. #define LPASS_BE_TX_CDC_DMA_TX_4 "TX_CDC_DMA_TX_4"
  223. #define LPASS_BE_TX_CDC_DMA_TX_5 "TX_CDC_DMA_TX_5"
  224. /* For multimedia front-ends, asm session is allocated dynamically.
  225. * Hence, asm session/multimedia front-end mapping has to be maintained.
  226. * Due to this reason, additional multimedia front-end must be placed before
  227. * non-multimedia front-ends.
  228. */
  229. enum {
  230. MSM_FRONTEND_DAI_MULTIMEDIA1 = 0,
  231. MSM_FRONTEND_DAI_MULTIMEDIA2,
  232. MSM_FRONTEND_DAI_MULTIMEDIA3,
  233. MSM_FRONTEND_DAI_MULTIMEDIA4,
  234. MSM_FRONTEND_DAI_MULTIMEDIA5,
  235. MSM_FRONTEND_DAI_MULTIMEDIA6,
  236. MSM_FRONTEND_DAI_MULTIMEDIA7,
  237. MSM_FRONTEND_DAI_MULTIMEDIA8,
  238. MSM_FRONTEND_DAI_MULTIMEDIA9,
  239. MSM_FRONTEND_DAI_MULTIMEDIA10,
  240. MSM_FRONTEND_DAI_MULTIMEDIA11,
  241. MSM_FRONTEND_DAI_MULTIMEDIA12,
  242. MSM_FRONTEND_DAI_MULTIMEDIA13,
  243. MSM_FRONTEND_DAI_MULTIMEDIA14,
  244. MSM_FRONTEND_DAI_MULTIMEDIA15,
  245. MSM_FRONTEND_DAI_MULTIMEDIA16,
  246. MSM_FRONTEND_DAI_MULTIMEDIA17,
  247. MSM_FRONTEND_DAI_MULTIMEDIA18,
  248. MSM_FRONTEND_DAI_MULTIMEDIA19,
  249. MSM_FRONTEND_DAI_MULTIMEDIA20,
  250. MSM_FRONTEND_DAI_MULTIMEDIA21,
  251. MSM_FRONTEND_DAI_MULTIMEDIA22,
  252. MSM_FRONTEND_DAI_MULTIMEDIA26,
  253. MSM_FRONTEND_DAI_MULTIMEDIA27,
  254. MSM_FRONTEND_DAI_MULTIMEDIA28,
  255. MSM_FRONTEND_DAI_MULTIMEDIA29,
  256. MSM_FRONTEND_DAI_MULTIMEDIA30,
  257. MSM_FRONTEND_DAI_VOIP,
  258. MSM_FRONTEND_DAI_AFE_RX,
  259. MSM_FRONTEND_DAI_AFE_TX,
  260. MSM_FRONTEND_DAI_VOICE_STUB,
  261. MSM_FRONTEND_DAI_DTMF_RX,
  262. MSM_FRONTEND_DAI_QCHAT,
  263. MSM_FRONTEND_DAI_VOLTE_STUB,
  264. MSM_FRONTEND_DAI_LSM1,
  265. MSM_FRONTEND_DAI_LSM2,
  266. MSM_FRONTEND_DAI_LSM3,
  267. MSM_FRONTEND_DAI_LSM4,
  268. MSM_FRONTEND_DAI_LSM5,
  269. MSM_FRONTEND_DAI_LSM6,
  270. MSM_FRONTEND_DAI_LSM7,
  271. MSM_FRONTEND_DAI_LSM8,
  272. MSM_FRONTEND_DAI_VOICE2_STUB,
  273. MSM_FRONTEND_DAI_VOICEMMODE1,
  274. MSM_FRONTEND_DAI_VOICEMMODE2,
  275. MSM_FRONTEND_DAI_MAX,
  276. };
  277. #define MSM_FRONTEND_DAI_MM_SIZE (MSM_FRONTEND_DAI_MULTIMEDIA30 + 1)
  278. #define MSM_FRONTEND_DAI_MM_MAX_ID MSM_FRONTEND_DAI_MULTIMEDIA30
  279. enum {
  280. MSM_BACKEND_DAI_PRI_I2S_RX = 0,
  281. MSM_BACKEND_DAI_PRI_I2S_TX,
  282. MSM_BACKEND_DAI_SLIMBUS_0_RX,
  283. MSM_BACKEND_DAI_SLIMBUS_0_TX,
  284. MSM_BACKEND_DAI_HDMI_RX,
  285. MSM_BACKEND_DAI_INT_BT_SCO_RX,
  286. MSM_BACKEND_DAI_INT_BT_SCO_TX,
  287. MSM_BACKEND_DAI_INT_FM_RX,
  288. MSM_BACKEND_DAI_INT_FM_TX,
  289. MSM_BACKEND_DAI_AFE_PCM_RX,
  290. MSM_BACKEND_DAI_AFE_PCM_TX,
  291. MSM_BACKEND_DAI_AUXPCM_RX,
  292. MSM_BACKEND_DAI_AUXPCM_TX,
  293. MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  294. MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  295. MSM_BACKEND_DAI_INCALL_RECORD_RX,
  296. MSM_BACKEND_DAI_INCALL_RECORD_TX,
  297. MSM_BACKEND_DAI_MI2S_RX,
  298. MSM_BACKEND_DAI_MI2S_TX,
  299. MSM_BACKEND_DAI_SEC_I2S_RX,
  300. MSM_BACKEND_DAI_SLIMBUS_1_RX,
  301. MSM_BACKEND_DAI_SLIMBUS_1_TX,
  302. MSM_BACKEND_DAI_SLIMBUS_2_RX,
  303. MSM_BACKEND_DAI_SLIMBUS_2_TX,
  304. MSM_BACKEND_DAI_SLIMBUS_3_RX,
  305. MSM_BACKEND_DAI_SLIMBUS_3_TX,
  306. MSM_BACKEND_DAI_SLIMBUS_4_RX,
  307. MSM_BACKEND_DAI_SLIMBUS_4_TX,
  308. MSM_BACKEND_DAI_SLIMBUS_5_RX,
  309. MSM_BACKEND_DAI_SLIMBUS_5_TX,
  310. MSM_BACKEND_DAI_SLIMBUS_6_RX,
  311. MSM_BACKEND_DAI_SLIMBUS_6_TX,
  312. MSM_BACKEND_DAI_SLIMBUS_7_RX,
  313. MSM_BACKEND_DAI_SLIMBUS_7_TX,
  314. MSM_BACKEND_DAI_SLIMBUS_8_RX,
  315. MSM_BACKEND_DAI_SLIMBUS_8_TX,
  316. MSM_BACKEND_DAI_EXTPROC_RX,
  317. MSM_BACKEND_DAI_EXTPROC_TX,
  318. MSM_BACKEND_DAI_EXTPROC_EC_TX,
  319. MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  320. MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  321. MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  322. MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  323. MSM_BACKEND_DAI_PRI_MI2S_RX,
  324. MSM_BACKEND_DAI_PRI_MI2S_TX,
  325. MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  326. MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  327. MSM_BACKEND_DAI_AUDIO_I2S_RX,
  328. MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  329. MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  330. MSM_BACKEND_DAI_PRI_SPDIF_RX,
  331. MSM_BACKEND_DAI_SECONDARY_MI2S_RX_SD1,
  332. MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  333. MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  334. MSM_BACKEND_DAI_SENARY_MI2S_TX,
  335. MSM_BACKEND_DAI_PRI_TDM_RX_0,
  336. MSM_BACKEND_DAI_PRI_TDM_TX_0,
  337. MSM_BACKEND_DAI_PRI_TDM_RX_1,
  338. MSM_BACKEND_DAI_PRI_TDM_TX_1,
  339. MSM_BACKEND_DAI_PRI_TDM_RX_2,
  340. MSM_BACKEND_DAI_PRI_TDM_TX_2,
  341. MSM_BACKEND_DAI_PRI_TDM_RX_3,
  342. MSM_BACKEND_DAI_PRI_TDM_TX_3,
  343. MSM_BACKEND_DAI_PRI_TDM_RX_4,
  344. MSM_BACKEND_DAI_PRI_TDM_TX_4,
  345. MSM_BACKEND_DAI_PRI_TDM_RX_5,
  346. MSM_BACKEND_DAI_PRI_TDM_TX_5,
  347. MSM_BACKEND_DAI_PRI_TDM_RX_6,
  348. MSM_BACKEND_DAI_PRI_TDM_TX_6,
  349. MSM_BACKEND_DAI_PRI_TDM_RX_7,
  350. MSM_BACKEND_DAI_PRI_TDM_TX_7,
  351. MSM_BACKEND_DAI_SEC_TDM_RX_0,
  352. MSM_BACKEND_DAI_SEC_TDM_TX_0,
  353. MSM_BACKEND_DAI_SEC_TDM_RX_1,
  354. MSM_BACKEND_DAI_SEC_TDM_TX_1,
  355. MSM_BACKEND_DAI_SEC_TDM_RX_2,
  356. MSM_BACKEND_DAI_SEC_TDM_TX_2,
  357. MSM_BACKEND_DAI_SEC_TDM_RX_3,
  358. MSM_BACKEND_DAI_SEC_TDM_TX_3,
  359. MSM_BACKEND_DAI_SEC_TDM_RX_4,
  360. MSM_BACKEND_DAI_SEC_TDM_TX_4,
  361. MSM_BACKEND_DAI_SEC_TDM_RX_5,
  362. MSM_BACKEND_DAI_SEC_TDM_TX_5,
  363. MSM_BACKEND_DAI_SEC_TDM_RX_6,
  364. MSM_BACKEND_DAI_SEC_TDM_TX_6,
  365. MSM_BACKEND_DAI_SEC_TDM_RX_7,
  366. MSM_BACKEND_DAI_SEC_TDM_TX_7,
  367. MSM_BACKEND_DAI_TERT_TDM_RX_0,
  368. MSM_BACKEND_DAI_TERT_TDM_TX_0,
  369. MSM_BACKEND_DAI_TERT_TDM_RX_1,
  370. MSM_BACKEND_DAI_TERT_TDM_TX_1,
  371. MSM_BACKEND_DAI_TERT_TDM_RX_2,
  372. MSM_BACKEND_DAI_TERT_TDM_TX_2,
  373. MSM_BACKEND_DAI_TERT_TDM_RX_3,
  374. MSM_BACKEND_DAI_TERT_TDM_TX_3,
  375. MSM_BACKEND_DAI_TERT_TDM_RX_4,
  376. MSM_BACKEND_DAI_TERT_TDM_TX_4,
  377. MSM_BACKEND_DAI_TERT_TDM_RX_5,
  378. MSM_BACKEND_DAI_TERT_TDM_TX_5,
  379. MSM_BACKEND_DAI_TERT_TDM_RX_6,
  380. MSM_BACKEND_DAI_TERT_TDM_TX_6,
  381. MSM_BACKEND_DAI_TERT_TDM_RX_7,
  382. MSM_BACKEND_DAI_TERT_TDM_TX_7,
  383. MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  384. MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  385. MSM_BACKEND_DAI_QUAT_TDM_RX_1,
  386. MSM_BACKEND_DAI_QUAT_TDM_TX_1,
  387. MSM_BACKEND_DAI_QUAT_TDM_RX_2,
  388. MSM_BACKEND_DAI_QUAT_TDM_TX_2,
  389. MSM_BACKEND_DAI_QUAT_TDM_RX_3,
  390. MSM_BACKEND_DAI_QUAT_TDM_TX_3,
  391. MSM_BACKEND_DAI_QUAT_TDM_RX_4,
  392. MSM_BACKEND_DAI_QUAT_TDM_TX_4,
  393. MSM_BACKEND_DAI_QUAT_TDM_RX_5,
  394. MSM_BACKEND_DAI_QUAT_TDM_TX_5,
  395. MSM_BACKEND_DAI_QUAT_TDM_RX_6,
  396. MSM_BACKEND_DAI_QUAT_TDM_TX_6,
  397. MSM_BACKEND_DAI_QUAT_TDM_RX_7,
  398. MSM_BACKEND_DAI_QUAT_TDM_TX_7,
  399. MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  400. MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  401. MSM_BACKEND_DAI_QUIN_TDM_RX_1,
  402. MSM_BACKEND_DAI_QUIN_TDM_TX_1,
  403. MSM_BACKEND_DAI_QUIN_TDM_RX_2,
  404. MSM_BACKEND_DAI_QUIN_TDM_TX_2,
  405. MSM_BACKEND_DAI_QUIN_TDM_RX_3,
  406. MSM_BACKEND_DAI_QUIN_TDM_TX_3,
  407. MSM_BACKEND_DAI_QUIN_TDM_RX_4,
  408. MSM_BACKEND_DAI_QUIN_TDM_TX_4,
  409. MSM_BACKEND_DAI_QUIN_TDM_RX_5,
  410. MSM_BACKEND_DAI_QUIN_TDM_TX_5,
  411. MSM_BACKEND_DAI_QUIN_TDM_RX_6,
  412. MSM_BACKEND_DAI_QUIN_TDM_TX_6,
  413. MSM_BACKEND_DAI_QUIN_TDM_RX_7,
  414. MSM_BACKEND_DAI_QUIN_TDM_TX_7,
  415. MSM_BACKEND_DAI_SEN_TDM_RX_0,
  416. MSM_BACKEND_DAI_SEN_TDM_TX_0,
  417. MSM_BACKEND_DAI_SEN_TDM_RX_1,
  418. MSM_BACKEND_DAI_SEN_TDM_TX_1,
  419. MSM_BACKEND_DAI_SEN_TDM_RX_2,
  420. MSM_BACKEND_DAI_SEN_TDM_TX_2,
  421. MSM_BACKEND_DAI_SEN_TDM_RX_3,
  422. MSM_BACKEND_DAI_SEN_TDM_TX_3,
  423. MSM_BACKEND_DAI_SEN_TDM_RX_4,
  424. MSM_BACKEND_DAI_SEN_TDM_TX_4,
  425. MSM_BACKEND_DAI_SEN_TDM_RX_5,
  426. MSM_BACKEND_DAI_SEN_TDM_TX_5,
  427. MSM_BACKEND_DAI_SEN_TDM_RX_6,
  428. MSM_BACKEND_DAI_SEN_TDM_TX_6,
  429. MSM_BACKEND_DAI_SEN_TDM_RX_7,
  430. MSM_BACKEND_DAI_SEN_TDM_TX_7,
  431. MSM_BACKEND_DAI_INT_BT_A2DP_RX,
  432. MSM_BACKEND_DAI_USB_RX,
  433. MSM_BACKEND_DAI_USB_TX,
  434. MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  435. MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  436. MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  437. MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  438. MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  439. MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  440. MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  441. MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  442. MSM_BACKEND_DAI_INT0_MI2S_RX,
  443. MSM_BACKEND_DAI_INT0_MI2S_TX,
  444. MSM_BACKEND_DAI_INT1_MI2S_RX,
  445. MSM_BACKEND_DAI_INT1_MI2S_TX,
  446. MSM_BACKEND_DAI_INT2_MI2S_RX,
  447. MSM_BACKEND_DAI_INT2_MI2S_TX,
  448. MSM_BACKEND_DAI_INT3_MI2S_RX,
  449. MSM_BACKEND_DAI_INT3_MI2S_TX,
  450. MSM_BACKEND_DAI_INT4_MI2S_RX,
  451. MSM_BACKEND_DAI_INT4_MI2S_TX,
  452. MSM_BACKEND_DAI_INT5_MI2S_RX,
  453. MSM_BACKEND_DAI_INT5_MI2S_TX,
  454. MSM_BACKEND_DAI_INT6_MI2S_RX,
  455. MSM_BACKEND_DAI_INT6_MI2S_TX,
  456. MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  457. MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  458. MSM_BACKEND_DAI_SENARY_MI2S_RX,
  459. MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  460. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  461. MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  462. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  463. MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2,
  464. MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  465. MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  466. MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  467. MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  468. MSM_BACKEND_DAI_TX_CDC_DMA_TX_0,
  469. MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  470. MSM_BACKEND_DAI_TX_CDC_DMA_TX_1,
  471. MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  472. MSM_BACKEND_DAI_TX_CDC_DMA_TX_2,
  473. MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  474. MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  475. MSM_BACKEND_DAI_RX_CDC_DMA_RX_4,
  476. MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  477. MSM_BACKEND_DAI_RX_CDC_DMA_RX_5,
  478. MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  479. MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  480. MSM_BACKEND_DAI_RX_CDC_DMA_RX_7,
  481. MSM_BACKEND_DAI_PRI_SPDIF_TX,
  482. MSM_BACKEND_DAI_SEC_SPDIF_RX,
  483. MSM_BACKEND_DAI_SEC_SPDIF_TX,
  484. MSM_BACKEND_DAI_SLIMBUS_9_RX,
  485. MSM_BACKEND_DAI_SLIMBUS_9_TX,
  486. MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  487. MSM_BACKEND_DAI_PRI_META_MI2S_RX,
  488. MSM_BACKEND_DAI_SEC_META_MI2S_RX,
  489. MSM_BACKEND_DAI_MAX,
  490. };
  491. enum msm_pcm_routing_event {
  492. MSM_PCM_RT_EVT_BUF_RECFG,
  493. MSM_PCM_RT_EVT_DEVSWITCH,
  494. MSM_PCM_RT_EVT_MAX,
  495. };
  496. enum {
  497. EXT_EC_REF_NONE = 0,
  498. EXT_EC_REF_PRI_MI2S_TX,
  499. EXT_EC_REF_SEC_MI2S_TX,
  500. EXT_EC_REF_TERT_MI2S_TX,
  501. EXT_EC_REF_QUAT_MI2S_TX,
  502. EXT_EC_REF_QUIN_MI2S_TX,
  503. EXT_EC_REF_SLIM_1_TX,
  504. EXT_EC_REF_PRI_TDM_TX,
  505. EXT_EC_REF_SEC_TDM_TX,
  506. };
  507. #define INVALID_SESSION -1
  508. #define SESSION_TYPE_RX 0
  509. #define SESSION_TYPE_TX 1
  510. #define MAX_SESSION_TYPES 2
  511. #define INT_RX_VOL_MAX_STEPS 0x2000
  512. #define INT_RX_VOL_GAIN 0x2000
  513. #define RELEASE_LOCK 0
  514. #define ACQUIRE_LOCK 1
  515. #define MSM_BACKEND_DAI_PP_PARAMS_REQ_MAX 2
  516. #define HDMI_RX_ID 0x8001
  517. #define ADM_PP_PARAM_MUTE_ID 0
  518. #define ADM_PP_PARAM_MUTE_BIT 1
  519. #define ADM_PP_PARAM_LATENCY_ID 1
  520. #define ADM_PP_PARAM_LATENCY_BIT 2
  521. #define BE_DAI_PORT_SESSIONS_IDX_MAX 4
  522. #define BE_DAI_FE_SESSIONS_IDX_MAX 2
  523. #define STREAM_TYPE_ASM 0
  524. #define STREAM_TYPE_LSM 1
  525. enum {
  526. ADM_TOPOLOGY_CAL_TYPE_IDX = 0,
  527. ADM_LSM_TOPOLOGY_CAL_TYPE_IDX,
  528. MAX_ROUTING_CAL_TYPES
  529. };
  530. struct msm_pcm_routing_evt {
  531. void (*event_func)(enum msm_pcm_routing_event, void *);
  532. void *priv_data;
  533. };
  534. struct msm_pcm_routing_bdai_data {
  535. u16 port_id; /* AFE port ID */
  536. u8 active; /* track if this backend is enabled */
  537. /* Front-end sessions */
  538. unsigned long fe_sessions[BE_DAI_FE_SESSIONS_IDX_MAX];
  539. /*
  540. * Track Tx BE ports -> Rx BE ports.
  541. * port_sessions[0] used to track BE 0 to BE 63.
  542. * port_sessions[1] used to track BE 64 to BE 127.
  543. * port_sessions[2] used to track BE 128 to BE 191.
  544. * port_sessions[3] used to track BE 192 to BE 255.
  545. */
  546. u64 port_sessions[BE_DAI_PORT_SESSIONS_IDX_MAX];
  547. unsigned int sample_rate;
  548. unsigned int channel;
  549. unsigned int format;
  550. unsigned int adm_override_ch;
  551. char *name;
  552. };
  553. struct msm_pcm_routing_fdai_data {
  554. u16 be_srate; /* track prior backend sample rate for flushing purpose */
  555. int strm_id; /* ASM stream ID */
  556. int perf_mode;
  557. struct msm_pcm_routing_evt event_info;
  558. u32 passthr_mode;
  559. };
  560. #define MAX_APP_TYPES 16
  561. struct msm_pcm_routing_app_type_data {
  562. int app_type;
  563. u32 sample_rate;
  564. int bit_width;
  565. u32 num_out_channels;
  566. };
  567. struct msm_pcm_stream_app_type_cfg {
  568. int app_type;
  569. int acdb_dev_id;
  570. int sample_rate;
  571. };
  572. /* dai_id: front-end ID,
  573. * dspst_id: DSP audio stream ID
  574. * stream_type: playback or capture
  575. */
  576. int msm_pcm_routing_reg_phy_stream(int fedai_id, int perf_mode, int dspst_id,
  577. int stream_type);
  578. void msm_pcm_routing_reg_psthr_stream(int fedai_id, int dspst_id,
  579. int stream_type);
  580. int msm_pcm_routing_reg_phy_compr_stream(int fedai_id, int perf_mode,
  581. int dspst_id, int stream_type,
  582. uint32_t compr_passthr);
  583. int msm_pcm_routing_reg_phy_stream_v2(int fedai_id, int perf_mode,
  584. int dspst_id, int stream_type,
  585. struct msm_pcm_routing_evt event_info);
  586. void msm_pcm_routing_dereg_phy_stream(int fedai_id, int stream_type);
  587. int msm_routing_check_backend_enabled(int fedai_id);
  588. void msm_pcm_routing_get_bedai_info(int be_idx,
  589. struct msm_pcm_routing_bdai_data *bedai);
  590. void msm_pcm_routing_get_fedai_info(int fe_idx, int sess_type,
  591. struct msm_pcm_routing_fdai_data *fe_dai);
  592. void msm_pcm_routing_acquire_lock(void);
  593. void msm_pcm_routing_release_lock(void);
  594. int msm_pcm_routing_reg_stream_app_type_cfg(
  595. int fedai_id, int session_type, int be_id,
  596. struct msm_pcm_stream_app_type_cfg *cfg_data);
  597. int msm_pcm_routing_get_stream_app_type_cfg(
  598. int fedai_id, int session_type, int *be_id,
  599. struct msm_pcm_stream_app_type_cfg *cfg_data);
  600. int msm_pcm_routing_send_chmix_cfg(int fe_id, int ip_channel_cnt,
  601. int op_channel_cnt, int *ch_wght_coeff,
  602. int session_type, int stream_type);
  603. int msm_pcm_routing_get_pp_ch_cnt(int fe_id, int session_type);
  604. int msm_pcm_routing_set_channel_mixer_cfg(
  605. int fe_id, int session_type,
  606. struct msm_pcm_channel_mixer *params);
  607. int msm_pcm_routing_set_channel_mixer_runtime(
  608. int be_id, int session_id,
  609. int session_type,
  610. struct msm_pcm_channel_mixer *params);
  611. #endif /*_MSM_PCM_H*/