va-macro.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "bolero-clk-rsc.h"
  18. /* pm runtime auto suspend timer in msecs */
  19. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  20. #define VA_MACRO_MAX_OFFSET 0x1000
  21. #define VA_MACRO_NUM_DECIMATORS 8
  22. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define VA_MACRO_MCLK_FREQ 9600000
  34. #define VA_MACRO_TX_PATH_OFFSET 0x80
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  36. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  37. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  38. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  39. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  40. #define MAX_RETRY_ATTEMPTS 500
  41. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  42. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  43. module_param(va_tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  45. enum {
  46. VA_MACRO_AIF_INVALID = 0,
  47. VA_MACRO_AIF1_CAP,
  48. VA_MACRO_AIF2_CAP,
  49. VA_MACRO_AIF3_CAP,
  50. VA_MACRO_MAX_DAIS,
  51. };
  52. enum {
  53. VA_MACRO_DEC0,
  54. VA_MACRO_DEC1,
  55. VA_MACRO_DEC2,
  56. VA_MACRO_DEC3,
  57. VA_MACRO_DEC4,
  58. VA_MACRO_DEC5,
  59. VA_MACRO_DEC6,
  60. VA_MACRO_DEC7,
  61. VA_MACRO_DEC_MAX,
  62. };
  63. enum {
  64. VA_MACRO_CLK_DIV_2,
  65. VA_MACRO_CLK_DIV_3,
  66. VA_MACRO_CLK_DIV_4,
  67. VA_MACRO_CLK_DIV_6,
  68. VA_MACRO_CLK_DIV_8,
  69. VA_MACRO_CLK_DIV_16,
  70. };
  71. enum {
  72. MSM_DMIC,
  73. SWR_MIC,
  74. };
  75. struct va_mute_work {
  76. struct va_macro_priv *va_priv;
  77. u32 decimator;
  78. struct delayed_work dwork;
  79. };
  80. struct hpf_work {
  81. struct va_macro_priv *va_priv;
  82. u8 decimator;
  83. u8 hpf_cut_off_freq;
  84. struct delayed_work dwork;
  85. };
  86. struct va_macro_priv {
  87. struct device *dev;
  88. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  89. bool va_without_decimation;
  90. struct clk *lpass_audio_hw_vote;
  91. struct mutex mclk_lock;
  92. struct snd_soc_component *component;
  93. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  94. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  95. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  96. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  97. s32 dmic_0_1_clk_cnt;
  98. s32 dmic_2_3_clk_cnt;
  99. s32 dmic_4_5_clk_cnt;
  100. s32 dmic_6_7_clk_cnt;
  101. u16 dmic_clk_div;
  102. u16 va_mclk_users;
  103. u16 mclk_mux_sel;
  104. char __iomem *va_io_base;
  105. char __iomem *va_island_mode_muxsel;
  106. struct regulator *micb_supply;
  107. u32 micb_voltage;
  108. u32 micb_current;
  109. u32 version;
  110. int micb_users;
  111. u16 default_clk_id;
  112. u16 clk_id;
  113. int tx_clk_status;
  114. };
  115. static bool va_macro_get_data(struct snd_soc_component *component,
  116. struct device **va_dev,
  117. struct va_macro_priv **va_priv,
  118. const char *func_name)
  119. {
  120. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  121. if (!(*va_dev)) {
  122. dev_err(component->dev,
  123. "%s: null device for macro!\n", func_name);
  124. return false;
  125. }
  126. *va_priv = dev_get_drvdata((*va_dev));
  127. if (!(*va_priv) || !(*va_priv)->component) {
  128. dev_err(component->dev,
  129. "%s: priv is null for macro!\n", func_name);
  130. return false;
  131. }
  132. return true;
  133. }
  134. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  135. bool mclk_enable, bool dapm)
  136. {
  137. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  138. int ret = 0;
  139. if (regmap == NULL) {
  140. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  141. return -EINVAL;
  142. }
  143. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  144. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  145. mutex_lock(&va_priv->mclk_lock);
  146. if (mclk_enable) {
  147. if (va_priv->va_mclk_users == 0) {
  148. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  149. va_priv->default_clk_id,
  150. va_priv->clk_id,
  151. true);
  152. if (ret < 0) {
  153. dev_err(va_priv->dev,
  154. "%s: va request clock en failed\n",
  155. __func__);
  156. goto exit;
  157. }
  158. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  159. true);
  160. regcache_mark_dirty(regmap);
  161. regcache_sync_region(regmap,
  162. VA_START_OFFSET,
  163. VA_MAX_OFFSET);
  164. }
  165. va_priv->va_mclk_users++;
  166. } else {
  167. if (va_priv->va_mclk_users <= 0) {
  168. dev_err(va_priv->dev, "%s: clock already disabled\n",
  169. __func__);
  170. va_priv->va_mclk_users = 0;
  171. goto exit;
  172. }
  173. va_priv->va_mclk_users--;
  174. if (va_priv->va_mclk_users == 0) {
  175. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  176. false);
  177. bolero_clk_rsc_request_clock(va_priv->dev,
  178. va_priv->default_clk_id,
  179. va_priv->clk_id,
  180. false);
  181. }
  182. }
  183. exit:
  184. mutex_unlock(&va_priv->mclk_lock);
  185. return ret;
  186. }
  187. static int va_macro_event_handler(struct snd_soc_component *component,
  188. u16 event, u32 data)
  189. {
  190. struct device *va_dev = NULL;
  191. struct va_macro_priv *va_priv = NULL;
  192. int retry_cnt = MAX_RETRY_ATTEMPTS;
  193. int ret = 0;
  194. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  195. return -EINVAL;
  196. switch (event) {
  197. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  198. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  199. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  200. __func__, retry_cnt);
  201. /*
  202. * Userspace takes 10 seconds to close
  203. * the session when pcm_start fails due to concurrency
  204. * with PDR/SSR. Loop and check every 20ms till 10
  205. * seconds for va_mclk user count to get reset to 0
  206. * which ensures userspace teardown is done and SSR
  207. * powerup seq can proceed.
  208. */
  209. msleep(20);
  210. retry_cnt--;
  211. }
  212. if (retry_cnt == 0)
  213. dev_err(va_dev,
  214. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  215. __func__);
  216. break;
  217. case BOLERO_MACRO_EVT_SSR_UP:
  218. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  219. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  220. va_priv->default_clk_id,
  221. VA_CORE_CLK, true);
  222. if (ret < 0)
  223. dev_err_ratelimited(va_priv->dev,
  224. "%s, failed to enable clk, ret:%d\n",
  225. __func__, ret);
  226. else
  227. bolero_clk_rsc_request_clock(va_priv->dev,
  228. va_priv->default_clk_id,
  229. VA_CORE_CLK, false);
  230. case BOLERO_MACRO_EVT_CLK_RESET:
  231. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  232. break;
  233. case BOLERO_MACRO_EVT_SSR_DOWN:
  234. if ((!pm_runtime_enabled(va_dev) ||
  235. !pm_runtime_suspended(va_dev))) {
  236. ret = bolero_runtime_suspend(va_dev);
  237. if (!ret) {
  238. pm_runtime_disable(va_dev);
  239. pm_runtime_set_suspended(va_dev);
  240. pm_runtime_enable(va_dev);
  241. }
  242. }
  243. break;
  244. default:
  245. break;
  246. }
  247. return 0;
  248. }
  249. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  250. struct snd_kcontrol *kcontrol, int event)
  251. {
  252. struct snd_soc_component *component =
  253. snd_soc_dapm_to_component(w->dapm);
  254. int ret = 0;
  255. struct device *va_dev = NULL;
  256. struct va_macro_priv *va_priv = NULL;
  257. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  258. return -EINVAL;
  259. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  260. switch (event) {
  261. case SND_SOC_DAPM_PRE_PMU:
  262. if (va_priv->lpass_audio_hw_vote) {
  263. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  264. if (ret)
  265. dev_err(va_dev,
  266. "%s: lpass audio hw enable failed\n",
  267. __func__);
  268. }
  269. if (!ret)
  270. if (bolero_tx_clk_switch(component))
  271. dev_dbg(va_dev, "%s: clock switch failed\n",
  272. __func__);
  273. bolero_register_event_listener(component, true);
  274. break;
  275. case SND_SOC_DAPM_POST_PMD:
  276. bolero_register_event_listener(component, false);
  277. if (bolero_tx_clk_switch(component))
  278. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  279. if (va_priv->lpass_audio_hw_vote)
  280. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  281. break;
  282. default:
  283. dev_err(va_priv->dev,
  284. "%s: invalid DAPM event %d\n", __func__, event);
  285. ret = -EINVAL;
  286. }
  287. return ret;
  288. }
  289. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  290. struct snd_kcontrol *kcontrol, int event)
  291. {
  292. struct snd_soc_component *component =
  293. snd_soc_dapm_to_component(w->dapm);
  294. int ret = 0;
  295. struct device *va_dev = NULL;
  296. struct va_macro_priv *va_priv = NULL;
  297. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  298. return -EINVAL;
  299. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  300. switch (event) {
  301. case SND_SOC_DAPM_PRE_PMU:
  302. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  303. va_priv->default_clk_id,
  304. TX_CORE_CLK,
  305. true);
  306. if (!ret)
  307. va_priv->tx_clk_status++;
  308. ret = va_macro_mclk_enable(va_priv, 1, true);
  309. break;
  310. case SND_SOC_DAPM_POST_PMD:
  311. va_macro_mclk_enable(va_priv, 0, true);
  312. if (va_priv->tx_clk_status > 0) {
  313. bolero_clk_rsc_request_clock(va_priv->dev,
  314. va_priv->default_clk_id,
  315. TX_CORE_CLK,
  316. false);
  317. va_priv->tx_clk_status--;
  318. }
  319. break;
  320. default:
  321. dev_err(va_priv->dev,
  322. "%s: invalid DAPM event %d\n", __func__, event);
  323. ret = -EINVAL;
  324. }
  325. return ret;
  326. }
  327. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  328. {
  329. struct delayed_work *hpf_delayed_work;
  330. struct hpf_work *hpf_work;
  331. struct va_macro_priv *va_priv;
  332. struct snd_soc_component *component;
  333. u16 dec_cfg_reg, hpf_gate_reg;
  334. u8 hpf_cut_off_freq;
  335. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  336. hpf_delayed_work = to_delayed_work(work);
  337. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  338. va_priv = hpf_work->va_priv;
  339. component = va_priv->component;
  340. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  341. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  342. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  343. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  344. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  345. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  346. __func__, hpf_work->decimator, hpf_cut_off_freq);
  347. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  348. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  349. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  350. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  351. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  352. adc_n = snd_soc_component_read32(component, adc_reg) &
  353. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  354. if (adc_n >= BOLERO_ADC_MAX)
  355. goto va_hpf_set;
  356. /* analog mic clear TX hold */
  357. bolero_clear_amic_tx_hold(component->dev, adc_n);
  358. }
  359. va_hpf_set:
  360. snd_soc_component_update_bits(component,
  361. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  362. hpf_cut_off_freq << 5);
  363. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  364. /* Minimum 1 clk cycle delay is required as per HW spec */
  365. usleep_range(1000, 1010);
  366. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  367. }
  368. static void va_macro_mute_update_callback(struct work_struct *work)
  369. {
  370. struct va_mute_work *va_mute_dwork;
  371. struct snd_soc_component *component = NULL;
  372. struct va_macro_priv *va_priv;
  373. struct delayed_work *delayed_work;
  374. u16 tx_vol_ctl_reg, decimator;
  375. delayed_work = to_delayed_work(work);
  376. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  377. va_priv = va_mute_dwork->va_priv;
  378. component = va_priv->component;
  379. decimator = va_mute_dwork->decimator;
  380. tx_vol_ctl_reg =
  381. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  382. VA_MACRO_TX_PATH_OFFSET * decimator;
  383. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  384. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  385. __func__, decimator);
  386. }
  387. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  388. struct snd_ctl_elem_value *ucontrol)
  389. {
  390. struct snd_soc_dapm_widget *widget =
  391. snd_soc_dapm_kcontrol_widget(kcontrol);
  392. struct snd_soc_component *component =
  393. snd_soc_dapm_to_component(widget->dapm);
  394. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  395. unsigned int val;
  396. u16 mic_sel_reg, dmic_clk_reg;
  397. struct device *va_dev = NULL;
  398. struct va_macro_priv *va_priv = NULL;
  399. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  400. return -EINVAL;
  401. val = ucontrol->value.enumerated.item[0];
  402. if (val > e->items - 1)
  403. return -EINVAL;
  404. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  405. widget->name, val);
  406. switch (e->reg) {
  407. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  408. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  409. break;
  410. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  411. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  412. break;
  413. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  414. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  415. break;
  416. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  417. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  418. break;
  419. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  420. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  421. break;
  422. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  423. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  424. break;
  425. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  426. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  427. break;
  428. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  429. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  430. break;
  431. default:
  432. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  433. __func__, e->reg);
  434. return -EINVAL;
  435. }
  436. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  437. if (val != 0) {
  438. if (val < 5) {
  439. snd_soc_component_update_bits(component,
  440. mic_sel_reg,
  441. 1 << 7, 0x0 << 7);
  442. } else {
  443. snd_soc_component_update_bits(component,
  444. mic_sel_reg,
  445. 1 << 7, 0x1 << 7);
  446. snd_soc_component_update_bits(component,
  447. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  448. 0x80, 0x00);
  449. dmic_clk_reg =
  450. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  451. ((val - 5)/2) * 4;
  452. snd_soc_component_update_bits(component,
  453. dmic_clk_reg,
  454. 0x0E, va_priv->dmic_clk_div << 0x1);
  455. }
  456. }
  457. } else {
  458. /* DMIC selected */
  459. if (val != 0)
  460. snd_soc_component_update_bits(component, mic_sel_reg,
  461. 1 << 7, 1 << 7);
  462. }
  463. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  464. }
  465. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  466. struct snd_ctl_elem_value *ucontrol)
  467. {
  468. struct snd_soc_dapm_widget *widget =
  469. snd_soc_dapm_kcontrol_widget(kcontrol);
  470. struct snd_soc_component *component =
  471. snd_soc_dapm_to_component(widget->dapm);
  472. struct soc_multi_mixer_control *mixer =
  473. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  474. u32 dai_id = widget->shift;
  475. u32 dec_id = mixer->shift;
  476. struct device *va_dev = NULL;
  477. struct va_macro_priv *va_priv = NULL;
  478. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  479. return -EINVAL;
  480. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  481. ucontrol->value.integer.value[0] = 1;
  482. else
  483. ucontrol->value.integer.value[0] = 0;
  484. return 0;
  485. }
  486. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  487. struct snd_ctl_elem_value *ucontrol)
  488. {
  489. struct snd_soc_dapm_widget *widget =
  490. snd_soc_dapm_kcontrol_widget(kcontrol);
  491. struct snd_soc_component *component =
  492. snd_soc_dapm_to_component(widget->dapm);
  493. struct snd_soc_dapm_update *update = NULL;
  494. struct soc_multi_mixer_control *mixer =
  495. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  496. u32 dai_id = widget->shift;
  497. u32 dec_id = mixer->shift;
  498. u32 enable = ucontrol->value.integer.value[0];
  499. struct device *va_dev = NULL;
  500. struct va_macro_priv *va_priv = NULL;
  501. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  502. return -EINVAL;
  503. if (enable) {
  504. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  505. va_priv->active_ch_cnt[dai_id]++;
  506. } else {
  507. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  508. va_priv->active_ch_cnt[dai_id]--;
  509. }
  510. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  511. return 0;
  512. }
  513. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  514. struct snd_kcontrol *kcontrol, int event)
  515. {
  516. struct snd_soc_component *component =
  517. snd_soc_dapm_to_component(w->dapm);
  518. u8 dmic_clk_en = 0x01;
  519. u16 dmic_clk_reg;
  520. s32 *dmic_clk_cnt;
  521. unsigned int dmic;
  522. int ret;
  523. char *wname;
  524. struct device *va_dev = NULL;
  525. struct va_macro_priv *va_priv = NULL;
  526. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  527. return -EINVAL;
  528. wname = strpbrk(w->name, "01234567");
  529. if (!wname) {
  530. dev_err(va_dev, "%s: widget not found\n", __func__);
  531. return -EINVAL;
  532. }
  533. ret = kstrtouint(wname, 10, &dmic);
  534. if (ret < 0) {
  535. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  536. __func__);
  537. return -EINVAL;
  538. }
  539. switch (dmic) {
  540. case 0:
  541. case 1:
  542. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  543. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  544. break;
  545. case 2:
  546. case 3:
  547. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  548. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  549. break;
  550. case 4:
  551. case 5:
  552. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  553. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  554. break;
  555. case 6:
  556. case 7:
  557. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  558. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  559. break;
  560. default:
  561. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  562. __func__);
  563. return -EINVAL;
  564. }
  565. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  566. __func__, event, dmic, *dmic_clk_cnt);
  567. switch (event) {
  568. case SND_SOC_DAPM_PRE_PMU:
  569. (*dmic_clk_cnt)++;
  570. if (*dmic_clk_cnt == 1) {
  571. snd_soc_component_update_bits(component,
  572. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  573. 0x80, 0x00);
  574. snd_soc_component_update_bits(component, dmic_clk_reg,
  575. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  576. va_priv->dmic_clk_div <<
  577. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  578. snd_soc_component_update_bits(component, dmic_clk_reg,
  579. dmic_clk_en, dmic_clk_en);
  580. }
  581. break;
  582. case SND_SOC_DAPM_POST_PMD:
  583. (*dmic_clk_cnt)--;
  584. if (*dmic_clk_cnt == 0) {
  585. snd_soc_component_update_bits(component, dmic_clk_reg,
  586. dmic_clk_en, 0);
  587. }
  588. break;
  589. }
  590. return 0;
  591. }
  592. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  593. struct snd_kcontrol *kcontrol, int event)
  594. {
  595. struct snd_soc_component *component =
  596. snd_soc_dapm_to_component(w->dapm);
  597. unsigned int decimator;
  598. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  599. u16 tx_gain_ctl_reg;
  600. u8 hpf_cut_off_freq;
  601. struct device *va_dev = NULL;
  602. struct va_macro_priv *va_priv = NULL;
  603. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  604. return -EINVAL;
  605. decimator = w->shift;
  606. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  607. w->name, decimator);
  608. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  609. VA_MACRO_TX_PATH_OFFSET * decimator;
  610. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  611. VA_MACRO_TX_PATH_OFFSET * decimator;
  612. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  613. VA_MACRO_TX_PATH_OFFSET * decimator;
  614. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  615. VA_MACRO_TX_PATH_OFFSET * decimator;
  616. switch (event) {
  617. case SND_SOC_DAPM_PRE_PMU:
  618. /* Enable TX PGA Mute */
  619. snd_soc_component_update_bits(component,
  620. tx_vol_ctl_reg, 0x10, 0x10);
  621. break;
  622. case SND_SOC_DAPM_POST_PMU:
  623. /* Enable TX CLK */
  624. snd_soc_component_update_bits(component,
  625. tx_vol_ctl_reg, 0x20, 0x20);
  626. snd_soc_component_update_bits(component,
  627. hpf_gate_reg, 0x01, 0x00);
  628. hpf_cut_off_freq = (snd_soc_component_read32(
  629. component, dec_cfg_reg) &
  630. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  631. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  632. hpf_cut_off_freq;
  633. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  634. snd_soc_component_update_bits(component, dec_cfg_reg,
  635. TX_HPF_CUT_OFF_FREQ_MASK,
  636. CF_MIN_3DB_150HZ << 5);
  637. snd_soc_component_update_bits(component,
  638. hpf_gate_reg, 0x02, 0x02);
  639. /*
  640. * Minimum 1 clk cycle delay is required as per HW spec
  641. */
  642. usleep_range(1000, 1010);
  643. snd_soc_component_update_bits(component,
  644. hpf_gate_reg, 0x02, 0x00);
  645. }
  646. /* schedule work queue to Remove Mute */
  647. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  648. msecs_to_jiffies(va_tx_unmute_delay));
  649. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  650. CF_MIN_3DB_150HZ)
  651. schedule_delayed_work(
  652. &va_priv->va_hpf_work[decimator].dwork,
  653. msecs_to_jiffies(50));
  654. /* apply gain after decimator is enabled */
  655. snd_soc_component_write(component, tx_gain_ctl_reg,
  656. snd_soc_component_read32(component, tx_gain_ctl_reg));
  657. break;
  658. case SND_SOC_DAPM_PRE_PMD:
  659. hpf_cut_off_freq =
  660. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  661. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  662. 0x10, 0x10);
  663. if (cancel_delayed_work_sync(
  664. &va_priv->va_hpf_work[decimator].dwork)) {
  665. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  666. snd_soc_component_update_bits(component,
  667. dec_cfg_reg,
  668. TX_HPF_CUT_OFF_FREQ_MASK,
  669. hpf_cut_off_freq << 5);
  670. snd_soc_component_update_bits(component,
  671. hpf_gate_reg,
  672. 0x02, 0x02);
  673. /*
  674. * Minimum 1 clk cycle delay is required
  675. * as per HW spec
  676. */
  677. usleep_range(1000, 1010);
  678. snd_soc_component_update_bits(component,
  679. hpf_gate_reg,
  680. 0x02, 0x00);
  681. }
  682. }
  683. cancel_delayed_work_sync(
  684. &va_priv->va_mute_dwork[decimator].dwork);
  685. break;
  686. case SND_SOC_DAPM_POST_PMD:
  687. /* Disable TX CLK */
  688. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  689. 0x20, 0x00);
  690. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  691. 0x10, 0x00);
  692. break;
  693. }
  694. return 0;
  695. }
  696. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  697. struct snd_kcontrol *kcontrol, int event)
  698. {
  699. struct snd_soc_component *component =
  700. snd_soc_dapm_to_component(w->dapm);
  701. struct device *va_dev = NULL;
  702. struct va_macro_priv *va_priv = NULL;
  703. int ret = 0;
  704. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  705. return -EINVAL;
  706. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  707. switch (event) {
  708. case SND_SOC_DAPM_POST_PMU:
  709. if (va_priv->tx_clk_status > 0) {
  710. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  711. va_priv->default_clk_id,
  712. TX_CORE_CLK,
  713. false);
  714. va_priv->tx_clk_status--;
  715. }
  716. break;
  717. case SND_SOC_DAPM_PRE_PMD:
  718. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  719. va_priv->default_clk_id,
  720. TX_CORE_CLK,
  721. true);
  722. if (!ret)
  723. va_priv->tx_clk_status++;
  724. break;
  725. default:
  726. dev_err(va_priv->dev,
  727. "%s: invalid DAPM event %d\n", __func__, event);
  728. ret = -EINVAL;
  729. break;
  730. }
  731. return ret;
  732. }
  733. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  734. struct snd_kcontrol *kcontrol, int event)
  735. {
  736. struct snd_soc_component *component =
  737. snd_soc_dapm_to_component(w->dapm);
  738. struct device *va_dev = NULL;
  739. struct va_macro_priv *va_priv = NULL;
  740. int ret = 0;
  741. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  742. return -EINVAL;
  743. if (!va_priv->micb_supply) {
  744. dev_err(va_dev,
  745. "%s:regulator not provided in dtsi\n", __func__);
  746. return -EINVAL;
  747. }
  748. switch (event) {
  749. case SND_SOC_DAPM_PRE_PMU:
  750. if (va_priv->micb_users++ > 0)
  751. return 0;
  752. ret = regulator_set_voltage(va_priv->micb_supply,
  753. va_priv->micb_voltage,
  754. va_priv->micb_voltage);
  755. if (ret) {
  756. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  757. __func__, ret);
  758. return ret;
  759. }
  760. ret = regulator_set_load(va_priv->micb_supply,
  761. va_priv->micb_current);
  762. if (ret) {
  763. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  764. __func__, ret);
  765. return ret;
  766. }
  767. ret = regulator_enable(va_priv->micb_supply);
  768. if (ret) {
  769. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  770. __func__, ret);
  771. return ret;
  772. }
  773. break;
  774. case SND_SOC_DAPM_POST_PMD:
  775. if (--va_priv->micb_users > 0)
  776. return 0;
  777. if (va_priv->micb_users < 0) {
  778. va_priv->micb_users = 0;
  779. dev_dbg(va_dev, "%s: regulator already disabled\n",
  780. __func__);
  781. return 0;
  782. }
  783. ret = regulator_disable(va_priv->micb_supply);
  784. if (ret) {
  785. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  786. __func__, ret);
  787. return ret;
  788. }
  789. regulator_set_voltage(va_priv->micb_supply, 0,
  790. va_priv->micb_voltage);
  791. regulator_set_load(va_priv->micb_supply, 0);
  792. break;
  793. }
  794. return 0;
  795. }
  796. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  797. struct snd_pcm_hw_params *params,
  798. struct snd_soc_dai *dai)
  799. {
  800. int tx_fs_rate = -EINVAL;
  801. struct snd_soc_component *component = dai->component;
  802. u32 decimator, sample_rate;
  803. u16 tx_fs_reg = 0;
  804. struct device *va_dev = NULL;
  805. struct va_macro_priv *va_priv = NULL;
  806. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  807. return -EINVAL;
  808. dev_dbg(va_dev,
  809. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  810. dai->name, dai->id, params_rate(params),
  811. params_channels(params));
  812. sample_rate = params_rate(params);
  813. switch (sample_rate) {
  814. case 8000:
  815. tx_fs_rate = 0;
  816. break;
  817. case 16000:
  818. tx_fs_rate = 1;
  819. break;
  820. case 32000:
  821. tx_fs_rate = 3;
  822. break;
  823. case 48000:
  824. tx_fs_rate = 4;
  825. break;
  826. case 96000:
  827. tx_fs_rate = 5;
  828. break;
  829. case 192000:
  830. tx_fs_rate = 6;
  831. break;
  832. case 384000:
  833. tx_fs_rate = 7;
  834. break;
  835. default:
  836. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  837. __func__, params_rate(params));
  838. return -EINVAL;
  839. }
  840. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  841. VA_MACRO_DEC_MAX) {
  842. if (decimator >= 0) {
  843. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  844. VA_MACRO_TX_PATH_OFFSET * decimator;
  845. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  846. __func__, decimator, sample_rate);
  847. snd_soc_component_update_bits(component, tx_fs_reg,
  848. 0x0F, tx_fs_rate);
  849. } else {
  850. dev_err(va_dev,
  851. "%s: ERROR: Invalid decimator: %d\n",
  852. __func__, decimator);
  853. return -EINVAL;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  859. unsigned int *tx_num, unsigned int *tx_slot,
  860. unsigned int *rx_num, unsigned int *rx_slot)
  861. {
  862. struct snd_soc_component *component = dai->component;
  863. struct device *va_dev = NULL;
  864. struct va_macro_priv *va_priv = NULL;
  865. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  866. return -EINVAL;
  867. switch (dai->id) {
  868. case VA_MACRO_AIF1_CAP:
  869. case VA_MACRO_AIF2_CAP:
  870. case VA_MACRO_AIF3_CAP:
  871. *tx_slot = va_priv->active_ch_mask[dai->id];
  872. *tx_num = va_priv->active_ch_cnt[dai->id];
  873. break;
  874. default:
  875. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  876. break;
  877. }
  878. return 0;
  879. }
  880. static struct snd_soc_dai_ops va_macro_dai_ops = {
  881. .hw_params = va_macro_hw_params,
  882. .get_channel_map = va_macro_get_channel_map,
  883. };
  884. static struct snd_soc_dai_driver va_macro_dai[] = {
  885. {
  886. .name = "va_macro_tx1",
  887. .id = VA_MACRO_AIF1_CAP,
  888. .capture = {
  889. .stream_name = "VA_AIF1 Capture",
  890. .rates = VA_MACRO_RATES,
  891. .formats = VA_MACRO_FORMATS,
  892. .rate_max = 192000,
  893. .rate_min = 8000,
  894. .channels_min = 1,
  895. .channels_max = 8,
  896. },
  897. .ops = &va_macro_dai_ops,
  898. },
  899. {
  900. .name = "va_macro_tx2",
  901. .id = VA_MACRO_AIF2_CAP,
  902. .capture = {
  903. .stream_name = "VA_AIF2 Capture",
  904. .rates = VA_MACRO_RATES,
  905. .formats = VA_MACRO_FORMATS,
  906. .rate_max = 192000,
  907. .rate_min = 8000,
  908. .channels_min = 1,
  909. .channels_max = 8,
  910. },
  911. .ops = &va_macro_dai_ops,
  912. },
  913. {
  914. .name = "va_macro_tx3",
  915. .id = VA_MACRO_AIF3_CAP,
  916. .capture = {
  917. .stream_name = "VA_AIF3 Capture",
  918. .rates = VA_MACRO_RATES,
  919. .formats = VA_MACRO_FORMATS,
  920. .rate_max = 192000,
  921. .rate_min = 8000,
  922. .channels_min = 1,
  923. .channels_max = 8,
  924. },
  925. .ops = &va_macro_dai_ops,
  926. },
  927. };
  928. #define STRING(name) #name
  929. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  930. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  931. static const struct snd_kcontrol_new name##_mux = \
  932. SOC_DAPM_ENUM(STRING(name), name##_enum)
  933. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  934. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  935. static const struct snd_kcontrol_new name##_mux = \
  936. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  937. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  938. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  939. static const char * const adc_mux_text[] = {
  940. "MSM_DMIC", "SWR_MIC"
  941. };
  942. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  943. 0, adc_mux_text);
  944. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  945. 0, adc_mux_text);
  946. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  947. 0, adc_mux_text);
  948. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  949. 0, adc_mux_text);
  950. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  951. 0, adc_mux_text);
  952. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  953. 0, adc_mux_text);
  954. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  955. 0, adc_mux_text);
  956. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  957. 0, adc_mux_text);
  958. static const char * const dmic_mux_text[] = {
  959. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  960. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  961. };
  962. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  963. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  964. va_macro_put_dec_enum);
  965. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  966. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  967. va_macro_put_dec_enum);
  968. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  969. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  970. va_macro_put_dec_enum);
  971. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  972. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  973. va_macro_put_dec_enum);
  974. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  975. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  976. va_macro_put_dec_enum);
  977. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  978. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  979. va_macro_put_dec_enum);
  980. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  981. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  982. va_macro_put_dec_enum);
  983. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  984. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  985. va_macro_put_dec_enum);
  986. static const char * const smic_mux_text[] = {
  987. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  988. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  989. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  990. };
  991. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  992. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  993. va_macro_put_dec_enum);
  994. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  995. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  996. va_macro_put_dec_enum);
  997. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  998. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  999. va_macro_put_dec_enum);
  1000. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1001. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1002. va_macro_put_dec_enum);
  1003. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1004. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1005. va_macro_put_dec_enum);
  1006. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1007. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1008. va_macro_put_dec_enum);
  1009. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1010. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1011. va_macro_put_dec_enum);
  1012. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1013. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1014. va_macro_put_dec_enum);
  1015. static const char * const smic_mux_text_v2[] = {
  1016. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1017. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1018. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1019. };
  1020. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1021. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1022. va_macro_put_dec_enum);
  1023. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1024. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1025. va_macro_put_dec_enum);
  1026. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1027. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1028. va_macro_put_dec_enum);
  1029. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1030. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1031. va_macro_put_dec_enum);
  1032. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1033. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1034. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1035. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1036. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1037. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1038. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1039. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1040. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1041. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1042. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1043. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1044. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1045. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1046. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1047. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1048. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1049. };
  1050. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1051. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1052. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1053. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1054. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1055. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1056. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1057. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1058. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1059. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1060. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1061. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1062. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1063. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1064. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1065. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1066. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1067. };
  1068. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1069. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1070. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1071. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1072. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1073. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1074. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1075. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1076. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1077. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1078. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1079. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1080. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1081. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1082. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1083. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1084. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1085. };
  1086. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1087. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1088. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1089. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1090. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1091. };
  1092. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1093. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1094. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1095. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1096. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1097. };
  1098. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1099. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1100. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1101. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1102. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1103. };
  1104. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1105. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1106. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1107. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1108. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1109. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1110. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1111. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1112. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1113. };
  1114. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1115. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1116. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1117. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1118. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1119. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1120. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1121. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1122. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1123. };
  1124. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1125. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1126. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1127. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1128. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1129. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1130. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1131. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1132. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1133. };
  1134. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1135. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1136. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1137. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1138. SND_SOC_DAPM_PRE_PMD),
  1139. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1140. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1141. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1142. SND_SOC_DAPM_PRE_PMD),
  1143. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1144. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1145. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1146. SND_SOC_DAPM_PRE_PMD),
  1147. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1148. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1149. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1150. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1151. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1152. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1153. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1154. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1155. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1156. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1157. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1158. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1159. SND_SOC_DAPM_INPUT("VA SWR_MIC8"),
  1160. SND_SOC_DAPM_INPUT("VA SWR_MIC9"),
  1161. SND_SOC_DAPM_INPUT("VA SWR_MIC10"),
  1162. SND_SOC_DAPM_INPUT("VA SWR_MIC11"),
  1163. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1164. va_macro_enable_micbias,
  1165. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1166. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1167. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1168. SND_SOC_DAPM_POST_PMD),
  1169. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1170. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1171. SND_SOC_DAPM_POST_PMD),
  1172. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1173. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1174. SND_SOC_DAPM_POST_PMD),
  1175. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1176. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1177. SND_SOC_DAPM_POST_PMD),
  1178. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1179. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1180. SND_SOC_DAPM_POST_PMD),
  1181. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1182. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1183. SND_SOC_DAPM_POST_PMD),
  1184. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1185. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1186. SND_SOC_DAPM_POST_PMD),
  1187. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1188. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1189. SND_SOC_DAPM_POST_PMD),
  1190. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1191. &va_dec0_mux, va_macro_enable_dec,
  1192. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1193. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1194. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1195. &va_dec1_mux, va_macro_enable_dec,
  1196. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1197. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1198. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1199. va_macro_mclk_event,
  1200. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1201. };
  1202. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1203. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1204. VA_MACRO_AIF1_CAP, 0,
  1205. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1206. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1207. VA_MACRO_AIF2_CAP, 0,
  1208. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1209. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1210. VA_MACRO_AIF3_CAP, 0,
  1211. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1212. };
  1213. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1214. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1215. VA_MACRO_AIF1_CAP, 0,
  1216. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1217. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1218. VA_MACRO_AIF2_CAP, 0,
  1219. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1220. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1221. VA_MACRO_AIF3_CAP, 0,
  1222. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1223. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1224. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1225. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1226. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1227. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1228. &va_dec2_mux, va_macro_enable_dec,
  1229. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1230. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1231. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1232. &va_dec3_mux, va_macro_enable_dec,
  1233. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1234. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1235. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1236. va_macro_swr_pwr_event,
  1237. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1238. };
  1239. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1240. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1241. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1242. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1243. SND_SOC_DAPM_PRE_PMD),
  1244. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1245. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1246. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1247. SND_SOC_DAPM_PRE_PMD),
  1248. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1249. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1250. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1251. SND_SOC_DAPM_PRE_PMD),
  1252. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1253. VA_MACRO_AIF1_CAP, 0,
  1254. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1255. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1256. VA_MACRO_AIF2_CAP, 0,
  1257. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1258. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1259. VA_MACRO_AIF3_CAP, 0,
  1260. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1261. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1262. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1263. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1264. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1265. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1266. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1267. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1268. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1269. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1270. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1271. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1272. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1273. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1274. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1275. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1276. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1277. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1278. va_macro_enable_micbias,
  1279. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1280. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1281. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1282. SND_SOC_DAPM_POST_PMD),
  1283. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1284. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1285. SND_SOC_DAPM_POST_PMD),
  1286. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1287. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1288. SND_SOC_DAPM_POST_PMD),
  1289. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1290. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1291. SND_SOC_DAPM_POST_PMD),
  1292. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1293. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1294. SND_SOC_DAPM_POST_PMD),
  1295. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1296. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1297. SND_SOC_DAPM_POST_PMD),
  1298. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1299. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1300. SND_SOC_DAPM_POST_PMD),
  1301. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1302. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1303. SND_SOC_DAPM_POST_PMD),
  1304. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1305. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1306. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1307. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1308. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1309. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1310. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1311. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1312. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1313. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1314. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1315. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1316. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1317. &va_dec0_mux, va_macro_enable_dec,
  1318. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1319. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1320. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1321. &va_dec1_mux, va_macro_enable_dec,
  1322. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1323. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1324. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1325. &va_dec2_mux, va_macro_enable_dec,
  1326. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1327. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1328. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1329. &va_dec3_mux, va_macro_enable_dec,
  1330. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1331. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1332. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1333. &va_dec4_mux, va_macro_enable_dec,
  1334. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1335. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1336. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1337. &va_dec5_mux, va_macro_enable_dec,
  1338. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1339. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1340. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1341. &va_dec6_mux, va_macro_enable_dec,
  1342. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1343. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1344. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1345. &va_dec7_mux, va_macro_enable_dec,
  1346. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1347. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1348. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1349. va_macro_swr_pwr_event,
  1350. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1351. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1352. va_macro_mclk_event,
  1353. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1354. };
  1355. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1356. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1357. va_macro_mclk_event,
  1358. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1359. };
  1360. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1361. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1362. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1363. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1364. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1365. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1366. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1367. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1368. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1369. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1370. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1371. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1372. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1373. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1374. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1375. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1376. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1377. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1378. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1379. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1380. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1381. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1382. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1383. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_MIC0"},
  1384. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_MIC1"},
  1385. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_MIC2"},
  1386. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_MIC3"},
  1387. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_MIC4"},
  1388. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_MIC5"},
  1389. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_MIC6"},
  1390. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_MIC7"},
  1391. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_MIC8"},
  1392. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_MIC9"},
  1393. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_MIC10"},
  1394. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_MIC11"},
  1395. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1396. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1397. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1398. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1399. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1400. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1401. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1402. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1403. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1404. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1405. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_MIC0"},
  1406. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_MIC1"},
  1407. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_MIC2"},
  1408. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_MIC3"},
  1409. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_MIC4"},
  1410. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_MIC5"},
  1411. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_MIC6"},
  1412. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_MIC7"},
  1413. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_MIC8"},
  1414. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_MIC9"},
  1415. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_MIC10"},
  1416. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_MIC11"},
  1417. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  1418. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  1419. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  1420. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  1421. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  1422. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  1423. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  1424. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  1425. {"VA SWR_MIC8", NULL, "VA_SWR_PWR"},
  1426. {"VA SWR_MIC9", NULL, "VA_SWR_PWR"},
  1427. {"VA SWR_MIC10", NULL, "VA_SWR_PWR"},
  1428. {"VA SWR_MIC11", NULL, "VA_SWR_PWR"},
  1429. };
  1430. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1431. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1432. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1433. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1434. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1435. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1436. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1437. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1438. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1439. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1440. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1441. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1442. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1443. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1444. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1445. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1446. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1447. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_MIC0"},
  1448. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_MIC1"},
  1449. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_MIC2"},
  1450. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_MIC3"},
  1451. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_MIC4"},
  1452. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_MIC5"},
  1453. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_MIC6"},
  1454. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_MIC7"},
  1455. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_MIC8"},
  1456. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_MIC9"},
  1457. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_MIC10"},
  1458. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_MIC11"},
  1459. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1460. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1461. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1462. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1463. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1464. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1465. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1466. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1467. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1468. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1469. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_MIC0"},
  1470. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_MIC1"},
  1471. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_MIC2"},
  1472. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_MIC3"},
  1473. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_MIC4"},
  1474. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_MIC5"},
  1475. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_MIC6"},
  1476. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_MIC7"},
  1477. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_MIC8"},
  1478. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_MIC9"},
  1479. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_MIC10"},
  1480. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_MIC11"},
  1481. };
  1482. static const struct snd_soc_dapm_route va_audio_map[] = {
  1483. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1484. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1485. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1486. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1487. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1488. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1489. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1490. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1491. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1492. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1493. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1494. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1495. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1496. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1497. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1498. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1499. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1500. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1501. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1502. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1503. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1504. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1505. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1506. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1507. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1508. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1509. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1510. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1511. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1512. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1513. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1514. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1515. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1516. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1517. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1518. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1519. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1520. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1521. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1522. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1523. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1524. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1525. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1526. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1527. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1528. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1529. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1530. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1531. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1532. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1533. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1534. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1535. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1536. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1537. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1538. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1539. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1540. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1541. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1542. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1543. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1544. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1545. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1546. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1547. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1548. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1549. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1550. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1551. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1552. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1553. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1554. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1555. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1556. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1557. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1558. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1559. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1560. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1561. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1562. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1563. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1564. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1565. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1566. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1567. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1568. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1569. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1570. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1571. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1572. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1573. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1574. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1575. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1576. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1577. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1578. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1579. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1580. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1581. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1582. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1583. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1584. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1585. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1586. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1587. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1588. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1589. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1590. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1591. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1592. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1593. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1594. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1595. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1596. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1597. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1598. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1599. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1600. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1601. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1602. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1603. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1604. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1605. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1606. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1607. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1608. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1609. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1610. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1611. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1612. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1613. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1614. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1615. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1616. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1617. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1618. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1619. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1620. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1621. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1622. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1623. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1624. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1625. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1626. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1627. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1628. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1629. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1630. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1631. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1632. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1633. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1634. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1635. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1636. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1637. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1638. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1639. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1640. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1641. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1642. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1643. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1644. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1645. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1646. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1647. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1648. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1649. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1650. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1651. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1652. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1653. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1654. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1655. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1656. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1657. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1658. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1659. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1660. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1661. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1662. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1663. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1664. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1665. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1666. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1667. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1668. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1669. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1670. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1671. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1672. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1673. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1674. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1675. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1676. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1677. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1678. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1679. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1680. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1681. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1682. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1683. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1684. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1685. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1686. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1687. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1688. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1689. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  1690. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  1691. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  1692. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  1693. };
  1694. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1695. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1696. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1697. 0, -84, 40, digital_gain),
  1698. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1699. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1700. 0, -84, 40, digital_gain),
  1701. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1702. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1703. 0, -84, 40, digital_gain),
  1704. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1705. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1706. 0, -84, 40, digital_gain),
  1707. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1708. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1709. 0, -84, 40, digital_gain),
  1710. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1711. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1712. 0, -84, 40, digital_gain),
  1713. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1714. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1715. 0, -84, 40, digital_gain),
  1716. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1717. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1718. 0, -84, 40, digital_gain),
  1719. };
  1720. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  1721. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1722. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1723. 0, -84, 40, digital_gain),
  1724. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1725. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1726. 0, -84, 40, digital_gain),
  1727. };
  1728. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  1729. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1730. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1731. 0, -84, 40, digital_gain),
  1732. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1733. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1734. 0, -84, 40, digital_gain),
  1735. };
  1736. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1737. struct va_macro_priv *va_priv)
  1738. {
  1739. u32 div_factor;
  1740. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1741. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1742. mclk_rate % dmic_sample_rate != 0)
  1743. goto undefined_rate;
  1744. div_factor = mclk_rate / dmic_sample_rate;
  1745. switch (div_factor) {
  1746. case 2:
  1747. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1748. break;
  1749. case 3:
  1750. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1751. break;
  1752. case 4:
  1753. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1754. break;
  1755. case 6:
  1756. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1757. break;
  1758. case 8:
  1759. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1760. break;
  1761. case 16:
  1762. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1763. break;
  1764. default:
  1765. /* Any other DIV factor is invalid */
  1766. goto undefined_rate;
  1767. }
  1768. /* Valid dmic DIV factors */
  1769. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1770. __func__, div_factor, mclk_rate);
  1771. return dmic_sample_rate;
  1772. undefined_rate:
  1773. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1774. __func__, dmic_sample_rate, mclk_rate);
  1775. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1776. return dmic_sample_rate;
  1777. }
  1778. static int va_macro_init(struct snd_soc_component *component)
  1779. {
  1780. struct snd_soc_dapm_context *dapm =
  1781. snd_soc_component_get_dapm(component);
  1782. int ret, i;
  1783. struct device *va_dev = NULL;
  1784. struct va_macro_priv *va_priv = NULL;
  1785. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1786. if (!va_dev) {
  1787. dev_err(component->dev,
  1788. "%s: null device for macro!\n", __func__);
  1789. return -EINVAL;
  1790. }
  1791. va_priv = dev_get_drvdata(va_dev);
  1792. if (!va_priv) {
  1793. dev_err(component->dev,
  1794. "%s: priv is null for macro!\n", __func__);
  1795. return -EINVAL;
  1796. }
  1797. if (va_priv->va_without_decimation) {
  1798. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1799. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1800. if (ret < 0) {
  1801. dev_err(va_dev,
  1802. "%s: Failed to add without dec controls\n",
  1803. __func__);
  1804. return ret;
  1805. }
  1806. va_priv->component = component;
  1807. return 0;
  1808. }
  1809. va_priv->version = bolero_get_version(va_dev);
  1810. if (va_priv->version >= BOLERO_VERSION_2_0) {
  1811. ret = snd_soc_dapm_new_controls(dapm,
  1812. va_macro_dapm_widgets_common,
  1813. ARRAY_SIZE(va_macro_dapm_widgets_common));
  1814. if (ret < 0) {
  1815. dev_err(va_dev, "%s: Failed to add controls\n",
  1816. __func__);
  1817. return ret;
  1818. }
  1819. if (va_priv->version == BOLERO_VERSION_2_1)
  1820. ret = snd_soc_dapm_new_controls(dapm,
  1821. va_macro_dapm_widgets_v2,
  1822. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  1823. else if (va_priv->version == BOLERO_VERSION_2_0)
  1824. ret = snd_soc_dapm_new_controls(dapm,
  1825. va_macro_dapm_widgets_v3,
  1826. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  1827. if (ret < 0) {
  1828. dev_err(va_dev, "%s: Failed to add controls\n",
  1829. __func__);
  1830. return ret;
  1831. }
  1832. } else {
  1833. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1834. ARRAY_SIZE(va_macro_dapm_widgets));
  1835. if (ret < 0) {
  1836. dev_err(va_dev, "%s: Failed to add controls\n",
  1837. __func__);
  1838. return ret;
  1839. }
  1840. }
  1841. if (va_priv->version >= BOLERO_VERSION_2_0) {
  1842. ret = snd_soc_dapm_add_routes(dapm,
  1843. va_audio_map_common,
  1844. ARRAY_SIZE(va_audio_map_common));
  1845. if (ret < 0) {
  1846. dev_err(va_dev, "%s: Failed to add routes\n",
  1847. __func__);
  1848. return ret;
  1849. }
  1850. if (va_priv->version == BOLERO_VERSION_2_0)
  1851. ret = snd_soc_dapm_add_routes(dapm,
  1852. va_audio_map_v3,
  1853. ARRAY_SIZE(va_audio_map_v3));
  1854. if (ret < 0) {
  1855. dev_err(va_dev, "%s: Failed to add routes\n",
  1856. __func__);
  1857. return ret;
  1858. }
  1859. } else {
  1860. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1861. ARRAY_SIZE(va_audio_map));
  1862. if (ret < 0) {
  1863. dev_err(va_dev, "%s: Failed to add routes\n",
  1864. __func__);
  1865. return ret;
  1866. }
  1867. }
  1868. ret = snd_soc_dapm_new_widgets(dapm->card);
  1869. if (ret < 0) {
  1870. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1871. return ret;
  1872. }
  1873. if (va_priv->version >= BOLERO_VERSION_2_0) {
  1874. ret = snd_soc_add_component_controls(component,
  1875. va_macro_snd_controls_common,
  1876. ARRAY_SIZE(va_macro_snd_controls_common));
  1877. if (ret < 0) {
  1878. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1879. __func__);
  1880. return ret;
  1881. }
  1882. if (va_priv->version == BOLERO_VERSION_2_0)
  1883. ret = snd_soc_add_component_controls(component,
  1884. va_macro_snd_controls_v3,
  1885. ARRAY_SIZE(va_macro_snd_controls_v3));
  1886. if (ret < 0) {
  1887. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1888. __func__);
  1889. return ret;
  1890. }
  1891. } else {
  1892. ret = snd_soc_add_component_controls(component,
  1893. va_macro_snd_controls,
  1894. ARRAY_SIZE(va_macro_snd_controls));
  1895. if (ret < 0) {
  1896. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1897. __func__);
  1898. return ret;
  1899. }
  1900. }
  1901. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1902. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1903. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1904. if (va_priv->version >= BOLERO_VERSION_2_0) {
  1905. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1906. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1907. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1908. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1909. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1910. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1911. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1912. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1913. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC8");
  1914. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC9");
  1915. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC10");
  1916. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC11");
  1917. } else {
  1918. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1919. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1920. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1921. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1922. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1923. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1924. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1925. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1926. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1927. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1928. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1929. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1930. }
  1931. snd_soc_dapm_sync(dapm);
  1932. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1933. va_priv->va_hpf_work[i].va_priv = va_priv;
  1934. va_priv->va_hpf_work[i].decimator = i;
  1935. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1936. va_macro_tx_hpf_corner_freq_callback);
  1937. }
  1938. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1939. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1940. va_priv->va_mute_dwork[i].decimator = i;
  1941. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1942. va_macro_mute_update_callback);
  1943. }
  1944. va_priv->component = component;
  1945. return 0;
  1946. }
  1947. static int va_macro_deinit(struct snd_soc_component *component)
  1948. {
  1949. struct device *va_dev = NULL;
  1950. struct va_macro_priv *va_priv = NULL;
  1951. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1952. return -EINVAL;
  1953. va_priv->component = NULL;
  1954. return 0;
  1955. }
  1956. static void va_macro_init_ops(struct macro_ops *ops,
  1957. char __iomem *va_io_base,
  1958. bool va_without_decimation)
  1959. {
  1960. memset(ops, 0, sizeof(struct macro_ops));
  1961. if (!va_without_decimation) {
  1962. ops->dai_ptr = va_macro_dai;
  1963. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1964. } else {
  1965. ops->dai_ptr = NULL;
  1966. ops->num_dais = 0;
  1967. }
  1968. ops->init = va_macro_init;
  1969. ops->exit = va_macro_deinit;
  1970. ops->io_base = va_io_base;
  1971. ops->event_handler = va_macro_event_handler;
  1972. }
  1973. static int va_macro_probe(struct platform_device *pdev)
  1974. {
  1975. struct macro_ops ops;
  1976. struct va_macro_priv *va_priv;
  1977. u32 va_base_addr, sample_rate = 0;
  1978. char __iomem *va_io_base;
  1979. bool va_without_decimation = false;
  1980. const char *micb_supply_str = "va-vdd-micb-supply";
  1981. const char *micb_supply_str1 = "va-vdd-micb";
  1982. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1983. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1984. int ret = 0;
  1985. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1986. u32 default_clk_id = 0;
  1987. struct clk *lpass_audio_hw_vote = NULL;
  1988. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1989. GFP_KERNEL);
  1990. if (!va_priv)
  1991. return -ENOMEM;
  1992. va_priv->dev = &pdev->dev;
  1993. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1994. &va_base_addr);
  1995. if (ret) {
  1996. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1997. __func__, "reg");
  1998. return ret;
  1999. }
  2000. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2001. "qcom,va-without-decimation");
  2002. va_priv->va_without_decimation = va_without_decimation;
  2003. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2004. &sample_rate);
  2005. if (ret) {
  2006. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2007. __func__, sample_rate);
  2008. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2009. } else {
  2010. if (va_macro_validate_dmic_sample_rate(
  2011. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2012. return -EINVAL;
  2013. }
  2014. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2015. VA_MACRO_MAX_OFFSET);
  2016. if (!va_io_base) {
  2017. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2018. return -EINVAL;
  2019. }
  2020. va_priv->va_io_base = va_io_base;
  2021. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2022. if (IS_ERR(lpass_audio_hw_vote)) {
  2023. ret = PTR_ERR(lpass_audio_hw_vote);
  2024. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2025. __func__, "lpass_audio_hw_vote", ret);
  2026. lpass_audio_hw_vote = NULL;
  2027. ret = 0;
  2028. }
  2029. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2030. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2031. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2032. micb_supply_str1);
  2033. if (IS_ERR(va_priv->micb_supply)) {
  2034. ret = PTR_ERR(va_priv->micb_supply);
  2035. dev_err(&pdev->dev,
  2036. "%s:Failed to get micbias supply for VA Mic %d\n",
  2037. __func__, ret);
  2038. return ret;
  2039. }
  2040. ret = of_property_read_u32(pdev->dev.of_node,
  2041. micb_voltage_str,
  2042. &va_priv->micb_voltage);
  2043. if (ret) {
  2044. dev_err(&pdev->dev,
  2045. "%s:Looking up %s property in node %s failed\n",
  2046. __func__, micb_voltage_str,
  2047. pdev->dev.of_node->full_name);
  2048. return ret;
  2049. }
  2050. ret = of_property_read_u32(pdev->dev.of_node,
  2051. micb_current_str,
  2052. &va_priv->micb_current);
  2053. if (ret) {
  2054. dev_err(&pdev->dev,
  2055. "%s:Looking up %s property in node %s failed\n",
  2056. __func__, micb_current_str,
  2057. pdev->dev.of_node->full_name);
  2058. return ret;
  2059. }
  2060. }
  2061. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2062. &default_clk_id);
  2063. if (ret) {
  2064. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2065. __func__, "qcom,default-clk-id");
  2066. default_clk_id = VA_CORE_CLK;
  2067. }
  2068. va_priv->clk_id = VA_CORE_CLK;
  2069. va_priv->default_clk_id = default_clk_id;
  2070. mutex_init(&va_priv->mclk_lock);
  2071. dev_set_drvdata(&pdev->dev, va_priv);
  2072. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2073. ops.clk_id_req = va_priv->default_clk_id;
  2074. ops.default_clk_id = va_priv->default_clk_id;
  2075. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2076. if (ret < 0) {
  2077. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2078. goto reg_macro_fail;
  2079. }
  2080. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2081. pm_runtime_use_autosuspend(&pdev->dev);
  2082. pm_runtime_set_suspended(&pdev->dev);
  2083. pm_runtime_enable(&pdev->dev);
  2084. return ret;
  2085. reg_macro_fail:
  2086. mutex_destroy(&va_priv->mclk_lock);
  2087. return ret;
  2088. }
  2089. static int va_macro_remove(struct platform_device *pdev)
  2090. {
  2091. struct va_macro_priv *va_priv;
  2092. va_priv = dev_get_drvdata(&pdev->dev);
  2093. if (!va_priv)
  2094. return -EINVAL;
  2095. pm_runtime_disable(&pdev->dev);
  2096. pm_runtime_set_suspended(&pdev->dev);
  2097. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2098. mutex_destroy(&va_priv->mclk_lock);
  2099. return 0;
  2100. }
  2101. static const struct of_device_id va_macro_dt_match[] = {
  2102. {.compatible = "qcom,va-macro"},
  2103. {}
  2104. };
  2105. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2106. SET_RUNTIME_PM_OPS(
  2107. bolero_runtime_suspend,
  2108. bolero_runtime_resume,
  2109. NULL
  2110. )
  2111. };
  2112. static struct platform_driver va_macro_driver = {
  2113. .driver = {
  2114. .name = "va_macro",
  2115. .owner = THIS_MODULE,
  2116. .pm = &bolero_dev_pm_ops,
  2117. .of_match_table = va_macro_dt_match,
  2118. .suppress_bind_attrs = true,
  2119. },
  2120. .probe = va_macro_probe,
  2121. .remove = va_macro_remove,
  2122. };
  2123. module_platform_driver(va_macro_driver);
  2124. MODULE_DESCRIPTION("VA macro driver");
  2125. MODULE_LICENSE("GPL v2");