tx-macro.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  40. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  41. module_param(tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  43. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  44. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  45. struct snd_pcm_hw_params *params,
  46. struct snd_soc_dai *dai);
  47. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  48. unsigned int *tx_num, unsigned int *tx_slot,
  49. unsigned int *rx_num, unsigned int *rx_slot);
  50. #define TX_MACRO_SWR_STRING_LEN 80
  51. #define TX_MACRO_CHILD_DEVICES_MAX 3
  52. /* Hold instance to soundwire platform device */
  53. struct tx_macro_swr_ctrl_data {
  54. struct platform_device *tx_swr_pdev;
  55. };
  56. struct tx_macro_swr_ctrl_platform_data {
  57. void *handle; /* holds codec private data */
  58. int (*read)(void *handle, int reg);
  59. int (*write)(void *handle, int reg, int val);
  60. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  61. int (*clk)(void *handle, bool enable);
  62. int (*core_vote)(void *handle, bool enable);
  63. int (*handle_irq)(void *handle,
  64. irqreturn_t (*swrm_irq_handler)(int irq,
  65. void *data),
  66. void *swrm_handle,
  67. int action);
  68. };
  69. enum {
  70. TX_MACRO_AIF_INVALID = 0,
  71. TX_MACRO_AIF1_CAP,
  72. TX_MACRO_AIF2_CAP,
  73. TX_MACRO_AIF3_CAP,
  74. TX_MACRO_MAX_DAIS
  75. };
  76. enum {
  77. TX_MACRO_DEC0,
  78. TX_MACRO_DEC1,
  79. TX_MACRO_DEC2,
  80. TX_MACRO_DEC3,
  81. TX_MACRO_DEC4,
  82. TX_MACRO_DEC5,
  83. TX_MACRO_DEC6,
  84. TX_MACRO_DEC7,
  85. TX_MACRO_DEC_MAX,
  86. };
  87. enum {
  88. TX_MACRO_CLK_DIV_2,
  89. TX_MACRO_CLK_DIV_3,
  90. TX_MACRO_CLK_DIV_4,
  91. TX_MACRO_CLK_DIV_6,
  92. TX_MACRO_CLK_DIV_8,
  93. TX_MACRO_CLK_DIV_16,
  94. };
  95. enum {
  96. MSM_DMIC,
  97. SWR_MIC,
  98. ANC_FB_TUNE1
  99. };
  100. enum {
  101. TX_MCLK,
  102. VA_MCLK,
  103. };
  104. struct tx_macro_reg_mask_val {
  105. u16 reg;
  106. u8 mask;
  107. u8 val;
  108. };
  109. struct tx_mute_work {
  110. struct tx_macro_priv *tx_priv;
  111. u32 decimator;
  112. struct delayed_work dwork;
  113. };
  114. struct hpf_work {
  115. struct tx_macro_priv *tx_priv;
  116. u8 decimator;
  117. u8 hpf_cut_off_freq;
  118. struct delayed_work dwork;
  119. };
  120. struct tx_macro_priv {
  121. struct device *dev;
  122. bool dec_active[NUM_DECIMATORS];
  123. int tx_mclk_users;
  124. int swr_clk_users;
  125. bool dapm_mclk_enable;
  126. bool reset_swr;
  127. struct mutex mclk_lock;
  128. struct mutex swr_clk_lock;
  129. struct snd_soc_component *component;
  130. struct device_node *tx_swr_gpio_p;
  131. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  132. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  133. struct work_struct tx_macro_add_child_devices_work;
  134. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  135. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  136. s32 dmic_0_1_clk_cnt;
  137. s32 dmic_2_3_clk_cnt;
  138. s32 dmic_4_5_clk_cnt;
  139. s32 dmic_6_7_clk_cnt;
  140. u16 dmic_clk_div;
  141. u32 version;
  142. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  143. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  144. char __iomem *tx_io_base;
  145. struct platform_device *pdev_child_devices
  146. [TX_MACRO_CHILD_DEVICES_MAX];
  147. int child_count;
  148. int tx_swr_clk_cnt;
  149. int va_swr_clk_cnt;
  150. int va_clk_status;
  151. int tx_clk_status;
  152. bool bcs_enable;
  153. int dec_mode[NUM_DECIMATORS];
  154. };
  155. static bool tx_macro_get_data(struct snd_soc_component *component,
  156. struct device **tx_dev,
  157. struct tx_macro_priv **tx_priv,
  158. const char *func_name)
  159. {
  160. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  161. if (!(*tx_dev)) {
  162. dev_err(component->dev,
  163. "%s: null device for macro!\n", func_name);
  164. return false;
  165. }
  166. *tx_priv = dev_get_drvdata((*tx_dev));
  167. if (!(*tx_priv)) {
  168. dev_err(component->dev,
  169. "%s: priv is null for macro!\n", func_name);
  170. return false;
  171. }
  172. if (!(*tx_priv)->component) {
  173. dev_err(component->dev,
  174. "%s: tx_priv->component not initialized!\n", func_name);
  175. return false;
  176. }
  177. return true;
  178. }
  179. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  180. bool mclk_enable)
  181. {
  182. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  183. int ret = 0;
  184. if (regmap == NULL) {
  185. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  186. return -EINVAL;
  187. }
  188. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  189. __func__, mclk_enable, tx_priv->tx_mclk_users);
  190. mutex_lock(&tx_priv->mclk_lock);
  191. if (mclk_enable) {
  192. if (tx_priv->tx_mclk_users == 0) {
  193. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  194. TX_CORE_CLK,
  195. TX_CORE_CLK,
  196. true);
  197. if (ret < 0) {
  198. dev_err_ratelimited(tx_priv->dev,
  199. "%s: request clock enable failed\n",
  200. __func__);
  201. goto exit;
  202. }
  203. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  204. true);
  205. regcache_mark_dirty(regmap);
  206. regcache_sync_region(regmap,
  207. TX_START_OFFSET,
  208. TX_MAX_OFFSET);
  209. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  210. regmap_update_bits(regmap,
  211. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  212. regmap_update_bits(regmap,
  213. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  214. 0x01, 0x01);
  215. regmap_update_bits(regmap,
  216. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  217. 0x01, 0x01);
  218. }
  219. tx_priv->tx_mclk_users++;
  220. } else {
  221. if (tx_priv->tx_mclk_users <= 0) {
  222. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  223. __func__);
  224. tx_priv->tx_mclk_users = 0;
  225. goto exit;
  226. }
  227. tx_priv->tx_mclk_users--;
  228. if (tx_priv->tx_mclk_users == 0) {
  229. regmap_update_bits(regmap,
  230. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  231. 0x01, 0x00);
  232. regmap_update_bits(regmap,
  233. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  234. 0x01, 0x00);
  235. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  236. false);
  237. bolero_clk_rsc_request_clock(tx_priv->dev,
  238. TX_CORE_CLK,
  239. TX_CORE_CLK,
  240. false);
  241. }
  242. }
  243. exit:
  244. mutex_unlock(&tx_priv->mclk_lock);
  245. return ret;
  246. }
  247. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  248. struct snd_kcontrol *kcontrol, int event)
  249. {
  250. struct device *tx_dev = NULL;
  251. struct tx_macro_priv *tx_priv = NULL;
  252. struct snd_soc_component *component =
  253. snd_soc_dapm_to_component(w->dapm);
  254. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  255. return -EINVAL;
  256. if (SND_SOC_DAPM_EVENT_ON(event))
  257. ++tx_priv->va_swr_clk_cnt;
  258. if (SND_SOC_DAPM_EVENT_OFF(event))
  259. --tx_priv->va_swr_clk_cnt;
  260. return 0;
  261. }
  262. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  263. struct snd_kcontrol *kcontrol, int event)
  264. {
  265. struct device *tx_dev = NULL;
  266. struct tx_macro_priv *tx_priv = NULL;
  267. struct snd_soc_component *component =
  268. snd_soc_dapm_to_component(w->dapm);
  269. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  270. return -EINVAL;
  271. if (SND_SOC_DAPM_EVENT_ON(event))
  272. ++tx_priv->tx_swr_clk_cnt;
  273. if (SND_SOC_DAPM_EVENT_OFF(event))
  274. --tx_priv->tx_swr_clk_cnt;
  275. return 0;
  276. }
  277. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  278. struct snd_kcontrol *kcontrol, int event)
  279. {
  280. struct snd_soc_component *component =
  281. snd_soc_dapm_to_component(w->dapm);
  282. int ret = 0;
  283. struct device *tx_dev = NULL;
  284. struct tx_macro_priv *tx_priv = NULL;
  285. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  286. return -EINVAL;
  287. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  288. switch (event) {
  289. case SND_SOC_DAPM_PRE_PMU:
  290. ret = tx_macro_mclk_enable(tx_priv, 1);
  291. if (ret)
  292. tx_priv->dapm_mclk_enable = false;
  293. else
  294. tx_priv->dapm_mclk_enable = true;
  295. break;
  296. case SND_SOC_DAPM_POST_PMD:
  297. if (tx_priv->dapm_mclk_enable)
  298. ret = tx_macro_mclk_enable(tx_priv, 0);
  299. break;
  300. default:
  301. dev_err(tx_priv->dev,
  302. "%s: invalid DAPM event %d\n", __func__, event);
  303. ret = -EINVAL;
  304. }
  305. return ret;
  306. }
  307. static int tx_macro_event_handler(struct snd_soc_component *component,
  308. u16 event, u32 data)
  309. {
  310. struct device *tx_dev = NULL;
  311. struct tx_macro_priv *tx_priv = NULL;
  312. int ret = 0;
  313. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  314. return -EINVAL;
  315. switch (event) {
  316. case BOLERO_MACRO_EVT_SSR_DOWN:
  317. if (tx_priv->swr_ctrl_data) {
  318. swrm_wcd_notify(
  319. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  320. SWR_DEVICE_DOWN, NULL);
  321. swrm_wcd_notify(
  322. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  323. SWR_DEVICE_SSR_DOWN, NULL);
  324. }
  325. if ((!pm_runtime_enabled(tx_dev) ||
  326. !pm_runtime_suspended(tx_dev))) {
  327. ret = bolero_runtime_suspend(tx_dev);
  328. if (!ret) {
  329. pm_runtime_disable(tx_dev);
  330. pm_runtime_set_suspended(tx_dev);
  331. pm_runtime_enable(tx_dev);
  332. }
  333. }
  334. break;
  335. case BOLERO_MACRO_EVT_SSR_UP:
  336. /* reset swr after ssr/pdr */
  337. tx_priv->reset_swr = true;
  338. if (tx_priv->swr_ctrl_data)
  339. swrm_wcd_notify(
  340. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  341. SWR_DEVICE_SSR_UP, NULL);
  342. break;
  343. case BOLERO_MACRO_EVT_CLK_RESET:
  344. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  345. break;
  346. }
  347. return 0;
  348. }
  349. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  350. u32 data)
  351. {
  352. struct device *tx_dev = NULL;
  353. struct tx_macro_priv *tx_priv = NULL;
  354. u32 ipc_wakeup = data;
  355. int ret = 0;
  356. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  357. return -EINVAL;
  358. if (tx_priv->swr_ctrl_data)
  359. ret = swrm_wcd_notify(
  360. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  361. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  362. return ret;
  363. }
  364. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  365. {
  366. struct delayed_work *hpf_delayed_work = NULL;
  367. struct hpf_work *hpf_work = NULL;
  368. struct tx_macro_priv *tx_priv = NULL;
  369. struct snd_soc_component *component = NULL;
  370. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  371. u8 hpf_cut_off_freq = 0;
  372. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  373. hpf_delayed_work = to_delayed_work(work);
  374. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  375. tx_priv = hpf_work->tx_priv;
  376. component = tx_priv->component;
  377. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  378. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  379. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  380. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  381. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  382. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  383. __func__, hpf_work->decimator, hpf_cut_off_freq);
  384. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  385. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  386. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  387. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  388. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  389. adc_n = snd_soc_component_read32(component, adc_reg) &
  390. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  391. if (adc_n >= BOLERO_ADC_MAX)
  392. goto tx_hpf_set;
  393. /* analog mic clear TX hold */
  394. bolero_clear_amic_tx_hold(component->dev, adc_n);
  395. }
  396. tx_hpf_set:
  397. snd_soc_component_update_bits(component,
  398. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  399. hpf_cut_off_freq << 5);
  400. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  401. /* Minimum 1 clk cycle delay is required as per HW spec */
  402. usleep_range(1000, 1010);
  403. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  404. }
  405. static void tx_macro_mute_update_callback(struct work_struct *work)
  406. {
  407. struct tx_mute_work *tx_mute_dwork = NULL;
  408. struct snd_soc_component *component = NULL;
  409. struct tx_macro_priv *tx_priv = NULL;
  410. struct delayed_work *delayed_work = NULL;
  411. u16 tx_vol_ctl_reg = 0;
  412. u8 decimator = 0;
  413. delayed_work = to_delayed_work(work);
  414. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  415. tx_priv = tx_mute_dwork->tx_priv;
  416. component = tx_priv->component;
  417. decimator = tx_mute_dwork->decimator;
  418. tx_vol_ctl_reg =
  419. BOLERO_CDC_TX0_TX_PATH_CTL +
  420. TX_MACRO_TX_PATH_OFFSET * decimator;
  421. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  422. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  423. __func__, decimator);
  424. }
  425. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  426. struct snd_ctl_elem_value *ucontrol)
  427. {
  428. struct snd_soc_dapm_widget *widget =
  429. snd_soc_dapm_kcontrol_widget(kcontrol);
  430. struct snd_soc_component *component =
  431. snd_soc_dapm_to_component(widget->dapm);
  432. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  433. unsigned int val = 0;
  434. u16 mic_sel_reg = 0;
  435. u16 dmic_clk_reg = 0;
  436. struct device *tx_dev = NULL;
  437. struct tx_macro_priv *tx_priv = NULL;
  438. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  439. return -EINVAL;
  440. val = ucontrol->value.enumerated.item[0];
  441. if (val > e->items - 1)
  442. return -EINVAL;
  443. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  444. widget->name, val);
  445. switch (e->reg) {
  446. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  447. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  448. break;
  449. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  450. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  451. break;
  452. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  453. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  454. break;
  455. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  456. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  457. break;
  458. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  459. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  460. break;
  461. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  462. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  463. break;
  464. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  465. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  466. break;
  467. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  468. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  469. break;
  470. default:
  471. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  472. __func__, e->reg);
  473. return -EINVAL;
  474. }
  475. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  476. if (val != 0) {
  477. if (val < 5) {
  478. snd_soc_component_update_bits(component,
  479. mic_sel_reg,
  480. 1 << 7, 0x0 << 7);
  481. } else {
  482. snd_soc_component_update_bits(component,
  483. mic_sel_reg,
  484. 1 << 7, 0x1 << 7);
  485. snd_soc_component_update_bits(component,
  486. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  487. 0x80, 0x00);
  488. dmic_clk_reg =
  489. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  490. ((val - 5)/2) * 4;
  491. snd_soc_component_update_bits(component,
  492. dmic_clk_reg,
  493. 0x0E, tx_priv->dmic_clk_div << 0x1);
  494. }
  495. }
  496. } else {
  497. /* DMIC selected */
  498. if (val != 0)
  499. snd_soc_component_update_bits(component, mic_sel_reg,
  500. 1 << 7, 1 << 7);
  501. }
  502. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  503. }
  504. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  505. struct snd_ctl_elem_value *ucontrol)
  506. {
  507. struct snd_soc_dapm_widget *widget =
  508. snd_soc_dapm_kcontrol_widget(kcontrol);
  509. struct snd_soc_component *component =
  510. snd_soc_dapm_to_component(widget->dapm);
  511. struct soc_multi_mixer_control *mixer =
  512. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  513. u32 dai_id = widget->shift;
  514. u32 dec_id = mixer->shift;
  515. struct device *tx_dev = NULL;
  516. struct tx_macro_priv *tx_priv = NULL;
  517. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  518. return -EINVAL;
  519. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  520. ucontrol->value.integer.value[0] = 1;
  521. else
  522. ucontrol->value.integer.value[0] = 0;
  523. return 0;
  524. }
  525. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  526. struct snd_ctl_elem_value *ucontrol)
  527. {
  528. struct snd_soc_dapm_widget *widget =
  529. snd_soc_dapm_kcontrol_widget(kcontrol);
  530. struct snd_soc_component *component =
  531. snd_soc_dapm_to_component(widget->dapm);
  532. struct snd_soc_dapm_update *update = NULL;
  533. struct soc_multi_mixer_control *mixer =
  534. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  535. u32 dai_id = widget->shift;
  536. u32 dec_id = mixer->shift;
  537. u32 enable = ucontrol->value.integer.value[0];
  538. struct device *tx_dev = NULL;
  539. struct tx_macro_priv *tx_priv = NULL;
  540. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  541. return -EINVAL;
  542. if (enable) {
  543. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  544. tx_priv->active_ch_cnt[dai_id]++;
  545. } else {
  546. tx_priv->active_ch_cnt[dai_id]--;
  547. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  548. }
  549. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  550. return 0;
  551. }
  552. static inline int tx_macro_path_get(const char *wname,
  553. unsigned int *path_num)
  554. {
  555. int ret = 0;
  556. char *widget_name = NULL;
  557. char *w_name = NULL;
  558. char *path_num_char = NULL;
  559. char *path_name = NULL;
  560. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  561. if (!widget_name)
  562. return -EINVAL;
  563. w_name = widget_name;
  564. path_name = strsep(&widget_name, " ");
  565. if (!path_name) {
  566. pr_err("%s: Invalid widget name = %s\n",
  567. __func__, widget_name);
  568. ret = -EINVAL;
  569. goto err;
  570. }
  571. path_num_char = strpbrk(path_name, "01234567");
  572. if (!path_num_char) {
  573. pr_err("%s: tx path index not found\n",
  574. __func__);
  575. ret = -EINVAL;
  576. goto err;
  577. }
  578. ret = kstrtouint(path_num_char, 10, path_num);
  579. if (ret < 0)
  580. pr_err("%s: Invalid tx path = %s\n",
  581. __func__, w_name);
  582. err:
  583. kfree(w_name);
  584. return ret;
  585. }
  586. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  587. struct snd_ctl_elem_value *ucontrol)
  588. {
  589. struct snd_soc_component *component =
  590. snd_soc_kcontrol_component(kcontrol);
  591. struct tx_macro_priv *tx_priv = NULL;
  592. struct device *tx_dev = NULL;
  593. int ret = 0;
  594. int path = 0;
  595. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  596. return -EINVAL;
  597. ret = tx_macro_path_get(kcontrol->id.name, &path);
  598. if (ret)
  599. return ret;
  600. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  601. return 0;
  602. }
  603. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  604. struct snd_ctl_elem_value *ucontrol)
  605. {
  606. struct snd_soc_component *component =
  607. snd_soc_kcontrol_component(kcontrol);
  608. struct tx_macro_priv *tx_priv = NULL;
  609. struct device *tx_dev = NULL;
  610. int value = ucontrol->value.integer.value[0];
  611. int ret = 0;
  612. int path = 0;
  613. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  614. return -EINVAL;
  615. ret = tx_macro_path_get(kcontrol->id.name, &path);
  616. if (ret)
  617. return ret;
  618. tx_priv->dec_mode[path] = value;
  619. return 0;
  620. }
  621. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  622. struct snd_ctl_elem_value *ucontrol)
  623. {
  624. struct snd_soc_component *component =
  625. snd_soc_kcontrol_component(kcontrol);
  626. struct tx_macro_priv *tx_priv = NULL;
  627. struct device *tx_dev = NULL;
  628. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  629. return -EINVAL;
  630. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  631. return 0;
  632. }
  633. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  634. struct snd_ctl_elem_value *ucontrol)
  635. {
  636. struct snd_soc_component *component =
  637. snd_soc_kcontrol_component(kcontrol);
  638. struct tx_macro_priv *tx_priv = NULL;
  639. struct device *tx_dev = NULL;
  640. int value = ucontrol->value.integer.value[0];
  641. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  642. return -EINVAL;
  643. tx_priv->bcs_enable = value;
  644. return 0;
  645. }
  646. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  647. struct snd_kcontrol *kcontrol, int event)
  648. {
  649. struct snd_soc_component *component =
  650. snd_soc_dapm_to_component(w->dapm);
  651. u8 dmic_clk_en = 0x01;
  652. u16 dmic_clk_reg = 0;
  653. s32 *dmic_clk_cnt = NULL;
  654. unsigned int dmic = 0;
  655. int ret = 0;
  656. char *wname = NULL;
  657. struct device *tx_dev = NULL;
  658. struct tx_macro_priv *tx_priv = NULL;
  659. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  660. return -EINVAL;
  661. wname = strpbrk(w->name, "01234567");
  662. if (!wname) {
  663. dev_err(component->dev, "%s: widget not found\n", __func__);
  664. return -EINVAL;
  665. }
  666. ret = kstrtouint(wname, 10, &dmic);
  667. if (ret < 0) {
  668. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  669. __func__);
  670. return -EINVAL;
  671. }
  672. switch (dmic) {
  673. case 0:
  674. case 1:
  675. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  676. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  677. break;
  678. case 2:
  679. case 3:
  680. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  681. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  682. break;
  683. case 4:
  684. case 5:
  685. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  686. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  687. break;
  688. case 6:
  689. case 7:
  690. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  691. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  692. break;
  693. default:
  694. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  695. __func__);
  696. return -EINVAL;
  697. }
  698. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  699. __func__, event, dmic, *dmic_clk_cnt);
  700. switch (event) {
  701. case SND_SOC_DAPM_PRE_PMU:
  702. (*dmic_clk_cnt)++;
  703. if (*dmic_clk_cnt == 1) {
  704. snd_soc_component_update_bits(component,
  705. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  706. 0x80, 0x00);
  707. snd_soc_component_update_bits(component, dmic_clk_reg,
  708. 0x0E, tx_priv->dmic_clk_div << 0x1);
  709. snd_soc_component_update_bits(component, dmic_clk_reg,
  710. dmic_clk_en, dmic_clk_en);
  711. }
  712. break;
  713. case SND_SOC_DAPM_POST_PMD:
  714. (*dmic_clk_cnt)--;
  715. if (*dmic_clk_cnt == 0)
  716. snd_soc_component_update_bits(component, dmic_clk_reg,
  717. dmic_clk_en, 0);
  718. break;
  719. }
  720. return 0;
  721. }
  722. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  723. struct snd_kcontrol *kcontrol, int event)
  724. {
  725. struct snd_soc_component *component =
  726. snd_soc_dapm_to_component(w->dapm);
  727. unsigned int decimator = 0;
  728. u16 tx_vol_ctl_reg = 0;
  729. u16 dec_cfg_reg = 0;
  730. u16 hpf_gate_reg = 0;
  731. u16 tx_gain_ctl_reg = 0;
  732. u8 hpf_cut_off_freq = 0;
  733. struct device *tx_dev = NULL;
  734. struct tx_macro_priv *tx_priv = NULL;
  735. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  736. return -EINVAL;
  737. decimator = w->shift;
  738. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  739. w->name, decimator);
  740. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  741. TX_MACRO_TX_PATH_OFFSET * decimator;
  742. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  743. TX_MACRO_TX_PATH_OFFSET * decimator;
  744. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  745. TX_MACRO_TX_PATH_OFFSET * decimator;
  746. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  747. TX_MACRO_TX_PATH_OFFSET * decimator;
  748. switch (event) {
  749. case SND_SOC_DAPM_PRE_PMU:
  750. snd_soc_component_update_bits(component,
  751. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  752. TX_MACRO_ADC_MODE_CFG0_SHIFT);
  753. /* Enable TX PGA Mute */
  754. snd_soc_component_update_bits(component,
  755. tx_vol_ctl_reg, 0x10, 0x10);
  756. break;
  757. case SND_SOC_DAPM_POST_PMU:
  758. snd_soc_component_update_bits(component,
  759. tx_vol_ctl_reg, 0x20, 0x20);
  760. snd_soc_component_update_bits(component,
  761. hpf_gate_reg, 0x01, 0x00);
  762. hpf_cut_off_freq = (
  763. snd_soc_component_read32(component, dec_cfg_reg) &
  764. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  765. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  766. hpf_cut_off_freq;
  767. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  768. snd_soc_component_update_bits(component, dec_cfg_reg,
  769. TX_HPF_CUT_OFF_FREQ_MASK,
  770. CF_MIN_3DB_150HZ << 5);
  771. /* schedule work queue to Remove Mute */
  772. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  773. msecs_to_jiffies(tx_unmute_delay));
  774. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  775. CF_MIN_3DB_150HZ) {
  776. schedule_delayed_work(
  777. &tx_priv->tx_hpf_work[decimator].dwork,
  778. msecs_to_jiffies(300));
  779. snd_soc_component_update_bits(component,
  780. hpf_gate_reg, 0x02, 0x02);
  781. /*
  782. * Minimum 1 clk cycle delay is required as per HW spec
  783. */
  784. usleep_range(1000, 1010);
  785. snd_soc_component_update_bits(component,
  786. hpf_gate_reg, 0x02, 0x00);
  787. }
  788. /* apply gain after decimator is enabled */
  789. snd_soc_component_write(component, tx_gain_ctl_reg,
  790. snd_soc_component_read32(component,
  791. tx_gain_ctl_reg));
  792. if (tx_priv->bcs_enable) {
  793. snd_soc_component_update_bits(component, dec_cfg_reg,
  794. 0x01, 0x01);
  795. snd_soc_component_update_bits(component,
  796. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x40);
  797. }
  798. break;
  799. case SND_SOC_DAPM_PRE_PMD:
  800. hpf_cut_off_freq =
  801. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  802. snd_soc_component_update_bits(component,
  803. tx_vol_ctl_reg, 0x10, 0x10);
  804. if (cancel_delayed_work_sync(
  805. &tx_priv->tx_hpf_work[decimator].dwork)) {
  806. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  807. snd_soc_component_update_bits(
  808. component, dec_cfg_reg,
  809. TX_HPF_CUT_OFF_FREQ_MASK,
  810. hpf_cut_off_freq << 5);
  811. snd_soc_component_update_bits(component,
  812. hpf_gate_reg,
  813. 0x02, 0x02);
  814. /*
  815. * Minimum 1 clk cycle delay is required
  816. * as per HW spec
  817. */
  818. usleep_range(1000, 1010);
  819. snd_soc_component_update_bits(component,
  820. hpf_gate_reg,
  821. 0x02, 0x00);
  822. }
  823. }
  824. cancel_delayed_work_sync(
  825. &tx_priv->tx_mute_dwork[decimator].dwork);
  826. break;
  827. case SND_SOC_DAPM_POST_PMD:
  828. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  829. 0x20, 0x00);
  830. snd_soc_component_update_bits(component,
  831. dec_cfg_reg, 0x06, 0x00);
  832. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  833. 0x10, 0x00);
  834. if (tx_priv->bcs_enable) {
  835. snd_soc_component_update_bits(component, dec_cfg_reg,
  836. 0x01, 0x00);
  837. snd_soc_component_update_bits(component,
  838. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  839. }
  840. break;
  841. }
  842. return 0;
  843. }
  844. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  845. struct snd_kcontrol *kcontrol, int event)
  846. {
  847. return 0;
  848. }
  849. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  850. struct snd_pcm_hw_params *params,
  851. struct snd_soc_dai *dai)
  852. {
  853. int tx_fs_rate = -EINVAL;
  854. struct snd_soc_component *component = dai->component;
  855. u32 decimator = 0;
  856. u32 sample_rate = 0;
  857. u16 tx_fs_reg = 0;
  858. struct device *tx_dev = NULL;
  859. struct tx_macro_priv *tx_priv = NULL;
  860. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  861. return -EINVAL;
  862. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  863. dai->name, dai->id, params_rate(params),
  864. params_channels(params));
  865. sample_rate = params_rate(params);
  866. switch (sample_rate) {
  867. case 8000:
  868. tx_fs_rate = 0;
  869. break;
  870. case 16000:
  871. tx_fs_rate = 1;
  872. break;
  873. case 32000:
  874. tx_fs_rate = 3;
  875. break;
  876. case 48000:
  877. tx_fs_rate = 4;
  878. break;
  879. case 96000:
  880. tx_fs_rate = 5;
  881. break;
  882. case 192000:
  883. tx_fs_rate = 6;
  884. break;
  885. case 384000:
  886. tx_fs_rate = 7;
  887. break;
  888. default:
  889. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  890. __func__, params_rate(params));
  891. return -EINVAL;
  892. }
  893. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  894. TX_MACRO_DEC_MAX) {
  895. if (decimator >= 0) {
  896. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  897. TX_MACRO_TX_PATH_OFFSET * decimator;
  898. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  899. __func__, decimator, sample_rate);
  900. snd_soc_component_update_bits(component, tx_fs_reg,
  901. 0x0F, tx_fs_rate);
  902. } else {
  903. dev_err(component->dev,
  904. "%s: ERROR: Invalid decimator: %d\n",
  905. __func__, decimator);
  906. return -EINVAL;
  907. }
  908. }
  909. return 0;
  910. }
  911. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  912. unsigned int *tx_num, unsigned int *tx_slot,
  913. unsigned int *rx_num, unsigned int *rx_slot)
  914. {
  915. struct snd_soc_component *component = dai->component;
  916. struct device *tx_dev = NULL;
  917. struct tx_macro_priv *tx_priv = NULL;
  918. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  919. return -EINVAL;
  920. switch (dai->id) {
  921. case TX_MACRO_AIF1_CAP:
  922. case TX_MACRO_AIF2_CAP:
  923. case TX_MACRO_AIF3_CAP:
  924. *tx_slot = tx_priv->active_ch_mask[dai->id];
  925. *tx_num = tx_priv->active_ch_cnt[dai->id];
  926. break;
  927. default:
  928. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  929. break;
  930. }
  931. return 0;
  932. }
  933. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  934. .hw_params = tx_macro_hw_params,
  935. .get_channel_map = tx_macro_get_channel_map,
  936. };
  937. static struct snd_soc_dai_driver tx_macro_dai[] = {
  938. {
  939. .name = "tx_macro_tx1",
  940. .id = TX_MACRO_AIF1_CAP,
  941. .capture = {
  942. .stream_name = "TX_AIF1 Capture",
  943. .rates = TX_MACRO_RATES,
  944. .formats = TX_MACRO_FORMATS,
  945. .rate_max = 192000,
  946. .rate_min = 8000,
  947. .channels_min = 1,
  948. .channels_max = 8,
  949. },
  950. .ops = &tx_macro_dai_ops,
  951. },
  952. {
  953. .name = "tx_macro_tx2",
  954. .id = TX_MACRO_AIF2_CAP,
  955. .capture = {
  956. .stream_name = "TX_AIF2 Capture",
  957. .rates = TX_MACRO_RATES,
  958. .formats = TX_MACRO_FORMATS,
  959. .rate_max = 192000,
  960. .rate_min = 8000,
  961. .channels_min = 1,
  962. .channels_max = 8,
  963. },
  964. .ops = &tx_macro_dai_ops,
  965. },
  966. {
  967. .name = "tx_macro_tx3",
  968. .id = TX_MACRO_AIF3_CAP,
  969. .capture = {
  970. .stream_name = "TX_AIF3 Capture",
  971. .rates = TX_MACRO_RATES,
  972. .formats = TX_MACRO_FORMATS,
  973. .rate_max = 192000,
  974. .rate_min = 8000,
  975. .channels_min = 1,
  976. .channels_max = 8,
  977. },
  978. .ops = &tx_macro_dai_ops,
  979. },
  980. };
  981. #define STRING(name) #name
  982. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  983. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  984. static const struct snd_kcontrol_new name##_mux = \
  985. SOC_DAPM_ENUM(STRING(name), name##_enum)
  986. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  987. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  988. static const struct snd_kcontrol_new name##_mux = \
  989. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  990. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  991. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  992. static const char * const adc_mux_text[] = {
  993. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  994. };
  995. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  996. 0, adc_mux_text);
  997. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  998. 0, adc_mux_text);
  999. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1000. 0, adc_mux_text);
  1001. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1002. 0, adc_mux_text);
  1003. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1004. 0, adc_mux_text);
  1005. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1006. 0, adc_mux_text);
  1007. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1008. 0, adc_mux_text);
  1009. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1010. 0, adc_mux_text);
  1011. static const char * const dmic_mux_text[] = {
  1012. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1013. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1014. };
  1015. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1016. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1017. tx_macro_put_dec_enum);
  1018. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1019. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1020. tx_macro_put_dec_enum);
  1021. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1022. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1023. tx_macro_put_dec_enum);
  1024. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1025. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1026. tx_macro_put_dec_enum);
  1027. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1028. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1029. tx_macro_put_dec_enum);
  1030. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1031. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1032. tx_macro_put_dec_enum);
  1033. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1034. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1035. tx_macro_put_dec_enum);
  1036. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1037. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1038. tx_macro_put_dec_enum);
  1039. static const char * const smic_mux_text[] = {
  1040. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1041. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1042. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1043. };
  1044. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1045. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1046. tx_macro_put_dec_enum);
  1047. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1048. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1049. tx_macro_put_dec_enum);
  1050. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1051. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1052. tx_macro_put_dec_enum);
  1053. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1054. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1055. tx_macro_put_dec_enum);
  1056. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1057. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1058. tx_macro_put_dec_enum);
  1059. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1060. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1061. tx_macro_put_dec_enum);
  1062. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1063. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1064. tx_macro_put_dec_enum);
  1065. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1066. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1067. tx_macro_put_dec_enum);
  1068. static const char * const smic_mux_text_v2[] = {
  1069. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1070. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1071. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1072. };
  1073. TX_MACRO_DAPM_ENUM_EXT(tx_smic0_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1074. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1075. tx_macro_put_dec_enum);
  1076. TX_MACRO_DAPM_ENUM_EXT(tx_smic1_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1077. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1078. tx_macro_put_dec_enum);
  1079. TX_MACRO_DAPM_ENUM_EXT(tx_smic2_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1080. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1081. tx_macro_put_dec_enum);
  1082. TX_MACRO_DAPM_ENUM_EXT(tx_smic3_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1083. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1084. tx_macro_put_dec_enum);
  1085. TX_MACRO_DAPM_ENUM_EXT(tx_smic4_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1086. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1087. tx_macro_put_dec_enum);
  1088. TX_MACRO_DAPM_ENUM_EXT(tx_smic5_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1089. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1090. tx_macro_put_dec_enum);
  1091. TX_MACRO_DAPM_ENUM_EXT(tx_smic6_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1092. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1093. tx_macro_put_dec_enum);
  1094. TX_MACRO_DAPM_ENUM_EXT(tx_smic7_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1095. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1096. tx_macro_put_dec_enum);
  1097. static const char * const dec_mode_mux_text[] = {
  1098. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1099. };
  1100. static const struct soc_enum dec_mode_mux_enum =
  1101. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1102. dec_mode_mux_text);
  1103. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1104. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1105. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1106. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1107. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1108. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1109. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1110. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1111. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1112. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1113. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1114. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1115. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1116. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1117. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1118. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1119. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1120. };
  1121. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1122. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1123. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1124. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1125. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1126. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1127. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1128. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1129. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1130. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1131. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1132. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1133. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1134. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1135. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1136. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1137. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1138. };
  1139. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1140. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1141. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1142. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1143. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1144. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1145. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1146. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1147. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1148. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1149. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1150. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1151. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1152. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1153. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1154. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1155. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1156. };
  1157. static const struct snd_kcontrol_new tx_aif1_cap_mixer_v2[] = {
  1158. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1159. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1160. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1161. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1162. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1163. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1164. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1165. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1166. };
  1167. static const struct snd_kcontrol_new tx_aif2_cap_mixer_v2[] = {
  1168. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1169. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1170. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1171. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1172. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1173. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1174. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1175. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1176. };
  1177. static const struct snd_kcontrol_new tx_aif3_cap_mixer_v2[] = {
  1178. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1179. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1180. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1181. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1182. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1183. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1184. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1185. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1186. };
  1187. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_common[] = {
  1188. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1189. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1190. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1191. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1192. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1193. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1194. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1195. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1196. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1197. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1198. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0_v2),
  1199. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1_v2),
  1200. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2_v2),
  1201. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3_v2),
  1202. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1203. tx_macro_enable_micbias,
  1204. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1205. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1206. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1207. SND_SOC_DAPM_POST_PMD),
  1208. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1209. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1210. SND_SOC_DAPM_POST_PMD),
  1211. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1212. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1213. SND_SOC_DAPM_POST_PMD),
  1214. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1215. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1216. SND_SOC_DAPM_POST_PMD),
  1217. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1218. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1219. SND_SOC_DAPM_POST_PMD),
  1220. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1221. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1222. SND_SOC_DAPM_POST_PMD),
  1223. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1224. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1225. SND_SOC_DAPM_POST_PMD),
  1226. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1227. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1228. SND_SOC_DAPM_POST_PMD),
  1229. SND_SOC_DAPM_INPUT("TX SWR_MIC0"),
  1230. SND_SOC_DAPM_INPUT("TX SWR_MIC1"),
  1231. SND_SOC_DAPM_INPUT("TX SWR_MIC2"),
  1232. SND_SOC_DAPM_INPUT("TX SWR_MIC3"),
  1233. SND_SOC_DAPM_INPUT("TX SWR_MIC4"),
  1234. SND_SOC_DAPM_INPUT("TX SWR_MIC5"),
  1235. SND_SOC_DAPM_INPUT("TX SWR_MIC6"),
  1236. SND_SOC_DAPM_INPUT("TX SWR_MIC7"),
  1237. SND_SOC_DAPM_INPUT("TX SWR_MIC8"),
  1238. SND_SOC_DAPM_INPUT("TX SWR_MIC9"),
  1239. SND_SOC_DAPM_INPUT("TX SWR_MIC10"),
  1240. SND_SOC_DAPM_INPUT("TX SWR_MIC11"),
  1241. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1242. TX_MACRO_DEC0, 0,
  1243. &tx_dec0_mux, tx_macro_enable_dec,
  1244. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1245. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1246. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1247. TX_MACRO_DEC1, 0,
  1248. &tx_dec1_mux, tx_macro_enable_dec,
  1249. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1250. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1251. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1252. TX_MACRO_DEC2, 0,
  1253. &tx_dec2_mux, tx_macro_enable_dec,
  1254. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1255. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1256. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1257. TX_MACRO_DEC3, 0,
  1258. &tx_dec3_mux, tx_macro_enable_dec,
  1259. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1260. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1261. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1262. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1263. };
  1264. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v2[] = {
  1265. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1266. TX_MACRO_AIF1_CAP, 0,
  1267. tx_aif1_cap_mixer_v2, ARRAY_SIZE(tx_aif1_cap_mixer_v2)),
  1268. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1269. TX_MACRO_AIF2_CAP, 0,
  1270. tx_aif2_cap_mixer_v2, ARRAY_SIZE(tx_aif2_cap_mixer_v2)),
  1271. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1272. TX_MACRO_AIF3_CAP, 0,
  1273. tx_aif3_cap_mixer_v2, ARRAY_SIZE(tx_aif3_cap_mixer_v2)),
  1274. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1275. tx_macro_tx_swr_clk_event,
  1276. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1277. };
  1278. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v3[] = {
  1279. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1280. TX_MACRO_AIF1_CAP, 0,
  1281. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1282. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1283. TX_MACRO_AIF2_CAP, 0,
  1284. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1285. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1286. TX_MACRO_AIF3_CAP, 0,
  1287. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1288. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1289. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1290. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1291. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1292. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4_v3),
  1293. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5_v3),
  1294. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6_v3),
  1295. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7_v3),
  1296. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1297. TX_MACRO_DEC4, 0,
  1298. &tx_dec4_mux, tx_macro_enable_dec,
  1299. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1300. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1301. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1302. TX_MACRO_DEC5, 0,
  1303. &tx_dec5_mux, tx_macro_enable_dec,
  1304. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1305. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1306. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1307. TX_MACRO_DEC6, 0,
  1308. &tx_dec6_mux, tx_macro_enable_dec,
  1309. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1310. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1311. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1312. TX_MACRO_DEC7, 0,
  1313. &tx_dec7_mux, tx_macro_enable_dec,
  1314. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1315. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1316. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1317. tx_macro_va_swr_clk_event,
  1318. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1319. };
  1320. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1321. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1322. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1323. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1324. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1325. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1326. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1327. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1328. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1329. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1330. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1331. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1332. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1333. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1334. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1335. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1336. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1337. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1338. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1339. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1340. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1341. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1342. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1343. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1344. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1345. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1346. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1347. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1348. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1349. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1350. tx_macro_enable_micbias,
  1351. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1352. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1353. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1354. SND_SOC_DAPM_POST_PMD),
  1355. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1356. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1357. SND_SOC_DAPM_POST_PMD),
  1358. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1359. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1360. SND_SOC_DAPM_POST_PMD),
  1361. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1362. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1363. SND_SOC_DAPM_POST_PMD),
  1364. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1365. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1366. SND_SOC_DAPM_POST_PMD),
  1367. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1368. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1369. SND_SOC_DAPM_POST_PMD),
  1370. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1371. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1372. SND_SOC_DAPM_POST_PMD),
  1373. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1374. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1375. SND_SOC_DAPM_POST_PMD),
  1376. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1377. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1378. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1379. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1380. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1381. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1382. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1383. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1384. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1385. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1386. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1387. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1388. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1389. TX_MACRO_DEC0, 0,
  1390. &tx_dec0_mux, tx_macro_enable_dec,
  1391. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1392. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1393. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1394. TX_MACRO_DEC1, 0,
  1395. &tx_dec1_mux, tx_macro_enable_dec,
  1396. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1397. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1398. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1399. TX_MACRO_DEC2, 0,
  1400. &tx_dec2_mux, tx_macro_enable_dec,
  1401. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1402. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1403. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1404. TX_MACRO_DEC3, 0,
  1405. &tx_dec3_mux, tx_macro_enable_dec,
  1406. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1407. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1408. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1409. TX_MACRO_DEC4, 0,
  1410. &tx_dec4_mux, tx_macro_enable_dec,
  1411. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1412. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1413. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1414. TX_MACRO_DEC5, 0,
  1415. &tx_dec5_mux, tx_macro_enable_dec,
  1416. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1417. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1418. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1419. TX_MACRO_DEC6, 0,
  1420. &tx_dec6_mux, tx_macro_enable_dec,
  1421. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1422. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1423. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1424. TX_MACRO_DEC7, 0,
  1425. &tx_dec7_mux, tx_macro_enable_dec,
  1426. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1427. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1428. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1429. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1430. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1431. tx_macro_tx_swr_clk_event,
  1432. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1433. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1434. tx_macro_va_swr_clk_event,
  1435. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1436. };
  1437. static const struct snd_soc_dapm_route tx_audio_map_common[] = {
  1438. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1439. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1440. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1441. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1442. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1443. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1444. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1445. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1446. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1447. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1448. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1449. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1450. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1451. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1452. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1453. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1454. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1455. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1456. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1457. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1458. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1459. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1460. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1461. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1462. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1463. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1464. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1465. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1466. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1467. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1468. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1469. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1470. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_MIC0"},
  1471. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_MIC1"},
  1472. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_MIC2"},
  1473. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_MIC3"},
  1474. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_MIC4"},
  1475. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_MIC5"},
  1476. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_MIC6"},
  1477. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_MIC7"},
  1478. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_MIC8"},
  1479. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_MIC9"},
  1480. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_MIC10"},
  1481. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_MIC11"},
  1482. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1483. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1484. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1485. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1486. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1487. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1488. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1489. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1490. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1491. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1492. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_MIC0"},
  1493. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_MIC1"},
  1494. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_MIC2"},
  1495. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_MIC3"},
  1496. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_MIC4"},
  1497. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_MIC5"},
  1498. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_MIC6"},
  1499. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_MIC7"},
  1500. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_MIC8"},
  1501. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_MIC9"},
  1502. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_MIC10"},
  1503. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_MIC11"},
  1504. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1505. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1506. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1507. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1508. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1509. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1510. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1511. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1512. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1513. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1514. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_MIC0"},
  1515. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_MIC1"},
  1516. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_MIC2"},
  1517. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_MIC3"},
  1518. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_MIC4"},
  1519. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_MIC5"},
  1520. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_MIC6"},
  1521. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_MIC7"},
  1522. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_MIC8"},
  1523. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_MIC9"},
  1524. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_MIC10"},
  1525. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_MIC11"},
  1526. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1527. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1528. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1529. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1530. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1531. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1532. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1533. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1534. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1535. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1536. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_MIC0"},
  1537. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_MIC1"},
  1538. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_MIC2"},
  1539. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_MIC3"},
  1540. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_MIC4"},
  1541. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_MIC5"},
  1542. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_MIC6"},
  1543. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_MIC7"},
  1544. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_MIC8"},
  1545. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_MIC9"},
  1546. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_MIC10"},
  1547. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_MIC11"},
  1548. };
  1549. static const struct snd_soc_dapm_route tx_audio_map_v3[] = {
  1550. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1551. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1552. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1553. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1554. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1555. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1556. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1557. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1558. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1559. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1560. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1561. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1562. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1563. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1564. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1565. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1566. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1567. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1568. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1569. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1570. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1571. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1572. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1573. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1574. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1575. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1576. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_MIC0"},
  1577. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_MIC1"},
  1578. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_MIC2"},
  1579. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_MIC3"},
  1580. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_MIC4"},
  1581. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_MIC5"},
  1582. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_MIC6"},
  1583. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_MIC7"},
  1584. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_MIC8"},
  1585. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_MIC9"},
  1586. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_MIC10"},
  1587. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_MIC11"},
  1588. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1589. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1590. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1591. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1592. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1593. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1594. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1595. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1596. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1597. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1598. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_MIC0"},
  1599. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_MIC1"},
  1600. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_MIC2"},
  1601. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_MIC3"},
  1602. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_MIC4"},
  1603. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_MIC5"},
  1604. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_MIC6"},
  1605. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_MIC7"},
  1606. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_MIC8"},
  1607. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_MIC9"},
  1608. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_MIC10"},
  1609. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_MIC11"},
  1610. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1611. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1612. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1613. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1614. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1615. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1616. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1617. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1618. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1619. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1620. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_MIC0"},
  1621. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_MIC1"},
  1622. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_MIC2"},
  1623. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_MIC3"},
  1624. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_MIC4"},
  1625. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_MIC5"},
  1626. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_MIC6"},
  1627. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_MIC7"},
  1628. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_MIC8"},
  1629. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_MIC9"},
  1630. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_MIC10"},
  1631. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_MIC11"},
  1632. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1633. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1634. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1635. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1636. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1637. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1638. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1639. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1640. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1641. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1642. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_MIC0"},
  1643. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_MIC1"},
  1644. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_MIC2"},
  1645. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_MIC3"},
  1646. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_MIC4"},
  1647. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_MIC5"},
  1648. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_MIC6"},
  1649. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_MIC7"},
  1650. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_MIC8"},
  1651. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_MIC9"},
  1652. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_MIC10"},
  1653. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_MIC11"},
  1654. };
  1655. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1656. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1657. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1658. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1659. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1660. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1661. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1662. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1663. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1664. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1665. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1666. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1667. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1668. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1669. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1670. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1671. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1672. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1673. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1674. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1675. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1676. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1677. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1678. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1679. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1680. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1681. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1682. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1683. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1684. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1685. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1686. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1687. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1688. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1689. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1690. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1691. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1692. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1693. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1694. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1695. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1696. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1697. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1698. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1699. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1700. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1701. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1702. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1703. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1704. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1705. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1706. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1707. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1708. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1709. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1710. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1711. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1712. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1713. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1714. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1715. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1716. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1717. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1718. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1719. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1720. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1721. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1722. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1723. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1724. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1725. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1726. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1727. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1728. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1729. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1730. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1731. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1732. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1733. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1734. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1735. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1736. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1737. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1738. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1739. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1740. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1741. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1742. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1743. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1744. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1745. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1746. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1747. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1748. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1749. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1750. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1751. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1752. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1753. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1754. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1755. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1756. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1757. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1758. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1759. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1760. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1761. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1762. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1763. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1764. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1765. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1766. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1767. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1768. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1769. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1770. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1771. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1772. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1773. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1774. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1775. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1776. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1777. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1778. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1779. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1780. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1781. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1782. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1783. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1784. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1785. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1786. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1787. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1788. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1789. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1790. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1791. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1792. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1793. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1794. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1795. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1796. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1797. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1798. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1799. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1800. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1801. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1802. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1803. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1804. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1805. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1806. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1807. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1808. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1809. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1810. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1811. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1812. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1813. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1814. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1815. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1816. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1817. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1818. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1819. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1820. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1821. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1822. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1823. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1824. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1825. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1826. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1827. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1828. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1829. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1830. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1831. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1832. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1833. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1834. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1835. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1836. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1837. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1838. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1839. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1840. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1841. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1842. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1843. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1844. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1845. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1846. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1847. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1848. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1849. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1850. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1851. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1852. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1853. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1854. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1855. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1856. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1857. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1858. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1859. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1860. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1861. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1862. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1863. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1864. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1865. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1866. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1867. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1868. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1869. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1870. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1871. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1872. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1873. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1874. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1875. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1876. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1877. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1878. };
  1879. static const struct snd_kcontrol_new tx_macro_snd_controls_common[] = {
  1880. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1881. BOLERO_CDC_TX0_TX_VOL_CTL,
  1882. 0, -84, 40, digital_gain),
  1883. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1884. BOLERO_CDC_TX1_TX_VOL_CTL,
  1885. 0, -84, 40, digital_gain),
  1886. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1887. BOLERO_CDC_TX2_TX_VOL_CTL,
  1888. 0, -84, 40, digital_gain),
  1889. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1890. BOLERO_CDC_TX3_TX_VOL_CTL,
  1891. 0, -84, 40, digital_gain),
  1892. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1893. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1894. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1895. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1896. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1897. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1898. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1899. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1900. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1901. tx_macro_get_bcs, tx_macro_set_bcs),
  1902. };
  1903. static const struct snd_kcontrol_new tx_macro_snd_controls_v3[] = {
  1904. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1905. BOLERO_CDC_TX4_TX_VOL_CTL,
  1906. 0, -84, 40, digital_gain),
  1907. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1908. BOLERO_CDC_TX5_TX_VOL_CTL,
  1909. 0, -84, 40, digital_gain),
  1910. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1911. BOLERO_CDC_TX6_TX_VOL_CTL,
  1912. 0, -84, 40, digital_gain),
  1913. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1914. BOLERO_CDC_TX7_TX_VOL_CTL,
  1915. 0, -84, 40, digital_gain),
  1916. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1917. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1918. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1919. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1920. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1921. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1922. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1923. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1924. };
  1925. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1926. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1927. BOLERO_CDC_TX0_TX_VOL_CTL,
  1928. 0, -84, 40, digital_gain),
  1929. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1930. BOLERO_CDC_TX1_TX_VOL_CTL,
  1931. 0, -84, 40, digital_gain),
  1932. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1933. BOLERO_CDC_TX2_TX_VOL_CTL,
  1934. 0, -84, 40, digital_gain),
  1935. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1936. BOLERO_CDC_TX3_TX_VOL_CTL,
  1937. 0, -84, 40, digital_gain),
  1938. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1939. BOLERO_CDC_TX4_TX_VOL_CTL,
  1940. 0, -84, 40, digital_gain),
  1941. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1942. BOLERO_CDC_TX5_TX_VOL_CTL,
  1943. 0, -84, 40, digital_gain),
  1944. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1945. BOLERO_CDC_TX6_TX_VOL_CTL,
  1946. 0, -84, 40, digital_gain),
  1947. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1948. BOLERO_CDC_TX7_TX_VOL_CTL,
  1949. 0, -84, 40, digital_gain),
  1950. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1951. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1952. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1953. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1954. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1955. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1956. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1957. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1958. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1959. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1960. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1961. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1962. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1963. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1964. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1965. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1966. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1967. tx_macro_get_bcs, tx_macro_set_bcs),
  1968. };
  1969. static int tx_macro_register_event_listener(struct snd_soc_component *component,
  1970. bool enable)
  1971. {
  1972. struct device *tx_dev = NULL;
  1973. struct tx_macro_priv *tx_priv = NULL;
  1974. int ret = 0;
  1975. if (!component)
  1976. return -EINVAL;
  1977. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1978. if (!tx_dev) {
  1979. dev_err(component->dev,
  1980. "%s: null device for macro!\n", __func__);
  1981. return -EINVAL;
  1982. }
  1983. tx_priv = dev_get_drvdata(tx_dev);
  1984. if (!tx_priv) {
  1985. dev_err(component->dev,
  1986. "%s: priv is null for macro!\n", __func__);
  1987. return -EINVAL;
  1988. }
  1989. if (tx_priv->swr_ctrl_data) {
  1990. if (enable) {
  1991. ret = swrm_wcd_notify(
  1992. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1993. SWR_REGISTER_WAKEUP, NULL);
  1994. msm_cdc_pinctrl_set_wakeup_capable(
  1995. tx_priv->tx_swr_gpio_p, false);
  1996. } else {
  1997. msm_cdc_pinctrl_set_wakeup_capable(
  1998. tx_priv->tx_swr_gpio_p, true);
  1999. ret = swrm_wcd_notify(
  2000. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2001. SWR_DEREGISTER_WAKEUP, NULL);
  2002. }
  2003. }
  2004. return ret;
  2005. }
  2006. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  2007. struct regmap *regmap, int clk_type,
  2008. bool enable)
  2009. {
  2010. int ret = 0, clk_tx_ret = 0;
  2011. dev_dbg(tx_priv->dev,
  2012. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  2013. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  2014. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  2015. if (enable) {
  2016. if (tx_priv->swr_clk_users == 0) {
  2017. ret = msm_cdc_pinctrl_select_active_state(
  2018. tx_priv->tx_swr_gpio_p);
  2019. if (ret < 0) {
  2020. dev_err_ratelimited(tx_priv->dev,
  2021. "%s: tx swr pinctrl enable failed\n",
  2022. __func__);
  2023. goto exit;
  2024. }
  2025. }
  2026. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2027. TX_CORE_CLK,
  2028. TX_CORE_CLK,
  2029. true);
  2030. if (clk_type == TX_MCLK) {
  2031. ret = tx_macro_mclk_enable(tx_priv, 1);
  2032. if (ret < 0) {
  2033. if (tx_priv->swr_clk_users == 0)
  2034. msm_cdc_pinctrl_select_sleep_state(
  2035. tx_priv->tx_swr_gpio_p);
  2036. dev_err_ratelimited(tx_priv->dev,
  2037. "%s: request clock enable failed\n",
  2038. __func__);
  2039. goto done;
  2040. }
  2041. }
  2042. if (clk_type == VA_MCLK) {
  2043. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2044. TX_CORE_CLK,
  2045. VA_CORE_CLK,
  2046. true);
  2047. if (ret < 0) {
  2048. if (tx_priv->swr_clk_users == 0)
  2049. msm_cdc_pinctrl_select_sleep_state(
  2050. tx_priv->tx_swr_gpio_p);
  2051. dev_err_ratelimited(tx_priv->dev,
  2052. "%s: swr request clk failed\n",
  2053. __func__);
  2054. goto done;
  2055. }
  2056. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2057. true);
  2058. if (tx_priv->tx_mclk_users == 0) {
  2059. regmap_update_bits(regmap,
  2060. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  2061. 0x01, 0x01);
  2062. regmap_update_bits(regmap,
  2063. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2064. 0x01, 0x01);
  2065. regmap_update_bits(regmap,
  2066. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2067. 0x01, 0x01);
  2068. }
  2069. }
  2070. if (tx_priv->swr_clk_users == 0) {
  2071. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  2072. __func__, tx_priv->reset_swr);
  2073. if (tx_priv->reset_swr)
  2074. regmap_update_bits(regmap,
  2075. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2076. 0x02, 0x02);
  2077. regmap_update_bits(regmap,
  2078. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2079. 0x01, 0x01);
  2080. if (tx_priv->reset_swr)
  2081. regmap_update_bits(regmap,
  2082. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2083. 0x02, 0x00);
  2084. tx_priv->reset_swr = false;
  2085. }
  2086. if (!clk_tx_ret)
  2087. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2088. TX_CORE_CLK,
  2089. TX_CORE_CLK,
  2090. false);
  2091. tx_priv->swr_clk_users++;
  2092. } else {
  2093. if (tx_priv->swr_clk_users <= 0) {
  2094. dev_err_ratelimited(tx_priv->dev,
  2095. "tx swrm clock users already 0\n");
  2096. tx_priv->swr_clk_users = 0;
  2097. return 0;
  2098. }
  2099. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2100. TX_CORE_CLK,
  2101. TX_CORE_CLK,
  2102. true);
  2103. tx_priv->swr_clk_users--;
  2104. if (tx_priv->swr_clk_users == 0)
  2105. regmap_update_bits(regmap,
  2106. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2107. 0x01, 0x00);
  2108. if (clk_type == TX_MCLK)
  2109. tx_macro_mclk_enable(tx_priv, 0);
  2110. if (clk_type == VA_MCLK) {
  2111. if (tx_priv->tx_mclk_users == 0) {
  2112. regmap_update_bits(regmap,
  2113. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2114. 0x01, 0x00);
  2115. regmap_update_bits(regmap,
  2116. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2117. 0x01, 0x00);
  2118. }
  2119. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2120. false);
  2121. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2122. TX_CORE_CLK,
  2123. VA_CORE_CLK,
  2124. false);
  2125. if (ret < 0) {
  2126. dev_err_ratelimited(tx_priv->dev,
  2127. "%s: swr request clk failed\n",
  2128. __func__);
  2129. goto done;
  2130. }
  2131. }
  2132. if (!clk_tx_ret)
  2133. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2134. TX_CORE_CLK,
  2135. TX_CORE_CLK,
  2136. false);
  2137. if (tx_priv->swr_clk_users == 0) {
  2138. ret = msm_cdc_pinctrl_select_sleep_state(
  2139. tx_priv->tx_swr_gpio_p);
  2140. if (ret < 0) {
  2141. dev_err_ratelimited(tx_priv->dev,
  2142. "%s: tx swr pinctrl disable failed\n",
  2143. __func__);
  2144. goto exit;
  2145. }
  2146. }
  2147. }
  2148. return 0;
  2149. done:
  2150. if (!clk_tx_ret)
  2151. bolero_clk_rsc_request_clock(tx_priv->dev,
  2152. TX_CORE_CLK,
  2153. TX_CORE_CLK,
  2154. false);
  2155. exit:
  2156. return ret;
  2157. }
  2158. static int tx_macro_clk_switch(struct snd_soc_component *component)
  2159. {
  2160. struct device *tx_dev = NULL;
  2161. struct tx_macro_priv *tx_priv = NULL;
  2162. int ret = 0;
  2163. if (!component)
  2164. return -EINVAL;
  2165. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2166. if (!tx_dev) {
  2167. dev_err(component->dev,
  2168. "%s: null device for macro!\n", __func__);
  2169. return -EINVAL;
  2170. }
  2171. tx_priv = dev_get_drvdata(tx_dev);
  2172. if (!tx_priv) {
  2173. dev_err(component->dev,
  2174. "%s: priv is null for macro!\n", __func__);
  2175. return -EINVAL;
  2176. }
  2177. if (tx_priv->swr_ctrl_data) {
  2178. ret = swrm_wcd_notify(
  2179. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2180. SWR_REQ_CLK_SWITCH, NULL);
  2181. }
  2182. return ret;
  2183. }
  2184. static int tx_macro_core_vote(void *handle, bool enable)
  2185. {
  2186. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2187. if (tx_priv == NULL) {
  2188. pr_err("%s: tx priv data is NULL\n", __func__);
  2189. return -EINVAL;
  2190. }
  2191. if (enable) {
  2192. pm_runtime_get_sync(tx_priv->dev);
  2193. pm_runtime_put_autosuspend(tx_priv->dev);
  2194. pm_runtime_mark_last_busy(tx_priv->dev);
  2195. }
  2196. if (bolero_check_core_votes(tx_priv->dev))
  2197. return 0;
  2198. else
  2199. return -EINVAL;
  2200. }
  2201. static int tx_macro_swrm_clock(void *handle, bool enable)
  2202. {
  2203. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2204. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  2205. int ret = 0;
  2206. if (regmap == NULL) {
  2207. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  2208. return -EINVAL;
  2209. }
  2210. mutex_lock(&tx_priv->swr_clk_lock);
  2211. dev_dbg(tx_priv->dev,
  2212. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  2213. __func__, (enable ? "enable" : "disable"),
  2214. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  2215. if (enable) {
  2216. pm_runtime_get_sync(tx_priv->dev);
  2217. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  2218. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2219. VA_MCLK, enable);
  2220. if (ret) {
  2221. pm_runtime_mark_last_busy(tx_priv->dev);
  2222. pm_runtime_put_autosuspend(tx_priv->dev);
  2223. goto done;
  2224. }
  2225. tx_priv->va_clk_status++;
  2226. } else {
  2227. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2228. TX_MCLK, enable);
  2229. if (ret) {
  2230. pm_runtime_mark_last_busy(tx_priv->dev);
  2231. pm_runtime_put_autosuspend(tx_priv->dev);
  2232. goto done;
  2233. }
  2234. tx_priv->tx_clk_status++;
  2235. }
  2236. pm_runtime_mark_last_busy(tx_priv->dev);
  2237. pm_runtime_put_autosuspend(tx_priv->dev);
  2238. } else {
  2239. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  2240. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2241. VA_MCLK, enable);
  2242. if (ret)
  2243. goto done;
  2244. --tx_priv->va_clk_status;
  2245. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2246. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2247. TX_MCLK, enable);
  2248. if (ret)
  2249. goto done;
  2250. --tx_priv->tx_clk_status;
  2251. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2252. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  2253. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2254. VA_MCLK, enable);
  2255. if (ret)
  2256. goto done;
  2257. --tx_priv->va_clk_status;
  2258. } else {
  2259. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2260. TX_MCLK, enable);
  2261. if (ret)
  2262. goto done;
  2263. --tx_priv->tx_clk_status;
  2264. }
  2265. } else {
  2266. dev_dbg(tx_priv->dev,
  2267. "%s: Both clocks are disabled\n", __func__);
  2268. }
  2269. }
  2270. dev_dbg(tx_priv->dev,
  2271. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  2272. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  2273. tx_priv->va_clk_status);
  2274. done:
  2275. mutex_unlock(&tx_priv->swr_clk_lock);
  2276. return ret;
  2277. }
  2278. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2279. struct tx_macro_priv *tx_priv)
  2280. {
  2281. u32 div_factor = TX_MACRO_CLK_DIV_2;
  2282. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  2283. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2284. mclk_rate % dmic_sample_rate != 0)
  2285. goto undefined_rate;
  2286. div_factor = mclk_rate / dmic_sample_rate;
  2287. switch (div_factor) {
  2288. case 2:
  2289. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2290. break;
  2291. case 3:
  2292. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  2293. break;
  2294. case 4:
  2295. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  2296. break;
  2297. case 6:
  2298. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  2299. break;
  2300. case 8:
  2301. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  2302. break;
  2303. case 16:
  2304. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  2305. break;
  2306. default:
  2307. /* Any other DIV factor is invalid */
  2308. goto undefined_rate;
  2309. }
  2310. /* Valid dmic DIV factors */
  2311. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2312. __func__, div_factor, mclk_rate);
  2313. return dmic_sample_rate;
  2314. undefined_rate:
  2315. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2316. __func__, dmic_sample_rate, mclk_rate);
  2317. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2318. return dmic_sample_rate;
  2319. }
  2320. static const struct tx_macro_reg_mask_val tx_macro_reg_init[] = {
  2321. {BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x02},
  2322. };
  2323. static int tx_macro_init(struct snd_soc_component *component)
  2324. {
  2325. struct snd_soc_dapm_context *dapm =
  2326. snd_soc_component_get_dapm(component);
  2327. int ret = 0, i = 0;
  2328. struct device *tx_dev = NULL;
  2329. struct tx_macro_priv *tx_priv = NULL;
  2330. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2331. if (!tx_dev) {
  2332. dev_err(component->dev,
  2333. "%s: null device for macro!\n", __func__);
  2334. return -EINVAL;
  2335. }
  2336. tx_priv = dev_get_drvdata(tx_dev);
  2337. if (!tx_priv) {
  2338. dev_err(component->dev,
  2339. "%s: priv is null for macro!\n", __func__);
  2340. return -EINVAL;
  2341. }
  2342. tx_priv->version = bolero_get_version(tx_dev);
  2343. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2344. ret = snd_soc_dapm_new_controls(dapm,
  2345. tx_macro_dapm_widgets_common,
  2346. ARRAY_SIZE(tx_macro_dapm_widgets_common));
  2347. if (ret < 0) {
  2348. dev_err(tx_dev, "%s: Failed to add controls\n",
  2349. __func__);
  2350. return ret;
  2351. }
  2352. if (tx_priv->version == BOLERO_VERSION_2_1)
  2353. ret = snd_soc_dapm_new_controls(dapm,
  2354. tx_macro_dapm_widgets_v2,
  2355. ARRAY_SIZE(tx_macro_dapm_widgets_v2));
  2356. else if (tx_priv->version == BOLERO_VERSION_2_0)
  2357. ret = snd_soc_dapm_new_controls(dapm,
  2358. tx_macro_dapm_widgets_v3,
  2359. ARRAY_SIZE(tx_macro_dapm_widgets_v3));
  2360. if (ret < 0) {
  2361. dev_err(tx_dev, "%s: Failed to add controls\n",
  2362. __func__);
  2363. return ret;
  2364. }
  2365. } else {
  2366. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  2367. ARRAY_SIZE(tx_macro_dapm_widgets));
  2368. if (ret < 0) {
  2369. dev_err(tx_dev, "%s: Failed to add controls\n",
  2370. __func__);
  2371. return ret;
  2372. }
  2373. }
  2374. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2375. ret = snd_soc_dapm_add_routes(dapm,
  2376. tx_audio_map_common,
  2377. ARRAY_SIZE(tx_audio_map_common));
  2378. if (ret < 0) {
  2379. dev_err(tx_dev, "%s: Failed to add routes\n",
  2380. __func__);
  2381. return ret;
  2382. }
  2383. if (tx_priv->version == BOLERO_VERSION_2_0)
  2384. ret = snd_soc_dapm_add_routes(dapm,
  2385. tx_audio_map_v3,
  2386. ARRAY_SIZE(tx_audio_map_v3));
  2387. if (ret < 0) {
  2388. dev_err(tx_dev, "%s: Failed to add routes\n",
  2389. __func__);
  2390. return ret;
  2391. }
  2392. } else {
  2393. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  2394. ARRAY_SIZE(tx_audio_map));
  2395. if (ret < 0) {
  2396. dev_err(tx_dev, "%s: Failed to add routes\n",
  2397. __func__);
  2398. return ret;
  2399. }
  2400. }
  2401. ret = snd_soc_dapm_new_widgets(dapm->card);
  2402. if (ret < 0) {
  2403. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  2404. return ret;
  2405. }
  2406. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2407. ret = snd_soc_add_component_controls(component,
  2408. tx_macro_snd_controls_common,
  2409. ARRAY_SIZE(tx_macro_snd_controls_common));
  2410. if (ret < 0) {
  2411. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2412. __func__);
  2413. return ret;
  2414. }
  2415. if (tx_priv->version == BOLERO_VERSION_2_0)
  2416. ret = snd_soc_add_component_controls(component,
  2417. tx_macro_snd_controls_v3,
  2418. ARRAY_SIZE(tx_macro_snd_controls_v3));
  2419. if (ret < 0) {
  2420. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2421. __func__);
  2422. return ret;
  2423. }
  2424. } else {
  2425. ret = snd_soc_add_component_controls(component,
  2426. tx_macro_snd_controls,
  2427. ARRAY_SIZE(tx_macro_snd_controls));
  2428. if (ret < 0) {
  2429. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2430. __func__);
  2431. return ret;
  2432. }
  2433. }
  2434. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  2435. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  2436. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  2437. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2438. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC0");
  2439. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC1");
  2440. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC2");
  2441. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC3");
  2442. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC4");
  2443. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC5");
  2444. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC6");
  2445. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC7");
  2446. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC8");
  2447. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC9");
  2448. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC10");
  2449. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC11");
  2450. } else {
  2451. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  2452. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  2453. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  2454. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  2455. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  2456. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  2457. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  2458. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  2459. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  2460. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  2461. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  2462. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  2463. }
  2464. snd_soc_dapm_sync(dapm);
  2465. for (i = 0; i < NUM_DECIMATORS; i++) {
  2466. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  2467. tx_priv->tx_hpf_work[i].decimator = i;
  2468. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  2469. tx_macro_tx_hpf_corner_freq_callback);
  2470. }
  2471. for (i = 0; i < NUM_DECIMATORS; i++) {
  2472. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  2473. tx_priv->tx_mute_dwork[i].decimator = i;
  2474. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  2475. tx_macro_mute_update_callback);
  2476. }
  2477. tx_priv->component = component;
  2478. for (i = 0; i < ARRAY_SIZE(tx_macro_reg_init); i++)
  2479. snd_soc_component_update_bits(component,
  2480. tx_macro_reg_init[i].reg,
  2481. tx_macro_reg_init[i].mask,
  2482. tx_macro_reg_init[i].val);
  2483. return 0;
  2484. }
  2485. static int tx_macro_deinit(struct snd_soc_component *component)
  2486. {
  2487. struct device *tx_dev = NULL;
  2488. struct tx_macro_priv *tx_priv = NULL;
  2489. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2490. return -EINVAL;
  2491. tx_priv->component = NULL;
  2492. return 0;
  2493. }
  2494. static void tx_macro_add_child_devices(struct work_struct *work)
  2495. {
  2496. struct tx_macro_priv *tx_priv = NULL;
  2497. struct platform_device *pdev = NULL;
  2498. struct device_node *node = NULL;
  2499. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2500. int ret = 0;
  2501. u16 count = 0, ctrl_num = 0;
  2502. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  2503. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  2504. bool tx_swr_master_node = false;
  2505. tx_priv = container_of(work, struct tx_macro_priv,
  2506. tx_macro_add_child_devices_work);
  2507. if (!tx_priv) {
  2508. pr_err("%s: Memory for tx_priv does not exist\n",
  2509. __func__);
  2510. return;
  2511. }
  2512. if (!tx_priv->dev) {
  2513. pr_err("%s: tx dev does not exist\n", __func__);
  2514. return;
  2515. }
  2516. if (!tx_priv->dev->of_node) {
  2517. dev_err(tx_priv->dev,
  2518. "%s: DT node for tx_priv does not exist\n", __func__);
  2519. return;
  2520. }
  2521. platdata = &tx_priv->swr_plat_data;
  2522. tx_priv->child_count = 0;
  2523. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  2524. tx_swr_master_node = false;
  2525. if (strnstr(node->name, "tx_swr_master",
  2526. strlen("tx_swr_master")) != NULL)
  2527. tx_swr_master_node = true;
  2528. if (tx_swr_master_node)
  2529. strlcpy(plat_dev_name, "tx_swr_ctrl",
  2530. (TX_MACRO_SWR_STRING_LEN - 1));
  2531. else
  2532. strlcpy(plat_dev_name, node->name,
  2533. (TX_MACRO_SWR_STRING_LEN - 1));
  2534. pdev = platform_device_alloc(plat_dev_name, -1);
  2535. if (!pdev) {
  2536. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  2537. __func__);
  2538. ret = -ENOMEM;
  2539. goto err;
  2540. }
  2541. pdev->dev.parent = tx_priv->dev;
  2542. pdev->dev.of_node = node;
  2543. if (tx_swr_master_node) {
  2544. ret = platform_device_add_data(pdev, platdata,
  2545. sizeof(*platdata));
  2546. if (ret) {
  2547. dev_err(&pdev->dev,
  2548. "%s: cannot add plat data ctrl:%d\n",
  2549. __func__, ctrl_num);
  2550. goto fail_pdev_add;
  2551. }
  2552. }
  2553. ret = platform_device_add(pdev);
  2554. if (ret) {
  2555. dev_err(&pdev->dev,
  2556. "%s: Cannot add platform device\n",
  2557. __func__);
  2558. goto fail_pdev_add;
  2559. }
  2560. if (tx_swr_master_node) {
  2561. temp = krealloc(swr_ctrl_data,
  2562. (ctrl_num + 1) * sizeof(
  2563. struct tx_macro_swr_ctrl_data),
  2564. GFP_KERNEL);
  2565. if (!temp) {
  2566. ret = -ENOMEM;
  2567. goto fail_pdev_add;
  2568. }
  2569. swr_ctrl_data = temp;
  2570. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  2571. ctrl_num++;
  2572. dev_dbg(&pdev->dev,
  2573. "%s: Added soundwire ctrl device(s)\n",
  2574. __func__);
  2575. tx_priv->swr_ctrl_data = swr_ctrl_data;
  2576. }
  2577. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  2578. tx_priv->pdev_child_devices[
  2579. tx_priv->child_count++] = pdev;
  2580. else
  2581. goto err;
  2582. }
  2583. return;
  2584. fail_pdev_add:
  2585. for (count = 0; count < tx_priv->child_count; count++)
  2586. platform_device_put(tx_priv->pdev_child_devices[count]);
  2587. err:
  2588. return;
  2589. }
  2590. static int tx_macro_set_port_map(struct snd_soc_component *component,
  2591. u32 usecase, u32 size, void *data)
  2592. {
  2593. struct device *tx_dev = NULL;
  2594. struct tx_macro_priv *tx_priv = NULL;
  2595. struct swrm_port_config port_cfg;
  2596. int ret = 0;
  2597. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2598. return -EINVAL;
  2599. memset(&port_cfg, 0, sizeof(port_cfg));
  2600. port_cfg.uc = usecase;
  2601. port_cfg.size = size;
  2602. port_cfg.params = data;
  2603. if (tx_priv->swr_ctrl_data)
  2604. ret = swrm_wcd_notify(
  2605. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2606. SWR_SET_PORT_MAP, &port_cfg);
  2607. return ret;
  2608. }
  2609. static void tx_macro_init_ops(struct macro_ops *ops,
  2610. char __iomem *tx_io_base)
  2611. {
  2612. memset(ops, 0, sizeof(struct macro_ops));
  2613. ops->init = tx_macro_init;
  2614. ops->exit = tx_macro_deinit;
  2615. ops->io_base = tx_io_base;
  2616. ops->dai_ptr = tx_macro_dai;
  2617. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  2618. ops->event_handler = tx_macro_event_handler;
  2619. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  2620. ops->set_port_map = tx_macro_set_port_map;
  2621. ops->clk_switch = tx_macro_clk_switch;
  2622. ops->reg_evt_listener = tx_macro_register_event_listener;
  2623. }
  2624. static int tx_macro_probe(struct platform_device *pdev)
  2625. {
  2626. struct macro_ops ops = {0};
  2627. struct tx_macro_priv *tx_priv = NULL;
  2628. u32 tx_base_addr = 0, sample_rate = 0;
  2629. char __iomem *tx_io_base = NULL;
  2630. int ret = 0;
  2631. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  2632. u32 is_used_tx_swr_gpio = 1;
  2633. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2634. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  2635. GFP_KERNEL);
  2636. if (!tx_priv)
  2637. return -ENOMEM;
  2638. platform_set_drvdata(pdev, tx_priv);
  2639. tx_priv->dev = &pdev->dev;
  2640. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2641. &tx_base_addr);
  2642. if (ret) {
  2643. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2644. __func__, "reg");
  2645. return ret;
  2646. }
  2647. dev_set_drvdata(&pdev->dev, tx_priv);
  2648. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  2649. NULL)) {
  2650. ret = of_property_read_u32(pdev->dev.of_node,
  2651. is_used_tx_swr_gpio_dt,
  2652. &is_used_tx_swr_gpio);
  2653. if (ret) {
  2654. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2655. __func__, is_used_tx_swr_gpio_dt);
  2656. is_used_tx_swr_gpio = 1;
  2657. }
  2658. }
  2659. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2660. "qcom,tx-swr-gpios", 0);
  2661. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  2662. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2663. __func__);
  2664. return -EINVAL;
  2665. }
  2666. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0 &&
  2667. is_used_tx_swr_gpio) {
  2668. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2669. __func__);
  2670. return -EPROBE_DEFER;
  2671. }
  2672. tx_io_base = devm_ioremap(&pdev->dev,
  2673. tx_base_addr, TX_MACRO_MAX_OFFSET);
  2674. if (!tx_io_base) {
  2675. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2676. return -ENOMEM;
  2677. }
  2678. tx_priv->tx_io_base = tx_io_base;
  2679. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2680. &sample_rate);
  2681. if (ret) {
  2682. dev_err(&pdev->dev,
  2683. "%s: could not find sample_rate entry in dt\n",
  2684. __func__);
  2685. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2686. } else {
  2687. if (tx_macro_validate_dmic_sample_rate(
  2688. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2689. return -EINVAL;
  2690. }
  2691. tx_priv->reset_swr = true;
  2692. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  2693. tx_macro_add_child_devices);
  2694. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  2695. tx_priv->swr_plat_data.read = NULL;
  2696. tx_priv->swr_plat_data.write = NULL;
  2697. tx_priv->swr_plat_data.bulk_write = NULL;
  2698. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  2699. tx_priv->swr_plat_data.core_vote = tx_macro_core_vote;
  2700. tx_priv->swr_plat_data.handle_irq = NULL;
  2701. mutex_init(&tx_priv->mclk_lock);
  2702. mutex_init(&tx_priv->swr_clk_lock);
  2703. tx_macro_init_ops(&ops, tx_io_base);
  2704. ops.clk_id_req = TX_CORE_CLK;
  2705. ops.default_clk_id = TX_CORE_CLK;
  2706. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  2707. if (ret) {
  2708. dev_err(&pdev->dev,
  2709. "%s: register macro failed\n", __func__);
  2710. goto err_reg_macro;
  2711. }
  2712. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  2713. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2714. pm_runtime_use_autosuspend(&pdev->dev);
  2715. pm_runtime_set_suspended(&pdev->dev);
  2716. pm_suspend_ignore_children(&pdev->dev, true);
  2717. pm_runtime_enable(&pdev->dev);
  2718. return 0;
  2719. err_reg_macro:
  2720. mutex_destroy(&tx_priv->mclk_lock);
  2721. mutex_destroy(&tx_priv->swr_clk_lock);
  2722. return ret;
  2723. }
  2724. static int tx_macro_remove(struct platform_device *pdev)
  2725. {
  2726. struct tx_macro_priv *tx_priv = NULL;
  2727. u16 count = 0;
  2728. tx_priv = platform_get_drvdata(pdev);
  2729. if (!tx_priv)
  2730. return -EINVAL;
  2731. if (tx_priv->swr_ctrl_data)
  2732. kfree(tx_priv->swr_ctrl_data);
  2733. for (count = 0; count < tx_priv->child_count &&
  2734. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2735. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  2736. pm_runtime_disable(&pdev->dev);
  2737. pm_runtime_set_suspended(&pdev->dev);
  2738. mutex_destroy(&tx_priv->mclk_lock);
  2739. mutex_destroy(&tx_priv->swr_clk_lock);
  2740. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2741. return 0;
  2742. }
  2743. static const struct of_device_id tx_macro_dt_match[] = {
  2744. {.compatible = "qcom,tx-macro"},
  2745. {}
  2746. };
  2747. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2748. SET_RUNTIME_PM_OPS(
  2749. bolero_runtime_suspend,
  2750. bolero_runtime_resume,
  2751. NULL
  2752. )
  2753. };
  2754. static struct platform_driver tx_macro_driver = {
  2755. .driver = {
  2756. .name = "tx_macro",
  2757. .owner = THIS_MODULE,
  2758. .pm = &bolero_dev_pm_ops,
  2759. .of_match_table = tx_macro_dt_match,
  2760. .suppress_bind_attrs = true,
  2761. },
  2762. .probe = tx_macro_probe,
  2763. .remove = tx_macro_remove,
  2764. };
  2765. module_platform_driver(tx_macro_driver);
  2766. MODULE_DESCRIPTION("TX macro driver");
  2767. MODULE_LICENSE("GPL v2");