swr-mstr-ctrl.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. #define TRUE 1
  60. #define FALSE 0
  61. #define SWRM_MAX_PORT_REG 120
  62. #define SWRM_MAX_INIT_REG 11
  63. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  64. #define SWR_MSTR_START_REG_ADDR 0x00
  65. #define SWR_MSTR_MAX_BUF_LEN 32
  66. #define BYTES_PER_LINE 12
  67. #define SWR_MSTR_RD_BUF_LEN 8
  68. #define SWR_MSTR_WR_BUF_LEN 32
  69. #define MAX_FIFO_RD_FAIL_RETRY 3
  70. static struct swr_mstr_ctrl *dbgswrm;
  71. static struct dentry *debugfs_swrm_dent;
  72. static struct dentry *debugfs_peek;
  73. static struct dentry *debugfs_poke;
  74. static struct dentry *debugfs_reg_dump;
  75. static unsigned int read_data;
  76. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  77. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  78. static bool swrm_is_msm_variant(int val)
  79. {
  80. return (val == SWRM_VERSION_1_3);
  81. }
  82. static int swrm_debug_open(struct inode *inode, struct file *file)
  83. {
  84. file->private_data = inode->i_private;
  85. return 0;
  86. }
  87. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  88. {
  89. char *token;
  90. int base, cnt;
  91. token = strsep(&buf, " ");
  92. for (cnt = 0; cnt < num_of_par; cnt++) {
  93. if (token) {
  94. if ((token[1] == 'x') || (token[1] == 'X'))
  95. base = 16;
  96. else
  97. base = 10;
  98. if (kstrtou32(token, base, &param1[cnt]) != 0)
  99. return -EINVAL;
  100. token = strsep(&buf, " ");
  101. } else
  102. return -EINVAL;
  103. }
  104. return 0;
  105. }
  106. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  107. loff_t *ppos)
  108. {
  109. int i, reg_val, len;
  110. ssize_t total = 0;
  111. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  112. if (!ubuf || !ppos)
  113. return 0;
  114. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  115. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  116. reg_val = dbgswrm->read(dbgswrm->handle, i);
  117. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  118. if ((total + len) >= count - 1)
  119. break;
  120. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  121. pr_err("%s: fail to copy reg dump\n", __func__);
  122. total = -EFAULT;
  123. goto copy_err;
  124. }
  125. *ppos += len;
  126. total += len;
  127. }
  128. copy_err:
  129. return total;
  130. }
  131. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  132. size_t count, loff_t *ppos)
  133. {
  134. char lbuf[SWR_MSTR_RD_BUF_LEN];
  135. char *access_str;
  136. ssize_t ret_cnt;
  137. if (!count || !file || !ppos || !ubuf)
  138. return -EINVAL;
  139. access_str = file->private_data;
  140. if (*ppos < 0)
  141. return -EINVAL;
  142. if (!strcmp(access_str, "swrm_peek")) {
  143. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  144. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  145. strnlen(lbuf, 7));
  146. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  147. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  148. } else {
  149. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  150. ret_cnt = -EPERM;
  151. }
  152. return ret_cnt;
  153. }
  154. static ssize_t swrm_debug_write(struct file *filp,
  155. const char __user *ubuf, size_t cnt, loff_t *ppos)
  156. {
  157. char lbuf[SWR_MSTR_WR_BUF_LEN];
  158. int rc;
  159. u32 param[5];
  160. char *access_str;
  161. if (!filp || !ppos || !ubuf)
  162. return -EINVAL;
  163. access_str = filp->private_data;
  164. if (cnt > sizeof(lbuf) - 1)
  165. return -EINVAL;
  166. rc = copy_from_user(lbuf, ubuf, cnt);
  167. if (rc)
  168. return -EFAULT;
  169. lbuf[cnt] = '\0';
  170. if (!strcmp(access_str, "swrm_poke")) {
  171. /* write */
  172. rc = get_parameters(lbuf, param, 2);
  173. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  174. (param[1] <= 0xFFFFFFFF) &&
  175. (rc == 0))
  176. rc = dbgswrm->write(dbgswrm->handle, param[0],
  177. param[1]);
  178. else
  179. rc = -EINVAL;
  180. } else if (!strcmp(access_str, "swrm_peek")) {
  181. /* read */
  182. rc = get_parameters(lbuf, param, 1);
  183. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  184. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  185. else
  186. rc = -EINVAL;
  187. }
  188. if (rc == 0)
  189. rc = cnt;
  190. else
  191. pr_err("%s: rc = %d\n", __func__, rc);
  192. return rc;
  193. }
  194. static const struct file_operations swrm_debug_ops = {
  195. .open = swrm_debug_open,
  196. .write = swrm_debug_write,
  197. .read = swrm_debug_read,
  198. };
  199. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  200. u32 *reg, u32 *val, int len, const char* func)
  201. {
  202. int i = 0;
  203. for (i = 0; i < len; i++)
  204. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  205. func, reg[i], val[i]);
  206. }
  207. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  208. {
  209. int ret = 0;
  210. if (!swrm->clk || !swrm->handle)
  211. return -EINVAL;
  212. mutex_lock(&swrm->clklock);
  213. if (enable) {
  214. if (!swrm->dev_up) {
  215. ret = -ENODEV;
  216. goto exit;
  217. }
  218. swrm->clk_ref_count++;
  219. if (swrm->clk_ref_count == 1) {
  220. ret = swrm->clk(swrm->handle, true);
  221. if (ret) {
  222. dev_err_ratelimited(swrm->dev,
  223. "%s: clock enable req failed",
  224. __func__);
  225. --swrm->clk_ref_count;
  226. }
  227. }
  228. } else if (--swrm->clk_ref_count == 0) {
  229. swrm->clk(swrm->handle, false);
  230. complete(&swrm->clk_off_complete);
  231. }
  232. if (swrm->clk_ref_count < 0) {
  233. pr_err("%s: swrm clk count mismatch\n", __func__);
  234. swrm->clk_ref_count = 0;
  235. }
  236. exit:
  237. mutex_unlock(&swrm->clklock);
  238. return ret;
  239. }
  240. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  241. u16 reg, u32 *value)
  242. {
  243. u32 temp = (u32)(*value);
  244. int ret = 0;
  245. mutex_lock(&swrm->devlock);
  246. if (!swrm->dev_up)
  247. goto err;
  248. ret = swrm_clk_request(swrm, TRUE);
  249. if (ret) {
  250. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  251. __func__);
  252. goto err;
  253. }
  254. iowrite32(temp, swrm->swrm_dig_base + reg);
  255. swrm_clk_request(swrm, FALSE);
  256. err:
  257. mutex_unlock(&swrm->devlock);
  258. return ret;
  259. }
  260. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  261. u16 reg, u32 *value)
  262. {
  263. u32 temp = 0;
  264. int ret = 0;
  265. mutex_lock(&swrm->devlock);
  266. if (!swrm->dev_up)
  267. goto err;
  268. ret = swrm_clk_request(swrm, TRUE);
  269. if (ret) {
  270. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  271. __func__);
  272. goto err;
  273. }
  274. temp = ioread32(swrm->swrm_dig_base + reg);
  275. *value = temp;
  276. swrm_clk_request(swrm, FALSE);
  277. err:
  278. mutex_unlock(&swrm->devlock);
  279. return ret;
  280. }
  281. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  282. {
  283. u32 val = 0;
  284. if (swrm->read)
  285. val = swrm->read(swrm->handle, reg_addr);
  286. else
  287. swrm_ahb_read(swrm, reg_addr, &val);
  288. return val;
  289. }
  290. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  291. {
  292. if (swrm->write)
  293. swrm->write(swrm->handle, reg_addr, val);
  294. else
  295. swrm_ahb_write(swrm, reg_addr, &val);
  296. }
  297. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  298. u32 *val, unsigned int length)
  299. {
  300. int i = 0;
  301. if (swrm->bulk_write)
  302. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  303. else {
  304. mutex_lock(&swrm->iolock);
  305. for (i = 0; i < length; i++) {
  306. /* wait for FIFO WR command to complete to avoid overflow */
  307. usleep_range(100, 105);
  308. swr_master_write(swrm, reg_addr[i], val[i]);
  309. }
  310. mutex_unlock(&swrm->iolock);
  311. }
  312. return 0;
  313. }
  314. static bool swrm_is_port_en(struct swr_master *mstr)
  315. {
  316. return !!(mstr->num_port);
  317. }
  318. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  319. struct port_params *params)
  320. {
  321. u8 i;
  322. struct port_params *config = params;
  323. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  324. /* wsa uses single frame structure for all configurations */
  325. if (!swrm->mport_cfg[i].port_en)
  326. continue;
  327. swrm->mport_cfg[i].sinterval = config[i].si;
  328. swrm->mport_cfg[i].offset1 = config[i].off1;
  329. swrm->mport_cfg[i].offset2 = config[i].off2;
  330. swrm->mport_cfg[i].hstart = config[i].hstart;
  331. swrm->mport_cfg[i].hstop = config[i].hstop;
  332. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  333. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  334. swrm->mport_cfg[i].word_length = config[i].wd_len;
  335. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  336. }
  337. }
  338. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  339. {
  340. struct port_params *params;
  341. u32 usecase = 0;
  342. /* TODO - Send usecase information to avoid checking for master_id */
  343. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  344. (swrm->master_id == MASTER_ID_RX))
  345. usecase = 1;
  346. params = swrm->port_param[usecase];
  347. copy_port_tables(swrm, params);
  348. return 0;
  349. }
  350. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  351. u8 *mstr_ch_mask, u8 mstr_prt_type,
  352. u8 slv_port_id)
  353. {
  354. int i, j;
  355. *mstr_port_id = 0;
  356. for (i = 1; i <= swrm->num_ports; i++) {
  357. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  358. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  359. goto found;
  360. }
  361. }
  362. found:
  363. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  364. dev_err(swrm->dev, "%s: port type not supported by master\n",
  365. __func__);
  366. return -EINVAL;
  367. }
  368. /* id 0 corresponds to master port 1 */
  369. *mstr_port_id = i - 1;
  370. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  371. return 0;
  372. }
  373. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  374. u8 dev_addr, u16 reg_addr)
  375. {
  376. u32 val;
  377. u8 id = *cmd_id;
  378. if (id != SWR_BROADCAST_CMD_ID) {
  379. if (id < 14)
  380. id += 1;
  381. else
  382. id = 0;
  383. *cmd_id = id;
  384. }
  385. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  386. return val;
  387. }
  388. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  389. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  390. u32 len)
  391. {
  392. u32 val;
  393. u32 retry_attempt = 0;
  394. mutex_lock(&swrm->iolock);
  395. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  396. if (swrm->read) {
  397. /* skip delay if read is handled in platform driver */
  398. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  399. } else {
  400. /* wait for FIFO RD to complete to avoid overflow */
  401. usleep_range(100, 105);
  402. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  403. /* wait for FIFO RD CMD complete to avoid overflow */
  404. usleep_range(250, 255);
  405. }
  406. retry_read:
  407. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  408. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  409. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  410. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  411. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  412. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  413. /* wait 500 us before retry on fifo read failure */
  414. usleep_range(500, 505);
  415. retry_attempt++;
  416. goto retry_read;
  417. } else {
  418. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  419. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  420. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  421. dev_addr, *cmd_data);
  422. dev_err_ratelimited(swrm->dev,
  423. "%s: failed to read fifo\n", __func__);
  424. }
  425. }
  426. mutex_unlock(&swrm->iolock);
  427. return 0;
  428. }
  429. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  430. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  431. {
  432. u32 val;
  433. int ret = 0;
  434. mutex_lock(&swrm->iolock);
  435. if (!cmd_id)
  436. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  437. dev_addr, reg_addr);
  438. else
  439. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  440. dev_addr, reg_addr);
  441. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  442. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  443. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  444. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  445. /*
  446. * wait for FIFO WR command to complete to avoid overflow
  447. * skip delay if write is handled in platform driver.
  448. */
  449. if(!swrm->write)
  450. usleep_range(250, 255);
  451. if (cmd_id == 0xF) {
  452. /*
  453. * sleep for 10ms for MSM soundwire variant to allow broadcast
  454. * command to complete.
  455. */
  456. if (swrm_is_msm_variant(swrm->version))
  457. usleep_range(10000, 10100);
  458. else
  459. wait_for_completion_timeout(&swrm->broadcast,
  460. (2 * HZ/10));
  461. }
  462. mutex_unlock(&swrm->iolock);
  463. return ret;
  464. }
  465. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  466. void *buf, u32 len)
  467. {
  468. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  469. int ret = 0;
  470. int val;
  471. u8 *reg_val = (u8 *)buf;
  472. if (!swrm) {
  473. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  474. return -EINVAL;
  475. }
  476. if (!dev_num) {
  477. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  478. return -EINVAL;
  479. }
  480. mutex_lock(&swrm->devlock);
  481. if (!swrm->dev_up) {
  482. mutex_unlock(&swrm->devlock);
  483. return 0;
  484. }
  485. mutex_unlock(&swrm->devlock);
  486. pm_runtime_get_sync(swrm->dev);
  487. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  488. if (!ret)
  489. *reg_val = (u8)val;
  490. pm_runtime_put_autosuspend(swrm->dev);
  491. pm_runtime_mark_last_busy(swrm->dev);
  492. return ret;
  493. }
  494. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  495. const void *buf)
  496. {
  497. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  498. int ret = 0;
  499. u8 reg_val = *(u8 *)buf;
  500. if (!swrm) {
  501. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  502. return -EINVAL;
  503. }
  504. if (!dev_num) {
  505. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  506. return -EINVAL;
  507. }
  508. mutex_lock(&swrm->devlock);
  509. if (!swrm->dev_up) {
  510. mutex_unlock(&swrm->devlock);
  511. return 0;
  512. }
  513. mutex_unlock(&swrm->devlock);
  514. pm_runtime_get_sync(swrm->dev);
  515. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  516. pm_runtime_put_autosuspend(swrm->dev);
  517. pm_runtime_mark_last_busy(swrm->dev);
  518. return ret;
  519. }
  520. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  521. const void *buf, size_t len)
  522. {
  523. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  524. int ret = 0;
  525. int i;
  526. u32 *val;
  527. u32 *swr_fifo_reg;
  528. if (!swrm || !swrm->handle) {
  529. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  530. return -EINVAL;
  531. }
  532. if (len <= 0)
  533. return -EINVAL;
  534. mutex_lock(&swrm->devlock);
  535. if (!swrm->dev_up) {
  536. mutex_unlock(&swrm->devlock);
  537. return 0;
  538. }
  539. mutex_unlock(&swrm->devlock);
  540. pm_runtime_get_sync(swrm->dev);
  541. if (dev_num) {
  542. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  543. if (!swr_fifo_reg) {
  544. ret = -ENOMEM;
  545. goto err;
  546. }
  547. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  548. if (!val) {
  549. ret = -ENOMEM;
  550. goto mem_fail;
  551. }
  552. for (i = 0; i < len; i++) {
  553. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  554. ((u8 *)buf)[i],
  555. dev_num,
  556. ((u16 *)reg)[i]);
  557. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  558. }
  559. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  560. if (ret) {
  561. dev_err(&master->dev, "%s: bulk write failed\n",
  562. __func__);
  563. ret = -EINVAL;
  564. }
  565. } else {
  566. dev_err(&master->dev,
  567. "%s: No support of Bulk write for master regs\n",
  568. __func__);
  569. ret = -EINVAL;
  570. goto err;
  571. }
  572. kfree(val);
  573. mem_fail:
  574. kfree(swr_fifo_reg);
  575. err:
  576. pm_runtime_put_autosuspend(swrm->dev);
  577. pm_runtime_mark_last_busy(swrm->dev);
  578. return ret;
  579. }
  580. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  581. {
  582. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  583. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  584. }
  585. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  586. u8 row, u8 col)
  587. {
  588. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  589. SWRS_SCP_FRAME_CTRL_BANK(bank));
  590. }
  591. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  592. u8 slv_port, u8 dev_num)
  593. {
  594. struct swr_port_info *port_req = NULL;
  595. list_for_each_entry(port_req, &mport->port_req_list, list) {
  596. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  597. if ((port_req->slave_port_id == slv_port)
  598. && (port_req->dev_num == dev_num))
  599. return port_req;
  600. }
  601. return NULL;
  602. }
  603. static bool swrm_remove_from_group(struct swr_master *master)
  604. {
  605. struct swr_device *swr_dev;
  606. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  607. bool is_removed = false;
  608. if (!swrm)
  609. goto end;
  610. mutex_lock(&swrm->mlock);
  611. if ((swrm->num_rx_chs > 1) &&
  612. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  613. list_for_each_entry(swr_dev, &master->devices,
  614. dev_list) {
  615. swr_dev->group_id = SWR_GROUP_NONE;
  616. master->gr_sid = 0;
  617. }
  618. is_removed = true;
  619. }
  620. mutex_unlock(&swrm->mlock);
  621. end:
  622. return is_removed;
  623. }
  624. static void swrm_disable_ports(struct swr_master *master,
  625. u8 bank)
  626. {
  627. u32 value;
  628. struct swr_port_info *port_req;
  629. int i;
  630. struct swrm_mports *mport;
  631. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  632. if (!swrm) {
  633. pr_err("%s: swrm is null\n", __func__);
  634. return;
  635. }
  636. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  637. master->num_port);
  638. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  639. mport = &(swrm->mport_cfg[i]);
  640. if (!mport->port_en)
  641. continue;
  642. list_for_each_entry(port_req, &mport->port_req_list, list) {
  643. /* skip ports with no change req's*/
  644. if (port_req->req_ch == port_req->ch_en)
  645. continue;
  646. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  647. port_req->dev_num, 0x00,
  648. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  649. bank));
  650. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  651. __func__, i,
  652. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  653. }
  654. value = ((mport->req_ch)
  655. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  656. value |= ((mport->offset2)
  657. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  658. value |= ((mport->offset1)
  659. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  660. value |= mport->sinterval;
  661. swr_master_write(swrm,
  662. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  663. value);
  664. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  665. __func__, i,
  666. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  667. }
  668. }
  669. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  670. {
  671. struct swr_port_info *port_req, *next;
  672. int i;
  673. struct swrm_mports *mport;
  674. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  675. if (!swrm) {
  676. pr_err("%s: swrm is null\n", __func__);
  677. return;
  678. }
  679. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  680. master->num_port);
  681. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  682. mport = &(swrm->mport_cfg[i]);
  683. list_for_each_entry_safe(port_req, next,
  684. &mport->port_req_list, list) {
  685. /* skip ports without new ch req */
  686. if (port_req->ch_en == port_req->req_ch)
  687. continue;
  688. /* remove new ch req's*/
  689. port_req->ch_en = port_req->req_ch;
  690. /* If no streams enabled on port, remove the port req */
  691. if (port_req->ch_en == 0) {
  692. list_del(&port_req->list);
  693. kfree(port_req);
  694. }
  695. }
  696. /* remove new ch req's on mport*/
  697. mport->ch_en = mport->req_ch;
  698. if (!(mport->ch_en)) {
  699. mport->port_en = false;
  700. master->port_en_mask &= ~i;
  701. }
  702. }
  703. }
  704. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  705. {
  706. u32 value, slv_id;
  707. struct swr_port_info *port_req;
  708. int i;
  709. struct swrm_mports *mport;
  710. u32 reg[SWRM_MAX_PORT_REG];
  711. u32 val[SWRM_MAX_PORT_REG];
  712. int len = 0;
  713. u8 hparams;
  714. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  715. if (!swrm) {
  716. pr_err("%s: swrm is null\n", __func__);
  717. return;
  718. }
  719. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  720. master->num_port);
  721. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  722. mport = &(swrm->mport_cfg[i]);
  723. if (!mport->port_en)
  724. continue;
  725. list_for_each_entry(port_req, &mport->port_req_list, list) {
  726. slv_id = port_req->slave_port_id;
  727. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  728. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  729. port_req->dev_num, 0x00,
  730. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  731. bank));
  732. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  733. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  734. port_req->dev_num, 0x00,
  735. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  736. bank));
  737. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  738. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  739. port_req->dev_num, 0x00,
  740. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  741. bank));
  742. if (mport->offset2 != SWR_INVALID_PARAM) {
  743. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  744. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  745. port_req->dev_num, 0x00,
  746. SWRS_DP_OFFSET_CONTROL_2_BANK(
  747. slv_id, bank));
  748. }
  749. if (mport->hstart != SWR_INVALID_PARAM
  750. && mport->hstop != SWR_INVALID_PARAM) {
  751. hparams = (mport->hstart << 4) | mport->hstop;
  752. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  753. val[len++] = SWR_REG_VAL_PACK(hparams,
  754. port_req->dev_num, 0x00,
  755. SWRS_DP_HCONTROL_BANK(slv_id,
  756. bank));
  757. }
  758. if (mport->word_length != SWR_INVALID_PARAM) {
  759. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  760. val[len++] =
  761. SWR_REG_VAL_PACK(mport->word_length,
  762. port_req->dev_num, 0x00,
  763. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  764. }
  765. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  766. && swrm->master_id != MASTER_ID_WSA) {
  767. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  768. val[len++] =
  769. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  770. port_req->dev_num, 0x00,
  771. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  772. bank));
  773. }
  774. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  775. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  776. val[len++] =
  777. SWR_REG_VAL_PACK(mport->blk_grp_count,
  778. port_req->dev_num, 0x00,
  779. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  780. bank));
  781. }
  782. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  783. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  784. val[len++] =
  785. SWR_REG_VAL_PACK(mport->lane_ctrl,
  786. port_req->dev_num, 0x00,
  787. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  788. bank));
  789. }
  790. port_req->ch_en = port_req->req_ch;
  791. }
  792. value = ((mport->req_ch)
  793. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  794. if (mport->offset2 != SWR_INVALID_PARAM)
  795. value |= ((mport->offset2)
  796. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  797. value |= ((mport->offset1)
  798. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  799. value |= mport->sinterval;
  800. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  801. val[len++] = value;
  802. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  803. __func__, i,
  804. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  805. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  806. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  807. val[len++] = mport->lane_ctrl;
  808. }
  809. if (mport->word_length != SWR_INVALID_PARAM) {
  810. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  811. val[len++] = mport->word_length;
  812. }
  813. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  814. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  815. val[len++] = mport->blk_grp_count;
  816. }
  817. if (mport->hstart != SWR_INVALID_PARAM
  818. && mport->hstop != SWR_INVALID_PARAM) {
  819. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  820. hparams = (mport->hstop << 4) | mport->hstart;
  821. val[len++] = hparams;
  822. } else {
  823. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  824. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  825. val[len++] = hparams;
  826. }
  827. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  828. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  829. val[len++] = mport->blk_pack_mode;
  830. }
  831. mport->ch_en = mport->req_ch;
  832. }
  833. swrm_reg_dump(swrm, reg, val, len, __func__);
  834. swr_master_bulk_write(swrm, reg, val, len);
  835. }
  836. static void swrm_apply_port_config(struct swr_master *master)
  837. {
  838. u8 bank;
  839. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  840. if (!swrm) {
  841. pr_err("%s: Invalid handle to swr controller\n",
  842. __func__);
  843. return;
  844. }
  845. bank = get_inactive_bank_num(swrm);
  846. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  847. __func__, bank, master->num_port);
  848. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  849. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  850. swrm_copy_data_port_config(master, bank);
  851. }
  852. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  853. {
  854. u8 bank;
  855. u32 value, n_row, n_col;
  856. int ret;
  857. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  858. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  859. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  860. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  861. u8 inactive_bank;
  862. if (!swrm) {
  863. pr_err("%s: swrm is null\n", __func__);
  864. return -EFAULT;
  865. }
  866. mutex_lock(&swrm->mlock);
  867. /*
  868. * During disable if master is already down, which implies an ssr/pdr
  869. * scenario, just mark ports as disabled and exit
  870. */
  871. if (swrm->state == SWR_MSTR_SSR && !enable) {
  872. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  873. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  874. __func__);
  875. goto exit;
  876. }
  877. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  878. swrm_cleanup_disabled_port_reqs(master);
  879. if (!swrm_is_port_en(master)) {
  880. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  881. __func__);
  882. pm_runtime_mark_last_busy(swrm->dev);
  883. pm_runtime_put_autosuspend(swrm->dev);
  884. }
  885. goto exit;
  886. }
  887. bank = get_inactive_bank_num(swrm);
  888. if (enable) {
  889. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  890. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  891. __func__);
  892. goto exit;
  893. }
  894. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  895. ret = swrm_get_port_config(swrm);
  896. if (ret) {
  897. /* cannot accommodate ports */
  898. swrm_cleanup_disabled_port_reqs(master);
  899. mutex_unlock(&swrm->mlock);
  900. return -EINVAL;
  901. }
  902. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  903. SWRM_INTERRUPT_STATUS_MASK);
  904. /* apply the new port config*/
  905. swrm_apply_port_config(master);
  906. } else {
  907. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  908. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  909. __func__);
  910. goto exit;
  911. }
  912. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  913. swrm_disable_ports(master, bank);
  914. }
  915. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  916. __func__, enable, swrm->num_cfg_devs);
  917. if (enable) {
  918. /* set col = 16 */
  919. n_col = SWR_MAX_COL;
  920. } else {
  921. /*
  922. * Do not change to col = 2 if there are still active ports
  923. */
  924. if (!master->num_port)
  925. n_col = SWR_MIN_COL;
  926. else
  927. n_col = SWR_MAX_COL;
  928. }
  929. /* Use default 50 * x, frame shape. Change based on mclk */
  930. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  931. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  932. n_col ? 16 : 2);
  933. n_row = SWR_ROW_64;
  934. } else {
  935. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  936. n_col ? 16 : 2);
  937. n_row = SWR_ROW_50;
  938. }
  939. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  940. value &= (~mask);
  941. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  942. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  943. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  944. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  945. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  946. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  947. enable_bank_switch(swrm, bank, n_row, n_col);
  948. inactive_bank = bank ? 0 : 1;
  949. if (enable)
  950. swrm_copy_data_port_config(master, inactive_bank);
  951. else {
  952. swrm_disable_ports(master, inactive_bank);
  953. swrm_cleanup_disabled_port_reqs(master);
  954. }
  955. if (!swrm_is_port_en(master)) {
  956. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  957. __func__);
  958. pm_runtime_mark_last_busy(swrm->dev);
  959. pm_runtime_put_autosuspend(swrm->dev);
  960. }
  961. exit:
  962. mutex_unlock(&swrm->mlock);
  963. return 0;
  964. }
  965. static int swrm_connect_port(struct swr_master *master,
  966. struct swr_params *portinfo)
  967. {
  968. int i;
  969. struct swr_port_info *port_req;
  970. int ret = 0;
  971. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  972. struct swrm_mports *mport;
  973. u8 mstr_port_id, mstr_ch_msk;
  974. dev_dbg(&master->dev, "%s: enter\n", __func__);
  975. if (!portinfo)
  976. return -EINVAL;
  977. if (!swrm) {
  978. dev_err(&master->dev,
  979. "%s: Invalid handle to swr controller\n",
  980. __func__);
  981. return -EINVAL;
  982. }
  983. mutex_lock(&swrm->mlock);
  984. mutex_lock(&swrm->devlock);
  985. if (!swrm->dev_up) {
  986. mutex_unlock(&swrm->devlock);
  987. mutex_unlock(&swrm->mlock);
  988. return -EINVAL;
  989. }
  990. mutex_unlock(&swrm->devlock);
  991. if (!swrm_is_port_en(master))
  992. pm_runtime_get_sync(swrm->dev);
  993. for (i = 0; i < portinfo->num_port; i++) {
  994. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  995. portinfo->port_type[i],
  996. portinfo->port_id[i]);
  997. if (ret) {
  998. dev_err(&master->dev,
  999. "%s: mstr portid for slv port %d not found\n",
  1000. __func__, portinfo->port_id[i]);
  1001. goto port_fail;
  1002. }
  1003. mport = &(swrm->mport_cfg[mstr_port_id]);
  1004. /* get port req */
  1005. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1006. portinfo->dev_num);
  1007. if (!port_req) {
  1008. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1009. __func__, portinfo->port_id[i],
  1010. portinfo->dev_num);
  1011. port_req = kzalloc(sizeof(struct swr_port_info),
  1012. GFP_KERNEL);
  1013. if (!port_req) {
  1014. ret = -ENOMEM;
  1015. goto mem_fail;
  1016. }
  1017. port_req->dev_num = portinfo->dev_num;
  1018. port_req->slave_port_id = portinfo->port_id[i];
  1019. port_req->num_ch = portinfo->num_ch[i];
  1020. port_req->ch_rate = portinfo->ch_rate[i];
  1021. port_req->ch_en = 0;
  1022. port_req->master_port_id = mstr_port_id;
  1023. list_add(&port_req->list, &mport->port_req_list);
  1024. }
  1025. port_req->req_ch |= portinfo->ch_en[i];
  1026. dev_dbg(&master->dev,
  1027. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1028. __func__, port_req->master_port_id,
  1029. port_req->slave_port_id, port_req->ch_rate,
  1030. port_req->num_ch);
  1031. /* Put the port req on master port */
  1032. mport = &(swrm->mport_cfg[mstr_port_id]);
  1033. mport->port_en = true;
  1034. mport->req_ch |= mstr_ch_msk;
  1035. master->port_en_mask |= (1 << mstr_port_id);
  1036. }
  1037. master->num_port += portinfo->num_port;
  1038. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1039. swr_port_response(master, portinfo->tid);
  1040. mutex_unlock(&swrm->mlock);
  1041. return 0;
  1042. port_fail:
  1043. mem_fail:
  1044. /* cleanup port reqs in error condition */
  1045. swrm_cleanup_disabled_port_reqs(master);
  1046. mutex_unlock(&swrm->mlock);
  1047. return ret;
  1048. }
  1049. static int swrm_disconnect_port(struct swr_master *master,
  1050. struct swr_params *portinfo)
  1051. {
  1052. int i, ret = 0;
  1053. struct swr_port_info *port_req;
  1054. struct swrm_mports *mport;
  1055. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1056. u8 mstr_port_id, mstr_ch_mask;
  1057. if (!swrm) {
  1058. dev_err(&master->dev,
  1059. "%s: Invalid handle to swr controller\n",
  1060. __func__);
  1061. return -EINVAL;
  1062. }
  1063. if (!portinfo) {
  1064. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1065. return -EINVAL;
  1066. }
  1067. mutex_lock(&swrm->mlock);
  1068. for (i = 0; i < portinfo->num_port; i++) {
  1069. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1070. portinfo->port_type[i], portinfo->port_id[i]);
  1071. if (ret) {
  1072. dev_err(&master->dev,
  1073. "%s: mstr portid for slv port %d not found\n",
  1074. __func__, portinfo->port_id[i]);
  1075. mutex_unlock(&swrm->mlock);
  1076. return -EINVAL;
  1077. }
  1078. mport = &(swrm->mport_cfg[mstr_port_id]);
  1079. /* get port req */
  1080. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1081. portinfo->dev_num);
  1082. if (!port_req) {
  1083. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1084. __func__, portinfo->port_id[i]);
  1085. mutex_unlock(&swrm->mlock);
  1086. return -EINVAL;
  1087. }
  1088. port_req->req_ch &= ~portinfo->ch_en[i];
  1089. mport->req_ch &= ~mstr_ch_mask;
  1090. }
  1091. master->num_port -= portinfo->num_port;
  1092. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1093. swr_port_response(master, portinfo->tid);
  1094. mutex_unlock(&swrm->mlock);
  1095. return 0;
  1096. }
  1097. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1098. int status, u8 *devnum)
  1099. {
  1100. int i;
  1101. bool found = false;
  1102. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1103. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1104. *devnum = i;
  1105. found = true;
  1106. break;
  1107. }
  1108. status >>= 2;
  1109. }
  1110. if (found)
  1111. return 0;
  1112. else
  1113. return -EINVAL;
  1114. }
  1115. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1116. int status, u8 *devnum)
  1117. {
  1118. int i;
  1119. int new_sts = status;
  1120. int ret = SWR_NOT_PRESENT;
  1121. if (status != swrm->slave_status) {
  1122. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1123. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1124. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1125. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1126. *devnum = i;
  1127. break;
  1128. }
  1129. status >>= 2;
  1130. swrm->slave_status >>= 2;
  1131. }
  1132. swrm->slave_status = new_sts;
  1133. }
  1134. return ret;
  1135. }
  1136. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1137. {
  1138. struct swr_mstr_ctrl *swrm = dev;
  1139. u32 value, intr_sts, intr_sts_masked;
  1140. u32 temp = 0;
  1141. u32 status, chg_sts, i;
  1142. u8 devnum = 0;
  1143. int ret = IRQ_HANDLED;
  1144. struct swr_device *swr_dev;
  1145. struct swr_master *mstr = &swrm->master;
  1146. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1147. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1148. return IRQ_NONE;
  1149. }
  1150. mutex_lock(&swrm->reslock);
  1151. if (swrm_clk_request(swrm, true)) {
  1152. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1153. __func__);
  1154. mutex_unlock(&swrm->reslock);
  1155. goto exit;
  1156. }
  1157. mutex_unlock(&swrm->reslock);
  1158. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1159. intr_sts_masked = intr_sts & swrm->intr_mask;
  1160. handle_irq:
  1161. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1162. value = intr_sts_masked & (1 << i);
  1163. if (!value)
  1164. continue;
  1165. switch (value) {
  1166. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1167. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1168. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1169. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1170. if (ret) {
  1171. dev_err_ratelimited(swrm->dev,
  1172. "no slave alert found.spurious interrupt\n");
  1173. break;
  1174. }
  1175. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1176. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1177. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1178. SWRS_SCP_INT_STATUS_CLEAR_1);
  1179. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1180. SWRS_SCP_INT_STATUS_CLEAR_1);
  1181. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1182. if (swr_dev->dev_num != devnum)
  1183. continue;
  1184. if (swr_dev->slave_irq) {
  1185. do {
  1186. handle_nested_irq(
  1187. irq_find_mapping(
  1188. swr_dev->slave_irq, 0));
  1189. } while (swr_dev->slave_irq_pending);
  1190. }
  1191. }
  1192. break;
  1193. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1194. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1195. break;
  1196. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1197. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1198. if (status == swrm->slave_status) {
  1199. dev_dbg(swrm->dev,
  1200. "%s: No change in slave status: %d\n",
  1201. __func__, status);
  1202. break;
  1203. }
  1204. chg_sts = swrm_check_slave_change_status(swrm, status,
  1205. &devnum);
  1206. switch (chg_sts) {
  1207. case SWR_NOT_PRESENT:
  1208. dev_dbg(swrm->dev, "device %d got detached\n",
  1209. devnum);
  1210. break;
  1211. case SWR_ATTACHED_OK:
  1212. dev_dbg(swrm->dev, "device %d got attached\n",
  1213. devnum);
  1214. /* enable host irq from slave device*/
  1215. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1216. SWRS_SCP_INT_STATUS_CLEAR_1);
  1217. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1218. SWRS_SCP_INT_STATUS_MASK_1);
  1219. break;
  1220. case SWR_ALERT:
  1221. dev_dbg(swrm->dev,
  1222. "device %d has pending interrupt\n",
  1223. devnum);
  1224. break;
  1225. }
  1226. break;
  1227. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1228. dev_err_ratelimited(swrm->dev,
  1229. "SWR bus clsh detected\n");
  1230. break;
  1231. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1232. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1233. break;
  1234. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1235. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1236. break;
  1237. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1238. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1239. break;
  1240. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1241. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1242. dev_err_ratelimited(swrm->dev,
  1243. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1244. value);
  1245. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1246. break;
  1247. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1248. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1249. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1250. swr_master_write(swrm,
  1251. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1252. break;
  1253. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1254. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1255. swrm->intr_mask &=
  1256. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1257. swr_master_write(swrm,
  1258. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1259. break;
  1260. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1261. complete(&swrm->broadcast);
  1262. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1263. break;
  1264. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1265. break;
  1266. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1267. break;
  1268. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1269. break;
  1270. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1271. complete(&swrm->reset);
  1272. break;
  1273. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1274. break;
  1275. default:
  1276. dev_err_ratelimited(swrm->dev,
  1277. "SWR unknown interrupt\n");
  1278. ret = IRQ_NONE;
  1279. break;
  1280. }
  1281. }
  1282. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1283. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1284. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1285. intr_sts_masked = intr_sts & swrm->intr_mask;
  1286. if (intr_sts_masked) {
  1287. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1288. goto handle_irq;
  1289. }
  1290. mutex_lock(&swrm->reslock);
  1291. swrm_clk_request(swrm, false);
  1292. mutex_unlock(&swrm->reslock);
  1293. exit:
  1294. swrm_unlock_sleep(swrm);
  1295. return ret;
  1296. }
  1297. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1298. {
  1299. struct swr_mstr_ctrl *swrm = dev;
  1300. u32 value, intr_sts, intr_sts_masked;
  1301. u32 temp = 0;
  1302. u32 status, chg_sts, i;
  1303. u8 devnum = 0;
  1304. int ret = IRQ_HANDLED;
  1305. struct swr_device *swr_dev;
  1306. struct swr_master *mstr = &swrm->master;
  1307. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1308. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1309. return IRQ_NONE;
  1310. }
  1311. mutex_lock(&swrm->reslock);
  1312. if (swrm->lpass_core_hw_vote) {
  1313. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  1314. if (ret < 0) {
  1315. dev_err(dev, "%s:lpass core hw enable failed\n",
  1316. __func__);
  1317. ret = IRQ_NONE;
  1318. goto exit;
  1319. }
  1320. }
  1321. swrm_clk_request(swrm, true);
  1322. mutex_unlock(&swrm->reslock);
  1323. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1324. intr_sts_masked = intr_sts & swrm->intr_mask;
  1325. handle_irq:
  1326. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1327. value = intr_sts_masked & (1 << i);
  1328. if (!value)
  1329. continue;
  1330. switch (value) {
  1331. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1332. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1333. __func__);
  1334. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1335. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1336. if (ret) {
  1337. dev_err_ratelimited(swrm->dev,
  1338. "%s: no slave alert found.spurious interrupt\n",
  1339. __func__);
  1340. break;
  1341. }
  1342. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1343. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1344. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1345. SWRS_SCP_INT_STATUS_CLEAR_1);
  1346. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1347. SWRS_SCP_INT_STATUS_CLEAR_1);
  1348. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1349. if (swr_dev->dev_num != devnum)
  1350. continue;
  1351. if (swr_dev->slave_irq) {
  1352. do {
  1353. handle_nested_irq(
  1354. irq_find_mapping(
  1355. swr_dev->slave_irq, 0));
  1356. } while (swr_dev->slave_irq_pending);
  1357. }
  1358. }
  1359. break;
  1360. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1361. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1362. __func__);
  1363. break;
  1364. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1365. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1366. if (status == swrm->slave_status) {
  1367. dev_dbg(swrm->dev,
  1368. "%s: No change in slave status: %d\n",
  1369. __func__, status);
  1370. break;
  1371. }
  1372. chg_sts = swrm_check_slave_change_status(swrm, status,
  1373. &devnum);
  1374. switch (chg_sts) {
  1375. case SWR_NOT_PRESENT:
  1376. dev_dbg(swrm->dev,
  1377. "%s: device %d got detached\n",
  1378. __func__, devnum);
  1379. break;
  1380. case SWR_ATTACHED_OK:
  1381. dev_dbg(swrm->dev,
  1382. "%s: device %d got attached\n",
  1383. __func__, devnum);
  1384. /* enable host irq from slave device*/
  1385. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1386. SWRS_SCP_INT_STATUS_CLEAR_1);
  1387. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1388. SWRS_SCP_INT_STATUS_MASK_1);
  1389. break;
  1390. case SWR_ALERT:
  1391. dev_dbg(swrm->dev,
  1392. "%s: device %d has pending interrupt\n",
  1393. __func__, devnum);
  1394. break;
  1395. }
  1396. break;
  1397. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1398. dev_err_ratelimited(swrm->dev,
  1399. "%s: SWR bus clsh detected\n",
  1400. __func__);
  1401. break;
  1402. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1403. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1404. __func__);
  1405. break;
  1406. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1407. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1408. __func__);
  1409. break;
  1410. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1411. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1412. __func__);
  1413. break;
  1414. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1415. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1416. dev_err_ratelimited(swrm->dev,
  1417. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1418. __func__, value);
  1419. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1420. break;
  1421. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1422. dev_err_ratelimited(swrm->dev,
  1423. "%s: SWR Port collision detected\n",
  1424. __func__);
  1425. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1426. swr_master_write(swrm,
  1427. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1428. break;
  1429. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1430. dev_dbg(swrm->dev,
  1431. "%s: SWR read enable valid mismatch\n",
  1432. __func__);
  1433. swrm->intr_mask &=
  1434. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1435. swr_master_write(swrm,
  1436. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1437. break;
  1438. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1439. complete(&swrm->broadcast);
  1440. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1441. __func__);
  1442. break;
  1443. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1444. break;
  1445. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1446. break;
  1447. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1448. break;
  1449. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1450. break;
  1451. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1452. if (swrm->state == SWR_MSTR_UP)
  1453. dev_dbg(swrm->dev,
  1454. "%s:SWR Master is already up\n",
  1455. __func__);
  1456. else
  1457. dev_err_ratelimited(swrm->dev,
  1458. "%s: SWR wokeup during clock stop\n",
  1459. __func__);
  1460. break;
  1461. default:
  1462. dev_err_ratelimited(swrm->dev,
  1463. "%s: SWR unknown interrupt value: %d\n",
  1464. __func__, value);
  1465. ret = IRQ_NONE;
  1466. break;
  1467. }
  1468. }
  1469. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1470. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1471. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1472. intr_sts_masked = intr_sts & swrm->intr_mask;
  1473. if (intr_sts_masked) {
  1474. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1475. goto handle_irq;
  1476. }
  1477. mutex_lock(&swrm->reslock);
  1478. swrm_clk_request(swrm, false);
  1479. if (swrm->lpass_core_hw_vote)
  1480. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  1481. exit:
  1482. mutex_unlock(&swrm->reslock);
  1483. swrm_unlock_sleep(swrm);
  1484. return ret;
  1485. }
  1486. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1487. {
  1488. struct swr_mstr_ctrl *swrm = dev;
  1489. int ret = IRQ_HANDLED;
  1490. if (!swrm || !(swrm->dev)) {
  1491. pr_err("%s: swrm or dev is null\n", __func__);
  1492. return IRQ_NONE;
  1493. }
  1494. mutex_lock(&swrm->devlock);
  1495. if (!swrm->dev_up) {
  1496. if (swrm->wake_irq > 0)
  1497. disable_irq_nosync(swrm->wake_irq);
  1498. mutex_unlock(&swrm->devlock);
  1499. return ret;
  1500. }
  1501. mutex_unlock(&swrm->devlock);
  1502. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1503. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1504. goto exit;
  1505. }
  1506. if (swrm->wake_irq > 0)
  1507. disable_irq_nosync(swrm->wake_irq);
  1508. pm_runtime_get_sync(swrm->dev);
  1509. pm_runtime_mark_last_busy(swrm->dev);
  1510. pm_runtime_put_autosuspend(swrm->dev);
  1511. swrm_unlock_sleep(swrm);
  1512. exit:
  1513. return ret;
  1514. }
  1515. static void swrm_wakeup_work(struct work_struct *work)
  1516. {
  1517. struct swr_mstr_ctrl *swrm;
  1518. swrm = container_of(work, struct swr_mstr_ctrl,
  1519. wakeup_work);
  1520. if (!swrm || !(swrm->dev)) {
  1521. pr_err("%s: swrm or dev is null\n", __func__);
  1522. return;
  1523. }
  1524. mutex_lock(&swrm->devlock);
  1525. if (!swrm->dev_up) {
  1526. mutex_unlock(&swrm->devlock);
  1527. goto exit;
  1528. }
  1529. mutex_unlock(&swrm->devlock);
  1530. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1531. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1532. goto exit;
  1533. }
  1534. pm_runtime_get_sync(swrm->dev);
  1535. pm_runtime_mark_last_busy(swrm->dev);
  1536. pm_runtime_put_autosuspend(swrm->dev);
  1537. swrm_unlock_sleep(swrm);
  1538. exit:
  1539. pm_relax(swrm->dev);
  1540. }
  1541. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1542. {
  1543. u32 val;
  1544. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1545. val = (swrm->slave_status >> (devnum * 2));
  1546. val &= SWRM_MCP_SLV_STATUS_MASK;
  1547. return val;
  1548. }
  1549. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1550. u8 *dev_num)
  1551. {
  1552. int i;
  1553. u64 id = 0;
  1554. int ret = -EINVAL;
  1555. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1556. struct swr_device *swr_dev;
  1557. u32 num_dev = 0;
  1558. if (!swrm) {
  1559. pr_err("%s: Invalid handle to swr controller\n",
  1560. __func__);
  1561. return ret;
  1562. }
  1563. if (swrm->num_dev)
  1564. num_dev = swrm->num_dev;
  1565. else
  1566. num_dev = mstr->num_dev;
  1567. mutex_lock(&swrm->devlock);
  1568. if (!swrm->dev_up) {
  1569. mutex_unlock(&swrm->devlock);
  1570. return ret;
  1571. }
  1572. mutex_unlock(&swrm->devlock);
  1573. pm_runtime_get_sync(swrm->dev);
  1574. for (i = 1; i < (num_dev + 1); i++) {
  1575. id = ((u64)(swr_master_read(swrm,
  1576. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1577. id |= swr_master_read(swrm,
  1578. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1579. /*
  1580. * As pm_runtime_get_sync() brings all slaves out of reset
  1581. * update logical device number for all slaves.
  1582. */
  1583. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1584. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1585. u32 status = swrm_get_device_status(swrm, i);
  1586. if ((status == 0x01) || (status == 0x02)) {
  1587. swr_dev->dev_num = i;
  1588. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1589. *dev_num = i;
  1590. ret = 0;
  1591. }
  1592. dev_dbg(swrm->dev,
  1593. "%s: devnum %d is assigned for dev addr %lx\n",
  1594. __func__, i, swr_dev->addr);
  1595. }
  1596. }
  1597. }
  1598. }
  1599. if (ret)
  1600. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1601. __func__, dev_id);
  1602. pm_runtime_mark_last_busy(swrm->dev);
  1603. pm_runtime_put_autosuspend(swrm->dev);
  1604. return ret;
  1605. }
  1606. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1607. {
  1608. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1609. if (!swrm) {
  1610. pr_err("%s: Invalid handle to swr controller\n",
  1611. __func__);
  1612. return;
  1613. }
  1614. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1615. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1616. return;
  1617. }
  1618. pm_runtime_get_sync(swrm->dev);
  1619. }
  1620. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1621. {
  1622. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1623. if (!swrm) {
  1624. pr_err("%s: Invalid handle to swr controller\n",
  1625. __func__);
  1626. return;
  1627. }
  1628. pm_runtime_mark_last_busy(swrm->dev);
  1629. pm_runtime_put_autosuspend(swrm->dev);
  1630. swrm_unlock_sleep(swrm);
  1631. }
  1632. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1633. {
  1634. int ret = 0;
  1635. u32 val;
  1636. u8 row_ctrl = SWR_ROW_50;
  1637. u8 col_ctrl = SWR_MIN_COL;
  1638. u8 ssp_period = 1;
  1639. u8 retry_cmd_num = 3;
  1640. u32 reg[SWRM_MAX_INIT_REG];
  1641. u32 value[SWRM_MAX_INIT_REG];
  1642. int len = 0;
  1643. /* Clear Rows and Cols */
  1644. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1645. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1646. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1647. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1648. value[len++] = val;
  1649. /* Set Auto enumeration flag */
  1650. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1651. value[len++] = 1;
  1652. /* Configure No pings */
  1653. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1654. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1655. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1656. reg[len] = SWRM_MCP_CFG_ADDR;
  1657. value[len++] = val;
  1658. /* Configure number of retries of a read/write cmd */
  1659. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1660. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1661. value[len++] = val;
  1662. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1663. value[len++] = 0x2;
  1664. /* Set IRQ to PULSE */
  1665. reg[len] = SWRM_COMP_CFG_ADDR;
  1666. value[len++] = 0x02;
  1667. reg[len] = SWRM_COMP_CFG_ADDR;
  1668. value[len++] = 0x03;
  1669. reg[len] = SWRM_INTERRUPT_CLEAR;
  1670. value[len++] = 0xFFFFFFFF;
  1671. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1672. /* Mask soundwire interrupts */
  1673. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1674. value[len++] = swrm->intr_mask;
  1675. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1676. value[len++] = swrm->intr_mask;
  1677. swr_master_bulk_write(swrm, reg, value, len);
  1678. /*
  1679. * For SWR master version 1.5.1, continue
  1680. * execute on command ignore.
  1681. */
  1682. if (swrm->version == SWRM_VERSION_1_5_1)
  1683. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1684. (swr_master_read(swrm,
  1685. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1686. return ret;
  1687. }
  1688. static int swrm_event_notify(struct notifier_block *self,
  1689. unsigned long action, void *data)
  1690. {
  1691. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1692. event_notifier);
  1693. if (!swrm || !(swrm->dev)) {
  1694. pr_err("%s: swrm or dev is NULL\n", __func__);
  1695. return -EINVAL;
  1696. }
  1697. switch (action) {
  1698. case MSM_AUD_DC_EVENT:
  1699. schedule_work(&(swrm->dc_presence_work));
  1700. break;
  1701. case SWR_WAKE_IRQ_EVENT:
  1702. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1703. swrm->ipc_wakeup_triggered = true;
  1704. pm_stay_awake(swrm->dev);
  1705. schedule_work(&swrm->wakeup_work);
  1706. }
  1707. break;
  1708. default:
  1709. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1710. __func__, action);
  1711. return -EINVAL;
  1712. }
  1713. return 0;
  1714. }
  1715. static void swrm_notify_work_fn(struct work_struct *work)
  1716. {
  1717. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1718. dc_presence_work);
  1719. if (!swrm || !swrm->pdev) {
  1720. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1721. return;
  1722. }
  1723. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1724. }
  1725. static int swrm_probe(struct platform_device *pdev)
  1726. {
  1727. struct swr_mstr_ctrl *swrm;
  1728. struct swr_ctrl_platform_data *pdata;
  1729. u32 i, num_ports, port_num, port_type, ch_mask;
  1730. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1731. int ret = 0;
  1732. struct clk *lpass_core_hw_vote = NULL;
  1733. /* Allocate soundwire master driver structure */
  1734. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1735. GFP_KERNEL);
  1736. if (!swrm) {
  1737. ret = -ENOMEM;
  1738. goto err_memory_fail;
  1739. }
  1740. swrm->pdev = pdev;
  1741. swrm->dev = &pdev->dev;
  1742. platform_set_drvdata(pdev, swrm);
  1743. swr_set_ctrl_data(&swrm->master, swrm);
  1744. pdata = dev_get_platdata(&pdev->dev);
  1745. if (!pdata) {
  1746. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1747. __func__);
  1748. ret = -EINVAL;
  1749. goto err_pdata_fail;
  1750. }
  1751. swrm->handle = (void *)pdata->handle;
  1752. if (!swrm->handle) {
  1753. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1754. __func__);
  1755. ret = -EINVAL;
  1756. goto err_pdata_fail;
  1757. }
  1758. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1759. &swrm->master_id);
  1760. if (ret) {
  1761. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1762. goto err_pdata_fail;
  1763. }
  1764. if (!(of_property_read_u32(pdev->dev.of_node,
  1765. "swrm-io-base", &swrm->swrm_base_reg)))
  1766. ret = of_property_read_u32(pdev->dev.of_node,
  1767. "swrm-io-base", &swrm->swrm_base_reg);
  1768. if (!swrm->swrm_base_reg) {
  1769. swrm->read = pdata->read;
  1770. if (!swrm->read) {
  1771. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1772. __func__);
  1773. ret = -EINVAL;
  1774. goto err_pdata_fail;
  1775. }
  1776. swrm->write = pdata->write;
  1777. if (!swrm->write) {
  1778. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1779. __func__);
  1780. ret = -EINVAL;
  1781. goto err_pdata_fail;
  1782. }
  1783. swrm->bulk_write = pdata->bulk_write;
  1784. if (!swrm->bulk_write) {
  1785. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1786. __func__);
  1787. ret = -EINVAL;
  1788. goto err_pdata_fail;
  1789. }
  1790. } else {
  1791. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1792. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1793. }
  1794. swrm->clk = pdata->clk;
  1795. if (!swrm->clk) {
  1796. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1797. __func__);
  1798. ret = -EINVAL;
  1799. goto err_pdata_fail;
  1800. }
  1801. if (of_property_read_u32(pdev->dev.of_node,
  1802. "qcom,swr-clock-stop-mode0",
  1803. &swrm->clk_stop_mode0_supp)) {
  1804. swrm->clk_stop_mode0_supp = FALSE;
  1805. }
  1806. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1807. &swrm->num_dev);
  1808. if (ret) {
  1809. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1810. __func__, "qcom,swr-num-dev");
  1811. } else {
  1812. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1813. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1814. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1815. ret = -EINVAL;
  1816. goto err_pdata_fail;
  1817. }
  1818. }
  1819. /* Parse soundwire port mapping */
  1820. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1821. &num_ports);
  1822. if (ret) {
  1823. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1824. goto err_pdata_fail;
  1825. }
  1826. swrm->num_ports = num_ports;
  1827. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1828. &map_size)) {
  1829. dev_err(swrm->dev, "missing port mapping\n");
  1830. goto err_pdata_fail;
  1831. }
  1832. map_length = map_size / (3 * sizeof(u32));
  1833. if (num_ports > SWR_MSTR_PORT_LEN) {
  1834. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1835. __func__);
  1836. ret = -EINVAL;
  1837. goto err_pdata_fail;
  1838. }
  1839. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1840. if (!temp) {
  1841. ret = -ENOMEM;
  1842. goto err_pdata_fail;
  1843. }
  1844. ret = of_property_read_u32_array(pdev->dev.of_node,
  1845. "qcom,swr-port-mapping", temp, 3 * map_length);
  1846. if (ret) {
  1847. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1848. __func__);
  1849. goto err_pdata_fail;
  1850. }
  1851. for (i = 0; i < map_length; i++) {
  1852. port_num = temp[3 * i];
  1853. port_type = temp[3 * i + 1];
  1854. ch_mask = temp[3 * i + 2];
  1855. if (port_num != old_port_num)
  1856. ch_iter = 0;
  1857. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1858. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1859. old_port_num = port_num;
  1860. }
  1861. devm_kfree(&pdev->dev, temp);
  1862. swrm->reg_irq = pdata->reg_irq;
  1863. swrm->master.read = swrm_read;
  1864. swrm->master.write = swrm_write;
  1865. swrm->master.bulk_write = swrm_bulk_write;
  1866. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1867. swrm->master.connect_port = swrm_connect_port;
  1868. swrm->master.disconnect_port = swrm_disconnect_port;
  1869. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1870. swrm->master.remove_from_group = swrm_remove_from_group;
  1871. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1872. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1873. swrm->master.dev.parent = &pdev->dev;
  1874. swrm->master.dev.of_node = pdev->dev.of_node;
  1875. swrm->master.num_port = 0;
  1876. swrm->rcmd_id = 0;
  1877. swrm->wcmd_id = 0;
  1878. swrm->slave_status = 0;
  1879. swrm->num_rx_chs = 0;
  1880. swrm->clk_ref_count = 0;
  1881. swrm->swr_irq_wakeup_capable = 0;
  1882. swrm->mclk_freq = MCLK_FREQ;
  1883. swrm->dev_up = true;
  1884. swrm->state = SWR_MSTR_UP;
  1885. swrm->ipc_wakeup = false;
  1886. swrm->ipc_wakeup_triggered = false;
  1887. init_completion(&swrm->reset);
  1888. init_completion(&swrm->broadcast);
  1889. init_completion(&swrm->clk_off_complete);
  1890. mutex_init(&swrm->mlock);
  1891. mutex_init(&swrm->reslock);
  1892. mutex_init(&swrm->force_down_lock);
  1893. mutex_init(&swrm->iolock);
  1894. mutex_init(&swrm->clklock);
  1895. mutex_init(&swrm->devlock);
  1896. mutex_init(&swrm->pm_lock);
  1897. swrm->wlock_holders = 0;
  1898. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1899. init_waitqueue_head(&swrm->pm_wq);
  1900. pm_qos_add_request(&swrm->pm_qos_req,
  1901. PM_QOS_CPU_DMA_LATENCY,
  1902. PM_QOS_DEFAULT_VALUE);
  1903. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1904. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1905. if (swrm->reg_irq) {
  1906. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1907. SWR_IRQ_REGISTER);
  1908. if (ret) {
  1909. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1910. __func__, ret);
  1911. goto err_irq_fail;
  1912. }
  1913. } else {
  1914. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1915. if (swrm->irq < 0) {
  1916. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1917. __func__, swrm->irq);
  1918. goto err_irq_fail;
  1919. }
  1920. ret = request_threaded_irq(swrm->irq, NULL,
  1921. swr_mstr_interrupt_v2,
  1922. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1923. "swr_master_irq", swrm);
  1924. if (ret) {
  1925. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1926. __func__, ret);
  1927. goto err_irq_fail;
  1928. }
  1929. }
  1930. /* Make inband tx interrupts as wakeup capable for slave irq */
  1931. ret = of_property_read_u32(pdev->dev.of_node,
  1932. "qcom,swr-mstr-irq-wakeup-capable",
  1933. &swrm->swr_irq_wakeup_capable);
  1934. if (ret)
  1935. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  1936. __func__);
  1937. if (swrm->swr_irq_wakeup_capable)
  1938. irq_set_irq_wake(swrm->irq, 1);
  1939. ret = swr_register_master(&swrm->master);
  1940. if (ret) {
  1941. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1942. goto err_mstr_fail;
  1943. }
  1944. /* Add devices registered with board-info as the
  1945. * controller will be up now
  1946. */
  1947. swr_master_add_boarddevices(&swrm->master);
  1948. mutex_lock(&swrm->mlock);
  1949. swrm_clk_request(swrm, true);
  1950. ret = swrm_master_init(swrm);
  1951. if (ret < 0) {
  1952. dev_err(&pdev->dev,
  1953. "%s: Error in master Initialization , err %d\n",
  1954. __func__, ret);
  1955. mutex_unlock(&swrm->mlock);
  1956. goto err_mstr_fail;
  1957. }
  1958. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1959. mutex_unlock(&swrm->mlock);
  1960. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1961. if (pdev->dev.of_node)
  1962. of_register_swr_devices(&swrm->master);
  1963. /* Register LPASS core hw vote */
  1964. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  1965. if (IS_ERR(lpass_core_hw_vote)) {
  1966. ret = PTR_ERR(lpass_core_hw_vote);
  1967. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1968. __func__, "lpass_core_hw_vote", ret);
  1969. lpass_core_hw_vote = NULL;
  1970. ret = 0;
  1971. }
  1972. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  1973. dbgswrm = swrm;
  1974. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1975. if (!IS_ERR(debugfs_swrm_dent)) {
  1976. debugfs_peek = debugfs_create_file("swrm_peek",
  1977. S_IFREG | 0444, debugfs_swrm_dent,
  1978. (void *) "swrm_peek", &swrm_debug_ops);
  1979. debugfs_poke = debugfs_create_file("swrm_poke",
  1980. S_IFREG | 0444, debugfs_swrm_dent,
  1981. (void *) "swrm_poke", &swrm_debug_ops);
  1982. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1983. S_IFREG | 0444, debugfs_swrm_dent,
  1984. (void *) "swrm_reg_dump",
  1985. &swrm_debug_ops);
  1986. }
  1987. ret = device_init_wakeup(swrm->dev, true);
  1988. if (ret) {
  1989. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  1990. goto err_irq_wakeup_fail;
  1991. }
  1992. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1993. pm_runtime_use_autosuspend(&pdev->dev);
  1994. pm_runtime_set_active(&pdev->dev);
  1995. pm_runtime_enable(&pdev->dev);
  1996. pm_runtime_mark_last_busy(&pdev->dev);
  1997. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1998. swrm->event_notifier.notifier_call = swrm_event_notify;
  1999. msm_aud_evt_register_client(&swrm->event_notifier);
  2000. return 0;
  2001. err_irq_wakeup_fail:
  2002. device_init_wakeup(swrm->dev, false);
  2003. err_mstr_fail:
  2004. if (swrm->reg_irq)
  2005. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2006. swrm, SWR_IRQ_FREE);
  2007. else if (swrm->irq)
  2008. free_irq(swrm->irq, swrm);
  2009. err_irq_fail:
  2010. mutex_destroy(&swrm->mlock);
  2011. mutex_destroy(&swrm->reslock);
  2012. mutex_destroy(&swrm->force_down_lock);
  2013. mutex_destroy(&swrm->iolock);
  2014. mutex_destroy(&swrm->clklock);
  2015. mutex_destroy(&swrm->pm_lock);
  2016. pm_qos_remove_request(&swrm->pm_qos_req);
  2017. err_pdata_fail:
  2018. err_memory_fail:
  2019. return ret;
  2020. }
  2021. static int swrm_remove(struct platform_device *pdev)
  2022. {
  2023. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2024. if (swrm->reg_irq)
  2025. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2026. swrm, SWR_IRQ_FREE);
  2027. else if (swrm->irq)
  2028. free_irq(swrm->irq, swrm);
  2029. else if (swrm->wake_irq > 0)
  2030. free_irq(swrm->wake_irq, swrm);
  2031. if (swrm->swr_irq_wakeup_capable)
  2032. irq_set_irq_wake(swrm->irq, 0);
  2033. cancel_work_sync(&swrm->wakeup_work);
  2034. pm_runtime_disable(&pdev->dev);
  2035. pm_runtime_set_suspended(&pdev->dev);
  2036. swr_unregister_master(&swrm->master);
  2037. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2038. device_init_wakeup(swrm->dev, false);
  2039. mutex_destroy(&swrm->mlock);
  2040. mutex_destroy(&swrm->reslock);
  2041. mutex_destroy(&swrm->iolock);
  2042. mutex_destroy(&swrm->clklock);
  2043. mutex_destroy(&swrm->force_down_lock);
  2044. mutex_destroy(&swrm->pm_lock);
  2045. pm_qos_remove_request(&swrm->pm_qos_req);
  2046. devm_kfree(&pdev->dev, swrm);
  2047. return 0;
  2048. }
  2049. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2050. {
  2051. u32 val;
  2052. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2053. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2054. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2055. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2056. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2057. return 0;
  2058. }
  2059. #ifdef CONFIG_PM
  2060. static int swrm_runtime_resume(struct device *dev)
  2061. {
  2062. struct platform_device *pdev = to_platform_device(dev);
  2063. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2064. int ret = 0;
  2065. bool clk_err = false;
  2066. struct swr_master *mstr = &swrm->master;
  2067. struct swr_device *swr_dev;
  2068. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2069. __func__, swrm->state);
  2070. mutex_lock(&swrm->reslock);
  2071. if (swrm->lpass_core_hw_vote) {
  2072. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  2073. if (ret < 0) {
  2074. dev_err(dev, "%s:lpass core hw enable failed\n",
  2075. __func__);
  2076. ret = 0;
  2077. clk_err = true;
  2078. }
  2079. }
  2080. if ((swrm->state == SWR_MSTR_DOWN) ||
  2081. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2082. if (swrm->clk_stop_mode0_supp) {
  2083. if (swrm->ipc_wakeup)
  2084. msm_aud_evt_blocking_notifier_call_chain(
  2085. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2086. }
  2087. if (swrm_clk_request(swrm, true))
  2088. goto exit;
  2089. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2090. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2091. ret = swr_device_up(swr_dev);
  2092. if (ret == -ENODEV) {
  2093. dev_dbg(dev,
  2094. "%s slave device up not implemented\n",
  2095. __func__);
  2096. ret = 0;
  2097. } else if (ret) {
  2098. dev_err(dev,
  2099. "%s: failed to wakeup swr dev %d\n",
  2100. __func__, swr_dev->dev_num);
  2101. swrm_clk_request(swrm, false);
  2102. goto exit;
  2103. }
  2104. }
  2105. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2106. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2107. swrm_master_init(swrm);
  2108. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2109. SWRS_SCP_INT_STATUS_MASK_1);
  2110. if (swrm->state == SWR_MSTR_SSR) {
  2111. mutex_unlock(&swrm->reslock);
  2112. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2113. mutex_lock(&swrm->reslock);
  2114. }
  2115. } else {
  2116. /*wake up from clock stop*/
  2117. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2118. usleep_range(100, 105);
  2119. }
  2120. swrm->state = SWR_MSTR_UP;
  2121. }
  2122. exit:
  2123. if (swrm->lpass_core_hw_vote && !clk_err)
  2124. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  2125. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2126. mutex_unlock(&swrm->reslock);
  2127. return ret;
  2128. }
  2129. static int swrm_runtime_suspend(struct device *dev)
  2130. {
  2131. struct platform_device *pdev = to_platform_device(dev);
  2132. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2133. int ret = 0;
  2134. bool clk_err = false;
  2135. struct swr_master *mstr = &swrm->master;
  2136. struct swr_device *swr_dev;
  2137. int current_state = 0;
  2138. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2139. __func__, swrm->state);
  2140. mutex_lock(&swrm->reslock);
  2141. mutex_lock(&swrm->force_down_lock);
  2142. current_state = swrm->state;
  2143. mutex_unlock(&swrm->force_down_lock);
  2144. if (swrm->lpass_core_hw_vote) {
  2145. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  2146. if (ret < 0) {
  2147. dev_err(dev, "%s:lpass core hw enable failed\n",
  2148. __func__);
  2149. ret = 0;
  2150. clk_err = true;
  2151. }
  2152. }
  2153. if ((current_state == SWR_MSTR_UP) ||
  2154. (current_state == SWR_MSTR_SSR)) {
  2155. if ((current_state != SWR_MSTR_SSR) &&
  2156. swrm_is_port_en(&swrm->master)) {
  2157. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2158. ret = -EBUSY;
  2159. goto exit;
  2160. }
  2161. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2162. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2163. swrm_clk_pause(swrm);
  2164. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2165. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2166. ret = swr_device_down(swr_dev);
  2167. if (ret == -ENODEV) {
  2168. dev_dbg_ratelimited(dev,
  2169. "%s slave device down not implemented\n",
  2170. __func__);
  2171. ret = 0;
  2172. } else if (ret) {
  2173. dev_err(dev,
  2174. "%s: failed to shutdown swr dev %d\n",
  2175. __func__, swr_dev->dev_num);
  2176. goto exit;
  2177. }
  2178. }
  2179. } else {
  2180. /* clock stop sequence */
  2181. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2182. SWRS_SCP_CONTROL);
  2183. usleep_range(100, 105);
  2184. }
  2185. swrm_clk_request(swrm, false);
  2186. if (swrm->clk_stop_mode0_supp) {
  2187. if (swrm->wake_irq > 0) {
  2188. enable_irq(swrm->wake_irq);
  2189. } else if (swrm->ipc_wakeup) {
  2190. msm_aud_evt_blocking_notifier_call_chain(
  2191. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2192. swrm->ipc_wakeup_triggered = false;
  2193. }
  2194. }
  2195. }
  2196. /* Retain SSR state until resume */
  2197. if (current_state != SWR_MSTR_SSR)
  2198. swrm->state = SWR_MSTR_DOWN;
  2199. exit:
  2200. if (swrm->lpass_core_hw_vote && !clk_err)
  2201. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  2202. mutex_unlock(&swrm->reslock);
  2203. return ret;
  2204. }
  2205. #endif /* CONFIG_PM */
  2206. static int swrm_device_down(struct device *dev)
  2207. {
  2208. struct platform_device *pdev = to_platform_device(dev);
  2209. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2210. int ret = 0;
  2211. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2212. mutex_lock(&swrm->force_down_lock);
  2213. swrm->state = SWR_MSTR_SSR;
  2214. mutex_unlock(&swrm->force_down_lock);
  2215. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2216. ret = swrm_runtime_suspend(dev);
  2217. if (!ret) {
  2218. pm_runtime_disable(dev);
  2219. pm_runtime_set_suspended(dev);
  2220. pm_runtime_enable(dev);
  2221. }
  2222. }
  2223. return 0;
  2224. }
  2225. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2226. {
  2227. int ret = 0;
  2228. int irq, dir_apps_irq;
  2229. if (!swrm->ipc_wakeup) {
  2230. irq = of_get_named_gpio(swrm->dev->of_node,
  2231. "qcom,swr-wakeup-irq", 0);
  2232. if (gpio_is_valid(irq)) {
  2233. swrm->wake_irq = gpio_to_irq(irq);
  2234. if (swrm->wake_irq < 0) {
  2235. dev_err(swrm->dev,
  2236. "Unable to configure irq\n");
  2237. return swrm->wake_irq;
  2238. }
  2239. } else {
  2240. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2241. "swr_wake_irq");
  2242. if (dir_apps_irq < 0) {
  2243. dev_err(swrm->dev,
  2244. "TLMM connect gpio not found\n");
  2245. return -EINVAL;
  2246. }
  2247. swrm->wake_irq = dir_apps_irq;
  2248. }
  2249. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2250. swrm_wakeup_interrupt,
  2251. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2252. "swr_wake_irq", swrm);
  2253. if (ret) {
  2254. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2255. __func__, ret);
  2256. return -EINVAL;
  2257. }
  2258. irq_set_irq_wake(swrm->wake_irq, 1);
  2259. }
  2260. return ret;
  2261. }
  2262. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2263. u32 uc, u32 size)
  2264. {
  2265. if (!swrm->port_param) {
  2266. swrm->port_param = devm_kzalloc(dev,
  2267. sizeof(swrm->port_param) * SWR_UC_MAX,
  2268. GFP_KERNEL);
  2269. if (!swrm->port_param)
  2270. return -ENOMEM;
  2271. }
  2272. if (!swrm->port_param[uc]) {
  2273. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2274. sizeof(struct port_params),
  2275. GFP_KERNEL);
  2276. if (!swrm->port_param[uc])
  2277. return -ENOMEM;
  2278. } else {
  2279. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2280. __func__);
  2281. }
  2282. return 0;
  2283. }
  2284. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2285. struct swrm_port_config *port_cfg,
  2286. u32 size)
  2287. {
  2288. int idx;
  2289. struct port_params *params;
  2290. int uc = port_cfg->uc;
  2291. int ret = 0;
  2292. for (idx = 0; idx < size; idx++) {
  2293. params = &((struct port_params *)port_cfg->params)[idx];
  2294. if (!params) {
  2295. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2296. ret = -EINVAL;
  2297. break;
  2298. }
  2299. memcpy(&swrm->port_param[uc][idx], params,
  2300. sizeof(struct port_params));
  2301. }
  2302. return ret;
  2303. }
  2304. /**
  2305. * swrm_wcd_notify - parent device can notify to soundwire master through
  2306. * this function
  2307. * @pdev: pointer to platform device structure
  2308. * @id: command id from parent to the soundwire master
  2309. * @data: data from parent device to soundwire master
  2310. */
  2311. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2312. {
  2313. struct swr_mstr_ctrl *swrm;
  2314. int ret = 0;
  2315. struct swr_master *mstr;
  2316. struct swr_device *swr_dev;
  2317. struct swrm_port_config *port_cfg;
  2318. if (!pdev) {
  2319. pr_err("%s: pdev is NULL\n", __func__);
  2320. return -EINVAL;
  2321. }
  2322. swrm = platform_get_drvdata(pdev);
  2323. if (!swrm) {
  2324. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2325. return -EINVAL;
  2326. }
  2327. mstr = &swrm->master;
  2328. switch (id) {
  2329. case SWR_CLK_FREQ:
  2330. if (!data) {
  2331. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2332. ret = -EINVAL;
  2333. } else {
  2334. mutex_lock(&swrm->mlock);
  2335. swrm->mclk_freq = *(int *)data;
  2336. mutex_unlock(&swrm->mlock);
  2337. }
  2338. break;
  2339. case SWR_DEVICE_SSR_DOWN:
  2340. mutex_lock(&swrm->devlock);
  2341. swrm->dev_up = false;
  2342. mutex_unlock(&swrm->devlock);
  2343. mutex_lock(&swrm->reslock);
  2344. swrm->state = SWR_MSTR_SSR;
  2345. mutex_unlock(&swrm->reslock);
  2346. break;
  2347. case SWR_DEVICE_SSR_UP:
  2348. /* wait for clk voting to be zero */
  2349. reinit_completion(&swrm->clk_off_complete);
  2350. if (swrm->clk_ref_count &&
  2351. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2352. msecs_to_jiffies(500)))
  2353. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2354. __func__);
  2355. mutex_lock(&swrm->devlock);
  2356. swrm->dev_up = true;
  2357. mutex_unlock(&swrm->devlock);
  2358. break;
  2359. case SWR_DEVICE_DOWN:
  2360. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2361. mutex_lock(&swrm->mlock);
  2362. if (swrm->state == SWR_MSTR_DOWN)
  2363. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2364. __func__, swrm->state);
  2365. else
  2366. swrm_device_down(&pdev->dev);
  2367. mutex_unlock(&swrm->mlock);
  2368. break;
  2369. case SWR_DEVICE_UP:
  2370. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2371. mutex_lock(&swrm->devlock);
  2372. if (!swrm->dev_up) {
  2373. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2374. mutex_unlock(&swrm->devlock);
  2375. return -EBUSY;
  2376. }
  2377. mutex_unlock(&swrm->devlock);
  2378. mutex_lock(&swrm->mlock);
  2379. pm_runtime_mark_last_busy(&pdev->dev);
  2380. pm_runtime_get_sync(&pdev->dev);
  2381. mutex_lock(&swrm->reslock);
  2382. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2383. ret = swr_reset_device(swr_dev);
  2384. if (ret) {
  2385. dev_err(swrm->dev,
  2386. "%s: failed to reset swr device %d\n",
  2387. __func__, swr_dev->dev_num);
  2388. swrm_clk_request(swrm, false);
  2389. }
  2390. }
  2391. pm_runtime_mark_last_busy(&pdev->dev);
  2392. pm_runtime_put_autosuspend(&pdev->dev);
  2393. mutex_unlock(&swrm->reslock);
  2394. mutex_unlock(&swrm->mlock);
  2395. break;
  2396. case SWR_SET_NUM_RX_CH:
  2397. if (!data) {
  2398. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2399. ret = -EINVAL;
  2400. } else {
  2401. mutex_lock(&swrm->mlock);
  2402. swrm->num_rx_chs = *(int *)data;
  2403. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2404. list_for_each_entry(swr_dev, &mstr->devices,
  2405. dev_list) {
  2406. ret = swr_set_device_group(swr_dev,
  2407. SWR_BROADCAST);
  2408. if (ret)
  2409. dev_err(swrm->dev,
  2410. "%s: set num ch failed\n",
  2411. __func__);
  2412. }
  2413. } else {
  2414. list_for_each_entry(swr_dev, &mstr->devices,
  2415. dev_list) {
  2416. ret = swr_set_device_group(swr_dev,
  2417. SWR_GROUP_NONE);
  2418. if (ret)
  2419. dev_err(swrm->dev,
  2420. "%s: set num ch failed\n",
  2421. __func__);
  2422. }
  2423. }
  2424. mutex_unlock(&swrm->mlock);
  2425. }
  2426. break;
  2427. case SWR_REGISTER_WAKE_IRQ:
  2428. if (!data) {
  2429. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2430. __func__);
  2431. ret = -EINVAL;
  2432. } else {
  2433. mutex_lock(&swrm->mlock);
  2434. swrm->ipc_wakeup = *(u32 *)data;
  2435. ret = swrm_register_wake_irq(swrm);
  2436. if (ret)
  2437. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2438. __func__);
  2439. mutex_unlock(&swrm->mlock);
  2440. }
  2441. break;
  2442. case SWR_SET_PORT_MAP:
  2443. if (!data) {
  2444. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2445. __func__, id);
  2446. ret = -EINVAL;
  2447. } else {
  2448. mutex_lock(&swrm->mlock);
  2449. port_cfg = (struct swrm_port_config *)data;
  2450. if (!port_cfg->size) {
  2451. ret = -EINVAL;
  2452. goto done;
  2453. }
  2454. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2455. port_cfg->uc, port_cfg->size);
  2456. if (!ret)
  2457. swrm_copy_port_config(swrm, port_cfg,
  2458. port_cfg->size);
  2459. done:
  2460. mutex_unlock(&swrm->mlock);
  2461. }
  2462. break;
  2463. default:
  2464. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2465. __func__, id);
  2466. break;
  2467. }
  2468. return ret;
  2469. }
  2470. EXPORT_SYMBOL(swrm_wcd_notify);
  2471. /*
  2472. * swrm_pm_cmpxchg:
  2473. * Check old state and exchange with pm new state
  2474. * if old state matches with current state
  2475. *
  2476. * @swrm: pointer to wcd core resource
  2477. * @o: pm old state
  2478. * @n: pm new state
  2479. *
  2480. * Returns old state
  2481. */
  2482. static enum swrm_pm_state swrm_pm_cmpxchg(
  2483. struct swr_mstr_ctrl *swrm,
  2484. enum swrm_pm_state o,
  2485. enum swrm_pm_state n)
  2486. {
  2487. enum swrm_pm_state old;
  2488. if (!swrm)
  2489. return o;
  2490. mutex_lock(&swrm->pm_lock);
  2491. old = swrm->pm_state;
  2492. if (old == o)
  2493. swrm->pm_state = n;
  2494. mutex_unlock(&swrm->pm_lock);
  2495. return old;
  2496. }
  2497. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2498. {
  2499. enum swrm_pm_state os;
  2500. /*
  2501. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2502. * and slave wake up requests..
  2503. *
  2504. * If system didn't resume, we can simply return false so
  2505. * IRQ handler can return without handling IRQ.
  2506. */
  2507. mutex_lock(&swrm->pm_lock);
  2508. if (swrm->wlock_holders++ == 0) {
  2509. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2510. pm_qos_update_request(&swrm->pm_qos_req,
  2511. msm_cpuidle_get_deep_idle_latency());
  2512. pm_stay_awake(swrm->dev);
  2513. }
  2514. mutex_unlock(&swrm->pm_lock);
  2515. if (!wait_event_timeout(swrm->pm_wq,
  2516. ((os = swrm_pm_cmpxchg(swrm,
  2517. SWRM_PM_SLEEPABLE,
  2518. SWRM_PM_AWAKE)) ==
  2519. SWRM_PM_SLEEPABLE ||
  2520. (os == SWRM_PM_AWAKE)),
  2521. msecs_to_jiffies(
  2522. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2523. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2524. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2525. swrm->wlock_holders);
  2526. swrm_unlock_sleep(swrm);
  2527. return false;
  2528. }
  2529. wake_up_all(&swrm->pm_wq);
  2530. return true;
  2531. }
  2532. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2533. {
  2534. mutex_lock(&swrm->pm_lock);
  2535. if (--swrm->wlock_holders == 0) {
  2536. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2537. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2538. /*
  2539. * if swrm_lock_sleep failed, pm_state would be still
  2540. * swrm_PM_ASLEEP, don't overwrite
  2541. */
  2542. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2543. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2544. pm_qos_update_request(&swrm->pm_qos_req,
  2545. PM_QOS_DEFAULT_VALUE);
  2546. pm_relax(swrm->dev);
  2547. }
  2548. mutex_unlock(&swrm->pm_lock);
  2549. wake_up_all(&swrm->pm_wq);
  2550. }
  2551. #ifdef CONFIG_PM_SLEEP
  2552. static int swrm_suspend(struct device *dev)
  2553. {
  2554. int ret = -EBUSY;
  2555. struct platform_device *pdev = to_platform_device(dev);
  2556. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2557. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2558. mutex_lock(&swrm->pm_lock);
  2559. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2560. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2561. __func__, swrm->pm_state,
  2562. swrm->wlock_holders);
  2563. swrm->pm_state = SWRM_PM_ASLEEP;
  2564. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2565. /*
  2566. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2567. * then set to SWRM_PM_ASLEEP
  2568. */
  2569. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2570. __func__, swrm->pm_state,
  2571. swrm->wlock_holders);
  2572. mutex_unlock(&swrm->pm_lock);
  2573. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2574. swrm, SWRM_PM_SLEEPABLE,
  2575. SWRM_PM_ASLEEP) ==
  2576. SWRM_PM_SLEEPABLE,
  2577. msecs_to_jiffies(
  2578. SWRM_SYS_SUSPEND_WAIT)))) {
  2579. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2580. __func__, swrm->pm_state,
  2581. swrm->wlock_holders);
  2582. return -EBUSY;
  2583. } else {
  2584. dev_dbg(swrm->dev,
  2585. "%s: done, state %d, wlock %d\n",
  2586. __func__, swrm->pm_state,
  2587. swrm->wlock_holders);
  2588. }
  2589. mutex_lock(&swrm->pm_lock);
  2590. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2591. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2592. __func__, swrm->pm_state,
  2593. swrm->wlock_holders);
  2594. }
  2595. mutex_unlock(&swrm->pm_lock);
  2596. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2597. ret = swrm_runtime_suspend(dev);
  2598. if (!ret) {
  2599. /*
  2600. * Synchronize runtime-pm and system-pm states:
  2601. * At this point, we are already suspended. If
  2602. * runtime-pm still thinks its active, then
  2603. * make sure its status is in sync with HW
  2604. * status. The three below calls let the
  2605. * runtime-pm know that we are suspended
  2606. * already without re-invoking the suspend
  2607. * callback
  2608. */
  2609. pm_runtime_disable(dev);
  2610. pm_runtime_set_suspended(dev);
  2611. pm_runtime_enable(dev);
  2612. }
  2613. }
  2614. if (ret == -EBUSY) {
  2615. /*
  2616. * There is a possibility that some audio stream is active
  2617. * during suspend. We dont want to return suspend failure in
  2618. * that case so that display and relevant components can still
  2619. * go to suspend.
  2620. * If there is some other error, then it should be passed-on
  2621. * to system level suspend
  2622. */
  2623. ret = 0;
  2624. }
  2625. return ret;
  2626. }
  2627. static int swrm_resume(struct device *dev)
  2628. {
  2629. int ret = 0;
  2630. struct platform_device *pdev = to_platform_device(dev);
  2631. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2632. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2633. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2634. ret = swrm_runtime_resume(dev);
  2635. if (!ret) {
  2636. pm_runtime_mark_last_busy(dev);
  2637. pm_request_autosuspend(dev);
  2638. }
  2639. }
  2640. mutex_lock(&swrm->pm_lock);
  2641. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2642. dev_dbg(swrm->dev,
  2643. "%s: resuming system, state %d, wlock %d\n",
  2644. __func__, swrm->pm_state,
  2645. swrm->wlock_holders);
  2646. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2647. } else {
  2648. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2649. __func__, swrm->pm_state,
  2650. swrm->wlock_holders);
  2651. }
  2652. mutex_unlock(&swrm->pm_lock);
  2653. wake_up_all(&swrm->pm_wq);
  2654. return ret;
  2655. }
  2656. #endif /* CONFIG_PM_SLEEP */
  2657. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2658. SET_SYSTEM_SLEEP_PM_OPS(
  2659. swrm_suspend,
  2660. swrm_resume
  2661. )
  2662. SET_RUNTIME_PM_OPS(
  2663. swrm_runtime_suspend,
  2664. swrm_runtime_resume,
  2665. NULL
  2666. )
  2667. };
  2668. static const struct of_device_id swrm_dt_match[] = {
  2669. {
  2670. .compatible = "qcom,swr-mstr",
  2671. },
  2672. {}
  2673. };
  2674. static struct platform_driver swr_mstr_driver = {
  2675. .probe = swrm_probe,
  2676. .remove = swrm_remove,
  2677. .driver = {
  2678. .name = SWR_WCD_NAME,
  2679. .owner = THIS_MODULE,
  2680. .pm = &swrm_dev_pm_ops,
  2681. .of_match_table = swrm_dt_match,
  2682. .suppress_bind_attrs = true,
  2683. },
  2684. };
  2685. static int __init swrm_init(void)
  2686. {
  2687. return platform_driver_register(&swr_mstr_driver);
  2688. }
  2689. module_init(swrm_init);
  2690. static void __exit swrm_exit(void)
  2691. {
  2692. platform_driver_unregister(&swr_mstr_driver);
  2693. }
  2694. module_exit(swrm_exit);
  2695. MODULE_LICENSE("GPL v2");
  2696. MODULE_DESCRIPTION("SoundWire Master Controller");
  2697. MODULE_ALIAS("platform:swr-mstr");