swr-mstr-ctrl.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <soc/soundwire.h>
  21. #include <soc/swr-common.h>
  22. #include <linux/regmap.h>
  23. #include <dsp/msm-audio-event-notify.h>
  24. #include "swrm_registers.h"
  25. #include "swr-mstr-ctrl.h"
  26. #define SWRM_FRAME_SYNC_SEL 4000 /* 4KHz */
  27. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  28. #define SWRM_SYS_SUSPEND_WAIT 1
  29. #define SWRM_DSD_PARAMS_PORT 4
  30. #define SWR_BROADCAST_CMD_ID 0x0F
  31. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  32. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  33. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  34. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  35. #define SWR_INVALID_PARAM 0xFF
  36. #define SWR_HSTOP_MAX_VAL 0xF
  37. #define SWR_HSTART_MIN_VAL 0x0
  38. #define ERR_AUTO_SUSPEND_TIMER_VAL 0x1
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. #define SWRM_LINK_STATUS_RETRY_CNT 0x5
  41. #define SWRM_ROW_48 48
  42. #define SWRM_ROW_50 50
  43. #define SWRM_ROW_64 64
  44. #define SWRM_COL_02 02
  45. #define SWRM_COL_16 16
  46. /* pm runtime auto suspend timer in msecs */
  47. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  48. module_param(auto_suspend_timer, int, 0664);
  49. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  50. enum {
  51. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  52. SWR_ATTACHED_OK, /* Device is attached */
  53. SWR_ALERT, /* Device alters master for any interrupts */
  54. SWR_RESERVED, /* Reserved */
  55. };
  56. enum {
  57. MASTER_ID_WSA = 1,
  58. MASTER_ID_RX,
  59. MASTER_ID_TX
  60. };
  61. enum {
  62. ENABLE_PENDING,
  63. DISABLE_PENDING
  64. };
  65. enum {
  66. LPASS_HW_CORE,
  67. LPASS_AUDIO_CORE,
  68. };
  69. #define TRUE 1
  70. #define FALSE 0
  71. #define SWRM_MAX_PORT_REG 120
  72. #define SWRM_MAX_INIT_REG 11
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  75. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  76. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr);
  77. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val);
  78. static bool swrm_is_msm_variant(int val)
  79. {
  80. return (val == SWRM_VERSION_1_3);
  81. }
  82. #ifdef CONFIG_DEBUG_FS
  83. static int swrm_debug_open(struct inode *inode, struct file *file)
  84. {
  85. file->private_data = inode->i_private;
  86. return 0;
  87. }
  88. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  89. {
  90. char *token;
  91. int base, cnt;
  92. token = strsep(&buf, " ");
  93. for (cnt = 0; cnt < num_of_par; cnt++) {
  94. if (token) {
  95. if ((token[1] == 'x') || (token[1] == 'X'))
  96. base = 16;
  97. else
  98. base = 10;
  99. if (kstrtou32(token, base, &param1[cnt]) != 0)
  100. return -EINVAL;
  101. token = strsep(&buf, " ");
  102. } else
  103. return -EINVAL;
  104. }
  105. return 0;
  106. }
  107. static ssize_t swrm_reg_show(struct swr_mstr_ctrl *swrm, char __user *ubuf,
  108. size_t count, loff_t *ppos)
  109. {
  110. int i, reg_val, len;
  111. ssize_t total = 0;
  112. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  113. int rem = 0;
  114. if (!ubuf || !ppos)
  115. return 0;
  116. i = ((int) *ppos + SWR_MSTR_START_REG_ADDR);
  117. rem = i%4;
  118. if (rem)
  119. i = (i - rem);
  120. for (; i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  121. usleep_range(100, 150);
  122. reg_val = swr_master_read(swrm, i);
  123. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  124. if (len < 0) {
  125. pr_err("%s: fail to fill the buffer\n", __func__);
  126. total = -EFAULT;
  127. goto copy_err;
  128. }
  129. if ((total + len) >= count - 1)
  130. break;
  131. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  132. pr_err("%s: fail to copy reg dump\n", __func__);
  133. total = -EFAULT;
  134. goto copy_err;
  135. }
  136. *ppos += len;
  137. total += len;
  138. }
  139. copy_err:
  140. return total;
  141. }
  142. static ssize_t swrm_debug_reg_dump(struct file *file, char __user *ubuf,
  143. size_t count, loff_t *ppos)
  144. {
  145. struct swr_mstr_ctrl *swrm;
  146. if (!count || !file || !ppos || !ubuf)
  147. return -EINVAL;
  148. swrm = file->private_data;
  149. if (!swrm)
  150. return -EINVAL;
  151. if (*ppos < 0)
  152. return -EINVAL;
  153. return swrm_reg_show(swrm, ubuf, count, ppos);
  154. }
  155. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  156. size_t count, loff_t *ppos)
  157. {
  158. char lbuf[SWR_MSTR_RD_BUF_LEN];
  159. struct swr_mstr_ctrl *swrm = NULL;
  160. if (!count || !file || !ppos || !ubuf)
  161. return -EINVAL;
  162. swrm = file->private_data;
  163. if (!swrm)
  164. return -EINVAL;
  165. if (*ppos < 0)
  166. return -EINVAL;
  167. snprintf(lbuf, sizeof(lbuf), "0x%x\n", swrm->read_data);
  168. return simple_read_from_buffer(ubuf, count, ppos, lbuf,
  169. strnlen(lbuf, 7));
  170. }
  171. static ssize_t swrm_debug_peek_write(struct file *file, const char __user *ubuf,
  172. size_t count, loff_t *ppos)
  173. {
  174. char lbuf[SWR_MSTR_RD_BUF_LEN];
  175. int rc;
  176. u32 param[5];
  177. struct swr_mstr_ctrl *swrm = NULL;
  178. if (!count || !file || !ppos || !ubuf)
  179. return -EINVAL;
  180. swrm = file->private_data;
  181. if (!swrm)
  182. return -EINVAL;
  183. if (*ppos < 0)
  184. return -EINVAL;
  185. if (count > sizeof(lbuf) - 1)
  186. return -EINVAL;
  187. rc = copy_from_user(lbuf, ubuf, count);
  188. if (rc)
  189. return -EFAULT;
  190. lbuf[count] = '\0';
  191. rc = get_parameters(lbuf, param, 1);
  192. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  193. swrm->read_data = swr_master_read(swrm, param[0]);
  194. else
  195. rc = -EINVAL;
  196. if (rc == 0)
  197. rc = count;
  198. else
  199. dev_err(swrm->dev, "%s: rc = %d\n", __func__, rc);
  200. return rc;
  201. }
  202. static ssize_t swrm_debug_write(struct file *file,
  203. const char __user *ubuf, size_t count, loff_t *ppos)
  204. {
  205. char lbuf[SWR_MSTR_WR_BUF_LEN];
  206. int rc;
  207. u32 param[5];
  208. struct swr_mstr_ctrl *swrm;
  209. if (!file || !ppos || !ubuf)
  210. return -EINVAL;
  211. swrm = file->private_data;
  212. if (!swrm)
  213. return -EINVAL;
  214. if (count > sizeof(lbuf) - 1)
  215. return -EINVAL;
  216. rc = copy_from_user(lbuf, ubuf, count);
  217. if (rc)
  218. return -EFAULT;
  219. lbuf[count] = '\0';
  220. rc = get_parameters(lbuf, param, 2);
  221. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  222. (param[1] <= 0xFFFFFFFF) &&
  223. (rc == 0))
  224. swr_master_write(swrm, param[0], param[1]);
  225. else
  226. rc = -EINVAL;
  227. if (rc == 0)
  228. rc = count;
  229. else
  230. pr_err("%s: rc = %d\n", __func__, rc);
  231. return rc;
  232. }
  233. static const struct file_operations swrm_debug_read_ops = {
  234. .open = swrm_debug_open,
  235. .write = swrm_debug_peek_write,
  236. .read = swrm_debug_read,
  237. };
  238. static const struct file_operations swrm_debug_write_ops = {
  239. .open = swrm_debug_open,
  240. .write = swrm_debug_write,
  241. };
  242. static const struct file_operations swrm_debug_dump_ops = {
  243. .open = swrm_debug_open,
  244. .read = swrm_debug_reg_dump,
  245. };
  246. #endif
  247. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  248. u32 *reg, u32 *val, int len, const char* func)
  249. {
  250. int i = 0;
  251. for (i = 0; i < len; i++)
  252. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  253. func, reg[i], val[i]);
  254. }
  255. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  256. int core_type, bool enable)
  257. {
  258. int ret = 0;
  259. if (core_type == LPASS_HW_CORE) {
  260. if (swrm->lpass_core_hw_vote) {
  261. if (enable) {
  262. ret =
  263. clk_prepare_enable(swrm->lpass_core_hw_vote);
  264. if (ret < 0)
  265. dev_err(swrm->dev,
  266. "%s:lpass core hw enable failed\n",
  267. __func__);
  268. } else
  269. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  270. }
  271. }
  272. if (core_type == LPASS_AUDIO_CORE) {
  273. if (swrm->lpass_core_audio) {
  274. if (enable) {
  275. ret =
  276. clk_prepare_enable(swrm->lpass_core_audio);
  277. if (ret < 0)
  278. dev_err(swrm->dev,
  279. "%s:lpass audio hw enable failed\n",
  280. __func__);
  281. } else
  282. clk_disable_unprepare(swrm->lpass_core_audio);
  283. }
  284. }
  285. return ret;
  286. }
  287. static int swrm_get_ssp_period(struct swr_mstr_ctrl *swrm,
  288. int row, int col,
  289. int frame_sync)
  290. {
  291. if (!swrm || !row || !col || !frame_sync)
  292. return 1;
  293. return ((swrm->bus_clk * 2) / ((row * col) * frame_sync));
  294. }
  295. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  296. {
  297. int ret = 0;
  298. if (!swrm->clk || !swrm->handle)
  299. return -EINVAL;
  300. mutex_lock(&swrm->clklock);
  301. if (enable) {
  302. if (!swrm->dev_up) {
  303. ret = -ENODEV;
  304. goto exit;
  305. }
  306. if (swrm->core_vote) {
  307. ret = swrm->core_vote(swrm->handle, true);
  308. if (ret) {
  309. dev_err_ratelimited(swrm->dev,
  310. "%s: clock enable req failed",
  311. __func__);
  312. goto exit;
  313. }
  314. }
  315. swrm->clk_ref_count++;
  316. if (swrm->clk_ref_count == 1) {
  317. ret = swrm->clk(swrm->handle, true);
  318. if (ret) {
  319. dev_err_ratelimited(swrm->dev,
  320. "%s: clock enable req failed",
  321. __func__);
  322. --swrm->clk_ref_count;
  323. }
  324. }
  325. } else if (--swrm->clk_ref_count == 0) {
  326. swrm->clk(swrm->handle, false);
  327. complete(&swrm->clk_off_complete);
  328. }
  329. if (swrm->clk_ref_count < 0) {
  330. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  331. swrm->clk_ref_count = 0;
  332. }
  333. exit:
  334. mutex_unlock(&swrm->clklock);
  335. return ret;
  336. }
  337. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  338. u16 reg, u32 *value)
  339. {
  340. u32 temp = (u32)(*value);
  341. int ret = 0;
  342. mutex_lock(&swrm->devlock);
  343. if (!swrm->dev_up)
  344. goto err;
  345. ret = swrm_clk_request(swrm, TRUE);
  346. if (ret) {
  347. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  348. __func__);
  349. goto err;
  350. }
  351. iowrite32(temp, swrm->swrm_dig_base + reg);
  352. swrm_clk_request(swrm, FALSE);
  353. err:
  354. mutex_unlock(&swrm->devlock);
  355. return ret;
  356. }
  357. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  358. u16 reg, u32 *value)
  359. {
  360. u32 temp = 0;
  361. int ret = 0;
  362. mutex_lock(&swrm->devlock);
  363. if (!swrm->dev_up)
  364. goto err;
  365. ret = swrm_clk_request(swrm, TRUE);
  366. if (ret) {
  367. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  368. __func__);
  369. goto err;
  370. }
  371. temp = ioread32(swrm->swrm_dig_base + reg);
  372. *value = temp;
  373. swrm_clk_request(swrm, FALSE);
  374. err:
  375. mutex_unlock(&swrm->devlock);
  376. return ret;
  377. }
  378. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  379. {
  380. u32 val = 0;
  381. if (swrm->read)
  382. val = swrm->read(swrm->handle, reg_addr);
  383. else
  384. swrm_ahb_read(swrm, reg_addr, &val);
  385. return val;
  386. }
  387. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  388. {
  389. if (swrm->write)
  390. swrm->write(swrm->handle, reg_addr, val);
  391. else
  392. swrm_ahb_write(swrm, reg_addr, &val);
  393. }
  394. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  395. u32 *val, unsigned int length)
  396. {
  397. int i = 0;
  398. if (swrm->bulk_write)
  399. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  400. else {
  401. mutex_lock(&swrm->iolock);
  402. for (i = 0; i < length; i++) {
  403. /* wait for FIFO WR command to complete to avoid overflow */
  404. /*
  405. * Reduce sleep from 100us to 10us to meet KPIs
  406. * This still meets the hardware spec
  407. */
  408. usleep_range(10, 12);
  409. swr_master_write(swrm, reg_addr[i], val[i]);
  410. }
  411. mutex_unlock(&swrm->iolock);
  412. }
  413. return 0;
  414. }
  415. static bool swrm_check_link_status(struct swr_mstr_ctrl *swrm, bool active)
  416. {
  417. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  418. int ret = false;
  419. int status = active ? 0x1 : 0x0;
  420. if ((swrm->version <= SWRM_VERSION_1_5_1))
  421. return true;
  422. do {
  423. if (swr_master_read(swrm, SWRM_COMP_STATUS) & status) {
  424. ret = true;
  425. break;
  426. }
  427. retry--;
  428. usleep_range(500, 510);
  429. } while (retry);
  430. if (retry == 0)
  431. dev_err(swrm->dev, "%s: link status not %s\n", __func__,
  432. active ? "connected" : "disconnected");
  433. return ret;
  434. }
  435. static bool swrm_is_port_en(struct swr_master *mstr)
  436. {
  437. return !!(mstr->num_port);
  438. }
  439. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  440. struct port_params *params)
  441. {
  442. u8 i;
  443. struct port_params *config = params;
  444. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  445. /* wsa uses single frame structure for all configurations */
  446. if (!swrm->mport_cfg[i].port_en)
  447. continue;
  448. swrm->mport_cfg[i].sinterval = config[i].si;
  449. swrm->mport_cfg[i].offset1 = config[i].off1;
  450. swrm->mport_cfg[i].offset2 = config[i].off2;
  451. swrm->mport_cfg[i].hstart = config[i].hstart;
  452. swrm->mport_cfg[i].hstop = config[i].hstop;
  453. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  454. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  455. swrm->mport_cfg[i].word_length = config[i].wd_len;
  456. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  457. }
  458. }
  459. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  460. {
  461. struct port_params *params;
  462. u32 usecase = 0;
  463. /* TODO - Send usecase information to avoid checking for master_id */
  464. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  465. (swrm->master_id == MASTER_ID_RX))
  466. usecase = 1;
  467. params = swrm->port_param[usecase];
  468. copy_port_tables(swrm, params);
  469. return 0;
  470. }
  471. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  472. u8 *mstr_ch_mask, u8 mstr_prt_type,
  473. u8 slv_port_id)
  474. {
  475. int i, j;
  476. *mstr_port_id = 0;
  477. for (i = 1; i <= swrm->num_ports; i++) {
  478. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  479. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  480. goto found;
  481. }
  482. }
  483. found:
  484. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  485. dev_err(swrm->dev, "%s: port type not supported by master\n",
  486. __func__);
  487. return -EINVAL;
  488. }
  489. /* id 0 corresponds to master port 1 */
  490. *mstr_port_id = i - 1;
  491. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  492. return 0;
  493. }
  494. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  495. u8 dev_addr, u16 reg_addr)
  496. {
  497. u32 val;
  498. u8 id = *cmd_id;
  499. if (id != SWR_BROADCAST_CMD_ID) {
  500. if (id < 14)
  501. id += 1;
  502. else
  503. id = 0;
  504. *cmd_id = id;
  505. }
  506. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  507. return val;
  508. }
  509. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  510. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  511. u32 len)
  512. {
  513. u32 val;
  514. u32 retry_attempt = 0;
  515. mutex_lock(&swrm->iolock);
  516. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  517. if (swrm->read) {
  518. /* skip delay if read is handled in platform driver */
  519. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  520. } else {
  521. /* wait for FIFO RD to complete to avoid overflow */
  522. usleep_range(100, 105);
  523. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  524. /* wait for FIFO RD CMD complete to avoid overflow */
  525. usleep_range(250, 255);
  526. }
  527. retry_read:
  528. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  529. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  530. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  531. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  532. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  533. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  534. /* wait 500 us before retry on fifo read failure */
  535. usleep_range(500, 505);
  536. if (retry_attempt == (MAX_FIFO_RD_FAIL_RETRY - 1)) {
  537. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  538. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  539. }
  540. retry_attempt++;
  541. goto retry_read;
  542. } else {
  543. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  544. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  545. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  546. dev_addr, *cmd_data);
  547. dev_err_ratelimited(swrm->dev,
  548. "%s: failed to read fifo\n", __func__);
  549. }
  550. }
  551. mutex_unlock(&swrm->iolock);
  552. return 0;
  553. }
  554. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  555. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  556. {
  557. u32 val;
  558. int ret = 0;
  559. mutex_lock(&swrm->iolock);
  560. if (!cmd_id)
  561. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  562. dev_addr, reg_addr);
  563. else
  564. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  565. dev_addr, reg_addr);
  566. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  567. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  568. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  569. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  570. /*
  571. * wait for FIFO WR command to complete to avoid overflow
  572. * skip delay if write is handled in platform driver.
  573. */
  574. if(!swrm->write)
  575. usleep_range(150, 155);
  576. if (cmd_id == 0xF) {
  577. /*
  578. * sleep for 10ms for MSM soundwire variant to allow broadcast
  579. * command to complete.
  580. */
  581. if (swrm_is_msm_variant(swrm->version))
  582. usleep_range(10000, 10100);
  583. else
  584. wait_for_completion_timeout(&swrm->broadcast,
  585. (2 * HZ/10));
  586. }
  587. mutex_unlock(&swrm->iolock);
  588. return ret;
  589. }
  590. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  591. void *buf, u32 len)
  592. {
  593. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  594. int ret = 0;
  595. int val;
  596. u8 *reg_val = (u8 *)buf;
  597. if (!swrm) {
  598. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  599. return -EINVAL;
  600. }
  601. if (!dev_num) {
  602. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  603. return -EINVAL;
  604. }
  605. mutex_lock(&swrm->devlock);
  606. if (!swrm->dev_up) {
  607. mutex_unlock(&swrm->devlock);
  608. return 0;
  609. }
  610. mutex_unlock(&swrm->devlock);
  611. pm_runtime_get_sync(swrm->dev);
  612. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  613. if (!ret)
  614. *reg_val = (u8)val;
  615. pm_runtime_put_autosuspend(swrm->dev);
  616. pm_runtime_mark_last_busy(swrm->dev);
  617. return ret;
  618. }
  619. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  620. const void *buf)
  621. {
  622. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  623. int ret = 0;
  624. u8 reg_val = *(u8 *)buf;
  625. if (!swrm) {
  626. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  627. return -EINVAL;
  628. }
  629. if (!dev_num) {
  630. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  631. return -EINVAL;
  632. }
  633. mutex_lock(&swrm->devlock);
  634. if (!swrm->dev_up) {
  635. mutex_unlock(&swrm->devlock);
  636. return 0;
  637. }
  638. mutex_unlock(&swrm->devlock);
  639. pm_runtime_get_sync(swrm->dev);
  640. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  641. pm_runtime_put_autosuspend(swrm->dev);
  642. pm_runtime_mark_last_busy(swrm->dev);
  643. return ret;
  644. }
  645. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  646. const void *buf, size_t len)
  647. {
  648. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  649. int ret = 0;
  650. int i;
  651. u32 *val;
  652. u32 *swr_fifo_reg;
  653. if (!swrm || !swrm->handle) {
  654. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  655. return -EINVAL;
  656. }
  657. if (len <= 0)
  658. return -EINVAL;
  659. mutex_lock(&swrm->devlock);
  660. if (!swrm->dev_up) {
  661. mutex_unlock(&swrm->devlock);
  662. return 0;
  663. }
  664. mutex_unlock(&swrm->devlock);
  665. pm_runtime_get_sync(swrm->dev);
  666. if (dev_num) {
  667. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  668. if (!swr_fifo_reg) {
  669. ret = -ENOMEM;
  670. goto err;
  671. }
  672. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  673. if (!val) {
  674. ret = -ENOMEM;
  675. goto mem_fail;
  676. }
  677. for (i = 0; i < len; i++) {
  678. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  679. ((u8 *)buf)[i],
  680. dev_num,
  681. ((u16 *)reg)[i]);
  682. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  683. }
  684. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  685. if (ret) {
  686. dev_err(&master->dev, "%s: bulk write failed\n",
  687. __func__);
  688. ret = -EINVAL;
  689. }
  690. } else {
  691. dev_err(&master->dev,
  692. "%s: No support of Bulk write for master regs\n",
  693. __func__);
  694. ret = -EINVAL;
  695. goto err;
  696. }
  697. kfree(val);
  698. mem_fail:
  699. kfree(swr_fifo_reg);
  700. err:
  701. pm_runtime_put_autosuspend(swrm->dev);
  702. pm_runtime_mark_last_busy(swrm->dev);
  703. return ret;
  704. }
  705. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  706. {
  707. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  708. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  709. }
  710. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  711. u8 row, u8 col)
  712. {
  713. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  714. SWRS_SCP_FRAME_CTRL_BANK(bank));
  715. }
  716. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  717. u8 slv_port, u8 dev_num)
  718. {
  719. struct swr_port_info *port_req = NULL;
  720. list_for_each_entry(port_req, &mport->port_req_list, list) {
  721. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  722. if ((port_req->slave_port_id == slv_port)
  723. && (port_req->dev_num == dev_num))
  724. return port_req;
  725. }
  726. return NULL;
  727. }
  728. static bool swrm_remove_from_group(struct swr_master *master)
  729. {
  730. struct swr_device *swr_dev;
  731. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  732. bool is_removed = false;
  733. if (!swrm)
  734. goto end;
  735. mutex_lock(&swrm->mlock);
  736. if ((swrm->num_rx_chs > 1) &&
  737. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  738. list_for_each_entry(swr_dev, &master->devices,
  739. dev_list) {
  740. swr_dev->group_id = SWR_GROUP_NONE;
  741. master->gr_sid = 0;
  742. }
  743. is_removed = true;
  744. }
  745. mutex_unlock(&swrm->mlock);
  746. end:
  747. return is_removed;
  748. }
  749. static void swrm_disable_ports(struct swr_master *master,
  750. u8 bank)
  751. {
  752. u32 value;
  753. struct swr_port_info *port_req;
  754. int i;
  755. struct swrm_mports *mport;
  756. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  757. if (!swrm) {
  758. pr_err("%s: swrm is null\n", __func__);
  759. return;
  760. }
  761. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  762. master->num_port);
  763. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  764. mport = &(swrm->mport_cfg[i]);
  765. if (!mport->port_en)
  766. continue;
  767. list_for_each_entry(port_req, &mport->port_req_list, list) {
  768. /* skip ports with no change req's*/
  769. if (port_req->req_ch == port_req->ch_en)
  770. continue;
  771. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  772. port_req->dev_num, 0x00,
  773. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  774. bank));
  775. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  776. __func__, i,
  777. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  778. }
  779. value = ((mport->req_ch)
  780. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  781. value |= ((mport->offset2)
  782. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  783. value |= ((mport->offset1)
  784. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  785. value |= mport->sinterval;
  786. swr_master_write(swrm,
  787. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  788. value);
  789. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  790. __func__, i,
  791. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  792. }
  793. }
  794. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  795. {
  796. struct swr_port_info *port_req, *next;
  797. int i;
  798. struct swrm_mports *mport;
  799. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  800. if (!swrm) {
  801. pr_err("%s: swrm is null\n", __func__);
  802. return;
  803. }
  804. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  805. master->num_port);
  806. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  807. mport = &(swrm->mport_cfg[i]);
  808. list_for_each_entry_safe(port_req, next,
  809. &mport->port_req_list, list) {
  810. /* skip ports without new ch req */
  811. if (port_req->ch_en == port_req->req_ch)
  812. continue;
  813. /* remove new ch req's*/
  814. port_req->ch_en = port_req->req_ch;
  815. /* If no streams enabled on port, remove the port req */
  816. if (port_req->ch_en == 0) {
  817. list_del(&port_req->list);
  818. kfree(port_req);
  819. }
  820. }
  821. /* remove new ch req's on mport*/
  822. mport->ch_en = mport->req_ch;
  823. if (!(mport->ch_en)) {
  824. mport->port_en = false;
  825. master->port_en_mask &= ~i;
  826. }
  827. }
  828. }
  829. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  830. {
  831. u32 value, slv_id;
  832. struct swr_port_info *port_req;
  833. int i;
  834. struct swrm_mports *mport;
  835. u32 reg[SWRM_MAX_PORT_REG];
  836. u32 val[SWRM_MAX_PORT_REG];
  837. int len = 0;
  838. u8 hparams;
  839. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  840. if (!swrm) {
  841. pr_err("%s: swrm is null\n", __func__);
  842. return;
  843. }
  844. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  845. master->num_port);
  846. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  847. mport = &(swrm->mport_cfg[i]);
  848. if (!mport->port_en)
  849. continue;
  850. list_for_each_entry(port_req, &mport->port_req_list, list) {
  851. slv_id = port_req->slave_port_id;
  852. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  853. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  854. port_req->dev_num, 0x00,
  855. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  856. bank));
  857. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  858. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  859. port_req->dev_num, 0x00,
  860. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  861. bank));
  862. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  863. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  864. port_req->dev_num, 0x00,
  865. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  866. bank));
  867. if (mport->offset2 != SWR_INVALID_PARAM) {
  868. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  869. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  870. port_req->dev_num, 0x00,
  871. SWRS_DP_OFFSET_CONTROL_2_BANK(
  872. slv_id, bank));
  873. }
  874. if (mport->hstart != SWR_INVALID_PARAM
  875. && mport->hstop != SWR_INVALID_PARAM) {
  876. hparams = (mport->hstart << 4) | mport->hstop;
  877. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  878. val[len++] = SWR_REG_VAL_PACK(hparams,
  879. port_req->dev_num, 0x00,
  880. SWRS_DP_HCONTROL_BANK(slv_id,
  881. bank));
  882. }
  883. if (mport->word_length != SWR_INVALID_PARAM) {
  884. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  885. val[len++] =
  886. SWR_REG_VAL_PACK(mport->word_length,
  887. port_req->dev_num, 0x00,
  888. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  889. }
  890. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  891. && swrm->master_id != MASTER_ID_WSA) {
  892. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  893. val[len++] =
  894. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  895. port_req->dev_num, 0x00,
  896. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  897. bank));
  898. }
  899. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  900. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  901. val[len++] =
  902. SWR_REG_VAL_PACK(mport->blk_grp_count,
  903. port_req->dev_num, 0x00,
  904. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  905. bank));
  906. }
  907. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  908. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  909. val[len++] =
  910. SWR_REG_VAL_PACK(mport->lane_ctrl,
  911. port_req->dev_num, 0x00,
  912. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  913. bank));
  914. }
  915. port_req->ch_en = port_req->req_ch;
  916. }
  917. value = ((mport->req_ch)
  918. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  919. if (mport->offset2 != SWR_INVALID_PARAM)
  920. value |= ((mport->offset2)
  921. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  922. value |= ((mport->offset1)
  923. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  924. value |= mport->sinterval;
  925. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  926. val[len++] = value;
  927. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  928. __func__, i,
  929. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  930. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  931. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  932. val[len++] = mport->lane_ctrl;
  933. }
  934. if (mport->word_length != SWR_INVALID_PARAM) {
  935. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  936. val[len++] = mport->word_length;
  937. }
  938. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  939. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  940. val[len++] = mport->blk_grp_count;
  941. }
  942. if (mport->hstart != SWR_INVALID_PARAM
  943. && mport->hstop != SWR_INVALID_PARAM) {
  944. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  945. hparams = (mport->hstop << 4) | mport->hstart;
  946. val[len++] = hparams;
  947. } else {
  948. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  949. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  950. val[len++] = hparams;
  951. }
  952. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  953. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  954. val[len++] = mport->blk_pack_mode;
  955. }
  956. mport->ch_en = mport->req_ch;
  957. }
  958. swrm_reg_dump(swrm, reg, val, len, __func__);
  959. swr_master_bulk_write(swrm, reg, val, len);
  960. }
  961. static void swrm_apply_port_config(struct swr_master *master)
  962. {
  963. u8 bank;
  964. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  965. if (!swrm) {
  966. pr_err("%s: Invalid handle to swr controller\n",
  967. __func__);
  968. return;
  969. }
  970. bank = get_inactive_bank_num(swrm);
  971. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  972. __func__, bank, master->num_port);
  973. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  974. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  975. swrm_copy_data_port_config(master, bank);
  976. }
  977. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  978. {
  979. u8 bank;
  980. u32 value, n_row, n_col;
  981. u32 row = 0, col = 0;
  982. int ret;
  983. u8 ssp_period = 0;
  984. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  985. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  986. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  987. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  988. u8 inactive_bank;
  989. if (!swrm) {
  990. pr_err("%s: swrm is null\n", __func__);
  991. return -EFAULT;
  992. }
  993. mutex_lock(&swrm->mlock);
  994. /*
  995. * During disable if master is already down, which implies an ssr/pdr
  996. * scenario, just mark ports as disabled and exit
  997. */
  998. if (swrm->state == SWR_MSTR_SSR && !enable) {
  999. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1000. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1001. __func__);
  1002. goto exit;
  1003. }
  1004. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1005. swrm_cleanup_disabled_port_reqs(master);
  1006. if (!swrm_is_port_en(master)) {
  1007. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1008. __func__);
  1009. pm_runtime_mark_last_busy(swrm->dev);
  1010. pm_runtime_put_autosuspend(swrm->dev);
  1011. }
  1012. goto exit;
  1013. }
  1014. bank = get_inactive_bank_num(swrm);
  1015. if (enable) {
  1016. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  1017. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  1018. __func__);
  1019. goto exit;
  1020. }
  1021. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1022. ret = swrm_get_port_config(swrm);
  1023. if (ret) {
  1024. /* cannot accommodate ports */
  1025. swrm_cleanup_disabled_port_reqs(master);
  1026. mutex_unlock(&swrm->mlock);
  1027. return -EINVAL;
  1028. }
  1029. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  1030. SWRM_INTERRUPT_STATUS_MASK);
  1031. /* apply the new port config*/
  1032. swrm_apply_port_config(master);
  1033. } else {
  1034. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1035. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1036. __func__);
  1037. goto exit;
  1038. }
  1039. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1040. swrm_disable_ports(master, bank);
  1041. }
  1042. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  1043. __func__, enable, swrm->num_cfg_devs);
  1044. if (enable) {
  1045. /* set col = 16 */
  1046. n_col = SWR_MAX_COL;
  1047. col = SWRM_COL_16;
  1048. } else {
  1049. /*
  1050. * Do not change to col = 2 if there are still active ports
  1051. */
  1052. if (!master->num_port) {
  1053. n_col = SWR_MIN_COL;
  1054. col = SWRM_COL_02;
  1055. } else {
  1056. n_col = SWR_MAX_COL;
  1057. col = SWRM_COL_16;
  1058. }
  1059. }
  1060. /* Use default 50 * x, frame shape. Change based on mclk */
  1061. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  1062. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  1063. n_col ? 16 : 2);
  1064. n_row = SWR_ROW_64;
  1065. row = SWRM_ROW_64;
  1066. } else {
  1067. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  1068. n_col ? 16 : 2);
  1069. n_row = SWR_ROW_50;
  1070. row = SWRM_ROW_50;
  1071. }
  1072. ssp_period = swrm_get_ssp_period(swrm, row, col, SWRM_FRAME_SYNC_SEL);
  1073. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1074. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  1075. value &= (~mask);
  1076. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1077. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1078. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1079. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  1080. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1081. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  1082. enable_bank_switch(swrm, bank, n_row, n_col);
  1083. inactive_bank = bank ? 0 : 1;
  1084. if (enable)
  1085. swrm_copy_data_port_config(master, inactive_bank);
  1086. else {
  1087. swrm_disable_ports(master, inactive_bank);
  1088. swrm_cleanup_disabled_port_reqs(master);
  1089. }
  1090. if (!swrm_is_port_en(master)) {
  1091. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1092. __func__);
  1093. pm_runtime_mark_last_busy(swrm->dev);
  1094. pm_runtime_put_autosuspend(swrm->dev);
  1095. }
  1096. exit:
  1097. mutex_unlock(&swrm->mlock);
  1098. return 0;
  1099. }
  1100. static int swrm_connect_port(struct swr_master *master,
  1101. struct swr_params *portinfo)
  1102. {
  1103. int i;
  1104. struct swr_port_info *port_req;
  1105. int ret = 0;
  1106. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1107. struct swrm_mports *mport;
  1108. u8 mstr_port_id, mstr_ch_msk;
  1109. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1110. if (!portinfo)
  1111. return -EINVAL;
  1112. if (!swrm) {
  1113. dev_err(&master->dev,
  1114. "%s: Invalid handle to swr controller\n",
  1115. __func__);
  1116. return -EINVAL;
  1117. }
  1118. mutex_lock(&swrm->mlock);
  1119. mutex_lock(&swrm->devlock);
  1120. if (!swrm->dev_up) {
  1121. mutex_unlock(&swrm->devlock);
  1122. mutex_unlock(&swrm->mlock);
  1123. return -EINVAL;
  1124. }
  1125. mutex_unlock(&swrm->devlock);
  1126. if (!swrm_is_port_en(master))
  1127. pm_runtime_get_sync(swrm->dev);
  1128. for (i = 0; i < portinfo->num_port; i++) {
  1129. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1130. portinfo->port_type[i],
  1131. portinfo->port_id[i]);
  1132. if (ret) {
  1133. dev_err(&master->dev,
  1134. "%s: mstr portid for slv port %d not found\n",
  1135. __func__, portinfo->port_id[i]);
  1136. goto port_fail;
  1137. }
  1138. mport = &(swrm->mport_cfg[mstr_port_id]);
  1139. /* get port req */
  1140. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1141. portinfo->dev_num);
  1142. if (!port_req) {
  1143. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1144. __func__, portinfo->port_id[i],
  1145. portinfo->dev_num);
  1146. port_req = kzalloc(sizeof(struct swr_port_info),
  1147. GFP_KERNEL);
  1148. if (!port_req) {
  1149. ret = -ENOMEM;
  1150. goto mem_fail;
  1151. }
  1152. port_req->dev_num = portinfo->dev_num;
  1153. port_req->slave_port_id = portinfo->port_id[i];
  1154. port_req->num_ch = portinfo->num_ch[i];
  1155. port_req->ch_rate = portinfo->ch_rate[i];
  1156. port_req->ch_en = 0;
  1157. port_req->master_port_id = mstr_port_id;
  1158. list_add(&port_req->list, &mport->port_req_list);
  1159. }
  1160. port_req->req_ch |= portinfo->ch_en[i];
  1161. dev_dbg(&master->dev,
  1162. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1163. __func__, port_req->master_port_id,
  1164. port_req->slave_port_id, port_req->ch_rate,
  1165. port_req->num_ch);
  1166. /* Put the port req on master port */
  1167. mport = &(swrm->mport_cfg[mstr_port_id]);
  1168. mport->port_en = true;
  1169. mport->req_ch |= mstr_ch_msk;
  1170. master->port_en_mask |= (1 << mstr_port_id);
  1171. }
  1172. master->num_port += portinfo->num_port;
  1173. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1174. swr_port_response(master, portinfo->tid);
  1175. mutex_unlock(&swrm->mlock);
  1176. return 0;
  1177. port_fail:
  1178. mem_fail:
  1179. /* cleanup port reqs in error condition */
  1180. swrm_cleanup_disabled_port_reqs(master);
  1181. mutex_unlock(&swrm->mlock);
  1182. return ret;
  1183. }
  1184. static int swrm_disconnect_port(struct swr_master *master,
  1185. struct swr_params *portinfo)
  1186. {
  1187. int i, ret = 0;
  1188. struct swr_port_info *port_req;
  1189. struct swrm_mports *mport;
  1190. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1191. u8 mstr_port_id, mstr_ch_mask;
  1192. if (!swrm) {
  1193. dev_err(&master->dev,
  1194. "%s: Invalid handle to swr controller\n",
  1195. __func__);
  1196. return -EINVAL;
  1197. }
  1198. if (!portinfo) {
  1199. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1200. return -EINVAL;
  1201. }
  1202. mutex_lock(&swrm->mlock);
  1203. for (i = 0; i < portinfo->num_port; i++) {
  1204. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1205. portinfo->port_type[i], portinfo->port_id[i]);
  1206. if (ret) {
  1207. dev_err(&master->dev,
  1208. "%s: mstr portid for slv port %d not found\n",
  1209. __func__, portinfo->port_id[i]);
  1210. mutex_unlock(&swrm->mlock);
  1211. return -EINVAL;
  1212. }
  1213. mport = &(swrm->mport_cfg[mstr_port_id]);
  1214. /* get port req */
  1215. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1216. portinfo->dev_num);
  1217. if (!port_req) {
  1218. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1219. __func__, portinfo->port_id[i]);
  1220. mutex_unlock(&swrm->mlock);
  1221. return -EINVAL;
  1222. }
  1223. port_req->req_ch &= ~portinfo->ch_en[i];
  1224. mport->req_ch &= ~mstr_ch_mask;
  1225. }
  1226. master->num_port -= portinfo->num_port;
  1227. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1228. swr_port_response(master, portinfo->tid);
  1229. mutex_unlock(&swrm->mlock);
  1230. return 0;
  1231. }
  1232. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1233. int status, u8 *devnum)
  1234. {
  1235. int i;
  1236. bool found = false;
  1237. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1238. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1239. *devnum = i;
  1240. found = true;
  1241. break;
  1242. }
  1243. status >>= 2;
  1244. }
  1245. if (found)
  1246. return 0;
  1247. else
  1248. return -EINVAL;
  1249. }
  1250. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1251. {
  1252. int i;
  1253. int status = 0;
  1254. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1255. if (!status) {
  1256. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1257. __func__, status);
  1258. return;
  1259. }
  1260. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1261. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1262. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1263. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1264. SWRS_SCP_INT_STATUS_MASK_1);
  1265. status >>= 2;
  1266. }
  1267. }
  1268. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1269. int status, u8 *devnum)
  1270. {
  1271. int i;
  1272. int new_sts = status;
  1273. int ret = SWR_NOT_PRESENT;
  1274. if (status != swrm->slave_status) {
  1275. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1276. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1277. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1278. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1279. *devnum = i;
  1280. break;
  1281. }
  1282. status >>= 2;
  1283. swrm->slave_status >>= 2;
  1284. }
  1285. swrm->slave_status = new_sts;
  1286. }
  1287. return ret;
  1288. }
  1289. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1290. {
  1291. struct swr_mstr_ctrl *swrm = dev;
  1292. u32 value, intr_sts, intr_sts_masked;
  1293. u32 temp = 0;
  1294. u32 status, chg_sts, i;
  1295. u8 devnum = 0;
  1296. int ret = IRQ_HANDLED;
  1297. struct swr_device *swr_dev;
  1298. struct swr_master *mstr = &swrm->master;
  1299. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1300. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1301. return IRQ_NONE;
  1302. }
  1303. mutex_lock(&swrm->reslock);
  1304. if (swrm_clk_request(swrm, true)) {
  1305. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1306. __func__);
  1307. mutex_unlock(&swrm->reslock);
  1308. goto exit;
  1309. }
  1310. mutex_unlock(&swrm->reslock);
  1311. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1312. intr_sts_masked = intr_sts & swrm->intr_mask;
  1313. handle_irq:
  1314. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1315. value = intr_sts_masked & (1 << i);
  1316. if (!value)
  1317. continue;
  1318. switch (value) {
  1319. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1320. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1321. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1322. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1323. if (ret) {
  1324. dev_err_ratelimited(swrm->dev,
  1325. "no slave alert found.spurious interrupt\n");
  1326. break;
  1327. }
  1328. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1329. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1330. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1331. SWRS_SCP_INT_STATUS_CLEAR_1);
  1332. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1333. SWRS_SCP_INT_STATUS_CLEAR_1);
  1334. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1335. if (swr_dev->dev_num != devnum)
  1336. continue;
  1337. if (swr_dev->slave_irq) {
  1338. do {
  1339. swr_dev->slave_irq_pending = 0;
  1340. handle_nested_irq(
  1341. irq_find_mapping(
  1342. swr_dev->slave_irq, 0));
  1343. } while (swr_dev->slave_irq_pending);
  1344. }
  1345. }
  1346. break;
  1347. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1348. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1349. break;
  1350. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1351. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1352. if (status == swrm->slave_status) {
  1353. dev_dbg(swrm->dev,
  1354. "%s: No change in slave status: %d\n",
  1355. __func__, status);
  1356. break;
  1357. }
  1358. chg_sts = swrm_check_slave_change_status(swrm, status,
  1359. &devnum);
  1360. switch (chg_sts) {
  1361. case SWR_NOT_PRESENT:
  1362. dev_dbg(swrm->dev, "device %d got detached\n",
  1363. devnum);
  1364. break;
  1365. case SWR_ATTACHED_OK:
  1366. dev_dbg(swrm->dev, "device %d got attached\n",
  1367. devnum);
  1368. /* enable host irq from slave device*/
  1369. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1370. SWRS_SCP_INT_STATUS_CLEAR_1);
  1371. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1372. SWRS_SCP_INT_STATUS_MASK_1);
  1373. break;
  1374. case SWR_ALERT:
  1375. dev_dbg(swrm->dev,
  1376. "device %d has pending interrupt\n",
  1377. devnum);
  1378. break;
  1379. }
  1380. break;
  1381. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1382. dev_err_ratelimited(swrm->dev,
  1383. "SWR bus clsh detected\n");
  1384. break;
  1385. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1386. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1387. break;
  1388. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1389. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1390. break;
  1391. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1392. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1393. break;
  1394. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1395. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1396. dev_err_ratelimited(swrm->dev,
  1397. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1398. value);
  1399. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1400. break;
  1401. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1402. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1403. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1404. swr_master_write(swrm,
  1405. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1406. break;
  1407. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1408. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1409. swrm->intr_mask &=
  1410. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1411. swr_master_write(swrm,
  1412. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1413. break;
  1414. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1415. complete(&swrm->broadcast);
  1416. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1417. break;
  1418. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1419. break;
  1420. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1421. break;
  1422. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1423. break;
  1424. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1425. complete(&swrm->reset);
  1426. break;
  1427. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1428. break;
  1429. default:
  1430. dev_err_ratelimited(swrm->dev,
  1431. "SWR unknown interrupt\n");
  1432. ret = IRQ_NONE;
  1433. break;
  1434. }
  1435. }
  1436. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1437. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1438. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1439. intr_sts_masked = intr_sts & swrm->intr_mask;
  1440. if (intr_sts_masked) {
  1441. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1442. goto handle_irq;
  1443. }
  1444. mutex_lock(&swrm->reslock);
  1445. swrm_clk_request(swrm, false);
  1446. mutex_unlock(&swrm->reslock);
  1447. exit:
  1448. swrm_unlock_sleep(swrm);
  1449. return ret;
  1450. }
  1451. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1452. {
  1453. struct swr_mstr_ctrl *swrm = dev;
  1454. u32 value, intr_sts, intr_sts_masked;
  1455. u32 temp = 0;
  1456. u32 status, chg_sts, i;
  1457. u8 devnum = 0;
  1458. int ret = IRQ_HANDLED;
  1459. struct swr_device *swr_dev;
  1460. struct swr_master *mstr = &swrm->master;
  1461. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1462. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1463. return IRQ_NONE;
  1464. }
  1465. mutex_lock(&swrm->reslock);
  1466. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1467. ret = IRQ_NONE;
  1468. goto exit;
  1469. }
  1470. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1471. ret = IRQ_NONE;
  1472. goto err_audio_hw_vote;
  1473. }
  1474. ret = swrm_clk_request(swrm, true);
  1475. if (ret) {
  1476. dev_err(dev, "%s: swrm clk failed\n", __func__);
  1477. ret = IRQ_NONE;
  1478. goto err_audio_core_vote;
  1479. }
  1480. mutex_unlock(&swrm->reslock);
  1481. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1482. intr_sts_masked = intr_sts & swrm->intr_mask;
  1483. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1484. handle_irq:
  1485. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1486. value = intr_sts_masked & (1 << i);
  1487. if (!value)
  1488. continue;
  1489. switch (value) {
  1490. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1491. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1492. __func__);
  1493. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1494. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1495. if (ret) {
  1496. dev_err_ratelimited(swrm->dev,
  1497. "%s: no slave alert found.spurious interrupt\n",
  1498. __func__);
  1499. break;
  1500. }
  1501. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1502. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1503. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1504. SWRS_SCP_INT_STATUS_CLEAR_1);
  1505. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1506. SWRS_SCP_INT_STATUS_CLEAR_1);
  1507. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1508. if (swr_dev->dev_num != devnum)
  1509. continue;
  1510. if (swr_dev->slave_irq) {
  1511. do {
  1512. handle_nested_irq(
  1513. irq_find_mapping(
  1514. swr_dev->slave_irq, 0));
  1515. } while (swr_dev->slave_irq_pending);
  1516. }
  1517. }
  1518. break;
  1519. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1520. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1521. __func__);
  1522. break;
  1523. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1524. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1525. swrm_enable_slave_irq(swrm);
  1526. if (status == swrm->slave_status) {
  1527. dev_dbg(swrm->dev,
  1528. "%s: No change in slave status: %d\n",
  1529. __func__, status);
  1530. break;
  1531. }
  1532. chg_sts = swrm_check_slave_change_status(swrm, status,
  1533. &devnum);
  1534. switch (chg_sts) {
  1535. case SWR_NOT_PRESENT:
  1536. dev_dbg(swrm->dev,
  1537. "%s: device %d got detached\n",
  1538. __func__, devnum);
  1539. break;
  1540. case SWR_ATTACHED_OK:
  1541. dev_dbg(swrm->dev,
  1542. "%s: device %d got attached\n",
  1543. __func__, devnum);
  1544. /* enable host irq from slave device*/
  1545. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1546. SWRS_SCP_INT_STATUS_CLEAR_1);
  1547. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1548. SWRS_SCP_INT_STATUS_MASK_1);
  1549. break;
  1550. case SWR_ALERT:
  1551. dev_dbg(swrm->dev,
  1552. "%s: device %d has pending interrupt\n",
  1553. __func__, devnum);
  1554. break;
  1555. }
  1556. break;
  1557. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1558. dev_err_ratelimited(swrm->dev,
  1559. "%s: SWR bus clsh detected\n",
  1560. __func__);
  1561. break;
  1562. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1563. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1564. __func__);
  1565. break;
  1566. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1567. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1568. __func__);
  1569. break;
  1570. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1571. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1572. __func__);
  1573. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1574. break;
  1575. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1576. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1577. dev_err_ratelimited(swrm->dev,
  1578. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1579. __func__, value);
  1580. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1581. break;
  1582. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1583. dev_err_ratelimited(swrm->dev,
  1584. "%s: SWR Port collision detected\n",
  1585. __func__);
  1586. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1587. swr_master_write(swrm,
  1588. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1589. break;
  1590. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1591. dev_dbg(swrm->dev,
  1592. "%s: SWR read enable valid mismatch\n",
  1593. __func__);
  1594. swrm->intr_mask &=
  1595. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1596. swr_master_write(swrm,
  1597. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1598. break;
  1599. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1600. complete(&swrm->broadcast);
  1601. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1602. __func__);
  1603. break;
  1604. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1605. break;
  1606. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1607. break;
  1608. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1609. swrm_check_link_status(swrm, 0x1);
  1610. break;
  1611. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1612. break;
  1613. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1614. if (swrm->state == SWR_MSTR_UP)
  1615. dev_dbg(swrm->dev,
  1616. "%s:SWR Master is already up\n",
  1617. __func__);
  1618. else
  1619. dev_err_ratelimited(swrm->dev,
  1620. "%s: SWR wokeup during clock stop\n",
  1621. __func__);
  1622. /* It might be possible the slave device gets reset
  1623. * and slave interrupt gets missed. So re-enable
  1624. * Host IRQ and process slave pending
  1625. * interrupts, if any.
  1626. */
  1627. swrm_enable_slave_irq(swrm);
  1628. break;
  1629. default:
  1630. dev_err_ratelimited(swrm->dev,
  1631. "%s: SWR unknown interrupt value: %d\n",
  1632. __func__, value);
  1633. ret = IRQ_NONE;
  1634. break;
  1635. }
  1636. }
  1637. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1638. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1639. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1640. intr_sts_masked = intr_sts & swrm->intr_mask;
  1641. if (intr_sts_masked) {
  1642. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1643. __func__, intr_sts_masked);
  1644. goto handle_irq;
  1645. }
  1646. mutex_lock(&swrm->reslock);
  1647. swrm_clk_request(swrm, false);
  1648. err_audio_core_vote:
  1649. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1650. err_audio_hw_vote:
  1651. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1652. exit:
  1653. mutex_unlock(&swrm->reslock);
  1654. swrm_unlock_sleep(swrm);
  1655. return ret;
  1656. }
  1657. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1658. {
  1659. struct swr_mstr_ctrl *swrm = dev;
  1660. int ret = IRQ_HANDLED;
  1661. if (!swrm || !(swrm->dev)) {
  1662. pr_err("%s: swrm or dev is null\n", __func__);
  1663. return IRQ_NONE;
  1664. }
  1665. mutex_lock(&swrm->devlock);
  1666. if (!swrm->dev_up) {
  1667. if (swrm->wake_irq > 0)
  1668. disable_irq_nosync(swrm->wake_irq);
  1669. mutex_unlock(&swrm->devlock);
  1670. return ret;
  1671. }
  1672. mutex_unlock(&swrm->devlock);
  1673. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1674. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1675. goto exit;
  1676. }
  1677. if (swrm->wake_irq > 0)
  1678. disable_irq_nosync(swrm->wake_irq);
  1679. pm_runtime_get_sync(swrm->dev);
  1680. pm_runtime_mark_last_busy(swrm->dev);
  1681. pm_runtime_put_autosuspend(swrm->dev);
  1682. swrm_unlock_sleep(swrm);
  1683. exit:
  1684. return ret;
  1685. }
  1686. static void swrm_wakeup_work(struct work_struct *work)
  1687. {
  1688. struct swr_mstr_ctrl *swrm;
  1689. swrm = container_of(work, struct swr_mstr_ctrl,
  1690. wakeup_work);
  1691. if (!swrm || !(swrm->dev)) {
  1692. pr_err("%s: swrm or dev is null\n", __func__);
  1693. return;
  1694. }
  1695. mutex_lock(&swrm->devlock);
  1696. if (!swrm->dev_up) {
  1697. mutex_unlock(&swrm->devlock);
  1698. goto exit;
  1699. }
  1700. mutex_unlock(&swrm->devlock);
  1701. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1702. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1703. goto exit;
  1704. }
  1705. pm_runtime_get_sync(swrm->dev);
  1706. pm_runtime_mark_last_busy(swrm->dev);
  1707. pm_runtime_put_autosuspend(swrm->dev);
  1708. swrm_unlock_sleep(swrm);
  1709. exit:
  1710. pm_relax(swrm->dev);
  1711. }
  1712. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1713. {
  1714. u32 val;
  1715. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1716. val = (swrm->slave_status >> (devnum * 2));
  1717. val &= SWRM_MCP_SLV_STATUS_MASK;
  1718. return val;
  1719. }
  1720. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1721. u8 *dev_num)
  1722. {
  1723. int i;
  1724. u64 id = 0;
  1725. int ret = -EINVAL;
  1726. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1727. struct swr_device *swr_dev;
  1728. u32 num_dev = 0;
  1729. if (!swrm) {
  1730. pr_err("%s: Invalid handle to swr controller\n",
  1731. __func__);
  1732. return ret;
  1733. }
  1734. if (swrm->num_dev)
  1735. num_dev = swrm->num_dev;
  1736. else
  1737. num_dev = mstr->num_dev;
  1738. mutex_lock(&swrm->devlock);
  1739. if (!swrm->dev_up) {
  1740. mutex_unlock(&swrm->devlock);
  1741. return ret;
  1742. }
  1743. mutex_unlock(&swrm->devlock);
  1744. pm_runtime_get_sync(swrm->dev);
  1745. for (i = 1; i < (num_dev + 1); i++) {
  1746. id = ((u64)(swr_master_read(swrm,
  1747. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1748. id |= swr_master_read(swrm,
  1749. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1750. /*
  1751. * As pm_runtime_get_sync() brings all slaves out of reset
  1752. * update logical device number for all slaves.
  1753. */
  1754. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1755. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1756. u32 status = swrm_get_device_status(swrm, i);
  1757. if ((status == 0x01) || (status == 0x02)) {
  1758. swr_dev->dev_num = i;
  1759. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1760. *dev_num = i;
  1761. ret = 0;
  1762. }
  1763. dev_dbg(swrm->dev,
  1764. "%s: devnum %d is assigned for dev addr %lx\n",
  1765. __func__, i, swr_dev->addr);
  1766. }
  1767. }
  1768. }
  1769. }
  1770. if (ret)
  1771. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1772. __func__, dev_id);
  1773. pm_runtime_mark_last_busy(swrm->dev);
  1774. pm_runtime_put_autosuspend(swrm->dev);
  1775. return ret;
  1776. }
  1777. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1778. {
  1779. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1780. if (!swrm) {
  1781. pr_err("%s: Invalid handle to swr controller\n",
  1782. __func__);
  1783. return;
  1784. }
  1785. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1786. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1787. return;
  1788. }
  1789. if (++swrm->hw_core_clk_en == 1)
  1790. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1791. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1792. __func__);
  1793. --swrm->hw_core_clk_en;
  1794. }
  1795. if ( ++swrm->aud_core_clk_en == 1)
  1796. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1797. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1798. __func__);
  1799. --swrm->aud_core_clk_en;
  1800. }
  1801. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1802. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1803. pm_runtime_get_sync(swrm->dev);
  1804. }
  1805. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1806. {
  1807. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1808. if (!swrm) {
  1809. pr_err("%s: Invalid handle to swr controller\n",
  1810. __func__);
  1811. return;
  1812. }
  1813. pm_runtime_mark_last_busy(swrm->dev);
  1814. pm_runtime_put_autosuspend(swrm->dev);
  1815. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1816. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1817. --swrm->aud_core_clk_en;
  1818. if (swrm->aud_core_clk_en < 0)
  1819. swrm->aud_core_clk_en = 0;
  1820. else if (swrm->aud_core_clk_en == 0)
  1821. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1822. --swrm->hw_core_clk_en;
  1823. if (swrm->hw_core_clk_en < 0)
  1824. swrm->hw_core_clk_en = 0;
  1825. else if (swrm->hw_core_clk_en == 0)
  1826. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1827. swrm_unlock_sleep(swrm);
  1828. }
  1829. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1830. {
  1831. int ret = 0;
  1832. u32 val;
  1833. u8 row_ctrl = SWR_ROW_50;
  1834. u8 col_ctrl = SWR_MIN_COL;
  1835. u8 ssp_period = 1;
  1836. u8 retry_cmd_num = 3;
  1837. u32 reg[SWRM_MAX_INIT_REG];
  1838. u32 value[SWRM_MAX_INIT_REG];
  1839. u32 temp = 0;
  1840. int len = 0;
  1841. ssp_period = swrm_get_ssp_period(swrm, SWRM_ROW_50,
  1842. SWRM_COL_02, SWRM_FRAME_SYNC_SEL);
  1843. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1844. /* Clear Rows and Cols */
  1845. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1846. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1847. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1848. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1849. value[len++] = val;
  1850. /* Set Auto enumeration flag */
  1851. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1852. value[len++] = 1;
  1853. /* Configure No pings */
  1854. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1855. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1856. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1857. reg[len] = SWRM_MCP_CFG_ADDR;
  1858. value[len++] = val;
  1859. /* Configure number of retries of a read/write cmd */
  1860. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1861. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1862. value[len++] = val;
  1863. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1864. value[len++] = 0x2;
  1865. /* Set IRQ to PULSE */
  1866. reg[len] = SWRM_COMP_CFG_ADDR;
  1867. value[len++] = 0x02;
  1868. reg[len] = SWRM_COMP_CFG_ADDR;
  1869. value[len++] = 0x03;
  1870. reg[len] = SWRM_INTERRUPT_CLEAR;
  1871. value[len++] = 0xFFFFFFFF;
  1872. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1873. /* Mask soundwire interrupts */
  1874. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1875. value[len++] = swrm->intr_mask;
  1876. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1877. value[len++] = swrm->intr_mask;
  1878. swr_master_bulk_write(swrm, reg, value, len);
  1879. /*
  1880. * For SWR master version 1.5.1, continue
  1881. * execute on command ignore.
  1882. */
  1883. /* Execute it for versions >= 1.5.1 */
  1884. if (swrm->version >= SWRM_VERSION_1_5_1)
  1885. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1886. (swr_master_read(swrm,
  1887. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1888. /* SW workaround to gate hw_ctl for SWR version >=1.6 */
  1889. if (swrm->version >= SWRM_VERSION_1_6) {
  1890. if (swrm->swrm_hctl_reg) {
  1891. temp = ioread32(swrm->swrm_hctl_reg);
  1892. temp &= 0xFFFFFFFD;
  1893. iowrite32(temp, swrm->swrm_hctl_reg);
  1894. }
  1895. }
  1896. return ret;
  1897. }
  1898. static int swrm_event_notify(struct notifier_block *self,
  1899. unsigned long action, void *data)
  1900. {
  1901. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1902. event_notifier);
  1903. if (!swrm || !(swrm->dev)) {
  1904. pr_err("%s: swrm or dev is NULL\n", __func__);
  1905. return -EINVAL;
  1906. }
  1907. switch (action) {
  1908. case MSM_AUD_DC_EVENT:
  1909. schedule_work(&(swrm->dc_presence_work));
  1910. break;
  1911. case SWR_WAKE_IRQ_EVENT:
  1912. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1913. swrm->ipc_wakeup_triggered = true;
  1914. pm_stay_awake(swrm->dev);
  1915. schedule_work(&swrm->wakeup_work);
  1916. }
  1917. break;
  1918. default:
  1919. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1920. __func__, action);
  1921. return -EINVAL;
  1922. }
  1923. return 0;
  1924. }
  1925. static void swrm_notify_work_fn(struct work_struct *work)
  1926. {
  1927. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1928. dc_presence_work);
  1929. if (!swrm || !swrm->pdev) {
  1930. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1931. return;
  1932. }
  1933. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1934. }
  1935. static int swrm_probe(struct platform_device *pdev)
  1936. {
  1937. struct swr_mstr_ctrl *swrm;
  1938. struct swr_ctrl_platform_data *pdata;
  1939. u32 i, num_ports, port_num, port_type, ch_mask, swrm_hctl_reg = 0;
  1940. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1941. int ret = 0;
  1942. struct clk *lpass_core_hw_vote = NULL;
  1943. struct clk *lpass_core_audio = NULL;
  1944. /* Allocate soundwire master driver structure */
  1945. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1946. GFP_KERNEL);
  1947. if (!swrm) {
  1948. ret = -ENOMEM;
  1949. goto err_memory_fail;
  1950. }
  1951. swrm->pdev = pdev;
  1952. swrm->dev = &pdev->dev;
  1953. platform_set_drvdata(pdev, swrm);
  1954. swr_set_ctrl_data(&swrm->master, swrm);
  1955. pdata = dev_get_platdata(&pdev->dev);
  1956. if (!pdata) {
  1957. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1958. __func__);
  1959. ret = -EINVAL;
  1960. goto err_pdata_fail;
  1961. }
  1962. swrm->handle = (void *)pdata->handle;
  1963. if (!swrm->handle) {
  1964. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1965. __func__);
  1966. ret = -EINVAL;
  1967. goto err_pdata_fail;
  1968. }
  1969. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1970. &swrm->master_id);
  1971. if (ret) {
  1972. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1973. goto err_pdata_fail;
  1974. }
  1975. if (!(of_property_read_u32(pdev->dev.of_node,
  1976. "swrm-io-base", &swrm->swrm_base_reg)))
  1977. ret = of_property_read_u32(pdev->dev.of_node,
  1978. "swrm-io-base", &swrm->swrm_base_reg);
  1979. if (!swrm->swrm_base_reg) {
  1980. swrm->read = pdata->read;
  1981. if (!swrm->read) {
  1982. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1983. __func__);
  1984. ret = -EINVAL;
  1985. goto err_pdata_fail;
  1986. }
  1987. swrm->write = pdata->write;
  1988. if (!swrm->write) {
  1989. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1990. __func__);
  1991. ret = -EINVAL;
  1992. goto err_pdata_fail;
  1993. }
  1994. swrm->bulk_write = pdata->bulk_write;
  1995. if (!swrm->bulk_write) {
  1996. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1997. __func__);
  1998. ret = -EINVAL;
  1999. goto err_pdata_fail;
  2000. }
  2001. } else {
  2002. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  2003. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  2004. }
  2005. swrm->core_vote = pdata->core_vote;
  2006. if (!(of_property_read_u32(pdev->dev.of_node,
  2007. "qcom,swrm-hctl-reg", &swrm_hctl_reg)))
  2008. swrm->swrm_hctl_reg = devm_ioremap(&pdev->dev,
  2009. swrm_hctl_reg, 0x4);
  2010. swrm->clk = pdata->clk;
  2011. if (!swrm->clk) {
  2012. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  2013. __func__);
  2014. ret = -EINVAL;
  2015. goto err_pdata_fail;
  2016. }
  2017. if (of_property_read_u32(pdev->dev.of_node,
  2018. "qcom,swr-clock-stop-mode0",
  2019. &swrm->clk_stop_mode0_supp)) {
  2020. swrm->clk_stop_mode0_supp = FALSE;
  2021. }
  2022. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  2023. &swrm->num_dev);
  2024. if (ret) {
  2025. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  2026. __func__, "qcom,swr-num-dev");
  2027. } else {
  2028. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  2029. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  2030. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  2031. ret = -EINVAL;
  2032. goto err_pdata_fail;
  2033. }
  2034. }
  2035. /* Parse soundwire port mapping */
  2036. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  2037. &num_ports);
  2038. if (ret) {
  2039. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  2040. goto err_pdata_fail;
  2041. }
  2042. swrm->num_ports = num_ports;
  2043. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  2044. &map_size)) {
  2045. dev_err(swrm->dev, "missing port mapping\n");
  2046. goto err_pdata_fail;
  2047. }
  2048. map_length = map_size / (3 * sizeof(u32));
  2049. if (num_ports > SWR_MSTR_PORT_LEN) {
  2050. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  2051. __func__);
  2052. ret = -EINVAL;
  2053. goto err_pdata_fail;
  2054. }
  2055. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  2056. if (!temp) {
  2057. ret = -ENOMEM;
  2058. goto err_pdata_fail;
  2059. }
  2060. ret = of_property_read_u32_array(pdev->dev.of_node,
  2061. "qcom,swr-port-mapping", temp, 3 * map_length);
  2062. if (ret) {
  2063. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  2064. __func__);
  2065. goto err_pdata_fail;
  2066. }
  2067. for (i = 0; i < map_length; i++) {
  2068. port_num = temp[3 * i];
  2069. port_type = temp[3 * i + 1];
  2070. ch_mask = temp[3 * i + 2];
  2071. if (port_num != old_port_num)
  2072. ch_iter = 0;
  2073. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  2074. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  2075. old_port_num = port_num;
  2076. }
  2077. devm_kfree(&pdev->dev, temp);
  2078. swrm->reg_irq = pdata->reg_irq;
  2079. swrm->master.read = swrm_read;
  2080. swrm->master.write = swrm_write;
  2081. swrm->master.bulk_write = swrm_bulk_write;
  2082. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  2083. swrm->master.connect_port = swrm_connect_port;
  2084. swrm->master.disconnect_port = swrm_disconnect_port;
  2085. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  2086. swrm->master.remove_from_group = swrm_remove_from_group;
  2087. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  2088. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  2089. swrm->master.dev.parent = &pdev->dev;
  2090. swrm->master.dev.of_node = pdev->dev.of_node;
  2091. swrm->master.num_port = 0;
  2092. swrm->rcmd_id = 0;
  2093. swrm->wcmd_id = 0;
  2094. swrm->slave_status = 0;
  2095. swrm->num_rx_chs = 0;
  2096. swrm->clk_ref_count = 0;
  2097. swrm->swr_irq_wakeup_capable = 0;
  2098. swrm->mclk_freq = MCLK_FREQ;
  2099. swrm->bus_clk = MCLK_FREQ;
  2100. swrm->dev_up = true;
  2101. swrm->state = SWR_MSTR_UP;
  2102. swrm->ipc_wakeup = false;
  2103. swrm->ipc_wakeup_triggered = false;
  2104. init_completion(&swrm->reset);
  2105. init_completion(&swrm->broadcast);
  2106. init_completion(&swrm->clk_off_complete);
  2107. mutex_init(&swrm->mlock);
  2108. mutex_init(&swrm->reslock);
  2109. mutex_init(&swrm->force_down_lock);
  2110. mutex_init(&swrm->iolock);
  2111. mutex_init(&swrm->clklock);
  2112. mutex_init(&swrm->devlock);
  2113. mutex_init(&swrm->pm_lock);
  2114. swrm->wlock_holders = 0;
  2115. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2116. init_waitqueue_head(&swrm->pm_wq);
  2117. pm_qos_add_request(&swrm->pm_qos_req,
  2118. PM_QOS_CPU_DMA_LATENCY,
  2119. PM_QOS_DEFAULT_VALUE);
  2120. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  2121. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2122. /* Register LPASS core hw vote */
  2123. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2124. if (IS_ERR(lpass_core_hw_vote)) {
  2125. ret = PTR_ERR(lpass_core_hw_vote);
  2126. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2127. __func__, "lpass_core_hw_vote", ret);
  2128. lpass_core_hw_vote = NULL;
  2129. ret = 0;
  2130. }
  2131. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2132. /* Register LPASS audio core vote */
  2133. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2134. if (IS_ERR(lpass_core_audio)) {
  2135. ret = PTR_ERR(lpass_core_audio);
  2136. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2137. __func__, "lpass_core_audio", ret);
  2138. lpass_core_audio = NULL;
  2139. ret = 0;
  2140. }
  2141. swrm->lpass_core_audio = lpass_core_audio;
  2142. if (swrm->reg_irq) {
  2143. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2144. SWR_IRQ_REGISTER);
  2145. if (ret) {
  2146. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2147. __func__, ret);
  2148. goto err_irq_fail;
  2149. }
  2150. } else {
  2151. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2152. if (swrm->irq < 0) {
  2153. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2154. __func__, swrm->irq);
  2155. goto err_irq_fail;
  2156. }
  2157. ret = request_threaded_irq(swrm->irq, NULL,
  2158. swr_mstr_interrupt_v2,
  2159. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2160. "swr_master_irq", swrm);
  2161. if (ret) {
  2162. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2163. __func__, ret);
  2164. goto err_irq_fail;
  2165. }
  2166. }
  2167. /* Make inband tx interrupts as wakeup capable for slave irq */
  2168. ret = of_property_read_u32(pdev->dev.of_node,
  2169. "qcom,swr-mstr-irq-wakeup-capable",
  2170. &swrm->swr_irq_wakeup_capable);
  2171. if (ret)
  2172. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2173. __func__);
  2174. if (swrm->swr_irq_wakeup_capable)
  2175. irq_set_irq_wake(swrm->irq, 1);
  2176. ret = swr_register_master(&swrm->master);
  2177. if (ret) {
  2178. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2179. goto err_mstr_fail;
  2180. }
  2181. /* Add devices registered with board-info as the
  2182. * controller will be up now
  2183. */
  2184. swr_master_add_boarddevices(&swrm->master);
  2185. mutex_lock(&swrm->mlock);
  2186. swrm_clk_request(swrm, true);
  2187. ret = swrm_master_init(swrm);
  2188. if (ret < 0) {
  2189. dev_err(&pdev->dev,
  2190. "%s: Error in master Initialization , err %d\n",
  2191. __func__, ret);
  2192. mutex_unlock(&swrm->mlock);
  2193. goto err_mstr_fail;
  2194. }
  2195. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2196. mutex_unlock(&swrm->mlock);
  2197. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2198. if (pdev->dev.of_node)
  2199. of_register_swr_devices(&swrm->master);
  2200. #ifdef CONFIG_DEBUG_FS
  2201. swrm->debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2202. if (!IS_ERR(swrm->debugfs_swrm_dent)) {
  2203. swrm->debugfs_peek = debugfs_create_file("swrm_peek",
  2204. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2205. (void *) swrm, &swrm_debug_read_ops);
  2206. swrm->debugfs_poke = debugfs_create_file("swrm_poke",
  2207. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2208. (void *) swrm, &swrm_debug_write_ops);
  2209. swrm->debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2210. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2211. (void *) swrm,
  2212. &swrm_debug_dump_ops);
  2213. }
  2214. #endif
  2215. ret = device_init_wakeup(swrm->dev, true);
  2216. if (ret) {
  2217. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2218. goto err_irq_wakeup_fail;
  2219. }
  2220. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2221. pm_runtime_use_autosuspend(&pdev->dev);
  2222. pm_runtime_set_active(&pdev->dev);
  2223. pm_runtime_enable(&pdev->dev);
  2224. pm_runtime_mark_last_busy(&pdev->dev);
  2225. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2226. swrm->event_notifier.notifier_call = swrm_event_notify;
  2227. msm_aud_evt_register_client(&swrm->event_notifier);
  2228. return 0;
  2229. err_irq_wakeup_fail:
  2230. device_init_wakeup(swrm->dev, false);
  2231. err_mstr_fail:
  2232. if (swrm->reg_irq)
  2233. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2234. swrm, SWR_IRQ_FREE);
  2235. else if (swrm->irq)
  2236. free_irq(swrm->irq, swrm);
  2237. err_irq_fail:
  2238. mutex_destroy(&swrm->mlock);
  2239. mutex_destroy(&swrm->reslock);
  2240. mutex_destroy(&swrm->force_down_lock);
  2241. mutex_destroy(&swrm->iolock);
  2242. mutex_destroy(&swrm->clklock);
  2243. mutex_destroy(&swrm->pm_lock);
  2244. pm_qos_remove_request(&swrm->pm_qos_req);
  2245. err_pdata_fail:
  2246. err_memory_fail:
  2247. return ret;
  2248. }
  2249. static int swrm_remove(struct platform_device *pdev)
  2250. {
  2251. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2252. if (swrm->reg_irq)
  2253. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2254. swrm, SWR_IRQ_FREE);
  2255. else if (swrm->irq)
  2256. free_irq(swrm->irq, swrm);
  2257. else if (swrm->wake_irq > 0)
  2258. free_irq(swrm->wake_irq, swrm);
  2259. if (swrm->swr_irq_wakeup_capable)
  2260. irq_set_irq_wake(swrm->irq, 0);
  2261. cancel_work_sync(&swrm->wakeup_work);
  2262. pm_runtime_disable(&pdev->dev);
  2263. pm_runtime_set_suspended(&pdev->dev);
  2264. swr_unregister_master(&swrm->master);
  2265. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2266. device_init_wakeup(swrm->dev, false);
  2267. mutex_destroy(&swrm->mlock);
  2268. mutex_destroy(&swrm->reslock);
  2269. mutex_destroy(&swrm->iolock);
  2270. mutex_destroy(&swrm->clklock);
  2271. mutex_destroy(&swrm->force_down_lock);
  2272. mutex_destroy(&swrm->pm_lock);
  2273. pm_qos_remove_request(&swrm->pm_qos_req);
  2274. devm_kfree(&pdev->dev, swrm);
  2275. return 0;
  2276. }
  2277. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2278. {
  2279. u32 val;
  2280. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2281. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2282. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2283. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2284. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2285. return 0;
  2286. }
  2287. #ifdef CONFIG_PM
  2288. static int swrm_runtime_resume(struct device *dev)
  2289. {
  2290. struct platform_device *pdev = to_platform_device(dev);
  2291. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2292. int ret = 0;
  2293. bool swrm_clk_req_err = false;
  2294. bool hw_core_err = false;
  2295. bool aud_core_err = false;
  2296. struct swr_master *mstr = &swrm->master;
  2297. struct swr_device *swr_dev;
  2298. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2299. __func__, swrm->state);
  2300. mutex_lock(&swrm->reslock);
  2301. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2302. dev_err(dev, "%s:lpass core hw enable failed\n",
  2303. __func__);
  2304. hw_core_err = true;
  2305. }
  2306. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2307. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2308. __func__);
  2309. aud_core_err = true;
  2310. }
  2311. if ((swrm->state == SWR_MSTR_DOWN) ||
  2312. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2313. if (swrm->clk_stop_mode0_supp) {
  2314. if (swrm->ipc_wakeup)
  2315. msm_aud_evt_blocking_notifier_call_chain(
  2316. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2317. }
  2318. if (swrm_clk_request(swrm, true)) {
  2319. /*
  2320. * Set autosuspend timer to 1 for
  2321. * master to enter into suspend.
  2322. */
  2323. swrm_clk_req_err = true;
  2324. goto exit;
  2325. }
  2326. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2327. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2328. ret = swr_device_up(swr_dev);
  2329. if (ret == -ENODEV) {
  2330. dev_dbg(dev,
  2331. "%s slave device up not implemented\n",
  2332. __func__);
  2333. ret = 0;
  2334. } else if (ret) {
  2335. dev_err(dev,
  2336. "%s: failed to wakeup swr dev %d\n",
  2337. __func__, swr_dev->dev_num);
  2338. swrm_clk_request(swrm, false);
  2339. goto exit;
  2340. }
  2341. }
  2342. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2343. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2344. swrm_master_init(swrm);
  2345. /* wait for hw enumeration to complete */
  2346. usleep_range(100, 105);
  2347. if (!swrm_check_link_status(swrm, 0x1))
  2348. goto exit;
  2349. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2350. SWRS_SCP_INT_STATUS_MASK_1);
  2351. if (swrm->state == SWR_MSTR_SSR) {
  2352. mutex_unlock(&swrm->reslock);
  2353. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2354. mutex_lock(&swrm->reslock);
  2355. }
  2356. } else {
  2357. /*wake up from clock stop*/
  2358. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2359. usleep_range(100, 105);
  2360. if (!swrm_check_link_status(swrm, 0x1))
  2361. goto exit;
  2362. }
  2363. swrm->state = SWR_MSTR_UP;
  2364. }
  2365. exit:
  2366. if (!aud_core_err)
  2367. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2368. if (!hw_core_err)
  2369. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2370. if (swrm_clk_req_err)
  2371. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2372. ERR_AUTO_SUSPEND_TIMER_VAL);
  2373. else
  2374. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2375. auto_suspend_timer);
  2376. mutex_unlock(&swrm->reslock);
  2377. return ret;
  2378. }
  2379. static int swrm_runtime_suspend(struct device *dev)
  2380. {
  2381. struct platform_device *pdev = to_platform_device(dev);
  2382. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2383. int ret = 0;
  2384. bool hw_core_err = false;
  2385. bool aud_core_err = false;
  2386. struct swr_master *mstr = &swrm->master;
  2387. struct swr_device *swr_dev;
  2388. int current_state = 0;
  2389. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2390. __func__, swrm->state);
  2391. mutex_lock(&swrm->reslock);
  2392. mutex_lock(&swrm->force_down_lock);
  2393. current_state = swrm->state;
  2394. mutex_unlock(&swrm->force_down_lock);
  2395. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2396. dev_err(dev, "%s:lpass core hw enable failed\n",
  2397. __func__);
  2398. hw_core_err = true;
  2399. }
  2400. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2401. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2402. __func__);
  2403. aud_core_err = true;
  2404. }
  2405. if ((current_state == SWR_MSTR_UP) ||
  2406. (current_state == SWR_MSTR_SSR)) {
  2407. if ((current_state != SWR_MSTR_SSR) &&
  2408. swrm_is_port_en(&swrm->master)) {
  2409. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2410. ret = -EBUSY;
  2411. goto exit;
  2412. }
  2413. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2414. mutex_unlock(&swrm->reslock);
  2415. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2416. mutex_lock(&swrm->reslock);
  2417. swrm_clk_pause(swrm);
  2418. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2419. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2420. ret = swr_device_down(swr_dev);
  2421. if (ret == -ENODEV) {
  2422. dev_dbg_ratelimited(dev,
  2423. "%s slave device down not implemented\n",
  2424. __func__);
  2425. ret = 0;
  2426. } else if (ret) {
  2427. dev_err(dev,
  2428. "%s: failed to shutdown swr dev %d\n",
  2429. __func__, swr_dev->dev_num);
  2430. goto exit;
  2431. }
  2432. }
  2433. } else {
  2434. mutex_unlock(&swrm->reslock);
  2435. /* clock stop sequence */
  2436. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2437. SWRS_SCP_CONTROL);
  2438. mutex_lock(&swrm->reslock);
  2439. usleep_range(100, 105);
  2440. }
  2441. ret = swrm_clk_request(swrm, false);
  2442. if (ret) {
  2443. dev_err(dev, "%s: swrmn clk failed\n", __func__);
  2444. ret = 0;
  2445. goto exit;
  2446. }
  2447. if (swrm->clk_stop_mode0_supp) {
  2448. if (swrm->wake_irq > 0) {
  2449. enable_irq(swrm->wake_irq);
  2450. } else if (swrm->ipc_wakeup) {
  2451. msm_aud_evt_blocking_notifier_call_chain(
  2452. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2453. swrm->ipc_wakeup_triggered = false;
  2454. }
  2455. if (!swrm_check_link_status(swrm, 0x0))
  2456. goto exit;
  2457. }
  2458. }
  2459. /* Retain SSR state until resume */
  2460. if (current_state != SWR_MSTR_SSR)
  2461. swrm->state = SWR_MSTR_DOWN;
  2462. exit:
  2463. if (!aud_core_err)
  2464. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2465. if (!hw_core_err)
  2466. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2467. mutex_unlock(&swrm->reslock);
  2468. return ret;
  2469. }
  2470. #endif /* CONFIG_PM */
  2471. static int swrm_device_suspend(struct device *dev)
  2472. {
  2473. struct platform_device *pdev = to_platform_device(dev);
  2474. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2475. int ret = 0;
  2476. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2477. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2478. ret = swrm_runtime_suspend(dev);
  2479. if (!ret) {
  2480. pm_runtime_disable(dev);
  2481. pm_runtime_set_suspended(dev);
  2482. pm_runtime_enable(dev);
  2483. }
  2484. }
  2485. return 0;
  2486. }
  2487. static int swrm_device_down(struct device *dev)
  2488. {
  2489. struct platform_device *pdev = to_platform_device(dev);
  2490. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2491. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2492. mutex_lock(&swrm->force_down_lock);
  2493. swrm->state = SWR_MSTR_SSR;
  2494. mutex_unlock(&swrm->force_down_lock);
  2495. swrm_device_suspend(dev);
  2496. return 0;
  2497. }
  2498. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2499. {
  2500. int ret = 0;
  2501. int irq, dir_apps_irq;
  2502. if (!swrm->ipc_wakeup) {
  2503. irq = of_get_named_gpio(swrm->dev->of_node,
  2504. "qcom,swr-wakeup-irq", 0);
  2505. if (gpio_is_valid(irq)) {
  2506. swrm->wake_irq = gpio_to_irq(irq);
  2507. if (swrm->wake_irq < 0) {
  2508. dev_err(swrm->dev,
  2509. "Unable to configure irq\n");
  2510. return swrm->wake_irq;
  2511. }
  2512. } else {
  2513. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2514. "swr_wake_irq");
  2515. if (dir_apps_irq < 0) {
  2516. dev_err(swrm->dev,
  2517. "TLMM connect gpio not found\n");
  2518. return -EINVAL;
  2519. }
  2520. swrm->wake_irq = dir_apps_irq;
  2521. }
  2522. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2523. swrm_wakeup_interrupt,
  2524. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2525. "swr_wake_irq", swrm);
  2526. if (ret) {
  2527. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2528. __func__, ret);
  2529. return -EINVAL;
  2530. }
  2531. irq_set_irq_wake(swrm->wake_irq, 1);
  2532. }
  2533. return ret;
  2534. }
  2535. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2536. u32 uc, u32 size)
  2537. {
  2538. if (!swrm->port_param) {
  2539. swrm->port_param = devm_kzalloc(dev,
  2540. sizeof(swrm->port_param) * SWR_UC_MAX,
  2541. GFP_KERNEL);
  2542. if (!swrm->port_param)
  2543. return -ENOMEM;
  2544. }
  2545. if (!swrm->port_param[uc]) {
  2546. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2547. sizeof(struct port_params),
  2548. GFP_KERNEL);
  2549. if (!swrm->port_param[uc])
  2550. return -ENOMEM;
  2551. } else {
  2552. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2553. __func__);
  2554. }
  2555. return 0;
  2556. }
  2557. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2558. struct swrm_port_config *port_cfg,
  2559. u32 size)
  2560. {
  2561. int idx;
  2562. struct port_params *params;
  2563. int uc = port_cfg->uc;
  2564. int ret = 0;
  2565. for (idx = 0; idx < size; idx++) {
  2566. params = &((struct port_params *)port_cfg->params)[idx];
  2567. if (!params) {
  2568. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2569. ret = -EINVAL;
  2570. break;
  2571. }
  2572. memcpy(&swrm->port_param[uc][idx], params,
  2573. sizeof(struct port_params));
  2574. }
  2575. return ret;
  2576. }
  2577. /**
  2578. * swrm_wcd_notify - parent device can notify to soundwire master through
  2579. * this function
  2580. * @pdev: pointer to platform device structure
  2581. * @id: command id from parent to the soundwire master
  2582. * @data: data from parent device to soundwire master
  2583. */
  2584. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2585. {
  2586. struct swr_mstr_ctrl *swrm;
  2587. int ret = 0;
  2588. struct swr_master *mstr;
  2589. struct swr_device *swr_dev;
  2590. struct swrm_port_config *port_cfg;
  2591. if (!pdev) {
  2592. pr_err("%s: pdev is NULL\n", __func__);
  2593. return -EINVAL;
  2594. }
  2595. swrm = platform_get_drvdata(pdev);
  2596. if (!swrm) {
  2597. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2598. return -EINVAL;
  2599. }
  2600. mstr = &swrm->master;
  2601. switch (id) {
  2602. case SWR_REQ_CLK_SWITCH:
  2603. /* This will put soundwire in clock stop mode and disable the
  2604. * clocks, if there is no active usecase running, so that the
  2605. * next activity on soundwire will request clock from new clock
  2606. * source.
  2607. */
  2608. mutex_lock(&swrm->mlock);
  2609. if (swrm->state == SWR_MSTR_UP)
  2610. swrm_device_suspend(&pdev->dev);
  2611. mutex_unlock(&swrm->mlock);
  2612. break;
  2613. case SWR_CLK_FREQ:
  2614. if (!data) {
  2615. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2616. ret = -EINVAL;
  2617. } else {
  2618. mutex_lock(&swrm->mlock);
  2619. if (swrm->mclk_freq != *(int *)data) {
  2620. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  2621. if (swrm->state == SWR_MSTR_DOWN)
  2622. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2623. __func__, swrm->state);
  2624. else
  2625. swrm_device_suspend(&pdev->dev);
  2626. /*
  2627. * add delay to ensure clk release happen
  2628. * if interrupt triggered for clk stop,
  2629. * wait for it to exit
  2630. */
  2631. usleep_range(10000, 10500);
  2632. }
  2633. swrm->mclk_freq = *(int *)data;
  2634. swrm->bus_clk = swrm->mclk_freq;
  2635. mutex_unlock(&swrm->mlock);
  2636. }
  2637. break;
  2638. case SWR_DEVICE_SSR_DOWN:
  2639. mutex_lock(&swrm->devlock);
  2640. swrm->dev_up = false;
  2641. mutex_unlock(&swrm->devlock);
  2642. mutex_lock(&swrm->reslock);
  2643. swrm->state = SWR_MSTR_SSR;
  2644. mutex_unlock(&swrm->reslock);
  2645. break;
  2646. case SWR_DEVICE_SSR_UP:
  2647. /* wait for clk voting to be zero */
  2648. reinit_completion(&swrm->clk_off_complete);
  2649. if (swrm->clk_ref_count &&
  2650. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2651. msecs_to_jiffies(500)))
  2652. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2653. __func__);
  2654. mutex_lock(&swrm->devlock);
  2655. swrm->dev_up = true;
  2656. mutex_unlock(&swrm->devlock);
  2657. break;
  2658. case SWR_DEVICE_DOWN:
  2659. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2660. mutex_lock(&swrm->mlock);
  2661. if (swrm->state == SWR_MSTR_DOWN)
  2662. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2663. __func__, swrm->state);
  2664. else
  2665. swrm_device_down(&pdev->dev);
  2666. mutex_unlock(&swrm->mlock);
  2667. break;
  2668. case SWR_DEVICE_UP:
  2669. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2670. mutex_lock(&swrm->devlock);
  2671. if (!swrm->dev_up) {
  2672. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2673. mutex_unlock(&swrm->devlock);
  2674. return -EBUSY;
  2675. }
  2676. mutex_unlock(&swrm->devlock);
  2677. mutex_lock(&swrm->mlock);
  2678. pm_runtime_mark_last_busy(&pdev->dev);
  2679. pm_runtime_get_sync(&pdev->dev);
  2680. mutex_lock(&swrm->reslock);
  2681. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2682. ret = swr_reset_device(swr_dev);
  2683. if (ret) {
  2684. dev_err(swrm->dev,
  2685. "%s: failed to reset swr device %d\n",
  2686. __func__, swr_dev->dev_num);
  2687. swrm_clk_request(swrm, false);
  2688. }
  2689. }
  2690. pm_runtime_mark_last_busy(&pdev->dev);
  2691. pm_runtime_put_autosuspend(&pdev->dev);
  2692. mutex_unlock(&swrm->reslock);
  2693. mutex_unlock(&swrm->mlock);
  2694. break;
  2695. case SWR_SET_NUM_RX_CH:
  2696. if (!data) {
  2697. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2698. ret = -EINVAL;
  2699. } else {
  2700. mutex_lock(&swrm->mlock);
  2701. swrm->num_rx_chs = *(int *)data;
  2702. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2703. list_for_each_entry(swr_dev, &mstr->devices,
  2704. dev_list) {
  2705. ret = swr_set_device_group(swr_dev,
  2706. SWR_BROADCAST);
  2707. if (ret)
  2708. dev_err(swrm->dev,
  2709. "%s: set num ch failed\n",
  2710. __func__);
  2711. }
  2712. } else {
  2713. list_for_each_entry(swr_dev, &mstr->devices,
  2714. dev_list) {
  2715. ret = swr_set_device_group(swr_dev,
  2716. SWR_GROUP_NONE);
  2717. if (ret)
  2718. dev_err(swrm->dev,
  2719. "%s: set num ch failed\n",
  2720. __func__);
  2721. }
  2722. }
  2723. mutex_unlock(&swrm->mlock);
  2724. }
  2725. break;
  2726. case SWR_REGISTER_WAKE_IRQ:
  2727. if (!data) {
  2728. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2729. __func__);
  2730. ret = -EINVAL;
  2731. } else {
  2732. mutex_lock(&swrm->mlock);
  2733. swrm->ipc_wakeup = *(u32 *)data;
  2734. ret = swrm_register_wake_irq(swrm);
  2735. if (ret)
  2736. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2737. __func__);
  2738. mutex_unlock(&swrm->mlock);
  2739. }
  2740. break;
  2741. case SWR_REGISTER_WAKEUP:
  2742. msm_aud_evt_blocking_notifier_call_chain(
  2743. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2744. break;
  2745. case SWR_DEREGISTER_WAKEUP:
  2746. msm_aud_evt_blocking_notifier_call_chain(
  2747. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2748. break;
  2749. case SWR_SET_PORT_MAP:
  2750. if (!data) {
  2751. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2752. __func__, id);
  2753. ret = -EINVAL;
  2754. } else {
  2755. mutex_lock(&swrm->mlock);
  2756. port_cfg = (struct swrm_port_config *)data;
  2757. if (!port_cfg->size) {
  2758. ret = -EINVAL;
  2759. goto done;
  2760. }
  2761. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2762. port_cfg->uc, port_cfg->size);
  2763. if (!ret)
  2764. swrm_copy_port_config(swrm, port_cfg,
  2765. port_cfg->size);
  2766. done:
  2767. mutex_unlock(&swrm->mlock);
  2768. }
  2769. break;
  2770. default:
  2771. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2772. __func__, id);
  2773. break;
  2774. }
  2775. return ret;
  2776. }
  2777. EXPORT_SYMBOL(swrm_wcd_notify);
  2778. /*
  2779. * swrm_pm_cmpxchg:
  2780. * Check old state and exchange with pm new state
  2781. * if old state matches with current state
  2782. *
  2783. * @swrm: pointer to wcd core resource
  2784. * @o: pm old state
  2785. * @n: pm new state
  2786. *
  2787. * Returns old state
  2788. */
  2789. static enum swrm_pm_state swrm_pm_cmpxchg(
  2790. struct swr_mstr_ctrl *swrm,
  2791. enum swrm_pm_state o,
  2792. enum swrm_pm_state n)
  2793. {
  2794. enum swrm_pm_state old;
  2795. if (!swrm)
  2796. return o;
  2797. mutex_lock(&swrm->pm_lock);
  2798. old = swrm->pm_state;
  2799. if (old == o)
  2800. swrm->pm_state = n;
  2801. mutex_unlock(&swrm->pm_lock);
  2802. return old;
  2803. }
  2804. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2805. {
  2806. enum swrm_pm_state os;
  2807. /*
  2808. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2809. * and slave wake up requests..
  2810. *
  2811. * If system didn't resume, we can simply return false so
  2812. * IRQ handler can return without handling IRQ.
  2813. */
  2814. mutex_lock(&swrm->pm_lock);
  2815. if (swrm->wlock_holders++ == 0) {
  2816. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2817. pm_qos_update_request(&swrm->pm_qos_req,
  2818. msm_cpuidle_get_deep_idle_latency());
  2819. pm_stay_awake(swrm->dev);
  2820. }
  2821. mutex_unlock(&swrm->pm_lock);
  2822. if (!wait_event_timeout(swrm->pm_wq,
  2823. ((os = swrm_pm_cmpxchg(swrm,
  2824. SWRM_PM_SLEEPABLE,
  2825. SWRM_PM_AWAKE)) ==
  2826. SWRM_PM_SLEEPABLE ||
  2827. (os == SWRM_PM_AWAKE)),
  2828. msecs_to_jiffies(
  2829. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2830. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2831. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2832. swrm->wlock_holders);
  2833. swrm_unlock_sleep(swrm);
  2834. return false;
  2835. }
  2836. wake_up_all(&swrm->pm_wq);
  2837. return true;
  2838. }
  2839. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2840. {
  2841. mutex_lock(&swrm->pm_lock);
  2842. if (--swrm->wlock_holders == 0) {
  2843. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2844. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2845. /*
  2846. * if swrm_lock_sleep failed, pm_state would be still
  2847. * swrm_PM_ASLEEP, don't overwrite
  2848. */
  2849. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2850. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2851. pm_qos_update_request(&swrm->pm_qos_req,
  2852. PM_QOS_DEFAULT_VALUE);
  2853. pm_relax(swrm->dev);
  2854. }
  2855. mutex_unlock(&swrm->pm_lock);
  2856. wake_up_all(&swrm->pm_wq);
  2857. }
  2858. #ifdef CONFIG_PM_SLEEP
  2859. static int swrm_suspend(struct device *dev)
  2860. {
  2861. int ret = -EBUSY;
  2862. struct platform_device *pdev = to_platform_device(dev);
  2863. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2864. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2865. mutex_lock(&swrm->pm_lock);
  2866. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2867. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2868. __func__, swrm->pm_state,
  2869. swrm->wlock_holders);
  2870. swrm->pm_state = SWRM_PM_ASLEEP;
  2871. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2872. /*
  2873. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2874. * then set to SWRM_PM_ASLEEP
  2875. */
  2876. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2877. __func__, swrm->pm_state,
  2878. swrm->wlock_holders);
  2879. mutex_unlock(&swrm->pm_lock);
  2880. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2881. swrm, SWRM_PM_SLEEPABLE,
  2882. SWRM_PM_ASLEEP) ==
  2883. SWRM_PM_SLEEPABLE,
  2884. msecs_to_jiffies(
  2885. SWRM_SYS_SUSPEND_WAIT)))) {
  2886. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2887. __func__, swrm->pm_state,
  2888. swrm->wlock_holders);
  2889. return -EBUSY;
  2890. } else {
  2891. dev_dbg(swrm->dev,
  2892. "%s: done, state %d, wlock %d\n",
  2893. __func__, swrm->pm_state,
  2894. swrm->wlock_holders);
  2895. }
  2896. mutex_lock(&swrm->pm_lock);
  2897. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2898. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2899. __func__, swrm->pm_state,
  2900. swrm->wlock_holders);
  2901. }
  2902. mutex_unlock(&swrm->pm_lock);
  2903. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2904. ret = swrm_runtime_suspend(dev);
  2905. if (!ret) {
  2906. /*
  2907. * Synchronize runtime-pm and system-pm states:
  2908. * At this point, we are already suspended. If
  2909. * runtime-pm still thinks its active, then
  2910. * make sure its status is in sync with HW
  2911. * status. The three below calls let the
  2912. * runtime-pm know that we are suspended
  2913. * already without re-invoking the suspend
  2914. * callback
  2915. */
  2916. pm_runtime_disable(dev);
  2917. pm_runtime_set_suspended(dev);
  2918. pm_runtime_enable(dev);
  2919. }
  2920. }
  2921. if (ret == -EBUSY) {
  2922. /*
  2923. * There is a possibility that some audio stream is active
  2924. * during suspend. We dont want to return suspend failure in
  2925. * that case so that display and relevant components can still
  2926. * go to suspend.
  2927. * If there is some other error, then it should be passed-on
  2928. * to system level suspend
  2929. */
  2930. ret = 0;
  2931. }
  2932. return ret;
  2933. }
  2934. static int swrm_resume(struct device *dev)
  2935. {
  2936. int ret = 0;
  2937. struct platform_device *pdev = to_platform_device(dev);
  2938. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2939. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2940. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2941. ret = swrm_runtime_resume(dev);
  2942. if (!ret) {
  2943. pm_runtime_mark_last_busy(dev);
  2944. pm_request_autosuspend(dev);
  2945. }
  2946. }
  2947. mutex_lock(&swrm->pm_lock);
  2948. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2949. dev_dbg(swrm->dev,
  2950. "%s: resuming system, state %d, wlock %d\n",
  2951. __func__, swrm->pm_state,
  2952. swrm->wlock_holders);
  2953. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2954. } else {
  2955. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2956. __func__, swrm->pm_state,
  2957. swrm->wlock_holders);
  2958. }
  2959. mutex_unlock(&swrm->pm_lock);
  2960. wake_up_all(&swrm->pm_wq);
  2961. return ret;
  2962. }
  2963. #endif /* CONFIG_PM_SLEEP */
  2964. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2965. SET_SYSTEM_SLEEP_PM_OPS(
  2966. swrm_suspend,
  2967. swrm_resume
  2968. )
  2969. SET_RUNTIME_PM_OPS(
  2970. swrm_runtime_suspend,
  2971. swrm_runtime_resume,
  2972. NULL
  2973. )
  2974. };
  2975. static const struct of_device_id swrm_dt_match[] = {
  2976. {
  2977. .compatible = "qcom,swr-mstr",
  2978. },
  2979. {}
  2980. };
  2981. static struct platform_driver swr_mstr_driver = {
  2982. .probe = swrm_probe,
  2983. .remove = swrm_remove,
  2984. .driver = {
  2985. .name = SWR_WCD_NAME,
  2986. .owner = THIS_MODULE,
  2987. .pm = &swrm_dev_pm_ops,
  2988. .of_match_table = swrm_dt_match,
  2989. .suppress_bind_attrs = true,
  2990. },
  2991. };
  2992. static int __init swrm_init(void)
  2993. {
  2994. return platform_driver_register(&swr_mstr_driver);
  2995. }
  2996. module_init(swrm_init);
  2997. static void __exit swrm_exit(void)
  2998. {
  2999. platform_driver_unregister(&swr_mstr_driver);
  3000. }
  3001. module_exit(swrm_exit);
  3002. MODULE_LICENSE("GPL v2");
  3003. MODULE_DESCRIPTION("SoundWire Master Controller");
  3004. MODULE_ALIAS("platform:swr-mstr");