sde_kms.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <drm/drm_atomic_uapi.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include "msm_drv.h"
  28. #include "msm_mmu.h"
  29. #include "msm_gem.h"
  30. #include "dsi_display.h"
  31. #include "dsi_drm.h"
  32. #include "sde_wb.h"
  33. #include "dp_display.h"
  34. #include "dp_drm.h"
  35. #include "dp_mst_drm.h"
  36. #include "sde_kms.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_formats.h"
  39. #include "sde_hw_vbif.h"
  40. #include "sde_vbif.h"
  41. #include "sde_encoder.h"
  42. #include "sde_plane.h"
  43. #include "sde_crtc.h"
  44. #include "sde_reg_dma.h"
  45. #include "sde_connector.h"
  46. #include <linux/qcom_scm.h>
  47. #include "soc/qcom/secure_buffer.h"
  48. #include <linux/qtee_shmbridge.h>
  49. #define CREATE_TRACE_POINTS
  50. #include "sde_trace.h"
  51. /* defines for secure channel call */
  52. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  53. #define MDP_DEVICE_ID 0x1A
  54. EXPORT_TRACEPOINT_SYMBOL(sde_drm_tracing_mark_write);
  55. static const char * const iommu_ports[] = {
  56. "mdp_0",
  57. };
  58. /**
  59. * Controls size of event log buffer. Specified as a power of 2.
  60. */
  61. #define SDE_EVTLOG_SIZE 1024
  62. /*
  63. * To enable overall DRM driver logging
  64. * # echo 0x2 > /sys/module/drm/parameters/debug
  65. *
  66. * To enable DRM driver h/w logging
  67. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  68. *
  69. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  70. */
  71. #define SDE_DEBUGFS_DIR "msm_sde"
  72. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  73. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  74. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  75. /**
  76. * sdecustom - enable certain driver customizations for sde clients
  77. * Enabling this modifies the standard DRM behavior slightly and assumes
  78. * that the clients have specific knowledge about the modifications that
  79. * are involved, so don't enable this unless you know what you're doing.
  80. *
  81. * Parts of the driver that are affected by this setting may be located by
  82. * searching for invocations of the 'sde_is_custom_client()' function.
  83. *
  84. * This is disabled by default.
  85. */
  86. static bool sdecustom = true;
  87. module_param(sdecustom, bool, 0400);
  88. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  89. static int sde_kms_hw_init(struct msm_kms *kms);
  90. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  91. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  92. static int _sde_kms_register_events(struct msm_kms *kms,
  93. struct drm_mode_object *obj, u32 event, bool en);
  94. bool sde_is_custom_client(void)
  95. {
  96. return sdecustom;
  97. }
  98. #ifdef CONFIG_DEBUG_FS
  99. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  100. {
  101. struct msm_drm_private *priv;
  102. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  103. return NULL;
  104. priv = sde_kms->dev->dev_private;
  105. return priv->debug_root;
  106. }
  107. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  108. {
  109. void *p;
  110. int rc;
  111. void *debugfs_root;
  112. p = sde_hw_util_get_log_mask_ptr();
  113. if (!sde_kms || !p)
  114. return -EINVAL;
  115. debugfs_root = sde_debugfs_get_root(sde_kms);
  116. if (!debugfs_root)
  117. return -EINVAL;
  118. /* allow debugfs_root to be NULL */
  119. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  120. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  121. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  122. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  123. if (rc) {
  124. SDE_ERROR("failed to init perf %d\n", rc);
  125. return rc;
  126. }
  127. if (sde_kms->catalog->qdss_count)
  128. debugfs_create_u32("qdss", 0600, debugfs_root,
  129. (u32 *)&sde_kms->qdss_enabled);
  130. return 0;
  131. }
  132. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  133. {
  134. /* don't need to NULL check debugfs_root */
  135. if (sde_kms) {
  136. sde_debugfs_vbif_destroy(sde_kms);
  137. sde_debugfs_core_irq_destroy(sde_kms);
  138. }
  139. }
  140. #else
  141. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  142. {
  143. return 0;
  144. }
  145. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  146. {
  147. }
  148. #endif
  149. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  150. {
  151. int ret = 0;
  152. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  153. ret = sde_crtc_vblank(crtc, true);
  154. SDE_ATRACE_END("sde_kms_enable_vblank");
  155. return ret;
  156. }
  157. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  158. {
  159. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  160. sde_crtc_vblank(crtc, false);
  161. SDE_ATRACE_END("sde_kms_disable_vblank");
  162. }
  163. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  164. struct drm_crtc *crtc)
  165. {
  166. struct drm_encoder *encoder;
  167. struct drm_device *dev;
  168. int ret;
  169. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  170. SDE_ERROR("invalid params\n");
  171. return;
  172. }
  173. if (!crtc->state->enable) {
  174. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  175. return;
  176. }
  177. if (!crtc->state->active) {
  178. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  179. return;
  180. }
  181. dev = crtc->dev;
  182. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  183. if (encoder->crtc != crtc)
  184. continue;
  185. /*
  186. * Video Mode - Wait for VSYNC
  187. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  188. * complete
  189. */
  190. SDE_EVT32_VERBOSE(DRMID(crtc));
  191. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  192. if (ret && ret != -EWOULDBLOCK) {
  193. SDE_ERROR(
  194. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  195. crtc->base.id, encoder->base.id, ret);
  196. break;
  197. }
  198. }
  199. }
  200. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  201. struct drm_crtc *crtc, bool enable)
  202. {
  203. struct drm_device *dev;
  204. struct msm_drm_private *priv;
  205. struct sde_mdss_cfg *sde_cfg;
  206. struct drm_plane *plane;
  207. int i, ret;
  208. dev = sde_kms->dev;
  209. priv = dev->dev_private;
  210. sde_cfg = sde_kms->catalog;
  211. ret = sde_vbif_halt_xin_mask(sde_kms,
  212. sde_cfg->sui_block_xin_mask, enable);
  213. if (ret) {
  214. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  215. return ret;
  216. }
  217. if (enable) {
  218. for (i = 0; i < priv->num_planes; i++) {
  219. plane = priv->planes[i];
  220. sde_plane_secure_ctrl_xin_client(plane, crtc);
  221. }
  222. }
  223. return 0;
  224. }
  225. /**
  226. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  227. * @sde_kms: Pointer to sde_kms struct
  228. * @vimd: switch the stage 2 translation to this VMID
  229. */
  230. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  231. {
  232. struct device dummy = {};
  233. dma_addr_t dma_handle;
  234. uint32_t num_sids;
  235. uint32_t *sec_sid;
  236. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  237. int ret = 0, i;
  238. struct qtee_shm shm;
  239. bool qtee_en = qtee_shmbridge_is_enabled();
  240. phys_addr_t mem_addr;
  241. u64 mem_size;
  242. num_sids = sde_cfg->sec_sid_mask_count;
  243. if (!num_sids) {
  244. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  245. return -EINVAL;
  246. }
  247. if (qtee_en) {
  248. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  249. &shm);
  250. if (ret)
  251. return -ENOMEM;
  252. sec_sid = (uint32_t *) shm.vaddr;
  253. mem_addr = shm.paddr;
  254. /**
  255. * SMMUSecureModeSwitch requires the size to be number of SID's
  256. * but shm allocates size in pages. Modify the args as per
  257. * client requirement.
  258. */
  259. mem_size = sizeof(uint32_t) * num_sids;
  260. } else {
  261. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  262. if (!sec_sid)
  263. return -ENOMEM;
  264. mem_addr = virt_to_phys(sec_sid);
  265. mem_size = sizeof(uint32_t) * num_sids;
  266. }
  267. for (i = 0; i < num_sids; i++) {
  268. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  269. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  270. }
  271. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  272. if (ret) {
  273. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  274. goto map_error;
  275. }
  276. set_dma_ops(&dummy, NULL);
  277. dma_handle = dma_map_single(&dummy, sec_sid,
  278. num_sids *sizeof(uint32_t), DMA_TO_DEVICE);
  279. if (dma_mapping_error(&dummy, dma_handle)) {
  280. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  281. vmid);
  282. goto map_error;
  283. }
  284. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  285. vmid, num_sids, qtee_en);
  286. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  287. mem_size, vmid);
  288. if (ret)
  289. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  290. vmid, ret);
  291. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  292. vmid, qtee_en, num_sids, ret);
  293. dma_unmap_single(&dummy, dma_handle,
  294. num_sids *sizeof(uint32_t), DMA_TO_DEVICE);
  295. map_error:
  296. if (qtee_en)
  297. qtee_shmbridge_free_shm(&shm);
  298. else
  299. kfree(sec_sid);
  300. return ret;
  301. }
  302. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  303. {
  304. u32 ret;
  305. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  306. return 0;
  307. /* detach_all_contexts */
  308. ret = sde_kms_mmu_detach(sde_kms, false);
  309. if (ret) {
  310. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  311. goto mmu_error;
  312. }
  313. ret = _sde_kms_scm_call(sde_kms, vmid);
  314. if (ret) {
  315. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  316. goto scm_error;
  317. }
  318. return 0;
  319. scm_error:
  320. sde_kms_mmu_attach(sde_kms, false);
  321. mmu_error:
  322. atomic_dec(&sde_kms->detach_all_cb);
  323. return ret;
  324. }
  325. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  326. u32 old_vmid)
  327. {
  328. u32 ret;
  329. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  330. return 0;
  331. ret = _sde_kms_scm_call(sde_kms, vmid);
  332. if (ret) {
  333. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  334. goto scm_error;
  335. }
  336. /* attach_all_contexts */
  337. ret = sde_kms_mmu_attach(sde_kms, false);
  338. if (ret) {
  339. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  340. goto mmu_error;
  341. }
  342. return 0;
  343. mmu_error:
  344. _sde_kms_scm_call(sde_kms, old_vmid);
  345. scm_error:
  346. atomic_inc(&sde_kms->detach_all_cb);
  347. return ret;
  348. }
  349. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  350. {
  351. u32 ret;
  352. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  353. return 0;
  354. /* detach secure_context */
  355. ret = sde_kms_mmu_detach(sde_kms, true);
  356. if (ret) {
  357. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  358. goto mmu_error;
  359. }
  360. ret = _sde_kms_scm_call(sde_kms, vmid);
  361. if (ret) {
  362. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  363. goto scm_error;
  364. }
  365. return 0;
  366. scm_error:
  367. sde_kms_mmu_attach(sde_kms, true);
  368. mmu_error:
  369. atomic_dec(&sde_kms->detach_sec_cb);
  370. return ret;
  371. }
  372. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  373. u32 old_vmid)
  374. {
  375. u32 ret;
  376. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  377. return 0;
  378. ret = _sde_kms_scm_call(sde_kms, vmid);
  379. if (ret) {
  380. goto scm_error;
  381. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  382. }
  383. ret = sde_kms_mmu_attach(sde_kms, true);
  384. if (ret) {
  385. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  386. goto mmu_error;
  387. }
  388. return 0;
  389. mmu_error:
  390. _sde_kms_scm_call(sde_kms, old_vmid);
  391. scm_error:
  392. atomic_inc(&sde_kms->detach_sec_cb);
  393. return ret;
  394. }
  395. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  396. struct drm_crtc *crtc, bool enable)
  397. {
  398. int ret;
  399. if (enable) {
  400. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  401. if (ret < 0) {
  402. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  403. return ret;
  404. }
  405. sde_crtc_misr_setup(crtc, true, 1);
  406. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  407. if (ret) {
  408. sde_crtc_misr_setup(crtc, false, 0);
  409. pm_runtime_put_sync(sde_kms->dev->dev);
  410. return ret;
  411. }
  412. } else {
  413. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  414. sde_crtc_misr_setup(crtc, false, 0);
  415. pm_runtime_put_sync(sde_kms->dev->dev);
  416. }
  417. return 0;
  418. }
  419. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  420. bool post_commit)
  421. {
  422. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  423. int old_smmu_state = smmu_state->state;
  424. int ret = 0;
  425. u32 vmid;
  426. if (!sde_kms || !crtc) {
  427. SDE_ERROR("invalid argument(s)\n");
  428. return -EINVAL;
  429. }
  430. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  431. post_commit, smmu_state->sui_misr_state,
  432. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  433. if ((!smmu_state->transition_type) ||
  434. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  435. /* Bail out */
  436. return 0;
  437. /* enable sui misr if requested, before the transition */
  438. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  439. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  440. if (ret) {
  441. smmu_state->sui_misr_state = NONE;
  442. goto end;
  443. }
  444. }
  445. mutex_lock(&sde_kms->secure_transition_lock);
  446. switch (smmu_state->state) {
  447. case DETACH_ALL_REQ:
  448. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  449. if (!ret)
  450. smmu_state->state = DETACHED;
  451. break;
  452. case ATTACH_ALL_REQ:
  453. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  454. VMID_CP_SEC_DISPLAY);
  455. if (!ret) {
  456. smmu_state->state = ATTACHED;
  457. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  458. }
  459. break;
  460. case DETACH_SEC_REQ:
  461. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  462. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  463. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  464. if (!ret)
  465. smmu_state->state = DETACHED_SEC;
  466. break;
  467. case ATTACH_SEC_REQ:
  468. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  469. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  470. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  471. if (!ret) {
  472. smmu_state->state = ATTACHED;
  473. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  474. }
  475. break;
  476. default:
  477. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  478. DRMID(crtc), smmu_state->state,
  479. smmu_state->transition_type);
  480. ret = -EINVAL;
  481. break;
  482. }
  483. mutex_unlock(&sde_kms->secure_transition_lock);
  484. /* disable sui misr if requested, after the transition */
  485. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  486. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  487. if (ret)
  488. goto end;
  489. }
  490. end:
  491. smmu_state->transition_error = false;
  492. if (ret) {
  493. smmu_state->transition_error = true;
  494. SDE_ERROR(
  495. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  496. DRMID(crtc), old_smmu_state, smmu_state->state,
  497. smmu_state->secure_level, ret);
  498. smmu_state->state = smmu_state->prev_state;
  499. smmu_state->secure_level = smmu_state->prev_secure_level;
  500. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  501. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  502. }
  503. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  504. DRMID(crtc), old_smmu_state, smmu_state->state,
  505. smmu_state->secure_level, ret);
  506. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  507. smmu_state->transition_type,
  508. smmu_state->transition_error,
  509. smmu_state->secure_level, smmu_state->prev_secure_level,
  510. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  511. smmu_state->sui_misr_state = NONE;
  512. smmu_state->transition_type = NONE;
  513. return ret;
  514. }
  515. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  516. struct drm_atomic_state *state)
  517. {
  518. struct drm_crtc *crtc;
  519. struct drm_crtc_state *old_crtc_state;
  520. struct drm_plane_state *old_plane_state, *new_plane_state;
  521. struct drm_plane *plane;
  522. struct drm_plane_state *plane_state;
  523. struct sde_kms *sde_kms = to_sde_kms(kms);
  524. struct drm_device *dev = sde_kms->dev;
  525. int i, ops = 0, ret = 0;
  526. bool old_valid_fb = false;
  527. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  528. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  529. if (!crtc->state || !crtc->state->active)
  530. continue;
  531. /*
  532. * It is safe to assume only one active crtc,
  533. * and compatible translation modes on the
  534. * planes staged on this crtc.
  535. * otherwise validation would have failed.
  536. * For this CRTC,
  537. */
  538. /*
  539. * 1. Check if old state on the CRTC has planes
  540. * staged with valid fbs
  541. */
  542. for_each_old_plane_in_state(state, plane, plane_state, i) {
  543. if (!plane_state->crtc)
  544. continue;
  545. if (plane_state->fb) {
  546. old_valid_fb = true;
  547. break;
  548. }
  549. }
  550. /*
  551. * 2.Get the operations needed to be performed before
  552. * secure transition can be initiated.
  553. */
  554. ops = sde_crtc_get_secure_transition_ops(crtc,
  555. old_crtc_state, old_valid_fb);
  556. if (ops < 0) {
  557. SDE_ERROR("invalid secure operations %x\n", ops);
  558. return ops;
  559. }
  560. if (!ops) {
  561. smmu_state->transition_error = false;
  562. goto no_ops;
  563. }
  564. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  565. crtc->base.id, ops, crtc->state);
  566. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  567. /* 3. Perform operations needed for secure transition */
  568. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  569. SDE_DEBUG("wait_for_transfer_done\n");
  570. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  571. }
  572. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  573. SDE_DEBUG("cleanup planes\n");
  574. drm_atomic_helper_cleanup_planes(dev, state);
  575. for_each_oldnew_plane_in_state(state, plane,
  576. old_plane_state, new_plane_state, i)
  577. sde_plane_destroy_fb(old_plane_state);
  578. }
  579. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  580. SDE_DEBUG("secure ctrl\n");
  581. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  582. }
  583. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  584. SDE_DEBUG("prepare planes %d",
  585. crtc->state->plane_mask);
  586. drm_atomic_crtc_for_each_plane(plane,
  587. crtc) {
  588. const struct drm_plane_helper_funcs *funcs;
  589. plane_state = plane->state;
  590. funcs = plane->helper_private;
  591. SDE_DEBUG("psde:%d FB[%u]\n",
  592. plane->base.id,
  593. plane->fb->base.id);
  594. if (!funcs)
  595. continue;
  596. if (funcs->prepare_fb(plane, plane_state)) {
  597. ret = funcs->prepare_fb(plane,
  598. plane_state);
  599. if (ret)
  600. return ret;
  601. }
  602. }
  603. }
  604. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  605. SDE_DEBUG("secure operations completed\n");
  606. }
  607. no_ops:
  608. return 0;
  609. }
  610. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  611. unsigned int splash_buffer_size,
  612. unsigned int ramdump_base,
  613. unsigned int ramdump_buffer_size)
  614. {
  615. unsigned long pfn_start, pfn_end, pfn_idx;
  616. int ret = 0;
  617. if (!mem_addr || !splash_buffer_size) {
  618. SDE_ERROR("invalid params\n");
  619. return -EINVAL;
  620. }
  621. /* leave ramdump memory only if base address matches */
  622. if (ramdump_base == mem_addr &&
  623. ramdump_buffer_size <= splash_buffer_size) {
  624. mem_addr += ramdump_buffer_size;
  625. splash_buffer_size -= ramdump_buffer_size;
  626. }
  627. pfn_start = mem_addr >> PAGE_SHIFT;
  628. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  629. if (ret) {
  630. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  631. return ret;
  632. }
  633. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  634. free_reserved_page(pfn_to_page(pfn_idx));
  635. return ret;
  636. }
  637. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  638. struct sde_splash_mem *splash)
  639. {
  640. struct msm_mmu *mmu = NULL;
  641. int ret = 0;
  642. if (!sde_kms->aspace[0]) {
  643. SDE_ERROR("aspace not found for sde kms node\n");
  644. return -EINVAL;
  645. }
  646. mmu = sde_kms->aspace[0]->mmu;
  647. if (!mmu) {
  648. SDE_ERROR("mmu not found for aspace\n");
  649. return -EINVAL;
  650. }
  651. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  652. SDE_ERROR("invalid input params for map\n");
  653. return -EINVAL;
  654. }
  655. if (!splash->ref_cnt) {
  656. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  657. splash->splash_buf_base,
  658. splash->splash_buf_size,
  659. IOMMU_READ | IOMMU_NOEXEC);
  660. if (ret)
  661. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  662. }
  663. splash->ref_cnt++;
  664. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  665. splash->splash_buf_base,
  666. splash->splash_buf_size,
  667. splash->ref_cnt);
  668. return ret;
  669. }
  670. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  671. {
  672. int i = 0;
  673. int ret = 0;
  674. if (!sde_kms)
  675. return -EINVAL;
  676. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  677. ret = _sde_kms_splash_mem_get(sde_kms,
  678. sde_kms->splash_data.splash_display[i].splash);
  679. if (ret)
  680. return ret;
  681. }
  682. return ret;
  683. }
  684. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  685. struct sde_splash_mem *splash)
  686. {
  687. struct msm_mmu *mmu = NULL;
  688. int rc = 0;
  689. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  690. SDE_ERROR("invalid params\n");
  691. return -EINVAL;
  692. }
  693. mmu = sde_kms->aspace[0]->mmu;
  694. if (!splash || !splash->ref_cnt ||
  695. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  696. return -EINVAL;
  697. splash->ref_cnt--;
  698. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  699. splash->splash_buf_base, splash->ref_cnt);
  700. if (!splash->ref_cnt) {
  701. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  702. splash->splash_buf_size);
  703. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  704. splash->splash_buf_size, splash->ramdump_base,
  705. splash->ramdump_size);
  706. splash->splash_buf_base = 0;
  707. splash->splash_buf_size = 0;
  708. }
  709. return rc;
  710. }
  711. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  712. {
  713. int i = 0;
  714. int ret = 0;
  715. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  716. return -EINVAL;
  717. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  718. ret = _sde_kms_splash_mem_put(sde_kms,
  719. sde_kms->splash_data.splash_display[i].splash);
  720. if (ret)
  721. return ret;
  722. }
  723. return ret;
  724. }
  725. static void sde_kms_prepare_commit(struct msm_kms *kms,
  726. struct drm_atomic_state *state)
  727. {
  728. struct sde_kms *sde_kms;
  729. struct msm_drm_private *priv;
  730. struct drm_device *dev;
  731. struct drm_encoder *encoder;
  732. struct drm_crtc *crtc;
  733. struct drm_crtc_state *crtc_state;
  734. int i, rc;
  735. if (!kms)
  736. return;
  737. sde_kms = to_sde_kms(kms);
  738. dev = sde_kms->dev;
  739. if (!dev || !dev->dev_private)
  740. return;
  741. priv = dev->dev_private;
  742. SDE_ATRACE_BEGIN("prepare_commit");
  743. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  744. if (rc < 0) {
  745. SDE_ERROR("failed to enable power resources %d\n", rc);
  746. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  747. goto end;
  748. }
  749. if (sde_kms->first_kickoff) {
  750. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  751. sde_kms->first_kickoff = false;
  752. }
  753. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  754. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  755. head) {
  756. if (encoder->crtc != crtc)
  757. continue;
  758. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  759. SDE_ERROR("crtc:%d, initiating hw reset\n",
  760. DRMID(crtc));
  761. sde_encoder_needs_hw_reset(encoder);
  762. sde_crtc_set_needs_hw_reset(crtc);
  763. }
  764. }
  765. }
  766. /*
  767. * NOTE: for secure use cases we want to apply the new HW
  768. * configuration only after completing preparation for secure
  769. * transitions prepare below if any transtions is required.
  770. */
  771. sde_kms_prepare_secure_transition(kms, state);
  772. end:
  773. SDE_ATRACE_END("prepare_commit");
  774. }
  775. static void sde_kms_commit(struct msm_kms *kms,
  776. struct drm_atomic_state *old_state)
  777. {
  778. struct sde_kms *sde_kms;
  779. struct drm_crtc *crtc;
  780. struct drm_crtc_state *old_crtc_state;
  781. int i;
  782. if (!kms || !old_state)
  783. return;
  784. sde_kms = to_sde_kms(kms);
  785. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  786. SDE_ERROR("power resource is not enabled\n");
  787. return;
  788. }
  789. SDE_ATRACE_BEGIN("sde_kms_commit");
  790. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  791. if (crtc->state->active) {
  792. SDE_EVT32(DRMID(crtc));
  793. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  794. }
  795. }
  796. SDE_ATRACE_END("sde_kms_commit");
  797. }
  798. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  799. struct sde_splash_display *splash_display)
  800. {
  801. if (!sde_kms || !splash_display ||
  802. !sde_kms->splash_data.num_splash_displays)
  803. return;
  804. if (sde_kms->splash_data.num_splash_regions)
  805. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  806. sde_kms->splash_data.num_splash_displays--;
  807. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  808. sde_kms->splash_data.num_splash_displays);
  809. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  810. }
  811. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  812. struct drm_crtc *crtc)
  813. {
  814. struct msm_drm_private *priv;
  815. struct sde_splash_display *splash_display;
  816. int i;
  817. if (!sde_kms || !crtc)
  818. return;
  819. priv = sde_kms->dev->dev_private;
  820. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  821. return;
  822. SDE_EVT32(DRMID(crtc), crtc->state->active,
  823. sde_kms->splash_data.num_splash_displays);
  824. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  825. splash_display = &sde_kms->splash_data.splash_display[i];
  826. if (splash_display->encoder &&
  827. crtc == splash_display->encoder->crtc)
  828. break;
  829. }
  830. if (i >= MAX_DSI_DISPLAYS)
  831. return;
  832. if (splash_display->cont_splash_enabled) {
  833. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  834. splash_display, false);
  835. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  836. }
  837. /* remove the votes if all displays are done with splash */
  838. if (!sde_kms->splash_data.num_splash_displays) {
  839. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  840. sde_power_data_bus_set_quota(&priv->phandle, i,
  841. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  842. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  843. pm_runtime_put_sync(sde_kms->dev->dev);
  844. }
  845. }
  846. static void sde_kms_complete_commit(struct msm_kms *kms,
  847. struct drm_atomic_state *old_state)
  848. {
  849. struct sde_kms *sde_kms;
  850. struct msm_drm_private *priv;
  851. struct drm_crtc *crtc;
  852. struct drm_crtc_state *old_crtc_state;
  853. struct drm_connector *connector;
  854. struct drm_connector_state *old_conn_state;
  855. struct msm_display_conn_params params;
  856. int i, rc = 0;
  857. if (!kms || !old_state)
  858. return;
  859. sde_kms = to_sde_kms(kms);
  860. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  861. return;
  862. priv = sde_kms->dev->dev_private;
  863. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  864. SDE_ERROR("power resource is not enabled\n");
  865. return;
  866. }
  867. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  868. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  869. sde_crtc_complete_commit(crtc, old_crtc_state);
  870. /* complete secure transitions if any */
  871. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  872. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  873. }
  874. for_each_old_connector_in_state(old_state, connector,
  875. old_conn_state, i) {
  876. struct sde_connector *c_conn;
  877. c_conn = to_sde_connector(connector);
  878. if (!c_conn->ops.post_kickoff)
  879. continue;
  880. memset(&params, 0, sizeof(params));
  881. sde_connector_complete_qsync_commit(connector, &params);
  882. rc = c_conn->ops.post_kickoff(connector, &params);
  883. if (rc) {
  884. pr_err("Connector Post kickoff failed rc=%d\n",
  885. rc);
  886. }
  887. }
  888. pm_runtime_put_sync(sde_kms->dev->dev);
  889. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  890. _sde_kms_release_splash_resource(sde_kms, crtc);
  891. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  892. SDE_ATRACE_END("sde_kms_complete_commit");
  893. }
  894. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  895. struct drm_crtc *crtc)
  896. {
  897. struct drm_encoder *encoder;
  898. struct drm_device *dev;
  899. int ret;
  900. if (!kms || !crtc || !crtc->state) {
  901. SDE_ERROR("invalid params\n");
  902. return;
  903. }
  904. dev = crtc->dev;
  905. if (!crtc->state->enable) {
  906. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  907. return;
  908. }
  909. if (!crtc->state->active) {
  910. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  911. return;
  912. }
  913. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  914. SDE_ERROR("power resource is not enabled\n");
  915. return;
  916. }
  917. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  918. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  919. if (encoder->crtc != crtc)
  920. continue;
  921. /*
  922. * Wait for post-flush if necessary to delay before
  923. * plane_cleanup. For example, wait for vsync in case of video
  924. * mode panels. This may be a no-op for command mode panels.
  925. */
  926. SDE_EVT32_VERBOSE(DRMID(crtc));
  927. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  928. if (ret && ret != -EWOULDBLOCK) {
  929. SDE_ERROR("wait for commit done returned %d\n", ret);
  930. sde_crtc_request_frame_reset(crtc);
  931. break;
  932. }
  933. sde_crtc_complete_flip(crtc, NULL);
  934. }
  935. sde_crtc_static_cache_read_kickoff(crtc);
  936. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  937. }
  938. static void sde_kms_prepare_fence(struct msm_kms *kms,
  939. struct drm_atomic_state *old_state)
  940. {
  941. struct drm_crtc *crtc;
  942. struct drm_crtc_state *old_crtc_state;
  943. int i, rc;
  944. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  945. SDE_ERROR("invalid argument(s)\n");
  946. return;
  947. }
  948. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  949. retry:
  950. /* attempt to acquire ww mutex for connection */
  951. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  952. old_state->acquire_ctx);
  953. if (rc == -EDEADLK) {
  954. drm_modeset_backoff(old_state->acquire_ctx);
  955. goto retry;
  956. }
  957. /* old_state actually contains updated crtc pointers */
  958. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  959. if (crtc->state->active || crtc->state->active_changed)
  960. sde_crtc_prepare_commit(crtc, old_crtc_state);
  961. }
  962. SDE_ATRACE_END("sde_kms_prepare_fence");
  963. }
  964. /**
  965. * _sde_kms_get_displays - query for underlying display handles and cache them
  966. * @sde_kms: Pointer to sde kms structure
  967. * Returns: Zero on success
  968. */
  969. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  970. {
  971. int rc = -ENOMEM;
  972. if (!sde_kms) {
  973. SDE_ERROR("invalid sde kms\n");
  974. return -EINVAL;
  975. }
  976. /* dsi */
  977. sde_kms->dsi_displays = NULL;
  978. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  979. if (sde_kms->dsi_display_count) {
  980. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  981. sizeof(void *),
  982. GFP_KERNEL);
  983. if (!sde_kms->dsi_displays) {
  984. SDE_ERROR("failed to allocate dsi displays\n");
  985. goto exit_deinit_dsi;
  986. }
  987. sde_kms->dsi_display_count =
  988. dsi_display_get_active_displays(sde_kms->dsi_displays,
  989. sde_kms->dsi_display_count);
  990. }
  991. /* wb */
  992. sde_kms->wb_displays = NULL;
  993. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  994. if (sde_kms->wb_display_count) {
  995. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  996. sizeof(void *),
  997. GFP_KERNEL);
  998. if (!sde_kms->wb_displays) {
  999. SDE_ERROR("failed to allocate wb displays\n");
  1000. goto exit_deinit_wb;
  1001. }
  1002. sde_kms->wb_display_count =
  1003. wb_display_get_displays(sde_kms->wb_displays,
  1004. sde_kms->wb_display_count);
  1005. }
  1006. /* dp */
  1007. sde_kms->dp_displays = NULL;
  1008. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1009. if (sde_kms->dp_display_count) {
  1010. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1011. sizeof(void *), GFP_KERNEL);
  1012. if (!sde_kms->dp_displays) {
  1013. SDE_ERROR("failed to allocate dp displays\n");
  1014. goto exit_deinit_dp;
  1015. }
  1016. sde_kms->dp_display_count =
  1017. dp_display_get_displays(sde_kms->dp_displays,
  1018. sde_kms->dp_display_count);
  1019. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1020. }
  1021. return 0;
  1022. exit_deinit_dp:
  1023. kfree(sde_kms->dp_displays);
  1024. sde_kms->dp_stream_count = 0;
  1025. sde_kms->dp_display_count = 0;
  1026. sde_kms->dp_displays = NULL;
  1027. exit_deinit_wb:
  1028. kfree(sde_kms->wb_displays);
  1029. sde_kms->wb_display_count = 0;
  1030. sde_kms->wb_displays = NULL;
  1031. exit_deinit_dsi:
  1032. kfree(sde_kms->dsi_displays);
  1033. sde_kms->dsi_display_count = 0;
  1034. sde_kms->dsi_displays = NULL;
  1035. return rc;
  1036. }
  1037. /**
  1038. * _sde_kms_release_displays - release cache of underlying display handles
  1039. * @sde_kms: Pointer to sde kms structure
  1040. */
  1041. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1042. {
  1043. if (!sde_kms) {
  1044. SDE_ERROR("invalid sde kms\n");
  1045. return;
  1046. }
  1047. kfree(sde_kms->wb_displays);
  1048. sde_kms->wb_displays = NULL;
  1049. sde_kms->wb_display_count = 0;
  1050. kfree(sde_kms->dsi_displays);
  1051. sde_kms->dsi_displays = NULL;
  1052. sde_kms->dsi_display_count = 0;
  1053. }
  1054. /**
  1055. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1056. * for underlying displays
  1057. * @dev: Pointer to drm device structure
  1058. * @priv: Pointer to private drm device data
  1059. * @sde_kms: Pointer to sde kms structure
  1060. * Returns: Zero on success
  1061. */
  1062. static int _sde_kms_setup_displays(struct drm_device *dev,
  1063. struct msm_drm_private *priv,
  1064. struct sde_kms *sde_kms)
  1065. {
  1066. static const struct sde_connector_ops dsi_ops = {
  1067. .set_info_blob = dsi_conn_set_info_blob,
  1068. .detect = dsi_conn_detect,
  1069. .get_modes = dsi_connector_get_modes,
  1070. .pre_destroy = dsi_connector_put_modes,
  1071. .mode_valid = dsi_conn_mode_valid,
  1072. .get_info = dsi_display_get_info,
  1073. .set_backlight = dsi_display_set_backlight,
  1074. .soft_reset = dsi_display_soft_reset,
  1075. .pre_kickoff = dsi_conn_pre_kickoff,
  1076. .clk_ctrl = dsi_display_clk_ctrl,
  1077. .set_power = dsi_display_set_power,
  1078. .get_mode_info = dsi_conn_get_mode_info,
  1079. .get_dst_format = dsi_display_get_dst_format,
  1080. .post_kickoff = dsi_conn_post_kickoff,
  1081. .check_status = dsi_display_check_status,
  1082. .enable_event = dsi_conn_enable_event,
  1083. .cmd_transfer = dsi_display_cmd_transfer,
  1084. .cont_splash_config = dsi_display_cont_splash_config,
  1085. .get_panel_vfp = dsi_display_get_panel_vfp,
  1086. .get_default_lms = dsi_display_get_default_lms,
  1087. };
  1088. static const struct sde_connector_ops wb_ops = {
  1089. .post_init = sde_wb_connector_post_init,
  1090. .set_info_blob = sde_wb_connector_set_info_blob,
  1091. .detect = sde_wb_connector_detect,
  1092. .get_modes = sde_wb_connector_get_modes,
  1093. .set_property = sde_wb_connector_set_property,
  1094. .get_info = sde_wb_get_info,
  1095. .soft_reset = NULL,
  1096. .get_mode_info = sde_wb_get_mode_info,
  1097. .get_dst_format = NULL,
  1098. .check_status = NULL,
  1099. .cmd_transfer = NULL,
  1100. .cont_splash_config = NULL,
  1101. .get_panel_vfp = NULL,
  1102. };
  1103. static const struct sde_connector_ops dp_ops = {
  1104. .post_init = dp_connector_post_init,
  1105. .detect = dp_connector_detect,
  1106. .get_modes = dp_connector_get_modes,
  1107. .atomic_check = dp_connector_atomic_check,
  1108. .mode_valid = dp_connector_mode_valid,
  1109. .get_info = dp_connector_get_info,
  1110. .get_mode_info = dp_connector_get_mode_info,
  1111. .post_open = dp_connector_post_open,
  1112. .check_status = NULL,
  1113. .set_colorspace = dp_connector_set_colorspace,
  1114. .config_hdr = dp_connector_config_hdr,
  1115. .cmd_transfer = NULL,
  1116. .cont_splash_config = NULL,
  1117. .get_panel_vfp = NULL,
  1118. .update_pps = dp_connector_update_pps,
  1119. };
  1120. struct msm_display_info info;
  1121. struct drm_encoder *encoder;
  1122. void *display, *connector;
  1123. int i, max_encoders;
  1124. int rc = 0;
  1125. u32 dsc_count = 0, mixer_count = 0;
  1126. u32 max_dp_dsc_count, max_dp_mixer_count;
  1127. if (!dev || !priv || !sde_kms) {
  1128. SDE_ERROR("invalid argument(s)\n");
  1129. return -EINVAL;
  1130. }
  1131. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1132. sde_kms->dp_display_count +
  1133. sde_kms->dp_stream_count;
  1134. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1135. max_encoders = ARRAY_SIZE(priv->encoders);
  1136. SDE_ERROR("capping number of displays to %d", max_encoders);
  1137. }
  1138. /* wb */
  1139. for (i = 0; i < sde_kms->wb_display_count &&
  1140. priv->num_encoders < max_encoders; ++i) {
  1141. display = sde_kms->wb_displays[i];
  1142. encoder = NULL;
  1143. memset(&info, 0x0, sizeof(info));
  1144. rc = sde_wb_get_info(NULL, &info, display);
  1145. if (rc) {
  1146. SDE_ERROR("wb get_info %d failed\n", i);
  1147. continue;
  1148. }
  1149. encoder = sde_encoder_init(dev, &info);
  1150. if (IS_ERR_OR_NULL(encoder)) {
  1151. SDE_ERROR("encoder init failed for wb %d\n", i);
  1152. continue;
  1153. }
  1154. rc = sde_wb_drm_init(display, encoder);
  1155. if (rc) {
  1156. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1157. sde_encoder_destroy(encoder);
  1158. continue;
  1159. }
  1160. connector = sde_connector_init(dev,
  1161. encoder,
  1162. 0,
  1163. display,
  1164. &wb_ops,
  1165. DRM_CONNECTOR_POLL_HPD,
  1166. DRM_MODE_CONNECTOR_VIRTUAL);
  1167. if (connector) {
  1168. priv->encoders[priv->num_encoders++] = encoder;
  1169. priv->connectors[priv->num_connectors++] = connector;
  1170. } else {
  1171. SDE_ERROR("wb %d connector init failed\n", i);
  1172. sde_wb_drm_deinit(display);
  1173. sde_encoder_destroy(encoder);
  1174. }
  1175. }
  1176. /* dsi */
  1177. for (i = 0; i < sde_kms->dsi_display_count &&
  1178. priv->num_encoders < max_encoders; ++i) {
  1179. display = sde_kms->dsi_displays[i];
  1180. encoder = NULL;
  1181. memset(&info, 0x0, sizeof(info));
  1182. rc = dsi_display_get_info(NULL, &info, display);
  1183. if (rc) {
  1184. SDE_ERROR("dsi get_info %d failed\n", i);
  1185. continue;
  1186. }
  1187. encoder = sde_encoder_init(dev, &info);
  1188. if (IS_ERR_OR_NULL(encoder)) {
  1189. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1190. continue;
  1191. }
  1192. rc = dsi_display_drm_bridge_init(display, encoder);
  1193. if (rc) {
  1194. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1195. sde_encoder_destroy(encoder);
  1196. continue;
  1197. }
  1198. connector = sde_connector_init(dev,
  1199. encoder,
  1200. dsi_display_get_drm_panel(display),
  1201. display,
  1202. &dsi_ops,
  1203. DRM_CONNECTOR_POLL_HPD,
  1204. DRM_MODE_CONNECTOR_DSI);
  1205. if (connector) {
  1206. priv->encoders[priv->num_encoders++] = encoder;
  1207. priv->connectors[priv->num_connectors++] = connector;
  1208. } else {
  1209. SDE_ERROR("dsi %d connector init failed\n", i);
  1210. dsi_display_drm_bridge_deinit(display);
  1211. sde_encoder_destroy(encoder);
  1212. continue;
  1213. }
  1214. rc = dsi_display_drm_ext_bridge_init(display,
  1215. encoder, connector);
  1216. if (rc) {
  1217. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1218. dsi_display_drm_bridge_deinit(display);
  1219. sde_connector_destroy(connector);
  1220. sde_encoder_destroy(encoder);
  1221. }
  1222. dsc_count += info.dsc_count;
  1223. mixer_count += info.lm_count;
  1224. }
  1225. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1226. sde_kms->catalog->mixer_count - mixer_count : 0;
  1227. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1228. sde_kms->catalog->dsc_count - dsc_count : 0;
  1229. /* dp */
  1230. for (i = 0; i < sde_kms->dp_display_count &&
  1231. priv->num_encoders < max_encoders; ++i) {
  1232. int idx;
  1233. display = sde_kms->dp_displays[i];
  1234. encoder = NULL;
  1235. memset(&info, 0x0, sizeof(info));
  1236. rc = dp_connector_get_info(NULL, &info, display);
  1237. if (rc) {
  1238. SDE_ERROR("dp get_info %d failed\n", i);
  1239. continue;
  1240. }
  1241. encoder = sde_encoder_init(dev, &info);
  1242. if (IS_ERR_OR_NULL(encoder)) {
  1243. SDE_ERROR("dp encoder init failed %d\n", i);
  1244. continue;
  1245. }
  1246. rc = dp_drm_bridge_init(display, encoder,
  1247. max_dp_mixer_count, max_dp_dsc_count);
  1248. if (rc) {
  1249. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1250. sde_encoder_destroy(encoder);
  1251. continue;
  1252. }
  1253. connector = sde_connector_init(dev,
  1254. encoder,
  1255. NULL,
  1256. display,
  1257. &dp_ops,
  1258. DRM_CONNECTOR_POLL_HPD,
  1259. DRM_MODE_CONNECTOR_DisplayPort);
  1260. if (connector) {
  1261. priv->encoders[priv->num_encoders++] = encoder;
  1262. priv->connectors[priv->num_connectors++] = connector;
  1263. } else {
  1264. SDE_ERROR("dp %d connector init failed\n", i);
  1265. dp_drm_bridge_deinit(display);
  1266. sde_encoder_destroy(encoder);
  1267. }
  1268. /* update display cap to MST_MODE for DP MST encoders */
  1269. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1270. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1271. priv->num_encoders < max_encoders; idx++) {
  1272. info.h_tile_instance[0] = idx;
  1273. encoder = sde_encoder_init(dev, &info);
  1274. if (IS_ERR_OR_NULL(encoder)) {
  1275. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1276. continue;
  1277. }
  1278. rc = dp_mst_drm_bridge_init(display, encoder);
  1279. if (rc) {
  1280. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1281. i, rc);
  1282. sde_encoder_destroy(encoder);
  1283. continue;
  1284. }
  1285. priv->encoders[priv->num_encoders++] = encoder;
  1286. }
  1287. }
  1288. return 0;
  1289. }
  1290. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1291. {
  1292. struct msm_drm_private *priv;
  1293. int i;
  1294. if (!sde_kms) {
  1295. SDE_ERROR("invalid sde_kms\n");
  1296. return;
  1297. } else if (!sde_kms->dev) {
  1298. SDE_ERROR("invalid dev\n");
  1299. return;
  1300. } else if (!sde_kms->dev->dev_private) {
  1301. SDE_ERROR("invalid dev_private\n");
  1302. return;
  1303. }
  1304. priv = sde_kms->dev->dev_private;
  1305. for (i = 0; i < priv->num_crtcs; i++)
  1306. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1307. priv->num_crtcs = 0;
  1308. for (i = 0; i < priv->num_planes; i++)
  1309. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1310. priv->num_planes = 0;
  1311. for (i = 0; i < priv->num_connectors; i++)
  1312. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1313. priv->num_connectors = 0;
  1314. for (i = 0; i < priv->num_encoders; i++)
  1315. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1316. priv->num_encoders = 0;
  1317. _sde_kms_release_displays(sde_kms);
  1318. }
  1319. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1320. {
  1321. struct drm_device *dev;
  1322. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1323. struct drm_crtc *crtc;
  1324. struct msm_drm_private *priv;
  1325. struct sde_mdss_cfg *catalog;
  1326. int primary_planes_idx = 0, i, ret;
  1327. int max_crtc_count;
  1328. u32 sspp_id[MAX_PLANES];
  1329. u32 master_plane_id[MAX_PLANES];
  1330. u32 num_virt_planes = 0;
  1331. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1332. SDE_ERROR("invalid sde_kms\n");
  1333. return -EINVAL;
  1334. }
  1335. dev = sde_kms->dev;
  1336. priv = dev->dev_private;
  1337. catalog = sde_kms->catalog;
  1338. ret = sde_core_irq_domain_add(sde_kms);
  1339. if (ret)
  1340. goto fail_irq;
  1341. /*
  1342. * Query for underlying display drivers, and create connectors,
  1343. * bridges and encoders for them.
  1344. */
  1345. if (!_sde_kms_get_displays(sde_kms))
  1346. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1347. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1348. /* Create the planes */
  1349. for (i = 0; i < catalog->sspp_count; i++) {
  1350. bool primary = true;
  1351. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1352. || primary_planes_idx >= max_crtc_count)
  1353. primary = false;
  1354. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1355. (1UL << max_crtc_count) - 1, 0);
  1356. if (IS_ERR(plane)) {
  1357. SDE_ERROR("sde_plane_init failed\n");
  1358. ret = PTR_ERR(plane);
  1359. goto fail;
  1360. }
  1361. priv->planes[priv->num_planes++] = plane;
  1362. if (primary)
  1363. primary_planes[primary_planes_idx++] = plane;
  1364. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1365. sde_is_custom_client()) {
  1366. int priority =
  1367. catalog->sspp[i].sblk->smart_dma_priority;
  1368. sspp_id[priority - 1] = catalog->sspp[i].id;
  1369. master_plane_id[priority - 1] = plane->base.id;
  1370. num_virt_planes++;
  1371. }
  1372. }
  1373. /* Initialize smart DMA virtual planes */
  1374. for (i = 0; i < num_virt_planes; i++) {
  1375. plane = sde_plane_init(dev, sspp_id[i], false,
  1376. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1377. if (IS_ERR(plane)) {
  1378. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1379. ret = PTR_ERR(plane);
  1380. goto fail;
  1381. }
  1382. priv->planes[priv->num_planes++] = plane;
  1383. }
  1384. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1385. /* Create one CRTC per encoder */
  1386. for (i = 0; i < max_crtc_count; i++) {
  1387. crtc = sde_crtc_init(dev, primary_planes[i]);
  1388. if (IS_ERR(crtc)) {
  1389. ret = PTR_ERR(crtc);
  1390. goto fail;
  1391. }
  1392. priv->crtcs[priv->num_crtcs++] = crtc;
  1393. }
  1394. if (sde_is_custom_client()) {
  1395. /* All CRTCs are compatible with all planes */
  1396. for (i = 0; i < priv->num_planes; i++)
  1397. priv->planes[i]->possible_crtcs =
  1398. (1 << priv->num_crtcs) - 1;
  1399. }
  1400. /* All CRTCs are compatible with all encoders */
  1401. for (i = 0; i < priv->num_encoders; i++)
  1402. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1403. return 0;
  1404. fail:
  1405. _sde_kms_drm_obj_destroy(sde_kms);
  1406. fail_irq:
  1407. sde_core_irq_domain_fini(sde_kms);
  1408. return ret;
  1409. }
  1410. /**
  1411. * sde_kms_timeline_status - provides current timeline status
  1412. * This API should be called without mode config lock.
  1413. * @dev: Pointer to drm device
  1414. */
  1415. void sde_kms_timeline_status(struct drm_device *dev)
  1416. {
  1417. struct drm_crtc *crtc;
  1418. struct drm_connector *conn;
  1419. struct drm_connector_list_iter conn_iter;
  1420. if (!dev) {
  1421. SDE_ERROR("invalid drm device node\n");
  1422. return;
  1423. }
  1424. drm_for_each_crtc(crtc, dev)
  1425. sde_crtc_timeline_status(crtc);
  1426. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1427. /*
  1428. *Probably locked from last close dumping status anyway
  1429. */
  1430. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1431. drm_connector_list_iter_begin(dev, &conn_iter);
  1432. drm_for_each_connector_iter(conn, &conn_iter)
  1433. sde_conn_timeline_status(conn);
  1434. drm_connector_list_iter_end(&conn_iter);
  1435. return;
  1436. }
  1437. mutex_lock(&dev->mode_config.mutex);
  1438. drm_connector_list_iter_begin(dev, &conn_iter);
  1439. drm_for_each_connector_iter(conn, &conn_iter)
  1440. sde_conn_timeline_status(conn);
  1441. drm_connector_list_iter_end(&conn_iter);
  1442. mutex_unlock(&dev->mode_config.mutex);
  1443. }
  1444. static int sde_kms_postinit(struct msm_kms *kms)
  1445. {
  1446. struct sde_kms *sde_kms = to_sde_kms(kms);
  1447. struct drm_device *dev;
  1448. struct drm_crtc *crtc;
  1449. int rc;
  1450. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1451. SDE_ERROR("invalid sde_kms\n");
  1452. return -EINVAL;
  1453. }
  1454. dev = sde_kms->dev;
  1455. rc = _sde_debugfs_init(sde_kms);
  1456. if (rc)
  1457. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1458. drm_for_each_crtc(crtc, dev)
  1459. sde_crtc_post_init(dev, crtc);
  1460. return rc;
  1461. }
  1462. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1463. struct drm_encoder *encoder)
  1464. {
  1465. return rate;
  1466. }
  1467. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1468. struct platform_device *pdev)
  1469. {
  1470. struct drm_device *dev;
  1471. struct msm_drm_private *priv;
  1472. int i;
  1473. if (!sde_kms || !pdev)
  1474. return;
  1475. dev = sde_kms->dev;
  1476. if (!dev)
  1477. return;
  1478. priv = dev->dev_private;
  1479. if (!priv)
  1480. return;
  1481. if (sde_kms->genpd_init) {
  1482. sde_kms->genpd_init = false;
  1483. pm_genpd_remove(&sde_kms->genpd);
  1484. of_genpd_del_provider(pdev->dev.of_node);
  1485. }
  1486. if (sde_kms->hw_intr)
  1487. sde_hw_intr_destroy(sde_kms->hw_intr);
  1488. sde_kms->hw_intr = NULL;
  1489. if (sde_kms->power_event)
  1490. sde_power_handle_unregister_event(
  1491. &priv->phandle, sde_kms->power_event);
  1492. _sde_kms_release_displays(sde_kms);
  1493. _sde_kms_unmap_all_splash_regions(sde_kms);
  1494. /* safe to call these more than once during shutdown */
  1495. _sde_debugfs_destroy(sde_kms);
  1496. _sde_kms_mmu_destroy(sde_kms);
  1497. if (sde_kms->catalog) {
  1498. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1499. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1500. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1501. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1502. }
  1503. }
  1504. if (sde_kms->rm_init)
  1505. sde_rm_destroy(&sde_kms->rm);
  1506. sde_kms->rm_init = false;
  1507. if (sde_kms->catalog)
  1508. sde_hw_catalog_deinit(sde_kms->catalog);
  1509. sde_kms->catalog = NULL;
  1510. if (sde_kms->sid)
  1511. msm_iounmap(pdev, sde_kms->sid);
  1512. sde_kms->sid = NULL;
  1513. if (sde_kms->reg_dma)
  1514. msm_iounmap(pdev, sde_kms->reg_dma);
  1515. sde_kms->reg_dma = NULL;
  1516. if (sde_kms->vbif[VBIF_NRT])
  1517. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1518. sde_kms->vbif[VBIF_NRT] = NULL;
  1519. if (sde_kms->vbif[VBIF_RT])
  1520. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1521. sde_kms->vbif[VBIF_RT] = NULL;
  1522. if (sde_kms->mmio)
  1523. msm_iounmap(pdev, sde_kms->mmio);
  1524. sde_kms->mmio = NULL;
  1525. sde_reg_dma_deinit();
  1526. }
  1527. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1528. {
  1529. int i;
  1530. if (!sde_kms)
  1531. return -EINVAL;
  1532. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1533. struct msm_mmu *mmu;
  1534. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1535. if (!aspace)
  1536. continue;
  1537. mmu = sde_kms->aspace[i]->mmu;
  1538. if (secure_only &&
  1539. !aspace->mmu->funcs->is_domain_secure(mmu))
  1540. continue;
  1541. /* cleanup aspace before detaching */
  1542. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1543. SDE_DEBUG("Detaching domain:%d\n", i);
  1544. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1545. ARRAY_SIZE(iommu_ports));
  1546. aspace->domain_attached = false;
  1547. }
  1548. return 0;
  1549. }
  1550. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1551. {
  1552. int i;
  1553. if (!sde_kms)
  1554. return -EINVAL;
  1555. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1556. struct msm_mmu *mmu;
  1557. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1558. if (!aspace)
  1559. continue;
  1560. mmu = sde_kms->aspace[i]->mmu;
  1561. if (secure_only &&
  1562. !aspace->mmu->funcs->is_domain_secure(mmu))
  1563. continue;
  1564. SDE_DEBUG("Attaching domain:%d\n", i);
  1565. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1566. ARRAY_SIZE(iommu_ports));
  1567. aspace->domain_attached = true;
  1568. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1569. }
  1570. return 0;
  1571. }
  1572. static void sde_kms_destroy(struct msm_kms *kms)
  1573. {
  1574. struct sde_kms *sde_kms;
  1575. struct drm_device *dev;
  1576. if (!kms) {
  1577. SDE_ERROR("invalid kms\n");
  1578. return;
  1579. }
  1580. sde_kms = to_sde_kms(kms);
  1581. dev = sde_kms->dev;
  1582. if (!dev || !dev->dev) {
  1583. SDE_ERROR("invalid device\n");
  1584. return;
  1585. }
  1586. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1587. kfree(sde_kms);
  1588. }
  1589. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1590. struct drm_atomic_state *state)
  1591. {
  1592. struct drm_device *dev = sde_kms->dev;
  1593. struct drm_plane *plane;
  1594. struct drm_plane_state *plane_state;
  1595. struct drm_crtc *crtc;
  1596. struct drm_crtc_state *crtc_state;
  1597. struct drm_connector *conn;
  1598. struct drm_connector_state *conn_state;
  1599. struct drm_connector_list_iter conn_iter;
  1600. int ret = 0;
  1601. drm_for_each_plane(plane, dev) {
  1602. plane_state = drm_atomic_get_plane_state(state, plane);
  1603. if (IS_ERR(plane_state)) {
  1604. ret = PTR_ERR(plane_state);
  1605. SDE_ERROR("error %d getting plane %d state\n",
  1606. ret, DRMID(plane));
  1607. return ret;
  1608. }
  1609. ret = sde_plane_helper_reset_custom_properties(plane,
  1610. plane_state);
  1611. if (ret) {
  1612. SDE_ERROR("error %d resetting plane props %d\n",
  1613. ret, DRMID(plane));
  1614. return ret;
  1615. }
  1616. }
  1617. drm_for_each_crtc(crtc, dev) {
  1618. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1619. if (IS_ERR(crtc_state)) {
  1620. ret = PTR_ERR(crtc_state);
  1621. SDE_ERROR("error %d getting crtc %d state\n",
  1622. ret, DRMID(crtc));
  1623. return ret;
  1624. }
  1625. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1626. if (ret) {
  1627. SDE_ERROR("error %d resetting crtc props %d\n",
  1628. ret, DRMID(crtc));
  1629. return ret;
  1630. }
  1631. }
  1632. drm_connector_list_iter_begin(dev, &conn_iter);
  1633. drm_for_each_connector_iter(conn, &conn_iter) {
  1634. conn_state = drm_atomic_get_connector_state(state, conn);
  1635. if (IS_ERR(conn_state)) {
  1636. ret = PTR_ERR(conn_state);
  1637. SDE_ERROR("error %d getting connector %d state\n",
  1638. ret, DRMID(conn));
  1639. return ret;
  1640. }
  1641. ret = sde_connector_helper_reset_custom_properties(conn,
  1642. conn_state);
  1643. if (ret) {
  1644. SDE_ERROR("error %d resetting connector props %d\n",
  1645. ret, DRMID(conn));
  1646. return ret;
  1647. }
  1648. }
  1649. drm_connector_list_iter_end(&conn_iter);
  1650. return ret;
  1651. }
  1652. static void sde_kms_lastclose(struct msm_kms *kms)
  1653. {
  1654. struct sde_kms *sde_kms;
  1655. struct drm_device *dev;
  1656. struct drm_atomic_state *state;
  1657. struct drm_modeset_acquire_ctx ctx;
  1658. int ret;
  1659. if (!kms) {
  1660. SDE_ERROR("invalid argument\n");
  1661. return;
  1662. }
  1663. sde_kms = to_sde_kms(kms);
  1664. dev = sde_kms->dev;
  1665. drm_modeset_acquire_init(&ctx, 0);
  1666. state = drm_atomic_state_alloc(dev);
  1667. if (!state) {
  1668. ret = -ENOMEM;
  1669. goto out_ctx;
  1670. }
  1671. state->acquire_ctx = &ctx;
  1672. retry:
  1673. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1674. if (ret)
  1675. goto out_state;
  1676. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1677. if (ret)
  1678. goto out_state;
  1679. ret = drm_atomic_commit(state);
  1680. out_state:
  1681. if (ret == -EDEADLK)
  1682. goto backoff;
  1683. drm_atomic_state_put(state);
  1684. out_ctx:
  1685. drm_modeset_drop_locks(&ctx);
  1686. drm_modeset_acquire_fini(&ctx);
  1687. if (ret)
  1688. SDE_ERROR("kms lastclose failed: %d\n", ret);
  1689. return;
  1690. backoff:
  1691. drm_atomic_state_clear(state);
  1692. drm_modeset_backoff(&ctx);
  1693. goto retry;
  1694. }
  1695. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1696. struct drm_atomic_state *state)
  1697. {
  1698. struct sde_kms *sde_kms;
  1699. struct drm_device *dev;
  1700. struct drm_crtc *crtc;
  1701. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1702. struct drm_crtc_state *crtc_state;
  1703. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1704. bool sec_session = false, global_sec_session = false;
  1705. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1706. int i;
  1707. if (!kms || !state) {
  1708. return -EINVAL;
  1709. SDE_ERROR("invalid arguments\n");
  1710. }
  1711. sde_kms = to_sde_kms(kms);
  1712. dev = sde_kms->dev;
  1713. /* iterate state object for active secure/non-secure crtc */
  1714. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1715. if (!crtc_state->active)
  1716. continue;
  1717. active_crtc_cnt++;
  1718. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1719. &fb_sec, &fb_sec_dir);
  1720. if (fb_sec_dir)
  1721. sec_session = true;
  1722. cur_crtc = crtc;
  1723. }
  1724. /* iterate global list for active and secure/non-secure crtc */
  1725. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1726. if (!crtc->state->active)
  1727. continue;
  1728. global_active_crtc_cnt++;
  1729. /* update only when crtc is not the same as current crtc */
  1730. if (crtc != cur_crtc) {
  1731. fb_ns = fb_sec = fb_sec_dir = 0;
  1732. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1733. &fb_sec, &fb_sec_dir);
  1734. if (fb_sec_dir)
  1735. global_sec_session = true;
  1736. global_crtc = crtc;
  1737. }
  1738. }
  1739. if (!global_sec_session && !sec_session)
  1740. return 0;
  1741. /*
  1742. * - fail crtc commit, if secure-camera/secure-ui session is
  1743. * in-progress in any other display
  1744. * - fail secure-camera/secure-ui crtc commit, if any other display
  1745. * session is in-progress
  1746. */
  1747. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1748. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1749. SDE_ERROR(
  1750. "crtc%d secure check failed global_active:%d active:%d\n",
  1751. cur_crtc ? cur_crtc->base.id : -1,
  1752. global_active_crtc_cnt, active_crtc_cnt);
  1753. return -EPERM;
  1754. /*
  1755. * As only one crtc is allowed during secure session, the crtc
  1756. * in this commit should match with the global crtc
  1757. */
  1758. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1759. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1760. cur_crtc->base.id, sec_session,
  1761. global_crtc->base.id, global_sec_session);
  1762. return -EPERM;
  1763. }
  1764. return 0;
  1765. }
  1766. static int sde_kms_atomic_check(struct msm_kms *kms,
  1767. struct drm_atomic_state *state)
  1768. {
  1769. struct sde_kms *sde_kms;
  1770. struct drm_device *dev;
  1771. int ret;
  1772. if (!kms || !state)
  1773. return -EINVAL;
  1774. sde_kms = to_sde_kms(kms);
  1775. dev = sde_kms->dev;
  1776. SDE_ATRACE_BEGIN("atomic_check");
  1777. if (sde_kms_is_suspend_blocked(dev)) {
  1778. SDE_DEBUG("suspended, skip atomic_check\n");
  1779. ret = -EBUSY;
  1780. goto end;
  1781. }
  1782. ret = drm_atomic_helper_check(dev, state);
  1783. if (ret)
  1784. goto end;
  1785. /*
  1786. * Check if any secure transition(moving CRTC between secure and
  1787. * non-secure state and vice-versa) is allowed or not. when moving
  1788. * to secure state, planes with fb_mode set to dir_translated only can
  1789. * be staged on the CRTC, and only one CRTC can be active during
  1790. * Secure state
  1791. */
  1792. ret = sde_kms_check_secure_transition(kms, state);
  1793. end:
  1794. SDE_ATRACE_END("atomic_check");
  1795. return ret;
  1796. }
  1797. static struct msm_gem_address_space*
  1798. _sde_kms_get_address_space(struct msm_kms *kms,
  1799. unsigned int domain)
  1800. {
  1801. struct sde_kms *sde_kms;
  1802. if (!kms) {
  1803. SDE_ERROR("invalid kms\n");
  1804. return NULL;
  1805. }
  1806. sde_kms = to_sde_kms(kms);
  1807. if (!sde_kms) {
  1808. SDE_ERROR("invalid sde_kms\n");
  1809. return NULL;
  1810. }
  1811. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1812. return NULL;
  1813. return (sde_kms->aspace[domain] &&
  1814. sde_kms->aspace[domain]->domain_attached) ?
  1815. sde_kms->aspace[domain] : NULL;
  1816. }
  1817. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1818. unsigned int domain)
  1819. {
  1820. struct sde_kms *sde_kms;
  1821. struct device *dev;
  1822. struct msm_gem_address_space *aspace;
  1823. if (!kms) {
  1824. SDE_ERROR("invalid kms\n");
  1825. return NULL;
  1826. }
  1827. sde_kms = to_sde_kms(kms);
  1828. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1829. SDE_ERROR("invalid params\n");
  1830. return NULL;
  1831. }
  1832. /* return default device, when IOMMU is not present */
  1833. if (!iommu_present(&platform_bus_type)) {
  1834. dev = sde_kms->dev->dev;
  1835. } else {
  1836. aspace = _sde_kms_get_address_space(kms, domain);
  1837. dev = (aspace && aspace->domain_attached) ?
  1838. msm_gem_get_aspace_device(aspace) : NULL;
  1839. }
  1840. return dev;
  1841. }
  1842. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1843. {
  1844. struct drm_device *dev = NULL;
  1845. struct sde_kms *sde_kms = NULL;
  1846. struct drm_connector *connector = NULL;
  1847. struct drm_connector_list_iter conn_iter;
  1848. struct sde_connector *sde_conn = NULL;
  1849. if (!kms) {
  1850. SDE_ERROR("invalid kms\n");
  1851. return;
  1852. }
  1853. sde_kms = to_sde_kms(kms);
  1854. dev = sde_kms->dev;
  1855. if (!dev) {
  1856. SDE_ERROR("invalid device\n");
  1857. return;
  1858. }
  1859. if (!dev->mode_config.poll_enabled)
  1860. return;
  1861. mutex_lock(&dev->mode_config.mutex);
  1862. drm_connector_list_iter_begin(dev, &conn_iter);
  1863. drm_for_each_connector_iter(connector, &conn_iter) {
  1864. /* Only handle HPD capable connectors. */
  1865. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1866. continue;
  1867. sde_conn = to_sde_connector(connector);
  1868. if (sde_conn->ops.post_open)
  1869. sde_conn->ops.post_open(&sde_conn->base,
  1870. sde_conn->display);
  1871. }
  1872. drm_connector_list_iter_end(&conn_iter);
  1873. mutex_unlock(&dev->mode_config.mutex);
  1874. }
  1875. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1876. struct sde_splash_display *splash_display,
  1877. struct drm_crtc *crtc)
  1878. {
  1879. struct msm_drm_private *priv;
  1880. struct drm_plane *plane;
  1881. struct sde_splash_mem *splash;
  1882. enum sde_sspp plane_id;
  1883. bool is_virtual;
  1884. int i, j;
  1885. if (!sde_kms || !splash_display || !crtc) {
  1886. SDE_ERROR("invalid input args\n");
  1887. return -EINVAL;
  1888. }
  1889. priv = sde_kms->dev->dev_private;
  1890. for (i = 0; i < priv->num_planes; i++) {
  1891. plane = priv->planes[i];
  1892. plane_id = sde_plane_pipe(plane);
  1893. is_virtual = is_sde_plane_virtual(plane);
  1894. splash = splash_display->splash;
  1895. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1896. if ((plane_id != splash_display->pipes[j].sspp) ||
  1897. (splash_display->pipes[j].is_virtual
  1898. != is_virtual))
  1899. continue;
  1900. if (splash && sde_plane_validate_src_addr(plane,
  1901. splash->splash_buf_base,
  1902. splash->splash_buf_size)) {
  1903. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1904. plane_id, crtc->base.id);
  1905. }
  1906. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1907. crtc->base.id, plane_id, is_virtual);
  1908. }
  1909. }
  1910. return 0;
  1911. }
  1912. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1913. {
  1914. void *display;
  1915. struct dsi_display *dsi_display;
  1916. struct msm_display_info info;
  1917. struct drm_encoder *encoder = NULL;
  1918. struct drm_crtc *crtc = NULL;
  1919. int i, rc = 0;
  1920. struct drm_display_mode *drm_mode = NULL;
  1921. struct drm_device *dev;
  1922. struct msm_drm_private *priv;
  1923. struct sde_kms *sde_kms;
  1924. struct drm_connector_list_iter conn_iter;
  1925. struct drm_connector *connector = NULL;
  1926. struct sde_connector *sde_conn = NULL;
  1927. struct sde_splash_display *splash_display;
  1928. if (!kms) {
  1929. SDE_ERROR("invalid kms\n");
  1930. return -EINVAL;
  1931. }
  1932. sde_kms = to_sde_kms(kms);
  1933. dev = sde_kms->dev;
  1934. if (!dev) {
  1935. SDE_ERROR("invalid device\n");
  1936. return -EINVAL;
  1937. }
  1938. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  1939. && (!sde_kms->splash_data.num_splash_regions)) ||
  1940. !sde_kms->splash_data.num_splash_displays) {
  1941. DRM_INFO("cont_splash feature not enabled\n");
  1942. return rc;
  1943. }
  1944. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  1945. sde_kms->splash_data.num_splash_displays,
  1946. sde_kms->dsi_display_count);
  1947. /* dsi */
  1948. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1949. display = sde_kms->dsi_displays[i];
  1950. dsi_display = (struct dsi_display *)display;
  1951. splash_display = &sde_kms->splash_data.splash_display[i];
  1952. if (!splash_display->cont_splash_enabled) {
  1953. SDE_DEBUG("display->name = %s splash not enabled\n",
  1954. dsi_display->name);
  1955. continue;
  1956. }
  1957. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  1958. if (dsi_display->bridge->base.encoder) {
  1959. encoder = dsi_display->bridge->base.encoder;
  1960. SDE_DEBUG("encoder name = %s\n", encoder->name);
  1961. }
  1962. memset(&info, 0x0, sizeof(info));
  1963. rc = dsi_display_get_info(NULL, &info, display);
  1964. if (rc) {
  1965. SDE_ERROR("dsi get_info %d failed\n", i);
  1966. encoder = NULL;
  1967. continue;
  1968. }
  1969. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  1970. ((info.is_connected) ? "true" : "false"),
  1971. info.display_type);
  1972. if (!encoder) {
  1973. SDE_ERROR("encoder not initialized\n");
  1974. return -EINVAL;
  1975. }
  1976. priv = sde_kms->dev->dev_private;
  1977. encoder->crtc = priv->crtcs[i];
  1978. crtc = encoder->crtc;
  1979. splash_display->encoder = encoder;
  1980. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  1981. i, crtc->base.id, encoder->base.id);
  1982. mutex_lock(&dev->mode_config.mutex);
  1983. drm_connector_list_iter_begin(dev, &conn_iter);
  1984. drm_for_each_connector_iter(connector, &conn_iter) {
  1985. /**
  1986. * SDE_KMS doesn't attach more than one encoder to
  1987. * a DSI connector. So it is safe to check only with
  1988. * the first encoder entry. Revisit this logic if we
  1989. * ever have to support continuous splash for
  1990. * external displays in MST configuration.
  1991. */
  1992. if (connector->encoder_ids[0] == encoder->base.id)
  1993. break;
  1994. }
  1995. drm_connector_list_iter_end(&conn_iter);
  1996. if (!connector) {
  1997. SDE_ERROR("connector not initialized\n");
  1998. mutex_unlock(&dev->mode_config.mutex);
  1999. return -EINVAL;
  2000. }
  2001. if (connector->funcs->fill_modes) {
  2002. connector->funcs->fill_modes(connector,
  2003. dev->mode_config.max_width,
  2004. dev->mode_config.max_height);
  2005. } else {
  2006. SDE_ERROR("fill_modes api not defined\n");
  2007. mutex_unlock(&dev->mode_config.mutex);
  2008. return -EINVAL;
  2009. }
  2010. mutex_unlock(&dev->mode_config.mutex);
  2011. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2012. /* currently consider modes[0] as the preferred mode */
  2013. drm_mode = list_first_entry(&connector->modes,
  2014. struct drm_display_mode, head);
  2015. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  2016. drm_mode->name, drm_mode->type,
  2017. drm_mode->flags);
  2018. /* Update CRTC drm structure */
  2019. crtc->state->active = true;
  2020. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2021. if (rc) {
  2022. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2023. return rc;
  2024. }
  2025. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2026. drm_mode_copy(&crtc->mode, drm_mode);
  2027. /* Update encoder structure */
  2028. sde_encoder_update_caps_for_cont_splash(encoder,
  2029. splash_display, true);
  2030. sde_crtc_update_cont_splash_settings(crtc);
  2031. sde_conn = to_sde_connector(connector);
  2032. if (sde_conn && sde_conn->ops.cont_splash_config)
  2033. sde_conn->ops.cont_splash_config(sde_conn->display);
  2034. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2035. splash_display, crtc);
  2036. if (rc) {
  2037. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2038. return rc;
  2039. }
  2040. }
  2041. return rc;
  2042. }
  2043. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2044. {
  2045. struct sde_kms *sde_kms;
  2046. if (!kms) {
  2047. SDE_ERROR("invalid kms\n");
  2048. return false;
  2049. }
  2050. sde_kms = to_sde_kms(kms);
  2051. return sde_kms->splash_data.num_splash_displays;
  2052. }
  2053. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2054. const struct drm_display_mode *mode,
  2055. const struct msm_resource_caps_info *res, u32 *num_lm)
  2056. {
  2057. struct sde_kms *sde_kms;
  2058. s64 mode_clock_hz = 0;
  2059. s64 max_mdp_clock_hz = 0;
  2060. s64 max_lm_width = 0;
  2061. s64 hdisplay_fp = 0;
  2062. s64 htotal_fp = 0;
  2063. s64 vtotal_fp = 0;
  2064. s64 vrefresh_fp = 0;
  2065. s64 mdp_fudge_factor = 0;
  2066. s64 num_lm_fp = 0;
  2067. s64 lm_clk_fp = 0;
  2068. s64 lm_width_fp = 0;
  2069. int rc = 0;
  2070. if (!num_lm) {
  2071. SDE_ERROR("invalid num_lm pointer\n");
  2072. return -EINVAL;
  2073. }
  2074. /* default to 1 layer mixer */
  2075. *num_lm = 1;
  2076. if (!kms || !mode || !res) {
  2077. SDE_ERROR("invalid input args\n");
  2078. return -EINVAL;
  2079. }
  2080. sde_kms = to_sde_kms(kms);
  2081. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2082. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2083. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2084. htotal_fp = drm_int2fixp(mode->htotal);
  2085. vtotal_fp = drm_int2fixp(mode->vtotal);
  2086. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2087. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2088. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2089. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2090. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2091. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2092. if (mode_clock_hz > max_mdp_clock_hz ||
  2093. hdisplay_fp > max_lm_width) {
  2094. *num_lm = 0;
  2095. do {
  2096. *num_lm += 2;
  2097. num_lm_fp = drm_int2fixp(*num_lm);
  2098. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2099. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2100. if (*num_lm > 4) {
  2101. rc = -EINVAL;
  2102. goto error;
  2103. }
  2104. } while (lm_clk_fp > max_mdp_clock_hz ||
  2105. lm_width_fp > max_lm_width);
  2106. mode_clock_hz = lm_clk_fp;
  2107. }
  2108. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2109. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2110. *num_lm, drm_fixp2int(mode_clock_hz),
  2111. sde_kms->perf.max_core_clk_rate);
  2112. return 0;
  2113. error:
  2114. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2115. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2116. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2117. *num_lm, drm_fixp2int(mode_clock_hz),
  2118. sde_kms->perf.max_core_clk_rate);
  2119. return rc;
  2120. }
  2121. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2122. u32 hdisplay, u32 *num_dsc)
  2123. {
  2124. struct sde_kms *sde_kms;
  2125. uint32_t max_dsc_width;
  2126. if (!num_dsc) {
  2127. SDE_ERROR("invalid num_dsc pointer\n");
  2128. return -EINVAL;
  2129. }
  2130. *num_dsc = 0;
  2131. if (!kms || !hdisplay) {
  2132. SDE_ERROR("invalid input args\n");
  2133. return -EINVAL;
  2134. }
  2135. sde_kms = to_sde_kms(kms);
  2136. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2137. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2138. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2139. hdisplay, max_dsc_width,
  2140. *num_dsc);
  2141. return 0;
  2142. }
  2143. static void _sde_kms_null_commit(struct drm_device *dev,
  2144. struct drm_encoder *enc)
  2145. {
  2146. struct drm_modeset_acquire_ctx ctx;
  2147. struct drm_connector *conn = NULL;
  2148. struct drm_connector *tmp_conn = NULL;
  2149. struct drm_connector_list_iter conn_iter;
  2150. struct drm_atomic_state *state = NULL;
  2151. struct drm_crtc_state *crtc_state = NULL;
  2152. struct drm_connector_state *conn_state = NULL;
  2153. int retry_cnt = 0;
  2154. int ret = 0;
  2155. drm_modeset_acquire_init(&ctx, 0);
  2156. retry:
  2157. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2158. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2159. drm_modeset_backoff(&ctx);
  2160. retry_cnt++;
  2161. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2162. goto retry;
  2163. } else if (WARN_ON(ret)) {
  2164. goto end;
  2165. }
  2166. state = drm_atomic_state_alloc(dev);
  2167. if (!state) {
  2168. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2169. goto end;
  2170. }
  2171. state->acquire_ctx = &ctx;
  2172. drm_connector_list_iter_begin(dev, &conn_iter);
  2173. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2174. if (enc == tmp_conn->state->best_encoder) {
  2175. conn = tmp_conn;
  2176. break;
  2177. }
  2178. }
  2179. drm_connector_list_iter_end(&conn_iter);
  2180. if (!conn) {
  2181. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2182. goto end;
  2183. }
  2184. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2185. conn_state = drm_atomic_get_connector_state(state, conn);
  2186. if (IS_ERR(conn_state)) {
  2187. SDE_ERROR("error %d getting connector %d state\n",
  2188. ret, DRMID(conn));
  2189. goto end;
  2190. }
  2191. crtc_state->active = true;
  2192. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2193. if (ret)
  2194. SDE_ERROR("error %d setting the crtc\n", ret);
  2195. ret = drm_atomic_commit(state);
  2196. if (ret)
  2197. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2198. end:
  2199. if (state)
  2200. drm_atomic_state_put(state);
  2201. drm_modeset_drop_locks(&ctx);
  2202. drm_modeset_acquire_fini(&ctx);
  2203. }
  2204. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2205. struct device *dev)
  2206. {
  2207. int i, ret, crtc_id = 0;
  2208. struct drm_device *ddev = dev_get_drvdata(dev);
  2209. struct drm_connector *conn;
  2210. struct drm_connector_list_iter conn_iter;
  2211. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2212. drm_connector_list_iter_begin(ddev, &conn_iter);
  2213. drm_for_each_connector_iter(conn, &conn_iter) {
  2214. uint64_t lp;
  2215. lp = sde_connector_get_lp(conn);
  2216. if (lp != SDE_MODE_DPMS_LP2)
  2217. continue;
  2218. if (sde_encoder_in_clone_mode(conn->encoder))
  2219. continue;
  2220. ret = sde_encoder_wait_for_event(conn->encoder,
  2221. MSM_ENC_TX_COMPLETE);
  2222. if (ret && ret != -EWOULDBLOCK) {
  2223. SDE_ERROR(
  2224. "[conn: %d] wait for commit done returned %d\n",
  2225. conn->base.id, ret);
  2226. } else if (!ret) {
  2227. crtc_id = drm_crtc_index(conn->state->crtc);
  2228. if (priv->event_thread[crtc_id].thread)
  2229. kthread_flush_worker(
  2230. &priv->event_thread[crtc_id].worker);
  2231. sde_encoder_idle_request(conn->encoder);
  2232. }
  2233. }
  2234. drm_connector_list_iter_end(&conn_iter);
  2235. for (i = 0; i < priv->num_crtcs; i++) {
  2236. if (priv->disp_thread[i].thread)
  2237. kthread_flush_worker(
  2238. &priv->disp_thread[i].worker);
  2239. if (priv->event_thread[i].thread)
  2240. kthread_flush_worker(
  2241. &priv->event_thread[i].worker);
  2242. }
  2243. kthread_flush_worker(&priv->pp_event_worker);
  2244. }
  2245. static int sde_kms_pm_suspend(struct device *dev)
  2246. {
  2247. struct drm_device *ddev;
  2248. struct drm_modeset_acquire_ctx ctx;
  2249. struct drm_connector *conn;
  2250. struct drm_encoder *enc;
  2251. struct drm_connector_list_iter conn_iter;
  2252. struct drm_atomic_state *state = NULL;
  2253. struct sde_kms *sde_kms;
  2254. int ret = 0, num_crtcs = 0;
  2255. if (!dev)
  2256. return -EINVAL;
  2257. ddev = dev_get_drvdata(dev);
  2258. if (!ddev || !ddev_to_msm_kms(ddev))
  2259. return -EINVAL;
  2260. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2261. SDE_EVT32(0);
  2262. /* disable hot-plug polling */
  2263. drm_kms_helper_poll_disable(ddev);
  2264. /* if a display stuck in CS trigger a null commit to complete handoff */
  2265. drm_for_each_encoder(enc, ddev) {
  2266. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2267. _sde_kms_null_commit(ddev, enc);
  2268. }
  2269. /* acquire modeset lock(s) */
  2270. drm_modeset_acquire_init(&ctx, 0);
  2271. retry:
  2272. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2273. if (ret)
  2274. goto unlock;
  2275. /* save current state for resume */
  2276. if (sde_kms->suspend_state)
  2277. drm_atomic_state_put(sde_kms->suspend_state);
  2278. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2279. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2280. ret = PTR_ERR(sde_kms->suspend_state);
  2281. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2282. sde_kms->suspend_state = NULL;
  2283. goto unlock;
  2284. }
  2285. /* create atomic state to disable all CRTCs */
  2286. state = drm_atomic_state_alloc(ddev);
  2287. if (!state) {
  2288. ret = -ENOMEM;
  2289. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2290. goto unlock;
  2291. }
  2292. state->acquire_ctx = &ctx;
  2293. drm_connector_list_iter_begin(ddev, &conn_iter);
  2294. drm_for_each_connector_iter(conn, &conn_iter) {
  2295. struct drm_crtc_state *crtc_state;
  2296. uint64_t lp;
  2297. if (!conn->state || !conn->state->crtc ||
  2298. conn->dpms != DRM_MODE_DPMS_ON ||
  2299. sde_encoder_in_clone_mode(conn->encoder))
  2300. continue;
  2301. lp = sde_connector_get_lp(conn);
  2302. if (lp == SDE_MODE_DPMS_LP1) {
  2303. /* transition LP1->LP2 on pm suspend */
  2304. ret = sde_connector_set_property_for_commit(conn, state,
  2305. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2306. if (ret) {
  2307. DRM_ERROR("failed to set lp2 for conn %d\n",
  2308. conn->base.id);
  2309. drm_connector_list_iter_end(&conn_iter);
  2310. goto unlock;
  2311. }
  2312. }
  2313. if (lp != SDE_MODE_DPMS_LP2) {
  2314. /* force CRTC to be inactive */
  2315. crtc_state = drm_atomic_get_crtc_state(state,
  2316. conn->state->crtc);
  2317. if (IS_ERR_OR_NULL(crtc_state)) {
  2318. DRM_ERROR("failed to get crtc %d state\n",
  2319. conn->state->crtc->base.id);
  2320. drm_connector_list_iter_end(&conn_iter);
  2321. goto unlock;
  2322. }
  2323. if (lp != SDE_MODE_DPMS_LP1)
  2324. crtc_state->active = false;
  2325. ++num_crtcs;
  2326. }
  2327. }
  2328. drm_connector_list_iter_end(&conn_iter);
  2329. /* check for nothing to do */
  2330. if (num_crtcs == 0) {
  2331. DRM_DEBUG("all crtcs are already in the off state\n");
  2332. sde_kms->suspend_block = true;
  2333. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2334. goto unlock;
  2335. }
  2336. /* commit the "disable all" state */
  2337. ret = drm_atomic_commit(state);
  2338. if (ret < 0) {
  2339. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2340. goto unlock;
  2341. }
  2342. sde_kms->suspend_block = true;
  2343. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2344. unlock:
  2345. if (state) {
  2346. drm_atomic_state_put(state);
  2347. state = NULL;
  2348. }
  2349. if (ret == -EDEADLK) {
  2350. drm_modeset_backoff(&ctx);
  2351. goto retry;
  2352. }
  2353. drm_modeset_drop_locks(&ctx);
  2354. drm_modeset_acquire_fini(&ctx);
  2355. /*
  2356. * pm runtime driver avoids multiple runtime_suspend API call by
  2357. * checking runtime_status. However, this call helps when there is a
  2358. * race condition between pm_suspend call and doze_suspend/power_off
  2359. * commit. It removes the extra vote from suspend and adds it back
  2360. * later to allow power collapse during pm_suspend call
  2361. */
  2362. pm_runtime_put_sync(dev);
  2363. pm_runtime_get_noresume(dev);
  2364. return ret;
  2365. }
  2366. static int sde_kms_pm_resume(struct device *dev)
  2367. {
  2368. struct drm_device *ddev;
  2369. struct sde_kms *sde_kms;
  2370. struct drm_modeset_acquire_ctx ctx;
  2371. int ret, i;
  2372. if (!dev)
  2373. return -EINVAL;
  2374. ddev = dev_get_drvdata(dev);
  2375. if (!ddev || !ddev_to_msm_kms(ddev))
  2376. return -EINVAL;
  2377. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2378. SDE_EVT32(sde_kms->suspend_state != NULL);
  2379. drm_mode_config_reset(ddev);
  2380. drm_modeset_acquire_init(&ctx, 0);
  2381. retry:
  2382. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2383. if (ret == -EDEADLK) {
  2384. drm_modeset_backoff(&ctx);
  2385. goto retry;
  2386. } else if (WARN_ON(ret)) {
  2387. goto end;
  2388. }
  2389. sde_kms->suspend_block = false;
  2390. if (sde_kms->suspend_state) {
  2391. sde_kms->suspend_state->acquire_ctx = &ctx;
  2392. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2393. ret = drm_atomic_helper_commit_duplicated_state(
  2394. sde_kms->suspend_state, &ctx);
  2395. if (ret != -EDEADLK)
  2396. break;
  2397. drm_modeset_backoff(&ctx);
  2398. }
  2399. if (ret < 0)
  2400. DRM_ERROR("failed to restore state, %d\n", ret);
  2401. drm_atomic_state_put(sde_kms->suspend_state);
  2402. sde_kms->suspend_state = NULL;
  2403. }
  2404. end:
  2405. drm_modeset_drop_locks(&ctx);
  2406. drm_modeset_acquire_fini(&ctx);
  2407. /* enable hot-plug polling */
  2408. drm_kms_helper_poll_enable(ddev);
  2409. return 0;
  2410. }
  2411. static const struct msm_kms_funcs kms_funcs = {
  2412. .hw_init = sde_kms_hw_init,
  2413. .postinit = sde_kms_postinit,
  2414. .irq_preinstall = sde_irq_preinstall,
  2415. .irq_postinstall = sde_irq_postinstall,
  2416. .irq_uninstall = sde_irq_uninstall,
  2417. .irq = sde_irq,
  2418. .lastclose = sde_kms_lastclose,
  2419. .prepare_fence = sde_kms_prepare_fence,
  2420. .prepare_commit = sde_kms_prepare_commit,
  2421. .commit = sde_kms_commit,
  2422. .complete_commit = sde_kms_complete_commit,
  2423. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2424. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2425. .enable_vblank = sde_kms_enable_vblank,
  2426. .disable_vblank = sde_kms_disable_vblank,
  2427. .check_modified_format = sde_format_check_modified_format,
  2428. .atomic_check = sde_kms_atomic_check,
  2429. .get_format = sde_get_msm_format,
  2430. .round_pixclk = sde_kms_round_pixclk,
  2431. .pm_suspend = sde_kms_pm_suspend,
  2432. .pm_resume = sde_kms_pm_resume,
  2433. .destroy = sde_kms_destroy,
  2434. .cont_splash_config = sde_kms_cont_splash_config,
  2435. .register_events = _sde_kms_register_events,
  2436. .get_address_space = _sde_kms_get_address_space,
  2437. .get_address_space_device = _sde_kms_get_address_space_device,
  2438. .postopen = _sde_kms_post_open,
  2439. .check_for_splash = sde_kms_check_for_splash,
  2440. .get_mixer_count = sde_kms_get_mixer_count,
  2441. .get_dsc_count = sde_kms_get_dsc_count,
  2442. };
  2443. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2444. {
  2445. int i;
  2446. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2447. if (!sde_kms->aspace[i])
  2448. continue;
  2449. msm_gem_address_space_put(sde_kms->aspace[i]);
  2450. sde_kms->aspace[i] = NULL;
  2451. }
  2452. return 0;
  2453. }
  2454. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2455. {
  2456. struct msm_mmu *mmu;
  2457. int i, ret;
  2458. int early_map = 0;
  2459. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2460. return -EINVAL;
  2461. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2462. struct msm_gem_address_space *aspace;
  2463. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2464. if (IS_ERR(mmu)) {
  2465. ret = PTR_ERR(mmu);
  2466. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2467. i, ret);
  2468. continue;
  2469. }
  2470. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2471. mmu, "sde");
  2472. if (IS_ERR(aspace)) {
  2473. ret = PTR_ERR(aspace);
  2474. goto fail;
  2475. }
  2476. sde_kms->aspace[i] = aspace;
  2477. aspace->domain_attached = true;
  2478. /* Mapping splash memory block */
  2479. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2480. sde_kms->splash_data.num_splash_regions) {
  2481. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2482. if (ret) {
  2483. SDE_ERROR("failed to map ret:%d\n", ret);
  2484. goto fail;
  2485. }
  2486. }
  2487. /*
  2488. * disable early-map which would have been enabled during
  2489. * bootup by smmu through the device-tree hint for cont-spash
  2490. */
  2491. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2492. &early_map);
  2493. if (ret) {
  2494. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2495. ret, early_map);
  2496. goto early_map_fail;
  2497. }
  2498. }
  2499. sde_kms->base.aspace = sde_kms->aspace[0];
  2500. return 0;
  2501. early_map_fail:
  2502. _sde_kms_unmap_all_splash_regions(sde_kms);
  2503. fail:
  2504. mmu->funcs->destroy(mmu);
  2505. _sde_kms_mmu_destroy(sde_kms);
  2506. return ret;
  2507. }
  2508. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2509. {
  2510. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2511. return;
  2512. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2513. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2514. sde_kms->catalog);
  2515. if (sde_kms->sid)
  2516. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  2517. }
  2518. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2519. {
  2520. struct sde_vbif_set_qos_params qos_params;
  2521. struct sde_mdss_cfg *catalog;
  2522. if (!sde_kms->catalog)
  2523. return;
  2524. catalog = sde_kms->catalog;
  2525. memset(&qos_params, 0, sizeof(qos_params));
  2526. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2527. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2528. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2529. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2530. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2531. }
  2532. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  2533. {
  2534. struct sde_hw_uidle *uidle;
  2535. if (!sde_kms) {
  2536. SDE_ERROR("invalid kms\n");
  2537. return -EINVAL;
  2538. }
  2539. uidle = sde_kms->hw_uidle;
  2540. if (uidle && uidle->ops.active_override_enable)
  2541. uidle->ops.active_override_enable(uidle, enable);
  2542. return 0;
  2543. }
  2544. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  2545. {
  2546. struct device *cpu_dev;
  2547. int cpu = 0;
  2548. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  2549. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2550. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2551. return;
  2552. }
  2553. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2554. cpu_dev = get_cpu_device(cpu);
  2555. if (!cpu_dev) {
  2556. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2557. cpu);
  2558. continue;
  2559. }
  2560. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2561. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  2562. cpu_irq_latency);
  2563. else
  2564. dev_pm_qos_add_request(cpu_dev,
  2565. &sde_kms->pm_qos_irq_req[cpu],
  2566. DEV_PM_QOS_RESUME_LATENCY,
  2567. cpu_irq_latency);
  2568. }
  2569. }
  2570. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  2571. {
  2572. struct device *cpu_dev;
  2573. int cpu = 0;
  2574. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2575. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2576. return;
  2577. }
  2578. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2579. cpu_dev = get_cpu_device(cpu);
  2580. if (!cpu_dev) {
  2581. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2582. cpu);
  2583. continue;
  2584. }
  2585. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2586. dev_pm_qos_remove_request(
  2587. &sde_kms->pm_qos_irq_req[cpu]);
  2588. }
  2589. }
  2590. void sde_kms_irq_enable_notify(struct sde_kms *sde_kms, bool enable)
  2591. {
  2592. if (enable)
  2593. _sde_kms_update_pm_qos_irq_request(sde_kms);
  2594. else
  2595. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  2596. }
  2597. static void sde_kms_irq_affinity_notify(
  2598. struct irq_affinity_notify *affinity_notify,
  2599. const cpumask_t *mask)
  2600. {
  2601. struct msm_drm_private *priv;
  2602. struct sde_kms *sde_kms = container_of(affinity_notify,
  2603. struct sde_kms, affinity_notify);
  2604. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2605. return;
  2606. priv = sde_kms->dev->dev_private;
  2607. mutex_lock(&priv->phandle.phandle_lock);
  2608. // save irq cpu mask
  2609. sde_kms->irq_cpu_mask = *mask;
  2610. // request vote with updated irq cpu mask
  2611. if (sde_kms->irq_enabled)
  2612. _sde_kms_update_pm_qos_irq_request(sde_kms);
  2613. mutex_unlock(&priv->phandle.phandle_lock);
  2614. }
  2615. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  2616. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2617. {
  2618. struct sde_kms *sde_kms = usr;
  2619. struct msm_kms *msm_kms;
  2620. msm_kms = &sde_kms->base;
  2621. if (!sde_kms)
  2622. return;
  2623. SDE_DEBUG("event_type:%d\n", event_type);
  2624. SDE_EVT32_VERBOSE(event_type);
  2625. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2626. sde_irq_update(msm_kms, true);
  2627. if (sde_kms->splash_data.num_splash_displays)
  2628. return;
  2629. sde_vbif_init_memtypes(sde_kms);
  2630. sde_kms_init_shared_hw(sde_kms);
  2631. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2632. sde_kms->first_kickoff = true;
  2633. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2634. sde_irq_update(msm_kms, false);
  2635. sde_kms->first_kickoff = false;
  2636. _sde_kms_active_override(sde_kms, true);
  2637. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  2638. sde_vbif_axi_halt_request(sde_kms);
  2639. }
  2640. }
  2641. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2642. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2643. {
  2644. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2645. int rc = -EINVAL;
  2646. SDE_DEBUG("\n");
  2647. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2648. if (rc > 0)
  2649. rc = 0;
  2650. SDE_EVT32(rc, genpd->device_count);
  2651. return rc;
  2652. }
  2653. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2654. {
  2655. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2656. SDE_DEBUG("\n");
  2657. pm_runtime_put_sync(sde_kms->dev->dev);
  2658. SDE_EVT32(genpd->device_count);
  2659. return 0;
  2660. }
  2661. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  2662. struct sde_splash_data *data)
  2663. {
  2664. int i = 0;
  2665. int ret = 0;
  2666. struct device_node *parent, *node, *node1;
  2667. struct resource r, r1;
  2668. const char *node_name = "splash_region";
  2669. struct sde_splash_mem *mem;
  2670. bool share_splash_mem = false;
  2671. int num_displays, num_regions;
  2672. struct sde_splash_display *splash_display;
  2673. if (!data)
  2674. return -EINVAL;
  2675. memset(data, 0, sizeof(*data));
  2676. parent = of_find_node_by_path("/reserved-memory");
  2677. if (!parent) {
  2678. SDE_ERROR("failed to find reserved-memory node\n");
  2679. return -EINVAL;
  2680. }
  2681. node = of_find_node_by_name(parent, node_name);
  2682. if (!node) {
  2683. SDE_DEBUG("failed to find node %s\n", node_name);
  2684. return -EINVAL;
  2685. }
  2686. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  2687. if (!node1)
  2688. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2689. /**
  2690. * Support sharing a single splash memory for all the built in displays
  2691. * and also independent splash region per displays. Incase of
  2692. * independent splash region for each connected display, dtsi node of
  2693. * cont_splash_region should be collection of all memory regions
  2694. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2695. */
  2696. num_displays = dsi_display_get_num_of_displays();
  2697. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2698. data->num_splash_displays = num_displays;
  2699. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2700. if (num_displays > num_regions) {
  2701. share_splash_mem = true;
  2702. pr_info(":%d displays share same splash buf\n", num_displays);
  2703. }
  2704. for (i = 0; i < num_displays; i++) {
  2705. splash_display = &data->splash_display[i];
  2706. if (!i || !share_splash_mem) {
  2707. if (of_address_to_resource(node, i, &r)) {
  2708. SDE_ERROR("invalid data for:%s\n", node_name);
  2709. return -EINVAL;
  2710. }
  2711. mem = &data->splash_mem[i];
  2712. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2713. SDE_DEBUG("failed to find ramdump memory\n");
  2714. mem->ramdump_base = 0;
  2715. mem->ramdump_size = 0;
  2716. } else {
  2717. mem->ramdump_base = (unsigned long)r1.start;
  2718. mem->ramdump_size = (r1.end - r1.start) + 1;
  2719. }
  2720. mem->splash_buf_base = (unsigned long)r.start;
  2721. mem->splash_buf_size = (r.end - r.start) + 1;
  2722. mem->ref_cnt = 0;
  2723. splash_display->splash = mem;
  2724. data->num_splash_regions++;
  2725. } else {
  2726. data->splash_display[i].splash = &data->splash_mem[0];
  2727. }
  2728. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2729. splash_display->splash->splash_buf_base,
  2730. splash_display->splash->splash_buf_size);
  2731. }
  2732. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  2733. return ret;
  2734. }
  2735. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2736. struct platform_device *platformdev)
  2737. {
  2738. int rc = -EINVAL;
  2739. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2740. if (IS_ERR(sde_kms->mmio)) {
  2741. rc = PTR_ERR(sde_kms->mmio);
  2742. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2743. sde_kms->mmio = NULL;
  2744. goto error;
  2745. }
  2746. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2747. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2748. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2749. sde_kms->mmio_len);
  2750. if (rc)
  2751. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2752. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2753. "vbif_phys");
  2754. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2755. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2756. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2757. sde_kms->vbif[VBIF_RT] = NULL;
  2758. goto error;
  2759. }
  2760. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2761. "vbif_phys");
  2762. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2763. sde_kms->vbif_len[VBIF_RT]);
  2764. if (rc)
  2765. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2766. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2767. "vbif_nrt_phys");
  2768. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2769. sde_kms->vbif[VBIF_NRT] = NULL;
  2770. SDE_DEBUG("VBIF NRT is not defined");
  2771. } else {
  2772. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2773. "vbif_nrt_phys");
  2774. rc = sde_dbg_reg_register_base("vbif_nrt",
  2775. sde_kms->vbif[VBIF_NRT],
  2776. sde_kms->vbif_len[VBIF_NRT]);
  2777. if (rc)
  2778. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2779. rc);
  2780. }
  2781. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2782. "regdma_phys");
  2783. if (IS_ERR(sde_kms->reg_dma)) {
  2784. sde_kms->reg_dma = NULL;
  2785. SDE_DEBUG("REG_DMA is not defined");
  2786. } else {
  2787. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2788. "regdma_phys");
  2789. rc = sde_dbg_reg_register_base("reg_dma",
  2790. sde_kms->reg_dma,
  2791. sde_kms->reg_dma_len);
  2792. if (rc)
  2793. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2794. rc);
  2795. }
  2796. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2797. "sid_phys");
  2798. if (IS_ERR(sde_kms->sid)) {
  2799. SDE_DEBUG("sid register is not defined: %d\n", rc);
  2800. sde_kms->sid = NULL;
  2801. } else {
  2802. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2803. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  2804. sde_kms->sid_len);
  2805. if (rc)
  2806. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2807. }
  2808. error:
  2809. return rc;
  2810. }
  2811. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2812. struct sde_kms *sde_kms)
  2813. {
  2814. int rc = 0;
  2815. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2816. sde_kms->genpd.name = dev->unique;
  2817. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2818. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2819. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2820. if (rc < 0) {
  2821. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2822. sde_kms->genpd.name, rc);
  2823. return rc;
  2824. }
  2825. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2826. &sde_kms->genpd);
  2827. if (rc < 0) {
  2828. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2829. sde_kms->genpd.name, rc);
  2830. pm_genpd_remove(&sde_kms->genpd);
  2831. return rc;
  2832. }
  2833. sde_kms->genpd_init = true;
  2834. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2835. }
  2836. return rc;
  2837. }
  2838. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2839. struct drm_device *dev,
  2840. struct msm_drm_private *priv)
  2841. {
  2842. struct sde_rm *rm = NULL;
  2843. int i, rc = -EINVAL;
  2844. sde_kms->catalog = sde_hw_catalog_init(dev);
  2845. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2846. rc = PTR_ERR(sde_kms->catalog);
  2847. if (!sde_kms->catalog)
  2848. rc = -EINVAL;
  2849. SDE_ERROR("catalog init failed: %d\n", rc);
  2850. sde_kms->catalog = NULL;
  2851. goto power_error;
  2852. }
  2853. sde_kms->core_rev = sde_kms->catalog->hwversion;
  2854. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2855. /* initialize power domain if defined */
  2856. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2857. if (rc) {
  2858. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2859. goto genpd_err;
  2860. }
  2861. rc = _sde_kms_mmu_init(sde_kms);
  2862. if (rc) {
  2863. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2864. goto power_error;
  2865. }
  2866. /* Initialize reg dma block which is a singleton */
  2867. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2868. sde_kms->dev);
  2869. if (rc) {
  2870. SDE_ERROR("failed: reg dma init failed\n");
  2871. goto power_error;
  2872. }
  2873. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2874. rm = &sde_kms->rm;
  2875. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2876. sde_kms->dev);
  2877. if (rc) {
  2878. SDE_ERROR("rm init failed: %d\n", rc);
  2879. goto power_error;
  2880. }
  2881. sde_kms->rm_init = true;
  2882. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2883. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2884. rc = PTR_ERR(sde_kms->hw_intr);
  2885. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2886. sde_kms->hw_intr = NULL;
  2887. goto hw_intr_init_err;
  2888. }
  2889. /*
  2890. * Attempt continuous splash handoff only if reserved
  2891. * splash memory is found & release resources on any error
  2892. * in finding display hw config in splash
  2893. */
  2894. if (sde_kms->splash_data.num_splash_regions) {
  2895. struct sde_splash_display *display;
  2896. int ret, display_count =
  2897. sde_kms->splash_data.num_splash_displays;
  2898. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2899. &sde_kms->splash_data, sde_kms->catalog);
  2900. for (i = 0; i < display_count; i++) {
  2901. display = &sde_kms->splash_data.splash_display[i];
  2902. /*
  2903. * free splash region on resource init failure and
  2904. * cont-splash disabled case
  2905. */
  2906. if (!display->cont_splash_enabled || ret)
  2907. _sde_kms_free_splash_display_data(
  2908. sde_kms, display);
  2909. }
  2910. }
  2911. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2912. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2913. rc = PTR_ERR(sde_kms->hw_mdp);
  2914. if (!sde_kms->hw_mdp)
  2915. rc = -EINVAL;
  2916. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2917. sde_kms->hw_mdp = NULL;
  2918. goto power_error;
  2919. }
  2920. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2921. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2922. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2923. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2924. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2925. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2926. if (!sde_kms->hw_vbif[vbif_idx])
  2927. rc = -EINVAL;
  2928. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2929. sde_kms->hw_vbif[vbif_idx] = NULL;
  2930. goto power_error;
  2931. }
  2932. }
  2933. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2934. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2935. sde_kms->mmio_len, sde_kms->catalog);
  2936. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2937. rc = PTR_ERR(sde_kms->hw_uidle);
  2938. if (!sde_kms->hw_uidle)
  2939. rc = -EINVAL;
  2940. /* uidle is optional, so do not make it a fatal error */
  2941. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2942. sde_kms->hw_uidle = NULL;
  2943. rc = 0;
  2944. }
  2945. } else {
  2946. sde_kms->hw_uidle = NULL;
  2947. }
  2948. if (sde_kms->sid) {
  2949. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2950. sde_kms->sid_len, sde_kms->catalog);
  2951. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  2952. rc = PTR_ERR(sde_kms->hw_sid);
  2953. SDE_ERROR("failed to init sid %ld\n", rc);
  2954. sde_kms->hw_sid = NULL;
  2955. goto power_error;
  2956. }
  2957. }
  2958. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2959. &priv->phandle, "core_clk");
  2960. if (rc) {
  2961. SDE_ERROR("failed to init perf %d\n", rc);
  2962. goto perf_err;
  2963. }
  2964. /*
  2965. * _sde_kms_drm_obj_init should create the DRM related objects
  2966. * i.e. CRTCs, planes, encoders, connectors and so forth
  2967. */
  2968. rc = _sde_kms_drm_obj_init(sde_kms);
  2969. if (rc) {
  2970. SDE_ERROR("modeset init failed: %d\n", rc);
  2971. goto drm_obj_init_err;
  2972. }
  2973. return 0;
  2974. genpd_err:
  2975. drm_obj_init_err:
  2976. sde_core_perf_destroy(&sde_kms->perf);
  2977. hw_intr_init_err:
  2978. perf_err:
  2979. power_error:
  2980. return rc;
  2981. }
  2982. static int sde_kms_hw_init(struct msm_kms *kms)
  2983. {
  2984. struct sde_kms *sde_kms;
  2985. struct drm_device *dev;
  2986. struct msm_drm_private *priv;
  2987. struct platform_device *platformdev;
  2988. int i, irq_num, rc = -EINVAL;
  2989. if (!kms) {
  2990. SDE_ERROR("invalid kms\n");
  2991. goto end;
  2992. }
  2993. sde_kms = to_sde_kms(kms);
  2994. dev = sde_kms->dev;
  2995. if (!dev || !dev->dev) {
  2996. SDE_ERROR("invalid device\n");
  2997. goto end;
  2998. }
  2999. platformdev = to_platform_device(dev->dev);
  3000. priv = dev->dev_private;
  3001. if (!priv) {
  3002. SDE_ERROR("invalid private data\n");
  3003. goto end;
  3004. }
  3005. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3006. if (rc)
  3007. goto error;
  3008. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  3009. if (rc)
  3010. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3011. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3012. if (rc)
  3013. goto error;
  3014. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3015. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3016. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3017. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3018. mutex_init(&sde_kms->secure_transition_lock);
  3019. atomic_set(&sde_kms->detach_sec_cb, 0);
  3020. atomic_set(&sde_kms->detach_all_cb, 0);
  3021. /*
  3022. * Support format modifiers for compression etc.
  3023. */
  3024. dev->mode_config.allow_fb_modifiers = true;
  3025. /*
  3026. * Handle (re)initializations during power enable
  3027. */
  3028. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3029. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3030. SDE_POWER_EVENT_POST_ENABLE |
  3031. SDE_POWER_EVENT_PRE_DISABLE,
  3032. sde_kms_handle_power_event, sde_kms, "kms");
  3033. if (sde_kms->splash_data.num_splash_displays) {
  3034. SDE_DEBUG("Skipping MDP Resources disable\n");
  3035. } else {
  3036. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3037. sde_power_data_bus_set_quota(&priv->phandle, i,
  3038. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3039. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3040. pm_runtime_put_sync(sde_kms->dev->dev);
  3041. }
  3042. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3043. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3044. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3045. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3046. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3047. return 0;
  3048. error:
  3049. _sde_kms_hw_destroy(sde_kms, platformdev);
  3050. end:
  3051. return rc;
  3052. }
  3053. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3054. {
  3055. struct msm_drm_private *priv;
  3056. struct sde_kms *sde_kms;
  3057. if (!dev || !dev->dev_private) {
  3058. SDE_ERROR("drm device node invalid\n");
  3059. return ERR_PTR(-EINVAL);
  3060. }
  3061. priv = dev->dev_private;
  3062. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3063. if (!sde_kms) {
  3064. SDE_ERROR("failed to allocate sde kms\n");
  3065. return ERR_PTR(-ENOMEM);
  3066. }
  3067. msm_kms_init(&sde_kms->base, &kms_funcs);
  3068. sde_kms->dev = dev;
  3069. return &sde_kms->base;
  3070. }
  3071. static int _sde_kms_register_events(struct msm_kms *kms,
  3072. struct drm_mode_object *obj, u32 event, bool en)
  3073. {
  3074. int ret = 0;
  3075. struct drm_crtc *crtc = NULL;
  3076. struct drm_connector *conn = NULL;
  3077. struct sde_kms *sde_kms = NULL;
  3078. if (!kms || !obj) {
  3079. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3080. return -EINVAL;
  3081. }
  3082. sde_kms = to_sde_kms(kms);
  3083. switch (obj->type) {
  3084. case DRM_MODE_OBJECT_CRTC:
  3085. crtc = obj_to_crtc(obj);
  3086. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3087. break;
  3088. case DRM_MODE_OBJECT_CONNECTOR:
  3089. conn = obj_to_connector(obj);
  3090. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3091. en);
  3092. break;
  3093. }
  3094. return ret;
  3095. }
  3096. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3097. {
  3098. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3099. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3100. }