rx_ppdu_start.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_PPDU_START_H_
  16. #define _RX_PPDU_START_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_RX_PPDU_START 6
  20. #define NUM_OF_QWORDS_RX_PPDU_START 3
  21. struct rx_ppdu_start {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t phy_ppdu_id : 16,
  24. preamble_time_to_rxframe : 8,
  25. reserved_0a : 8;
  26. uint32_t sw_phy_meta_data : 32;
  27. uint32_t ppdu_start_timestamp_31_0 : 32;
  28. uint32_t ppdu_start_timestamp_63_32 : 32;
  29. uint32_t rxframe_assert_timestamp : 32;
  30. uint32_t tlv64_padding : 32;
  31. #else
  32. uint32_t reserved_0a : 8,
  33. preamble_time_to_rxframe : 8,
  34. phy_ppdu_id : 16;
  35. uint32_t sw_phy_meta_data : 32;
  36. uint32_t ppdu_start_timestamp_31_0 : 32;
  37. uint32_t ppdu_start_timestamp_63_32 : 32;
  38. uint32_t rxframe_assert_timestamp : 32;
  39. uint32_t tlv64_padding : 32;
  40. #endif
  41. };
  42. #define RX_PPDU_START_PHY_PPDU_ID_OFFSET 0x0000000000000000
  43. #define RX_PPDU_START_PHY_PPDU_ID_LSB 0
  44. #define RX_PPDU_START_PHY_PPDU_ID_MSB 15
  45. #define RX_PPDU_START_PHY_PPDU_ID_MASK 0x000000000000ffff
  46. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_OFFSET 0x0000000000000000
  47. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_LSB 16
  48. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_MSB 23
  49. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_MASK 0x0000000000ff0000
  50. #define RX_PPDU_START_RESERVED_0A_OFFSET 0x0000000000000000
  51. #define RX_PPDU_START_RESERVED_0A_LSB 24
  52. #define RX_PPDU_START_RESERVED_0A_MSB 31
  53. #define RX_PPDU_START_RESERVED_0A_MASK 0x00000000ff000000
  54. #define RX_PPDU_START_SW_PHY_META_DATA_OFFSET 0x0000000000000000
  55. #define RX_PPDU_START_SW_PHY_META_DATA_LSB 32
  56. #define RX_PPDU_START_SW_PHY_META_DATA_MSB 63
  57. #define RX_PPDU_START_SW_PHY_META_DATA_MASK 0xffffffff00000000
  58. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_OFFSET 0x0000000000000008
  59. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_LSB 0
  60. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_MSB 31
  61. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_MASK 0x00000000ffffffff
  62. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_OFFSET 0x0000000000000008
  63. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_LSB 32
  64. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_MSB 63
  65. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_MASK 0xffffffff00000000
  66. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_OFFSET 0x0000000000000010
  67. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_LSB 0
  68. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_MSB 31
  69. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_MASK 0x00000000ffffffff
  70. #define RX_PPDU_START_TLV64_PADDING_OFFSET 0x0000000000000010
  71. #define RX_PPDU_START_TLV64_PADDING_LSB 32
  72. #define RX_PPDU_START_TLV64_PADDING_MSB 63
  73. #define RX_PPDU_START_TLV64_PADDING_MASK 0xffffffff00000000
  74. #endif