wsa-macro.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-common.h>
  14. #include <soc/swr-wcd.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "bolero-cdc.h"
  17. #include "bolero-cdc-registers.h"
  18. #include "wsa-macro.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define WSA_MACRO_MAX_OFFSET 0x1000
  22. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  28. SNDRV_PCM_FMTBIT_S24_LE |\
  29. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  30. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  31. SNDRV_PCM_RATE_48000)
  32. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  33. SNDRV_PCM_FMTBIT_S24_LE |\
  34. SNDRV_PCM_FMTBIT_S24_3LE)
  35. #define NUM_INTERPOLATORS 2
  36. #define WSA_MACRO_MUX_INP_SHFT 0x3
  37. #define WSA_MACRO_MUX_INP_MASK1 0x38
  38. #define WSA_MACRO_MUX_INP_MASK2 0x38
  39. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  40. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  41. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  42. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  43. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  44. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  45. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  46. #define WSA_MACRO_FS_RATE_MASK 0x0F
  47. #define WSA_MACRO_EC_MIX_TX0_MASK 0x03
  48. #define WSA_MACRO_EC_MIX_TX1_MASK 0x18
  49. enum {
  50. WSA_MACRO_RX0 = 0,
  51. WSA_MACRO_RX1,
  52. WSA_MACRO_RX_MIX,
  53. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  54. WSA_MACRO_RX_MIX1,
  55. WSA_MACRO_RX_MAX,
  56. };
  57. enum {
  58. WSA_MACRO_TX0 = 0,
  59. WSA_MACRO_TX1,
  60. WSA_MACRO_TX_MAX,
  61. };
  62. enum {
  63. WSA_MACRO_EC0_MUX = 0,
  64. WSA_MACRO_EC1_MUX,
  65. WSA_MACRO_EC_MUX_MAX,
  66. };
  67. enum {
  68. WSA_MACRO_COMP1, /* SPK_L */
  69. WSA_MACRO_COMP2, /* SPK_R */
  70. WSA_MACRO_COMP_MAX
  71. };
  72. enum {
  73. WSA_MACRO_SOFTCLIP0, /* RX0 */
  74. WSA_MACRO_SOFTCLIP1, /* RX1 */
  75. WSA_MACRO_SOFTCLIP_MAX
  76. };
  77. struct interp_sample_rate {
  78. int sample_rate;
  79. int rate_val;
  80. };
  81. /*
  82. * Structure used to update codec
  83. * register defaults after reset
  84. */
  85. struct wsa_macro_reg_mask_val {
  86. u16 reg;
  87. u8 mask;
  88. u8 val;
  89. };
  90. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  91. {8000, 0x0}, /* 8K */
  92. {16000, 0x1}, /* 16K */
  93. {24000, -EINVAL},/* 24K */
  94. {32000, 0x3}, /* 32K */
  95. {48000, 0x4}, /* 48K */
  96. {96000, 0x5}, /* 96K */
  97. {192000, 0x6}, /* 192K */
  98. {384000, 0x7}, /* 384K */
  99. {44100, 0x8}, /* 44.1K */
  100. };
  101. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  102. {48000, 0x4}, /* 48K */
  103. {96000, 0x5}, /* 96K */
  104. {192000, 0x6}, /* 192K */
  105. };
  106. #define WSA_MACRO_SWR_STRING_LEN 80
  107. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  108. struct snd_pcm_hw_params *params,
  109. struct snd_soc_dai *dai);
  110. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  111. unsigned int *tx_num, unsigned int *tx_slot,
  112. unsigned int *rx_num, unsigned int *rx_slot);
  113. /* Hold instance to soundwire platform device */
  114. struct wsa_macro_swr_ctrl_data {
  115. struct platform_device *wsa_swr_pdev;
  116. };
  117. struct wsa_macro_swr_ctrl_platform_data {
  118. void *handle; /* holds codec private data */
  119. int (*read)(void *handle, int reg);
  120. int (*write)(void *handle, int reg, int val);
  121. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  122. int (*clk)(void *handle, bool enable);
  123. int (*handle_irq)(void *handle,
  124. irqreturn_t (*swrm_irq_handler)(int irq,
  125. void *data),
  126. void *swrm_handle,
  127. int action);
  128. };
  129. struct wsa_macro_bcl_pmic_params {
  130. u8 id;
  131. u8 sid;
  132. u8 ppid;
  133. };
  134. enum {
  135. WSA_MACRO_AIF_INVALID = 0,
  136. WSA_MACRO_AIF1_PB,
  137. WSA_MACRO_AIF_MIX1_PB,
  138. WSA_MACRO_AIF_VI,
  139. WSA_MACRO_AIF_ECHO,
  140. WSA_MACRO_MAX_DAIS,
  141. };
  142. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  143. /*
  144. * @dev: wsa macro device pointer
  145. * @comp_enabled: compander enable mixer value set
  146. * @ec_hq: echo HQ enable mixer value set
  147. * @prim_int_users: Users of interpolator
  148. * @wsa_mclk_users: WSA MCLK users count
  149. * @swr_clk_users: SWR clk users count
  150. * @vi_feed_value: VI sense mask
  151. * @mclk_lock: to lock mclk operations
  152. * @swr_clk_lock: to lock swr master clock operations
  153. * @swr_ctrl_data: SoundWire data structure
  154. * @swr_plat_data: Soundwire platform data
  155. * @wsa_macro_add_child_devices_work: work for adding child devices
  156. * @wsa_swr_gpio_p: used by pinctrl API
  157. * @component: codec handle
  158. * @rx_0_count: RX0 interpolation users
  159. * @rx_1_count: RX1 interpolation users
  160. * @active_ch_mask: channel mask for all AIF DAIs
  161. * @active_ch_cnt: channel count of all AIF DAIs
  162. * @rx_port_value: mixer ctl value of WSA RX MUXes
  163. * @wsa_io_base: Base address of WSA macro addr space
  164. */
  165. struct wsa_macro_priv {
  166. struct device *dev;
  167. int comp_enabled[WSA_MACRO_COMP_MAX];
  168. int ec_hq[WSA_MACRO_RX1 + 1];
  169. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  170. u16 wsa_mclk_users;
  171. u16 swr_clk_users;
  172. bool dapm_mclk_enable;
  173. bool reset_swr;
  174. unsigned int vi_feed_value;
  175. struct mutex mclk_lock;
  176. struct mutex swr_clk_lock;
  177. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  178. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  179. struct work_struct wsa_macro_add_child_devices_work;
  180. struct device_node *wsa_swr_gpio_p;
  181. struct snd_soc_component *component;
  182. int rx_0_count;
  183. int rx_1_count;
  184. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  185. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  186. int rx_port_value[WSA_MACRO_RX_MAX];
  187. char __iomem *wsa_io_base;
  188. struct platform_device *pdev_child_devices
  189. [WSA_MACRO_CHILD_DEVICES_MAX];
  190. int child_count;
  191. int ear_spkr_gain;
  192. int spkr_gain_offset;
  193. int spkr_mode;
  194. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  195. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  196. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  197. char __iomem *mclk_mode_muxsel;
  198. u16 default_clk_id;
  199. int wsa_digital_mute_status[WSA_MACRO_RX_MAX];
  200. };
  201. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  202. struct wsa_macro_priv *wsa_priv,
  203. int event, int gain_reg);
  204. static struct snd_soc_dai_driver wsa_macro_dai[];
  205. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  206. static const char *const rx_text[] = {
  207. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  208. };
  209. static const char *const rx_mix_text[] = {
  210. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  211. };
  212. static const char *const rx_mix_ec_text[] = {
  213. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  214. };
  215. static const char *const rx_mux_text[] = {
  216. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  217. };
  218. static const char *const rx_sidetone_mix_text[] = {
  219. "ZERO", "SRC0"
  220. };
  221. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  222. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  223. "G_4_DB", "G_5_DB", "G_6_DB"
  224. };
  225. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  226. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  227. };
  228. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  229. "OFF", "ON"
  230. };
  231. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  232. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  233. };
  234. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  235. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  236. };
  237. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  238. wsa_macro_ear_spkr_pa_gain_text);
  239. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  240. wsa_macro_speaker_boost_stage_text);
  241. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  242. wsa_macro_vbat_bcl_gsm_mode_text);
  243. /* RX INT0 */
  244. static const struct soc_enum rx0_prim_inp0_chain_enum =
  245. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  246. 0, 7, rx_text);
  247. static const struct soc_enum rx0_prim_inp1_chain_enum =
  248. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  249. 3, 7, rx_text);
  250. static const struct soc_enum rx0_prim_inp2_chain_enum =
  251. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  252. 3, 7, rx_text);
  253. static const struct soc_enum rx0_mix_chain_enum =
  254. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  255. 0, 5, rx_mix_text);
  256. static const struct soc_enum rx0_sidetone_mix_enum =
  257. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  258. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  259. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  260. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  261. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  262. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  263. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  264. static const struct snd_kcontrol_new rx0_mix_mux =
  265. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  266. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  267. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  268. /* RX INT1 */
  269. static const struct soc_enum rx1_prim_inp0_chain_enum =
  270. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  271. 0, 7, rx_text);
  272. static const struct soc_enum rx1_prim_inp1_chain_enum =
  273. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  274. 3, 7, rx_text);
  275. static const struct soc_enum rx1_prim_inp2_chain_enum =
  276. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  277. 3, 7, rx_text);
  278. static const struct soc_enum rx1_mix_chain_enum =
  279. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  280. 0, 5, rx_mix_text);
  281. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  282. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  283. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  284. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  285. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  286. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  287. static const struct snd_kcontrol_new rx1_mix_mux =
  288. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  289. static const struct soc_enum rx_mix_ec0_enum =
  290. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  291. 0, 3, rx_mix_ec_text);
  292. static const struct soc_enum rx_mix_ec1_enum =
  293. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  294. 3, 3, rx_mix_ec_text);
  295. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  296. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  297. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  298. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  299. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  300. .hw_params = wsa_macro_hw_params,
  301. .get_channel_map = wsa_macro_get_channel_map,
  302. };
  303. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  304. {
  305. .name = "wsa_macro_rx1",
  306. .id = WSA_MACRO_AIF1_PB,
  307. .playback = {
  308. .stream_name = "WSA_AIF1 Playback",
  309. .rates = WSA_MACRO_RX_RATES,
  310. .formats = WSA_MACRO_RX_FORMATS,
  311. .rate_max = 384000,
  312. .rate_min = 8000,
  313. .channels_min = 1,
  314. .channels_max = 2,
  315. },
  316. .ops = &wsa_macro_dai_ops,
  317. },
  318. {
  319. .name = "wsa_macro_rx_mix",
  320. .id = WSA_MACRO_AIF_MIX1_PB,
  321. .playback = {
  322. .stream_name = "WSA_AIF_MIX1 Playback",
  323. .rates = WSA_MACRO_RX_MIX_RATES,
  324. .formats = WSA_MACRO_RX_FORMATS,
  325. .rate_max = 192000,
  326. .rate_min = 48000,
  327. .channels_min = 1,
  328. .channels_max = 2,
  329. },
  330. .ops = &wsa_macro_dai_ops,
  331. },
  332. {
  333. .name = "wsa_macro_vifeedback",
  334. .id = WSA_MACRO_AIF_VI,
  335. .capture = {
  336. .stream_name = "WSA_AIF_VI Capture",
  337. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  338. .formats = WSA_MACRO_RX_FORMATS,
  339. .rate_max = 48000,
  340. .rate_min = 8000,
  341. .channels_min = 1,
  342. .channels_max = 4,
  343. },
  344. .ops = &wsa_macro_dai_ops,
  345. },
  346. {
  347. .name = "wsa_macro_echo",
  348. .id = WSA_MACRO_AIF_ECHO,
  349. .capture = {
  350. .stream_name = "WSA_AIF_ECHO Capture",
  351. .rates = WSA_MACRO_ECHO_RATES,
  352. .formats = WSA_MACRO_ECHO_FORMATS,
  353. .rate_max = 48000,
  354. .rate_min = 8000,
  355. .channels_min = 1,
  356. .channels_max = 2,
  357. },
  358. .ops = &wsa_macro_dai_ops,
  359. },
  360. };
  361. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  362. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  363. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  364. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  365. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  366. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  367. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  368. };
  369. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  370. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  371. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  372. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  373. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  374. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  375. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  376. };
  377. static bool wsa_macro_get_data(struct snd_soc_component *component,
  378. struct device **wsa_dev,
  379. struct wsa_macro_priv **wsa_priv,
  380. const char *func_name)
  381. {
  382. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  383. if (!(*wsa_dev)) {
  384. dev_err(component->dev,
  385. "%s: null device for macro!\n", func_name);
  386. return false;
  387. }
  388. *wsa_priv = dev_get_drvdata((*wsa_dev));
  389. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  390. dev_err(component->dev,
  391. "%s: priv is null for macro!\n", func_name);
  392. return false;
  393. }
  394. return true;
  395. }
  396. static int wsa_macro_set_port_map(struct snd_soc_component *component,
  397. u32 usecase, u32 size, void *data)
  398. {
  399. struct device *wsa_dev = NULL;
  400. struct wsa_macro_priv *wsa_priv = NULL;
  401. struct swrm_port_config port_cfg;
  402. int ret = 0;
  403. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  404. return -EINVAL;
  405. memset(&port_cfg, 0, sizeof(port_cfg));
  406. port_cfg.uc = usecase;
  407. port_cfg.size = size;
  408. port_cfg.params = data;
  409. if (wsa_priv->swr_ctrl_data)
  410. ret = swrm_wcd_notify(
  411. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  412. SWR_SET_PORT_MAP, &port_cfg);
  413. return ret;
  414. }
  415. /**
  416. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  417. * gain with the given offset value.
  418. *
  419. * @component: codec instance
  420. * @offset: Indicates speaker path gain offset value.
  421. *
  422. * Returns 0 on success or -EINVAL on error.
  423. */
  424. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  425. int offset)
  426. {
  427. struct device *wsa_dev = NULL;
  428. struct wsa_macro_priv *wsa_priv = NULL;
  429. if (!component) {
  430. pr_err("%s: NULL component pointer!\n", __func__);
  431. return -EINVAL;
  432. }
  433. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  434. return -EINVAL;
  435. wsa_priv->spkr_gain_offset = offset;
  436. return 0;
  437. }
  438. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  439. /**
  440. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  441. * settings based on speaker mode.
  442. *
  443. * @component: codec instance
  444. * @mode: Indicates speaker configuration mode.
  445. *
  446. * Returns 0 on success or -EINVAL on error.
  447. */
  448. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  449. {
  450. int i;
  451. const struct wsa_macro_reg_mask_val *regs;
  452. int size;
  453. struct device *wsa_dev = NULL;
  454. struct wsa_macro_priv *wsa_priv = NULL;
  455. if (!component) {
  456. pr_err("%s: NULL codec pointer!\n", __func__);
  457. return -EINVAL;
  458. }
  459. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  460. return -EINVAL;
  461. switch (mode) {
  462. case WSA_MACRO_SPKR_MODE_1:
  463. regs = wsa_macro_spkr_mode1;
  464. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  465. break;
  466. default:
  467. regs = wsa_macro_spkr_default;
  468. size = ARRAY_SIZE(wsa_macro_spkr_default);
  469. break;
  470. }
  471. wsa_priv->spkr_mode = mode;
  472. for (i = 0; i < size; i++)
  473. snd_soc_component_update_bits(component, regs[i].reg,
  474. regs[i].mask, regs[i].val);
  475. return 0;
  476. }
  477. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  478. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  479. u8 int_prim_fs_rate_reg_val,
  480. u32 sample_rate)
  481. {
  482. u8 int_1_mix1_inp;
  483. u32 j, port;
  484. u16 int_mux_cfg0, int_mux_cfg1;
  485. u16 int_fs_reg;
  486. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  487. u8 inp0_sel, inp1_sel, inp2_sel;
  488. struct snd_soc_component *component = dai->component;
  489. struct device *wsa_dev = NULL;
  490. struct wsa_macro_priv *wsa_priv = NULL;
  491. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  492. return -EINVAL;
  493. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  494. WSA_MACRO_RX_MAX) {
  495. int_1_mix1_inp = port;
  496. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  497. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  498. dev_err(wsa_dev,
  499. "%s: Invalid RX port, Dai ID is %d\n",
  500. __func__, dai->id);
  501. return -EINVAL;
  502. }
  503. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  504. /*
  505. * Loop through all interpolator MUX inputs and find out
  506. * to which interpolator input, the cdc_dma rx port
  507. * is connected
  508. */
  509. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  510. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  511. int_mux_cfg0_val = snd_soc_component_read32(component,
  512. int_mux_cfg0);
  513. int_mux_cfg1_val = snd_soc_component_read32(component,
  514. int_mux_cfg1);
  515. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  516. inp1_sel = (int_mux_cfg0_val >>
  517. WSA_MACRO_MUX_INP_SHFT) &
  518. WSA_MACRO_MUX_INP_MASK2;
  519. inp2_sel = (int_mux_cfg1_val >>
  520. WSA_MACRO_MUX_INP_SHFT) &
  521. WSA_MACRO_MUX_INP_MASK2;
  522. if ((inp0_sel == int_1_mix1_inp) ||
  523. (inp1_sel == int_1_mix1_inp) ||
  524. (inp2_sel == int_1_mix1_inp)) {
  525. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  526. WSA_MACRO_RX_PATH_OFFSET * j;
  527. dev_dbg(wsa_dev,
  528. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  529. __func__, dai->id, j);
  530. dev_dbg(wsa_dev,
  531. "%s: set INT%u_1 sample rate to %u\n",
  532. __func__, j, sample_rate);
  533. /* sample_rate is in Hz */
  534. snd_soc_component_update_bits(component,
  535. int_fs_reg,
  536. WSA_MACRO_FS_RATE_MASK,
  537. int_prim_fs_rate_reg_val);
  538. }
  539. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  540. }
  541. }
  542. return 0;
  543. }
  544. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  545. u8 int_mix_fs_rate_reg_val,
  546. u32 sample_rate)
  547. {
  548. u8 int_2_inp;
  549. u32 j, port;
  550. u16 int_mux_cfg1, int_fs_reg;
  551. u8 int_mux_cfg1_val;
  552. struct snd_soc_component *component = dai->component;
  553. struct device *wsa_dev = NULL;
  554. struct wsa_macro_priv *wsa_priv = NULL;
  555. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  556. return -EINVAL;
  557. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  558. WSA_MACRO_RX_MAX) {
  559. int_2_inp = port;
  560. if ((int_2_inp < WSA_MACRO_RX0) ||
  561. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  562. dev_err(wsa_dev,
  563. "%s: Invalid RX port, Dai ID is %d\n",
  564. __func__, dai->id);
  565. return -EINVAL;
  566. }
  567. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  568. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  569. int_mux_cfg1_val = snd_soc_component_read32(component,
  570. int_mux_cfg1) &
  571. WSA_MACRO_MUX_INP_MASK1;
  572. if (int_mux_cfg1_val == int_2_inp) {
  573. int_fs_reg =
  574. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  575. WSA_MACRO_RX_PATH_OFFSET * j;
  576. dev_dbg(wsa_dev,
  577. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  578. __func__, dai->id, j);
  579. dev_dbg(wsa_dev,
  580. "%s: set INT%u_2 sample rate to %u\n",
  581. __func__, j, sample_rate);
  582. snd_soc_component_update_bits(component,
  583. int_fs_reg,
  584. WSA_MACRO_FS_RATE_MASK,
  585. int_mix_fs_rate_reg_val);
  586. }
  587. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  588. }
  589. }
  590. return 0;
  591. }
  592. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  593. u32 sample_rate)
  594. {
  595. int rate_val = 0;
  596. int i, ret;
  597. /* set mixing path rate */
  598. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  599. if (sample_rate ==
  600. int_mix_sample_rate_val[i].sample_rate) {
  601. rate_val =
  602. int_mix_sample_rate_val[i].rate_val;
  603. break;
  604. }
  605. }
  606. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  607. (rate_val < 0))
  608. goto prim_rate;
  609. ret = wsa_macro_set_mix_interpolator_rate(dai,
  610. (u8) rate_val, sample_rate);
  611. prim_rate:
  612. /* set primary path sample rate */
  613. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  614. if (sample_rate ==
  615. int_prim_sample_rate_val[i].sample_rate) {
  616. rate_val =
  617. int_prim_sample_rate_val[i].rate_val;
  618. break;
  619. }
  620. }
  621. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  622. (rate_val < 0))
  623. return -EINVAL;
  624. ret = wsa_macro_set_prim_interpolator_rate(dai,
  625. (u8) rate_val, sample_rate);
  626. return ret;
  627. }
  628. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  629. struct snd_pcm_hw_params *params,
  630. struct snd_soc_dai *dai)
  631. {
  632. struct snd_soc_component *component = dai->component;
  633. int ret;
  634. dev_dbg(component->dev,
  635. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  636. dai->name, dai->id, params_rate(params),
  637. params_channels(params));
  638. switch (substream->stream) {
  639. case SNDRV_PCM_STREAM_PLAYBACK:
  640. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  641. if (ret) {
  642. dev_err(component->dev,
  643. "%s: cannot set sample rate: %u\n",
  644. __func__, params_rate(params));
  645. return ret;
  646. }
  647. break;
  648. case SNDRV_PCM_STREAM_CAPTURE:
  649. default:
  650. break;
  651. }
  652. return 0;
  653. }
  654. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  655. unsigned int *tx_num, unsigned int *tx_slot,
  656. unsigned int *rx_num, unsigned int *rx_slot)
  657. {
  658. struct snd_soc_component *component = dai->component;
  659. struct device *wsa_dev = NULL;
  660. struct wsa_macro_priv *wsa_priv = NULL;
  661. u16 val = 0, mask = 0, cnt = 0;
  662. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  663. return -EINVAL;
  664. wsa_priv = dev_get_drvdata(wsa_dev);
  665. if (!wsa_priv)
  666. return -EINVAL;
  667. switch (dai->id) {
  668. case WSA_MACRO_AIF_VI:
  669. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  670. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  671. break;
  672. case WSA_MACRO_AIF1_PB:
  673. case WSA_MACRO_AIF_MIX1_PB:
  674. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  675. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  676. break;
  677. case WSA_MACRO_AIF_ECHO:
  678. val = snd_soc_component_read32(component,
  679. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  680. if (val & WSA_MACRO_EC_MIX_TX1_MASK) {
  681. mask |= 0x2;
  682. cnt++;
  683. }
  684. if (val & WSA_MACRO_EC_MIX_TX0_MASK) {
  685. mask |= 0x1;
  686. cnt++;
  687. }
  688. *tx_slot = mask;
  689. *tx_num = cnt;
  690. break;
  691. default:
  692. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  693. break;
  694. }
  695. return 0;
  696. }
  697. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  698. bool mclk_enable, bool dapm)
  699. {
  700. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  701. int ret = 0;
  702. if (regmap == NULL) {
  703. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  704. return -EINVAL;
  705. }
  706. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  707. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  708. mutex_lock(&wsa_priv->mclk_lock);
  709. if (mclk_enable) {
  710. if (wsa_priv->wsa_mclk_users == 0) {
  711. ret = bolero_clk_rsc_request_clock(wsa_priv->dev,
  712. wsa_priv->default_clk_id,
  713. wsa_priv->default_clk_id,
  714. true);
  715. if (ret < 0) {
  716. dev_err_ratelimited(wsa_priv->dev,
  717. "%s: wsa request clock enable failed\n",
  718. __func__);
  719. goto exit;
  720. }
  721. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  722. true);
  723. regcache_mark_dirty(regmap);
  724. regcache_sync_region(regmap,
  725. WSA_START_OFFSET,
  726. WSA_MAX_OFFSET);
  727. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  728. regmap_update_bits(regmap,
  729. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  730. regmap_update_bits(regmap,
  731. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  732. 0x01, 0x01);
  733. regmap_update_bits(regmap,
  734. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  735. 0x01, 0x01);
  736. }
  737. wsa_priv->wsa_mclk_users++;
  738. } else {
  739. if (wsa_priv->wsa_mclk_users <= 0) {
  740. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  741. __func__);
  742. wsa_priv->wsa_mclk_users = 0;
  743. goto exit;
  744. }
  745. wsa_priv->wsa_mclk_users--;
  746. if (wsa_priv->wsa_mclk_users == 0) {
  747. regmap_update_bits(regmap,
  748. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  749. 0x01, 0x00);
  750. regmap_update_bits(regmap,
  751. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  752. 0x01, 0x00);
  753. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  754. false);
  755. bolero_clk_rsc_request_clock(wsa_priv->dev,
  756. wsa_priv->default_clk_id,
  757. wsa_priv->default_clk_id,
  758. false);
  759. }
  760. }
  761. exit:
  762. mutex_unlock(&wsa_priv->mclk_lock);
  763. return ret;
  764. }
  765. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  766. struct snd_kcontrol *kcontrol, int event)
  767. {
  768. struct snd_soc_component *component =
  769. snd_soc_dapm_to_component(w->dapm);
  770. int ret = 0;
  771. struct device *wsa_dev = NULL;
  772. struct wsa_macro_priv *wsa_priv = NULL;
  773. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  774. return -EINVAL;
  775. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  776. switch (event) {
  777. case SND_SOC_DAPM_PRE_PMU:
  778. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  779. if (ret)
  780. wsa_priv->dapm_mclk_enable = false;
  781. else
  782. wsa_priv->dapm_mclk_enable = true;
  783. break;
  784. case SND_SOC_DAPM_POST_PMD:
  785. if (wsa_priv->dapm_mclk_enable)
  786. wsa_macro_mclk_enable(wsa_priv, 0, true);
  787. break;
  788. default:
  789. dev_err(wsa_priv->dev,
  790. "%s: invalid DAPM event %d\n", __func__, event);
  791. ret = -EINVAL;
  792. }
  793. return ret;
  794. }
  795. static int wsa_macro_event_handler(struct snd_soc_component *component,
  796. u16 event, u32 data)
  797. {
  798. struct device *wsa_dev = NULL;
  799. struct wsa_macro_priv *wsa_priv = NULL;
  800. int ret = 0;
  801. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  802. return -EINVAL;
  803. switch (event) {
  804. case BOLERO_MACRO_EVT_SSR_DOWN:
  805. if (wsa_priv->swr_ctrl_data) {
  806. swrm_wcd_notify(
  807. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  808. SWR_DEVICE_DOWN, NULL);
  809. swrm_wcd_notify(
  810. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  811. SWR_DEVICE_SSR_DOWN, NULL);
  812. }
  813. if ((!pm_runtime_enabled(wsa_dev) ||
  814. !pm_runtime_suspended(wsa_dev))) {
  815. ret = bolero_runtime_suspend(wsa_dev);
  816. if (!ret) {
  817. pm_runtime_disable(wsa_dev);
  818. pm_runtime_set_suspended(wsa_dev);
  819. pm_runtime_enable(wsa_dev);
  820. }
  821. }
  822. break;
  823. case BOLERO_MACRO_EVT_SSR_UP:
  824. /* reset swr after ssr/pdr */
  825. wsa_priv->reset_swr = true;
  826. /* enable&disable WSA_CORE_CLK to reset GFMUX reg */
  827. ret = bolero_clk_rsc_request_clock(wsa_priv->dev,
  828. wsa_priv->default_clk_id,
  829. WSA_CORE_CLK, true);
  830. if (ret < 0)
  831. dev_err_ratelimited(wsa_priv->dev,
  832. "%s, failed to enable clk, ret:%d\n",
  833. __func__, ret);
  834. else
  835. bolero_clk_rsc_request_clock(wsa_priv->dev,
  836. wsa_priv->default_clk_id,
  837. WSA_CORE_CLK, false);
  838. if (wsa_priv->swr_ctrl_data)
  839. swrm_wcd_notify(
  840. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  841. SWR_DEVICE_SSR_UP, NULL);
  842. break;
  843. case BOLERO_MACRO_EVT_CLK_RESET:
  844. bolero_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  845. break;
  846. }
  847. return 0;
  848. }
  849. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  850. struct snd_kcontrol *kcontrol,
  851. int event)
  852. {
  853. struct snd_soc_component *component =
  854. snd_soc_dapm_to_component(w->dapm);
  855. struct device *wsa_dev = NULL;
  856. struct wsa_macro_priv *wsa_priv = NULL;
  857. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  858. return -EINVAL;
  859. switch (event) {
  860. case SND_SOC_DAPM_POST_PMU:
  861. if (test_bit(WSA_MACRO_TX0,
  862. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  863. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  864. /* Enable V&I sensing */
  865. snd_soc_component_update_bits(component,
  866. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  867. 0x20, 0x20);
  868. snd_soc_component_update_bits(component,
  869. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  870. 0x20, 0x20);
  871. snd_soc_component_update_bits(component,
  872. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  873. 0x0F, 0x00);
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  876. 0x0F, 0x00);
  877. snd_soc_component_update_bits(component,
  878. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  879. 0x10, 0x10);
  880. snd_soc_component_update_bits(component,
  881. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  882. 0x10, 0x10);
  883. snd_soc_component_update_bits(component,
  884. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  885. 0x20, 0x00);
  886. snd_soc_component_update_bits(component,
  887. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  888. 0x20, 0x00);
  889. }
  890. if (test_bit(WSA_MACRO_TX1,
  891. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  892. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  893. /* Enable V&I sensing */
  894. snd_soc_component_update_bits(component,
  895. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  896. 0x20, 0x20);
  897. snd_soc_component_update_bits(component,
  898. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  899. 0x20, 0x20);
  900. snd_soc_component_update_bits(component,
  901. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  902. 0x0F, 0x00);
  903. snd_soc_component_update_bits(component,
  904. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  905. 0x0F, 0x00);
  906. snd_soc_component_update_bits(component,
  907. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  908. 0x10, 0x10);
  909. snd_soc_component_update_bits(component,
  910. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  911. 0x10, 0x10);
  912. snd_soc_component_update_bits(component,
  913. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  914. 0x20, 0x00);
  915. snd_soc_component_update_bits(component,
  916. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  917. 0x20, 0x00);
  918. }
  919. break;
  920. case SND_SOC_DAPM_POST_PMD:
  921. if (test_bit(WSA_MACRO_TX0,
  922. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  923. /* Disable V&I sensing */
  924. snd_soc_component_update_bits(component,
  925. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  926. 0x20, 0x20);
  927. snd_soc_component_update_bits(component,
  928. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  929. 0x20, 0x20);
  930. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  931. snd_soc_component_update_bits(component,
  932. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  933. 0x10, 0x00);
  934. snd_soc_component_update_bits(component,
  935. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  936. 0x10, 0x00);
  937. }
  938. if (test_bit(WSA_MACRO_TX1,
  939. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  940. /* Disable V&I sensing */
  941. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  942. snd_soc_component_update_bits(component,
  943. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  944. 0x20, 0x20);
  945. snd_soc_component_update_bits(component,
  946. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  947. 0x20, 0x20);
  948. snd_soc_component_update_bits(component,
  949. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  950. 0x10, 0x00);
  951. snd_soc_component_update_bits(component,
  952. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  953. 0x10, 0x00);
  954. }
  955. break;
  956. }
  957. return 0;
  958. }
  959. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  960. struct snd_kcontrol *kcontrol, int event)
  961. {
  962. struct snd_soc_component *component =
  963. snd_soc_dapm_to_component(w->dapm);
  964. u16 gain_reg;
  965. int offset_val = 0;
  966. int val = 0;
  967. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  968. switch (w->reg) {
  969. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  970. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  971. break;
  972. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  973. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  974. break;
  975. default:
  976. dev_err(component->dev, "%s: No gain register avail for %s\n",
  977. __func__, w->name);
  978. return 0;
  979. }
  980. switch (event) {
  981. case SND_SOC_DAPM_POST_PMU:
  982. val = snd_soc_component_read32(component, gain_reg);
  983. val += offset_val;
  984. snd_soc_component_write(component, gain_reg, val);
  985. break;
  986. case SND_SOC_DAPM_POST_PMD:
  987. break;
  988. }
  989. return 0;
  990. }
  991. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  992. u16 reg, int event)
  993. {
  994. u16 hd2_scale_reg;
  995. u16 hd2_enable_reg = 0;
  996. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  997. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  998. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  999. }
  1000. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  1001. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  1002. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  1003. }
  1004. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1005. snd_soc_component_update_bits(component, hd2_scale_reg,
  1006. 0x3C, 0x10);
  1007. snd_soc_component_update_bits(component, hd2_scale_reg,
  1008. 0x03, 0x01);
  1009. snd_soc_component_update_bits(component, hd2_enable_reg,
  1010. 0x04, 0x04);
  1011. }
  1012. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1013. snd_soc_component_update_bits(component, hd2_enable_reg,
  1014. 0x04, 0x00);
  1015. snd_soc_component_update_bits(component, hd2_scale_reg,
  1016. 0x03, 0x00);
  1017. snd_soc_component_update_bits(component, hd2_scale_reg,
  1018. 0x3C, 0x00);
  1019. }
  1020. }
  1021. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1022. struct snd_kcontrol *kcontrol, int event)
  1023. {
  1024. struct snd_soc_component *component =
  1025. snd_soc_dapm_to_component(w->dapm);
  1026. int ch_cnt;
  1027. struct device *wsa_dev = NULL;
  1028. struct wsa_macro_priv *wsa_priv = NULL;
  1029. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1030. return -EINVAL;
  1031. switch (event) {
  1032. case SND_SOC_DAPM_PRE_PMU:
  1033. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1034. !wsa_priv->rx_0_count)
  1035. wsa_priv->rx_0_count++;
  1036. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1037. !wsa_priv->rx_1_count)
  1038. wsa_priv->rx_1_count++;
  1039. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1040. if (wsa_priv->swr_ctrl_data) {
  1041. swrm_wcd_notify(
  1042. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1043. SWR_DEVICE_UP, NULL);
  1044. swrm_wcd_notify(
  1045. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1046. SWR_SET_NUM_RX_CH, &ch_cnt);
  1047. }
  1048. break;
  1049. case SND_SOC_DAPM_POST_PMD:
  1050. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1051. wsa_priv->rx_0_count)
  1052. wsa_priv->rx_0_count--;
  1053. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1054. wsa_priv->rx_1_count)
  1055. wsa_priv->rx_1_count--;
  1056. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1057. if (wsa_priv->swr_ctrl_data)
  1058. swrm_wcd_notify(
  1059. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1060. SWR_SET_NUM_RX_CH, &ch_cnt);
  1061. break;
  1062. }
  1063. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1064. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1065. return 0;
  1066. }
  1067. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1068. int comp, int event)
  1069. {
  1070. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1071. struct device *wsa_dev = NULL;
  1072. struct wsa_macro_priv *wsa_priv = NULL;
  1073. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1074. return -EINVAL;
  1075. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1076. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1077. if (!wsa_priv->comp_enabled[comp])
  1078. return 0;
  1079. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1080. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1081. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1082. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1083. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1084. /* Enable Compander Clock */
  1085. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1086. 0x01, 0x01);
  1087. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1088. 0x02, 0x02);
  1089. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1090. 0x02, 0x00);
  1091. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1092. 0x02, 0x02);
  1093. }
  1094. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1095. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1096. 0x04, 0x04);
  1097. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1098. 0x02, 0x00);
  1099. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1100. 0x02, 0x02);
  1101. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1102. 0x02, 0x00);
  1103. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1104. 0x01, 0x00);
  1105. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1106. 0x04, 0x00);
  1107. }
  1108. return 0;
  1109. }
  1110. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1111. struct wsa_macro_priv *wsa_priv,
  1112. int path,
  1113. bool enable)
  1114. {
  1115. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1116. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1117. u8 softclip_mux_mask = (1 << path);
  1118. u8 softclip_mux_value = (1 << path);
  1119. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1120. __func__, path, enable);
  1121. if (enable) {
  1122. if (wsa_priv->softclip_clk_users[path] == 0) {
  1123. snd_soc_component_update_bits(component,
  1124. softclip_clk_reg, 0x01, 0x01);
  1125. snd_soc_component_update_bits(component,
  1126. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1127. softclip_mux_mask, softclip_mux_value);
  1128. }
  1129. wsa_priv->softclip_clk_users[path]++;
  1130. } else {
  1131. wsa_priv->softclip_clk_users[path]--;
  1132. if (wsa_priv->softclip_clk_users[path] == 0) {
  1133. snd_soc_component_update_bits(component,
  1134. softclip_clk_reg, 0x01, 0x00);
  1135. snd_soc_component_update_bits(component,
  1136. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1137. softclip_mux_mask, 0x00);
  1138. }
  1139. }
  1140. }
  1141. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1142. int path, int event)
  1143. {
  1144. u16 softclip_ctrl_reg = 0;
  1145. struct device *wsa_dev = NULL;
  1146. struct wsa_macro_priv *wsa_priv = NULL;
  1147. int softclip_path = 0;
  1148. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1149. return -EINVAL;
  1150. if (path == WSA_MACRO_COMP1)
  1151. softclip_path = WSA_MACRO_SOFTCLIP0;
  1152. else if (path == WSA_MACRO_COMP2)
  1153. softclip_path = WSA_MACRO_SOFTCLIP1;
  1154. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1155. __func__, event, softclip_path,
  1156. wsa_priv->is_softclip_on[softclip_path]);
  1157. if (!wsa_priv->is_softclip_on[softclip_path])
  1158. return 0;
  1159. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1160. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1161. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1162. /* Enable Softclip clock and mux */
  1163. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1164. softclip_path, true);
  1165. /* Enable Softclip control */
  1166. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1167. 0x01, 0x01);
  1168. }
  1169. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1170. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1171. 0x01, 0x00);
  1172. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1173. softclip_path, false);
  1174. }
  1175. return 0;
  1176. }
  1177. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1178. {
  1179. u16 prim_int_reg = 0;
  1180. switch (reg) {
  1181. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1182. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1183. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1184. *ind = 0;
  1185. break;
  1186. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1187. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1188. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1189. *ind = 1;
  1190. break;
  1191. }
  1192. return prim_int_reg;
  1193. }
  1194. static int wsa_macro_enable_prim_interpolator(
  1195. struct snd_soc_component *component,
  1196. u16 reg, int event)
  1197. {
  1198. u16 prim_int_reg;
  1199. u16 ind = 0;
  1200. struct device *wsa_dev = NULL;
  1201. struct wsa_macro_priv *wsa_priv = NULL;
  1202. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1203. return -EINVAL;
  1204. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1205. switch (event) {
  1206. case SND_SOC_DAPM_PRE_PMU:
  1207. wsa_priv->prim_int_users[ind]++;
  1208. if (wsa_priv->prim_int_users[ind] == 1) {
  1209. snd_soc_component_update_bits(component,
  1210. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1211. 0x03, 0x03);
  1212. snd_soc_component_update_bits(component, prim_int_reg,
  1213. 0x10, 0x10);
  1214. wsa_macro_hd2_control(component, prim_int_reg, event);
  1215. snd_soc_component_update_bits(component,
  1216. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1217. 0x1, 0x1);
  1218. snd_soc_component_update_bits(component, prim_int_reg,
  1219. 1 << 0x5, 1 << 0x5);
  1220. }
  1221. if ((reg != prim_int_reg) &&
  1222. ((snd_soc_component_read32(
  1223. component, prim_int_reg)) & 0x10))
  1224. snd_soc_component_update_bits(component, reg,
  1225. 0x10, 0x10);
  1226. break;
  1227. case SND_SOC_DAPM_POST_PMD:
  1228. wsa_priv->prim_int_users[ind]--;
  1229. if (wsa_priv->prim_int_users[ind] == 0) {
  1230. snd_soc_component_update_bits(component, prim_int_reg,
  1231. 1 << 0x5, 0 << 0x5);
  1232. snd_soc_component_update_bits(component, prim_int_reg,
  1233. 0x40, 0x40);
  1234. snd_soc_component_update_bits(component, prim_int_reg,
  1235. 0x40, 0x00);
  1236. wsa_macro_hd2_control(component, prim_int_reg, event);
  1237. }
  1238. break;
  1239. }
  1240. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1241. __func__, ind, wsa_priv->prim_int_users[ind]);
  1242. return 0;
  1243. }
  1244. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1245. struct snd_kcontrol *kcontrol,
  1246. int event)
  1247. {
  1248. struct snd_soc_component *component =
  1249. snd_soc_dapm_to_component(w->dapm);
  1250. u16 gain_reg;
  1251. u16 reg;
  1252. int val;
  1253. int offset_val = 0;
  1254. struct device *wsa_dev = NULL;
  1255. struct wsa_macro_priv *wsa_priv = NULL;
  1256. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1257. return -EINVAL;
  1258. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1259. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1260. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1261. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1262. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1263. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1264. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1265. } else {
  1266. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1267. __func__);
  1268. return -EINVAL;
  1269. }
  1270. switch (event) {
  1271. case SND_SOC_DAPM_PRE_PMU:
  1272. /* Reset if needed */
  1273. wsa_macro_enable_prim_interpolator(component, reg, event);
  1274. break;
  1275. case SND_SOC_DAPM_POST_PMU:
  1276. wsa_macro_config_compander(component, w->shift, event);
  1277. wsa_macro_config_softclip(component, w->shift, event);
  1278. /* apply gain after int clk is enabled */
  1279. if ((wsa_priv->spkr_gain_offset ==
  1280. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1281. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1282. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1283. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1284. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1285. snd_soc_component_update_bits(component,
  1286. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1287. 0x01, 0x01);
  1288. snd_soc_component_update_bits(component,
  1289. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1290. 0x01, 0x01);
  1291. snd_soc_component_update_bits(component,
  1292. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1293. 0x01, 0x01);
  1294. snd_soc_component_update_bits(component,
  1295. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1296. 0x01, 0x01);
  1297. offset_val = -2;
  1298. }
  1299. val = snd_soc_component_read32(component, gain_reg);
  1300. val += offset_val;
  1301. snd_soc_component_write(component, gain_reg, val);
  1302. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1303. event, gain_reg);
  1304. break;
  1305. case SND_SOC_DAPM_POST_PMD:
  1306. wsa_macro_config_compander(component, w->shift, event);
  1307. wsa_macro_config_softclip(component, w->shift, event);
  1308. wsa_macro_enable_prim_interpolator(component, reg, event);
  1309. if ((wsa_priv->spkr_gain_offset ==
  1310. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1311. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1312. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1313. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1314. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1315. snd_soc_component_update_bits(component,
  1316. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1317. 0x01, 0x00);
  1318. snd_soc_component_update_bits(component,
  1319. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1320. 0x01, 0x00);
  1321. snd_soc_component_update_bits(component,
  1322. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1323. 0x01, 0x00);
  1324. snd_soc_component_update_bits(component,
  1325. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1326. 0x01, 0x00);
  1327. offset_val = 2;
  1328. val = snd_soc_component_read32(component, gain_reg);
  1329. val += offset_val;
  1330. snd_soc_component_write(component, gain_reg, val);
  1331. }
  1332. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1333. event, gain_reg);
  1334. break;
  1335. }
  1336. return 0;
  1337. }
  1338. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1339. struct wsa_macro_priv *wsa_priv,
  1340. int event, int gain_reg)
  1341. {
  1342. int comp_gain_offset, val;
  1343. switch (wsa_priv->spkr_mode) {
  1344. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1345. case WSA_MACRO_SPKR_MODE_1:
  1346. comp_gain_offset = -12;
  1347. break;
  1348. /* Default case compander gain is 15 dB */
  1349. default:
  1350. comp_gain_offset = -15;
  1351. break;
  1352. }
  1353. switch (event) {
  1354. case SND_SOC_DAPM_POST_PMU:
  1355. /* Apply ear spkr gain only if compander is enabled */
  1356. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1357. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1358. (wsa_priv->ear_spkr_gain != 0)) {
  1359. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1360. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1361. snd_soc_component_write(component, gain_reg, val);
  1362. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1363. __func__, val);
  1364. }
  1365. break;
  1366. case SND_SOC_DAPM_POST_PMD:
  1367. /*
  1368. * Reset RX0 volume to 0 dB if compander is enabled and
  1369. * ear_spkr_gain is non-zero.
  1370. */
  1371. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1372. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1373. (wsa_priv->ear_spkr_gain != 0)) {
  1374. snd_soc_component_write(component, gain_reg, 0x0);
  1375. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1376. __func__);
  1377. }
  1378. break;
  1379. }
  1380. return 0;
  1381. }
  1382. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1383. struct snd_kcontrol *kcontrol,
  1384. int event)
  1385. {
  1386. struct snd_soc_component *component =
  1387. snd_soc_dapm_to_component(w->dapm);
  1388. u16 boost_path_ctl, boost_path_cfg1;
  1389. u16 reg, reg_mix;
  1390. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1391. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1392. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1393. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1394. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1395. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1396. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1397. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1398. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1399. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1400. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1401. } else {
  1402. dev_err(component->dev, "%s: unknown widget: %s\n",
  1403. __func__, w->name);
  1404. return -EINVAL;
  1405. }
  1406. switch (event) {
  1407. case SND_SOC_DAPM_PRE_PMU:
  1408. snd_soc_component_update_bits(component, boost_path_cfg1,
  1409. 0x01, 0x01);
  1410. snd_soc_component_update_bits(component, boost_path_ctl,
  1411. 0x10, 0x10);
  1412. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1413. snd_soc_component_update_bits(component, reg_mix,
  1414. 0x10, 0x00);
  1415. break;
  1416. case SND_SOC_DAPM_POST_PMU:
  1417. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1418. break;
  1419. case SND_SOC_DAPM_POST_PMD:
  1420. snd_soc_component_update_bits(component, boost_path_ctl,
  1421. 0x10, 0x00);
  1422. snd_soc_component_update_bits(component, boost_path_cfg1,
  1423. 0x01, 0x00);
  1424. break;
  1425. }
  1426. return 0;
  1427. }
  1428. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1429. struct snd_kcontrol *kcontrol,
  1430. int event)
  1431. {
  1432. struct snd_soc_component *component =
  1433. snd_soc_dapm_to_component(w->dapm);
  1434. struct device *wsa_dev = NULL;
  1435. struct wsa_macro_priv *wsa_priv = NULL;
  1436. u16 vbat_path_cfg = 0;
  1437. int softclip_path = 0;
  1438. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1439. return -EINVAL;
  1440. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1441. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1442. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1443. softclip_path = WSA_MACRO_SOFTCLIP0;
  1444. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1445. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1446. softclip_path = WSA_MACRO_SOFTCLIP1;
  1447. }
  1448. switch (event) {
  1449. case SND_SOC_DAPM_PRE_PMU:
  1450. /* Enable clock for VBAT block */
  1451. snd_soc_component_update_bits(component,
  1452. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1453. /* Enable VBAT block */
  1454. snd_soc_component_update_bits(component,
  1455. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1456. /* Update interpolator with 384K path */
  1457. snd_soc_component_update_bits(component, vbat_path_cfg,
  1458. 0x80, 0x80);
  1459. /* Use attenuation mode */
  1460. snd_soc_component_update_bits(component,
  1461. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1462. /*
  1463. * BCL block needs softclip clock and mux config to be enabled
  1464. */
  1465. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1466. softclip_path, true);
  1467. /* Enable VBAT at channel level */
  1468. snd_soc_component_update_bits(component, vbat_path_cfg,
  1469. 0x02, 0x02);
  1470. /* Set the ATTK1 gain */
  1471. snd_soc_component_update_bits(component,
  1472. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1473. 0xFF, 0xFF);
  1474. snd_soc_component_update_bits(component,
  1475. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1476. 0xFF, 0x03);
  1477. snd_soc_component_update_bits(component,
  1478. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1479. 0xFF, 0x00);
  1480. /* Set the ATTK2 gain */
  1481. snd_soc_component_update_bits(component,
  1482. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1483. 0xFF, 0xFF);
  1484. snd_soc_component_update_bits(component,
  1485. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1486. 0xFF, 0x03);
  1487. snd_soc_component_update_bits(component,
  1488. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1489. 0xFF, 0x00);
  1490. /* Set the ATTK3 gain */
  1491. snd_soc_component_update_bits(component,
  1492. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1493. 0xFF, 0xFF);
  1494. snd_soc_component_update_bits(component,
  1495. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1496. 0xFF, 0x03);
  1497. snd_soc_component_update_bits(component,
  1498. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1499. 0xFF, 0x00);
  1500. break;
  1501. case SND_SOC_DAPM_POST_PMD:
  1502. snd_soc_component_update_bits(component, vbat_path_cfg,
  1503. 0x80, 0x00);
  1504. snd_soc_component_update_bits(component,
  1505. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1506. 0x02, 0x02);
  1507. snd_soc_component_update_bits(component, vbat_path_cfg,
  1508. 0x02, 0x00);
  1509. snd_soc_component_update_bits(component,
  1510. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1511. 0xFF, 0x00);
  1512. snd_soc_component_update_bits(component,
  1513. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1514. 0xFF, 0x00);
  1515. snd_soc_component_update_bits(component,
  1516. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1517. 0xFF, 0x00);
  1518. snd_soc_component_update_bits(component,
  1519. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1520. 0xFF, 0x00);
  1521. snd_soc_component_update_bits(component,
  1522. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1523. 0xFF, 0x00);
  1524. snd_soc_component_update_bits(component,
  1525. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1526. 0xFF, 0x00);
  1527. snd_soc_component_update_bits(component,
  1528. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1529. 0xFF, 0x00);
  1530. snd_soc_component_update_bits(component,
  1531. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1532. 0xFF, 0x00);
  1533. snd_soc_component_update_bits(component,
  1534. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1535. 0xFF, 0x00);
  1536. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1537. softclip_path, false);
  1538. snd_soc_component_update_bits(component,
  1539. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1540. snd_soc_component_update_bits(component,
  1541. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1542. break;
  1543. default:
  1544. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1545. break;
  1546. }
  1547. return 0;
  1548. }
  1549. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1550. struct snd_kcontrol *kcontrol,
  1551. int event)
  1552. {
  1553. struct snd_soc_component *component =
  1554. snd_soc_dapm_to_component(w->dapm);
  1555. struct device *wsa_dev = NULL;
  1556. struct wsa_macro_priv *wsa_priv = NULL;
  1557. u16 val, ec_tx = 0, ec_hq_reg;
  1558. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1559. return -EINVAL;
  1560. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1561. val = snd_soc_component_read32(component,
  1562. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1563. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1564. ec_tx = (val & 0x07) - 1;
  1565. else
  1566. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1567. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1568. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1569. __func__);
  1570. return -EINVAL;
  1571. }
  1572. if (wsa_priv->ec_hq[ec_tx]) {
  1573. snd_soc_component_update_bits(component,
  1574. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1575. 0x1 << ec_tx, 0x1 << ec_tx);
  1576. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1577. 0x40 * ec_tx;
  1578. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1579. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1580. 0x40 * ec_tx;
  1581. /* default set to 48k */
  1582. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1583. }
  1584. return 0;
  1585. }
  1586. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1587. struct snd_ctl_elem_value *ucontrol)
  1588. {
  1589. struct snd_soc_component *component =
  1590. snd_soc_kcontrol_component(kcontrol);
  1591. int ec_tx = ((struct soc_multi_mixer_control *)
  1592. kcontrol->private_value)->shift;
  1593. struct device *wsa_dev = NULL;
  1594. struct wsa_macro_priv *wsa_priv = NULL;
  1595. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1596. return -EINVAL;
  1597. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1598. return 0;
  1599. }
  1600. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1601. struct snd_ctl_elem_value *ucontrol)
  1602. {
  1603. struct snd_soc_component *component =
  1604. snd_soc_kcontrol_component(kcontrol);
  1605. int ec_tx = ((struct soc_multi_mixer_control *)
  1606. kcontrol->private_value)->shift;
  1607. int value = ucontrol->value.integer.value[0];
  1608. struct device *wsa_dev = NULL;
  1609. struct wsa_macro_priv *wsa_priv = NULL;
  1610. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1611. return -EINVAL;
  1612. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1613. __func__, wsa_priv->ec_hq[ec_tx], value);
  1614. wsa_priv->ec_hq[ec_tx] = value;
  1615. return 0;
  1616. }
  1617. static int wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1618. struct snd_ctl_elem_value *ucontrol)
  1619. {
  1620. struct snd_soc_component *component =
  1621. snd_soc_kcontrol_component(kcontrol);
  1622. struct device *wsa_dev = NULL;
  1623. struct wsa_macro_priv *wsa_priv = NULL;
  1624. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1625. kcontrol->private_value)->shift;
  1626. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1627. return -EINVAL;
  1628. ucontrol->value.integer.value[0] =
  1629. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1630. return 0;
  1631. }
  1632. static int wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1633. struct snd_ctl_elem_value *ucontrol)
  1634. {
  1635. struct snd_soc_component *component =
  1636. snd_soc_kcontrol_component(kcontrol);
  1637. struct device *wsa_dev = NULL;
  1638. struct wsa_macro_priv *wsa_priv = NULL;
  1639. int value = ucontrol->value.integer.value[0];
  1640. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1641. kcontrol->private_value)->shift;
  1642. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1643. return -EINVAL;
  1644. switch (wsa_rx_shift) {
  1645. case 0:
  1646. snd_soc_component_update_bits(component,
  1647. BOLERO_CDC_WSA_RX0_RX_PATH_CTL,
  1648. 0x10, value << 4);
  1649. break;
  1650. case 1:
  1651. snd_soc_component_update_bits(component,
  1652. BOLERO_CDC_WSA_RX1_RX_PATH_CTL,
  1653. 0x10, value << 4);
  1654. break;
  1655. case 2:
  1656. snd_soc_component_update_bits(component,
  1657. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  1658. 0x10, value << 4);
  1659. break;
  1660. case 3:
  1661. snd_soc_component_update_bits(component,
  1662. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  1663. 0x10, value << 4);
  1664. break;
  1665. default:
  1666. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1667. wsa_rx_shift);
  1668. return -EINVAL;
  1669. }
  1670. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  1671. __func__, wsa_rx_shift, value);
  1672. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  1673. return 0;
  1674. }
  1675. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1676. struct snd_ctl_elem_value *ucontrol)
  1677. {
  1678. struct snd_soc_component *component =
  1679. snd_soc_kcontrol_component(kcontrol);
  1680. int comp = ((struct soc_multi_mixer_control *)
  1681. kcontrol->private_value)->shift;
  1682. struct device *wsa_dev = NULL;
  1683. struct wsa_macro_priv *wsa_priv = NULL;
  1684. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1685. return -EINVAL;
  1686. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1687. return 0;
  1688. }
  1689. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1690. struct snd_ctl_elem_value *ucontrol)
  1691. {
  1692. struct snd_soc_component *component =
  1693. snd_soc_kcontrol_component(kcontrol);
  1694. int comp = ((struct soc_multi_mixer_control *)
  1695. kcontrol->private_value)->shift;
  1696. int value = ucontrol->value.integer.value[0];
  1697. struct device *wsa_dev = NULL;
  1698. struct wsa_macro_priv *wsa_priv = NULL;
  1699. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1700. return -EINVAL;
  1701. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1702. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1703. wsa_priv->comp_enabled[comp] = value;
  1704. return 0;
  1705. }
  1706. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1707. struct snd_ctl_elem_value *ucontrol)
  1708. {
  1709. struct snd_soc_component *component =
  1710. snd_soc_kcontrol_component(kcontrol);
  1711. struct device *wsa_dev = NULL;
  1712. struct wsa_macro_priv *wsa_priv = NULL;
  1713. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1714. return -EINVAL;
  1715. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1716. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1717. __func__, ucontrol->value.integer.value[0]);
  1718. return 0;
  1719. }
  1720. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1721. struct snd_ctl_elem_value *ucontrol)
  1722. {
  1723. struct snd_soc_component *component =
  1724. snd_soc_kcontrol_component(kcontrol);
  1725. struct device *wsa_dev = NULL;
  1726. struct wsa_macro_priv *wsa_priv = NULL;
  1727. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1728. return -EINVAL;
  1729. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1730. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1731. wsa_priv->ear_spkr_gain);
  1732. return 0;
  1733. }
  1734. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1735. struct snd_ctl_elem_value *ucontrol)
  1736. {
  1737. u8 bst_state_max = 0;
  1738. struct snd_soc_component *component =
  1739. snd_soc_kcontrol_component(kcontrol);
  1740. bst_state_max = snd_soc_component_read32(component,
  1741. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1742. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1743. ucontrol->value.integer.value[0] = bst_state_max;
  1744. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1745. __func__, ucontrol->value.integer.value[0]);
  1746. return 0;
  1747. }
  1748. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1749. struct snd_ctl_elem_value *ucontrol)
  1750. {
  1751. u8 bst_state_max;
  1752. struct snd_soc_component *component =
  1753. snd_soc_kcontrol_component(kcontrol);
  1754. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1755. __func__, ucontrol->value.integer.value[0]);
  1756. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1757. /* bolero does not need to limit the boost levels */
  1758. return 0;
  1759. }
  1760. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1761. struct snd_ctl_elem_value *ucontrol)
  1762. {
  1763. u8 bst_state_max = 0;
  1764. struct snd_soc_component *component =
  1765. snd_soc_kcontrol_component(kcontrol);
  1766. bst_state_max = snd_soc_component_read32(component,
  1767. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1768. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1769. ucontrol->value.integer.value[0] = bst_state_max;
  1770. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1771. __func__, ucontrol->value.integer.value[0]);
  1772. return 0;
  1773. }
  1774. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1775. struct snd_ctl_elem_value *ucontrol)
  1776. {
  1777. u8 bst_state_max;
  1778. struct snd_soc_component *component =
  1779. snd_soc_kcontrol_component(kcontrol);
  1780. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1781. __func__, ucontrol->value.integer.value[0]);
  1782. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1783. /* bolero does not need to limit the boost levels */
  1784. return 0;
  1785. }
  1786. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1787. struct snd_ctl_elem_value *ucontrol)
  1788. {
  1789. struct snd_soc_dapm_widget *widget =
  1790. snd_soc_dapm_kcontrol_widget(kcontrol);
  1791. struct snd_soc_component *component =
  1792. snd_soc_dapm_to_component(widget->dapm);
  1793. struct device *wsa_dev = NULL;
  1794. struct wsa_macro_priv *wsa_priv = NULL;
  1795. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1796. return -EINVAL;
  1797. ucontrol->value.integer.value[0] =
  1798. wsa_priv->rx_port_value[widget->shift];
  1799. return 0;
  1800. }
  1801. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1802. struct snd_ctl_elem_value *ucontrol)
  1803. {
  1804. struct snd_soc_dapm_widget *widget =
  1805. snd_soc_dapm_kcontrol_widget(kcontrol);
  1806. struct snd_soc_component *component =
  1807. snd_soc_dapm_to_component(widget->dapm);
  1808. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1809. struct snd_soc_dapm_update *update = NULL;
  1810. u32 rx_port_value = ucontrol->value.integer.value[0];
  1811. u32 bit_input = 0;
  1812. u32 aif_rst;
  1813. struct device *wsa_dev = NULL;
  1814. struct wsa_macro_priv *wsa_priv = NULL;
  1815. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1816. return -EINVAL;
  1817. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1818. if (!rx_port_value) {
  1819. if (aif_rst == 0) {
  1820. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1821. return 0;
  1822. }
  1823. if (aif_rst >= WSA_MACRO_RX_MAX) {
  1824. dev_err(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  1825. return 0;
  1826. }
  1827. }
  1828. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1829. bit_input = widget->shift;
  1830. if (widget->shift >= WSA_MACRO_RX_MIX)
  1831. bit_input %= WSA_MACRO_RX_MIX;
  1832. dev_dbg(wsa_dev,
  1833. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1834. __func__, rx_port_value, widget->shift, bit_input);
  1835. switch (rx_port_value) {
  1836. case 0:
  1837. if (wsa_priv->active_ch_cnt[aif_rst]) {
  1838. clear_bit(bit_input,
  1839. &wsa_priv->active_ch_mask[aif_rst]);
  1840. wsa_priv->active_ch_cnt[aif_rst]--;
  1841. }
  1842. break;
  1843. case 1:
  1844. case 2:
  1845. set_bit(bit_input,
  1846. &wsa_priv->active_ch_mask[rx_port_value]);
  1847. wsa_priv->active_ch_cnt[rx_port_value]++;
  1848. break;
  1849. default:
  1850. dev_err(wsa_dev,
  1851. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  1852. __func__, rx_port_value);
  1853. return -EINVAL;
  1854. }
  1855. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1856. rx_port_value, e, update);
  1857. return 0;
  1858. }
  1859. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1860. struct snd_ctl_elem_value *ucontrol)
  1861. {
  1862. struct snd_soc_component *component =
  1863. snd_soc_kcontrol_component(kcontrol);
  1864. ucontrol->value.integer.value[0] =
  1865. ((snd_soc_component_read32(
  1866. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1867. 1 : 0);
  1868. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1869. ucontrol->value.integer.value[0]);
  1870. return 0;
  1871. }
  1872. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1873. struct snd_ctl_elem_value *ucontrol)
  1874. {
  1875. struct snd_soc_component *component =
  1876. snd_soc_kcontrol_component(kcontrol);
  1877. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1878. ucontrol->value.integer.value[0]);
  1879. /* Set Vbat register configuration for GSM mode bit based on value */
  1880. if (ucontrol->value.integer.value[0])
  1881. snd_soc_component_update_bits(component,
  1882. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1883. 0x04, 0x04);
  1884. else
  1885. snd_soc_component_update_bits(component,
  1886. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1887. 0x04, 0x00);
  1888. return 0;
  1889. }
  1890. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1891. struct snd_ctl_elem_value *ucontrol)
  1892. {
  1893. struct snd_soc_component *component =
  1894. snd_soc_kcontrol_component(kcontrol);
  1895. struct device *wsa_dev = NULL;
  1896. struct wsa_macro_priv *wsa_priv = NULL;
  1897. int path = ((struct soc_multi_mixer_control *)
  1898. kcontrol->private_value)->shift;
  1899. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1900. return -EINVAL;
  1901. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1902. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1903. __func__, ucontrol->value.integer.value[0]);
  1904. return 0;
  1905. }
  1906. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1907. struct snd_ctl_elem_value *ucontrol)
  1908. {
  1909. struct snd_soc_component *component =
  1910. snd_soc_kcontrol_component(kcontrol);
  1911. struct device *wsa_dev = NULL;
  1912. struct wsa_macro_priv *wsa_priv = NULL;
  1913. int path = ((struct soc_multi_mixer_control *)
  1914. kcontrol->private_value)->shift;
  1915. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1916. return -EINVAL;
  1917. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1918. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1919. path, wsa_priv->is_softclip_on[path]);
  1920. return 0;
  1921. }
  1922. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1923. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1924. wsa_macro_ear_spkr_pa_gain_get,
  1925. wsa_macro_ear_spkr_pa_gain_put),
  1926. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1927. wsa_macro_spkr_boost_stage_enum,
  1928. wsa_macro_spkr_left_boost_stage_get,
  1929. wsa_macro_spkr_left_boost_stage_put),
  1930. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1931. wsa_macro_spkr_boost_stage_enum,
  1932. wsa_macro_spkr_right_boost_stage_get,
  1933. wsa_macro_spkr_right_boost_stage_put),
  1934. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1935. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1936. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1937. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1938. WSA_MACRO_SOFTCLIP0, 1, 0,
  1939. wsa_macro_soft_clip_enable_get,
  1940. wsa_macro_soft_clip_enable_put),
  1941. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1942. WSA_MACRO_SOFTCLIP1, 1, 0,
  1943. wsa_macro_soft_clip_enable_get,
  1944. wsa_macro_soft_clip_enable_put),
  1945. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1946. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1947. 0, -84, 40, digital_gain),
  1948. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1949. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1950. 0, -84, 40, digital_gain),
  1951. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, WSA_MACRO_RX0, 1,
  1952. 0, wsa_macro_get_rx_mute_status,
  1953. wsa_macro_set_rx_mute_status),
  1954. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, WSA_MACRO_RX1, 1,
  1955. 0, wsa_macro_get_rx_mute_status,
  1956. wsa_macro_set_rx_mute_status),
  1957. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1958. WSA_MACRO_RX_MIX0, 1, 0, wsa_macro_get_rx_mute_status,
  1959. wsa_macro_set_rx_mute_status),
  1960. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1961. WSA_MACRO_RX_MIX1, 1, 0, wsa_macro_get_rx_mute_status,
  1962. wsa_macro_set_rx_mute_status),
  1963. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1964. wsa_macro_get_compander, wsa_macro_set_compander),
  1965. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1966. wsa_macro_get_compander, wsa_macro_set_compander),
  1967. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1968. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1969. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1970. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1971. };
  1972. static const struct soc_enum rx_mux_enum =
  1973. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1974. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1975. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1976. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1977. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1978. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1979. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1980. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1981. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1982. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1983. };
  1984. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1985. struct snd_ctl_elem_value *ucontrol)
  1986. {
  1987. struct snd_soc_dapm_widget *widget =
  1988. snd_soc_dapm_kcontrol_widget(kcontrol);
  1989. struct snd_soc_component *component =
  1990. snd_soc_dapm_to_component(widget->dapm);
  1991. struct soc_multi_mixer_control *mixer =
  1992. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1993. u32 dai_id = widget->shift;
  1994. u32 spk_tx_id = mixer->shift;
  1995. struct device *wsa_dev = NULL;
  1996. struct wsa_macro_priv *wsa_priv = NULL;
  1997. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1998. return -EINVAL;
  1999. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2000. ucontrol->value.integer.value[0] = 1;
  2001. else
  2002. ucontrol->value.integer.value[0] = 0;
  2003. return 0;
  2004. }
  2005. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2006. struct snd_ctl_elem_value *ucontrol)
  2007. {
  2008. struct snd_soc_dapm_widget *widget =
  2009. snd_soc_dapm_kcontrol_widget(kcontrol);
  2010. struct snd_soc_component *component =
  2011. snd_soc_dapm_to_component(widget->dapm);
  2012. struct soc_multi_mixer_control *mixer =
  2013. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2014. u32 spk_tx_id = mixer->shift;
  2015. u32 enable = ucontrol->value.integer.value[0];
  2016. struct device *wsa_dev = NULL;
  2017. struct wsa_macro_priv *wsa_priv = NULL;
  2018. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2019. return -EINVAL;
  2020. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2021. if (enable) {
  2022. if (spk_tx_id == WSA_MACRO_TX0 &&
  2023. !test_bit(WSA_MACRO_TX0,
  2024. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2025. set_bit(WSA_MACRO_TX0,
  2026. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2027. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  2028. }
  2029. if (spk_tx_id == WSA_MACRO_TX1 &&
  2030. !test_bit(WSA_MACRO_TX1,
  2031. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2032. set_bit(WSA_MACRO_TX1,
  2033. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2034. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  2035. }
  2036. } else {
  2037. if (spk_tx_id == WSA_MACRO_TX0 &&
  2038. test_bit(WSA_MACRO_TX0,
  2039. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2040. clear_bit(WSA_MACRO_TX0,
  2041. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2042. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  2043. }
  2044. if (spk_tx_id == WSA_MACRO_TX1 &&
  2045. test_bit(WSA_MACRO_TX1,
  2046. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2047. clear_bit(WSA_MACRO_TX1,
  2048. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2049. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  2050. }
  2051. }
  2052. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2053. return 0;
  2054. }
  2055. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2056. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  2057. wsa_macro_vi_feed_mixer_get,
  2058. wsa_macro_vi_feed_mixer_put),
  2059. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  2060. wsa_macro_vi_feed_mixer_get,
  2061. wsa_macro_vi_feed_mixer_put),
  2062. };
  2063. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  2064. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2065. SND_SOC_NOPM, 0, 0),
  2066. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2067. SND_SOC_NOPM, 0, 0),
  2068. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2069. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  2070. wsa_macro_enable_vi_feedback,
  2071. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2072. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2073. SND_SOC_NOPM, 0, 0),
  2074. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  2075. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2076. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2077. WSA_MACRO_EC0_MUX, 0,
  2078. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  2079. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2080. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2081. WSA_MACRO_EC1_MUX, 0,
  2082. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  2083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2084. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  2085. &rx_mux[WSA_MACRO_RX0]),
  2086. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  2087. &rx_mux[WSA_MACRO_RX1]),
  2088. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  2089. &rx_mux[WSA_MACRO_RX_MIX0]),
  2090. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  2091. &rx_mux[WSA_MACRO_RX_MIX1]),
  2092. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2093. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2094. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2095. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2096. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2097. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  2098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2099. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2100. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  2101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2102. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2103. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  2104. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2105. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  2106. &rx0_mix_mux, wsa_macro_enable_mix_path,
  2107. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2108. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2109. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  2110. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2111. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2112. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  2113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2114. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2115. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  2116. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2117. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  2118. &rx1_mix_mux, wsa_macro_enable_mix_path,
  2119. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2120. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2121. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2122. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2123. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2124. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2125. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2126. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  2127. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2128. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2129. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2130. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2131. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2132. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  2133. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2134. SND_SOC_DAPM_POST_PMD),
  2135. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2136. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2138. SND_SOC_DAPM_POST_PMD),
  2139. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2140. NULL, 0, wsa_macro_spk_boost_event,
  2141. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2142. SND_SOC_DAPM_POST_PMD),
  2143. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2144. NULL, 0, wsa_macro_spk_boost_event,
  2145. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2146. SND_SOC_DAPM_POST_PMD),
  2147. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2148. 0, 0, wsa_int0_vbat_mix_switch,
  2149. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2150. wsa_macro_enable_vbat,
  2151. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2152. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2153. 0, 0, wsa_int1_vbat_mix_switch,
  2154. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2155. wsa_macro_enable_vbat,
  2156. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2157. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2158. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2159. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2160. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2161. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2162. };
  2163. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2164. /* VI Feedback */
  2165. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2166. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2167. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2168. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2169. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2170. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2171. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2172. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2173. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2174. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2175. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2176. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2177. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2178. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2179. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2180. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2181. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2182. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2183. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2184. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2185. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2186. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2187. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2188. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2189. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2190. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2191. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2192. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2193. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2194. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2195. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2196. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2197. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2198. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2199. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2200. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2201. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2202. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2203. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2204. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2205. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2206. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2207. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2208. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2209. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2210. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2211. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2212. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2213. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2214. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2215. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2216. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2217. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2218. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2219. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2220. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2221. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2222. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2223. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2224. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2225. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2226. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2227. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2228. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2229. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2230. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2231. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2232. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2233. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2234. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2235. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2236. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2237. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2238. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2239. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2240. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2241. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2242. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2243. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2244. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2245. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2246. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2247. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2248. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2249. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2250. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2251. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2252. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2253. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2254. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2255. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2256. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2257. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2258. };
  2259. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2260. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2261. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2262. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2263. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2264. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2265. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2266. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2267. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2268. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2269. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2270. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2271. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2272. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2273. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2274. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2275. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2276. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2277. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2278. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2279. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2280. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2281. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2282. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2283. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2284. };
  2285. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2286. {
  2287. struct device *wsa_dev = NULL;
  2288. struct wsa_macro_priv *wsa_priv = NULL;
  2289. if (!component) {
  2290. pr_err("%s: NULL component pointer!\n", __func__);
  2291. return;
  2292. }
  2293. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2294. return;
  2295. switch (wsa_priv->bcl_pmic_params.id) {
  2296. case 0:
  2297. /* Enable ID0 to listen to respective PMIC group interrupts */
  2298. snd_soc_component_update_bits(component,
  2299. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2300. /* Update MC_SID0 */
  2301. snd_soc_component_update_bits(component,
  2302. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2303. wsa_priv->bcl_pmic_params.sid);
  2304. /* Update MC_PPID0 */
  2305. snd_soc_component_update_bits(component,
  2306. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2307. wsa_priv->bcl_pmic_params.ppid);
  2308. break;
  2309. case 1:
  2310. /* Enable ID1 to listen to respective PMIC group interrupts */
  2311. snd_soc_component_update_bits(component,
  2312. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2313. /* Update MC_SID1 */
  2314. snd_soc_component_update_bits(component,
  2315. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2316. wsa_priv->bcl_pmic_params.sid);
  2317. /* Update MC_PPID1 */
  2318. snd_soc_component_update_bits(component,
  2319. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2320. wsa_priv->bcl_pmic_params.ppid);
  2321. break;
  2322. default:
  2323. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2324. __func__, wsa_priv->bcl_pmic_params.id);
  2325. break;
  2326. }
  2327. }
  2328. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2329. {
  2330. int i;
  2331. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2332. snd_soc_component_update_bits(component,
  2333. wsa_macro_reg_init[i].reg,
  2334. wsa_macro_reg_init[i].mask,
  2335. wsa_macro_reg_init[i].val);
  2336. wsa_macro_init_bcl_pmic_reg(component);
  2337. }
  2338. static int wsa_swrm_clock(void *handle, bool enable)
  2339. {
  2340. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2341. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2342. int ret = 0;
  2343. if (regmap == NULL) {
  2344. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2345. return -EINVAL;
  2346. }
  2347. mutex_lock(&wsa_priv->swr_clk_lock);
  2348. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2349. __func__, (enable ? "enable" : "disable"));
  2350. if (enable) {
  2351. pm_runtime_get_sync(wsa_priv->dev);
  2352. if (wsa_priv->swr_clk_users == 0) {
  2353. msm_cdc_pinctrl_select_active_state(
  2354. wsa_priv->wsa_swr_gpio_p);
  2355. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2356. if (ret < 0) {
  2357. msm_cdc_pinctrl_select_sleep_state(
  2358. wsa_priv->wsa_swr_gpio_p);
  2359. dev_err_ratelimited(wsa_priv->dev,
  2360. "%s: wsa request clock enable failed\n",
  2361. __func__);
  2362. goto exit;
  2363. }
  2364. if (wsa_priv->reset_swr)
  2365. regmap_update_bits(regmap,
  2366. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2367. 0x02, 0x02);
  2368. regmap_update_bits(regmap,
  2369. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2370. 0x01, 0x01);
  2371. if (wsa_priv->reset_swr)
  2372. regmap_update_bits(regmap,
  2373. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2374. 0x02, 0x00);
  2375. wsa_priv->reset_swr = false;
  2376. }
  2377. pm_runtime_mark_last_busy(wsa_priv->dev);
  2378. pm_runtime_put_autosuspend(wsa_priv->dev);
  2379. wsa_priv->swr_clk_users++;
  2380. } else {
  2381. if (wsa_priv->swr_clk_users <= 0) {
  2382. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2383. __func__);
  2384. wsa_priv->swr_clk_users = 0;
  2385. goto exit;
  2386. }
  2387. wsa_priv->swr_clk_users--;
  2388. if (wsa_priv->swr_clk_users == 0) {
  2389. regmap_update_bits(regmap,
  2390. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2391. 0x01, 0x00);
  2392. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2393. msm_cdc_pinctrl_select_sleep_state(
  2394. wsa_priv->wsa_swr_gpio_p);
  2395. }
  2396. }
  2397. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2398. __func__, wsa_priv->swr_clk_users);
  2399. exit:
  2400. mutex_unlock(&wsa_priv->swr_clk_lock);
  2401. return ret;
  2402. }
  2403. static int wsa_macro_init(struct snd_soc_component *component)
  2404. {
  2405. struct snd_soc_dapm_context *dapm =
  2406. snd_soc_component_get_dapm(component);
  2407. int ret;
  2408. struct device *wsa_dev = NULL;
  2409. struct wsa_macro_priv *wsa_priv = NULL;
  2410. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2411. if (!wsa_dev) {
  2412. dev_err(component->dev,
  2413. "%s: null device for macro!\n", __func__);
  2414. return -EINVAL;
  2415. }
  2416. wsa_priv = dev_get_drvdata(wsa_dev);
  2417. if (!wsa_priv) {
  2418. dev_err(component->dev,
  2419. "%s: priv is null for macro!\n", __func__);
  2420. return -EINVAL;
  2421. }
  2422. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2423. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2424. if (ret < 0) {
  2425. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2426. return ret;
  2427. }
  2428. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2429. ARRAY_SIZE(wsa_audio_map));
  2430. if (ret < 0) {
  2431. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2432. return ret;
  2433. }
  2434. ret = snd_soc_dapm_new_widgets(dapm->card);
  2435. if (ret < 0) {
  2436. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2437. return ret;
  2438. }
  2439. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2440. ARRAY_SIZE(wsa_macro_snd_controls));
  2441. if (ret < 0) {
  2442. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2443. return ret;
  2444. }
  2445. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2446. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2447. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2448. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2449. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2450. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2451. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2452. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2453. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2454. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2455. snd_soc_dapm_sync(dapm);
  2456. wsa_priv->component = component;
  2457. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2458. wsa_macro_init_reg(component);
  2459. return 0;
  2460. }
  2461. static int wsa_macro_deinit(struct snd_soc_component *component)
  2462. {
  2463. struct device *wsa_dev = NULL;
  2464. struct wsa_macro_priv *wsa_priv = NULL;
  2465. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2466. return -EINVAL;
  2467. wsa_priv->component = NULL;
  2468. return 0;
  2469. }
  2470. static void wsa_macro_add_child_devices(struct work_struct *work)
  2471. {
  2472. struct wsa_macro_priv *wsa_priv;
  2473. struct platform_device *pdev;
  2474. struct device_node *node;
  2475. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2476. int ret;
  2477. u16 count = 0, ctrl_num = 0;
  2478. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2479. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2480. wsa_priv = container_of(work, struct wsa_macro_priv,
  2481. wsa_macro_add_child_devices_work);
  2482. if (!wsa_priv) {
  2483. pr_err("%s: Memory for wsa_priv does not exist\n",
  2484. __func__);
  2485. return;
  2486. }
  2487. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2488. dev_err(wsa_priv->dev,
  2489. "%s: DT node for wsa_priv does not exist\n", __func__);
  2490. return;
  2491. }
  2492. platdata = &wsa_priv->swr_plat_data;
  2493. wsa_priv->child_count = 0;
  2494. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2495. if (strnstr(node->name, "wsa_swr_master",
  2496. strlen("wsa_swr_master")) != NULL)
  2497. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2498. (WSA_MACRO_SWR_STRING_LEN - 1));
  2499. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2500. strlen("msm_cdc_pinctrl")) != NULL)
  2501. strlcpy(plat_dev_name, node->name,
  2502. (WSA_MACRO_SWR_STRING_LEN - 1));
  2503. else
  2504. continue;
  2505. pdev = platform_device_alloc(plat_dev_name, -1);
  2506. if (!pdev) {
  2507. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2508. __func__);
  2509. ret = -ENOMEM;
  2510. goto err;
  2511. }
  2512. pdev->dev.parent = wsa_priv->dev;
  2513. pdev->dev.of_node = node;
  2514. if (strnstr(node->name, "wsa_swr_master",
  2515. strlen("wsa_swr_master")) != NULL) {
  2516. ret = platform_device_add_data(pdev, platdata,
  2517. sizeof(*platdata));
  2518. if (ret) {
  2519. dev_err(&pdev->dev,
  2520. "%s: cannot add plat data ctrl:%d\n",
  2521. __func__, ctrl_num);
  2522. goto fail_pdev_add;
  2523. }
  2524. }
  2525. ret = platform_device_add(pdev);
  2526. if (ret) {
  2527. dev_err(&pdev->dev,
  2528. "%s: Cannot add platform device\n",
  2529. __func__);
  2530. goto fail_pdev_add;
  2531. }
  2532. if (!strcmp(node->name, "wsa_swr_master")) {
  2533. temp = krealloc(swr_ctrl_data,
  2534. (ctrl_num + 1) * sizeof(
  2535. struct wsa_macro_swr_ctrl_data),
  2536. GFP_KERNEL);
  2537. if (!temp) {
  2538. dev_err(&pdev->dev, "out of memory\n");
  2539. ret = -ENOMEM;
  2540. goto err;
  2541. }
  2542. swr_ctrl_data = temp;
  2543. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2544. ctrl_num++;
  2545. dev_dbg(&pdev->dev,
  2546. "%s: Added soundwire ctrl device(s)\n",
  2547. __func__);
  2548. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2549. }
  2550. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2551. wsa_priv->pdev_child_devices[
  2552. wsa_priv->child_count++] = pdev;
  2553. else
  2554. goto err;
  2555. }
  2556. return;
  2557. fail_pdev_add:
  2558. for (count = 0; count < wsa_priv->child_count; count++)
  2559. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2560. err:
  2561. return;
  2562. }
  2563. static void wsa_macro_init_ops(struct macro_ops *ops,
  2564. char __iomem *wsa_io_base)
  2565. {
  2566. memset(ops, 0, sizeof(struct macro_ops));
  2567. ops->init = wsa_macro_init;
  2568. ops->exit = wsa_macro_deinit;
  2569. ops->io_base = wsa_io_base;
  2570. ops->dai_ptr = wsa_macro_dai;
  2571. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2572. ops->event_handler = wsa_macro_event_handler;
  2573. ops->set_port_map = wsa_macro_set_port_map;
  2574. }
  2575. static int wsa_macro_probe(struct platform_device *pdev)
  2576. {
  2577. struct macro_ops ops;
  2578. struct wsa_macro_priv *wsa_priv;
  2579. u32 wsa_base_addr, default_clk_id;
  2580. char __iomem *wsa_io_base;
  2581. int ret = 0;
  2582. u8 bcl_pmic_params[3];
  2583. u32 is_used_wsa_swr_gpio = 1;
  2584. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2585. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2586. GFP_KERNEL);
  2587. if (!wsa_priv)
  2588. return -ENOMEM;
  2589. wsa_priv->dev = &pdev->dev;
  2590. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2591. &wsa_base_addr);
  2592. if (ret) {
  2593. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2594. __func__, "reg");
  2595. return ret;
  2596. }
  2597. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  2598. NULL)) {
  2599. ret = of_property_read_u32(pdev->dev.of_node,
  2600. is_used_wsa_swr_gpio_dt,
  2601. &is_used_wsa_swr_gpio);
  2602. if (ret) {
  2603. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2604. __func__, is_used_wsa_swr_gpio_dt);
  2605. is_used_wsa_swr_gpio = 1;
  2606. }
  2607. }
  2608. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2609. "qcom,wsa-swr-gpios", 0);
  2610. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  2611. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2612. __func__);
  2613. return -EINVAL;
  2614. }
  2615. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0) {
  2616. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2617. __func__);
  2618. return -EPROBE_DEFER;
  2619. }
  2620. wsa_io_base = devm_ioremap(&pdev->dev,
  2621. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2622. if (!wsa_io_base) {
  2623. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2624. return -EINVAL;
  2625. }
  2626. wsa_priv->wsa_io_base = wsa_io_base;
  2627. wsa_priv->reset_swr = true;
  2628. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2629. wsa_macro_add_child_devices);
  2630. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2631. wsa_priv->swr_plat_data.read = NULL;
  2632. wsa_priv->swr_plat_data.write = NULL;
  2633. wsa_priv->swr_plat_data.bulk_write = NULL;
  2634. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2635. wsa_priv->swr_plat_data.handle_irq = NULL;
  2636. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2637. &default_clk_id);
  2638. if (ret) {
  2639. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2640. __func__, "qcom,mux0-clk-id");
  2641. default_clk_id = WSA_CORE_CLK;
  2642. }
  2643. ret = of_property_read_u8_array(pdev->dev.of_node,
  2644. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2645. sizeof(bcl_pmic_params));
  2646. if (ret) {
  2647. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2648. __func__, "qcom,wsa-bcl-pmic-params");
  2649. } else {
  2650. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2651. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2652. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2653. }
  2654. wsa_priv->default_clk_id = default_clk_id;
  2655. dev_set_drvdata(&pdev->dev, wsa_priv);
  2656. mutex_init(&wsa_priv->mclk_lock);
  2657. mutex_init(&wsa_priv->swr_clk_lock);
  2658. wsa_macro_init_ops(&ops, wsa_io_base);
  2659. ops.clk_id_req = wsa_priv->default_clk_id;
  2660. ops.default_clk_id = wsa_priv->default_clk_id;
  2661. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2662. if (ret < 0) {
  2663. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2664. goto reg_macro_fail;
  2665. }
  2666. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2667. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2668. pm_runtime_use_autosuspend(&pdev->dev);
  2669. pm_runtime_set_suspended(&pdev->dev);
  2670. pm_runtime_enable(&pdev->dev);
  2671. return ret;
  2672. reg_macro_fail:
  2673. mutex_destroy(&wsa_priv->mclk_lock);
  2674. mutex_destroy(&wsa_priv->swr_clk_lock);
  2675. return ret;
  2676. }
  2677. static int wsa_macro_remove(struct platform_device *pdev)
  2678. {
  2679. struct wsa_macro_priv *wsa_priv;
  2680. u16 count = 0;
  2681. wsa_priv = dev_get_drvdata(&pdev->dev);
  2682. if (!wsa_priv)
  2683. return -EINVAL;
  2684. for (count = 0; count < wsa_priv->child_count &&
  2685. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2686. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2687. pm_runtime_disable(&pdev->dev);
  2688. pm_runtime_set_suspended(&pdev->dev);
  2689. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2690. mutex_destroy(&wsa_priv->mclk_lock);
  2691. mutex_destroy(&wsa_priv->swr_clk_lock);
  2692. return 0;
  2693. }
  2694. static const struct of_device_id wsa_macro_dt_match[] = {
  2695. {.compatible = "qcom,wsa-macro"},
  2696. {}
  2697. };
  2698. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2699. SET_RUNTIME_PM_OPS(
  2700. bolero_runtime_suspend,
  2701. bolero_runtime_resume,
  2702. NULL
  2703. )
  2704. };
  2705. static struct platform_driver wsa_macro_driver = {
  2706. .driver = {
  2707. .name = "wsa_macro",
  2708. .owner = THIS_MODULE,
  2709. .pm = &bolero_dev_pm_ops,
  2710. .of_match_table = wsa_macro_dt_match,
  2711. .suppress_bind_attrs = true,
  2712. },
  2713. .probe = wsa_macro_probe,
  2714. .remove = wsa_macro_remove,
  2715. };
  2716. module_platform_driver(wsa_macro_driver);
  2717. MODULE_DESCRIPTION("WSA macro driver");
  2718. MODULE_LICENSE("GPL v2");