tx-macro.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  39. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  40. module_param(tx_unmute_delay, int, 0664);
  41. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  42. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  43. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  44. struct snd_pcm_hw_params *params,
  45. struct snd_soc_dai *dai);
  46. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  47. unsigned int *tx_num, unsigned int *tx_slot,
  48. unsigned int *rx_num, unsigned int *rx_slot);
  49. #define TX_MACRO_SWR_STRING_LEN 80
  50. #define TX_MACRO_CHILD_DEVICES_MAX 3
  51. /* Hold instance to soundwire platform device */
  52. struct tx_macro_swr_ctrl_data {
  53. struct platform_device *tx_swr_pdev;
  54. };
  55. struct tx_macro_swr_ctrl_platform_data {
  56. void *handle; /* holds codec private data */
  57. int (*read)(void *handle, int reg);
  58. int (*write)(void *handle, int reg, int val);
  59. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  60. int (*clk)(void *handle, bool enable);
  61. int (*handle_irq)(void *handle,
  62. irqreturn_t (*swrm_irq_handler)(int irq,
  63. void *data),
  64. void *swrm_handle,
  65. int action);
  66. };
  67. enum {
  68. TX_MACRO_AIF_INVALID = 0,
  69. TX_MACRO_AIF1_CAP,
  70. TX_MACRO_AIF2_CAP,
  71. TX_MACRO_AIF3_CAP,
  72. TX_MACRO_MAX_DAIS
  73. };
  74. enum {
  75. TX_MACRO_DEC0,
  76. TX_MACRO_DEC1,
  77. TX_MACRO_DEC2,
  78. TX_MACRO_DEC3,
  79. TX_MACRO_DEC4,
  80. TX_MACRO_DEC5,
  81. TX_MACRO_DEC6,
  82. TX_MACRO_DEC7,
  83. TX_MACRO_DEC_MAX,
  84. };
  85. enum {
  86. TX_MACRO_CLK_DIV_2,
  87. TX_MACRO_CLK_DIV_3,
  88. TX_MACRO_CLK_DIV_4,
  89. TX_MACRO_CLK_DIV_6,
  90. TX_MACRO_CLK_DIV_8,
  91. TX_MACRO_CLK_DIV_16,
  92. };
  93. enum {
  94. MSM_DMIC,
  95. SWR_MIC,
  96. ANC_FB_TUNE1
  97. };
  98. enum {
  99. TX_MCLK,
  100. VA_MCLK,
  101. };
  102. struct tx_mute_work {
  103. struct tx_macro_priv *tx_priv;
  104. u32 decimator;
  105. struct delayed_work dwork;
  106. };
  107. struct hpf_work {
  108. struct tx_macro_priv *tx_priv;
  109. u8 decimator;
  110. u8 hpf_cut_off_freq;
  111. struct delayed_work dwork;
  112. };
  113. struct tx_macro_priv {
  114. struct device *dev;
  115. bool dec_active[NUM_DECIMATORS];
  116. int tx_mclk_users;
  117. int swr_clk_users;
  118. bool dapm_mclk_enable;
  119. bool reset_swr;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct device_node *tx_swr_gpio_p;
  124. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  125. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  126. struct work_struct tx_macro_add_child_devices_work;
  127. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  128. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  129. s32 dmic_0_1_clk_cnt;
  130. s32 dmic_2_3_clk_cnt;
  131. s32 dmic_4_5_clk_cnt;
  132. s32 dmic_6_7_clk_cnt;
  133. u16 dmic_clk_div;
  134. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  135. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  136. char __iomem *tx_io_base;
  137. struct platform_device *pdev_child_devices
  138. [TX_MACRO_CHILD_DEVICES_MAX];
  139. int child_count;
  140. int tx_swr_clk_cnt;
  141. int va_swr_clk_cnt;
  142. int va_clk_status;
  143. int tx_clk_status;
  144. bool bcs_enable;
  145. };
  146. static bool tx_macro_get_data(struct snd_soc_component *component,
  147. struct device **tx_dev,
  148. struct tx_macro_priv **tx_priv,
  149. const char *func_name)
  150. {
  151. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  152. if (!(*tx_dev)) {
  153. dev_err(component->dev,
  154. "%s: null device for macro!\n", func_name);
  155. return false;
  156. }
  157. *tx_priv = dev_get_drvdata((*tx_dev));
  158. if (!(*tx_priv)) {
  159. dev_err(component->dev,
  160. "%s: priv is null for macro!\n", func_name);
  161. return false;
  162. }
  163. if (!(*tx_priv)->component) {
  164. dev_err(component->dev,
  165. "%s: tx_priv->component not initialized!\n", func_name);
  166. return false;
  167. }
  168. return true;
  169. }
  170. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  171. bool mclk_enable)
  172. {
  173. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  174. int ret = 0;
  175. if (regmap == NULL) {
  176. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  177. return -EINVAL;
  178. }
  179. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  180. __func__, mclk_enable, tx_priv->tx_mclk_users);
  181. mutex_lock(&tx_priv->mclk_lock);
  182. if (mclk_enable) {
  183. if (tx_priv->tx_mclk_users == 0) {
  184. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  185. TX_CORE_CLK,
  186. TX_CORE_CLK,
  187. true);
  188. if (ret < 0) {
  189. dev_err_ratelimited(tx_priv->dev,
  190. "%s: request clock enable failed\n",
  191. __func__);
  192. goto exit;
  193. }
  194. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  195. true);
  196. regcache_mark_dirty(regmap);
  197. regcache_sync_region(regmap,
  198. TX_START_OFFSET,
  199. TX_MAX_OFFSET);
  200. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  201. regmap_update_bits(regmap,
  202. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  203. regmap_update_bits(regmap,
  204. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  205. 0x01, 0x01);
  206. regmap_update_bits(regmap,
  207. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  208. 0x01, 0x01);
  209. }
  210. tx_priv->tx_mclk_users++;
  211. } else {
  212. if (tx_priv->tx_mclk_users <= 0) {
  213. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  214. __func__);
  215. tx_priv->tx_mclk_users = 0;
  216. goto exit;
  217. }
  218. tx_priv->tx_mclk_users--;
  219. if (tx_priv->tx_mclk_users == 0) {
  220. regmap_update_bits(regmap,
  221. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  222. 0x01, 0x00);
  223. regmap_update_bits(regmap,
  224. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  225. 0x01, 0x00);
  226. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  227. false);
  228. bolero_clk_rsc_request_clock(tx_priv->dev,
  229. TX_CORE_CLK,
  230. TX_CORE_CLK,
  231. false);
  232. }
  233. }
  234. exit:
  235. mutex_unlock(&tx_priv->mclk_lock);
  236. return ret;
  237. }
  238. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  239. struct snd_kcontrol *kcontrol, int event)
  240. {
  241. struct device *tx_dev = NULL;
  242. struct tx_macro_priv *tx_priv = NULL;
  243. struct snd_soc_component *component =
  244. snd_soc_dapm_to_component(w->dapm);
  245. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  246. return -EINVAL;
  247. if (SND_SOC_DAPM_EVENT_ON(event))
  248. ++tx_priv->va_swr_clk_cnt;
  249. if (SND_SOC_DAPM_EVENT_OFF(event))
  250. --tx_priv->va_swr_clk_cnt;
  251. return 0;
  252. }
  253. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  254. struct snd_kcontrol *kcontrol, int event)
  255. {
  256. struct device *tx_dev = NULL;
  257. struct tx_macro_priv *tx_priv = NULL;
  258. struct snd_soc_component *component =
  259. snd_soc_dapm_to_component(w->dapm);
  260. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  261. return -EINVAL;
  262. if (SND_SOC_DAPM_EVENT_ON(event))
  263. ++tx_priv->tx_swr_clk_cnt;
  264. if (SND_SOC_DAPM_EVENT_OFF(event))
  265. --tx_priv->tx_swr_clk_cnt;
  266. return 0;
  267. }
  268. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  269. struct snd_kcontrol *kcontrol, int event)
  270. {
  271. struct snd_soc_component *component =
  272. snd_soc_dapm_to_component(w->dapm);
  273. int ret = 0;
  274. struct device *tx_dev = NULL;
  275. struct tx_macro_priv *tx_priv = NULL;
  276. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  277. return -EINVAL;
  278. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  279. switch (event) {
  280. case SND_SOC_DAPM_PRE_PMU:
  281. ret = tx_macro_mclk_enable(tx_priv, 1);
  282. if (ret)
  283. tx_priv->dapm_mclk_enable = false;
  284. else
  285. tx_priv->dapm_mclk_enable = true;
  286. break;
  287. case SND_SOC_DAPM_POST_PMD:
  288. if (tx_priv->dapm_mclk_enable)
  289. ret = tx_macro_mclk_enable(tx_priv, 0);
  290. break;
  291. default:
  292. dev_err(tx_priv->dev,
  293. "%s: invalid DAPM event %d\n", __func__, event);
  294. ret = -EINVAL;
  295. }
  296. return ret;
  297. }
  298. static int tx_macro_event_handler(struct snd_soc_component *component,
  299. u16 event, u32 data)
  300. {
  301. struct device *tx_dev = NULL;
  302. struct tx_macro_priv *tx_priv = NULL;
  303. int ret = 0;
  304. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  305. return -EINVAL;
  306. switch (event) {
  307. case BOLERO_MACRO_EVT_SSR_DOWN:
  308. if (tx_priv->swr_ctrl_data) {
  309. swrm_wcd_notify(
  310. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  311. SWR_DEVICE_DOWN, NULL);
  312. swrm_wcd_notify(
  313. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  314. SWR_DEVICE_SSR_DOWN, NULL);
  315. }
  316. if ((!pm_runtime_enabled(tx_dev) ||
  317. !pm_runtime_suspended(tx_dev))) {
  318. ret = bolero_runtime_suspend(tx_dev);
  319. if (!ret) {
  320. pm_runtime_disable(tx_dev);
  321. pm_runtime_set_suspended(tx_dev);
  322. pm_runtime_enable(tx_dev);
  323. }
  324. }
  325. break;
  326. case BOLERO_MACRO_EVT_SSR_UP:
  327. /* reset swr after ssr/pdr */
  328. tx_priv->reset_swr = true;
  329. if (tx_priv->swr_ctrl_data)
  330. swrm_wcd_notify(
  331. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  332. SWR_DEVICE_SSR_UP, NULL);
  333. break;
  334. case BOLERO_MACRO_EVT_CLK_RESET:
  335. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  336. break;
  337. }
  338. return 0;
  339. }
  340. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  341. u32 data)
  342. {
  343. struct device *tx_dev = NULL;
  344. struct tx_macro_priv *tx_priv = NULL;
  345. u32 ipc_wakeup = data;
  346. int ret = 0;
  347. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  348. return -EINVAL;
  349. if (tx_priv->swr_ctrl_data)
  350. ret = swrm_wcd_notify(
  351. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  352. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  353. return ret;
  354. }
  355. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  356. {
  357. struct delayed_work *hpf_delayed_work = NULL;
  358. struct hpf_work *hpf_work = NULL;
  359. struct tx_macro_priv *tx_priv = NULL;
  360. struct snd_soc_component *component = NULL;
  361. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  362. u8 hpf_cut_off_freq = 0;
  363. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  364. hpf_delayed_work = to_delayed_work(work);
  365. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  366. tx_priv = hpf_work->tx_priv;
  367. component = tx_priv->component;
  368. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  369. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  370. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  371. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  372. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  373. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  374. __func__, hpf_work->decimator, hpf_cut_off_freq);
  375. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  376. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  377. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  378. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  379. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  380. adc_n = snd_soc_component_read32(component, adc_reg) &
  381. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  382. if (adc_n >= BOLERO_ADC_MAX)
  383. goto tx_hpf_set;
  384. /* analog mic clear TX hold */
  385. bolero_clear_amic_tx_hold(component->dev, adc_n);
  386. }
  387. tx_hpf_set:
  388. snd_soc_component_update_bits(component,
  389. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  390. hpf_cut_off_freq << 5);
  391. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  392. /* Minimum 1 clk cycle delay is required as per HW spec */
  393. usleep_range(1000, 1010);
  394. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  395. }
  396. static void tx_macro_mute_update_callback(struct work_struct *work)
  397. {
  398. struct tx_mute_work *tx_mute_dwork = NULL;
  399. struct snd_soc_component *component = NULL;
  400. struct tx_macro_priv *tx_priv = NULL;
  401. struct delayed_work *delayed_work = NULL;
  402. u16 tx_vol_ctl_reg = 0;
  403. u8 decimator = 0;
  404. delayed_work = to_delayed_work(work);
  405. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  406. tx_priv = tx_mute_dwork->tx_priv;
  407. component = tx_priv->component;
  408. decimator = tx_mute_dwork->decimator;
  409. tx_vol_ctl_reg =
  410. BOLERO_CDC_TX0_TX_PATH_CTL +
  411. TX_MACRO_TX_PATH_OFFSET * decimator;
  412. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  413. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  414. __func__, decimator);
  415. }
  416. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  417. struct snd_ctl_elem_value *ucontrol)
  418. {
  419. struct snd_soc_dapm_widget *widget =
  420. snd_soc_dapm_kcontrol_widget(kcontrol);
  421. struct snd_soc_component *component =
  422. snd_soc_dapm_to_component(widget->dapm);
  423. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  424. unsigned int val = 0;
  425. u16 mic_sel_reg = 0;
  426. u16 dmic_clk_reg = 0;
  427. struct device *tx_dev = NULL;
  428. struct tx_macro_priv *tx_priv = NULL;
  429. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  430. return -EINVAL;
  431. val = ucontrol->value.enumerated.item[0];
  432. if (val > e->items - 1)
  433. return -EINVAL;
  434. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  435. widget->name, val);
  436. switch (e->reg) {
  437. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  438. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  439. break;
  440. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  441. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  442. break;
  443. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  444. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  445. break;
  446. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  447. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  448. break;
  449. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  450. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  451. break;
  452. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  453. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  454. break;
  455. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  456. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  457. break;
  458. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  459. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  460. break;
  461. default:
  462. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  463. __func__, e->reg);
  464. return -EINVAL;
  465. }
  466. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  467. if (val != 0) {
  468. if (val < 5) {
  469. snd_soc_component_update_bits(component,
  470. mic_sel_reg,
  471. 1 << 7, 0x0 << 7);
  472. } else {
  473. snd_soc_component_update_bits(component,
  474. mic_sel_reg,
  475. 1 << 7, 0x1 << 7);
  476. snd_soc_component_update_bits(component,
  477. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  478. 0x80, 0x00);
  479. dmic_clk_reg =
  480. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  481. ((val - 5)/2) * 4;
  482. snd_soc_component_update_bits(component,
  483. dmic_clk_reg,
  484. 0x0E, tx_priv->dmic_clk_div << 0x1);
  485. }
  486. }
  487. } else {
  488. /* DMIC selected */
  489. if (val != 0)
  490. snd_soc_component_update_bits(component, mic_sel_reg,
  491. 1 << 7, 1 << 7);
  492. }
  493. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  494. }
  495. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  496. struct snd_ctl_elem_value *ucontrol)
  497. {
  498. struct snd_soc_dapm_widget *widget =
  499. snd_soc_dapm_kcontrol_widget(kcontrol);
  500. struct snd_soc_component *component =
  501. snd_soc_dapm_to_component(widget->dapm);
  502. struct soc_multi_mixer_control *mixer =
  503. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  504. u32 dai_id = widget->shift;
  505. u32 dec_id = mixer->shift;
  506. struct device *tx_dev = NULL;
  507. struct tx_macro_priv *tx_priv = NULL;
  508. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  509. return -EINVAL;
  510. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  511. ucontrol->value.integer.value[0] = 1;
  512. else
  513. ucontrol->value.integer.value[0] = 0;
  514. return 0;
  515. }
  516. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  517. struct snd_ctl_elem_value *ucontrol)
  518. {
  519. struct snd_soc_dapm_widget *widget =
  520. snd_soc_dapm_kcontrol_widget(kcontrol);
  521. struct snd_soc_component *component =
  522. snd_soc_dapm_to_component(widget->dapm);
  523. struct snd_soc_dapm_update *update = NULL;
  524. struct soc_multi_mixer_control *mixer =
  525. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  526. u32 dai_id = widget->shift;
  527. u32 dec_id = mixer->shift;
  528. u32 enable = ucontrol->value.integer.value[0];
  529. struct device *tx_dev = NULL;
  530. struct tx_macro_priv *tx_priv = NULL;
  531. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  532. return -EINVAL;
  533. if (enable) {
  534. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  535. tx_priv->active_ch_cnt[dai_id]++;
  536. } else {
  537. tx_priv->active_ch_cnt[dai_id]--;
  538. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  539. }
  540. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  541. return 0;
  542. }
  543. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  544. struct snd_ctl_elem_value *ucontrol)
  545. {
  546. struct snd_soc_component *component =
  547. snd_soc_kcontrol_component(kcontrol);
  548. struct tx_macro_priv *tx_priv = NULL;
  549. struct device *tx_dev = NULL;
  550. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  551. return -EINVAL;
  552. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  553. return 0;
  554. }
  555. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  556. struct snd_ctl_elem_value *ucontrol)
  557. {
  558. struct snd_soc_component *component =
  559. snd_soc_kcontrol_component(kcontrol);
  560. struct tx_macro_priv *tx_priv = NULL;
  561. struct device *tx_dev = NULL;
  562. int value = ucontrol->value.integer.value[0];
  563. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  564. return -EINVAL;
  565. tx_priv->bcs_enable = value;
  566. return 0;
  567. }
  568. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  569. struct snd_kcontrol *kcontrol, int event)
  570. {
  571. struct snd_soc_component *component =
  572. snd_soc_dapm_to_component(w->dapm);
  573. u8 dmic_clk_en = 0x01;
  574. u16 dmic_clk_reg = 0;
  575. s32 *dmic_clk_cnt = NULL;
  576. unsigned int dmic = 0;
  577. int ret = 0;
  578. char *wname = NULL;
  579. struct device *tx_dev = NULL;
  580. struct tx_macro_priv *tx_priv = NULL;
  581. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  582. return -EINVAL;
  583. wname = strpbrk(w->name, "01234567");
  584. if (!wname) {
  585. dev_err(component->dev, "%s: widget not found\n", __func__);
  586. return -EINVAL;
  587. }
  588. ret = kstrtouint(wname, 10, &dmic);
  589. if (ret < 0) {
  590. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  591. __func__);
  592. return -EINVAL;
  593. }
  594. switch (dmic) {
  595. case 0:
  596. case 1:
  597. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  598. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  599. break;
  600. case 2:
  601. case 3:
  602. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  603. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  604. break;
  605. case 4:
  606. case 5:
  607. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  608. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  609. break;
  610. case 6:
  611. case 7:
  612. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  613. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  614. break;
  615. default:
  616. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  617. __func__);
  618. return -EINVAL;
  619. }
  620. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  621. __func__, event, dmic, *dmic_clk_cnt);
  622. switch (event) {
  623. case SND_SOC_DAPM_PRE_PMU:
  624. (*dmic_clk_cnt)++;
  625. if (*dmic_clk_cnt == 1) {
  626. snd_soc_component_update_bits(component,
  627. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  628. 0x80, 0x00);
  629. snd_soc_component_update_bits(component, dmic_clk_reg,
  630. 0x0E, tx_priv->dmic_clk_div << 0x1);
  631. snd_soc_component_update_bits(component, dmic_clk_reg,
  632. dmic_clk_en, dmic_clk_en);
  633. }
  634. break;
  635. case SND_SOC_DAPM_POST_PMD:
  636. (*dmic_clk_cnt)--;
  637. if (*dmic_clk_cnt == 0)
  638. snd_soc_component_update_bits(component, dmic_clk_reg,
  639. dmic_clk_en, 0);
  640. break;
  641. }
  642. return 0;
  643. }
  644. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  645. struct snd_kcontrol *kcontrol, int event)
  646. {
  647. struct snd_soc_component *component =
  648. snd_soc_dapm_to_component(w->dapm);
  649. unsigned int decimator = 0;
  650. u16 tx_vol_ctl_reg = 0;
  651. u16 dec_cfg_reg = 0;
  652. u16 hpf_gate_reg = 0;
  653. u16 tx_gain_ctl_reg = 0;
  654. u8 hpf_cut_off_freq = 0;
  655. struct device *tx_dev = NULL;
  656. struct tx_macro_priv *tx_priv = NULL;
  657. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  658. return -EINVAL;
  659. decimator = w->shift;
  660. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  661. w->name, decimator);
  662. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  663. TX_MACRO_TX_PATH_OFFSET * decimator;
  664. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  665. TX_MACRO_TX_PATH_OFFSET * decimator;
  666. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  667. TX_MACRO_TX_PATH_OFFSET * decimator;
  668. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  669. TX_MACRO_TX_PATH_OFFSET * decimator;
  670. switch (event) {
  671. case SND_SOC_DAPM_PRE_PMU:
  672. /* Enable TX PGA Mute */
  673. snd_soc_component_update_bits(component,
  674. tx_vol_ctl_reg, 0x10, 0x10);
  675. break;
  676. case SND_SOC_DAPM_POST_PMU:
  677. snd_soc_component_update_bits(component,
  678. tx_vol_ctl_reg, 0x20, 0x20);
  679. snd_soc_component_update_bits(component,
  680. hpf_gate_reg, 0x01, 0x00);
  681. hpf_cut_off_freq = (
  682. snd_soc_component_read32(component, dec_cfg_reg) &
  683. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  684. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  685. hpf_cut_off_freq;
  686. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  687. snd_soc_component_update_bits(component, dec_cfg_reg,
  688. TX_HPF_CUT_OFF_FREQ_MASK,
  689. CF_MIN_3DB_150HZ << 5);
  690. /* schedule work queue to Remove Mute */
  691. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  692. msecs_to_jiffies(tx_unmute_delay));
  693. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  694. CF_MIN_3DB_150HZ) {
  695. schedule_delayed_work(
  696. &tx_priv->tx_hpf_work[decimator].dwork,
  697. msecs_to_jiffies(300));
  698. snd_soc_component_update_bits(component,
  699. hpf_gate_reg, 0x02, 0x02);
  700. /*
  701. * Minimum 1 clk cycle delay is required as per HW spec
  702. */
  703. usleep_range(1000, 1010);
  704. snd_soc_component_update_bits(component,
  705. hpf_gate_reg, 0x02, 0x00);
  706. }
  707. /* apply gain after decimator is enabled */
  708. snd_soc_component_write(component, tx_gain_ctl_reg,
  709. snd_soc_component_read32(component,
  710. tx_gain_ctl_reg));
  711. if (tx_priv->bcs_enable) {
  712. snd_soc_component_update_bits(component, dec_cfg_reg,
  713. 0x01, 0x01);
  714. snd_soc_component_update_bits(component,
  715. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x40);
  716. }
  717. break;
  718. case SND_SOC_DAPM_PRE_PMD:
  719. hpf_cut_off_freq =
  720. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  721. snd_soc_component_update_bits(component,
  722. tx_vol_ctl_reg, 0x10, 0x10);
  723. if (cancel_delayed_work_sync(
  724. &tx_priv->tx_hpf_work[decimator].dwork)) {
  725. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  726. snd_soc_component_update_bits(
  727. component, dec_cfg_reg,
  728. TX_HPF_CUT_OFF_FREQ_MASK,
  729. hpf_cut_off_freq << 5);
  730. snd_soc_component_update_bits(component,
  731. hpf_gate_reg,
  732. 0x02, 0x02);
  733. /*
  734. * Minimum 1 clk cycle delay is required
  735. * as per HW spec
  736. */
  737. usleep_range(1000, 1010);
  738. snd_soc_component_update_bits(component,
  739. hpf_gate_reg,
  740. 0x02, 0x00);
  741. }
  742. }
  743. cancel_delayed_work_sync(
  744. &tx_priv->tx_mute_dwork[decimator].dwork);
  745. break;
  746. case SND_SOC_DAPM_POST_PMD:
  747. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  748. 0x20, 0x00);
  749. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  750. 0x10, 0x00);
  751. if (tx_priv->bcs_enable) {
  752. snd_soc_component_update_bits(component, dec_cfg_reg,
  753. 0x01, 0x00);
  754. snd_soc_component_update_bits(component,
  755. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  756. }
  757. break;
  758. }
  759. return 0;
  760. }
  761. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  762. struct snd_kcontrol *kcontrol, int event)
  763. {
  764. return 0;
  765. }
  766. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  767. struct snd_pcm_hw_params *params,
  768. struct snd_soc_dai *dai)
  769. {
  770. int tx_fs_rate = -EINVAL;
  771. struct snd_soc_component *component = dai->component;
  772. u32 decimator = 0;
  773. u32 sample_rate = 0;
  774. u16 tx_fs_reg = 0;
  775. struct device *tx_dev = NULL;
  776. struct tx_macro_priv *tx_priv = NULL;
  777. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  778. return -EINVAL;
  779. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  780. dai->name, dai->id, params_rate(params),
  781. params_channels(params));
  782. sample_rate = params_rate(params);
  783. switch (sample_rate) {
  784. case 8000:
  785. tx_fs_rate = 0;
  786. break;
  787. case 16000:
  788. tx_fs_rate = 1;
  789. break;
  790. case 32000:
  791. tx_fs_rate = 3;
  792. break;
  793. case 48000:
  794. tx_fs_rate = 4;
  795. break;
  796. case 96000:
  797. tx_fs_rate = 5;
  798. break;
  799. case 192000:
  800. tx_fs_rate = 6;
  801. break;
  802. case 384000:
  803. tx_fs_rate = 7;
  804. break;
  805. default:
  806. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  807. __func__, params_rate(params));
  808. return -EINVAL;
  809. }
  810. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  811. TX_MACRO_DEC_MAX) {
  812. if (decimator >= 0) {
  813. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  814. TX_MACRO_TX_PATH_OFFSET * decimator;
  815. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  816. __func__, decimator, sample_rate);
  817. snd_soc_component_update_bits(component, tx_fs_reg,
  818. 0x0F, tx_fs_rate);
  819. } else {
  820. dev_err(component->dev,
  821. "%s: ERROR: Invalid decimator: %d\n",
  822. __func__, decimator);
  823. return -EINVAL;
  824. }
  825. }
  826. return 0;
  827. }
  828. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  829. unsigned int *tx_num, unsigned int *tx_slot,
  830. unsigned int *rx_num, unsigned int *rx_slot)
  831. {
  832. struct snd_soc_component *component = dai->component;
  833. struct device *tx_dev = NULL;
  834. struct tx_macro_priv *tx_priv = NULL;
  835. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  836. return -EINVAL;
  837. switch (dai->id) {
  838. case TX_MACRO_AIF1_CAP:
  839. case TX_MACRO_AIF2_CAP:
  840. case TX_MACRO_AIF3_CAP:
  841. *tx_slot = tx_priv->active_ch_mask[dai->id];
  842. *tx_num = tx_priv->active_ch_cnt[dai->id];
  843. break;
  844. default:
  845. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  846. break;
  847. }
  848. return 0;
  849. }
  850. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  851. .hw_params = tx_macro_hw_params,
  852. .get_channel_map = tx_macro_get_channel_map,
  853. };
  854. static struct snd_soc_dai_driver tx_macro_dai[] = {
  855. {
  856. .name = "tx_macro_tx1",
  857. .id = TX_MACRO_AIF1_CAP,
  858. .capture = {
  859. .stream_name = "TX_AIF1 Capture",
  860. .rates = TX_MACRO_RATES,
  861. .formats = TX_MACRO_FORMATS,
  862. .rate_max = 192000,
  863. .rate_min = 8000,
  864. .channels_min = 1,
  865. .channels_max = 8,
  866. },
  867. .ops = &tx_macro_dai_ops,
  868. },
  869. {
  870. .name = "tx_macro_tx2",
  871. .id = TX_MACRO_AIF2_CAP,
  872. .capture = {
  873. .stream_name = "TX_AIF2 Capture",
  874. .rates = TX_MACRO_RATES,
  875. .formats = TX_MACRO_FORMATS,
  876. .rate_max = 192000,
  877. .rate_min = 8000,
  878. .channels_min = 1,
  879. .channels_max = 8,
  880. },
  881. .ops = &tx_macro_dai_ops,
  882. },
  883. {
  884. .name = "tx_macro_tx3",
  885. .id = TX_MACRO_AIF3_CAP,
  886. .capture = {
  887. .stream_name = "TX_AIF3 Capture",
  888. .rates = TX_MACRO_RATES,
  889. .formats = TX_MACRO_FORMATS,
  890. .rate_max = 192000,
  891. .rate_min = 8000,
  892. .channels_min = 1,
  893. .channels_max = 8,
  894. },
  895. .ops = &tx_macro_dai_ops,
  896. },
  897. };
  898. #define STRING(name) #name
  899. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  900. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  901. static const struct snd_kcontrol_new name##_mux = \
  902. SOC_DAPM_ENUM(STRING(name), name##_enum)
  903. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  904. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  905. static const struct snd_kcontrol_new name##_mux = \
  906. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  907. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  908. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  909. static const char * const adc_mux_text[] = {
  910. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  911. };
  912. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  913. 0, adc_mux_text);
  914. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  915. 0, adc_mux_text);
  916. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  917. 0, adc_mux_text);
  918. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  919. 0, adc_mux_text);
  920. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  921. 0, adc_mux_text);
  922. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  923. 0, adc_mux_text);
  924. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  925. 0, adc_mux_text);
  926. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  927. 0, adc_mux_text);
  928. static const char * const dmic_mux_text[] = {
  929. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  930. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  931. };
  932. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  933. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  934. tx_macro_put_dec_enum);
  935. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  936. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  937. tx_macro_put_dec_enum);
  938. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  939. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  940. tx_macro_put_dec_enum);
  941. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  942. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  943. tx_macro_put_dec_enum);
  944. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  945. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  946. tx_macro_put_dec_enum);
  947. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  948. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  949. tx_macro_put_dec_enum);
  950. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  951. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  952. tx_macro_put_dec_enum);
  953. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  954. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  955. tx_macro_put_dec_enum);
  956. static const char * const smic_mux_text[] = {
  957. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  958. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  959. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  960. };
  961. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  962. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  963. tx_macro_put_dec_enum);
  964. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  965. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  966. tx_macro_put_dec_enum);
  967. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  968. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  969. tx_macro_put_dec_enum);
  970. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  971. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  972. tx_macro_put_dec_enum);
  973. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  974. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  975. tx_macro_put_dec_enum);
  976. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  977. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  978. tx_macro_put_dec_enum);
  979. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  980. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  981. tx_macro_put_dec_enum);
  982. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  983. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  984. tx_macro_put_dec_enum);
  985. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  986. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  987. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  988. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  989. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  990. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  991. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  992. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  993. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  994. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  995. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  996. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  997. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  998. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  999. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1000. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1001. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1002. };
  1003. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1004. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1005. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1006. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1007. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1008. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1009. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1010. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1011. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1012. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1013. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1014. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1015. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1016. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1017. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1018. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1019. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1020. };
  1021. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1022. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1023. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1024. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1025. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1026. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1027. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1028. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1029. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1030. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1031. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1032. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1033. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1034. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1035. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1036. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1037. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1038. };
  1039. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1040. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1041. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1042. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1043. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1044. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1045. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1046. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1047. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1048. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1049. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1050. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1051. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1052. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1053. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1054. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1055. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1056. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1057. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1058. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1059. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1060. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1061. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1062. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1063. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1064. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1065. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1066. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1067. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1068. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1069. tx_macro_enable_micbias,
  1070. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1071. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1072. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1073. SND_SOC_DAPM_POST_PMD),
  1074. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1075. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1076. SND_SOC_DAPM_POST_PMD),
  1077. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1078. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1079. SND_SOC_DAPM_POST_PMD),
  1080. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1081. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1082. SND_SOC_DAPM_POST_PMD),
  1083. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1084. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1085. SND_SOC_DAPM_POST_PMD),
  1086. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1087. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1088. SND_SOC_DAPM_POST_PMD),
  1089. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1090. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1091. SND_SOC_DAPM_POST_PMD),
  1092. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1093. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1094. SND_SOC_DAPM_POST_PMD),
  1095. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1096. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1097. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1098. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1099. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1100. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1101. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1102. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1103. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1104. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1105. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1106. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1107. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1108. TX_MACRO_DEC0, 0,
  1109. &tx_dec0_mux, tx_macro_enable_dec,
  1110. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1111. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1112. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1113. TX_MACRO_DEC1, 0,
  1114. &tx_dec1_mux, tx_macro_enable_dec,
  1115. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1116. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1117. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1118. TX_MACRO_DEC2, 0,
  1119. &tx_dec2_mux, tx_macro_enable_dec,
  1120. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1121. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1122. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1123. TX_MACRO_DEC3, 0,
  1124. &tx_dec3_mux, tx_macro_enable_dec,
  1125. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1126. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1127. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1128. TX_MACRO_DEC4, 0,
  1129. &tx_dec4_mux, tx_macro_enable_dec,
  1130. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1131. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1132. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1133. TX_MACRO_DEC5, 0,
  1134. &tx_dec5_mux, tx_macro_enable_dec,
  1135. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1136. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1137. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1138. TX_MACRO_DEC6, 0,
  1139. &tx_dec6_mux, tx_macro_enable_dec,
  1140. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1141. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1142. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1143. TX_MACRO_DEC7, 0,
  1144. &tx_dec7_mux, tx_macro_enable_dec,
  1145. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1146. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1147. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1148. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1149. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1150. tx_macro_tx_swr_clk_event,
  1151. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1152. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1153. tx_macro_va_swr_clk_event,
  1154. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1155. };
  1156. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1157. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1158. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1159. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1160. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1161. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1162. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1163. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1164. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1165. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1166. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1167. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1168. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1169. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1170. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1171. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1172. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1173. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1174. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1175. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1176. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1177. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1178. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1179. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1180. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1181. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1182. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1183. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1184. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1185. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1186. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1187. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1188. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1189. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1190. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1191. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1192. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1193. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1194. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1195. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1196. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1197. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1198. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1199. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1200. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1201. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1202. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1203. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1204. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1205. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1206. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1207. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1208. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1209. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1210. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1211. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1212. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1213. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1214. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1215. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1216. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1217. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1218. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1219. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1220. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1221. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1222. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1223. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1224. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1225. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1226. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1227. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1228. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1229. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1230. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1231. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1232. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1233. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1234. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1235. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1236. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1237. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1238. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1239. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1240. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1241. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1242. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1243. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1244. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1245. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1246. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1247. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1248. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1249. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1250. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1251. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1252. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1253. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1254. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1255. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1256. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1257. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1258. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1259. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1260. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1261. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1262. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1263. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1264. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1265. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1266. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1267. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1268. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1269. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1270. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1271. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1272. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1273. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1274. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1275. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1276. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1277. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1278. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1279. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1280. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1281. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1282. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1283. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1284. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1285. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1286. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1287. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1288. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1289. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1290. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1291. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1292. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1293. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1294. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1295. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1296. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1297. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1298. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1299. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1300. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1301. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1302. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1303. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1304. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1305. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1306. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1307. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1308. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1309. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1310. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1311. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1312. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1313. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1314. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1315. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1316. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1317. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1318. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1319. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1320. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1321. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1322. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1323. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1324. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1325. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1326. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1327. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1328. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1329. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1330. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1331. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1332. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1333. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1334. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1335. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1336. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1337. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1338. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1339. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1340. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1341. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1342. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1343. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1344. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1345. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1346. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1347. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1348. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1349. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1350. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1351. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1352. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1353. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1354. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1355. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1356. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1357. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1358. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1359. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1360. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1361. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1362. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1363. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1364. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1365. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1366. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1367. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1368. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1369. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1370. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1371. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1372. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1373. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1374. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1375. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1376. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1377. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1378. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1379. };
  1380. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1381. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1382. BOLERO_CDC_TX0_TX_VOL_CTL,
  1383. 0, -84, 40, digital_gain),
  1384. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1385. BOLERO_CDC_TX1_TX_VOL_CTL,
  1386. 0, -84, 40, digital_gain),
  1387. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1388. BOLERO_CDC_TX2_TX_VOL_CTL,
  1389. 0, -84, 40, digital_gain),
  1390. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1391. BOLERO_CDC_TX3_TX_VOL_CTL,
  1392. 0, -84, 40, digital_gain),
  1393. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1394. BOLERO_CDC_TX4_TX_VOL_CTL,
  1395. 0, -84, 40, digital_gain),
  1396. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1397. BOLERO_CDC_TX5_TX_VOL_CTL,
  1398. 0, -84, 40, digital_gain),
  1399. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1400. BOLERO_CDC_TX6_TX_VOL_CTL,
  1401. 0, -84, 40, digital_gain),
  1402. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1403. BOLERO_CDC_TX7_TX_VOL_CTL,
  1404. 0, -84, 40, digital_gain),
  1405. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1406. tx_macro_get_bcs, tx_macro_set_bcs),
  1407. };
  1408. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  1409. struct regmap *regmap, int clk_type,
  1410. bool enable)
  1411. {
  1412. int ret = 0, clk_tx_ret = 0;
  1413. dev_dbg(tx_priv->dev,
  1414. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  1415. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  1416. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  1417. if (enable) {
  1418. if (tx_priv->swr_clk_users == 0)
  1419. msm_cdc_pinctrl_select_active_state(
  1420. tx_priv->tx_swr_gpio_p);
  1421. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1422. TX_CORE_CLK,
  1423. TX_CORE_CLK,
  1424. true);
  1425. if (clk_type == TX_MCLK) {
  1426. ret = tx_macro_mclk_enable(tx_priv, 1);
  1427. if (ret < 0) {
  1428. if (tx_priv->swr_clk_users == 0)
  1429. msm_cdc_pinctrl_select_sleep_state(
  1430. tx_priv->tx_swr_gpio_p);
  1431. dev_err_ratelimited(tx_priv->dev,
  1432. "%s: request clock enable failed\n",
  1433. __func__);
  1434. goto done;
  1435. }
  1436. }
  1437. if (clk_type == VA_MCLK) {
  1438. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1439. TX_CORE_CLK,
  1440. VA_CORE_CLK,
  1441. true);
  1442. if (ret < 0) {
  1443. if (tx_priv->swr_clk_users == 0)
  1444. msm_cdc_pinctrl_select_sleep_state(
  1445. tx_priv->tx_swr_gpio_p);
  1446. dev_err_ratelimited(tx_priv->dev,
  1447. "%s: swr request clk failed\n",
  1448. __func__);
  1449. goto done;
  1450. }
  1451. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1452. true);
  1453. if (tx_priv->tx_mclk_users == 0) {
  1454. regmap_update_bits(regmap,
  1455. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  1456. 0x01, 0x01);
  1457. regmap_update_bits(regmap,
  1458. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1459. 0x01, 0x01);
  1460. regmap_update_bits(regmap,
  1461. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1462. 0x01, 0x01);
  1463. }
  1464. }
  1465. if (tx_priv->swr_clk_users == 0) {
  1466. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  1467. __func__, tx_priv->reset_swr);
  1468. if (tx_priv->reset_swr)
  1469. regmap_update_bits(regmap,
  1470. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1471. 0x02, 0x02);
  1472. regmap_update_bits(regmap,
  1473. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1474. 0x01, 0x01);
  1475. if (tx_priv->reset_swr)
  1476. regmap_update_bits(regmap,
  1477. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1478. 0x02, 0x00);
  1479. tx_priv->reset_swr = false;
  1480. }
  1481. if (!clk_tx_ret)
  1482. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1483. TX_CORE_CLK,
  1484. TX_CORE_CLK,
  1485. false);
  1486. tx_priv->swr_clk_users++;
  1487. } else {
  1488. if (tx_priv->swr_clk_users <= 0) {
  1489. dev_err_ratelimited(tx_priv->dev,
  1490. "tx swrm clock users already 0\n");
  1491. tx_priv->swr_clk_users = 0;
  1492. return 0;
  1493. }
  1494. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1495. TX_CORE_CLK,
  1496. TX_CORE_CLK,
  1497. true);
  1498. tx_priv->swr_clk_users--;
  1499. if (tx_priv->swr_clk_users == 0)
  1500. regmap_update_bits(regmap,
  1501. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1502. 0x01, 0x00);
  1503. if (clk_type == TX_MCLK)
  1504. tx_macro_mclk_enable(tx_priv, 0);
  1505. if (clk_type == VA_MCLK) {
  1506. if (tx_priv->tx_mclk_users == 0) {
  1507. regmap_update_bits(regmap,
  1508. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1509. 0x01, 0x00);
  1510. regmap_update_bits(regmap,
  1511. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1512. 0x01, 0x00);
  1513. }
  1514. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1515. false);
  1516. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1517. TX_CORE_CLK,
  1518. VA_CORE_CLK,
  1519. false);
  1520. if (ret < 0) {
  1521. dev_err_ratelimited(tx_priv->dev,
  1522. "%s: swr request clk failed\n",
  1523. __func__);
  1524. goto done;
  1525. }
  1526. }
  1527. if (!clk_tx_ret)
  1528. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1529. TX_CORE_CLK,
  1530. TX_CORE_CLK,
  1531. false);
  1532. if (tx_priv->swr_clk_users == 0)
  1533. msm_cdc_pinctrl_select_sleep_state(
  1534. tx_priv->tx_swr_gpio_p);
  1535. }
  1536. return 0;
  1537. done:
  1538. if (!clk_tx_ret)
  1539. bolero_clk_rsc_request_clock(tx_priv->dev,
  1540. TX_CORE_CLK,
  1541. TX_CORE_CLK,
  1542. false);
  1543. return ret;
  1544. }
  1545. static int tx_macro_clk_switch(struct snd_soc_component *component)
  1546. {
  1547. struct device *tx_dev = NULL;
  1548. struct tx_macro_priv *tx_priv = NULL;
  1549. int ret = 0;
  1550. if (!component)
  1551. return -EINVAL;
  1552. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1553. if (!tx_dev) {
  1554. dev_err(component->dev,
  1555. "%s: null device for macro!\n", __func__);
  1556. return -EINVAL;
  1557. }
  1558. tx_priv = dev_get_drvdata(tx_dev);
  1559. if (!tx_priv) {
  1560. dev_err(component->dev,
  1561. "%s: priv is null for macro!\n", __func__);
  1562. return -EINVAL;
  1563. }
  1564. if (tx_priv->swr_ctrl_data) {
  1565. ret = swrm_wcd_notify(
  1566. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1567. SWR_REQ_CLK_SWITCH, NULL);
  1568. }
  1569. return ret;
  1570. }
  1571. static int tx_macro_swrm_clock(void *handle, bool enable)
  1572. {
  1573. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1574. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1575. int ret = 0;
  1576. if (regmap == NULL) {
  1577. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1578. return -EINVAL;
  1579. }
  1580. mutex_lock(&tx_priv->swr_clk_lock);
  1581. dev_dbg(tx_priv->dev,
  1582. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  1583. __func__, (enable ? "enable" : "disable"),
  1584. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  1585. if (enable) {
  1586. pm_runtime_get_sync(tx_priv->dev);
  1587. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  1588. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1589. VA_MCLK, enable);
  1590. if (ret)
  1591. goto done;
  1592. tx_priv->va_clk_status++;
  1593. } else {
  1594. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1595. TX_MCLK, enable);
  1596. if (ret)
  1597. goto done;
  1598. tx_priv->tx_clk_status++;
  1599. }
  1600. pm_runtime_mark_last_busy(tx_priv->dev);
  1601. pm_runtime_put_autosuspend(tx_priv->dev);
  1602. } else {
  1603. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  1604. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1605. VA_MCLK, enable);
  1606. if (ret)
  1607. goto done;
  1608. --tx_priv->va_clk_status;
  1609. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1610. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1611. TX_MCLK, enable);
  1612. if (ret)
  1613. goto done;
  1614. --tx_priv->tx_clk_status;
  1615. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1616. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  1617. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1618. VA_MCLK, enable);
  1619. if (ret)
  1620. goto done;
  1621. --tx_priv->va_clk_status;
  1622. } else {
  1623. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1624. TX_MCLK, enable);
  1625. if (ret)
  1626. goto done;
  1627. --tx_priv->tx_clk_status;
  1628. }
  1629. } else {
  1630. dev_dbg(tx_priv->dev,
  1631. "%s: Both clocks are disabled\n", __func__);
  1632. }
  1633. }
  1634. dev_dbg(tx_priv->dev,
  1635. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  1636. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  1637. tx_priv->va_clk_status);
  1638. done:
  1639. mutex_unlock(&tx_priv->swr_clk_lock);
  1640. return ret;
  1641. }
  1642. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1643. struct tx_macro_priv *tx_priv)
  1644. {
  1645. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1646. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1647. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1648. mclk_rate % dmic_sample_rate != 0)
  1649. goto undefined_rate;
  1650. div_factor = mclk_rate / dmic_sample_rate;
  1651. switch (div_factor) {
  1652. case 2:
  1653. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1654. break;
  1655. case 3:
  1656. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1657. break;
  1658. case 4:
  1659. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1660. break;
  1661. case 6:
  1662. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1663. break;
  1664. case 8:
  1665. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1666. break;
  1667. case 16:
  1668. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1669. break;
  1670. default:
  1671. /* Any other DIV factor is invalid */
  1672. goto undefined_rate;
  1673. }
  1674. /* Valid dmic DIV factors */
  1675. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1676. __func__, div_factor, mclk_rate);
  1677. return dmic_sample_rate;
  1678. undefined_rate:
  1679. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1680. __func__, dmic_sample_rate, mclk_rate);
  1681. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1682. return dmic_sample_rate;
  1683. }
  1684. static int tx_macro_init(struct snd_soc_component *component)
  1685. {
  1686. struct snd_soc_dapm_context *dapm =
  1687. snd_soc_component_get_dapm(component);
  1688. int ret = 0, i = 0;
  1689. struct device *tx_dev = NULL;
  1690. struct tx_macro_priv *tx_priv = NULL;
  1691. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1692. if (!tx_dev) {
  1693. dev_err(component->dev,
  1694. "%s: null device for macro!\n", __func__);
  1695. return -EINVAL;
  1696. }
  1697. tx_priv = dev_get_drvdata(tx_dev);
  1698. if (!tx_priv) {
  1699. dev_err(component->dev,
  1700. "%s: priv is null for macro!\n", __func__);
  1701. return -EINVAL;
  1702. }
  1703. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1704. ARRAY_SIZE(tx_macro_dapm_widgets));
  1705. if (ret < 0) {
  1706. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1707. return ret;
  1708. }
  1709. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1710. ARRAY_SIZE(tx_audio_map));
  1711. if (ret < 0) {
  1712. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1713. return ret;
  1714. }
  1715. ret = snd_soc_dapm_new_widgets(dapm->card);
  1716. if (ret < 0) {
  1717. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1718. return ret;
  1719. }
  1720. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1721. ARRAY_SIZE(tx_macro_snd_controls));
  1722. if (ret < 0) {
  1723. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1724. return ret;
  1725. }
  1726. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1727. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1728. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1729. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1730. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1731. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1732. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1733. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  1734. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  1735. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  1736. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  1737. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  1738. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  1739. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  1740. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  1741. snd_soc_dapm_sync(dapm);
  1742. for (i = 0; i < NUM_DECIMATORS; i++) {
  1743. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1744. tx_priv->tx_hpf_work[i].decimator = i;
  1745. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1746. tx_macro_tx_hpf_corner_freq_callback);
  1747. }
  1748. for (i = 0; i < NUM_DECIMATORS; i++) {
  1749. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1750. tx_priv->tx_mute_dwork[i].decimator = i;
  1751. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1752. tx_macro_mute_update_callback);
  1753. }
  1754. tx_priv->component = component;
  1755. snd_soc_component_update_bits(component,
  1756. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0E);
  1757. return 0;
  1758. }
  1759. static int tx_macro_deinit(struct snd_soc_component *component)
  1760. {
  1761. struct device *tx_dev = NULL;
  1762. struct tx_macro_priv *tx_priv = NULL;
  1763. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1764. return -EINVAL;
  1765. tx_priv->component = NULL;
  1766. return 0;
  1767. }
  1768. static void tx_macro_add_child_devices(struct work_struct *work)
  1769. {
  1770. struct tx_macro_priv *tx_priv = NULL;
  1771. struct platform_device *pdev = NULL;
  1772. struct device_node *node = NULL;
  1773. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1774. int ret = 0;
  1775. u16 count = 0, ctrl_num = 0;
  1776. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1777. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1778. bool tx_swr_master_node = false;
  1779. tx_priv = container_of(work, struct tx_macro_priv,
  1780. tx_macro_add_child_devices_work);
  1781. if (!tx_priv) {
  1782. pr_err("%s: Memory for tx_priv does not exist\n",
  1783. __func__);
  1784. return;
  1785. }
  1786. if (!tx_priv->dev) {
  1787. pr_err("%s: tx dev does not exist\n", __func__);
  1788. return;
  1789. }
  1790. if (!tx_priv->dev->of_node) {
  1791. dev_err(tx_priv->dev,
  1792. "%s: DT node for tx_priv does not exist\n", __func__);
  1793. return;
  1794. }
  1795. platdata = &tx_priv->swr_plat_data;
  1796. tx_priv->child_count = 0;
  1797. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1798. tx_swr_master_node = false;
  1799. if (strnstr(node->name, "tx_swr_master",
  1800. strlen("tx_swr_master")) != NULL)
  1801. tx_swr_master_node = true;
  1802. if (tx_swr_master_node)
  1803. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1804. (TX_MACRO_SWR_STRING_LEN - 1));
  1805. else
  1806. strlcpy(plat_dev_name, node->name,
  1807. (TX_MACRO_SWR_STRING_LEN - 1));
  1808. pdev = platform_device_alloc(plat_dev_name, -1);
  1809. if (!pdev) {
  1810. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1811. __func__);
  1812. ret = -ENOMEM;
  1813. goto err;
  1814. }
  1815. pdev->dev.parent = tx_priv->dev;
  1816. pdev->dev.of_node = node;
  1817. if (tx_swr_master_node) {
  1818. ret = platform_device_add_data(pdev, platdata,
  1819. sizeof(*platdata));
  1820. if (ret) {
  1821. dev_err(&pdev->dev,
  1822. "%s: cannot add plat data ctrl:%d\n",
  1823. __func__, ctrl_num);
  1824. goto fail_pdev_add;
  1825. }
  1826. }
  1827. ret = platform_device_add(pdev);
  1828. if (ret) {
  1829. dev_err(&pdev->dev,
  1830. "%s: Cannot add platform device\n",
  1831. __func__);
  1832. goto fail_pdev_add;
  1833. }
  1834. if (tx_swr_master_node) {
  1835. temp = krealloc(swr_ctrl_data,
  1836. (ctrl_num + 1) * sizeof(
  1837. struct tx_macro_swr_ctrl_data),
  1838. GFP_KERNEL);
  1839. if (!temp) {
  1840. ret = -ENOMEM;
  1841. goto fail_pdev_add;
  1842. }
  1843. swr_ctrl_data = temp;
  1844. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1845. ctrl_num++;
  1846. dev_dbg(&pdev->dev,
  1847. "%s: Added soundwire ctrl device(s)\n",
  1848. __func__);
  1849. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1850. }
  1851. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1852. tx_priv->pdev_child_devices[
  1853. tx_priv->child_count++] = pdev;
  1854. else
  1855. goto err;
  1856. }
  1857. return;
  1858. fail_pdev_add:
  1859. for (count = 0; count < tx_priv->child_count; count++)
  1860. platform_device_put(tx_priv->pdev_child_devices[count]);
  1861. err:
  1862. return;
  1863. }
  1864. static int tx_macro_set_port_map(struct snd_soc_component *component,
  1865. u32 usecase, u32 size, void *data)
  1866. {
  1867. struct device *tx_dev = NULL;
  1868. struct tx_macro_priv *tx_priv = NULL;
  1869. struct swrm_port_config port_cfg;
  1870. int ret = 0;
  1871. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1872. return -EINVAL;
  1873. memset(&port_cfg, 0, sizeof(port_cfg));
  1874. port_cfg.uc = usecase;
  1875. port_cfg.size = size;
  1876. port_cfg.params = data;
  1877. if (tx_priv->swr_ctrl_data)
  1878. ret = swrm_wcd_notify(
  1879. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1880. SWR_SET_PORT_MAP, &port_cfg);
  1881. return ret;
  1882. }
  1883. static void tx_macro_init_ops(struct macro_ops *ops,
  1884. char __iomem *tx_io_base)
  1885. {
  1886. memset(ops, 0, sizeof(struct macro_ops));
  1887. ops->init = tx_macro_init;
  1888. ops->exit = tx_macro_deinit;
  1889. ops->io_base = tx_io_base;
  1890. ops->dai_ptr = tx_macro_dai;
  1891. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1892. ops->event_handler = tx_macro_event_handler;
  1893. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  1894. ops->set_port_map = tx_macro_set_port_map;
  1895. ops->clk_switch = tx_macro_clk_switch;
  1896. }
  1897. static int tx_macro_probe(struct platform_device *pdev)
  1898. {
  1899. struct macro_ops ops = {0};
  1900. struct tx_macro_priv *tx_priv = NULL;
  1901. u32 tx_base_addr = 0, sample_rate = 0;
  1902. char __iomem *tx_io_base = NULL;
  1903. int ret = 0;
  1904. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1905. u32 is_used_tx_swr_gpio = 1;
  1906. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  1907. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1908. GFP_KERNEL);
  1909. if (!tx_priv)
  1910. return -ENOMEM;
  1911. platform_set_drvdata(pdev, tx_priv);
  1912. tx_priv->dev = &pdev->dev;
  1913. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1914. &tx_base_addr);
  1915. if (ret) {
  1916. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1917. __func__, "reg");
  1918. return ret;
  1919. }
  1920. dev_set_drvdata(&pdev->dev, tx_priv);
  1921. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  1922. NULL)) {
  1923. ret = of_property_read_u32(pdev->dev.of_node,
  1924. is_used_tx_swr_gpio_dt,
  1925. &is_used_tx_swr_gpio);
  1926. if (ret) {
  1927. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  1928. __func__, is_used_tx_swr_gpio_dt);
  1929. is_used_tx_swr_gpio = 1;
  1930. }
  1931. }
  1932. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1933. "qcom,tx-swr-gpios", 0);
  1934. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  1935. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1936. __func__);
  1937. return -EINVAL;
  1938. }
  1939. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0) {
  1940. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  1941. __func__);
  1942. return -EPROBE_DEFER;
  1943. }
  1944. tx_io_base = devm_ioremap(&pdev->dev,
  1945. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1946. if (!tx_io_base) {
  1947. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1948. return -ENOMEM;
  1949. }
  1950. tx_priv->tx_io_base = tx_io_base;
  1951. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1952. &sample_rate);
  1953. if (ret) {
  1954. dev_err(&pdev->dev,
  1955. "%s: could not find sample_rate entry in dt\n",
  1956. __func__);
  1957. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1958. } else {
  1959. if (tx_macro_validate_dmic_sample_rate(
  1960. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1961. return -EINVAL;
  1962. }
  1963. tx_priv->reset_swr = true;
  1964. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1965. tx_macro_add_child_devices);
  1966. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1967. tx_priv->swr_plat_data.read = NULL;
  1968. tx_priv->swr_plat_data.write = NULL;
  1969. tx_priv->swr_plat_data.bulk_write = NULL;
  1970. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1971. tx_priv->swr_plat_data.handle_irq = NULL;
  1972. mutex_init(&tx_priv->mclk_lock);
  1973. mutex_init(&tx_priv->swr_clk_lock);
  1974. tx_macro_init_ops(&ops, tx_io_base);
  1975. ops.clk_id_req = TX_CORE_CLK;
  1976. ops.default_clk_id = TX_CORE_CLK;
  1977. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1978. if (ret) {
  1979. dev_err(&pdev->dev,
  1980. "%s: register macro failed\n", __func__);
  1981. goto err_reg_macro;
  1982. }
  1983. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1984. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1985. pm_runtime_use_autosuspend(&pdev->dev);
  1986. pm_runtime_set_suspended(&pdev->dev);
  1987. pm_suspend_ignore_children(&pdev->dev, true);
  1988. pm_runtime_enable(&pdev->dev);
  1989. return 0;
  1990. err_reg_macro:
  1991. mutex_destroy(&tx_priv->mclk_lock);
  1992. mutex_destroy(&tx_priv->swr_clk_lock);
  1993. return ret;
  1994. }
  1995. static int tx_macro_remove(struct platform_device *pdev)
  1996. {
  1997. struct tx_macro_priv *tx_priv = NULL;
  1998. u16 count = 0;
  1999. tx_priv = platform_get_drvdata(pdev);
  2000. if (!tx_priv)
  2001. return -EINVAL;
  2002. if (tx_priv->swr_ctrl_data)
  2003. kfree(tx_priv->swr_ctrl_data);
  2004. for (count = 0; count < tx_priv->child_count &&
  2005. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2006. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  2007. pm_runtime_disable(&pdev->dev);
  2008. pm_runtime_set_suspended(&pdev->dev);
  2009. mutex_destroy(&tx_priv->mclk_lock);
  2010. mutex_destroy(&tx_priv->swr_clk_lock);
  2011. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2012. return 0;
  2013. }
  2014. static const struct of_device_id tx_macro_dt_match[] = {
  2015. {.compatible = "qcom,tx-macro"},
  2016. {}
  2017. };
  2018. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2019. SET_RUNTIME_PM_OPS(
  2020. bolero_runtime_suspend,
  2021. bolero_runtime_resume,
  2022. NULL
  2023. )
  2024. };
  2025. static struct platform_driver tx_macro_driver = {
  2026. .driver = {
  2027. .name = "tx_macro",
  2028. .owner = THIS_MODULE,
  2029. .pm = &bolero_dev_pm_ops,
  2030. .of_match_table = tx_macro_dt_match,
  2031. .suppress_bind_attrs = true,
  2032. },
  2033. .probe = tx_macro_probe,
  2034. .remove = tx_macro_remove,
  2035. };
  2036. module_platform_driver(tx_macro_driver);
  2037. MODULE_DESCRIPTION("TX macro driver");
  2038. MODULE_LICENSE("GPL v2");